blob: a2698e5e062c990524d12e1d112818977aeccc2b [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
Johannes Berg2bfb5092012-12-27 21:43:48 +010084 * + The Host/Firmware iwl->rxq is replenished at irq thread time from the
85 * rx_free list. If there are no allocated buffers in iwl->rxq->rx_free,
86 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
87 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070088 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Johannes Bergfecba092013-06-20 21:56:49 +0200113static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
Ido Yariv351746c2013-07-15 12:41:27 -0400115 /* Make sure RX_QUEUE_SIZE is a power of 2 */
116 BUILD_BUG_ON(RX_QUEUE_SIZE & (RX_QUEUE_SIZE - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200117
Ido Yariv351746c2013-07-15 12:41:27 -0400118 /*
119 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
120 * between empty and completely full queues.
121 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
122 * defined for negative dividends.
123 */
124 return (rxq->read - rxq->write - 1) & (RX_QUEUE_SIZE - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700125}
126
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200127/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200128 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700129 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200130static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
131{
132 return cpu_to_le32((u32)(dma_addr >> 8));
133}
134
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200135/*
136 * iwl_pcie_rx_stop - stops the Rx DMA
137 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138int iwl_pcie_rx_stop(struct iwl_trans *trans)
139{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200140 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
141 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
142 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
143}
144
145/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200146 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147 */
Johannes Berg5d63f922014-02-27 11:20:07 +0100148static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149{
Johannes Berg5d63f922014-02-27 11:20:07 +0100150 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
151 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152 u32 reg;
153
Johannes Berg5d63f922014-02-27 11:20:07 +0100154 lockdep_assert_held(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
Eliad Peller50453882014-02-05 19:12:24 +0200156 /*
157 * explicitly wake up the NIC if:
158 * 1. shadow registers aren't enabled
159 * 2. there is a chance that the NIC is asleep
160 */
161 if (!trans->cfg->base_params->shadow_reg_enable &&
162 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
163 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700164
Eliad Peller50453882014-02-05 19:12:24 +0200165 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
166 IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n",
167 reg);
168 iwl_set_bit(trans, CSR_GP_CNTRL,
169 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg5d63f922014-02-27 11:20:07 +0100170 rxq->need_update = true;
171 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700172 }
173 }
Eliad Peller50453882014-02-05 19:12:24 +0200174
175 rxq->write_actual = round_down(rxq->write, 8);
176 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Johannes Berg5d63f922014-02-27 11:20:07 +0100177}
178
179static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans)
180{
181 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
182 struct iwl_rxq *rxq = &trans_pcie->rxq;
183
184 spin_lock(&rxq->lock);
185
186 if (!rxq->need_update)
187 goto exit_unlock;
188
189 iwl_pcie_rxq_inc_wr_ptr(trans);
190 rxq->need_update = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700191
192 exit_unlock:
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200193 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700194}
195
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200196/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200197 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700198 *
199 * If there are slots in the RX queue that need to be restocked,
200 * and we have free pre-allocated buffers, fill the ranks as much
201 * as we can, pulling from rx_free.
202 *
203 * This moves the 'write' index forward to catch up with 'processed', and
204 * also updates the memory address in the firmware to reference the new
205 * target buffer.
206 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200207static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700208{
Johannes Berg20d3b642012-05-16 22:54:29 +0200209 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200210 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700211 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700212
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300213 /*
214 * If the device isn't enabled - not need to try to add buffers...
215 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100216 * pending. We stop the APM before we sync the interrupts because we
217 * have to (see comment there). On the other hand, since the APM is
218 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300219 * So don't try to restock if the APM has been already stopped.
220 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200221 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300222 return;
223
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200224 spin_lock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200225 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226 /* The overwritten rxb must be a used one */
227 rxb = rxq->queue[rxq->write];
228 BUG_ON(rxb && rxb->page);
229
230 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100231 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
232 list);
233 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700234
235 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200236 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700237 rxq->queue[rxq->write] = rxb;
238 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
239 rxq->free_count--;
240 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200241 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700242 /* If the pre-allocated buffer pool is dropping low, schedule to
243 * refill it */
244 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800245 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700246
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700247 /* If we've added more space for the firmware to place data, tell it.
248 * Increment device's write pointer in multiples of 8. */
249 if (rxq->write_actual != (rxq->write & ~0x7)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200250 spin_lock(&rxq->lock);
Johannes Berg5d63f922014-02-27 11:20:07 +0100251 iwl_pcie_rxq_inc_wr_ptr(trans);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200252 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700253 }
254}
255
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300256/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200257 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700258 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300259 * A used RBD is an Rx buffer that has been given to the stack. To use it again
260 * a page must be allocated and the RBD must point to the page. This function
261 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200262 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300263 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700264 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200265static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700266{
Johannes Berg20d3b642012-05-16 22:54:29 +0200267 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200268 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700269 struct iwl_rx_mem_buffer *rxb;
270 struct page *page;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700271 gfp_t gfp_mask = priority;
272
273 while (1) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200274 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700275 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200276 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700277 return;
278 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200279 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700280
281 if (rxq->free_count > RX_LOW_WATERMARK)
282 gfp_mask |= __GFP_NOWARN;
283
Johannes Bergb2cf4102012-04-09 17:46:51 -0700284 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700285 gfp_mask |= __GFP_COMP;
286
287 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200288 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700289 if (!page) {
290 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700291 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700292 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700293 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700294
295 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
296 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700297 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700298 "Only %u free buffers remaining.\n",
299 priority == GFP_ATOMIC ?
300 "GFP_ATOMIC" : "GFP_KERNEL",
301 rxq->free_count);
302 /* We don't reschedule replenish work here -- we will
303 * call the restock method and if it still needs
304 * more buffers it will schedule replenish */
305 return;
306 }
307
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200308 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700309
310 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200311 spin_unlock(&rxq->lock);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700312 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700313 return;
314 }
Johannes Berge2b19302012-11-04 09:31:25 +0100315 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
316 list);
317 list_del(&rxb->list);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200318 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700319
320 BUG_ON(rxb->page);
321 rxb->page = page;
322 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200323 rxb->page_dma =
324 dma_map_page(trans->dev, page, 0,
325 PAGE_SIZE << trans_pcie->rx_page_order,
326 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100327 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
328 rxb->page = NULL;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200329 spin_lock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100330 list_add(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200331 spin_unlock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100332 __free_pages(page, trans_pcie->rx_page_order);
333 return;
334 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700335 /* dma address must be no more than 36 bits */
336 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
337 /* and also 256 byte aligned! */
338 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
339
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200340 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700341
342 list_add_tail(&rxb->list, &rxq->rx_free);
343 rxq->free_count++;
344
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200345 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700346 }
347}
348
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200349static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
350{
351 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
352 struct iwl_rxq *rxq = &trans_pcie->rxq;
353 int i;
354
Johannes Bergc7df1f42013-06-20 20:59:34 +0200355 lockdep_assert_held(&rxq->lock);
356
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200357 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
Johannes Bergc7df1f42013-06-20 20:59:34 +0200358 if (!rxq->pool[i].page)
359 continue;
360 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
361 PAGE_SIZE << trans_pcie->rx_page_order,
362 DMA_FROM_DEVICE);
363 __free_pages(rxq->pool[i].page, trans_pcie->rx_page_order);
364 rxq->pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200365 }
366}
367
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300368/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200369 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300370 *
371 * When moving to rx_free an page is allocated for the slot.
372 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200373 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300374 * This is called as a scheduled work item (except for during initialization)
375 */
Emmanuel Grumbache69140e2014-03-25 21:58:32 +0200376static void iwl_pcie_rx_replenish(struct iwl_trans *trans, gfp_t gfp)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700377{
Emmanuel Grumbache69140e2014-03-25 21:58:32 +0200378 iwl_pcie_rxq_alloc_rbs(trans, gfp);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700379
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200380 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700381}
382
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200383static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700384{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700385 struct iwl_trans_pcie *trans_pcie =
386 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700387
Emmanuel Grumbache69140e2014-03-25 21:58:32 +0200388 iwl_pcie_rx_replenish(trans_pcie->trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700389}
390
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200391static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
392{
393 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
394 struct iwl_rxq *rxq = &trans_pcie->rxq;
395 struct device *dev = trans->dev;
396
397 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
398
399 spin_lock_init(&rxq->lock);
400
401 if (WARN_ON(rxq->bd || rxq->rb_stts))
402 return -EINVAL;
403
404 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
405 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
406 &rxq->bd_dma, GFP_KERNEL);
407 if (!rxq->bd)
408 goto err_bd;
409
410 /*Allocate the driver's pointer to receive buffer status */
411 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
412 &rxq->rb_stts_dma, GFP_KERNEL);
413 if (!rxq->rb_stts)
414 goto err_rb_stts;
415
416 return 0;
417
418err_rb_stts:
419 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
420 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100421 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200422 rxq->bd = NULL;
423err_bd:
424 return -ENOMEM;
425}
426
427static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
428{
429 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
430 u32 rb_size;
431 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
432
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200433 if (trans_pcie->rx_buf_size_8k)
434 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
435 else
436 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
437
438 /* Stop Rx DMA */
439 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100440 /* reset and flush pointers */
441 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
442 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
443 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200444
445 /* Reset driver's Rx queue write index */
446 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
447
448 /* Tell device where to find RBD circular buffer in DRAM */
449 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
450 (u32)(rxq->bd_dma >> 8));
451
452 /* Tell device where in DRAM to update its Rx status */
453 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
454 rxq->rb_stts_dma >> 4);
455
456 /* Enable Rx DMA
457 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
458 * the credit mechanism in 5000 HW RX FIFO
459 * Direct rx interrupts to hosts
460 * Rx buffer size 4 or 8k
461 * RB timeout 0x10
462 * 256 RBDs
463 */
464 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
465 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
466 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
467 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
468 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200469 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200470 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
471
472 /* Set interrupt coalescing timer to default (2048 usecs) */
473 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200474
475 /* W/A for interrupt coalescing bug in 7260 and 3160 */
476 if (trans->cfg->host_interrupt_operation_mode)
477 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200478}
479
Johannes Bergc7df1f42013-06-20 20:59:34 +0200480static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
481{
482 int i;
483
484 lockdep_assert_held(&rxq->lock);
485
486 INIT_LIST_HEAD(&rxq->rx_free);
487 INIT_LIST_HEAD(&rxq->rx_used);
488 rxq->free_count = 0;
489
490 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
491 list_add(&rxq->pool[i].list, &rxq->rx_used);
492}
493
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200494int iwl_pcie_rx_init(struct iwl_trans *trans)
495{
496 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
497 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200498 int i, err;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200499
500 if (!rxq->bd) {
501 err = iwl_pcie_rx_alloc(trans);
502 if (err)
503 return err;
504 }
505
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200506 spin_lock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200507
Johannes Bergc7df1f42013-06-20 20:59:34 +0200508 INIT_WORK(&trans_pcie->rx_replenish, iwl_pcie_rx_replenish_work);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200509
Johannes Bergc7df1f42013-06-20 20:59:34 +0200510 /* free all first - we might be reconfigured for a different size */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200511 iwl_pcie_rxq_free_rbs(trans);
Johannes Bergc7df1f42013-06-20 20:59:34 +0200512 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200513
514 for (i = 0; i < RX_QUEUE_SIZE; i++)
515 rxq->queue[i] = NULL;
516
517 /* Set us so that we have processed and used all buffers, but have
518 * not restocked the Rx queue with fresh buffers */
519 rxq->read = rxq->write = 0;
520 rxq->write_actual = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100521 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200522 spin_unlock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200523
Emmanuel Grumbache69140e2014-03-25 21:58:32 +0200524 iwl_pcie_rx_replenish(trans, GFP_KERNEL);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200525
526 iwl_pcie_rx_hw_init(trans, rxq);
527
Johannes Berg5d63f922014-02-27 11:20:07 +0100528 spin_lock(&rxq->lock);
529 iwl_pcie_rxq_inc_wr_ptr(trans);
530 spin_unlock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200531
532 return 0;
533}
534
535void iwl_pcie_rx_free(struct iwl_trans *trans)
536{
537 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
538 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200539
540 /*if rxq->bd is NULL, it means that nothing has been allocated,
541 * exit now */
542 if (!rxq->bd) {
543 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
544 return;
545 }
546
Johannes Berg0aa86df2012-12-27 22:58:21 +0100547 cancel_work_sync(&trans_pcie->rx_replenish);
548
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200549 spin_lock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200550 iwl_pcie_rxq_free_rbs(trans);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200551 spin_unlock(&rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200552
553 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
554 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100555 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200556 rxq->bd = NULL;
557
558 if (rxq->rb_stts)
559 dma_free_coherent(trans->dev,
560 sizeof(struct iwl_rb_status),
561 rxq->rb_stts, rxq->rb_stts_dma);
562 else
563 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100564 rxq->rb_stts_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200565 rxq->rb_stts = NULL;
566}
567
568static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800569 struct iwl_rx_mem_buffer *rxb)
570{
571 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200572 struct iwl_rxq *rxq = &trans_pcie->rxq;
573 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Berg0c197442012-03-15 13:26:43 -0700574 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700575 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700576 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800577
578 if (WARN_ON(!rxb))
579 return;
580
Johannes Berg0c197442012-03-15 13:26:43 -0700581 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800582
Johannes Berg0c197442012-03-15 13:26:43 -0700583 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
584 struct iwl_rx_packet *pkt;
585 struct iwl_device_cmd *cmd;
586 u16 sequence;
587 bool reclaim;
588 int index, cmd_index, err, len;
589 struct iwl_rx_cmd_buffer rxcb = {
590 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +0200591 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -0700592 ._page = rxb->page,
593 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400594 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700595 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800596
Johannes Berg0c197442012-03-15 13:26:43 -0700597 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800598
Johannes Berg0c197442012-03-15 13:26:43 -0700599 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
600 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800601
Johannes Berg0c197442012-03-15 13:26:43 -0700602 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200603 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700604 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800605
Johannes Berg65b30342014-01-08 13:16:33 +0100606 len = iwl_rx_packet_len(pkt);
Johannes Berg0c197442012-03-15 13:26:43 -0700607 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200608 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
609 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800610
Johannes Berg0c197442012-03-15 13:26:43 -0700611 /* Reclaim a command buffer only if this packet is a response
612 * to a (driver-originated) command.
613 * If the packet (e.g. Rx frame) originated from uCode,
614 * there is no command buffer to reclaim.
615 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
616 * but apparently a few don't get set; catch them here. */
617 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
618 if (reclaim) {
619 int i;
620
621 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
622 if (trans_pcie->no_reclaim_cmds[i] ==
623 pkt->hdr.cmd) {
624 reclaim = false;
625 break;
626 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800627 }
628 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800629
Johannes Berg0c197442012-03-15 13:26:43 -0700630 sequence = le16_to_cpu(pkt->hdr.sequence);
631 index = SEQ_TO_INDEX(sequence);
632 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800633
Johannes Berg38c0f3342013-02-27 13:18:50 +0100634 if (reclaim)
635 cmd = txq->entries[cmd_index].cmd;
636 else
Johannes Berg0c197442012-03-15 13:26:43 -0700637 cmd = NULL;
638
639 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
640
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300641 if (reclaim) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200642 kfree(txq->entries[cmd_index].free_buf);
643 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300644 }
645
Johannes Berg0c197442012-03-15 13:26:43 -0700646 /*
647 * After here, we should always check rxcb._page_stolen,
648 * if it is true then one of the handlers took the page.
649 */
650
651 if (reclaim) {
652 /* Invoke any callbacks, transfer the buffer to caller,
653 * and fire off the (possibly) blocking
654 * iwl_trans_send_cmd()
655 * as we reclaim the driver command queue */
656 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200657 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700658 else
659 IWL_WARN(trans, "Claim null rxb?\n");
660 }
661
662 page_stolen |= rxcb._page_stolen;
663 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800664 }
665
Johannes Berg0c197442012-03-15 13:26:43 -0700666 /* page was stolen from us -- free our reference */
667 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700668 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800669 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700670 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800671
672 /* Reuse the page if possible. For notification packets and
673 * SKBs that fail to Rx correctly, add them back into the
674 * rx_free list for reuse later. */
Johannes Bergdf2f3212012-03-05 11:24:40 -0800675 if (rxb->page != NULL) {
676 rxb->page_dma =
677 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200678 PAGE_SIZE << trans_pcie->rx_page_order,
679 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100680 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
681 /*
682 * free the page(s) as well to not break
683 * the invariant that the items on the used
684 * list have no page(s)
685 */
686 __free_pages(rxb->page, trans_pcie->rx_page_order);
687 rxb->page = NULL;
688 list_add_tail(&rxb->list, &rxq->rx_used);
689 } else {
690 list_add_tail(&rxb->list, &rxq->rx_free);
691 rxq->free_count++;
692 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800693 } else
694 list_add_tail(&rxb->list, &rxq->rx_used);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800695}
696
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200697/*
698 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700699 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200700static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700701{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800702 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200703 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700704 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700705 u8 fill_rx = 0;
706 u32 count = 8;
707 int total_empty;
708
Johannes Bergf14d6b32014-03-21 13:30:03 +0100709restart:
710 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700711 /* uCode's read index (stored in shared DRAM) indicates the last Rx
712 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +0200713 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700714 i = rxq->read;
715
716 /* Rx interrupt, but nothing sent from uCode */
717 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200718 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700719
720 /* calculate total frames need to be restock after handling RX */
721 total_empty = r - rxq->write_actual;
722 if (total_empty < 0)
723 total_empty += RX_QUEUE_SIZE;
724
725 if (total_empty > (RX_QUEUE_SIZE / 2))
726 fill_rx = 1;
727
728 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800729 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700730
731 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700732 rxq->queue[i] = NULL;
733
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200734 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
735 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200736 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700737
738 i = (i + 1) & RX_QUEUE_MASK;
739 /* If there are a lot of unused frames,
740 * restock the Rx queue so ucode wont assert. */
741 if (fill_rx) {
742 count++;
743 if (count >= 8) {
744 rxq->read = i;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100745 spin_unlock(&rxq->lock);
Emmanuel Grumbache69140e2014-03-25 21:58:32 +0200746 iwl_pcie_rx_replenish(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700747 count = 0;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100748 goto restart;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700749 }
750 }
751 }
752
753 /* Backtrack one entry */
754 rxq->read = i;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100755 spin_unlock(&rxq->lock);
756
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700757 if (fill_rx)
Emmanuel Grumbache69140e2014-03-25 21:58:32 +0200758 iwl_pcie_rx_replenish(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700759 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200760 iwl_pcie_rxq_restock(trans);
Johannes Bergf14d6b32014-03-21 13:30:03 +0100761
762 if (trans_pcie->napi.poll)
763 napi_gro_flush(&trans_pcie->napi, false);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700764}
765
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200766/*
767 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700768 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200769static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700770{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200771 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
772
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700773 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700774 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200775 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200776 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200777 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200778 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200779 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700780 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200781 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700782 return;
783 }
784
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200785 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +0300786 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700787
Arik Nemtsov2a988e92013-12-01 13:50:40 +0200788 local_bh_disable();
789 /* The STATUS_FW_ERROR bit is set in this function. This must happen
790 * before we wake up the command caller, to ensure a proper cleanup. */
791 iwl_trans_fw_error(trans);
792 local_bh_enable();
793
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200794 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200795 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700796}
797
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200798static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200799{
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200800 u32 inta;
801
Emmanuel Grumbach46e81af2014-01-14 10:33:54 +0200802 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200803
804 trace_iwlwifi_dev_irq(trans->dev);
805
806 /* Discover which interrupts are active/pending */
807 inta = iwl_read32(trans, CSR_INT);
808
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200809 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +0200810 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200811}
812
813/* a device (PCI-E) page is 4096 bytes long */
814#define ICT_SHIFT 12
815#define ICT_SIZE (1 << ICT_SHIFT)
816#define ICT_COUNT (ICT_SIZE / sizeof(u32))
817
818/* interrupt handler using ict table, with this interrupt driver will
819 * stop using INTA register to get device's interrupt, reading this register
820 * is expensive, device will write interrupts in ICT dram table, increment
821 * index then will fire interrupt to driver, driver will OR all ICT table
822 * entries from current index up to table entry with 0 value. the result is
823 * the interrupt we need to service, driver will set the entries back to 0 and
824 * set index.
825 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200826static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200827{
828 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200829 u32 inta;
830 u32 val = 0;
831 u32 read;
832
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200833 trace_iwlwifi_dev_irq(trans->dev);
834
835 /* Ignore interrupt if there's nothing in NIC to service.
836 * This may be due to IRQ shared with another device,
837 * or due to sporadic interrupts thrown from our NIC. */
838 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
839 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200840 if (!read)
841 return 0;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200842
843 /*
844 * Collect all entries up to the first 0, starting from ict_index;
845 * note we already read at ict_index.
846 */
847 do {
848 val |= read;
849 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
850 trans_pcie->ict_index, read);
851 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
852 trans_pcie->ict_index =
Johannes Berg83f32a42014-04-24 09:57:40 +0200853 ((trans_pcie->ict_index + 1) & (ICT_COUNT - 1));
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200854
855 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
856 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
857 read);
858 } while (read);
859
860 /* We should not get this value, just ignore it. */
861 if (val == 0xffffffff)
862 val = 0;
863
864 /*
865 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
866 * (bit 15 before shifting it to 31) to clear when using interrupt
867 * coalescing. fortunately, bits 18 and 19 stay set when this happens
868 * so we use them to decide on the real state of the Rx bit.
869 * In order words, bit 15 is set if bit 18 or bit 19 are set.
870 */
871 if (val & 0xC0000)
872 val |= 0x8000;
873
874 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +0200875 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200876}
877
Johannes Berg2bfb5092012-12-27 21:43:48 +0100878irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700879{
Johannes Berg2bfb5092012-12-27 21:43:48 +0100880 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +0200881 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
882 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700883 u32 inta = 0;
884 u32 handled = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700885
Johannes Berg2bfb5092012-12-27 21:43:48 +0100886 lock_map_acquire(&trans->sync_cmd_lockdep_map);
887
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200888 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700889
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200890 /* dram interrupt table not set yet,
891 * use legacy interrupt.
892 */
893 if (likely(trans_pcie->use_ict))
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200894 inta = iwl_pcie_int_cause_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200895 else
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200896 inta = iwl_pcie_int_cause_non_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200897
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200898 if (iwl_have_debug_level(IWL_DL_ISR)) {
899 IWL_DEBUG_ISR(trans,
900 "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
901 inta, trans_pcie->inta_mask,
902 iwl_read32(trans, CSR_INT_MASK),
903 iwl_read32(trans, CSR_FH_INT_STATUS));
904 if (inta & (~trans_pcie->inta_mask))
905 IWL_DEBUG_ISR(trans,
906 "We got a masked interrupt (0x%08x)\n",
907 inta & (~trans_pcie->inta_mask));
908 }
909
910 inta &= trans_pcie->inta_mask;
911
912 /*
913 * Ignore interrupt if there's nothing in NIC to service.
914 * This may be due to IRQ shared with another device,
915 * or due to sporadic interrupts thrown from our NIC.
916 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200917 if (unlikely(!inta)) {
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200918 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
919 /*
920 * Re-enable interrupts here since we don't
921 * have anything to service
922 */
923 if (test_bit(STATUS_INT_ENABLED, &trans->status))
924 iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200925 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200926 lock_map_release(&trans->sync_cmd_lockdep_map);
927 return IRQ_NONE;
928 }
929
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +0200930 if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
931 /*
932 * Hardware disappeared. It might have
933 * already raised an interrupt.
934 */
935 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200936 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200937 goto out;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +0200938 }
939
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700940 /* Ack/clear/reset pending uCode interrupts.
941 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
942 */
943 /* There is a hardware bug in the interrupt mask function that some
944 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
945 * they are disabled in the CSR_INT_MASK register. Furthermore the
946 * ICT interrupt handling mechanism has another bug that might cause
947 * these unmasked interrupts fail to be detected. We workaround the
948 * hardware bugs here by ACKing all the possible interrupts so that
949 * interrupt coalescing can still be achieved.
950 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +0200951 iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700952
Johannes Berg51cd53a2013-06-12 09:56:51 +0200953 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -0700954 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +0200955 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700956
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200957 spin_unlock(&trans_pcie->irq_lock);
Johannes Bergb49ba042012-01-19 08:20:57 -0800958
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700959 /* Now service all interrupt bits discovered above. */
960 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700961 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700962
963 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700964 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700965
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700966 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200967 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700968
969 handled |= CSR_INT_BIT_HW_ERR;
970
Johannes Berg2bfb5092012-12-27 21:43:48 +0100971 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700972 }
973
Johannes Berga8bceb32012-03-05 11:24:30 -0800974 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700975 /* NIC fires this, but we don't use it, redundant with WAKEUP */
976 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +0200977 IWL_DEBUG_ISR(trans,
978 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700979 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700980 }
981
982 /* Alive notification via Rx interrupt will do the real work */
983 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700984 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700985 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700986 }
987 }
Johannes Berg51cd53a2013-06-12 09:56:51 +0200988
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700989 /* Safely ignore these bits for debug checks below */
990 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
991
992 /* HW RF KILL switch toggled */
993 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800994 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700995
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200996 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700997 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200998 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700999
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001000 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001001
Johannes Berg14cfca72014-02-25 20:50:53 +01001002 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001003 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001004 set_bit(STATUS_RFKILL, &trans->status);
1005 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1006 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001007 IWL_DEBUG_RF_KILL(trans,
1008 "Rfkill while SYNC HCMD in flight\n");
1009 wake_up(&trans_pcie->wait_command_queue);
1010 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001011 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001012 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001013
1014 handled |= CSR_INT_BIT_RF_KILL;
1015 }
1016
1017 /* Chip got too hot and stopped itself */
1018 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001019 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001020 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001021 handled |= CSR_INT_BIT_CT_KILL;
1022 }
1023
1024 /* Error detected by uCode */
1025 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001026 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001027 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001028 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001029 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001030 handled |= CSR_INT_BIT_SW_ERR;
1031 }
1032
1033 /* uCode wakes up after power-down sleep */
1034 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001035 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Johannes Berg5d63f922014-02-27 11:20:07 +01001036 iwl_pcie_rxq_check_wrptr(trans);
Johannes Bergea68f462014-02-27 14:36:55 +01001037 iwl_pcie_txq_check_wrptrs(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001038
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001039 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001040
1041 handled |= CSR_INT_BIT_WAKEUP;
1042 }
1043
1044 /* All uCode command responses, including Tx command responses,
1045 * Rx "responses" (frame-received notification), and other
1046 * notifications from uCode come through here*/
1047 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001048 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001049 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001050 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1051 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001052 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001053 CSR_FH_INT_RX_MASK);
1054 }
1055 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1056 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001057 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001058 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001059 }
1060 /* Sending RX interrupt require many steps to be done in the
1061 * the device:
1062 * 1- write interrupt to current index in ICT table.
1063 * 2- dma RX frame.
1064 * 3- update RX shared data to indicate last write index.
1065 * 4- send interrupt.
1066 * This could lead to RX race, driver could receive RX interrupt
1067 * but the shared data changes does not reflect this;
1068 * periodic interrupt will detect any dangling Rx activity.
1069 */
1070
1071 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001072 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001073 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001074
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001075 /*
1076 * Enable periodic interrupt in 8 msec only if we received
1077 * real RX interrupt (instead of just periodic int), to catch
1078 * any dangling Rx interrupt. If it was just the periodic
1079 * interrupt, there was no dangling Rx activity, and no need
1080 * to extend the periodic interrupt; one-shot is enough.
1081 */
1082 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001083 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001084 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001085
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001086 isr_stats->rx++;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001087
1088 local_bh_disable();
1089 iwl_pcie_rx_handle(trans);
1090 local_bh_enable();
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001091 }
1092
1093 /* This "Tx" DMA channel is used only for loading uCode */
1094 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001095 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001096 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001097 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001098 handled |= CSR_INT_BIT_FH_TX;
1099 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001100 trans_pcie->ucode_write_complete = true;
1101 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001102 }
1103
1104 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001105 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001106 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001107 }
1108
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001109 if (inta & ~(trans_pcie->inta_mask)) {
1110 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1111 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001112 }
1113
1114 /* Re-enable all interrupts */
1115 /* only Re-enable if disabled by irq */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001116 if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001117 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001118 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001119 else if (handled & CSR_INT_BIT_RF_KILL)
1120 iwl_enable_rfkill_int(trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001121
1122out:
1123 lock_map_release(&trans->sync_cmd_lockdep_map);
1124 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001125}
1126
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001127/******************************************************************************
1128 *
1129 * ICT functions
1130 *
1131 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001132
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001133/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001134void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001135{
Johannes Berg20d3b642012-05-16 22:54:29 +02001136 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001137
Johannes Berg10667132011-12-19 14:00:59 -08001138 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001139 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001140 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001141 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001142 trans_pcie->ict_tbl = NULL;
1143 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001144 }
1145}
1146
Johannes Berg10667132011-12-19 14:00:59 -08001147/*
1148 * allocate dram shared table, it is an aligned memory
1149 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001150 * also reset all data related to ICT table interrupt.
1151 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001152int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001153{
Johannes Berg20d3b642012-05-16 22:54:29 +02001154 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001155
Johannes Berg10667132011-12-19 14:00:59 -08001156 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001157 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001158 &trans_pcie->ict_tbl_dma,
1159 GFP_KERNEL);
1160 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001161 return -ENOMEM;
1162
Johannes Berg10667132011-12-19 14:00:59 -08001163 /* just an API sanity check ... it is guaranteed to be aligned */
1164 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001165 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001166 return -EINVAL;
1167 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001168
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001169 IWL_DEBUG_ISR(trans, "ict dma addr %Lx ict vir addr %p\n",
1170 (unsigned long long)trans_pcie->ict_tbl_dma,
1171 trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001172
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001173 return 0;
1174}
1175
1176/* Device is going up inform it about using ICT interrupt table,
1177 * also we need to tell the driver to start using ICT interrupt.
1178 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001179void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001180{
Johannes Berg20d3b642012-05-16 22:54:29 +02001181 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001182 u32 val;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001183
Johannes Berg10667132011-12-19 14:00:59 -08001184 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001185 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001186
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001187 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001188 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001189
Johannes Berg10667132011-12-19 14:00:59 -08001190 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001191
Johannes Berg10667132011-12-19 14:00:59 -08001192 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001193
1194 val |= CSR_DRAM_INT_TBL_ENABLE;
1195 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1196
Johannes Berg10667132011-12-19 14:00:59 -08001197 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001198
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001199 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001200 trans_pcie->use_ict = true;
1201 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001202 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001203 iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001204 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001205}
1206
1207/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001208void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001209{
Johannes Berg20d3b642012-05-16 22:54:29 +02001210 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001211
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001212 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001213 trans_pcie->use_ict = false;
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001214 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001215}
1216
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001217irqreturn_t iwl_pcie_isr(int irq, void *data)
1218{
1219 struct iwl_trans *trans = data;
1220
1221 if (!trans)
1222 return IRQ_NONE;
1223
1224 /* Disable (but don't clear!) interrupts here to avoid
1225 * back-to-back ISRs and sporadic interrupts from our NIC.
1226 * If we have something to service, the tasklet will re-enable ints.
1227 * If we *don't* have something, we'll re-enable before leaving here.
1228 */
1229 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1230
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001231 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001232}