Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
| 3 | * This file is provided under a dual BSD/GPLv2 license. When using or |
| 4 | * redistributing this file, you may do so under either license. |
| 5 | * |
| 6 | * GPL LICENSE SUMMARY |
| 7 | * |
Emmanuel Grumbach | 51368bf | 2013-12-30 13:15:54 +0200 | [diff] [blame] | 8 | * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved. |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of version 2 of the GNU General Public License as |
| 12 | * published by the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but |
| 15 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 17 | * General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, |
| 22 | * USA |
| 23 | * |
| 24 | * The full GNU General Public License is included in this distribution |
Emmanuel Grumbach | 410dc5a | 2013-02-18 09:22:28 +0200 | [diff] [blame] | 25 | * in the file called COPYING. |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 26 | * |
| 27 | * Contact Information: |
| 28 | * Intel Linux Wireless <ilw@linux.intel.com> |
| 29 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 30 | * |
| 31 | * BSD LICENSE |
| 32 | * |
Emmanuel Grumbach | 51368bf | 2013-12-30 13:15:54 +0200 | [diff] [blame] | 33 | * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved. |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 34 | * All rights reserved. |
| 35 | * |
| 36 | * Redistribution and use in source and binary forms, with or without |
| 37 | * modification, are permitted provided that the following conditions |
| 38 | * are met: |
| 39 | * |
| 40 | * * Redistributions of source code must retain the above copyright |
| 41 | * notice, this list of conditions and the following disclaimer. |
| 42 | * * Redistributions in binary form must reproduce the above copyright |
| 43 | * notice, this list of conditions and the following disclaimer in |
| 44 | * the documentation and/or other materials provided with the |
| 45 | * distribution. |
| 46 | * * Neither the name Intel Corporation nor the names of its |
| 47 | * contributors may be used to endorse or promote products derived |
| 48 | * from this software without specific prior written permission. |
| 49 | * |
| 50 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 51 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 52 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 53 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 54 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 55 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 56 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 57 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 58 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 59 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 60 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 61 | * |
| 62 | *****************************************************************************/ |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 63 | #include <linux/pci.h> |
| 64 | #include <linux/pci-aspm.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 65 | #include <linux/interrupt.h> |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 66 | #include <linux/debugfs.h> |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 67 | #include <linux/sched.h> |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 68 | #include <linux/bitops.h> |
| 69 | #include <linux/gfp.h> |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 70 | |
Johannes Berg | 8257510 | 2012-04-03 16:44:37 -0700 | [diff] [blame] | 71 | #include "iwl-drv.h" |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 72 | #include "iwl-trans.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 73 | #include "iwl-csr.h" |
| 74 | #include "iwl-prph.h" |
Emmanuel Grumbach | 7a10e3e4 | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 75 | #include "iwl-agn-hw.h" |
Johannes Berg | 6468a01 | 2012-05-16 19:13:54 +0200 | [diff] [blame] | 76 | #include "internal.h" |
Johannes Berg | 0439bb6 | 2012-03-05 11:24:45 -0800 | [diff] [blame] | 77 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 78 | static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg) |
| 79 | { |
| 80 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, |
| 81 | ((reg & 0x0000ffff) | (2 << 28))); |
| 82 | return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG); |
| 83 | } |
| 84 | |
| 85 | static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val) |
| 86 | { |
| 87 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val); |
| 88 | iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG, |
| 89 | ((reg & 0x0000ffff) | (3 << 28))); |
| 90 | } |
| 91 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 92 | static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 93 | { |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 94 | if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold)) |
| 95 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
| 96 | APMG_PS_CTRL_VAL_PWR_SRC_VAUX, |
| 97 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
| 98 | else |
| 99 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
| 100 | APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, |
| 101 | ~APMG_PS_CTRL_MSK_PWR_SRC); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 102 | } |
| 103 | |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 104 | /* PCI registers */ |
| 105 | #define PCI_CFG_RETRY_TIMEOUT 0x041 |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 106 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 107 | static void iwl_pcie_apm_config(struct iwl_trans *trans) |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 108 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 109 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 110 | u16 lctl; |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 111 | |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 112 | /* |
| 113 | * HW bug W/A for instability in PCIe bus L0S->L1 transition. |
| 114 | * Check if BIOS (or OS) enabled L1-ASPM on this device. |
| 115 | * If so (likely), disable L0S, so device moves directly L0->L1; |
| 116 | * costs negligible amount of power savings. |
| 117 | * If not (unlikely), enable L0S, so there is at least some |
| 118 | * power savings, even without L1. |
| 119 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 120 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl); |
Bjorn Helgaas | 438a0f0 | 2012-12-05 13:51:21 -0700 | [diff] [blame] | 121 | if (lctl & PCI_EXP_LNKCTL_ASPM_L1) { |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 122 | /* L1-ASPM enabled; disable(!) L0S */ |
| 123 | iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 124 | dev_info(trans->dev, "L1 Enabled; Disabling L0S\n"); |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 125 | } else { |
| 126 | /* L1-ASPM disabled; enable(!) L0S */ |
| 127 | iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 128 | dev_info(trans->dev, "L1 Disabled; Enabling L0S\n"); |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 129 | } |
Bjorn Helgaas | 438a0f0 | 2012-12-05 13:51:21 -0700 | [diff] [blame] | 130 | trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S); |
Emmanuel Grumbach | af634be | 2012-01-08 21:12:22 +0200 | [diff] [blame] | 131 | } |
| 132 | |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 133 | /* |
| 134 | * Start up NIC's basic functionality after it has been reset |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 135 | * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop()) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 136 | * NOTE: This does not load uCode nor start the embedded processor |
| 137 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 138 | static int iwl_pcie_apm_init(struct iwl_trans *trans) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 139 | { |
| 140 | int ret = 0; |
| 141 | IWL_DEBUG_INFO(trans, "Init card's basic functions\n"); |
| 142 | |
| 143 | /* |
| 144 | * Use "set_bit" below rather than "write", to preserve any hardware |
| 145 | * bits already set by default after reset. |
| 146 | */ |
| 147 | |
| 148 | /* Disable L0S exit timer (platform NMI Work/Around) */ |
Eran Harary | e4a9f8c | 2013-12-22 08:06:34 +0200 | [diff] [blame] | 149 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
| 150 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, |
| 151 | CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 152 | |
| 153 | /* |
| 154 | * Disable L0s without affecting L1; |
| 155 | * don't wait for ICH L0s (ICH bug W/A) |
| 156 | */ |
| 157 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 158 | CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 159 | |
| 160 | /* Set FH wait threshold to maximum (HW error during stress W/A) */ |
| 161 | iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL); |
| 162 | |
| 163 | /* |
| 164 | * Enable HAP INTA (interrupt from management bus) to |
| 165 | * wake device's PCI Express link L1a -> L0s |
| 166 | */ |
| 167 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 168 | CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 169 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 170 | iwl_pcie_apm_config(trans); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 171 | |
| 172 | /* Configure analog phase-lock-loop before activating to D0A */ |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 173 | if (trans->cfg->base_params->pll_cfg_val) |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 174 | iwl_set_bit(trans, CSR_ANA_PLL_CFG, |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 175 | trans->cfg->base_params->pll_cfg_val); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 176 | |
| 177 | /* |
| 178 | * Set "initialization complete" bit to move adapter from |
| 179 | * D0U* --> D0A* (powered-up active) state. |
| 180 | */ |
| 181 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 182 | |
| 183 | /* |
| 184 | * Wait for clock stabilization; once stabilized, access to |
| 185 | * device-internal resources is supported, e.g. iwl_write_prph() |
| 186 | * and accesses to uCode SRAM. |
| 187 | */ |
| 188 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 189 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 190 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 191 | if (ret < 0) { |
| 192 | IWL_DEBUG_INFO(trans, "Failed to init the card\n"); |
| 193 | goto out; |
| 194 | } |
| 195 | |
Emmanuel Grumbach | 2d93aee | 2013-12-24 14:15:41 +0200 | [diff] [blame] | 196 | if (trans->cfg->host_interrupt_operation_mode) { |
| 197 | /* |
| 198 | * This is a bit of an abuse - This is needed for 7260 / 3160 |
| 199 | * only check host_interrupt_operation_mode even if this is |
| 200 | * not related to host_interrupt_operation_mode. |
| 201 | * |
| 202 | * Enable the oscillator to count wake up time for L1 exit. This |
| 203 | * consumes slightly more power (100uA) - but allows to be sure |
| 204 | * that we wake up from L1 on time. |
| 205 | * |
| 206 | * This looks weird: read twice the same register, discard the |
| 207 | * value, set a bit, and yet again, read that same register |
| 208 | * just to discard the value. But that's the way the hardware |
| 209 | * seems to like it. |
| 210 | */ |
| 211 | iwl_read_prph(trans, OSC_CLK); |
| 212 | iwl_read_prph(trans, OSC_CLK); |
| 213 | iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL); |
| 214 | iwl_read_prph(trans, OSC_CLK); |
| 215 | iwl_read_prph(trans, OSC_CLK); |
| 216 | } |
| 217 | |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 218 | /* |
| 219 | * Enable DMA clock and wait for it to stabilize. |
| 220 | * |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 221 | * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" |
| 222 | * bits do not disable clocks. This preserves any hardware |
| 223 | * bits already set by default in "CLK_CTRL_REG" after reset. |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 224 | */ |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 225 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) { |
| 226 | iwl_write_prph(trans, APMG_CLK_EN_REG, |
| 227 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 228 | udelay(20); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 229 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 230 | /* Disable L1-Active */ |
| 231 | iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 232 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 233 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 234 | /* Clear the interrupt in APMG if the NIC is in RFKILL */ |
| 235 | iwl_write_prph(trans, APMG_RTC_INT_STT_REG, |
| 236 | APMG_RTC_INT_STT_RFKILL); |
| 237 | } |
Emmanuel Grumbach | 889b169 | 2013-07-25 13:14:34 +0300 | [diff] [blame] | 238 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 239 | set_bit(STATUS_DEVICE_ENABLED, &trans->status); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 240 | |
| 241 | out: |
| 242 | return ret; |
| 243 | } |
| 244 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 245 | /* |
| 246 | * Enable LP XTAL to avoid HW bug where device may consume much power if |
| 247 | * FW is not loaded after device reset. LP XTAL is disabled by default |
| 248 | * after device HW reset. Do it only if XTAL is fed by internal source. |
| 249 | * Configure device's "persistence" mode to avoid resetting XTAL again when |
| 250 | * SHRD_HW_RST occurs in S3. |
| 251 | */ |
| 252 | static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans) |
| 253 | { |
| 254 | int ret; |
| 255 | u32 apmg_gp1_reg; |
| 256 | u32 apmg_xtal_cfg_reg; |
| 257 | u32 dl_cfg_reg; |
| 258 | |
| 259 | /* Force XTAL ON */ |
| 260 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
| 261 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 262 | |
| 263 | /* Reset entire device - do controller reset (results in SHRD_HW_RST) */ |
| 264 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 265 | |
| 266 | udelay(10); |
| 267 | |
| 268 | /* |
| 269 | * Set "initialization complete" bit to move adapter from |
| 270 | * D0U* --> D0A* (powered-up active) state. |
| 271 | */ |
| 272 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 273 | |
| 274 | /* |
| 275 | * Wait for clock stabilization; once stabilized, access to |
| 276 | * device-internal resources is possible. |
| 277 | */ |
| 278 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 279 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 280 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 281 | 25000); |
| 282 | if (WARN_ON(ret < 0)) { |
| 283 | IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n"); |
| 284 | /* Release XTAL ON request */ |
| 285 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 286 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 287 | return; |
| 288 | } |
| 289 | |
| 290 | /* |
| 291 | * Clear "disable persistence" to avoid LP XTAL resetting when |
| 292 | * SHRD_HW_RST is applied in S3. |
| 293 | */ |
| 294 | iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG, |
| 295 | APMG_PCIDEV_STT_VAL_PERSIST_DIS); |
| 296 | |
| 297 | /* |
| 298 | * Force APMG XTAL to be active to prevent its disabling by HW |
| 299 | * caused by APMG idle state. |
| 300 | */ |
| 301 | apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans, |
| 302 | SHR_APMG_XTAL_CFG_REG); |
| 303 | iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, |
| 304 | apmg_xtal_cfg_reg | |
| 305 | SHR_APMG_XTAL_CFG_XTAL_ON_REQ); |
| 306 | |
| 307 | /* |
| 308 | * Reset entire device again - do controller reset (results in |
| 309 | * SHRD_HW_RST). Turn MAC off before proceeding. |
| 310 | */ |
| 311 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 312 | |
| 313 | udelay(10); |
| 314 | |
| 315 | /* Enable LP XTAL by indirect access through CSR */ |
| 316 | apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG); |
| 317 | iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg | |
| 318 | SHR_APMG_GP1_WF_XTAL_LP_EN | |
| 319 | SHR_APMG_GP1_CHICKEN_BIT_SELECT); |
| 320 | |
| 321 | /* Clear delay line clock power up */ |
| 322 | dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG); |
| 323 | iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg & |
| 324 | ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP); |
| 325 | |
| 326 | /* |
| 327 | * Enable persistence mode to avoid LP XTAL resetting when |
| 328 | * SHRD_HW_RST is applied in S3. |
| 329 | */ |
| 330 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
| 331 | CSR_HW_IF_CONFIG_REG_PERSIST_MODE); |
| 332 | |
| 333 | /* |
| 334 | * Clear "initialization complete" bit to move adapter from |
| 335 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. |
| 336 | */ |
| 337 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 338 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 339 | |
| 340 | /* Activates XTAL resources monitor */ |
| 341 | __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG, |
| 342 | CSR_MONITOR_XTAL_RESOURCES); |
| 343 | |
| 344 | /* Release XTAL ON request */ |
| 345 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 346 | CSR_GP_CNTRL_REG_FLAG_XTAL_ON); |
| 347 | udelay(10); |
| 348 | |
| 349 | /* Release APMG XTAL */ |
| 350 | iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG, |
| 351 | apmg_xtal_cfg_reg & |
| 352 | ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ); |
| 353 | } |
| 354 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 355 | static int iwl_pcie_apm_stop_master(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 356 | { |
| 357 | int ret = 0; |
| 358 | |
| 359 | /* stop device's busmaster DMA activity */ |
| 360 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER); |
| 361 | |
| 362 | ret = iwl_poll_bit(trans, CSR_RESET, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 363 | CSR_RESET_REG_FLAG_MASTER_DISABLED, |
| 364 | CSR_RESET_REG_FLAG_MASTER_DISABLED, 100); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 365 | if (ret) |
| 366 | IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n"); |
| 367 | |
| 368 | IWL_DEBUG_INFO(trans, "stop master\n"); |
| 369 | |
| 370 | return ret; |
| 371 | } |
| 372 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 373 | static void iwl_pcie_apm_stop(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 374 | { |
| 375 | IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n"); |
| 376 | |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 377 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 378 | |
| 379 | /* Stop device's DMA activity */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 380 | iwl_pcie_apm_stop_master(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 381 | |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 382 | if (trans->cfg->lp_xtal_workaround) { |
| 383 | iwl_pcie_apm_lp_xtal_enable(trans); |
| 384 | return; |
| 385 | } |
| 386 | |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 387 | /* Reset the entire device */ |
| 388 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
| 389 | |
| 390 | udelay(10); |
| 391 | |
| 392 | /* |
| 393 | * Clear "initialization complete" bit to move adapter from |
| 394 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. |
| 395 | */ |
| 396 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 397 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 398 | } |
| 399 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 400 | static int iwl_pcie_nic_init(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 401 | { |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 402 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 403 | |
| 404 | /* nic_init */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 405 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 406 | iwl_pcie_apm_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 407 | |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 408 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 409 | |
Eran Harary | 3073d8c | 2013-12-29 14:09:59 +0200 | [diff] [blame] | 410 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
| 411 | iwl_pcie_set_pwr(trans, false); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 412 | |
Johannes Berg | ecdb975 | 2012-03-06 13:31:03 -0800 | [diff] [blame] | 413 | iwl_op_mode_nic_config(trans->op_mode); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 414 | |
| 415 | /* Allocate the RX queue, or reset if it is already allocated */ |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 416 | iwl_pcie_rx_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 417 | |
| 418 | /* Allocate or reset and init all Tx and Command queues */ |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 419 | if (iwl_pcie_tx_init(trans)) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 420 | return -ENOMEM; |
| 421 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 422 | if (trans->cfg->base_params->shadow_reg_enable) { |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 423 | /* enable shadow regs in HW */ |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 424 | iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF); |
Meenakshi Venkataraman | d38069d | 2012-05-16 22:54:30 +0200 | [diff] [blame] | 425 | IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 426 | } |
| 427 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 428 | return 0; |
| 429 | } |
| 430 | |
| 431 | #define HW_READY_TIMEOUT (50) |
| 432 | |
| 433 | /* Note: returns poll_bit return value, which is >= 0 if success */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 434 | static int iwl_pcie_set_hw_ready(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 435 | { |
| 436 | int ret; |
| 437 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 438 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 439 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 440 | |
| 441 | /* See if we got it */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 442 | ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 443 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 444 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
| 445 | HW_READY_TIMEOUT); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 446 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 447 | IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 448 | return ret; |
| 449 | } |
| 450 | |
| 451 | /* Note: returns standard 0/-ERROR code */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 452 | static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 453 | { |
| 454 | int ret; |
Emmanuel Grumbach | 289e550 | 2012-08-05 16:55:06 +0300 | [diff] [blame] | 455 | int t = 0; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 456 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 457 | IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 458 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 459 | ret = iwl_pcie_set_hw_ready(trans); |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 460 | /* If the card is ready, exit 0 */ |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 461 | if (ret >= 0) |
| 462 | return 0; |
| 463 | |
| 464 | /* If HW is not ready, prepare the conditions to check again */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 465 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 466 | CSR_HW_IF_CONFIG_REG_PREPARE); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 467 | |
Emmanuel Grumbach | 289e550 | 2012-08-05 16:55:06 +0300 | [diff] [blame] | 468 | do { |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 469 | ret = iwl_pcie_set_hw_ready(trans); |
Emmanuel Grumbach | 289e550 | 2012-08-05 16:55:06 +0300 | [diff] [blame] | 470 | if (ret >= 0) |
| 471 | return 0; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 472 | |
Emmanuel Grumbach | 289e550 | 2012-08-05 16:55:06 +0300 | [diff] [blame] | 473 | usleep_range(200, 1000); |
| 474 | t += 200; |
| 475 | } while (t < 150000); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 476 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 477 | return ret; |
| 478 | } |
| 479 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 480 | /* |
| 481 | * ucode |
| 482 | */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 483 | static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 484 | dma_addr_t phy_addr, u32 byte_cnt) |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 485 | { |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 486 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 487 | int ret; |
| 488 | |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 489 | trans_pcie->ucode_write_complete = false; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 490 | |
| 491 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 492 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
| 493 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 494 | |
| 495 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 496 | FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), |
| 497 | dst_addr); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 498 | |
| 499 | iwl_write_direct32(trans, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 500 | FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), |
| 501 | phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 502 | |
| 503 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 504 | FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), |
| 505 | (iwl_get_dma_hi_addr(phy_addr) |
| 506 | << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 507 | |
| 508 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 509 | FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), |
| 510 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM | |
| 511 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX | |
| 512 | FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 513 | |
| 514 | iwl_write_direct32(trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 515 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
| 516 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | |
| 517 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | |
| 518 | FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 519 | |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 520 | ret = wait_event_timeout(trans_pcie->ucode_write_waitq, |
| 521 | trans_pcie->ucode_write_complete, 5 * HZ); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 522 | if (!ret) { |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 523 | IWL_ERR(trans, "Failed to load firmware chunk!\n"); |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 524 | return -ETIMEDOUT; |
| 525 | } |
| 526 | |
| 527 | return 0; |
| 528 | } |
| 529 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 530 | static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num, |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 531 | const struct fw_desc *section) |
| 532 | { |
| 533 | u8 *v_addr; |
| 534 | dma_addr_t p_addr; |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 535 | u32 offset, chunk_sz = section->len; |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 536 | int ret = 0; |
| 537 | |
| 538 | IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n", |
| 539 | section_num); |
| 540 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 541 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr, |
| 542 | GFP_KERNEL | __GFP_NOWARN); |
| 543 | if (!v_addr) { |
| 544 | IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n"); |
| 545 | chunk_sz = PAGE_SIZE; |
| 546 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, |
| 547 | &p_addr, GFP_KERNEL); |
| 548 | if (!v_addr) |
| 549 | return -ENOMEM; |
| 550 | } |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 551 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 552 | for (offset = 0; offset < section->len; offset += chunk_sz) { |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 553 | u32 copy_size; |
| 554 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 555 | copy_size = min_t(u32, chunk_sz, section->len - offset); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 556 | |
| 557 | memcpy(v_addr, (u8 *)section->data + offset, copy_size); |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 558 | ret = iwl_pcie_load_firmware_chunk(trans, |
| 559 | section->offset + offset, |
| 560 | p_addr, copy_size); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 561 | if (ret) { |
| 562 | IWL_ERR(trans, |
| 563 | "Could not load the [%d] uCode section\n", |
| 564 | section_num); |
| 565 | break; |
| 566 | } |
| 567 | } |
| 568 | |
Emmanuel Grumbach | c571573 | 2013-04-30 14:33:04 +0300 | [diff] [blame] | 569 | dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr); |
Johannes Berg | 83f84d7 | 2012-09-10 11:50:18 +0200 | [diff] [blame] | 570 | return ret; |
| 571 | } |
| 572 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 573 | static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans, |
| 574 | const struct fw_img *image, |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 575 | int cpu, |
| 576 | int *first_ucode_section) |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 577 | { |
| 578 | int shift_param; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 579 | int i, ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 580 | u32 last_read_idx = 0; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 581 | |
| 582 | if (cpu == 1) { |
| 583 | shift_param = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 584 | *first_ucode_section = 0; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 585 | } else { |
| 586 | shift_param = 16; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 587 | (*first_ucode_section)++; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 588 | } |
| 589 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 590 | for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) { |
| 591 | last_read_idx = i; |
| 592 | |
| 593 | if (!image->sec[i].data || |
| 594 | image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) { |
| 595 | IWL_DEBUG_FW(trans, |
| 596 | "Break since Data not valid or Empty section, sec = %d\n", |
| 597 | i); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 598 | break; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 599 | } |
| 600 | |
| 601 | if (i == (*first_ucode_section) + 1) |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 602 | /* set CPU to started */ |
| 603 | iwl_set_bits_prph(trans, |
| 604 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 605 | LMPM_CPU_HDRS_LOADING_COMPLETED |
| 606 | << shift_param); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 607 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 608 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
| 609 | if (ret) |
| 610 | return ret; |
| 611 | } |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 612 | /* image loading complete */ |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 613 | iwl_set_bits_prph(trans, |
| 614 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 615 | LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 616 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 617 | *first_ucode_section = last_read_idx; |
| 618 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 619 | return 0; |
| 620 | } |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 621 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 622 | static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans, |
| 623 | const struct fw_img *image, |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 624 | int cpu, |
| 625 | int *first_ucode_section) |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 626 | { |
| 627 | int shift_param; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 628 | int i, ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 629 | u32 last_read_idx = 0; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 630 | |
| 631 | if (cpu == 1) { |
| 632 | shift_param = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 633 | *first_ucode_section = 0; |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 634 | } else { |
| 635 | shift_param = 16; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 636 | (*first_ucode_section)++; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 637 | } |
| 638 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 639 | for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) { |
| 640 | last_read_idx = i; |
| 641 | |
| 642 | if (!image->sec[i].data || |
| 643 | image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) { |
| 644 | IWL_DEBUG_FW(trans, |
| 645 | "Break since Data not valid or Empty section, sec = %d\n", |
| 646 | i); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 647 | break; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 648 | } |
| 649 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 650 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
| 651 | if (ret) |
| 652 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 653 | } |
| 654 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 655 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 656 | iwl_set_bits_prph(trans, |
| 657 | CSR_UCODE_LOAD_STATUS_ADDR, |
| 658 | (LMPM_CPU_UCODE_LOADING_COMPLETED | |
| 659 | LMPM_CPU_HDRS_LOADING_COMPLETED | |
| 660 | LMPM_CPU_UCODE_LOADING_STARTED) << |
| 661 | shift_param); |
| 662 | |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 663 | *first_ucode_section = last_read_idx; |
| 664 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 665 | return 0; |
| 666 | } |
| 667 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 668 | static int iwl_pcie_load_given_ucode(struct iwl_trans *trans, |
Johannes Berg | 0692fe4 | 2012-03-06 13:30:37 -0800 | [diff] [blame] | 669 | const struct fw_img *image) |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 670 | { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 671 | int ret = 0; |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 672 | int first_ucode_section; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 673 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 674 | IWL_DEBUG_FW(trans, |
| 675 | "working with %s image\n", |
| 676 | image->is_secure ? "Secured" : "Non Secured"); |
| 677 | IWL_DEBUG_FW(trans, |
| 678 | "working with %s CPU\n", |
| 679 | image->is_dual_cpus ? "Dual" : "Single"); |
| 680 | |
| 681 | /* configure the ucode to be ready to get the secured image */ |
| 682 | if (image->is_secure) { |
| 683 | /* set secure boot inspector addresses */ |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 684 | iwl_write_prph(trans, |
| 685 | LMPM_SECURE_INSPECTOR_CODE_ADDR, |
| 686 | LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 687 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 688 | iwl_write_prph(trans, |
| 689 | LMPM_SECURE_INSPECTOR_DATA_ADDR, |
| 690 | LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 691 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 692 | /* set CPU1 header address */ |
| 693 | iwl_write_prph(trans, |
| 694 | LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR, |
| 695 | LMPM_SECURE_CPU1_HDR_MEM_SPACE); |
| 696 | |
| 697 | /* load to FW the binary Secured sections of CPU1 */ |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 698 | ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1, |
| 699 | &first_ucode_section); |
Johannes Berg | 2d1c004 | 2012-09-09 20:59:17 +0200 | [diff] [blame] | 700 | if (ret) |
| 701 | return ret; |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 702 | |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 703 | } else { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 704 | /* load to FW the binary Non secured sections of CPU1 */ |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 705 | ret = iwl_pcie_load_cpu_sections(trans, image, 1, |
| 706 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 707 | if (ret) |
| 708 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 709 | } |
| 710 | |
| 711 | if (image->is_dual_cpus) { |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 712 | /* set CPU2 header address */ |
| 713 | iwl_write_prph(trans, |
| 714 | LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR, |
| 715 | LMPM_SECURE_CPU2_HDR_MEM_SPACE); |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 716 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 717 | /* load to FW the binary sections of CPU2 */ |
| 718 | if (image->is_secure) |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 719 | ret = iwl_pcie_load_cpu_secured_sections( |
| 720 | trans, image, 2, |
| 721 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 722 | else |
Eran Harary | 034846c | 2014-01-29 08:10:17 +0200 | [diff] [blame] | 723 | ret = iwl_pcie_load_cpu_sections(trans, image, 2, |
| 724 | &first_ucode_section); |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 725 | if (ret) |
| 726 | return ret; |
Eran Harary | e2d6f4e | 2013-10-02 13:53:40 +0300 | [diff] [blame] | 727 | } |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 728 | |
Eran Harary | e12ba84 | 2013-12-02 12:18:10 +0200 | [diff] [blame] | 729 | /* release CPU reset */ |
| 730 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
| 731 | iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT); |
| 732 | else |
| 733 | iwl_write32(trans, CSR_RESET, 0); |
| 734 | |
Eran Harary | 189fa2f | 2014-01-23 16:26:32 +0200 | [diff] [blame] | 735 | if (image->is_secure) { |
| 736 | /* wait for image verification to complete */ |
| 737 | ret = iwl_poll_prph_bit(trans, |
| 738 | LMPM_SECURE_BOOT_CPU1_STATUS_ADDR, |
| 739 | LMPM_SECURE_BOOT_STATUS_SUCCESS, |
| 740 | LMPM_SECURE_BOOT_STATUS_SUCCESS, |
| 741 | LMPM_SECURE_TIME_OUT); |
| 742 | |
| 743 | if (ret < 0) { |
| 744 | IWL_ERR(trans, "Time out on secure boot process\n"); |
| 745 | return ret; |
| 746 | } |
| 747 | } |
| 748 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 749 | return 0; |
| 750 | } |
| 751 | |
Johannes Berg | 0692fe4 | 2012-03-06 13:30:37 -0800 | [diff] [blame] | 752 | static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, |
Emmanuel Grumbach | 6ae02f3 | 2012-12-24 11:10:43 +0200 | [diff] [blame] | 753 | const struct fw_img *fw, bool run_in_rfkill) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 754 | { |
| 755 | int ret; |
Johannes Berg | c9eec95 | 2012-03-06 13:30:43 -0800 | [diff] [blame] | 756 | bool hw_rfkill; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 757 | |
Johannes Berg | 496bab3 | 2012-03-06 13:30:45 -0800 | [diff] [blame] | 758 | /* This may fail if AMT took ownership of the device */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 759 | if (iwl_pcie_prepare_card_hw(trans)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 760 | IWL_WARN(trans, "Exit HW not ready\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 761 | return -EIO; |
| 762 | } |
| 763 | |
Emmanuel Grumbach | 8c46bb7 | 2012-03-28 09:57:46 +0200 | [diff] [blame] | 764 | iwl_enable_rfkill_int(trans); |
| 765 | |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 766 | /* If platform's RF_KILL switch is NOT set to KILL */ |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 767 | hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 768 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 769 | set_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 770 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 771 | clear_bit(STATUS_RFKILL, &trans->status); |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 772 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
Emmanuel Grumbach | 6ae02f3 | 2012-12-24 11:10:43 +0200 | [diff] [blame] | 773 | if (hw_rfkill && !run_in_rfkill) |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 774 | return -ERFKILL; |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 775 | |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 776 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 777 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 778 | ret = iwl_pcie_nic_init(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 779 | if (ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 780 | IWL_ERR(trans, "Unable to init nic\n"); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 781 | return ret; |
| 782 | } |
| 783 | |
| 784 | /* make sure rfkill handshake bits are cleared */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 785 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 786 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 787 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
| 788 | |
| 789 | /* clear (again), then enable host interrupts */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 790 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 791 | iwl_enable_interrupts(trans); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 792 | |
| 793 | /* really make sure rfkill handshake bits are cleared */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 794 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
| 795 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
Emmanuel Grumbach | 392f8b7 | 2011-07-10 15:30:15 +0300 | [diff] [blame] | 796 | |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 797 | /* Load the given image to the HW */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 798 | return iwl_pcie_load_given_ucode(trans, fw); |
Emmanuel Grumbach | b3c2ce1 | 2011-07-07 15:50:10 +0300 | [diff] [blame] | 799 | } |
| 800 | |
Emmanuel Grumbach | adca123 | 2012-10-25 23:08:27 +0200 | [diff] [blame] | 801 | static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr) |
Emmanuel Grumbach | ed6a380 | 2012-01-02 16:10:08 +0200 | [diff] [blame] | 802 | { |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 803 | iwl_pcie_reset_ict(trans); |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 804 | iwl_pcie_tx_start(trans, scd_addr); |
Emmanuel Grumbach | c170b86 | 2011-07-08 08:46:12 -0700 | [diff] [blame] | 805 | } |
| 806 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 807 | static void iwl_trans_pcie_stop_device(struct iwl_trans *trans) |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 808 | { |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 809 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 810 | bool hw_rfkill, was_hw_rfkill; |
| 811 | |
| 812 | was_hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 813 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 814 | /* tell the device to stop sending interrupts */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 815 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 816 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 817 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | ae2c30b | 2011-08-25 23:11:20 -0700 | [diff] [blame] | 818 | |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 819 | /* device going down, Stop using ICT table */ |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 820 | iwl_pcie_disable_ict(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 821 | |
| 822 | /* |
| 823 | * If a HW restart happens during firmware loading, |
| 824 | * then the firmware loading might call this function |
| 825 | * and later it might be called again due to the |
| 826 | * restart. So don't process again if the device is |
| 827 | * already dead. |
| 828 | */ |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 829 | if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) { |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 830 | iwl_pcie_tx_stop(trans); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 831 | iwl_pcie_rx_stop(trans); |
Johannes Berg | 6379103 | 2012-09-06 15:33:42 +0200 | [diff] [blame] | 832 | |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 833 | /* Power-down device's busmaster DMA clocks */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 834 | iwl_write_prph(trans, APMG_CLK_DIS_REG, |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 835 | APMG_CLK_VAL_DMA_CLK_RQT); |
| 836 | udelay(5); |
| 837 | } |
| 838 | |
| 839 | /* Make sure (redundant) we've released our request to stay awake */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 840 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 841 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 842 | |
| 843 | /* Stop the device, and put it in low power state */ |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 844 | iwl_pcie_apm_stop(trans); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 845 | |
| 846 | /* Upon stop, the APM issues an interrupt if HW RF kill is set. |
| 847 | * Clean again the interrupt here |
| 848 | */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 849 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 850 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 851 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 852 | |
Emmanuel Grumbach | 43e5885 | 2011-11-09 16:50:50 -0800 | [diff] [blame] | 853 | /* stop and reset the on-board processor */ |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 854 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); |
Don Fry | 74fda97 | 2012-03-20 16:36:54 -0700 | [diff] [blame] | 855 | |
| 856 | /* clear all status bits */ |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 857 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
| 858 | clear_bit(STATUS_INT_ENABLED, &trans->status); |
| 859 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); |
| 860 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
| 861 | clear_bit(STATUS_RFKILL, &trans->status); |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 862 | |
| 863 | /* |
| 864 | * Even if we stop the HW, we still want the RF kill |
| 865 | * interrupt |
| 866 | */ |
| 867 | iwl_enable_rfkill_int(trans); |
| 868 | |
| 869 | /* |
| 870 | * Check again since the RF kill state may have changed while |
| 871 | * all the interrupts were disabled, in this case we couldn't |
| 872 | * receive the RF kill interrupt and update the state in the |
| 873 | * op_mode. |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 874 | * Don't call the op_mode if the rkfill state hasn't changed. |
| 875 | * This allows the op_mode to call stop_device from the rfkill |
| 876 | * notification without endless recursion. Under very rare |
| 877 | * circumstances, we might have a small recursion if the rfkill |
| 878 | * state changed exactly now while we were called from stop_device. |
| 879 | * This is very unlikely but can happen and is supported. |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 880 | */ |
| 881 | hw_rfkill = iwl_is_rfkill_set(trans); |
| 882 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 883 | set_bit(STATUS_RFKILL, &trans->status); |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 884 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 885 | clear_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 3dc3374 | 2013-12-22 15:13:01 +0200 | [diff] [blame] | 886 | if (hw_rfkill != was_hw_rfkill) |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 887 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
| 888 | } |
| 889 | |
| 890 | void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state) |
| 891 | { |
| 892 | if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) |
| 893 | iwl_trans_pcie_stop_device(trans); |
Emmanuel Grumbach | ab6cf8e | 2011-07-07 14:37:26 +0300 | [diff] [blame] | 894 | } |
| 895 | |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 896 | static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test) |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 897 | { |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 898 | iwl_disable_interrupts(trans); |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 899 | |
| 900 | /* |
| 901 | * in testing mode, the host stays awake and the |
| 902 | * hardware won't be reset (not even partially) |
| 903 | */ |
| 904 | if (test) |
| 905 | return; |
| 906 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 907 | iwl_pcie_disable_ict(trans); |
| 908 | |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 909 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 910 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 911 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
| 912 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 913 | |
| 914 | /* |
| 915 | * reset TX queues -- some of their registers reset during S3 |
| 916 | * so if we don't reset everything here the D3 image would try |
| 917 | * to execute some invalid memory upon resume |
| 918 | */ |
| 919 | iwl_trans_pcie_tx_reset(trans); |
| 920 | |
| 921 | iwl_pcie_set_pwr(trans, true); |
| 922 | } |
| 923 | |
| 924 | static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans, |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 925 | enum iwl_d3_status *status, |
| 926 | bool test) |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 927 | { |
| 928 | u32 val; |
| 929 | int ret; |
| 930 | |
Johannes Berg | debff61 | 2013-05-14 13:53:45 +0200 | [diff] [blame] | 931 | if (test) { |
| 932 | iwl_enable_interrupts(trans); |
| 933 | *status = IWL_D3_STATUS_ALIVE; |
| 934 | return 0; |
| 935 | } |
| 936 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 937 | iwl_pcie_set_pwr(trans, false); |
| 938 | |
| 939 | val = iwl_read32(trans, CSR_RESET); |
| 940 | if (val & CSR_RESET_REG_FLAG_NEVO_RESET) { |
| 941 | *status = IWL_D3_STATUS_RESET; |
| 942 | return 0; |
| 943 | } |
| 944 | |
| 945 | /* |
| 946 | * Also enables interrupts - none will happen as the device doesn't |
| 947 | * know we're waking it up, only when the opmode actually tells it |
| 948 | * after this call. |
| 949 | */ |
| 950 | iwl_pcie_reset_ict(trans); |
| 951 | |
| 952 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 953 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); |
| 954 | |
| 955 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 956 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 957 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
| 958 | 25000); |
| 959 | if (ret) { |
| 960 | IWL_ERR(trans, "Failed to resume the device (mac ready)\n"); |
| 961 | return ret; |
| 962 | } |
| 963 | |
| 964 | iwl_trans_pcie_tx_reset(trans); |
| 965 | |
| 966 | ret = iwl_pcie_rx_init(trans); |
| 967 | if (ret) { |
| 968 | IWL_ERR(trans, "Failed to resume the device (RX reset)\n"); |
| 969 | return ret; |
| 970 | } |
| 971 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 972 | *status = IWL_D3_STATUS_ALIVE; |
| 973 | return 0; |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 974 | } |
| 975 | |
Emmanuel Grumbach | 57a1dc8 | 2012-01-08 13:22:16 +0200 | [diff] [blame] | 976 | static int iwl_trans_pcie_start_hw(struct iwl_trans *trans) |
Emmanuel Grumbach | a27367d | 2011-07-04 09:06:44 +0300 | [diff] [blame] | 977 | { |
Johannes Berg | c9eec95 | 2012-03-06 13:30:43 -0800 | [diff] [blame] | 978 | bool hw_rfkill; |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 979 | int err; |
Emmanuel Grumbach | 34c1b7b | 2011-07-04 08:58:19 +0300 | [diff] [blame] | 980 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 981 | err = iwl_pcie_prepare_card_hw(trans); |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 982 | if (err) { |
Johannes Berg | d6f1c31 | 2012-06-28 16:49:29 +0200 | [diff] [blame] | 983 | IWL_ERR(trans, "Error while preparing HW: %d\n", err); |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 984 | return err; |
Emmanuel Grumbach | ebb7678 | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 985 | } |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 986 | |
Emmanuel Grumbach | 2997494 | 2013-07-24 10:19:06 +0300 | [diff] [blame] | 987 | /* Reset the entire device */ |
Eran Harary | ce836c7 | 2013-12-11 08:13:50 +0200 | [diff] [blame] | 988 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
Emmanuel Grumbach | 2997494 | 2013-07-24 10:19:06 +0300 | [diff] [blame] | 989 | |
| 990 | usleep_range(10, 15); |
| 991 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 992 | iwl_pcie_apm_init(trans); |
Emmanuel Grumbach | a6c684e | 2012-01-08 13:24:57 +0200 | [diff] [blame] | 993 | |
Emmanuel Grumbach | 226c02c | 2012-03-28 10:33:09 +0200 | [diff] [blame] | 994 | /* From now on, the op_mode will be kept updated about RF kill state */ |
| 995 | iwl_enable_rfkill_int(trans); |
| 996 | |
Emmanuel Grumbach | 8d42551 | 2012-03-28 11:00:58 +0200 | [diff] [blame] | 997 | hw_rfkill = iwl_is_rfkill_set(trans); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 998 | if (hw_rfkill) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 999 | set_bit(STATUS_RFKILL, &trans->status); |
Emmanuel Grumbach | 4620020 | 2013-03-13 16:38:32 +0200 | [diff] [blame] | 1000 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1001 | clear_bit(STATUS_RFKILL, &trans->status); |
Johannes Berg | 14cfca7 | 2014-02-25 20:50:53 +0100 | [diff] [blame] | 1002 | iwl_trans_pcie_rf_kill(trans, hw_rfkill); |
Emmanuel Grumbach | d48e207 | 2012-01-08 13:48:21 +0200 | [diff] [blame] | 1003 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1004 | return 0; |
Emmanuel Grumbach | c85eb61 | 2011-06-14 10:13:24 +0300 | [diff] [blame] | 1005 | } |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1006 | |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1007 | static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans) |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1008 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1009 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | d23f78e | 2012-03-28 10:34:02 +0200 | [diff] [blame] | 1010 | |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1011 | /* disable interrupts - don't enable HW RF kill interrupt */ |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1012 | spin_lock(&trans_pcie->irq_lock); |
David Spinadel | ee7d737 | 2012-08-12 08:14:04 +0300 | [diff] [blame] | 1013 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1014 | spin_unlock(&trans_pcie->irq_lock); |
David Spinadel | ee7d737 | 2012-08-12 08:14:04 +0300 | [diff] [blame] | 1015 | |
Emmanuel Grumbach | 7afe370 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1016 | iwl_pcie_apm_stop(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1017 | |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1018 | spin_lock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 218733c | 2012-03-31 08:28:38 -0700 | [diff] [blame] | 1019 | iwl_disable_interrupts(trans); |
Emmanuel Grumbach | 7b70bd6 | 2013-12-11 10:22:28 +0200 | [diff] [blame] | 1020 | spin_unlock(&trans_pcie->irq_lock); |
Emmanuel Grumbach | 218733c | 2012-03-31 08:28:38 -0700 | [diff] [blame] | 1021 | |
Emmanuel Grumbach | 8d96bb6 | 2012-12-04 22:53:30 +0200 | [diff] [blame] | 1022 | iwl_pcie_disable_ict(trans); |
Emmanuel Grumbach | cc56feb | 2012-01-08 13:37:59 +0200 | [diff] [blame] | 1023 | } |
| 1024 | |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1025 | static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val) |
| 1026 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1027 | writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1028 | } |
| 1029 | |
| 1030 | static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val) |
| 1031 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1032 | writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1033 | } |
| 1034 | |
| 1035 | static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs) |
| 1036 | { |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1037 | return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1038 | } |
| 1039 | |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1040 | static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg) |
| 1041 | { |
Amnon Paz | f9477c1 | 2013-02-27 11:28:16 +0200 | [diff] [blame] | 1042 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, |
| 1043 | ((reg & 0x000FFFFF) | (3 << 24))); |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1044 | return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT); |
| 1045 | } |
| 1046 | |
| 1047 | static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr, |
| 1048 | u32 val) |
| 1049 | { |
| 1050 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR, |
Amnon Paz | f9477c1 | 2013-02-27 11:28:16 +0200 | [diff] [blame] | 1051 | ((addr & 0x000FFFFF) | (3 << 24))); |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1052 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val); |
| 1053 | } |
| 1054 | |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1055 | static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget) |
| 1056 | { |
| 1057 | WARN_ON(1); |
| 1058 | return 0; |
| 1059 | } |
| 1060 | |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1061 | static void iwl_trans_pcie_configure(struct iwl_trans *trans, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1062 | const struct iwl_trans_config *trans_cfg) |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1063 | { |
| 1064 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1065 | |
| 1066 | trans_pcie->cmd_queue = trans_cfg->cmd_queue; |
Emmanuel Grumbach | b04db9a | 2012-06-21 11:53:44 +0300 | [diff] [blame] | 1067 | trans_pcie->cmd_fifo = trans_cfg->cmd_fifo; |
Johannes Berg | d663ee7 | 2012-03-10 13:00:07 -0800 | [diff] [blame] | 1068 | if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS)) |
| 1069 | trans_pcie->n_no_reclaim_cmds = 0; |
| 1070 | else |
| 1071 | trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds; |
| 1072 | if (trans_pcie->n_no_reclaim_cmds) |
| 1073 | memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds, |
| 1074 | trans_pcie->n_no_reclaim_cmds * sizeof(u8)); |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1075 | |
Johannes Berg | b2cf410 | 2012-04-09 17:46:51 -0700 | [diff] [blame] | 1076 | trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k; |
| 1077 | if (trans_pcie->rx_buf_size_8k) |
| 1078 | trans_pcie->rx_page_order = get_order(8 * 1024); |
| 1079 | else |
| 1080 | trans_pcie->rx_page_order = get_order(4 * 1024); |
Johannes Berg | 7c5ba4a | 2012-04-09 17:46:54 -0700 | [diff] [blame] | 1081 | |
| 1082 | trans_pcie->wd_timeout = |
| 1083 | msecs_to_jiffies(trans_cfg->queue_watchdog_timeout); |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 1084 | |
| 1085 | trans_pcie->command_names = trans_cfg->command_names; |
Emmanuel Grumbach | 046db34 | 2012-12-05 15:07:54 +0200 | [diff] [blame] | 1086 | trans_pcie->bc_table_dword = trans_cfg->bc_table_dword; |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1087 | |
| 1088 | /* Initialize NAPI here - it should be before registering to mac80211 |
| 1089 | * in the opmode but after the HW struct is allocated. |
| 1090 | * As this function may be called again in some corner cases don't |
| 1091 | * do anything if NAPI was already initialized. |
| 1092 | */ |
| 1093 | if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) { |
| 1094 | init_dummy_netdev(&trans_pcie->napi_dev); |
| 1095 | iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi, |
| 1096 | &trans_pcie->napi_dev, |
| 1097 | iwl_pcie_dummy_napi_poll, 64); |
| 1098 | } |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1099 | } |
| 1100 | |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 1101 | void iwl_trans_pcie_free(struct iwl_trans *trans) |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1102 | { |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1103 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1104 | |
Johannes Berg | 0aa86df | 2012-12-27 22:58:21 +0100 | [diff] [blame] | 1105 | synchronize_irq(trans_pcie->pci_dev->irq); |
Johannes Berg | 0aa86df | 2012-12-27 22:58:21 +0100 | [diff] [blame] | 1106 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1107 | iwl_pcie_tx_free(trans); |
Emmanuel Grumbach | 9805c446 | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1108 | iwl_pcie_rx_free(trans); |
Johannes Berg | 6379103 | 2012-09-06 15:33:42 +0200 | [diff] [blame] | 1109 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1110 | free_irq(trans_pcie->pci_dev->irq, trans); |
| 1111 | iwl_pcie_free_ict(trans); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1112 | |
| 1113 | pci_disable_msi(trans_pcie->pci_dev); |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1114 | iounmap(trans_pcie->hw_base); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1115 | pci_release_regions(trans_pcie->pci_dev); |
| 1116 | pci_disable_device(trans_pcie->pci_dev); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1117 | kmem_cache_destroy(trans->dev_cmd_pool); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1118 | |
Johannes Berg | f14d6b3 | 2014-03-21 13:30:03 +0100 | [diff] [blame] | 1119 | if (trans_pcie->napi.poll) |
| 1120 | netif_napi_del(&trans_pcie->napi); |
| 1121 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1122 | kfree(trans); |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1123 | } |
| 1124 | |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1125 | static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state) |
| 1126 | { |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1127 | if (state) |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1128 | set_bit(STATUS_TPOWER_PMI, &trans->status); |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1129 | else |
Arik Nemtsov | eb7ff77 | 2013-12-01 12:30:38 +0200 | [diff] [blame] | 1130 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1131 | } |
| 1132 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1133 | static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent, |
| 1134 | unsigned long *flags) |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1135 | { |
| 1136 | int ret; |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1137 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1138 | |
| 1139 | spin_lock_irqsave(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1140 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1141 | if (trans_pcie->cmd_in_flight) |
| 1142 | goto out; |
| 1143 | |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1144 | /* this bit wakes up the NIC */ |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1145 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
| 1146 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1147 | |
| 1148 | /* |
| 1149 | * These bits say the device is running, and should keep running for |
| 1150 | * at least a short while (at least as long as MAC_ACCESS_REQ stays 1), |
| 1151 | * but they do not indicate that embedded SRAM is restored yet; |
| 1152 | * 3945 and 4965 have volatile SRAM, and must save/restore contents |
| 1153 | * to/from host DRAM when sleeping/waking for power-saving. |
| 1154 | * Each direction takes approximately 1/4 millisecond; with this |
| 1155 | * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a |
| 1156 | * series of register accesses are expected (e.g. reading Event Log), |
| 1157 | * to keep device from sleeping. |
| 1158 | * |
| 1159 | * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that |
| 1160 | * SRAM is okay/restored. We don't check that here because this call |
| 1161 | * is just for hardware register access; but GP1 MAC_SLEEP check is a |
| 1162 | * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log). |
| 1163 | * |
| 1164 | * 5000 series and later (including 1000 series) have non-volatile SRAM, |
| 1165 | * and do not save/restore SRAM when power cycling. |
| 1166 | */ |
| 1167 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, |
| 1168 | CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN, |
| 1169 | (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY | |
| 1170 | CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000); |
| 1171 | if (unlikely(ret < 0)) { |
| 1172 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI); |
| 1173 | if (!silent) { |
| 1174 | u32 val = iwl_read32(trans, CSR_GP_CNTRL); |
| 1175 | WARN_ONCE(1, |
| 1176 | "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n", |
| 1177 | val); |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1178 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1179 | return false; |
| 1180 | } |
| 1181 | } |
| 1182 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1183 | out: |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1184 | /* |
| 1185 | * Fool sparse by faking we release the lock - sparse will |
| 1186 | * track nic_access anyway. |
| 1187 | */ |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1188 | __release(&trans_pcie->reg_lock); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1189 | return true; |
| 1190 | } |
| 1191 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1192 | static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans, |
| 1193 | unsigned long *flags) |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1194 | { |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1195 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1196 | |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1197 | lockdep_assert_held(&trans_pcie->reg_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1198 | |
| 1199 | /* |
| 1200 | * Fool sparse by faking we acquiring the lock - sparse will |
| 1201 | * track nic_access anyway. |
| 1202 | */ |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1203 | __acquire(&trans_pcie->reg_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1204 | |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1205 | if (trans_pcie->cmd_in_flight) |
| 1206 | goto out; |
| 1207 | |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1208 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
| 1209 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1210 | /* |
| 1211 | * Above we read the CSR_GP_CNTRL register, which will flush |
| 1212 | * any previous writes, but we need the write that clears the |
| 1213 | * MAC_ACCESS_REQ bit to be performed before any other writes |
| 1214 | * scheduled on different CPUs (after we drop reg_lock). |
| 1215 | */ |
| 1216 | mmiowb(); |
Emmanuel Grumbach | b943949 | 2013-12-22 15:09:40 +0200 | [diff] [blame] | 1217 | out: |
Johannes Berg | cfb4e62 | 2013-06-20 22:02:05 +0200 | [diff] [blame] | 1218 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1219 | } |
| 1220 | |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1221 | static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr, |
| 1222 | void *buf, int dwords) |
| 1223 | { |
| 1224 | unsigned long flags; |
| 1225 | int offs, ret = 0; |
| 1226 | u32 *vals = buf; |
| 1227 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1228 | if (iwl_trans_grab_nic_access(trans, false, &flags)) { |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1229 | iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr); |
| 1230 | for (offs = 0; offs < dwords; offs++) |
| 1231 | vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1232 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1233 | } else { |
| 1234 | ret = -EBUSY; |
| 1235 | } |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1236 | return ret; |
| 1237 | } |
| 1238 | |
| 1239 | static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr, |
Emmanuel Grumbach | bf0fd5d | 2013-05-13 17:05:27 +0300 | [diff] [blame] | 1240 | const void *buf, int dwords) |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1241 | { |
| 1242 | unsigned long flags; |
| 1243 | int offs, ret = 0; |
Emmanuel Grumbach | bf0fd5d | 2013-05-13 17:05:27 +0300 | [diff] [blame] | 1244 | const u32 *vals = buf; |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1245 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1246 | if (iwl_trans_grab_nic_access(trans, false, &flags)) { |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1247 | iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr); |
| 1248 | for (offs = 0; offs < dwords; offs++) |
Emmanuel Grumbach | 01387ff | 2013-01-09 11:37:59 +0200 | [diff] [blame] | 1249 | iwl_write32(trans, HBUS_TARG_MEM_WDAT, |
| 1250 | vals ? vals[offs] : 0); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1251 | iwl_trans_release_nic_access(trans, &flags); |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1252 | } else { |
| 1253 | ret = -EBUSY; |
| 1254 | } |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1255 | return ret; |
| 1256 | } |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1257 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1258 | #define IWL_FLUSH_WAIT_MS 2000 |
| 1259 | |
Emmanuel Grumbach | 3cafdbe | 2014-03-24 11:23:51 +0200 | [diff] [blame] | 1260 | static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm) |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1261 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1262 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1263 | struct iwl_txq *txq; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1264 | struct iwl_queue *q; |
| 1265 | int cnt; |
| 1266 | unsigned long now = jiffies; |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1267 | u32 scd_sram_addr; |
| 1268 | u8 buf[16]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1269 | int ret = 0; |
| 1270 | |
| 1271 | /* waiting for all the tx frames complete might take a while */ |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1272 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1273 | u8 wr_ptr; |
| 1274 | |
Wey-Yi Guy | 9ba1947 | 2012-03-09 10:12:42 -0800 | [diff] [blame] | 1275 | if (cnt == trans_pcie->cmd_queue) |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1276 | continue; |
Emmanuel Grumbach | 3cafdbe | 2014-03-24 11:23:51 +0200 | [diff] [blame] | 1277 | if (!test_bit(cnt, trans_pcie->queue_used)) |
| 1278 | continue; |
| 1279 | if (!(BIT(cnt) & txq_bm)) |
| 1280 | continue; |
Emmanuel Grumbach | 748fa67c | 2014-03-27 10:06:29 +0200 | [diff] [blame] | 1281 | |
| 1282 | IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1283 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1284 | q = &txq->q; |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1285 | wr_ptr = ACCESS_ONCE(q->write_ptr); |
| 1286 | |
| 1287 | while (q->read_ptr != ACCESS_ONCE(q->write_ptr) && |
| 1288 | !time_after(jiffies, |
| 1289 | now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) { |
| 1290 | u8 write_ptr = ACCESS_ONCE(q->write_ptr); |
| 1291 | |
| 1292 | if (WARN_ONCE(wr_ptr != write_ptr, |
| 1293 | "WR pointer moved while flushing %d -> %d\n", |
| 1294 | wr_ptr, write_ptr)) |
| 1295 | return -ETIMEDOUT; |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1296 | msleep(1); |
Emmanuel Grumbach | fa1a91f | 2014-03-24 11:25:48 +0200 | [diff] [blame] | 1297 | } |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1298 | |
| 1299 | if (q->read_ptr != q->write_ptr) { |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1300 | IWL_ERR(trans, |
| 1301 | "fail to flush all tx fifo queues Q %d\n", cnt); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1302 | ret = -ETIMEDOUT; |
| 1303 | break; |
| 1304 | } |
Emmanuel Grumbach | 748fa67c | 2014-03-27 10:06:29 +0200 | [diff] [blame] | 1305 | IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt); |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1306 | } |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1307 | |
| 1308 | if (!ret) |
| 1309 | return 0; |
| 1310 | |
| 1311 | IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n", |
| 1312 | txq->q.read_ptr, txq->q.write_ptr); |
| 1313 | |
| 1314 | scd_sram_addr = trans_pcie->scd_base_addr + |
| 1315 | SCD_TX_STTS_QUEUE_OFFSET(txq->q.id); |
| 1316 | iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf)); |
| 1317 | |
| 1318 | iwl_print_hex_error(trans, buf, sizeof(buf)); |
| 1319 | |
| 1320 | for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++) |
| 1321 | IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt, |
| 1322 | iwl_read_direct32(trans, FH_TX_TRB_REG(cnt))); |
| 1323 | |
| 1324 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
| 1325 | u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt)); |
| 1326 | u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; |
| 1327 | bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); |
| 1328 | u32 tbl_dw = |
| 1329 | iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr + |
| 1330 | SCD_TRANS_TBL_OFFSET_QUEUE(cnt)); |
| 1331 | |
| 1332 | if (cnt & 0x1) |
| 1333 | tbl_dw = (tbl_dw & 0xFFFF0000) >> 16; |
| 1334 | else |
| 1335 | tbl_dw = tbl_dw & 0x0000FFFF; |
| 1336 | |
| 1337 | IWL_ERR(trans, |
| 1338 | "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n", |
| 1339 | cnt, active ? "" : "in", fifo, tbl_dw, |
Johannes Berg | 83f32a4 | 2014-04-24 09:57:40 +0200 | [diff] [blame^] | 1340 | iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) & |
| 1341 | (TFD_QUEUE_SIZE_MAX - 1), |
Emmanuel Grumbach | 1c3fea8 | 2013-01-02 12:12:25 +0200 | [diff] [blame] | 1342 | iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt))); |
| 1343 | } |
| 1344 | |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1345 | return ret; |
| 1346 | } |
| 1347 | |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1348 | static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg, |
| 1349 | u32 mask, u32 value) |
| 1350 | { |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1351 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1352 | unsigned long flags; |
| 1353 | |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1354 | spin_lock_irqsave(&trans_pcie->reg_lock, flags); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1355 | __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1356 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1357 | } |
| 1358 | |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1359 | static const char *get_csr_string(int cmd) |
| 1360 | { |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 1361 | #define IWL_CMD(x) case x: return #x |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1362 | switch (cmd) { |
| 1363 | IWL_CMD(CSR_HW_IF_CONFIG_REG); |
| 1364 | IWL_CMD(CSR_INT_COALESCING); |
| 1365 | IWL_CMD(CSR_INT); |
| 1366 | IWL_CMD(CSR_INT_MASK); |
| 1367 | IWL_CMD(CSR_FH_INT_STATUS); |
| 1368 | IWL_CMD(CSR_GPIO_IN); |
| 1369 | IWL_CMD(CSR_RESET); |
| 1370 | IWL_CMD(CSR_GP_CNTRL); |
| 1371 | IWL_CMD(CSR_HW_REV); |
| 1372 | IWL_CMD(CSR_EEPROM_REG); |
| 1373 | IWL_CMD(CSR_EEPROM_GP); |
| 1374 | IWL_CMD(CSR_OTP_GP_REG); |
| 1375 | IWL_CMD(CSR_GIO_REG); |
| 1376 | IWL_CMD(CSR_GP_UCODE_REG); |
| 1377 | IWL_CMD(CSR_GP_DRIVER_REG); |
| 1378 | IWL_CMD(CSR_UCODE_DRV_GP1); |
| 1379 | IWL_CMD(CSR_UCODE_DRV_GP2); |
| 1380 | IWL_CMD(CSR_LED_REG); |
| 1381 | IWL_CMD(CSR_DRAM_INT_TBL_REG); |
| 1382 | IWL_CMD(CSR_GIO_CHICKEN_BITS); |
| 1383 | IWL_CMD(CSR_ANA_PLL_CFG); |
| 1384 | IWL_CMD(CSR_HW_REV_WA_REG); |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 1385 | IWL_CMD(CSR_MONITOR_STATUS_REG); |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1386 | IWL_CMD(CSR_DBG_HPET_MEM_REG); |
| 1387 | default: |
| 1388 | return "UNKNOWN"; |
| 1389 | } |
Johannes Berg | d9fb646 | 2012-03-26 08:23:39 -0700 | [diff] [blame] | 1390 | #undef IWL_CMD |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1391 | } |
| 1392 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1393 | void iwl_pcie_dump_csr(struct iwl_trans *trans) |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1394 | { |
| 1395 | int i; |
| 1396 | static const u32 csr_tbl[] = { |
| 1397 | CSR_HW_IF_CONFIG_REG, |
| 1398 | CSR_INT_COALESCING, |
| 1399 | CSR_INT, |
| 1400 | CSR_INT_MASK, |
| 1401 | CSR_FH_INT_STATUS, |
| 1402 | CSR_GPIO_IN, |
| 1403 | CSR_RESET, |
| 1404 | CSR_GP_CNTRL, |
| 1405 | CSR_HW_REV, |
| 1406 | CSR_EEPROM_REG, |
| 1407 | CSR_EEPROM_GP, |
| 1408 | CSR_OTP_GP_REG, |
| 1409 | CSR_GIO_REG, |
| 1410 | CSR_GP_UCODE_REG, |
| 1411 | CSR_GP_DRIVER_REG, |
| 1412 | CSR_UCODE_DRV_GP1, |
| 1413 | CSR_UCODE_DRV_GP2, |
| 1414 | CSR_LED_REG, |
| 1415 | CSR_DRAM_INT_TBL_REG, |
| 1416 | CSR_GIO_CHICKEN_BITS, |
| 1417 | CSR_ANA_PLL_CFG, |
Alexander Bondar | a812cba | 2014-02-18 16:45:00 +0100 | [diff] [blame] | 1418 | CSR_MONITOR_STATUS_REG, |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1419 | CSR_HW_REV_WA_REG, |
| 1420 | CSR_DBG_HPET_MEM_REG |
| 1421 | }; |
| 1422 | IWL_ERR(trans, "CSR values:\n"); |
| 1423 | IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " |
| 1424 | "CSR_INT_PERIODIC_REG)\n"); |
| 1425 | for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { |
| 1426 | IWL_ERR(trans, " %25s: 0X%08x\n", |
| 1427 | get_csr_string(csr_tbl[i]), |
Emmanuel Grumbach | 1042db2 | 2012-01-03 16:56:15 +0200 | [diff] [blame] | 1428 | iwl_read32(trans, csr_tbl[i])); |
Emmanuel Grumbach | ff62084 | 2011-09-06 09:31:25 -0700 | [diff] [blame] | 1429 | } |
| 1430 | } |
| 1431 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1432 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
| 1433 | /* create and remove of files */ |
| 1434 | #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1435 | if (!debugfs_create_file(#name, mode, parent, trans, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1436 | &iwl_dbgfs_##name##_ops)) \ |
Meenakshi Venkataraman | 9da987a | 2012-07-16 18:43:56 -0700 | [diff] [blame] | 1437 | goto err; \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1438 | } while (0) |
| 1439 | |
| 1440 | /* file operation */ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1441 | #define DEBUGFS_READ_FILE_OPS(name) \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1442 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1443 | .read = iwl_dbgfs_##name##_read, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 1444 | .open = simple_open, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1445 | .llseek = generic_file_llseek, \ |
| 1446 | }; |
| 1447 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1448 | #define DEBUGFS_WRITE_FILE_OPS(name) \ |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1449 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1450 | .write = iwl_dbgfs_##name##_write, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 1451 | .open = simple_open, \ |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1452 | .llseek = generic_file_llseek, \ |
| 1453 | }; |
| 1454 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1455 | #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1456 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
| 1457 | .write = iwl_dbgfs_##name##_write, \ |
| 1458 | .read = iwl_dbgfs_##name##_read, \ |
Stephen Boyd | 234e340 | 2012-04-05 14:25:11 -0700 | [diff] [blame] | 1459 | .open = simple_open, \ |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1460 | .llseek = generic_file_llseek, \ |
| 1461 | }; |
| 1462 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1463 | static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1464 | char __user *user_buf, |
| 1465 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1466 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1467 | struct iwl_trans *trans = file->private_data; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1468 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1469 | struct iwl_txq *txq; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1470 | struct iwl_queue *q; |
| 1471 | char *buf; |
| 1472 | int pos = 0; |
| 1473 | int cnt; |
| 1474 | int ret; |
Wey-Yi Guy | 1745e440 | 2012-03-09 11:13:40 -0800 | [diff] [blame] | 1475 | size_t bufsz; |
| 1476 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1477 | bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1478 | |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 1479 | if (!trans_pcie->txq) |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1480 | return -EAGAIN; |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 1481 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1482 | buf = kzalloc(bufsz, GFP_KERNEL); |
| 1483 | if (!buf) |
| 1484 | return -ENOMEM; |
| 1485 | |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1486 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1487 | txq = &trans_pcie->txq[cnt]; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1488 | q = &txq->q; |
| 1489 | pos += scnprintf(buf + pos, bufsz - pos, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1490 | "hwq %.2d: read=%u write=%u use=%d stop=%d\n", |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1491 | cnt, q->read_ptr, q->write_ptr, |
Johannes Berg | 9eae88f | 2012-03-15 13:26:52 -0700 | [diff] [blame] | 1492 | !!test_bit(cnt, trans_pcie->queue_used), |
| 1493 | !!test_bit(cnt, trans_pcie->queue_stopped)); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1494 | } |
| 1495 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1496 | kfree(buf); |
| 1497 | return ret; |
| 1498 | } |
| 1499 | |
| 1500 | static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1501 | char __user *user_buf, |
| 1502 | size_t count, loff_t *ppos) |
| 1503 | { |
Emmanuel Grumbach | 5a878bf | 2011-08-25 23:10:51 -0700 | [diff] [blame] | 1504 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1505 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1506 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1507 | char buf[256]; |
| 1508 | int pos = 0; |
| 1509 | const size_t bufsz = sizeof(buf); |
| 1510 | |
| 1511 | pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n", |
| 1512 | rxq->read); |
| 1513 | pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n", |
| 1514 | rxq->write); |
| 1515 | pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n", |
| 1516 | rxq->free_count); |
| 1517 | if (rxq->rb_stts) { |
| 1518 | pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n", |
| 1519 | le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF); |
| 1520 | } else { |
| 1521 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1522 | "closed_rb_num: Not Allocated\n"); |
| 1523 | } |
| 1524 | return simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1525 | } |
| 1526 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1527 | static ssize_t iwl_dbgfs_interrupt_read(struct file *file, |
| 1528 | char __user *user_buf, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1529 | size_t count, loff_t *ppos) |
| 1530 | { |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1531 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1532 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1533 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 1534 | |
| 1535 | int pos = 0; |
| 1536 | char *buf; |
| 1537 | int bufsz = 24 * 64; /* 24 items * 64 char per item */ |
| 1538 | ssize_t ret; |
| 1539 | |
| 1540 | buf = kzalloc(bufsz, GFP_KERNEL); |
Johannes Berg | f9e7544 | 2012-03-30 09:37:39 +0200 | [diff] [blame] | 1541 | if (!buf) |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1542 | return -ENOMEM; |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1543 | |
| 1544 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1545 | "Interrupt Statistics Report:\n"); |
| 1546 | |
| 1547 | pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", |
| 1548 | isr_stats->hw); |
| 1549 | pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", |
| 1550 | isr_stats->sw); |
| 1551 | if (isr_stats->sw || isr_stats->hw) { |
| 1552 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1553 | "\tLast Restarting Code: 0x%X\n", |
| 1554 | isr_stats->err_code); |
| 1555 | } |
| 1556 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1557 | pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", |
| 1558 | isr_stats->sch); |
| 1559 | pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", |
| 1560 | isr_stats->alive); |
| 1561 | #endif |
| 1562 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1563 | "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); |
| 1564 | |
| 1565 | pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", |
| 1566 | isr_stats->ctkill); |
| 1567 | |
| 1568 | pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", |
| 1569 | isr_stats->wakeup); |
| 1570 | |
| 1571 | pos += scnprintf(buf + pos, bufsz - pos, |
| 1572 | "Rx command responses:\t\t %u\n", isr_stats->rx); |
| 1573 | |
| 1574 | pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", |
| 1575 | isr_stats->tx); |
| 1576 | |
| 1577 | pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", |
| 1578 | isr_stats->unhandled); |
| 1579 | |
| 1580 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); |
| 1581 | kfree(buf); |
| 1582 | return ret; |
| 1583 | } |
| 1584 | |
| 1585 | static ssize_t iwl_dbgfs_interrupt_write(struct file *file, |
| 1586 | const char __user *user_buf, |
| 1587 | size_t count, loff_t *ppos) |
| 1588 | { |
| 1589 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1590 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1591 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
| 1592 | |
| 1593 | char buf[8]; |
| 1594 | int buf_size; |
| 1595 | u32 reset_flag; |
| 1596 | |
| 1597 | memset(buf, 0, sizeof(buf)); |
| 1598 | buf_size = min(count, sizeof(buf) - 1); |
| 1599 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1600 | return -EFAULT; |
| 1601 | if (sscanf(buf, "%x", &reset_flag) != 1) |
| 1602 | return -EFAULT; |
| 1603 | if (reset_flag == 0) |
| 1604 | memset(isr_stats, 0, sizeof(*isr_stats)); |
| 1605 | |
| 1606 | return count; |
| 1607 | } |
| 1608 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1609 | static ssize_t iwl_dbgfs_csr_write(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1610 | const char __user *user_buf, |
| 1611 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1612 | { |
| 1613 | struct iwl_trans *trans = file->private_data; |
| 1614 | char buf[8]; |
| 1615 | int buf_size; |
| 1616 | int csr; |
| 1617 | |
| 1618 | memset(buf, 0, sizeof(buf)); |
| 1619 | buf_size = min(count, sizeof(buf) - 1); |
| 1620 | if (copy_from_user(buf, user_buf, buf_size)) |
| 1621 | return -EFAULT; |
| 1622 | if (sscanf(buf, "%d", &csr) != 1) |
| 1623 | return -EFAULT; |
| 1624 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1625 | iwl_pcie_dump_csr(trans); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1626 | |
| 1627 | return count; |
| 1628 | } |
| 1629 | |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1630 | static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1631 | char __user *user_buf, |
| 1632 | size_t count, loff_t *ppos) |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1633 | { |
| 1634 | struct iwl_trans *trans = file->private_data; |
Johannes Berg | 94543a8 | 2012-08-21 18:57:10 +0200 | [diff] [blame] | 1635 | char *buf = NULL; |
Johannes Berg | 56c2477 | 2014-01-21 21:19:18 +0100 | [diff] [blame] | 1636 | ssize_t ret; |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1637 | |
Johannes Berg | 56c2477 | 2014-01-21 21:19:18 +0100 | [diff] [blame] | 1638 | ret = iwl_dump_fh(trans, &buf); |
| 1639 | if (ret < 0) |
| 1640 | return ret; |
| 1641 | if (!buf) |
| 1642 | return -EINVAL; |
| 1643 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret); |
| 1644 | kfree(buf); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1645 | return ret; |
| 1646 | } |
| 1647 | |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1648 | DEBUGFS_READ_WRITE_FILE_OPS(interrupt); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1649 | DEBUGFS_READ_FILE_OPS(fh_reg); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1650 | DEBUGFS_READ_FILE_OPS(rx_queue); |
| 1651 | DEBUGFS_READ_FILE_OPS(tx_queue); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1652 | DEBUGFS_WRITE_FILE_OPS(csr); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1653 | |
| 1654 | /* |
| 1655 | * Create the debugfs files and directories |
| 1656 | * |
| 1657 | */ |
| 1658 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1659 | struct dentry *dir) |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1660 | { |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1661 | DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR); |
| 1662 | DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR); |
Emmanuel Grumbach | 1f7b617 | 2011-08-25 23:10:59 -0700 | [diff] [blame] | 1663 | DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR); |
Emmanuel Grumbach | 16db88b | 2011-08-25 23:11:08 -0700 | [diff] [blame] | 1664 | DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); |
| 1665 | DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR); |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1666 | return 0; |
Meenakshi Venkataraman | 9da987a | 2012-07-16 18:43:56 -0700 | [diff] [blame] | 1667 | |
| 1668 | err: |
| 1669 | IWL_ERR(trans, "failed to create the trans debugfs entry\n"); |
| 1670 | return -ENOMEM; |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1671 | } |
| 1672 | #else |
| 1673 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1674 | struct dentry *dir) |
| 1675 | { |
| 1676 | return 0; |
| 1677 | } |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1678 | #endif /*CONFIG_IWLWIFI_DEBUGFS */ |
| 1679 | |
Johannes Berg | d1ff525 | 2012-04-12 06:24:30 -0700 | [diff] [blame] | 1680 | static const struct iwl_trans_ops trans_ops_pcie = { |
Emmanuel Grumbach | 57a1dc8 | 2012-01-08 13:22:16 +0200 | [diff] [blame] | 1681 | .start_hw = iwl_trans_pcie_start_hw, |
Arik Nemtsov | a408284 | 2013-11-24 19:10:46 +0200 | [diff] [blame] | 1682 | .op_mode_leave = iwl_trans_pcie_op_mode_leave, |
Emmanuel Grumbach | ed6a380 | 2012-01-02 16:10:08 +0200 | [diff] [blame] | 1683 | .fw_alive = iwl_trans_pcie_fw_alive, |
Emmanuel Grumbach | cf61429 | 2012-01-08 16:33:58 +0200 | [diff] [blame] | 1684 | .start_fw = iwl_trans_pcie_start_fw, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1685 | .stop_device = iwl_trans_pcie_stop_device, |
| 1686 | |
Johannes Berg | ddaf5a5 | 2013-01-08 11:25:44 +0100 | [diff] [blame] | 1687 | .d3_suspend = iwl_trans_pcie_d3_suspend, |
| 1688 | .d3_resume = iwl_trans_pcie_d3_resume, |
Johannes Berg | 2dd4f9f | 2012-03-05 11:24:35 -0800 | [diff] [blame] | 1689 | |
Emmanuel Grumbach | f02831b | 2012-11-14 14:44:18 +0200 | [diff] [blame] | 1690 | .send_cmd = iwl_trans_pcie_send_hcmd, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1691 | |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1692 | .tx = iwl_trans_pcie_tx, |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1693 | .reclaim = iwl_trans_pcie_reclaim, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1694 | |
Emmanuel Grumbach | d0624be | 2012-05-29 13:07:30 +0300 | [diff] [blame] | 1695 | .txq_disable = iwl_trans_pcie_txq_disable, |
Emmanuel Grumbach | 4beaf6c | 2012-05-29 11:29:10 +0300 | [diff] [blame] | 1696 | .txq_enable = iwl_trans_pcie_txq_enable, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1697 | |
Emmanuel Grumbach | 87e5666 | 2011-08-25 23:10:50 -0700 | [diff] [blame] | 1698 | .dbgfs_register = iwl_trans_pcie_dbgfs_register, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1699 | |
Emmanuel Grumbach | 990aa6d | 2012-11-14 12:39:52 +0200 | [diff] [blame] | 1700 | .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty, |
Emmanuel Grumbach | 5f178cd | 2011-08-25 23:11:29 -0700 | [diff] [blame] | 1701 | |
Emmanuel Grumbach | 0390549 | 2012-01-03 13:48:07 +0200 | [diff] [blame] | 1702 | .write8 = iwl_trans_pcie_write8, |
| 1703 | .write32 = iwl_trans_pcie_write32, |
| 1704 | .read32 = iwl_trans_pcie_read32, |
Emmanuel Grumbach | 6a06b6c | 2012-12-02 13:07:30 +0200 | [diff] [blame] | 1705 | .read_prph = iwl_trans_pcie_read_prph, |
| 1706 | .write_prph = iwl_trans_pcie_write_prph, |
Emmanuel Grumbach | 4fd442d | 2012-12-24 14:27:11 +0200 | [diff] [blame] | 1707 | .read_mem = iwl_trans_pcie_read_mem, |
| 1708 | .write_mem = iwl_trans_pcie_write_mem, |
Meenakshi Venkataraman | c6f600f | 2012-03-08 11:29:12 -0800 | [diff] [blame] | 1709 | .configure = iwl_trans_pcie_configure, |
Don Fry | 47107e8 | 2012-03-15 13:27:06 -0700 | [diff] [blame] | 1710 | .set_pmi = iwl_trans_pcie_set_pmi, |
Emmanuel Grumbach | 7a65d17 | 2012-12-24 15:01:24 +0200 | [diff] [blame] | 1711 | .grab_nic_access = iwl_trans_pcie_grab_nic_access, |
Lilach Edelstein | e139dc4 | 2013-01-13 13:31:10 +0200 | [diff] [blame] | 1712 | .release_nic_access = iwl_trans_pcie_release_nic_access, |
| 1713 | .set_bits_mask = iwl_trans_pcie_set_bits_mask, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1714 | }; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1715 | |
Emmanuel Grumbach | 87ce05a | 2012-03-26 09:03:18 -0700 | [diff] [blame] | 1716 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1717 | const struct pci_device_id *ent, |
| 1718 | const struct iwl_cfg *cfg) |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1719 | { |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1720 | struct iwl_trans_pcie *trans_pcie; |
| 1721 | struct iwl_trans *trans; |
| 1722 | u16 pci_cmd; |
| 1723 | int err; |
| 1724 | |
| 1725 | trans = kzalloc(sizeof(struct iwl_trans) + |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1726 | sizeof(struct iwl_trans_pcie), GFP_KERNEL); |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 1727 | if (!trans) { |
| 1728 | err = -ENOMEM; |
| 1729 | goto out; |
| 1730 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1731 | |
| 1732 | trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1733 | |
| 1734 | trans->ops = &trans_ops_pcie; |
Emmanuel Grumbach | 035f7ff | 2012-03-26 08:57:01 -0700 | [diff] [blame] | 1735 | trans->cfg = cfg; |
Johannes Berg | 2bfb509 | 2012-12-27 21:43:48 +0100 | [diff] [blame] | 1736 | trans_lockdep_init(trans); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1737 | trans_pcie->trans = trans; |
Johannes Berg | 7b11488 | 2012-02-05 13:55:11 -0800 | [diff] [blame] | 1738 | spin_lock_init(&trans_pcie->irq_lock); |
Lilach Edelstein | e56b04e | 2013-01-16 11:34:49 +0200 | [diff] [blame] | 1739 | spin_lock_init(&trans_pcie->reg_lock); |
Johannes Berg | 13df1aa | 2012-03-06 13:31:00 -0800 | [diff] [blame] | 1740 | init_waitqueue_head(&trans_pcie->ucode_write_waitq); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1741 | |
Johannes Berg | d819c6c | 2013-09-30 11:02:46 +0200 | [diff] [blame] | 1742 | err = pci_enable_device(pdev); |
| 1743 | if (err) |
| 1744 | goto out_no_pci; |
| 1745 | |
Emmanuel Grumbach | f2532b0 | 2013-07-02 15:47:29 +0300 | [diff] [blame] | 1746 | if (!cfg->base_params->pcie_l1_allowed) { |
| 1747 | /* |
| 1748 | * W/A - seems to solve weird behavior. We need to remove this |
| 1749 | * if we don't want to stay in L1 all the time. This wastes a |
| 1750 | * lot of power. |
| 1751 | */ |
| 1752 | pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | |
| 1753 | PCIE_LINK_STATE_L1 | |
| 1754 | PCIE_LINK_STATE_CLKPM); |
| 1755 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1756 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1757 | pci_set_master(pdev); |
| 1758 | |
| 1759 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36)); |
| 1760 | if (!err) |
| 1761 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36)); |
| 1762 | if (err) { |
| 1763 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
| 1764 | if (!err) |
| 1765 | err = pci_set_consistent_dma_mask(pdev, |
Johannes Berg | 20d3b64 | 2012-05-16 22:54:29 +0200 | [diff] [blame] | 1766 | DMA_BIT_MASK(32)); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1767 | /* both attempts failed: */ |
| 1768 | if (err) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 1769 | dev_err(&pdev->dev, "No suitable DMA available\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1770 | goto out_pci_disable_device; |
| 1771 | } |
| 1772 | } |
| 1773 | |
| 1774 | err = pci_request_regions(pdev, DRV_NAME); |
| 1775 | if (err) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 1776 | dev_err(&pdev->dev, "pci_request_regions failed\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1777 | goto out_pci_disable_device; |
| 1778 | } |
| 1779 | |
Stanislaw Gruszka | 05f5b97 | 2012-03-07 09:52:26 -0800 | [diff] [blame] | 1780 | trans_pcie->hw_base = pci_ioremap_bar(pdev, 0); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1781 | if (!trans_pcie->hw_base) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 1782 | dev_err(&pdev->dev, "pci_ioremap_bar failed\n"); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1783 | err = -ENODEV; |
| 1784 | goto out_pci_release_regions; |
| 1785 | } |
| 1786 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1787 | /* We disable the RETRY_TIMEOUT register (0x41) to keep |
| 1788 | * PCI Tx retries from interfering with C3 CPU state */ |
| 1789 | pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); |
| 1790 | |
| 1791 | err = pci_enable_msi(pdev); |
Emmanuel Grumbach | 9f904b3 | 2012-11-13 13:35:43 +0200 | [diff] [blame] | 1792 | if (err) { |
Joe Perches | 6a4b09f | 2012-10-28 01:05:47 -0700 | [diff] [blame] | 1793 | dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err); |
Emmanuel Grumbach | 9f904b3 | 2012-11-13 13:35:43 +0200 | [diff] [blame] | 1794 | /* enable rfkill interrupt: hw bug w/a */ |
| 1795 | pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); |
| 1796 | if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { |
| 1797 | pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; |
| 1798 | pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); |
| 1799 | } |
| 1800 | } |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1801 | |
| 1802 | trans->dev = &pdev->dev; |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1803 | trans_pcie->pci_dev = pdev; |
Emmanuel Grumbach | 08079a4 | 2012-01-09 16:23:00 +0200 | [diff] [blame] | 1804 | trans->hw_rev = iwl_read32(trans, CSR_HW_REV); |
Emmanuel Grumbach | 99673ee | 2012-01-08 21:19:45 +0200 | [diff] [blame] | 1805 | trans->hw_id = (pdev->device << 16) + pdev->subsystem_device; |
Emmanuel Grumbach | 9ca8596 | 2012-01-08 21:19:45 +0200 | [diff] [blame] | 1806 | snprintf(trans->hw_id_str, sizeof(trans->hw_id_str), |
| 1807 | "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1808 | |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 1809 | /* Initialize the wait queue for commands */ |
Emmanuel Grumbach | f946b52 | 2012-10-25 17:25:52 +0200 | [diff] [blame] | 1810 | init_waitqueue_head(&trans_pcie->wait_command_queue); |
Meenakshi Venkataraman | 69a10b2 | 2012-03-10 13:00:09 -0800 | [diff] [blame] | 1811 | |
Johannes Berg | 3ec4588 | 2012-07-12 13:56:28 +0200 | [diff] [blame] | 1812 | snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name), |
| 1813 | "iwl_cmd_pool:%s", dev_name(trans->dev)); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1814 | |
| 1815 | trans->dev_cmd_headroom = 0; |
| 1816 | trans->dev_cmd_pool = |
Johannes Berg | 3ec4588 | 2012-07-12 13:56:28 +0200 | [diff] [blame] | 1817 | kmem_cache_create(trans->dev_cmd_pool_name, |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1818 | sizeof(struct iwl_device_cmd) |
| 1819 | + trans->dev_cmd_headroom, |
| 1820 | sizeof(void *), |
| 1821 | SLAB_HWCACHE_ALIGN, |
| 1822 | NULL); |
| 1823 | |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 1824 | if (!trans->dev_cmd_pool) { |
| 1825 | err = -ENOMEM; |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1826 | goto out_pci_disable_msi; |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 1827 | } |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1828 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1829 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
| 1830 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1831 | if (iwl_pcie_alloc_ict(trans)) |
| 1832 | goto out_free_cmd_pool; |
| 1833 | |
Emmanuel Grumbach | 85bf9da | 2013-12-09 11:48:30 +0200 | [diff] [blame] | 1834 | err = request_threaded_irq(pdev->irq, iwl_pcie_isr, |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 1835 | iwl_pcie_irq_handler, |
| 1836 | IRQF_SHARED, DRV_NAME, trans); |
| 1837 | if (err) { |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1838 | IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq); |
| 1839 | goto out_free_ict; |
| 1840 | } |
| 1841 | |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1842 | return trans; |
| 1843 | |
Johannes Berg | a8b691e | 2012-12-27 23:08:06 +0100 | [diff] [blame] | 1844 | out_free_ict: |
| 1845 | iwl_pcie_free_ict(trans); |
| 1846 | out_free_cmd_pool: |
| 1847 | kmem_cache_destroy(trans->dev_cmd_pool); |
Emmanuel Grumbach | 59c647b | 2012-05-24 19:24:34 +0300 | [diff] [blame] | 1848 | out_pci_disable_msi: |
| 1849 | pci_disable_msi(pdev); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1850 | out_pci_release_regions: |
| 1851 | pci_release_regions(pdev); |
| 1852 | out_pci_disable_device: |
| 1853 | pci_disable_device(pdev); |
| 1854 | out_no_pci: |
| 1855 | kfree(trans); |
Luciano Coelho | 6965a35 | 2013-08-10 16:35:45 +0300 | [diff] [blame] | 1856 | out: |
| 1857 | return ERR_PTR(err); |
Emmanuel Grumbach | a42a184 | 2012-02-02 14:33:08 -0800 | [diff] [blame] | 1858 | } |