blob: 44a261943279f0d7ddf5799d155875b10bf700c3 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend2a47fa42013-11-06 09:54:52 -080047#include <linux/if_macvlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000048#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040049#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000050#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070051
52#include "ixgbe.h"
53#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000054#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000055#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070056
57char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070058static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000059 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000060#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000061char ixgbe_default_device_descr[] =
62 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000063#else
64static char ixgbe_default_device_descr[] =
65 "Intel(R) 10 Gigabit Network Connection";
66#endif
Don Skidmore93ac03b2013-05-15 07:34:50 +000067#define DRV_VERSION "3.15.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070068const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000069static const char ixgbe_copyright[] =
Don Skidmore434c5e32013-01-08 05:02:28 +000070 "Copyright (c) 1999-2013 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070071
72static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070073 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000074 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080075 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070076};
77
78/* ixgbe_pci_tbl - PCI Device ID Table
79 *
80 * Wildcard entries (PCI_ANY_ID) should come last
81 * Last entry must be all 0s
82 *
83 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
84 * Class, Class Mask, private data (not used) }
85 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000086static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700117 /* required last entry */
118 {0, }
119};
120MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
121
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400122#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000124 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800125static struct notifier_block dca_notifier = {
126 .notifier_call = ixgbe_notify_dca,
127 .next = NULL,
128 .priority = 0
129};
130#endif
131
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#ifdef CONFIG_PCI_IOV
133static unsigned int max_vfs;
134module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000135MODULE_PARM_DESC(max_vfs,
Jacob Keller170e8542013-11-09 04:52:32 -0800136 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137#endif /* CONFIG_PCI_IOV */
138
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000139static unsigned int allow_unsupported_sfp;
140module_param(allow_unsupported_sfp, uint, 0);
141MODULE_PARM_DESC(allow_unsupported_sfp,
142 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
143
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000144#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
145static int debug = -1;
146module_param(debug, int, 0);
147MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
148
Auke Kok9a799d72007-09-15 14:07:45 -0700149MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
150MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
151MODULE_LICENSE("GPL");
152MODULE_VERSION(DRV_VERSION);
153
Jacob Kellerb8e82002013-04-09 07:20:09 +0000154static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
155 u32 reg, u16 *value)
156{
Jacob Kellerb8e82002013-04-09 07:20:09 +0000157 struct pci_dev *parent_dev;
158 struct pci_bus *parent_bus;
159
160 parent_bus = adapter->pdev->bus->parent;
161 if (!parent_bus)
162 return -1;
163
164 parent_dev = parent_bus->self;
165 if (!parent_dev)
166 return -1;
167
Yijing Wangc0798ed2013-09-04 17:30:08 +0000168 if (!pci_is_pcie(parent_dev))
Jacob Kellerb8e82002013-04-09 07:20:09 +0000169 return -1;
170
Yijing Wangc0798ed2013-09-04 17:30:08 +0000171 pcie_capability_read_word(parent_dev, reg, value);
Jacob Kellerb8e82002013-04-09 07:20:09 +0000172 return 0;
173}
174
175static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
176{
177 struct ixgbe_hw *hw = &adapter->hw;
178 u16 link_status = 0;
179 int err;
180
181 hw->bus.type = ixgbe_bus_type_pci_express;
182
183 /* Get the negotiated link width and speed from PCI config space of the
184 * parent, as this device is behind a switch
185 */
186 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
187
188 /* assume caller will handle error case */
189 if (err)
190 return err;
191
192 hw->bus.width = ixgbe_convert_bus_width(link_status);
193 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
194
195 return 0;
196}
197
Jacob Kellere027d1a2013-07-31 06:53:31 +0000198/**
199 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
200 * @hw: hw specific details
201 *
202 * This function is used by probe to determine whether a device's PCI-Express
203 * bandwidth details should be gathered from the parent bus instead of from the
204 * device. Used to ensure that various locations all have the correct device ID
205 * checks.
206 */
207static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
208{
209 switch (hw->device_id) {
210 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000211 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000212 return true;
213 default:
214 return false;
215 }
216}
217
218static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
219 int expected_gts)
220{
221 int max_gts = 0;
222 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
223 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
224 struct pci_dev *pdev;
225
226 /* determine whether to use the the parent device
227 */
228 if (ixgbe_pcie_from_parent(&adapter->hw))
229 pdev = adapter->pdev->bus->parent->self;
230 else
231 pdev = adapter->pdev;
232
233 if (pcie_get_minimum_link(pdev, &speed, &width) ||
234 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
235 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
236 return;
237 }
238
239 switch (speed) {
240 case PCIE_SPEED_2_5GT:
241 /* 8b/10b encoding reduces max throughput by 20% */
242 max_gts = 2 * width;
243 break;
244 case PCIE_SPEED_5_0GT:
245 /* 8b/10b encoding reduces max throughput by 20% */
246 max_gts = 4 * width;
247 break;
248 case PCIE_SPEED_8_0GT:
Jacob Keller9f0a4332013-10-18 05:09:19 +0000249 /* 128b/130b encoding reduces throughput by less than 2% */
Jacob Kellere027d1a2013-07-31 06:53:31 +0000250 max_gts = 8 * width;
251 break;
252 default:
253 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
254 return;
255 }
256
257 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
258 max_gts);
259 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
260 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
261 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
262 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
263 "Unknown"),
264 width,
265 (speed == PCIE_SPEED_2_5GT ? "20%" :
266 speed == PCIE_SPEED_5_0GT ? "20%" :
Jacob Keller9f0a4332013-10-18 05:09:19 +0000267 speed == PCIE_SPEED_8_0GT ? "<2%" :
Jacob Kellere027d1a2013-07-31 06:53:31 +0000268 "Unknown"));
269
270 if (max_gts < expected_gts) {
271 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
272 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
273 expected_gts);
274 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
275 }
276}
277
Alexander Duyck70864002011-04-27 09:13:56 +0000278static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
279{
280 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
Mark Rustad09f40ae2014-01-14 18:53:11 -0800281 !test_bit(__IXGBE_REMOVING, &adapter->state) &&
Alexander Duyck70864002011-04-27 09:13:56 +0000282 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
283 schedule_work(&adapter->service_task);
284}
285
286static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
287{
288 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
289
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000290 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000291 smp_mb__before_clear_bit();
292 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
293}
294
Taku Izumidcd79ae2010-04-27 14:39:53 +0000295struct ixgbe_reg_info {
296 u32 ofs;
297 char *name;
298};
299
300static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
301
302 /* General Registers */
303 {IXGBE_CTRL, "CTRL"},
304 {IXGBE_STATUS, "STATUS"},
305 {IXGBE_CTRL_EXT, "CTRL_EXT"},
306
307 /* Interrupt Registers */
308 {IXGBE_EICR, "EICR"},
309
310 /* RX Registers */
311 {IXGBE_SRRCTL(0), "SRRCTL"},
312 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
313 {IXGBE_RDLEN(0), "RDLEN"},
314 {IXGBE_RDH(0), "RDH"},
315 {IXGBE_RDT(0), "RDT"},
316 {IXGBE_RXDCTL(0), "RXDCTL"},
317 {IXGBE_RDBAL(0), "RDBAL"},
318 {IXGBE_RDBAH(0), "RDBAH"},
319
320 /* TX Registers */
321 {IXGBE_TDBAL(0), "TDBAL"},
322 {IXGBE_TDBAH(0), "TDBAH"},
323 {IXGBE_TDLEN(0), "TDLEN"},
324 {IXGBE_TDH(0), "TDH"},
325 {IXGBE_TDT(0), "TDT"},
326 {IXGBE_TXDCTL(0), "TXDCTL"},
327
328 /* List Terminator */
329 {}
330};
331
332
333/*
334 * ixgbe_regdump - register printout routine
335 */
336static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
337{
338 int i = 0, j = 0;
339 char rname[16];
340 u32 regs[64];
341
342 switch (reginfo->ofs) {
343 case IXGBE_SRRCTL(0):
344 for (i = 0; i < 64; i++)
345 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
346 break;
347 case IXGBE_DCA_RXCTRL(0):
348 for (i = 0; i < 64; i++)
349 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
350 break;
351 case IXGBE_RDLEN(0):
352 for (i = 0; i < 64; i++)
353 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
354 break;
355 case IXGBE_RDH(0):
356 for (i = 0; i < 64; i++)
357 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
358 break;
359 case IXGBE_RDT(0):
360 for (i = 0; i < 64; i++)
361 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
362 break;
363 case IXGBE_RXDCTL(0):
364 for (i = 0; i < 64; i++)
365 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
366 break;
367 case IXGBE_RDBAL(0):
368 for (i = 0; i < 64; i++)
369 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
370 break;
371 case IXGBE_RDBAH(0):
372 for (i = 0; i < 64; i++)
373 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
374 break;
375 case IXGBE_TDBAL(0):
376 for (i = 0; i < 64; i++)
377 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
378 break;
379 case IXGBE_TDBAH(0):
380 for (i = 0; i < 64; i++)
381 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
382 break;
383 case IXGBE_TDLEN(0):
384 for (i = 0; i < 64; i++)
385 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
386 break;
387 case IXGBE_TDH(0):
388 for (i = 0; i < 64; i++)
389 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
390 break;
391 case IXGBE_TDT(0):
392 for (i = 0; i < 64; i++)
393 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
394 break;
395 case IXGBE_TXDCTL(0):
396 for (i = 0; i < 64; i++)
397 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
398 break;
399 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000400 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000401 IXGBE_READ_REG(hw, reginfo->ofs));
402 return;
403 }
404
405 for (i = 0; i < 8; i++) {
406 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000409 pr_cont(" %08x", regs[i*8+j]);
410 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000411 }
412
413}
414
415/*
416 * ixgbe_dump - Print registers, tx-rings and rx-rings
417 */
418static void ixgbe_dump(struct ixgbe_adapter *adapter)
419{
420 struct net_device *netdev = adapter->netdev;
421 struct ixgbe_hw *hw = &adapter->hw;
422 struct ixgbe_reg_info *reginfo;
423 int n = 0;
424 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000425 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 union ixgbe_adv_tx_desc *tx_desc;
427 struct my_u0 { u64 a; u64 b; } *u0;
428 struct ixgbe_ring *rx_ring;
429 union ixgbe_adv_rx_desc *rx_desc;
430 struct ixgbe_rx_buffer *rx_buffer_info;
431 u32 staterr;
432 int i = 0;
433
434 if (!netif_msg_hw(adapter))
435 return;
436
437 /* Print netdevice Info */
438 if (netdev) {
439 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000440 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000441 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000442 pr_info("%-15s %016lX %016lX %016lX\n",
443 netdev->name,
444 netdev->state,
445 netdev->trans_start,
446 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000447 }
448
449 /* Print Registers */
450 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000451 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000452 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
453 reginfo->name; reginfo++) {
454 ixgbe_regdump(hw, reginfo);
455 }
456
457 /* Print TX Ring Summary */
458 if (!netdev || !netif_running(netdev))
459 goto exit;
460
461 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000462 pr_info(" %s %s %s %s\n",
463 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
464 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000465 for (n = 0; n < adapter->num_tx_queues; n++) {
466 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000467 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000468 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000470 (u64)dma_unmap_addr(tx_buffer, dma),
471 dma_unmap_len(tx_buffer, len),
472 tx_buffer->next_to_watch,
473 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 }
475
476 /* Print TX Rings */
477 if (!netif_msg_tx_done(adapter))
478 goto rx_ring_summary;
479
480 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
481
482 /* Transmit Descriptor Formats
483 *
Josh Hay39ac8682012-09-26 05:59:36 +0000484 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000485 * +--------------------------------------------------------------+
486 * 0 | Buffer Address [63:0] |
487 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000488 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 * +--------------------------------------------------------------+
490 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000491 *
492 * 82598 Advanced Transmit Descriptor (Write-Back Format)
493 * +--------------------------------------------------------------+
494 * 0 | RSV [63:0] |
495 * +--------------------------------------------------------------+
496 * 8 | RSV | STA | NXTSEQ |
497 * +--------------------------------------------------------------+
498 * 63 36 35 32 31 0
499 *
500 * 82599+ Advanced Transmit Descriptor
501 * +--------------------------------------------------------------+
502 * 0 | Buffer Address [63:0] |
503 * +--------------------------------------------------------------+
504 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
505 * +--------------------------------------------------------------+
506 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
507 *
508 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
509 * +--------------------------------------------------------------+
510 * 0 | RSV [63:0] |
511 * +--------------------------------------------------------------+
512 * 8 | RSV | STA | RSV |
513 * +--------------------------------------------------------------+
514 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 */
516
517 for (n = 0; n < adapter->num_tx_queues; n++) {
518 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000519 pr_info("------------------------------------\n");
520 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
521 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000522 pr_info("%s%s %s %s %s %s\n",
523 "T [desc] [address 63:0 ] ",
524 "[PlPOIdStDDt Ln] [bi->dma ] ",
525 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000526
527 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000528 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000529 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000530 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000531 if (dma_unmap_len(tx_buffer, len) > 0) {
532 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
533 i,
534 le64_to_cpu(u0->a),
535 le64_to_cpu(u0->b),
536 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000537 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000538 tx_buffer->next_to_watch,
539 (u64)tx_buffer->time_stamp,
540 tx_buffer->skb);
541 if (i == tx_ring->next_to_use &&
542 i == tx_ring->next_to_clean)
543 pr_cont(" NTC/U\n");
544 else if (i == tx_ring->next_to_use)
545 pr_cont(" NTU\n");
546 else if (i == tx_ring->next_to_clean)
547 pr_cont(" NTC\n");
548 else
549 pr_cont("\n");
550
551 if (netif_msg_pktdata(adapter) &&
552 tx_buffer->skb)
553 print_hex_dump(KERN_INFO, "",
554 DUMP_PREFIX_ADDRESS, 16, 1,
555 tx_buffer->skb->data,
556 dma_unmap_len(tx_buffer, len),
557 true);
558 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000559 }
560 }
561
562 /* Print RX Rings Summary */
563rx_ring_summary:
564 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000565 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000566 for (n = 0; n < adapter->num_rx_queues; n++) {
567 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000568 pr_info("%5d %5X %5X\n",
569 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000570 }
571
572 /* Print RX Rings */
573 if (!netif_msg_rx_status(adapter))
574 goto exit;
575
576 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
577
Josh Hay39ac8682012-09-26 05:59:36 +0000578 /* Receive Descriptor Formats
579 *
580 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000581 * 63 1 0
582 * +-----------------------------------------------------+
583 * 0 | Packet Buffer Address [63:1] |A0/NSE|
584 * +----------------------------------------------+------+
585 * 8 | Header Buffer Address [63:1] | DD |
586 * +-----------------------------------------------------+
587 *
588 *
Josh Hay39ac8682012-09-26 05:59:36 +0000589 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000590 *
591 * 63 48 47 32 31 30 21 20 16 15 4 3 0
592 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000593 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
594 * | Packet | IP | | | | Type | Type |
595 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000596 * +------------------------------------------------------+
597 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
598 * +------------------------------------------------------+
599 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000600 *
601 * 82599+ Advanced Receive Descriptor (Read) Format
602 * 63 1 0
603 * +-----------------------------------------------------+
604 * 0 | Packet Buffer Address [63:1] |A0/NSE|
605 * +----------------------------------------------+------+
606 * 8 | Header Buffer Address [63:1] | DD |
607 * +-----------------------------------------------------+
608 *
609 *
610 * 82599+ Advanced Receive Descriptor (Write-Back) Format
611 *
612 * 63 48 47 32 31 30 21 20 17 16 4 3 0
613 * +------------------------------------------------------+
614 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
615 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
616 * |/ Flow Dir Flt ID | | | | | |
617 * +------------------------------------------------------+
618 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
619 * +------------------------------------------------------+
620 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000621 */
Josh Hay39ac8682012-09-26 05:59:36 +0000622
Taku Izumidcd79ae2010-04-27 14:39:53 +0000623 for (n = 0; n < adapter->num_rx_queues; n++) {
624 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000625 pr_info("------------------------------------\n");
626 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
627 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000628 pr_info("%s%s%s",
629 "R [desc] [ PktBuf A0] ",
630 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000631 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000632 pr_info("%s%s%s",
633 "RWB[desc] [PcsmIpSHl PtRs] ",
634 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000635 "<-- Adv Rx Write-Back format\n");
636
637 for (i = 0; i < rx_ring->count; i++) {
638 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000639 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000640 u0 = (struct my_u0 *)rx_desc;
641 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
642 if (staterr & IXGBE_RXD_STAT_DD) {
643 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000644 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000645 "%016llX ---------------- %p", i,
646 le64_to_cpu(u0->a),
647 le64_to_cpu(u0->b),
648 rx_buffer_info->skb);
649 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000650 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000651 "%016llX %016llX %p", i,
652 le64_to_cpu(u0->a),
653 le64_to_cpu(u0->b),
654 (u64)rx_buffer_info->dma,
655 rx_buffer_info->skb);
656
Emil Tantilov9c50c032012-07-26 01:21:24 +0000657 if (netif_msg_pktdata(adapter) &&
658 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000659 print_hex_dump(KERN_INFO, "",
660 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000661 page_address(rx_buffer_info->page) +
662 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000663 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000664 }
665 }
666
667 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000668 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000669 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000670 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000671 else
Joe Perchesc7689572010-09-07 21:35:17 +0000672 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000673
674 }
675 }
676
677exit:
678 return;
679}
680
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800681static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
682{
683 u32 ctrl_ext;
684
685 /* Let firmware take over control of h/w */
686 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
687 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000688 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800689}
690
691static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
692{
693 u32 ctrl_ext;
694
695 /* Let firmware know the driver has taken over */
696 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
697 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000698 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800699}
Auke Kok9a799d72007-09-15 14:07:45 -0700700
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000701/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000702 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
703 * @adapter: pointer to adapter struct
704 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
705 * @queue: queue to map the corresponding interrupt to
706 * @msix_vector: the vector to map to the corresponding queue
707 *
708 */
709static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000710 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700711{
712 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000713 struct ixgbe_hw *hw = &adapter->hw;
714 switch (hw->mac.type) {
715 case ixgbe_mac_82598EB:
716 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
717 if (direction == -1)
718 direction = 0;
719 index = (((direction * 64) + queue) >> 2) & 0x1F;
720 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
721 ivar &= ~(0xFF << (8 * (queue & 0x3)));
722 ivar |= (msix_vector << (8 * (queue & 0x3)));
723 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
724 break;
725 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800726 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000727 if (direction == -1) {
728 /* other causes */
729 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
730 index = ((queue & 1) * 8);
731 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
732 ivar &= ~(0xFF << index);
733 ivar |= (msix_vector << index);
734 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
735 break;
736 } else {
737 /* tx or rx causes */
738 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
739 index = ((16 * (queue & 1)) + (8 * direction));
740 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
741 ivar &= ~(0xFF << index);
742 ivar |= (msix_vector << index);
743 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
744 break;
745 }
746 default:
747 break;
748 }
Auke Kok9a799d72007-09-15 14:07:45 -0700749}
750
Alexander Duyckfe49f042009-06-04 16:00:09 +0000751static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000752 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000753{
754 u32 mask;
755
Alexander Duyckbd508172010-11-16 19:27:03 -0800756 switch (adapter->hw.mac.type) {
757 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000758 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
759 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800760 break;
761 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800762 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000763 mask = (qmask & 0xFFFFFFFF);
764 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
765 mask = (qmask >> 32);
766 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800767 break;
768 default:
769 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000770 }
771}
772
Alexander Duyck729739b2012-02-08 07:51:06 +0000773void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
774 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000775{
Alexander Duyck729739b2012-02-08 07:51:06 +0000776 if (tx_buffer->skb) {
777 dev_kfree_skb_any(tx_buffer->skb);
778 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000779 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000780 dma_unmap_addr(tx_buffer, dma),
781 dma_unmap_len(tx_buffer, len),
782 DMA_TO_DEVICE);
783 } else if (dma_unmap_len(tx_buffer, len)) {
784 dma_unmap_page(ring->dev,
785 dma_unmap_addr(tx_buffer, dma),
786 dma_unmap_len(tx_buffer, len),
787 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000788 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000789 tx_buffer->next_to_watch = NULL;
790 tx_buffer->skb = NULL;
791 dma_unmap_len_set(tx_buffer, len, 0);
792 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700793}
794
Alexander Duyck943561d2012-05-09 22:14:44 -0700795static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
796{
797 struct ixgbe_hw *hw = &adapter->hw;
798 struct ixgbe_hw_stats *hwstats = &adapter->stats;
799 int i;
800 u32 data;
801
802 if ((hw->fc.current_mode != ixgbe_fc_full) &&
803 (hw->fc.current_mode != ixgbe_fc_rx_pause))
804 return;
805
806 switch (hw->mac.type) {
807 case ixgbe_mac_82598EB:
808 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
809 break;
810 default:
811 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
812 }
813 hwstats->lxoffrxc += data;
814
815 /* refill credits (no tx hang) if we received xoff */
816 if (!data)
817 return;
818
819 for (i = 0; i < adapter->num_tx_queues; i++)
820 clear_bit(__IXGBE_HANG_CHECK_ARMED,
821 &adapter->tx_ring[i]->state);
822}
823
John Fastabendc84d3242010-11-16 19:27:12 -0800824static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700825{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700826 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800827 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800828 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000829 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800830 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700831 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700832
Alexander Duyck943561d2012-05-09 22:14:44 -0700833 if (adapter->ixgbe_ieee_pfc)
834 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800835
Alexander Duyck943561d2012-05-09 22:14:44 -0700836 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
837 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800838 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700839 }
John Fastabendc84d3242010-11-16 19:27:12 -0800840
841 /* update stats for each tc, only valid with PFC enabled */
842 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000843 u32 pxoffrxc;
844
John Fastabendc84d3242010-11-16 19:27:12 -0800845 switch (hw->mac.type) {
846 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000847 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800848 break;
849 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000850 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800851 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000852 hwstats->pxoffrxc[i] += pxoffrxc;
853 /* Get the TC for given UP */
854 tc = netdev_get_prio_tc_map(adapter->netdev, i);
855 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700856 }
857
John Fastabendc84d3242010-11-16 19:27:12 -0800858 /* disarm tx queues that have received xoff frames */
859 for (i = 0; i < adapter->num_tx_queues; i++) {
860 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800861
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000862 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800863 if (xoff[tc])
864 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
865 }
866}
867
868static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
869{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000870 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800871}
872
873static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
874{
John Fastabend2a47fa42013-11-06 09:54:52 -0800875 struct ixgbe_adapter *adapter;
876 struct ixgbe_hw *hw;
877 u32 head, tail;
John Fastabendc84d3242010-11-16 19:27:12 -0800878
John Fastabend2a47fa42013-11-06 09:54:52 -0800879 if (ring->l2_accel_priv)
880 adapter = ring->l2_accel_priv->real_adapter;
881 else
882 adapter = netdev_priv(ring->netdev);
883
884 hw = &adapter->hw;
885 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
886 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
John Fastabendc84d3242010-11-16 19:27:12 -0800887
888 if (head != tail)
889 return (head < tail) ?
890 tail - head : (tail + ring->count - head);
891
892 return 0;
893}
894
895static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
896{
897 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
898 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
899 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
900 bool ret = false;
901
902 clear_check_for_tx_hang(tx_ring);
903
904 /*
905 * Check for a hung queue, but be thorough. This verifies
906 * that a transmit has been completed since the previous
907 * check AND there is at least one packet pending. The
908 * ARMED bit is set to indicate a potential hang. The
909 * bit is cleared if a pause frame is received to remove
910 * false hang detection due to PFC or 802.3x frames. By
911 * requiring this to fail twice we avoid races with
912 * pfc clearing the ARMED bit and conditions where we
913 * run the check_tx_hang logic with a transmit completion
914 * pending but without time to complete it yet.
915 */
916 if ((tx_done_old == tx_done) && tx_pending) {
917 /* make sure it is true for two checks in a row */
918 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
919 &tx_ring->state);
920 } else {
921 /* update completed stats and continue */
922 tx_ring->tx_stats.tx_done_old = tx_done;
923 /* reset the countdown */
924 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
925 }
926
927 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700928}
929
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000930/**
931 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
932 * @adapter: driver private struct
933 **/
934static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
935{
936
937 /* Do the reset outside of interrupt context */
938 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
939 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +0000940 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000941 ixgbe_service_event_schedule(adapter);
942 }
943}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700944
Auke Kok9a799d72007-09-15 14:07:45 -0700945/**
946 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000947 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700948 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700949 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000950static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000951 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700952{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000953 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000954 struct ixgbe_tx_buffer *tx_buffer;
955 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700956 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000957 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000958 unsigned int i = tx_ring->next_to_clean;
959
960 if (test_bit(__IXGBE_DOWN, &adapter->state))
961 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700962
Alexander Duyckd3d00232011-07-15 02:31:25 +0000963 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000964 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000965 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800966
Alexander Duyck729739b2012-02-08 07:51:06 +0000967 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000968 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700969
Alexander Duyckd3d00232011-07-15 02:31:25 +0000970 /* if next_to_watch is not set then there is no work pending */
971 if (!eop_desc)
972 break;
973
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000974 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +0000975 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000976
Alexander Duyckd3d00232011-07-15 02:31:25 +0000977 /* if DD is not set pending work has not been completed */
978 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
979 break;
980
Alexander Duyckd3d00232011-07-15 02:31:25 +0000981 /* clear next_to_watch to prevent false hangs */
982 tx_buffer->next_to_watch = NULL;
983
Alexander Duyck091a6242012-02-08 07:51:01 +0000984 /* update the statistics for this packet */
985 total_bytes += tx_buffer->bytecount;
986 total_packets += tx_buffer->gso_segs;
987
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000988 /* free the skb */
989 dev_kfree_skb_any(tx_buffer->skb);
990
Alexander Duyck729739b2012-02-08 07:51:06 +0000991 /* unmap skb header data */
992 dma_unmap_single(tx_ring->dev,
993 dma_unmap_addr(tx_buffer, dma),
994 dma_unmap_len(tx_buffer, len),
995 DMA_TO_DEVICE);
996
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000997 /* clear tx_buffer data */
998 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000999 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001000
Alexander Duyck729739b2012-02-08 07:51:06 +00001001 /* unmap remaining buffers */
1002 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001003 tx_buffer++;
1004 tx_desc++;
1005 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00001006 if (unlikely(!i)) {
1007 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001008 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001009 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001010 }
1011
Alexander Duyck729739b2012-02-08 07:51:06 +00001012 /* unmap any remaining paged data */
1013 if (dma_unmap_len(tx_buffer, len)) {
1014 dma_unmap_page(tx_ring->dev,
1015 dma_unmap_addr(tx_buffer, dma),
1016 dma_unmap_len(tx_buffer, len),
1017 DMA_TO_DEVICE);
1018 dma_unmap_len_set(tx_buffer, len, 0);
1019 }
1020 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001021
Alexander Duyck729739b2012-02-08 07:51:06 +00001022 /* move us one more past the eop_desc for start of next pkt */
1023 tx_buffer++;
1024 tx_desc++;
1025 i++;
1026 if (unlikely(!i)) {
1027 i -= tx_ring->count;
1028 tx_buffer = tx_ring->tx_buffer_info;
1029 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1030 }
1031
1032 /* issue prefetch for next Tx descriptor */
1033 prefetch(tx_desc);
1034
1035 /* update budget accounting */
1036 budget--;
1037 } while (likely(budget));
1038
1039 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001040 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001041 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001042 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001043 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001044 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001045 q_vector->tx.total_bytes += total_bytes;
1046 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001047
John Fastabendc84d3242010-11-16 19:27:12 -08001048 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001049 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001050 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001051 e_err(drv, "Detected Tx Unit Hang\n"
1052 " Tx Queue <%d>\n"
1053 " TDH, TDT <%x>, <%x>\n"
1054 " next_to_use <%x>\n"
1055 " next_to_clean <%x>\n"
1056 "tx_buffer_info[next_to_clean]\n"
1057 " time_stamp <%lx>\n"
1058 " jiffies <%lx>\n",
1059 tx_ring->queue_index,
1060 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1061 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001062 tx_ring->next_to_use, i,
1063 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001064
1065 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1066
1067 e_info(probe,
1068 "tx hang %d detected on queue %d, resetting adapter\n",
1069 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1070
1071 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001072 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001073
1074 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001075 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001076 }
Auke Kok9a799d72007-09-15 14:07:45 -07001077
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001078 netdev_tx_completed_queue(txring_txq(tx_ring),
1079 total_packets, total_bytes);
1080
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001081#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001082 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001083 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001084 /* Make sure that anybody stopping the queue after this
1085 * sees the new next_to_clean.
1086 */
1087 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001088 if (__netif_subqueue_stopped(tx_ring->netdev,
1089 tx_ring->queue_index)
1090 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1091 netif_wake_subqueue(tx_ring->netdev,
1092 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001093 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001094 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001095 }
Auke Kok9a799d72007-09-15 14:07:45 -07001096
Alexander Duyck59224552011-08-31 00:01:06 +00001097 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001098}
1099
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001100#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001101static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001102 struct ixgbe_ring *tx_ring,
1103 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001104{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001105 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001106 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1107 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001108
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001109 switch (hw->mac.type) {
1110 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001111 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001112 break;
1113 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001114 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001115 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1116 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1117 break;
1118 default:
1119 /* for unknown hardware do not write register */
1120 return;
1121 }
1122
1123 /*
1124 * We can enable relaxed ordering for reads, but not writes when
1125 * DCA is enabled. This is due to a known issue in some chipsets
1126 * which will cause the DCA tag to be cleared.
1127 */
1128 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1129 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1130 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1131
1132 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1133}
1134
1135static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1136 struct ixgbe_ring *rx_ring,
1137 int cpu)
1138{
1139 struct ixgbe_hw *hw = &adapter->hw;
1140 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1141 u8 reg_idx = rx_ring->reg_idx;
1142
1143
1144 switch (hw->mac.type) {
1145 case ixgbe_mac_82599EB:
1146 case ixgbe_mac_X540:
1147 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001148 break;
1149 default:
1150 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001151 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001152
1153 /*
1154 * We can enable relaxed ordering for reads, but not writes when
1155 * DCA is enabled. This is due to a known issue in some chipsets
1156 * which will cause the DCA tag to be cleared.
1157 */
1158 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001159 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1160
1161 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001162}
1163
1164static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1165{
1166 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001167 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001168 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001169
1170 if (q_vector->cpu == cpu)
1171 goto out_no_update;
1172
Alexander Duycka5579282012-02-08 07:50:04 +00001173 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001174 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001175
Alexander Duycka5579282012-02-08 07:50:04 +00001176 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001177 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001178
1179 q_vector->cpu = cpu;
1180out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001181 put_cpu();
1182}
1183
1184static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1185{
1186 int i;
1187
1188 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1189 return;
1190
Alexander Duycke35ec122009-05-21 13:07:12 +00001191 /* always use CB2 mode, difference is masked in the CB driver */
1192 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1193
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001194 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001195 adapter->q_vector[i]->cpu = -1;
1196 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001197 }
1198}
1199
1200static int __ixgbe_notify_dca(struct device *dev, void *data)
1201{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001202 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001203 unsigned long event = *(unsigned long *)data;
1204
Don Skidmore2a72c312011-07-20 02:27:05 +00001205 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001206 return 0;
1207
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001208 switch (event) {
1209 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001210 /* if we're already enabled, don't do it again */
1211 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1212 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001213 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001214 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001215 ixgbe_setup_dca(adapter);
1216 break;
1217 }
1218 /* Fall Through since DCA is disabled. */
1219 case DCA_PROVIDER_REMOVE:
1220 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1221 dca_remove_requester(dev);
1222 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1223 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1224 }
1225 break;
1226 }
1227
Denis V. Lunev652f0932008-03-27 14:39:17 +03001228 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001229}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001230
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001231#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001232static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1233 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001234 struct sk_buff *skb)
1235{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001236 if (ring->netdev->features & NETIF_F_RXHASH)
1237 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001238}
1239
Alexander Duyckf8003262012-03-03 02:35:52 +00001240#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001241/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001242 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001243 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001244 * @rx_desc: advanced rx descriptor
1245 *
1246 * Returns : true if it is FCoE pkt
1247 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001248static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001249 union ixgbe_adv_rx_desc *rx_desc)
1250{
1251 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1252
Alexander Duyck57efd442012-06-25 21:54:46 +00001253 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001254 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1255 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1256 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1257}
1258
Alexander Duyckf8003262012-03-03 02:35:52 +00001259#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001260/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001261 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001262 * @ring: structure containing ring specific data
1263 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001264 * @skb: skb currently being received and modified
1265 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001266static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001267 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001268 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001269{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001270 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001271
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001272 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001273 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001274 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001275
1276 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001277 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1278 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001279 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001280 return;
1281 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001282
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001283 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001284 return;
1285
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001286 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001287 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001288
1289 /*
1290 * 82599 errata, UDP frames with a 0 checksum can be marked as
1291 * checksum errors.
1292 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001293 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1294 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001295 return;
1296
Alexander Duyck8a0da212012-01-31 02:59:49 +00001297 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001298 return;
1299 }
1300
Auke Kok9a799d72007-09-15 14:07:45 -07001301 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001302 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001303}
1304
Alexander Duyck84ea2592010-11-16 19:26:49 -08001305static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001306{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001307 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001308
1309 /* update next to alloc since we have filled the ring */
1310 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001311 /*
1312 * Force memory writes to complete before letting h/w
1313 * know there are new descriptors to fetch. (Only
1314 * applicable for weak-ordered memory model archs,
1315 * such as IA-64).
1316 */
1317 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001318 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001319}
1320
Alexander Duyckf990b792012-01-31 02:59:34 +00001321static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1322 struct ixgbe_rx_buffer *bi)
1323{
1324 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001325 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001326
Alexander Duyckf8003262012-03-03 02:35:52 +00001327 /* since we are recycling buffers we should seldom need to alloc */
1328 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001329 return true;
1330
Alexander Duyckf8003262012-03-03 02:35:52 +00001331 /* alloc new page for storage */
1332 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001333 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1334 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001335 if (unlikely(!page)) {
1336 rx_ring->rx_stats.alloc_rx_page_failed++;
1337 return false;
1338 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001339 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001340 }
1341
Alexander Duyckf8003262012-03-03 02:35:52 +00001342 /* map page for use */
1343 dma = dma_map_page(rx_ring->dev, page, 0,
1344 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001345
Alexander Duyckf8003262012-03-03 02:35:52 +00001346 /*
1347 * if mapping failed free memory back to system since
1348 * there isn't much point in holding memory we can't use
1349 */
1350 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001351 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001352 bi->page = NULL;
1353
Alexander Duyckf990b792012-01-31 02:59:34 +00001354 rx_ring->rx_stats.alloc_rx_page_failed++;
1355 return false;
1356 }
1357
Alexander Duyckf8003262012-03-03 02:35:52 +00001358 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001359 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001360
Alexander Duyckf990b792012-01-31 02:59:34 +00001361 return true;
1362}
1363
Auke Kok9a799d72007-09-15 14:07:45 -07001364/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001365 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001366 * @rx_ring: ring to place buffers on
1367 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001368 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001369void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001370{
Auke Kok9a799d72007-09-15 14:07:45 -07001371 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001372 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001373 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001374
Alexander Duyckf8003262012-03-03 02:35:52 +00001375 /* nothing to do */
1376 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001377 return;
1378
Alexander Duycke4f74022012-01-31 02:59:44 +00001379 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001380 bi = &rx_ring->rx_buffer_info[i];
1381 i -= rx_ring->count;
1382
Alexander Duyckf8003262012-03-03 02:35:52 +00001383 do {
1384 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001385 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001386
Alexander Duyckf8003262012-03-03 02:35:52 +00001387 /*
1388 * Refresh the desc even if buffer_addrs didn't change
1389 * because each write-back erases this info.
1390 */
1391 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001392
Alexander Duyckf990b792012-01-31 02:59:34 +00001393 rx_desc++;
1394 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001395 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001396 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001397 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001398 bi = rx_ring->rx_buffer_info;
1399 i -= rx_ring->count;
1400 }
1401
1402 /* clear the hdr_addr for the next_to_use descriptor */
1403 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001404
1405 cleaned_count--;
1406 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001407
Alexander Duyckf990b792012-01-31 02:59:34 +00001408 i += rx_ring->count;
1409
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001410 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001411 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001412}
1413
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001414/**
1415 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1416 * @data: pointer to the start of the headers
1417 * @max_len: total length of section to find headers in
1418 *
1419 * This function is meant to determine the length of headers that will
1420 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1421 * motivation of doing this is to only perform one pull for IPv4 TCP
1422 * packets so that we can do basic things like calculating the gso_size
1423 * based on the average data per packet.
1424 **/
1425static unsigned int ixgbe_get_headlen(unsigned char *data,
1426 unsigned int max_len)
1427{
1428 union {
1429 unsigned char *network;
1430 /* l2 headers */
1431 struct ethhdr *eth;
1432 struct vlan_hdr *vlan;
1433 /* l3 headers */
1434 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001435 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001436 } hdr;
1437 __be16 protocol;
1438 u8 nexthdr = 0; /* default to not TCP */
1439 u8 hlen;
1440
1441 /* this should never happen, but better safe than sorry */
1442 if (max_len < ETH_HLEN)
1443 return max_len;
1444
1445 /* initialize network frame pointer */
1446 hdr.network = data;
1447
1448 /* set first protocol and move network header forward */
1449 protocol = hdr.eth->h_proto;
1450 hdr.network += ETH_HLEN;
1451
1452 /* handle any vlan tag if present */
1453 if (protocol == __constant_htons(ETH_P_8021Q)) {
1454 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1455 return max_len;
1456
1457 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1458 hdr.network += VLAN_HLEN;
1459 }
1460
1461 /* handle L3 protocols */
1462 if (protocol == __constant_htons(ETH_P_IP)) {
1463 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1464 return max_len;
1465
1466 /* access ihl as a u8 to avoid unaligned access on ia64 */
1467 hlen = (hdr.network[0] & 0x0F) << 2;
1468
1469 /* verify hlen meets minimum size requirements */
1470 if (hlen < sizeof(struct iphdr))
1471 return hdr.network - data;
1472
Alexander Duycked83da12012-11-13 01:13:33 +00001473 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001474 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001475 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001476 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1477 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1478 return max_len;
1479
1480 /* record next protocol */
1481 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001482 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001483#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001484 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1485 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1486 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001487 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001488#endif
1489 } else {
1490 return hdr.network - data;
1491 }
1492
Alexander Duycked83da12012-11-13 01:13:33 +00001493 /* relocate pointer to start of L4 header */
1494 hdr.network += hlen;
1495
Alexander Duycka048b402012-05-24 08:26:29 +00001496 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001497 if (nexthdr == IPPROTO_TCP) {
1498 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1499 return max_len;
1500
1501 /* access doff as a u8 to avoid unaligned access on ia64 */
1502 hlen = (hdr.network[12] & 0xF0) >> 2;
1503
1504 /* verify hlen meets minimum size requirements */
1505 if (hlen < sizeof(struct tcphdr))
1506 return hdr.network - data;
1507
1508 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001509 } else if (nexthdr == IPPROTO_UDP) {
1510 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1511 return max_len;
1512
1513 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001514 }
1515
1516 /*
1517 * If everything has gone correctly hdr.network should be the
1518 * data section of the packet and will be the end of the header.
1519 * If not then it probably represents the end of the last recognized
1520 * header.
1521 */
1522 if ((hdr.network - data) < max_len)
1523 return hdr.network - data;
1524 else
1525 return max_len;
1526}
1527
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001528static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1529 struct sk_buff *skb)
1530{
Alexander Duyckf8003262012-03-03 02:35:52 +00001531 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001532
1533 /* set gso_size to avoid messing up TCP MSS */
1534 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1535 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001536 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001537}
1538
1539static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1540 struct sk_buff *skb)
1541{
1542 /* if append_cnt is 0 then frame is not RSC */
1543 if (!IXGBE_CB(skb)->append_cnt)
1544 return;
1545
1546 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1547 rx_ring->rx_stats.rsc_flush++;
1548
1549 ixgbe_set_rsc_gso_size(rx_ring, skb);
1550
1551 /* gso_size is computed using append_cnt so always clear it last */
1552 IXGBE_CB(skb)->append_cnt = 0;
1553}
1554
Alexander Duyck8a0da212012-01-31 02:59:49 +00001555/**
1556 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1557 * @rx_ring: rx descriptor ring packet is being transacted on
1558 * @rx_desc: pointer to the EOP Rx descriptor
1559 * @skb: pointer to current skb being populated
1560 *
1561 * This function checks the ring, descriptor, and packet information in
1562 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1563 * other fields within the skb.
1564 **/
1565static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1566 union ixgbe_adv_rx_desc *rx_desc,
1567 struct sk_buff *skb)
1568{
John Fastabend43e95f12012-05-15 06:12:17 +00001569 struct net_device *dev = rx_ring->netdev;
1570
Alexander Duyck8a0da212012-01-31 02:59:49 +00001571 ixgbe_update_rsc_stats(rx_ring, skb);
1572
1573 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1574
1575 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1576
Jacob Keller6cb562d2012-12-05 07:24:41 +00001577 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001578
Patrick McHardyf6469682013-04-19 02:04:27 +00001579 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001580 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001581 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001582 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001583 }
1584
1585 skb_record_rx_queue(skb, rx_ring->queue_index);
1586
John Fastabend43e95f12012-05-15 06:12:17 +00001587 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001588}
1589
1590static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1591 struct sk_buff *skb)
1592{
1593 struct ixgbe_adapter *adapter = q_vector->adapter;
1594
Jacob Kellerb4640032013-10-01 04:33:54 -07001595 if (ixgbe_qv_busy_polling(q_vector))
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001596 netif_receive_skb(skb);
1597 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001598 napi_gro_receive(&q_vector->napi, skb);
1599 else
1600 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001601}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001602
Alexander Duyckf8003262012-03-03 02:35:52 +00001603/**
1604 * ixgbe_is_non_eop - process handling of non-EOP buffers
1605 * @rx_ring: Rx ring being processed
1606 * @rx_desc: Rx descriptor for current buffer
1607 * @skb: Current socket buffer containing buffer in progress
1608 *
1609 * This function updates next to clean. If the buffer is an EOP buffer
1610 * this function exits returning false, otherwise it will place the
1611 * sk_buff in the next buffer to be chained and return true indicating
1612 * that this is in fact a non-EOP buffer.
1613 **/
1614static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1615 union ixgbe_adv_rx_desc *rx_desc,
1616 struct sk_buff *skb)
1617{
1618 u32 ntc = rx_ring->next_to_clean + 1;
1619
1620 /* fetch, update, and store next to clean */
1621 ntc = (ntc < rx_ring->count) ? ntc : 0;
1622 rx_ring->next_to_clean = ntc;
1623
1624 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1625
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001626 /* update RSC append count if present */
1627 if (ring_is_rsc_enabled(rx_ring)) {
1628 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1629 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1630
1631 if (unlikely(rsc_enabled)) {
1632 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1633
1634 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1635 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1636
1637 /* update ntc based on RSC value */
1638 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1639 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1640 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1641 }
1642 }
1643
1644 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001645 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1646 return false;
1647
Alexander Duyckf8003262012-03-03 02:35:52 +00001648 /* place skb in next buffer to be received */
1649 rx_ring->rx_buffer_info[ntc].skb = skb;
1650 rx_ring->rx_stats.non_eop_descs++;
1651
1652 return true;
1653}
1654
1655/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001656 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1657 * @rx_ring: rx descriptor ring packet is being transacted on
1658 * @skb: pointer to current skb being adjusted
1659 *
1660 * This function is an ixgbe specific version of __pskb_pull_tail. The
1661 * main difference between this version and the original function is that
1662 * this function can make several assumptions about the state of things
1663 * that allow for significant optimizations versus the standard function.
1664 * As a result we can do things like drop a frag and maintain an accurate
1665 * truesize for the skb.
1666 */
1667static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1668 struct sk_buff *skb)
1669{
1670 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1671 unsigned char *va;
1672 unsigned int pull_len;
1673
1674 /*
1675 * it is valid to use page_address instead of kmap since we are
1676 * working with pages allocated out of the lomem pool per
1677 * alloc_page(GFP_ATOMIC)
1678 */
1679 va = skb_frag_address(frag);
1680
1681 /*
1682 * we need the header to contain the greater of either ETH_HLEN or
1683 * 60 bytes if the skb->len is less than 60 for skb_pad.
1684 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001685 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001686
1687 /* align pull length to size of long to optimize memcpy performance */
1688 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1689
1690 /* update all of the pointers */
1691 skb_frag_size_sub(frag, pull_len);
1692 frag->page_offset += pull_len;
1693 skb->data_len -= pull_len;
1694 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001695}
1696
1697/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001698 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1699 * @rx_ring: rx descriptor ring packet is being transacted on
1700 * @skb: pointer to current skb being updated
1701 *
1702 * This function provides a basic DMA sync up for the first fragment of an
1703 * skb. The reason for doing this is that the first fragment cannot be
1704 * unmapped until we have reached the end of packet descriptor for a buffer
1705 * chain.
1706 */
1707static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1708 struct sk_buff *skb)
1709{
1710 /* if the page was released unmap it, else just sync our portion */
1711 if (unlikely(IXGBE_CB(skb)->page_released)) {
1712 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1713 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1714 IXGBE_CB(skb)->page_released = false;
1715 } else {
1716 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1717
1718 dma_sync_single_range_for_cpu(rx_ring->dev,
1719 IXGBE_CB(skb)->dma,
1720 frag->page_offset,
1721 ixgbe_rx_bufsz(rx_ring),
1722 DMA_FROM_DEVICE);
1723 }
1724 IXGBE_CB(skb)->dma = 0;
1725}
1726
1727/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001728 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1729 * @rx_ring: rx descriptor ring packet is being transacted on
1730 * @rx_desc: pointer to the EOP Rx descriptor
1731 * @skb: pointer to current skb being fixed
1732 *
1733 * Check for corrupted packet headers caused by senders on the local L2
1734 * embedded NIC switch not setting up their Tx Descriptors right. These
1735 * should be very rare.
1736 *
1737 * Also address the case where we are pulling data in on pages only
1738 * and as such no data is present in the skb header.
1739 *
1740 * In addition if skb is not at least 60 bytes we need to pad it so that
1741 * it is large enough to qualify as a valid Ethernet frame.
1742 *
1743 * Returns true if an error was encountered and skb was freed.
1744 **/
1745static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1746 union ixgbe_adv_rx_desc *rx_desc,
1747 struct sk_buff *skb)
1748{
Alexander Duyckf8003262012-03-03 02:35:52 +00001749 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001750
1751 /* verify that the packet does not have any known errors */
1752 if (unlikely(ixgbe_test_staterr(rx_desc,
1753 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1754 !(netdev->features & NETIF_F_RXALL))) {
1755 dev_kfree_skb_any(skb);
1756 return true;
1757 }
1758
Alexander Duyck19861ce2012-07-20 08:08:33 +00001759 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001760 if (skb_is_nonlinear(skb))
1761 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001762
Alexander Duyck57efd442012-06-25 21:54:46 +00001763#ifdef IXGBE_FCOE
1764 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1765 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1766 return false;
1767
1768#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001769 /* if skb_pad returns an error the skb was freed */
1770 if (unlikely(skb->len < 60)) {
1771 int pad_len = 60 - skb->len;
1772
1773 if (skb_pad(skb, pad_len))
1774 return true;
1775 __skb_put(skb, pad_len);
1776 }
1777
1778 return false;
1779}
1780
1781/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001782 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1783 * @rx_ring: rx descriptor ring to store buffers on
1784 * @old_buff: donor buffer to have page reused
1785 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001786 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001787 **/
1788static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1789 struct ixgbe_rx_buffer *old_buff)
1790{
1791 struct ixgbe_rx_buffer *new_buff;
1792 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001793
1794 new_buff = &rx_ring->rx_buffer_info[nta];
1795
1796 /* update, and store next to alloc */
1797 nta++;
1798 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1799
1800 /* transfer page from old buffer to new buffer */
1801 new_buff->page = old_buff->page;
1802 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001803 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001804
1805 /* sync the buffer for use by the device */
1806 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001807 new_buff->page_offset,
1808 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001809 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001810}
1811
1812/**
1813 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1814 * @rx_ring: rx descriptor ring to transact packets on
1815 * @rx_buffer: buffer containing page to add
1816 * @rx_desc: descriptor containing length of buffer written by hardware
1817 * @skb: sk_buff to place the data into
1818 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001819 * This function will add the data contained in rx_buffer->page to the skb.
1820 * This is done either through a direct copy if the data in the buffer is
1821 * less than the skb header size, otherwise it will just attach the page as
1822 * a frag to the skb.
1823 *
1824 * The function will then update the page offset if necessary and return
1825 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001826 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001827static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001828 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001829 union ixgbe_adv_rx_desc *rx_desc,
1830 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001831{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001832 struct page *page = rx_buffer->page;
1833 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001834#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001835 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001836#else
1837 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1838 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1839 ixgbe_rx_bufsz(rx_ring);
1840#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001841
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001842 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1843 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1844
1845 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1846
1847 /* we can reuse buffer as-is, just make sure it is local */
1848 if (likely(page_to_nid(page) == numa_node_id()))
1849 return true;
1850
1851 /* this page cannot be reused so discard it */
1852 put_page(page);
1853 return false;
1854 }
1855
Alexander Duyck0549ae22012-07-20 08:08:18 +00001856 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1857 rx_buffer->page_offset, size, truesize);
1858
Alexander Duyck09816fb2012-07-20 08:08:23 +00001859 /* avoid re-using remote pages */
1860 if (unlikely(page_to_nid(page) != numa_node_id()))
1861 return false;
1862
1863#if (PAGE_SIZE < 8192)
1864 /* if we are only owner of page we can reuse it */
1865 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001866 return false;
1867
1868 /* flip page offset to other buffer */
1869 rx_buffer->page_offset ^= truesize;
1870
Alexander Duyck09816fb2012-07-20 08:08:23 +00001871 /*
1872 * since we are the only owner of the page and we need to
1873 * increment it, just set the value to 2 in order to avoid
1874 * an unecessary locked operation
1875 */
1876 atomic_set(&page->_count, 2);
1877#else
1878 /* move offset up to the next cache line */
1879 rx_buffer->page_offset += truesize;
1880
1881 if (rx_buffer->page_offset > last_offset)
1882 return false;
1883
Alexander Duyck0549ae22012-07-20 08:08:18 +00001884 /* bump ref count on page before it is given to the stack */
1885 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001886#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001887
1888 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001889}
1890
Alexander Duyck18806c92012-07-20 08:08:44 +00001891static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1892 union ixgbe_adv_rx_desc *rx_desc)
1893{
1894 struct ixgbe_rx_buffer *rx_buffer;
1895 struct sk_buff *skb;
1896 struct page *page;
1897
1898 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1899 page = rx_buffer->page;
1900 prefetchw(page);
1901
1902 skb = rx_buffer->skb;
1903
1904 if (likely(!skb)) {
1905 void *page_addr = page_address(page) +
1906 rx_buffer->page_offset;
1907
1908 /* prefetch first cache line of first page */
1909 prefetch(page_addr);
1910#if L1_CACHE_BYTES < 128
1911 prefetch(page_addr + L1_CACHE_BYTES);
1912#endif
1913
1914 /* allocate a skb to store the frags */
1915 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1916 IXGBE_RX_HDR_SIZE);
1917 if (unlikely(!skb)) {
1918 rx_ring->rx_stats.alloc_rx_buff_failed++;
1919 return NULL;
1920 }
1921
1922 /*
1923 * we will be copying header into skb->data in
1924 * pskb_may_pull so it is in our interest to prefetch
1925 * it now to avoid a possible cache miss
1926 */
1927 prefetchw(skb->data);
1928
1929 /*
1930 * Delay unmapping of the first packet. It carries the
1931 * header information, HW may still access the header
1932 * after the writeback. Only unmap it when EOP is
1933 * reached
1934 */
1935 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1936 goto dma_sync;
1937
1938 IXGBE_CB(skb)->dma = rx_buffer->dma;
1939 } else {
1940 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1941 ixgbe_dma_sync_frag(rx_ring, skb);
1942
1943dma_sync:
1944 /* we are reusing so sync this buffer for CPU use */
1945 dma_sync_single_range_for_cpu(rx_ring->dev,
1946 rx_buffer->dma,
1947 rx_buffer->page_offset,
1948 ixgbe_rx_bufsz(rx_ring),
1949 DMA_FROM_DEVICE);
1950 }
1951
1952 /* pull page into skb */
1953 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1954 /* hand second half of page back to the ring */
1955 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1956 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1957 /* the page has been released from the ring */
1958 IXGBE_CB(skb)->page_released = true;
1959 } else {
1960 /* we are not reusing the buffer so unmap it */
1961 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1962 ixgbe_rx_pg_size(rx_ring),
1963 DMA_FROM_DEVICE);
1964 }
1965
1966 /* clear contents of buffer_info */
1967 rx_buffer->skb = NULL;
1968 rx_buffer->dma = 0;
1969 rx_buffer->page = NULL;
1970
1971 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001972}
1973
1974/**
1975 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1976 * @q_vector: structure containing interrupt and ring information
1977 * @rx_ring: rx descriptor ring to transact packets on
1978 * @budget: Total limit on number of packets to process
1979 *
1980 * This function provides a "bounce buffer" approach to Rx interrupt
1981 * processing. The advantage to this is that on systems that have
1982 * expensive overhead for IOMMU access this provides a means of avoiding
1983 * it by maintaining the mapping of the page to the syste.
1984 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001985 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00001986 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001987static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001988 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001989 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001990{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001991 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001992#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001993 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001994 int ddp_bytes;
1995 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001996#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001997 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001998
Alexander Duyckf8003262012-03-03 02:35:52 +00001999 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00002000 union ixgbe_adv_rx_desc *rx_desc;
2001 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07002002
Alexander Duyckf8003262012-03-03 02:35:52 +00002003 /* return some buffers to hardware, one at a time is too slow */
2004 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2005 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2006 cleaned_count = 0;
2007 }
Auke Kok9a799d72007-09-15 14:07:45 -07002008
Alexander Duyck18806c92012-07-20 08:08:44 +00002009 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002010
Alexander Duyckf8003262012-03-03 02:35:52 +00002011 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2012 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002013
Alexander Duyckf8003262012-03-03 02:35:52 +00002014 /*
2015 * This memory barrier is needed to keep us from reading
2016 * any other fields out of the rx_desc until we know the
2017 * RXD_STAT_DD bit is set
2018 */
2019 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002020
Alexander Duyck18806c92012-07-20 08:08:44 +00002021 /* retrieve a buffer from the ring */
2022 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002023
Alexander Duyck18806c92012-07-20 08:08:44 +00002024 /* exit if we failed to retrieve a buffer */
2025 if (!skb)
2026 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002027
Auke Kok9a799d72007-09-15 14:07:45 -07002028 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002029
Alexander Duyckf8003262012-03-03 02:35:52 +00002030 /* place incomplete frames back on ring for completion */
2031 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2032 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002033
Alexander Duyckf8003262012-03-03 02:35:52 +00002034 /* verify the packet layout is correct */
2035 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2036 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002037
2038 /* probably a little skewed due to removing CRC */
2039 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002040
Alexander Duyck8a0da212012-01-31 02:59:49 +00002041 /* populate checksum, timestamp, VLAN, and protocol */
2042 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2043
Yi Zou332d4a72009-05-13 13:11:53 +00002044#ifdef IXGBE_FCOE
2045 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002046 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002047 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002048 /* include DDPed FCoE data */
2049 if (ddp_bytes > 0) {
2050 if (!mss) {
2051 mss = rx_ring->netdev->mtu -
2052 sizeof(struct fcoe_hdr) -
2053 sizeof(struct fc_frame_header) -
2054 sizeof(struct fcoe_crc_eof);
2055 if (mss > 512)
2056 mss &= ~511;
2057 }
2058 total_rx_bytes += ddp_bytes;
2059 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2060 mss);
2061 }
David S. Miller823dcd22011-08-20 10:39:12 -07002062 if (!ddp_bytes) {
2063 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002064 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002065 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002066 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002067
Yi Zou332d4a72009-05-13 13:11:53 +00002068#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002069 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002070 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002071
Alexander Duyckf8003262012-03-03 02:35:52 +00002072 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002073 total_rx_packets++;
2074 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07002075
Alexander Duyckc267fc12010-11-16 19:27:00 -08002076 u64_stats_update_begin(&rx_ring->syncp);
2077 rx_ring->stats.packets += total_rx_packets;
2078 rx_ring->stats.bytes += total_rx_bytes;
2079 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002080 q_vector->rx.total_packets += total_rx_packets;
2081 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002082
Alexander Duyckf8003262012-03-03 02:35:52 +00002083 if (cleaned_count)
2084 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2085
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002086 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002087}
2088
Cong Wange0d10952013-08-01 11:10:25 +08002089#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002090/* must be called with local_bh_disable()d */
2091static int ixgbe_low_latency_recv(struct napi_struct *napi)
2092{
2093 struct ixgbe_q_vector *q_vector =
2094 container_of(napi, struct ixgbe_q_vector, napi);
2095 struct ixgbe_adapter *adapter = q_vector->adapter;
2096 struct ixgbe_ring *ring;
2097 int found = 0;
2098
2099 if (test_bit(__IXGBE_DOWN, &adapter->state))
2100 return LL_FLUSH_FAILED;
2101
2102 if (!ixgbe_qv_lock_poll(q_vector))
2103 return LL_FLUSH_BUSY;
2104
2105 ixgbe_for_each_ring(ring, q_vector->rx) {
2106 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Jacob Kellerb4640032013-10-01 04:33:54 -07002107#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002108 if (found)
2109 ring->stats.cleaned += found;
2110 else
2111 ring->stats.misses++;
2112#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002113 if (found)
2114 break;
2115 }
2116
2117 ixgbe_qv_unlock_poll(q_vector);
2118
2119 return found;
2120}
Cong Wange0d10952013-08-01 11:10:25 +08002121#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002122
Auke Kok9a799d72007-09-15 14:07:45 -07002123/**
2124 * ixgbe_configure_msix - Configure MSI-X hardware
2125 * @adapter: board private structure
2126 *
2127 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2128 * interrupts.
2129 **/
2130static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2131{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002132 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002133 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002134 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002135
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002136 /* Populate MSIX to EITR Select */
2137 if (adapter->num_vfs > 32) {
2138 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2139 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2140 }
2141
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002142 /*
2143 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002144 * corresponding register.
2145 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002146 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002147 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002148 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002149
Alexander Duycka5579282012-02-08 07:50:04 +00002150 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002151 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002152
Alexander Duycka5579282012-02-08 07:50:04 +00002153 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002154 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002155
Alexander Duyckfe49f042009-06-04 16:00:09 +00002156 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002157 }
2158
Alexander Duyckbd508172010-11-16 19:27:03 -08002159 switch (adapter->hw.mac.type) {
2160 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002161 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002162 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002163 break;
2164 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002165 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002166 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002167 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002168 default:
2169 break;
2170 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002171 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002172
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002173 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002174 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002175 mask &= ~(IXGBE_EIMS_OTHER |
2176 IXGBE_EIMS_MAILBOX |
2177 IXGBE_EIMS_LSC);
2178
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002179 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002180}
2181
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002182enum latency_range {
2183 lowest_latency = 0,
2184 low_latency = 1,
2185 bulk_latency = 2,
2186 latency_invalid = 255
2187};
2188
2189/**
2190 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002191 * @q_vector: structure containing interrupt and ring information
2192 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002193 *
2194 * Stores a new ITR value based on packets and byte
2195 * counts during the last interrupt. The advantage of per interrupt
2196 * computation is faster updates and more accurate ITR for the current
2197 * traffic pattern. Constants in this function were computed
2198 * based on theoretical maximum wire speed and thresholds were set based
2199 * on testing data as well as attempting to minimize response time
2200 * while increasing bulk throughput.
2201 * this functionality is controlled by the InterruptThrottleRate module
2202 * parameter (see ixgbe_param.c)
2203 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002204static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2205 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002206{
Alexander Duyckbd198052011-06-11 01:45:08 +00002207 int bytes = ring_container->total_bytes;
2208 int packets = ring_container->total_packets;
2209 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002210 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002211 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002212
2213 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002214 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002215
2216 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002217 * 0-10MB/s lowest (100000 ints/s)
2218 * 10-20MB/s low (20000 ints/s)
2219 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002220 */
2221 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002222 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002223 if (timepassed_us == 0)
2224 return;
2225
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002226 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2227
2228 switch (itr_setting) {
2229 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002230 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002231 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002232 break;
2233 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002234 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002235 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002236 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002237 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002238 break;
2239 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002240 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002241 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002242 break;
2243 }
2244
Alexander Duyckbd198052011-06-11 01:45:08 +00002245 /* clear work counters since we have the values we need */
2246 ring_container->total_bytes = 0;
2247 ring_container->total_packets = 0;
2248
2249 /* write updated itr to ring container */
2250 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002251}
2252
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002253/**
2254 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002255 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002256 *
2257 * This function is made to be called by ethtool and by the driver
2258 * when it needs to update EITR registers at runtime. Hardware
2259 * specific quirks/differences are taken care of here.
2260 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002261void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002262{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002263 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002264 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002265 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002266 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002267
Alexander Duyckbd508172010-11-16 19:27:03 -08002268 switch (adapter->hw.mac.type) {
2269 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002270 /* must write high and low 16 bits to reset counter */
2271 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002272 break;
2273 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002274 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002275 /*
2276 * set the WDIS bit to not clear the timer bits and cause an
2277 * immediate assertion of the interrupt
2278 */
2279 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002280 break;
2281 default:
2282 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002283 }
2284 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2285}
2286
Alexander Duyckbd198052011-06-11 01:45:08 +00002287static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002288{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002289 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002290 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002291
Alexander Duyckbd198052011-06-11 01:45:08 +00002292 ixgbe_update_itr(q_vector, &q_vector->tx);
2293 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002294
Alexander Duyck08c88332011-06-11 01:45:03 +00002295 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002296
2297 switch (current_itr) {
2298 /* counts and packets in update_itr are dependent on these numbers */
2299 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002300 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002301 break;
2302 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002303 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002304 break;
2305 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002306 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002307 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002308 default:
2309 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002310 }
2311
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002312 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002313 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002314 new_itr = (10 * new_itr * q_vector->itr) /
2315 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002316
Alexander Duyckbd198052011-06-11 01:45:08 +00002317 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002318 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002319
2320 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002321 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002322}
2323
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002324/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002325 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002326 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002327 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002328static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002329{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002330 struct ixgbe_hw *hw = &adapter->hw;
2331 u32 eicr = adapter->interrupt_event;
2332
Alexander Duyckf0f97782011-04-22 04:08:09 +00002333 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002334 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002335
Alexander Duyckf0f97782011-04-22 04:08:09 +00002336 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2337 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2338 return;
2339
2340 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2341
Joe Perches7ca647b2010-09-07 21:35:40 +00002342 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002343 case IXGBE_DEV_ID_82599_T3_LOM:
2344 /*
2345 * Since the warning interrupt is for both ports
2346 * we don't have to check if:
2347 * - This interrupt wasn't for our port.
2348 * - We may have missed the interrupt so always have to
2349 * check if we got a LSC
2350 */
2351 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2352 !(eicr & IXGBE_EICR_LSC))
2353 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002354
Alexander Duyckf0f97782011-04-22 04:08:09 +00002355 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002356 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002357 bool link_up = false;
2358
Josh Hay3d292262012-12-15 03:28:19 +00002359 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002360
Alexander Duyckf0f97782011-04-22 04:08:09 +00002361 if (link_up)
2362 return;
2363 }
2364
2365 /* Check if this is not due to overtemp */
2366 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2367 return;
2368
2369 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002370 default:
2371 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2372 return;
2373 break;
2374 }
2375 e_crit(drv,
2376 "Network adapter has been stopped because it has over heated. "
2377 "Restart the computer. If the problem persists, "
2378 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002379
2380 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002381}
2382
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002383static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2384{
2385 struct ixgbe_hw *hw = &adapter->hw;
2386
2387 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2388 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002389 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002390 /* write to clear the interrupt */
2391 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2392 }
2393}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002394
Jacob Keller4f51bf72011-08-20 04:49:45 +00002395static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2396{
2397 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2398 return;
2399
2400 switch (adapter->hw.mac.type) {
2401 case ixgbe_mac_82599EB:
2402 /*
2403 * Need to check link state so complete overtemp check
2404 * on service task
2405 */
2406 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2407 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2408 adapter->interrupt_event = eicr;
2409 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2410 ixgbe_service_event_schedule(adapter);
2411 return;
2412 }
2413 return;
2414 case ixgbe_mac_X540:
2415 if (!(eicr & IXGBE_EICR_TS))
2416 return;
2417 break;
2418 default:
2419 return;
2420 }
2421
2422 e_crit(drv,
2423 "Network adapter has been stopped because it has over heated. "
2424 "Restart the computer. If the problem persists, "
2425 "power off the system and replace the adapter\n");
2426}
2427
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002428static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2429{
2430 struct ixgbe_hw *hw = &adapter->hw;
2431
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002432 if (eicr & IXGBE_EICR_GPI_SDP2) {
2433 /* Clear the interrupt */
2434 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002435 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2436 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2437 ixgbe_service_event_schedule(adapter);
2438 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002439 }
2440
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002441 if (eicr & IXGBE_EICR_GPI_SDP1) {
2442 /* Clear the interrupt */
2443 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002444 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2445 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2446 ixgbe_service_event_schedule(adapter);
2447 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002448 }
2449}
2450
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002451static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2452{
2453 struct ixgbe_hw *hw = &adapter->hw;
2454
2455 adapter->lsc_int++;
2456 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2457 adapter->link_check_timeout = jiffies;
2458 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2459 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002460 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002461 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002462 }
2463}
2464
Alexander Duyckfe49f042009-06-04 16:00:09 +00002465static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2466 u64 qmask)
2467{
2468 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002469 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002470
Alexander Duyckbd508172010-11-16 19:27:03 -08002471 switch (hw->mac.type) {
2472 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002473 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002474 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2475 break;
2476 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002477 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002478 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002479 if (mask)
2480 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002481 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002482 if (mask)
2483 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2484 break;
2485 default:
2486 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002487 }
2488 /* skip the flush */
2489}
2490
2491static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002492 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002493{
2494 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002495 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002496
Alexander Duyckbd508172010-11-16 19:27:03 -08002497 switch (hw->mac.type) {
2498 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002499 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002500 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2501 break;
2502 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002503 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002504 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002505 if (mask)
2506 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002507 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002508 if (mask)
2509 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2510 break;
2511 default:
2512 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002513 }
2514 /* skip the flush */
2515}
2516
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002517/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002518 * ixgbe_irq_enable - Enable default interrupt generation settings
2519 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002520 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002521static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2522 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002523{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002524 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002525
Alexander Duyck2c4af692011-07-15 07:29:55 +00002526 /* don't reenable LSC while waiting for link */
2527 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2528 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002529
Alexander Duyck2c4af692011-07-15 07:29:55 +00002530 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002531 switch (adapter->hw.mac.type) {
2532 case ixgbe_mac_82599EB:
2533 mask |= IXGBE_EIMS_GPI_SDP0;
2534 break;
2535 case ixgbe_mac_X540:
2536 mask |= IXGBE_EIMS_TS;
2537 break;
2538 default:
2539 break;
2540 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002541 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2542 mask |= IXGBE_EIMS_GPI_SDP1;
2543 switch (adapter->hw.mac.type) {
2544 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002545 mask |= IXGBE_EIMS_GPI_SDP1;
2546 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002547 case ixgbe_mac_X540:
2548 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002549 mask |= IXGBE_EIMS_MAILBOX;
2550 break;
2551 default:
2552 break;
2553 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002554
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002555 if (adapter->hw.mac.type == ixgbe_mac_X540)
2556 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002557
Alexander Duyck2c4af692011-07-15 07:29:55 +00002558 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2559 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2560 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002561
Alexander Duyck2c4af692011-07-15 07:29:55 +00002562 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2563 if (queues)
2564 ixgbe_irq_enable_queues(adapter, ~0);
2565 if (flush)
2566 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002567}
2568
Alexander Duyck2c4af692011-07-15 07:29:55 +00002569static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002570{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002571 struct ixgbe_adapter *adapter = data;
2572 struct ixgbe_hw *hw = &adapter->hw;
2573 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002574
Alexander Duyck2c4af692011-07-15 07:29:55 +00002575 /*
2576 * Workaround for Silicon errata. Use clear-by-write instead
2577 * of clear-by-read. Reading with EICS will return the
2578 * interrupt causes without clearing, which later be done
2579 * with the write to EICR.
2580 */
2581 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002582
2583 /* The lower 16bits of the EICR register are for the queue interrupts
2584 * which should be masked here in order to not accidently clear them if
2585 * the bits are high when ixgbe_msix_other is called. There is a race
2586 * condition otherwise which results in possible performance loss
2587 * especially if the ixgbe_msix_other interrupt is triggering
2588 * consistently (as it would when PPS is turned on for the X540 device)
2589 */
2590 eicr &= 0xFFFF0000;
2591
Alexander Duyck2c4af692011-07-15 07:29:55 +00002592 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002593
Alexander Duyck2c4af692011-07-15 07:29:55 +00002594 if (eicr & IXGBE_EICR_LSC)
2595 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002596
Alexander Duyck2c4af692011-07-15 07:29:55 +00002597 if (eicr & IXGBE_EICR_MAILBOX)
2598 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002599
Alexander Duyck2c4af692011-07-15 07:29:55 +00002600 switch (hw->mac.type) {
2601 case ixgbe_mac_82599EB:
2602 case ixgbe_mac_X540:
2603 if (eicr & IXGBE_EICR_ECC)
2604 e_info(link, "Received unrecoverable ECC Err, please "
2605 "reboot\n");
2606 /* Handle Flow Director Full threshold interrupt */
2607 if (eicr & IXGBE_EICR_FLOW_DIR) {
2608 int reinit_count = 0;
2609 int i;
2610 for (i = 0; i < adapter->num_tx_queues; i++) {
2611 struct ixgbe_ring *ring = adapter->tx_ring[i];
2612 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2613 &ring->state))
2614 reinit_count++;
2615 }
2616 if (reinit_count) {
2617 /* no more flow director interrupts until after init */
2618 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2619 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2620 ixgbe_service_event_schedule(adapter);
2621 }
2622 }
2623 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002624 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002625 break;
2626 default:
2627 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002628 }
2629
Alexander Duyck2c4af692011-07-15 07:29:55 +00002630 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002631
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002632 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2633 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002634
Alexander Duyck2c4af692011-07-15 07:29:55 +00002635 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002636 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002637 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002638
Alexander Duyck2c4af692011-07-15 07:29:55 +00002639 return IRQ_HANDLED;
2640}
2641
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002642static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002643{
2644 struct ixgbe_q_vector *q_vector = data;
2645
Auke Kok9a799d72007-09-15 14:07:45 -07002646 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002647
2648 if (q_vector->rx.ring || q_vector->tx.ring)
2649 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002650
2651 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002652}
2653
Auke Kok9a799d72007-09-15 14:07:45 -07002654/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002655 * ixgbe_poll - NAPI Rx polling callback
2656 * @napi: structure for representing this polling device
2657 * @budget: how many packets driver is allowed to clean
2658 *
2659 * This function is used for legacy and MSI, NAPI mode
2660 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002661int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002662{
2663 struct ixgbe_q_vector *q_vector =
2664 container_of(napi, struct ixgbe_q_vector, napi);
2665 struct ixgbe_adapter *adapter = q_vector->adapter;
2666 struct ixgbe_ring *ring;
2667 int per_ring_budget;
2668 bool clean_complete = true;
2669
2670#ifdef CONFIG_IXGBE_DCA
2671 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2672 ixgbe_update_dca(q_vector);
2673#endif
2674
2675 ixgbe_for_each_ring(ring, q_vector->tx)
2676 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2677
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002678 if (!ixgbe_qv_lock_napi(q_vector))
2679 return budget;
2680
Alexander Duyckeb01b972012-02-08 07:51:27 +00002681 /* attempt to distribute budget to each queue fairly, but don't allow
2682 * the budget to go below 1 because we'll exit polling */
2683 if (q_vector->rx.count > 1)
2684 per_ring_budget = max(budget/q_vector->rx.count, 1);
2685 else
2686 per_ring_budget = budget;
2687
2688 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002689 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2690 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002691
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002692 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002693 /* If all work not completed, return budget and keep polling */
2694 if (!clean_complete)
2695 return budget;
2696
2697 /* all work done, exit the polling mode */
2698 napi_complete(napi);
2699 if (adapter->rx_itr_setting & 1)
2700 ixgbe_set_itr(q_vector);
2701 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2702 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2703
2704 return 0;
2705}
2706
2707/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002708 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2709 * @adapter: board private structure
2710 *
2711 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2712 * interrupts from the kernel.
2713 **/
2714static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2715{
2716 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002717 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002718 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002719
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002720 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002721 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002722 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002723
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002724 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002725 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002726 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002727 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002728 } else if (q_vector->rx.ring) {
2729 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2730 "%s-%s-%d", netdev->name, "rx", ri++);
2731 } else if (q_vector->tx.ring) {
2732 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2733 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002734 } else {
2735 /* skip this unused q_vector */
2736 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002737 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002738 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2739 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002740 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002741 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002742 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002743 goto free_queue_irqs;
2744 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002745 /* If Flow Director is enabled, set interrupt affinity */
2746 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2747 /* assign the mask for this irq */
2748 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002749 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002750 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002751 }
2752
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002753 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002754 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002755 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002756 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002757 goto free_queue_irqs;
2758 }
2759
2760 return 0;
2761
2762free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002763 while (vector) {
2764 vector--;
2765 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2766 NULL);
2767 free_irq(adapter->msix_entries[vector].vector,
2768 adapter->q_vector[vector]);
2769 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002770 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2771 pci_disable_msix(adapter->pdev);
2772 kfree(adapter->msix_entries);
2773 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002774 return err;
2775}
2776
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002777/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002778 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002779 * @irq: interrupt number
2780 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002781 **/
2782static irqreturn_t ixgbe_intr(int irq, void *data)
2783{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002784 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002785 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002786 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002787 u32 eicr;
2788
Don Skidmore54037502009-02-21 15:42:56 -08002789 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002790 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002791 * before the read of EICR.
2792 */
2793 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2794
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002795 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002796 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002797 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002798 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002799 /*
2800 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002801 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002802 * have disabled interrupts due to EIAM
2803 * finish the workaround of silicon errata on 82598. Unmask
2804 * the interrupt that we masked before the EICR read.
2805 */
2806 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2807 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002808 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002809 }
Auke Kok9a799d72007-09-15 14:07:45 -07002810
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002811 if (eicr & IXGBE_EICR_LSC)
2812 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002813
Alexander Duyckbd508172010-11-16 19:27:03 -08002814 switch (hw->mac.type) {
2815 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002816 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002817 /* Fall through */
2818 case ixgbe_mac_X540:
2819 if (eicr & IXGBE_EICR_ECC)
2820 e_info(link, "Received unrecoverable ECC err, please "
2821 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002822 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002823 break;
2824 default:
2825 break;
2826 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002827
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002828 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002829 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2830 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002831
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002832 /* would disable interrupts here but EIAM disabled it */
2833 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002834
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002835 /*
2836 * re-enable link(maybe) and non-queue interrupts, no flush.
2837 * ixgbe_poll will re-enable the queue interrupts
2838 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002839 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2840 ixgbe_irq_enable(adapter, false, false);
2841
Auke Kok9a799d72007-09-15 14:07:45 -07002842 return IRQ_HANDLED;
2843}
2844
2845/**
2846 * ixgbe_request_irq - initialize interrupts
2847 * @adapter: board private structure
2848 *
2849 * Attempts to configure interrupts using the best available
2850 * capabilities of the hardware and kernel.
2851 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002852static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002853{
2854 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002855 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002856
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002857 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002858 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002859 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002860 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002861 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002862 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002863 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002864 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002865
Alexander Duyckde88eee2012-02-08 07:49:59 +00002866 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002867 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002868
Auke Kok9a799d72007-09-15 14:07:45 -07002869 return err;
2870}
2871
2872static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2873{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002874 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002875
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002876 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002877 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002878 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002879 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002880
2881 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2882 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2883 struct msix_entry *entry = &adapter->msix_entries[vector];
2884
2885 /* free only the irqs that were actually requested */
2886 if (!q_vector->rx.ring && !q_vector->tx.ring)
2887 continue;
2888
2889 /* clear the affinity_mask in the IRQ descriptor */
2890 irq_set_affinity_hint(entry->vector, NULL);
2891
2892 free_irq(entry->vector, q_vector);
2893 }
2894
2895 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002896}
2897
2898/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002899 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2900 * @adapter: board private structure
2901 **/
2902static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2903{
Alexander Duyckbd508172010-11-16 19:27:03 -08002904 switch (adapter->hw.mac.type) {
2905 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002906 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002907 break;
2908 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002909 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002910 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2911 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002912 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002913 break;
2914 default:
2915 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002916 }
2917 IXGBE_WRITE_FLUSH(&adapter->hw);
2918 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002919 int vector;
2920
2921 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2922 synchronize_irq(adapter->msix_entries[vector].vector);
2923
2924 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002925 } else {
2926 synchronize_irq(adapter->pdev->irq);
2927 }
2928}
2929
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002930/**
Auke Kok9a799d72007-09-15 14:07:45 -07002931 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2932 *
2933 **/
2934static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2935{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002936 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002937
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002938 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002939
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002940 ixgbe_set_ivar(adapter, 0, 0, 0);
2941 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002942
Emil Tantilov396e7992010-07-01 20:05:12 +00002943 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002944}
2945
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002946/**
2947 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2948 * @adapter: board private structure
2949 * @ring: structure containing ring specific data
2950 *
2951 * Configure the Tx descriptor ring after a reset.
2952 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002953void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2954 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002955{
2956 struct ixgbe_hw *hw = &adapter->hw;
2957 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002958 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002959 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002960 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002961
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002962 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002963 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002964 IXGBE_WRITE_FLUSH(hw);
2965
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002966 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002967 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002968 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2969 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2970 ring->count * sizeof(union ixgbe_adv_tx_desc));
2971 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2972 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002973 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002974
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002975 /*
2976 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002977 * higher than 1 when:
2978 * - ITR is 0 as it could cause false TX hangs
2979 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002980 *
2981 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2982 * to or less than the number of on chip descriptors, which is
2983 * currently 40.
2984 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002985#if IS_ENABLED(CONFIG_BQL)
2986 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2987#else
Alexander Duycke954b372012-02-08 07:49:38 +00002988 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00002989#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002990 txdctl |= (1 << 16); /* WTHRESH = 1 */
2991 else
2992 txdctl |= (8 << 16); /* WTHRESH = 8 */
2993
Alexander Duycke954b372012-02-08 07:49:38 +00002994 /*
2995 * Setting PTHRESH to 32 both improves performance
2996 * and avoids a TX hang with DFP enabled
2997 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002998 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2999 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003000
3001 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00003002 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08003003 ring->atr_sample_rate = adapter->atr_sample_rate;
3004 ring->atr_count = 0;
3005 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3006 } else {
3007 ring->atr_sample_rate = 0;
3008 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003009
Alexander Duyckfd786b72013-01-12 06:33:31 +00003010 /* initialize XPS */
3011 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3012 struct ixgbe_q_vector *q_vector = ring->q_vector;
3013
3014 if (q_vector)
John Fastabend2a47fa42013-11-06 09:54:52 -08003015 netif_set_xps_queue(ring->netdev,
Alexander Duyckfd786b72013-01-12 06:33:31 +00003016 &q_vector->affinity_mask,
3017 ring->queue_index);
3018 }
3019
John Fastabendc84d3242010-11-16 19:27:12 -08003020 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3021
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003022 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003023 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3024
3025 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3026 if (hw->mac.type == ixgbe_mac_82598EB &&
3027 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3028 return;
3029
3030 /* poll to verify queue is enabled */
3031 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003032 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003033 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3034 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3035 if (!wait_loop)
3036 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003037}
3038
Alexander Duyck120ff942010-08-19 13:34:50 +00003039static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3040{
3041 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003042 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003043 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003044
3045 if (hw->mac.type == ixgbe_mac_82598EB)
3046 return;
3047
3048 /* disable the arbiter while setting MTQC */
3049 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3050 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3051 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3052
3053 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003054 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3055 mtqc = IXGBE_MTQC_VT_ENA;
3056 if (tcs > 4)
3057 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3058 else if (tcs > 1)
3059 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3060 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3061 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003062 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003063 mtqc |= IXGBE_MTQC_64VF;
3064 } else {
3065 if (tcs > 4)
3066 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3067 else if (tcs > 1)
3068 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3069 else
3070 mtqc = IXGBE_MTQC_64Q_1PB;
3071 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003072
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003073 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003074
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003075 /* Enable Security TX Buffer IFG for multiple pb */
3076 if (tcs) {
3077 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3078 sectx |= IXGBE_SECTX_DCB;
3079 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003080 }
3081
3082 /* re-enable the arbiter */
3083 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3084 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3085}
3086
Auke Kok9a799d72007-09-15 14:07:45 -07003087/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003088 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003089 * @adapter: board private structure
3090 *
3091 * Configure the Tx unit of the MAC after a reset.
3092 **/
3093static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3094{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003095 struct ixgbe_hw *hw = &adapter->hw;
3096 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003097 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003098
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003099 ixgbe_setup_mtqc(adapter);
3100
3101 if (hw->mac.type != ixgbe_mac_82598EB) {
3102 /* DMATXCTL.EN must be before Tx queues are enabled */
3103 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3104 dmatxctl |= IXGBE_DMATXCTL_TE;
3105 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3106 }
3107
Auke Kok9a799d72007-09-15 14:07:45 -07003108 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003109 for (i = 0; i < adapter->num_tx_queues; i++)
3110 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003111}
3112
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003113static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3114 struct ixgbe_ring *ring)
3115{
3116 struct ixgbe_hw *hw = &adapter->hw;
3117 u8 reg_idx = ring->reg_idx;
3118 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3119
3120 srrctl |= IXGBE_SRRCTL_DROP_EN;
3121
3122 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3123}
3124
3125static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3126 struct ixgbe_ring *ring)
3127{
3128 struct ixgbe_hw *hw = &adapter->hw;
3129 u8 reg_idx = ring->reg_idx;
3130 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3131
3132 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3133
3134 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3135}
3136
3137#ifdef CONFIG_IXGBE_DCB
3138void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3139#else
3140static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3141#endif
3142{
3143 int i;
3144 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3145
3146 if (adapter->ixgbe_ieee_pfc)
3147 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3148
3149 /*
3150 * We should set the drop enable bit if:
3151 * SR-IOV is enabled
3152 * or
3153 * Number of Rx queues > 1 and flow control is disabled
3154 *
3155 * This allows us to avoid head of line blocking for security
3156 * and performance reasons.
3157 */
3158 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3159 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3160 for (i = 0; i < adapter->num_rx_queues; i++)
3161 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3162 } else {
3163 for (i = 0; i < adapter->num_rx_queues; i++)
3164 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3165 }
3166}
3167
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003168#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003169
Yi Zoua6616b42009-08-06 13:05:23 +00003170static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003171 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003172{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003173 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003174 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003175 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003176
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003177 if (hw->mac.type == ixgbe_mac_82598EB) {
3178 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3179
3180 /*
3181 * if VMDq is not active we must program one srrctl register
3182 * per RSS queue since we have enabled RDRXCTL.MVMEN
3183 */
3184 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003185 }
3186
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003187 /* configure header buffer length, needed for RSC */
3188 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003189
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003190 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003191 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003192
3193 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003194 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003195
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003196 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003197}
3198
Alexander Duyck05abb122010-08-19 13:35:41 +00003199static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003200{
Alexander Duyck05abb122010-08-19 13:35:41 +00003201 struct ixgbe_hw *hw = &adapter->hw;
3202 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003203 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3204 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003205 u32 mrqc = 0, reta = 0;
3206 u32 rxcsum;
3207 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003208 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003209
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003210 /*
3211 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3212 * make full use of any rings they may have. We will use the
3213 * PSRTYPE register to control how many rings we use within the PF.
3214 */
3215 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3216 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003217
Alexander Duyck05abb122010-08-19 13:35:41 +00003218 /* Fill out hash function seeds */
3219 for (i = 0; i < 10; i++)
3220 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003221
Alexander Duyck05abb122010-08-19 13:35:41 +00003222 /* Fill out redirection table */
3223 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003224 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003225 j = 0;
3226 /* reta = 4-byte sliding window of
3227 * 0x00..(indices-1)(indices-1)00..etc. */
3228 reta = (reta << 8) | (j * 0x11);
3229 if ((i & 3) == 3)
3230 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3231 }
3232
3233 /* Disable indicating checksum in descriptor, enables RSS hash */
3234 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3235 rxcsum |= IXGBE_RXCSUM_PCSD;
3236 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3237
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003238 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003239 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003240 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003241 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003242 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003243
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003244 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3245 if (tcs > 4)
3246 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3247 else if (tcs > 1)
3248 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3249 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3250 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3251 else
3252 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3253 } else {
3254 if (tcs > 4)
3255 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3256 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003257 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3258 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003259 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003260 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003261 }
3262
Alexander Duyck05abb122010-08-19 13:35:41 +00003263 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003264 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3265 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3266 IXGBE_MRQC_RSS_FIELD_IPV6 |
3267 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003268
Alexander Duyckef6afc02012-02-08 07:51:53 +00003269 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3270 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3271 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3272 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3273
Alexander Duyck05abb122010-08-19 13:35:41 +00003274 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003275}
3276
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003277/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003278 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3279 * @adapter: address of board private structure
3280 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003281 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003282static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003283 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003284{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003285 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003286 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003287 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003288
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003289 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003290 return;
3291
Alexander Duyck73670962010-08-19 13:38:34 +00003292 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003293 rscctrl |= IXGBE_RSCCTL_RSCEN;
3294 /*
3295 * we must limit the number of descriptors so that the
3296 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003297 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003298 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003299 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003300 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003301}
3302
Alexander Duyck9e10e042010-08-19 13:40:06 +00003303#define IXGBE_MAX_RX_DESC_POLL 10
3304static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3305 struct ixgbe_ring *ring)
3306{
3307 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003308 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3309 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003310 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003311
3312 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3313 if (hw->mac.type == ixgbe_mac_82598EB &&
3314 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3315 return;
3316
3317 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003318 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003319 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3320 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3321
3322 if (!wait_loop) {
3323 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3324 "the polling period\n", reg_idx);
3325 }
3326}
3327
Yi Zou2d39d572011-01-06 14:29:56 +00003328void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3329 struct ixgbe_ring *ring)
3330{
3331 struct ixgbe_hw *hw = &adapter->hw;
3332 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3333 u32 rxdctl;
3334 u8 reg_idx = ring->reg_idx;
3335
3336 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3337 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3338
3339 /* write value back with RXDCTL.ENABLE bit cleared */
3340 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3341
3342 if (hw->mac.type == ixgbe_mac_82598EB &&
3343 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3344 return;
3345
3346 /* the hardware may take up to 100us to really disable the rx queue */
3347 do {
3348 udelay(10);
3349 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3350 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3351
3352 if (!wait_loop) {
3353 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3354 "the polling period\n", reg_idx);
3355 }
3356}
3357
Alexander Duyck84418e32010-08-19 13:40:54 +00003358void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3359 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003360{
3361 struct ixgbe_hw *hw = &adapter->hw;
3362 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003363 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003364 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003365
Alexander Duyck9e10e042010-08-19 13:40:06 +00003366 /* disable queue to avoid issues while updating state */
3367 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003368 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003369
Alexander Duyckacd37172010-08-19 13:36:05 +00003370 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3371 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3372 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3373 ring->count * sizeof(union ixgbe_adv_rx_desc));
3374 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3375 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003376 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003377
3378 ixgbe_configure_srrctl(adapter, ring);
3379 ixgbe_configure_rscctl(adapter, ring);
3380
3381 if (hw->mac.type == ixgbe_mac_82598EB) {
3382 /*
3383 * enable cache line friendly hardware writes:
3384 * PTHRESH=32 descriptors (half the internal cache),
3385 * this also removes ugly rx_no_buffer_count increment
3386 * HTHRESH=4 descriptors (to minimize latency on fetch)
3387 * WTHRESH=8 burst writeback up to two cache lines
3388 */
3389 rxdctl &= ~0x3FFFFF;
3390 rxdctl |= 0x080420;
3391 }
3392
3393 /* enable receive descriptor ring */
3394 rxdctl |= IXGBE_RXDCTL_ENABLE;
3395 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3396
3397 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003398 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003399}
3400
Alexander Duyck48654522010-08-19 13:36:27 +00003401static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3402{
3403 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003404 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend2a47fa42013-11-06 09:54:52 -08003405 u16 pool;
Alexander Duyck48654522010-08-19 13:36:27 +00003406
3407 /* PSRTYPE must be initialized in non 82598 adapters */
3408 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003409 IXGBE_PSRTYPE_UDPHDR |
3410 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003411 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003412 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003413
3414 if (hw->mac.type == ixgbe_mac_82598EB)
3415 return;
3416
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003417 if (rss_i > 3)
3418 psrtype |= 2 << 29;
3419 else if (rss_i > 1)
3420 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003421
John Fastabend2a47fa42013-11-06 09:54:52 -08003422 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3423 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
Alexander Duyck48654522010-08-19 13:36:27 +00003424}
3425
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003426static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3427{
3428 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003429 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003430 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003431 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003432
3433 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3434 return;
3435
3436 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003437 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3438 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003439 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003440 vmdctl |= IXGBE_VT_CTL_REPLEN;
3441 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003442
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003443 vf_shift = VMDQ_P(0) % 32;
3444 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003445
3446 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003447 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3448 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3449 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3450 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003451 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3452 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003453
3454 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003455 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003456
3457 /*
3458 * Set up VF register offsets for selected VT Mode,
3459 * i.e. 32 or 64 VFs for SR-IOV
3460 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003461 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3462 case IXGBE_82599_VMDQ_8Q_MASK:
3463 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3464 break;
3465 case IXGBE_82599_VMDQ_4Q_MASK:
3466 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3467 break;
3468 default:
3469 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3470 break;
3471 }
3472
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003473 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3474
Alexander Duyck435b19f2012-05-18 06:34:08 +00003475
Greg Rosea985b6c32010-11-18 03:02:52 +00003476 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003477 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003478 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003479 /* For VFs that have spoof checking turned off */
3480 for (i = 0; i < adapter->num_vfs; i++) {
3481 if (!adapter->vfinfo[i].spoofchk_enabled)
3482 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3483 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003484}
3485
Alexander Duyck477de6e2010-08-19 13:38:11 +00003486static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003487{
Auke Kok9a799d72007-09-15 14:07:45 -07003488 struct ixgbe_hw *hw = &adapter->hw;
3489 struct net_device *netdev = adapter->netdev;
3490 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003491 struct ixgbe_ring *rx_ring;
3492 int i;
3493 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003494
Alexander Duyck477de6e2010-08-19 13:38:11 +00003495#ifdef IXGBE_FCOE
3496 /* adjust max frame to be able to do baby jumbo for FCoE */
3497 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3498 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3499 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3500
3501#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003502
3503 /* adjust max frame to be at least the size of a standard frame */
3504 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3505 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3506
Alexander Duyck477de6e2010-08-19 13:38:11 +00003507 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3508 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3509 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3510 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3511
3512 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003513 }
3514
Auke Kok9a799d72007-09-15 14:07:45 -07003515 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003516 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3517 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003518 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3519
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003520 /*
3521 * Setup the HW Rx Head and Tail Descriptor Pointers and
3522 * the Base and Length of the Rx Descriptor Ring
3523 */
Auke Kok9a799d72007-09-15 14:07:45 -07003524 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003525 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003526 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3527 set_ring_rsc_enabled(rx_ring);
3528 else
3529 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003530 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003531}
3532
Alexander Duyck73670962010-08-19 13:38:34 +00003533static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3534{
3535 struct ixgbe_hw *hw = &adapter->hw;
3536 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3537
3538 switch (hw->mac.type) {
3539 case ixgbe_mac_82598EB:
3540 /*
3541 * For VMDq support of different descriptor types or
3542 * buffer sizes through the use of multiple SRRCTL
3543 * registers, RDRXCTL.MVMEN must be set to 1
3544 *
3545 * also, the manual doesn't mention it clearly but DCA hints
3546 * will only use queue 0's tags unless this bit is set. Side
3547 * effects of setting this bit are only that SRRCTL must be
3548 * fully programmed [0..15]
3549 */
3550 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3551 break;
3552 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003553 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003554 /* Disable RSC for ACK packets */
3555 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3556 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3557 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3558 /* hardware requires some bits to be set by default */
3559 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3560 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3561 break;
3562 default:
3563 /* We should do nothing since we don't know this hardware */
3564 return;
3565 }
3566
3567 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3568}
3569
Alexander Duyck477de6e2010-08-19 13:38:11 +00003570/**
3571 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3572 * @adapter: board private structure
3573 *
3574 * Configure the Rx unit of the MAC after a reset.
3575 **/
3576static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3577{
3578 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003579 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003580 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003581
3582 /* disable receives while setting up the descriptors */
3583 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3584 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3585
3586 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003587 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003588
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003589 /* RSC Setup */
3590 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3591 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3592 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3593 rfctl |= IXGBE_RFCTL_RSC_DIS;
3594 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3595
Alexander Duyck9e10e042010-08-19 13:40:06 +00003596 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003597 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003598
Alexander Duyck477de6e2010-08-19 13:38:11 +00003599 /* set_rx_buffer_len must be called before ring initialization */
3600 ixgbe_set_rx_buffer_len(adapter);
3601
3602 /*
3603 * Setup the HW Rx Head and Tail Descriptor Pointers and
3604 * the Base and Length of the Rx Descriptor Ring
3605 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003606 for (i = 0; i < adapter->num_rx_queues; i++)
3607 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003608
Alexander Duyck9e10e042010-08-19 13:40:06 +00003609 /* disable drop enable for 82598 parts */
3610 if (hw->mac.type == ixgbe_mac_82598EB)
3611 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3612
3613 /* enable all receives */
3614 rxctrl |= IXGBE_RXCTRL_RXEN;
3615 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003616}
3617
Patrick McHardy80d5c362013-04-19 02:04:28 +00003618static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3619 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003620{
3621 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003622 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003623
3624 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003625 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003626 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003627
3628 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003629}
3630
Patrick McHardy80d5c362013-04-19 02:04:28 +00003631static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3632 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003633{
3634 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003635 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003636
Auke Kok9a799d72007-09-15 14:07:45 -07003637 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003638 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003639 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003640
3641 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003642}
3643
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003644/**
3645 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3646 * @adapter: driver data
3647 */
3648static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3649{
3650 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003651 u32 vlnctrl;
3652
3653 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3654 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3655 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3656}
3657
3658/**
3659 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3660 * @adapter: driver data
3661 */
3662static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3663{
3664 struct ixgbe_hw *hw = &adapter->hw;
3665 u32 vlnctrl;
3666
3667 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3668 vlnctrl |= IXGBE_VLNCTRL_VFE;
3669 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3670 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3671}
3672
3673/**
3674 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3675 * @adapter: driver data
3676 */
3677static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3678{
3679 struct ixgbe_hw *hw = &adapter->hw;
3680 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003681 int i, j;
3682
3683 switch (hw->mac.type) {
3684 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003685 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3686 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003687 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3688 break;
3689 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003690 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003691 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003692 struct ixgbe_ring *ring = adapter->rx_ring[i];
3693
3694 if (ring->l2_accel_priv)
3695 continue;
3696 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003697 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3698 vlnctrl &= ~IXGBE_RXDCTL_VME;
3699 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3700 }
3701 break;
3702 default:
3703 break;
3704 }
3705}
3706
3707/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003708 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003709 * @adapter: driver data
3710 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003711static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003712{
3713 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003714 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003715 int i, j;
3716
3717 switch (hw->mac.type) {
3718 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003719 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3720 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003721 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3722 break;
3723 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003724 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003725 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003726 struct ixgbe_ring *ring = adapter->rx_ring[i];
3727
3728 if (ring->l2_accel_priv)
3729 continue;
3730 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003731 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3732 vlnctrl |= IXGBE_RXDCTL_VME;
3733 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3734 }
3735 break;
3736 default:
3737 break;
3738 }
3739}
3740
Auke Kok9a799d72007-09-15 14:07:45 -07003741static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3742{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003743 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003744
Patrick McHardy80d5c362013-04-19 02:04:28 +00003745 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003746
3747 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003748 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003749}
3750
3751/**
Alexander Duyck28500622010-06-15 09:25:48 +00003752 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3753 * @netdev: network interface device structure
3754 *
3755 * Writes unicast address list to the RAR table.
3756 * Returns: -ENOMEM on failure/insufficient address space
3757 * 0 on no addresses written
3758 * X on writing X addresses to the RAR table
3759 **/
3760static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3761{
3762 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3763 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003764 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003765 int count = 0;
3766
John Fastabend2a47fa42013-11-06 09:54:52 -08003767 /* In SR-IOV/VMDQ modes significantly less RAR entries are available */
John Fastabend95447462012-05-31 12:42:26 +00003768 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3769 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3770
Alexander Duyck28500622010-06-15 09:25:48 +00003771 /* return ENOMEM indicating insufficient memory for addresses */
3772 if (netdev_uc_count(netdev) > rar_entries)
3773 return -ENOMEM;
3774
John Fastabend95447462012-05-31 12:42:26 +00003775 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003776 struct netdev_hw_addr *ha;
3777 /* return error if we do not support writing to RAR table */
3778 if (!hw->mac.ops.set_rar)
3779 return -ENOMEM;
3780
3781 netdev_for_each_uc_addr(ha, netdev) {
3782 if (!rar_entries)
3783 break;
3784 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003785 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003786 count++;
3787 }
3788 }
3789 /* write the addresses in reverse order to avoid write combining */
3790 for (; rar_entries > 0 ; rar_entries--)
3791 hw->mac.ops.clear_rar(hw, rar_entries);
3792
3793 return count;
3794}
3795
3796/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003797 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003798 * @netdev: network interface device structure
3799 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003800 * The set_rx_method entry point is called whenever the unicast/multicast
3801 * address list or the network interface flags are updated. This routine is
3802 * responsible for configuring the hardware for proper unicast, multicast and
3803 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003804 **/
Greg Rose7f870472010-01-09 02:25:29 +00003805void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003806{
3807 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3808 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003809 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3810 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003811
3812 /* Check for Promiscuous and All Multicast modes */
3813
3814 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3815
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003816 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003817 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003818 fctrl |= IXGBE_FCTRL_BAM;
3819 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3820 fctrl |= IXGBE_FCTRL_PMCF;
3821
Alexander Duyck28500622010-06-15 09:25:48 +00003822 /* clear the bits we are changing the status of */
3823 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3824
Auke Kok9a799d72007-09-15 14:07:45 -07003825 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003826 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003827 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003828 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Greg Rose670224f2013-02-22 02:14:39 +00003829 /* Only disable hardware filter vlans in promiscuous mode
3830 * if SR-IOV and VMDQ are disabled - otherwise ensure
3831 * that hardware VLAN filters remain enabled.
3832 */
3833 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3834 IXGBE_FLAG_SRIOV_ENABLED)))
3835 ixgbe_vlan_filter_disable(adapter);
3836 else
3837 ixgbe_vlan_filter_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003838 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003839 if (netdev->flags & IFF_ALLMULTI) {
3840 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003841 vmolr |= IXGBE_VMOLR_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003842 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003843 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003844 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003845 }
3846
3847 /*
3848 * Write addresses to available RAR registers, if there is not
3849 * sufficient space to store all the addresses then enable
3850 * unicast promiscuous mode
3851 */
3852 count = ixgbe_write_uc_addr_list(netdev);
3853 if (count < 0) {
3854 fctrl |= IXGBE_FCTRL_UPE;
3855 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003856 }
3857
Emil Tantilovcf789592013-10-26 08:13:20 +00003858 /* Write addresses to the MTA, if the attempt fails
3859 * then we should just turn on promiscuous mode so
3860 * that we can at least receive multicast traffic
3861 */
3862 hw->mac.ops.update_mc_addr_list(hw, netdev);
3863 vmolr |= IXGBE_VMOLR_ROMPE;
3864
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003865 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003866 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003867
3868 if (hw->mac.type != ixgbe_mac_82598EB) {
3869 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003870 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3871 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003872 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003873 }
3874
Ben Greear3f2d1c02012-03-08 08:28:41 +00003875 /* This is useful for sniffing bad packets. */
3876 if (adapter->netdev->features & NETIF_F_RXALL) {
3877 /* UPE and MPE will be handled by normal PROMISC logic
3878 * in e1000e_set_rx_mode */
3879 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3880 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3881 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3882
3883 fctrl &= ~(IXGBE_FCTRL_DPF);
3884 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3885 }
3886
Auke Kok9a799d72007-09-15 14:07:45 -07003887 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003888
Patrick McHardyf6469682013-04-19 02:04:27 +00003889 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003890 ixgbe_vlan_strip_enable(adapter);
3891 else
3892 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003893}
3894
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003895static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3896{
3897 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003898
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003899 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3900 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003901 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003902 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003903}
3904
3905static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3906{
3907 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003908
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003909 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003910 napi_disable(&adapter->q_vector[q_idx]->napi);
Jacob Keller27d9ce42013-09-21 05:05:44 +00003911 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003912 pr_info("QV %d locked\n", q_idx);
Jacob Keller27d9ce42013-09-21 05:05:44 +00003913 usleep_range(1000, 20000);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003914 }
3915 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003916}
3917
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003918#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003919/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003920 * ixgbe_configure_dcb - Configure DCB hardware
3921 * @adapter: ixgbe adapter struct
3922 *
3923 * This is called by the driver on open to configure the DCB hardware.
3924 * This is also called by the gennetlink interface when reconfiguring
3925 * the DCB state.
3926 */
3927static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3928{
3929 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003930 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003931
Alexander Duyck67ebd792010-08-19 13:34:04 +00003932 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3933 if (hw->mac.type == ixgbe_mac_82598EB)
3934 netif_set_gso_max_size(adapter->netdev, 65536);
3935 return;
3936 }
3937
3938 if (hw->mac.type == ixgbe_mac_82598EB)
3939 netif_set_gso_max_size(adapter->netdev, 32768);
3940
John Fastabendb1208182011-10-15 05:00:10 +00003941#ifdef IXGBE_FCOE
3942 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3943 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3944#endif
3945
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003946 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003947 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003948 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3949 DCB_TX_CONFIG);
3950 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3951 DCB_RX_CONFIG);
3952 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003953 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3954 ixgbe_dcb_hw_ets(&adapter->hw,
3955 adapter->ixgbe_ieee_ets,
3956 max_frame);
3957 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3958 adapter->ixgbe_ieee_pfc->pfc_en,
3959 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003960 }
John Fastabend8187cd42011-02-23 05:58:08 +00003961
3962 /* Enable RSS Hash per TC */
3963 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003964 u32 msb = 0;
3965 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003966
Alexander Duyckd411a932012-06-30 00:14:01 +00003967 while (rss_i) {
3968 msb++;
3969 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003970 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003971
Alexander Duyck4ae63732012-06-22 06:46:33 +00003972 /* write msb to all 8 TCs in one write */
3973 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003974 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003975}
John Fastabend9da712d2011-08-23 03:14:22 +00003976#endif
3977
3978/* Additional bittime to account for IXGBE framing */
3979#define IXGBE_ETH_FRAMING 20
3980
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003981/**
John Fastabend9da712d2011-08-23 03:14:22 +00003982 * ixgbe_hpbthresh - calculate high water mark for flow control
3983 *
3984 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003985 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003986 */
3987static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3988{
3989 struct ixgbe_hw *hw = &adapter->hw;
3990 struct net_device *dev = adapter->netdev;
3991 int link, tc, kb, marker;
3992 u32 dv_id, rx_pba;
3993
3994 /* Calculate max LAN frame size */
3995 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3996
3997#ifdef IXGBE_FCOE
3998 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003999 if ((dev->features & NETIF_F_FCOE_MTU) &&
4000 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4001 (pb == ixgbe_fcoe_get_tc(adapter)))
4002 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004003
4004#endif
John Fastabend9da712d2011-08-23 03:14:22 +00004005 /* Calculate delay value for device */
4006 switch (hw->mac.type) {
4007 case ixgbe_mac_X540:
4008 dv_id = IXGBE_DV_X540(link, tc);
4009 break;
4010 default:
4011 dv_id = IXGBE_DV(link, tc);
4012 break;
4013 }
4014
4015 /* Loopback switch introduces additional latency */
4016 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4017 dv_id += IXGBE_B2BT(tc);
4018
4019 /* Delay value is calculated in bit times convert to KB */
4020 kb = IXGBE_BT2KB(dv_id);
4021 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4022
4023 marker = rx_pba - kb;
4024
4025 /* It is possible that the packet buffer is not large enough
4026 * to provide required headroom. In this case throw an error
4027 * to user and a do the best we can.
4028 */
4029 if (marker < 0) {
4030 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4031 "headroom to support flow control."
4032 "Decrease MTU or number of traffic classes\n", pb);
4033 marker = tc + 1;
4034 }
4035
4036 return marker;
4037}
4038
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004039/**
John Fastabend9da712d2011-08-23 03:14:22 +00004040 * ixgbe_lpbthresh - calculate low water mark for for flow control
4041 *
4042 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004043 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004044 */
4045static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
4046{
4047 struct ixgbe_hw *hw = &adapter->hw;
4048 struct net_device *dev = adapter->netdev;
4049 int tc;
4050 u32 dv_id;
4051
4052 /* Calculate max LAN frame size */
4053 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4054
4055 /* Calculate delay value for device */
4056 switch (hw->mac.type) {
4057 case ixgbe_mac_X540:
4058 dv_id = IXGBE_LOW_DV_X540(tc);
4059 break;
4060 default:
4061 dv_id = IXGBE_LOW_DV(tc);
4062 break;
4063 }
4064
4065 /* Delay value is calculated in bit times convert to KB */
4066 return IXGBE_BT2KB(dv_id);
4067}
4068
4069/*
4070 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4071 */
4072static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4073{
4074 struct ixgbe_hw *hw = &adapter->hw;
4075 int num_tc = netdev_get_num_tc(adapter->netdev);
4076 int i;
4077
4078 if (!num_tc)
4079 num_tc = 1;
4080
4081 hw->fc.low_water = ixgbe_lpbthresh(adapter);
4082
4083 for (i = 0; i < num_tc; i++) {
4084 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4085
4086 /* Low water marks must not be larger than high water marks */
4087 if (hw->fc.low_water > hw->fc.high_water[i])
4088 hw->fc.low_water = 0;
4089 }
4090}
John Fastabend80605c652011-05-02 12:34:10 +00004091
4092static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4093{
John Fastabend80605c652011-05-02 12:34:10 +00004094 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004095 int hdrm;
4096 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004097
4098 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4099 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004100 hdrm = 32 << adapter->fdir_pballoc;
4101 else
4102 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004103
Alexander Duyckf7e10272011-07-21 00:40:35 +00004104 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004105 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004106}
4107
Alexander Duycke4911d52011-05-11 07:18:52 +00004108static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4109{
4110 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004111 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004112 struct ixgbe_fdir_filter *filter;
4113
4114 spin_lock(&adapter->fdir_perfect_lock);
4115
4116 if (!hlist_empty(&adapter->fdir_filter_list))
4117 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4118
Sasha Levinb67bfe02013-02-27 17:06:00 -08004119 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004120 &adapter->fdir_filter_list, fdir_node) {
4121 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004122 &filter->filter,
4123 filter->sw_idx,
4124 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4125 IXGBE_FDIR_DROP_QUEUE :
4126 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004127 }
4128
4129 spin_unlock(&adapter->fdir_perfect_lock);
4130}
4131
John Fastabend2a47fa42013-11-06 09:54:52 -08004132static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4133 struct ixgbe_adapter *adapter)
4134{
4135 struct ixgbe_hw *hw = &adapter->hw;
4136 u32 vmolr;
4137
4138 /* No unicast promiscuous support for VMDQ devices. */
4139 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4140 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4141
4142 /* clear the affected bit */
4143 vmolr &= ~IXGBE_VMOLR_MPE;
4144
4145 if (dev->flags & IFF_ALLMULTI) {
4146 vmolr |= IXGBE_VMOLR_MPE;
4147 } else {
4148 vmolr |= IXGBE_VMOLR_ROMPE;
4149 hw->mac.ops.update_mc_addr_list(hw, dev);
4150 }
4151 ixgbe_write_uc_addr_list(adapter->netdev);
4152 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4153}
4154
4155static void ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
4156 u8 *addr, u16 pool)
4157{
4158 struct ixgbe_hw *hw = &adapter->hw;
4159 unsigned int entry;
4160
4161 entry = hw->mac.num_rar_entries - pool;
4162 hw->mac.ops.set_rar(hw, entry, addr, VMDQ_P(pool), IXGBE_RAH_AV);
4163}
4164
4165static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4166{
4167 struct ixgbe_adapter *adapter = vadapter->real_adapter;
John Fastabend219354d2013-11-08 00:50:32 -08004168 int rss_i = adapter->num_rx_queues_per_pool;
John Fastabend2a47fa42013-11-06 09:54:52 -08004169 struct ixgbe_hw *hw = &adapter->hw;
4170 u16 pool = vadapter->pool;
4171 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4172 IXGBE_PSRTYPE_UDPHDR |
4173 IXGBE_PSRTYPE_IPV4HDR |
4174 IXGBE_PSRTYPE_L2HDR |
4175 IXGBE_PSRTYPE_IPV6HDR;
4176
4177 if (hw->mac.type == ixgbe_mac_82598EB)
4178 return;
4179
4180 if (rss_i > 3)
4181 psrtype |= 2 << 29;
4182 else if (rss_i > 1)
4183 psrtype |= 1 << 29;
4184
4185 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4186}
4187
4188/**
4189 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4190 * @rx_ring: ring to free buffers from
4191 **/
4192static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4193{
4194 struct device *dev = rx_ring->dev;
4195 unsigned long size;
4196 u16 i;
4197
4198 /* ring already cleared, nothing to do */
4199 if (!rx_ring->rx_buffer_info)
4200 return;
4201
4202 /* Free all the Rx ring sk_buffs */
4203 for (i = 0; i < rx_ring->count; i++) {
4204 struct ixgbe_rx_buffer *rx_buffer;
4205
4206 rx_buffer = &rx_ring->rx_buffer_info[i];
4207 if (rx_buffer->skb) {
4208 struct sk_buff *skb = rx_buffer->skb;
4209 if (IXGBE_CB(skb)->page_released) {
4210 dma_unmap_page(dev,
4211 IXGBE_CB(skb)->dma,
4212 ixgbe_rx_bufsz(rx_ring),
4213 DMA_FROM_DEVICE);
4214 IXGBE_CB(skb)->page_released = false;
4215 }
4216 dev_kfree_skb(skb);
4217 }
4218 rx_buffer->skb = NULL;
4219 if (rx_buffer->dma)
4220 dma_unmap_page(dev, rx_buffer->dma,
4221 ixgbe_rx_pg_size(rx_ring),
4222 DMA_FROM_DEVICE);
4223 rx_buffer->dma = 0;
4224 if (rx_buffer->page)
4225 __free_pages(rx_buffer->page,
4226 ixgbe_rx_pg_order(rx_ring));
4227 rx_buffer->page = NULL;
4228 }
4229
4230 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4231 memset(rx_ring->rx_buffer_info, 0, size);
4232
4233 /* Zero out the descriptor ring */
4234 memset(rx_ring->desc, 0, rx_ring->size);
4235
4236 rx_ring->next_to_alloc = 0;
4237 rx_ring->next_to_clean = 0;
4238 rx_ring->next_to_use = 0;
4239}
4240
4241static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4242 struct ixgbe_ring *rx_ring)
4243{
4244 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4245 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4246
4247 /* shutdown specific queue receive and wait for dma to settle */
4248 ixgbe_disable_rx_queue(adapter, rx_ring);
4249 usleep_range(10000, 20000);
4250 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4251 ixgbe_clean_rx_ring(rx_ring);
4252 rx_ring->l2_accel_priv = NULL;
4253}
4254
John Fastabendae72c8d2013-11-09 07:11:26 +00004255static int ixgbe_fwd_ring_down(struct net_device *vdev,
4256 struct ixgbe_fwd_adapter *accel)
John Fastabend2a47fa42013-11-06 09:54:52 -08004257{
4258 struct ixgbe_adapter *adapter = accel->real_adapter;
4259 unsigned int rxbase = accel->rx_base_queue;
4260 unsigned int txbase = accel->tx_base_queue;
4261 int i;
4262
4263 netif_tx_stop_all_queues(vdev);
4264
4265 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4266 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4267 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4268 }
4269
4270 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4271 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4272 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4273 }
4274
4275
4276 return 0;
4277}
4278
4279static int ixgbe_fwd_ring_up(struct net_device *vdev,
4280 struct ixgbe_fwd_adapter *accel)
4281{
4282 struct ixgbe_adapter *adapter = accel->real_adapter;
4283 unsigned int rxbase, txbase, queues;
4284 int i, baseq, err = 0;
4285
4286 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4287 return 0;
4288
4289 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4290 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4291 accel->pool, adapter->num_rx_pools,
4292 baseq, baseq + adapter->num_rx_queues_per_pool,
4293 adapter->fwd_bitmask);
4294
4295 accel->netdev = vdev;
4296 accel->rx_base_queue = rxbase = baseq;
4297 accel->tx_base_queue = txbase = baseq;
4298
4299 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4300 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4301
4302 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4303 adapter->rx_ring[rxbase + i]->netdev = vdev;
4304 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4305 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4306 }
4307
4308 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4309 adapter->tx_ring[txbase + i]->netdev = vdev;
4310 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4311 }
4312
4313 queues = min_t(unsigned int,
4314 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4315 err = netif_set_real_num_tx_queues(vdev, queues);
4316 if (err)
4317 goto fwd_queue_err;
4318
John Fastabend2a47fa42013-11-06 09:54:52 -08004319 err = netif_set_real_num_rx_queues(vdev, queues);
4320 if (err)
4321 goto fwd_queue_err;
4322
4323 if (is_valid_ether_addr(vdev->dev_addr))
4324 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4325
4326 ixgbe_fwd_psrtype(accel);
4327 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4328 return err;
4329fwd_queue_err:
4330 ixgbe_fwd_ring_down(vdev, accel);
4331 return err;
4332}
4333
4334static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4335{
4336 struct net_device *upper;
4337 struct list_head *iter;
4338 int err;
4339
4340 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4341 if (netif_is_macvlan(upper)) {
4342 struct macvlan_dev *dfwd = netdev_priv(upper);
4343 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4344
4345 if (dfwd->fwd_priv) {
4346 err = ixgbe_fwd_ring_up(upper, vadapter);
4347 if (err)
4348 continue;
4349 }
4350 }
4351 }
4352}
4353
Auke Kok9a799d72007-09-15 14:07:45 -07004354static void ixgbe_configure(struct ixgbe_adapter *adapter)
4355{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004356 struct ixgbe_hw *hw = &adapter->hw;
4357
John Fastabend80605c652011-05-02 12:34:10 +00004358 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004359#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004360 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004361#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004362 /*
4363 * We must restore virtualization before VLANs or else
4364 * the VLVF registers will not be populated
4365 */
4366 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004367
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004368 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004369 ixgbe_restore_vlan(adapter);
4370
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004371 switch (hw->mac.type) {
4372 case ixgbe_mac_82599EB:
4373 case ixgbe_mac_X540:
4374 hw->mac.ops.disable_rx_buff(hw);
4375 break;
4376 default:
4377 break;
4378 }
4379
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004380 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004381 ixgbe_init_fdir_signature_82599(&adapter->hw,
4382 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004383 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4384 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4385 adapter->fdir_pballoc);
4386 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004387 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004388
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004389 switch (hw->mac.type) {
4390 case ixgbe_mac_82599EB:
4391 case ixgbe_mac_X540:
4392 hw->mac.ops.enable_rx_buff(hw);
4393 break;
4394 default:
4395 break;
4396 }
4397
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004398#ifdef IXGBE_FCOE
4399 /* configure FCoE L2 filters, redirection table, and Rx control */
4400 ixgbe_configure_fcoe(adapter);
4401
4402#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004403 ixgbe_configure_tx(adapter);
4404 ixgbe_configure_rx(adapter);
John Fastabend2a47fa42013-11-06 09:54:52 -08004405 ixgbe_configure_dfwd(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004406}
4407
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004408static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4409{
4410 switch (hw->phy.type) {
4411 case ixgbe_phy_sfp_avago:
4412 case ixgbe_phy_sfp_ftl:
4413 case ixgbe_phy_sfp_intel:
4414 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004415 case ixgbe_phy_sfp_passive_tyco:
4416 case ixgbe_phy_sfp_passive_unknown:
4417 case ixgbe_phy_sfp_active_unknown:
4418 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004419 case ixgbe_phy_qsfp_passive_unknown:
4420 case ixgbe_phy_qsfp_active_unknown:
4421 case ixgbe_phy_qsfp_intel:
4422 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004423 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004424 case ixgbe_phy_nl:
4425 if (hw->mac.type == ixgbe_mac_82598EB)
4426 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004427 default:
4428 return false;
4429 }
4430}
4431
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004432/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004433 * ixgbe_sfp_link_config - set up SFP+ link
4434 * @adapter: pointer to private adapter struct
4435 **/
4436static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4437{
Alexander Duyck70864002011-04-27 09:13:56 +00004438 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004439 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004440 * is that an SFP was inserted/removed after the reset
4441 * but before SFP detection was enabled. As such the best
4442 * solution is to just start searching as soon as we start
4443 */
4444 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4445 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004446
Alexander Duyck70864002011-04-27 09:13:56 +00004447 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004448}
4449
4450/**
4451 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004452 * @hw: pointer to private hardware struct
4453 *
4454 * Returns 0 on success, negative on failure
4455 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004456static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004457{
Josh Hay3d292262012-12-15 03:28:19 +00004458 u32 speed;
4459 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004460 u32 ret = IXGBE_ERR_LINK_SETUP;
4461
4462 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004463 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004464
4465 if (ret)
4466 goto link_cfg_out;
4467
Josh Hay3d292262012-12-15 03:28:19 +00004468 speed = hw->phy.autoneg_advertised;
4469 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4470 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4471 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004472 if (ret)
4473 goto link_cfg_out;
4474
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004475 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004476 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004477link_cfg_out:
4478 return ret;
4479}
4480
Alexander Duycka34bcff2010-08-19 13:39:20 +00004481static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004482{
Auke Kok9a799d72007-09-15 14:07:45 -07004483 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004484 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004485
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004486 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004487 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4488 IXGBE_GPIE_OCD;
4489 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004490 /*
4491 * use EIAM to auto-mask when MSI-X interrupt is asserted
4492 * this saves a register write for every interrupt
4493 */
4494 switch (hw->mac.type) {
4495 case ixgbe_mac_82598EB:
4496 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4497 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004498 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004499 case ixgbe_mac_X540:
4500 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004501 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4502 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4503 break;
4504 }
4505 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004506 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4507 * specifically only auto mask tx and rx interrupts */
4508 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004509 }
4510
Alexander Duycka34bcff2010-08-19 13:39:20 +00004511 /* XXX: to interrupt immediately for EICS writes, enable this */
4512 /* gpie |= IXGBE_GPIE_EIMEN; */
4513
4514 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4515 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004516
4517 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4518 case IXGBE_82599_VMDQ_8Q_MASK:
4519 gpie |= IXGBE_GPIE_VTMODE_16;
4520 break;
4521 case IXGBE_82599_VMDQ_4Q_MASK:
4522 gpie |= IXGBE_GPIE_VTMODE_32;
4523 break;
4524 default:
4525 gpie |= IXGBE_GPIE_VTMODE_64;
4526 break;
4527 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004528 }
4529
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004530 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004531 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4532 switch (adapter->hw.mac.type) {
4533 case ixgbe_mac_82599EB:
4534 gpie |= IXGBE_SDP0_GPIEN;
4535 break;
4536 case ixgbe_mac_X540:
4537 gpie |= IXGBE_EIMS_TS;
4538 break;
4539 default:
4540 break;
4541 }
4542 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004543
Alexander Duycka34bcff2010-08-19 13:39:20 +00004544 /* Enable fan failure interrupt */
4545 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004546 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004547
Don Skidmore2698b202011-04-13 07:01:52 +00004548 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004549 gpie |= IXGBE_SDP1_GPIEN;
4550 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004551 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004552
4553 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4554}
4555
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004556static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004557{
4558 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004559 struct net_device *upper;
4560 struct list_head *iter;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004561 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004562 u32 ctrl_ext;
4563
4564 ixgbe_get_hw_control(adapter);
4565 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004566
Auke Kok9a799d72007-09-15 14:07:45 -07004567 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4568 ixgbe_configure_msix(adapter);
4569 else
4570 ixgbe_configure_msi_and_legacy(adapter);
4571
Emil Tantilovec74a472012-09-20 03:33:56 +00004572 /* enable the optics for 82599 SFP+ fiber */
4573 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004574 hw->mac.ops.enable_tx_laser(hw);
4575
Mark Rustadc3049c82014-01-14 18:53:12 -08004576 smp_mb__before_clear_bit();
Auke Kok9a799d72007-09-15 14:07:45 -07004577 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004578 ixgbe_napi_enable_all(adapter);
4579
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004580 if (ixgbe_is_sfp(hw)) {
4581 ixgbe_sfp_link_config(adapter);
4582 } else {
4583 err = ixgbe_non_sfp_link_config(hw);
4584 if (err)
4585 e_err(probe, "link_config FAILED %d\n", err);
4586 }
4587
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004588 /* clear any pending interrupts, may auto mask */
4589 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004590 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004591
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004592 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004593 * If this adapter has a fan, check to see if we had a failure
4594 * before we enabled the interrupt.
4595 */
4596 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4597 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4598 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004599 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004600 }
4601
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004602 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004603 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004604
John Fastabend2a47fa42013-11-06 09:54:52 -08004605 /* enable any upper devices */
4606 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4607 if (netif_is_macvlan(upper)) {
4608 struct macvlan_dev *vlan = netdev_priv(upper);
4609
4610 if (vlan->fwd_priv)
4611 netif_tx_start_all_queues(upper);
4612 }
4613 }
4614
Auke Kok9a799d72007-09-15 14:07:45 -07004615 /* bring the link up in the watchdog, this could race with our first
4616 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004617 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4618 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004619 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004620
4621 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4622 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4623 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4624 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004625}
4626
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004627void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4628{
4629 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004630 /* put off any impending NetWatchDogTimeout */
4631 adapter->netdev->trans_start = jiffies;
4632
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004633 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004634 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004635 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004636 /*
4637 * If SR-IOV enabled then wait a bit before bringing the adapter
4638 * back up to give the VFs time to respond to the reset. The
4639 * two second wait is based upon the watchdog timer cycle in
4640 * the VF driver.
4641 */
4642 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4643 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004644 ixgbe_up(adapter);
4645 clear_bit(__IXGBE_RESETTING, &adapter->state);
4646}
4647
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004648void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004649{
4650 /* hardware has been reset, we need to reload some things */
4651 ixgbe_configure(adapter);
4652
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004653 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004654}
4655
4656void ixgbe_reset(struct ixgbe_adapter *adapter)
4657{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004658 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004659 int err;
4660
Alexander Duyck70864002011-04-27 09:13:56 +00004661 /* lock SFP init bit to prevent race conditions with the watchdog */
4662 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4663 usleep_range(1000, 2000);
4664
4665 /* clear all SFP and link config related flags while holding SFP_INIT */
4666 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4667 IXGBE_FLAG2_SFP_NEEDS_RESET);
4668 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4669
Don Skidmore8ca783a2009-05-26 20:40:47 -07004670 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004671 switch (err) {
4672 case 0:
4673 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004674 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004675 break;
4676 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004677 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004678 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004679 case IXGBE_ERR_EEPROM_VERSION:
4680 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004681 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004682 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004683 "your hardware. If you are experiencing problems "
4684 "please contact your Intel or hardware "
4685 "representative who provided you with this "
4686 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004687 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004688 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004689 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004690 }
Auke Kok9a799d72007-09-15 14:07:45 -07004691
Alexander Duyck70864002011-04-27 09:13:56 +00004692 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4693
Auke Kok9a799d72007-09-15 14:07:45 -07004694 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004695 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004696
4697 /* update SAN MAC vmdq pool selection */
4698 if (hw->mac.san_mac_rar_index)
4699 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004700
Jacob Keller8fecf672013-06-21 08:14:32 +00004701 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004702 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004703}
4704
Auke Kok9a799d72007-09-15 14:07:45 -07004705/**
Auke Kok9a799d72007-09-15 14:07:45 -07004706 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004707 * @tx_ring: ring to be cleaned
4708 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004709static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004710{
4711 struct ixgbe_tx_buffer *tx_buffer_info;
4712 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004713 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004714
Alexander Duyck84418e32010-08-19 13:40:54 +00004715 /* ring already cleared, nothing to do */
4716 if (!tx_ring->tx_buffer_info)
4717 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004718
Alexander Duyck84418e32010-08-19 13:40:54 +00004719 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004720 for (i = 0; i < tx_ring->count; i++) {
4721 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004722 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004723 }
4724
John Fastabenddad8a3b2012-04-23 12:22:39 +00004725 netdev_tx_reset_queue(txring_txq(tx_ring));
4726
Auke Kok9a799d72007-09-15 14:07:45 -07004727 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4728 memset(tx_ring->tx_buffer_info, 0, size);
4729
4730 /* Zero out the descriptor ring */
4731 memset(tx_ring->desc, 0, tx_ring->size);
4732
4733 tx_ring->next_to_use = 0;
4734 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004735}
4736
4737/**
Auke Kok9a799d72007-09-15 14:07:45 -07004738 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4739 * @adapter: board private structure
4740 **/
4741static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4742{
4743 int i;
4744
4745 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004746 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004747}
4748
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004749/**
4750 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4751 * @adapter: board private structure
4752 **/
4753static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4754{
4755 int i;
4756
4757 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004758 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004759}
4760
Alexander Duycke4911d52011-05-11 07:18:52 +00004761static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4762{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004763 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004764 struct ixgbe_fdir_filter *filter;
4765
4766 spin_lock(&adapter->fdir_perfect_lock);
4767
Sasha Levinb67bfe02013-02-27 17:06:00 -08004768 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004769 &adapter->fdir_filter_list, fdir_node) {
4770 hlist_del(&filter->fdir_node);
4771 kfree(filter);
4772 }
4773 adapter->fdir_filter_count = 0;
4774
4775 spin_unlock(&adapter->fdir_perfect_lock);
4776}
4777
Auke Kok9a799d72007-09-15 14:07:45 -07004778void ixgbe_down(struct ixgbe_adapter *adapter)
4779{
4780 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004781 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004782 struct net_device *upper;
4783 struct list_head *iter;
Auke Kok9a799d72007-09-15 14:07:45 -07004784 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004785 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004786
4787 /* signal that we are down to the interrupt handler */
Mark Rustadc3049c82014-01-14 18:53:12 -08004788 if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
4789 return; /* do nothing if already down */
Auke Kok9a799d72007-09-15 14:07:45 -07004790
4791 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004792 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4793 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004794
Yi Zou2d39d572011-01-06 14:29:56 +00004795 /* disable all enabled rx queues */
4796 for (i = 0; i < adapter->num_rx_queues; i++)
4797 /* this call also flushes the previous write */
4798 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4799
Don Skidmore032b4322011-03-18 09:32:53 +00004800 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004801
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004802 netif_tx_stop_all_queues(netdev);
4803
Alexander Duyck70864002011-04-27 09:13:56 +00004804 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004805 netif_carrier_off(netdev);
4806 netif_tx_disable(netdev);
4807
John Fastabend2a47fa42013-11-06 09:54:52 -08004808 /* disable any upper devices */
4809 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4810 if (netif_is_macvlan(upper)) {
4811 struct macvlan_dev *vlan = netdev_priv(upper);
4812
4813 if (vlan->fwd_priv) {
4814 netif_tx_stop_all_queues(upper);
4815 netif_carrier_off(upper);
4816 netif_tx_disable(upper);
4817 }
4818 }
4819 }
4820
John Fastabendc0dfb902010-04-27 02:13:39 +00004821 ixgbe_irq_disable(adapter);
4822
4823 ixgbe_napi_disable_all(adapter);
4824
Alexander Duyckd034acf2011-04-27 09:25:34 +00004825 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4826 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004827 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4828
4829 del_timer_sync(&adapter->service_timer);
4830
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004831 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004832 /* Clear EITR Select mapping */
4833 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4834
4835 /* Mark all the VFs as inactive */
4836 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004837 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004838
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004839 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004840 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004841
Auke Kok9a799d72007-09-15 14:07:45 -07004842 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004843 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004844 }
4845
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004846 /* disable transmits in the hardware now that interrupts are off */
4847 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004848 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004849 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004850 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004851
4852 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004853 switch (hw->mac.type) {
4854 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004855 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004856 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004857 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4858 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004859 break;
4860 default:
4861 break;
4862 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004863
Paul Larson6f4a0e42008-06-24 17:00:56 -07004864 if (!pci_channel_offline(adapter->pdev))
4865 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004866
Emil Tantilovec74a472012-09-20 03:33:56 +00004867 /* power down the optics for 82599 SFP+ fiber */
4868 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004869 hw->mac.ops.disable_tx_laser(hw);
4870
Auke Kok9a799d72007-09-15 14:07:45 -07004871 ixgbe_clean_all_tx_rings(adapter);
4872 ixgbe_clean_all_rx_rings(adapter);
4873
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004874#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004875 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004876 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004877#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004878}
4879
Auke Kok9a799d72007-09-15 14:07:45 -07004880/**
Auke Kok9a799d72007-09-15 14:07:45 -07004881 * ixgbe_tx_timeout - Respond to a Tx Hang
4882 * @netdev: network interface device structure
4883 **/
4884static void ixgbe_tx_timeout(struct net_device *netdev)
4885{
4886 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4887
4888 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004889 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004890}
4891
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004892/**
Auke Kok9a799d72007-09-15 14:07:45 -07004893 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4894 * @adapter: board private structure to initialize
4895 *
4896 * ixgbe_sw_init initializes the Adapter private data structure.
4897 * Fields are initialized based on PCI device information and
4898 * OS network device settings (MTU size).
4899 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004900static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004901{
4902 struct ixgbe_hw *hw = &adapter->hw;
4903 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004904 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004905 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004906#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004907 int j;
4908 struct tc_configuration *tc;
4909#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004910
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004911 /* PCI config space info */
4912
4913 hw->vendor_id = pdev->vendor;
4914 hw->device_id = pdev->device;
4915 hw->revision_id = pdev->revision;
4916 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4917 hw->subsystem_device_id = pdev->subsystem_device;
4918
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004919 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004920 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004921 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004922 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4923 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004924 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4925 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004926 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4927 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004928 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4929#ifdef CONFIG_IXGBE_DCA
4930 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4931#endif
4932#ifdef IXGBE_FCOE
4933 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4934 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4935#ifdef CONFIG_IXGBE_DCB
4936 /* Default traffic class to use for FCoE */
4937 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4938#endif /* CONFIG_IXGBE_DCB */
4939#endif /* IXGBE_FCOE */
4940
4941 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08004942 switch (hw->mac.type) {
4943 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004944 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4945 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4946
Don Skidmorebf069c92009-05-07 10:39:54 +00004947 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4948 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004949
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004950 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004951 adapter->ring_feature[RING_F_FDIR].limit = 0;
4952 adapter->atr_sample_rate = 0;
4953 adapter->fdir_pballoc = 0;
4954#ifdef IXGBE_FCOE
4955 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4956 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4957#ifdef CONFIG_IXGBE_DCB
4958 adapter->fcoe.up = 0;
4959#endif /* IXGBE_DCB */
4960#endif /* IXGBE_FCOE */
4961 break;
4962 case ixgbe_mac_82599EB:
4963 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4964 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004965 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004966 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004967 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4968 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4969 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004970 break;
4971 default:
4972 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004973 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004974
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004975#ifdef IXGBE_FCOE
4976 /* FCoE support exists, always init the FCoE lock */
4977 spin_lock_init(&adapter->fcoe.lock);
4978
4979#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004980 /* n-tuple support exists, always init our spinlock */
4981 spin_lock_init(&adapter->fdir_perfect_lock);
4982
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004983#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004984 switch (hw->mac.type) {
4985 case ixgbe_mac_X540:
4986 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4987 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4988 break;
4989 default:
4990 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4991 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4992 break;
4993 }
4994
Alexander Duyck2f90b862008-11-20 20:52:10 -08004995 /* Configure DCB traffic classes */
4996 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4997 tc = &adapter->dcb_cfg.tc_config[j];
4998 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4999 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5000 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5001 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5002 tc->dcb_pfc = pfc_disabled;
5003 }
John Fastabend4de2a022011-09-27 03:52:01 +00005004
5005 /* Initialize default user to priority mapping, UPx->TC0 */
5006 tc = &adapter->dcb_cfg.tc_config[0];
5007 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5008 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5009
Alexander Duyck2f90b862008-11-20 20:52:10 -08005010 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5011 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005012 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005013 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005014 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00005015 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5016 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005017
5018#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005019
5020 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005021 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005022 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00005023 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005024 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5025 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00005026 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07005027
Alexander Duyck99d74482012-05-09 08:09:25 +00005028#ifdef CONFIG_PCI_IOV
Jacob Keller170e8542013-11-09 04:52:32 -08005029 if (max_vfs > 0)
5030 e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00005031
Jacob Keller170e8542013-11-09 04:52:32 -08005032 /* assign number of SR-IOV VFs */
5033 if (hw->mac.type != ixgbe_mac_82598EB) {
5034 if (max_vfs > 63) {
5035 adapter->num_vfs = 0;
5036 e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
5037 } else {
5038 adapter->num_vfs = max_vfs;
5039 }
5040 }
5041#endif /* CONFIG_PCI_IOV */
5042
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005043 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005044 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005045 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005046
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005047 /* set default ring sizes */
5048 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5049 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5050
Alexander Duyckbd198052011-06-11 01:45:08 +00005051 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005052 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005053
Auke Kok9a799d72007-09-15 14:07:45 -07005054 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005055 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005056 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005057 return -EIO;
5058 }
5059
John Fastabend2a47fa42013-11-06 09:54:52 -08005060 /* PF holds first pool slot */
5061 set_bit(0, &adapter->fwd_bitmask);
Auke Kok9a799d72007-09-15 14:07:45 -07005062 set_bit(__IXGBE_DOWN, &adapter->state);
5063
5064 return 0;
5065}
5066
5067/**
5068 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005069 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005070 *
5071 * Return 0 on success, negative on failure
5072 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005073int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005074{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005075 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005076 int orig_node = dev_to_node(dev);
5077 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005078 int size;
5079
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005080 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005081
5082 if (tx_ring->q_vector)
5083 numa_node = tx_ring->q_vector->numa_node;
5084
5085 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005086 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005087 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005088 if (!tx_ring->tx_buffer_info)
5089 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005090
John Stultz827da442013-10-07 15:51:58 -07005091 u64_stats_init(&tx_ring->syncp);
5092
Auke Kok9a799d72007-09-15 14:07:45 -07005093 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005094 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005095 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005096
Alexander Duyckde88eee2012-02-08 07:49:59 +00005097 set_dev_node(dev, numa_node);
5098 tx_ring->desc = dma_alloc_coherent(dev,
5099 tx_ring->size,
5100 &tx_ring->dma,
5101 GFP_KERNEL);
5102 set_dev_node(dev, orig_node);
5103 if (!tx_ring->desc)
5104 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5105 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005106 if (!tx_ring->desc)
5107 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005108
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005109 tx_ring->next_to_use = 0;
5110 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005111 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005112
5113err:
5114 vfree(tx_ring->tx_buffer_info);
5115 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005116 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005117 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005118}
5119
5120/**
Alexander Duyck69888672008-09-11 20:05:39 -07005121 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5122 * @adapter: board private structure
5123 *
5124 * If this function returns with an error, then it's possible one or
5125 * more of the rings is populated (while the rest are not). It is the
5126 * callers duty to clean those orphaned rings.
5127 *
5128 * Return 0 on success, negative on failure
5129 **/
5130static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5131{
5132 int i, err = 0;
5133
5134 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005135 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005136 if (!err)
5137 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005138
Emil Tantilov396e7992010-07-01 20:05:12 +00005139 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005140 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07005141 }
5142
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005143 return 0;
5144err_setup_tx:
5145 /* rewind the index freeing the rings as we go */
5146 while (i--)
5147 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005148 return err;
5149}
5150
5151/**
Auke Kok9a799d72007-09-15 14:07:45 -07005152 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005153 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005154 *
5155 * Returns 0 on success, negative on failure
5156 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005157int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005158{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005159 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005160 int orig_node = dev_to_node(dev);
5161 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005162 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005163
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005164 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005165
5166 if (rx_ring->q_vector)
5167 numa_node = rx_ring->q_vector->numa_node;
5168
5169 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005170 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005171 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005172 if (!rx_ring->rx_buffer_info)
5173 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005174
John Stultz827da442013-10-07 15:51:58 -07005175 u64_stats_init(&rx_ring->syncp);
5176
Auke Kok9a799d72007-09-15 14:07:45 -07005177 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005178 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5179 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005180
Alexander Duyckde88eee2012-02-08 07:49:59 +00005181 set_dev_node(dev, numa_node);
5182 rx_ring->desc = dma_alloc_coherent(dev,
5183 rx_ring->size,
5184 &rx_ring->dma,
5185 GFP_KERNEL);
5186 set_dev_node(dev, orig_node);
5187 if (!rx_ring->desc)
5188 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5189 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005190 if (!rx_ring->desc)
5191 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005192
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005193 rx_ring->next_to_clean = 0;
5194 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005195
5196 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005197err:
5198 vfree(rx_ring->rx_buffer_info);
5199 rx_ring->rx_buffer_info = NULL;
5200 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005201 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005202}
5203
5204/**
Alexander Duyck69888672008-09-11 20:05:39 -07005205 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5206 * @adapter: board private structure
5207 *
5208 * If this function returns with an error, then it's possible one or
5209 * more of the rings is populated (while the rest are not). It is the
5210 * callers duty to clean those orphaned rings.
5211 *
5212 * Return 0 on success, negative on failure
5213 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005214static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5215{
5216 int i, err = 0;
5217
5218 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005219 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005220 if (!err)
5221 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005222
Emil Tantilov396e7992010-07-01 20:05:12 +00005223 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005224 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005225 }
5226
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005227#ifdef IXGBE_FCOE
5228 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5229 if (!err)
5230#endif
5231 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005232err_setup_rx:
5233 /* rewind the index freeing the rings as we go */
5234 while (i--)
5235 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005236 return err;
5237}
5238
5239/**
Auke Kok9a799d72007-09-15 14:07:45 -07005240 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005241 * @tx_ring: Tx descriptor ring for a specific queue
5242 *
5243 * Free all transmit software resources
5244 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005245void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005246{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005247 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005248
5249 vfree(tx_ring->tx_buffer_info);
5250 tx_ring->tx_buffer_info = NULL;
5251
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005252 /* if not set, then don't free */
5253 if (!tx_ring->desc)
5254 return;
5255
5256 dma_free_coherent(tx_ring->dev, tx_ring->size,
5257 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005258
5259 tx_ring->desc = NULL;
5260}
5261
5262/**
5263 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5264 * @adapter: board private structure
5265 *
5266 * Free all transmit software resources
5267 **/
5268static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5269{
5270 int i;
5271
5272 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005273 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005274 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005275}
5276
5277/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005278 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005279 * @rx_ring: ring to clean the resources from
5280 *
5281 * Free all receive software resources
5282 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005283void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005284{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005285 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005286
5287 vfree(rx_ring->rx_buffer_info);
5288 rx_ring->rx_buffer_info = NULL;
5289
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005290 /* if not set, then don't free */
5291 if (!rx_ring->desc)
5292 return;
5293
5294 dma_free_coherent(rx_ring->dev, rx_ring->size,
5295 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005296
5297 rx_ring->desc = NULL;
5298}
5299
5300/**
5301 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5302 * @adapter: board private structure
5303 *
5304 * Free all receive software resources
5305 **/
5306static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5307{
5308 int i;
5309
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005310#ifdef IXGBE_FCOE
5311 ixgbe_free_fcoe_ddp_resources(adapter);
5312
5313#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005314 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005315 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005316 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005317}
5318
5319/**
Auke Kok9a799d72007-09-15 14:07:45 -07005320 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5321 * @netdev: network interface device structure
5322 * @new_mtu: new value for maximum frame size
5323 *
5324 * Returns 0 on success, negative on failure
5325 **/
5326static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5327{
5328 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5329 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5330
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005331 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005332 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5333 return -EINVAL;
5334
5335 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005336 * For 82599EB we cannot allow legacy VFs to enable their receive
5337 * paths when MTU greater than 1500 is configured. So display a
5338 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005339 */
5340 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5341 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005342 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005343 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005344
Emil Tantilov396e7992010-07-01 20:05:12 +00005345 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005346
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005347 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005348 netdev->mtu = new_mtu;
5349
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005350 if (netif_running(netdev))
5351 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005352
5353 return 0;
5354}
5355
5356/**
5357 * ixgbe_open - Called when a network interface is made active
5358 * @netdev: network interface device structure
5359 *
5360 * Returns 0 on success, negative value on failure
5361 *
5362 * The open entry point is called when a network interface is made
5363 * active by the system (IFF_UP). At this point all resources needed
5364 * for transmit and receive operations are allocated, the interrupt
5365 * handler is registered with the OS, the watchdog timer is started,
5366 * and the stack is notified that the interface is ready.
5367 **/
5368static int ixgbe_open(struct net_device *netdev)
5369{
5370 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend2a47fa42013-11-06 09:54:52 -08005371 int err, queues;
Auke Kok9a799d72007-09-15 14:07:45 -07005372
Auke Kok4bebfaa2008-02-11 09:26:01 -08005373 /* disallow open during test */
5374 if (test_bit(__IXGBE_TESTING, &adapter->state))
5375 return -EBUSY;
5376
Jesse Brandeburg54386462009-04-17 20:44:27 +00005377 netif_carrier_off(netdev);
5378
Auke Kok9a799d72007-09-15 14:07:45 -07005379 /* allocate transmit descriptors */
5380 err = ixgbe_setup_all_tx_resources(adapter);
5381 if (err)
5382 goto err_setup_tx;
5383
Auke Kok9a799d72007-09-15 14:07:45 -07005384 /* allocate receive descriptors */
5385 err = ixgbe_setup_all_rx_resources(adapter);
5386 if (err)
5387 goto err_setup_rx;
5388
5389 ixgbe_configure(adapter);
5390
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005391 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005392 if (err)
5393 goto err_req_irq;
5394
Alexander Duyckac802f52012-07-12 05:52:53 +00005395 /* Notify the stack of the actual queue counts. */
John Fastabend2a47fa42013-11-06 09:54:52 -08005396 if (adapter->num_rx_pools > 1)
5397 queues = adapter->num_rx_queues_per_pool;
5398 else
5399 queues = adapter->num_tx_queues;
5400
5401 err = netif_set_real_num_tx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005402 if (err)
5403 goto err_set_queues;
5404
John Fastabend2a47fa42013-11-06 09:54:52 -08005405 if (adapter->num_rx_pools > 1 &&
5406 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5407 queues = IXGBE_MAX_L2A_QUEUES;
5408 else
5409 queues = adapter->num_rx_queues;
5410 err = netif_set_real_num_rx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005411 if (err)
5412 goto err_set_queues;
5413
Jacob Keller1a71ab22012-08-25 03:54:19 +00005414 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005415
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005416 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005417
5418 return 0;
5419
Alexander Duyckac802f52012-07-12 05:52:53 +00005420err_set_queues:
5421 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005422err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005423 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005424err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005425 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005426err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005427 ixgbe_reset(adapter);
5428
5429 return err;
5430}
5431
5432/**
5433 * ixgbe_close - Disables a network interface
5434 * @netdev: network interface device structure
5435 *
5436 * Returns 0, this is not allowed to fail
5437 *
5438 * The close entry point is called when an interface is de-activated
5439 * by the OS. The hardware is still under the drivers control, but
5440 * needs to be disabled. A global MAC reset is issued to stop the
5441 * hardware, and all transmit and receive resources are freed.
5442 **/
5443static int ixgbe_close(struct net_device *netdev)
5444{
5445 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005446
Jacob Keller1a71ab22012-08-25 03:54:19 +00005447 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005448
Auke Kok9a799d72007-09-15 14:07:45 -07005449 ixgbe_down(adapter);
5450 ixgbe_free_irq(adapter);
5451
Alexander Duycke4911d52011-05-11 07:18:52 +00005452 ixgbe_fdir_filter_exit(adapter);
5453
Auke Kok9a799d72007-09-15 14:07:45 -07005454 ixgbe_free_all_tx_resources(adapter);
5455 ixgbe_free_all_rx_resources(adapter);
5456
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005457 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005458
5459 return 0;
5460}
5461
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005462#ifdef CONFIG_PM
5463static int ixgbe_resume(struct pci_dev *pdev)
5464{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005465 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5466 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005467 u32 err;
5468
5469 pci_set_power_state(pdev, PCI_D0);
5470 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005471 /*
5472 * pci_restore_state clears dev->state_saved so call
5473 * pci_save_state to restore it.
5474 */
5475 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005476
5477 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005478 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005479 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005480 return err;
5481 }
5482 pci_set_master(pdev);
5483
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005484 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005485
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005486 ixgbe_reset(adapter);
5487
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005488 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5489
Alexander Duyckac802f52012-07-12 05:52:53 +00005490 rtnl_lock();
5491 err = ixgbe_init_interrupt_scheme(adapter);
5492 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005493 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005494
5495 rtnl_unlock();
5496
5497 if (err)
5498 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005499
5500 netif_device_attach(netdev);
5501
5502 return 0;
5503}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005504#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005505
5506static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005507{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005508 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5509 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005510 struct ixgbe_hw *hw = &adapter->hw;
5511 u32 ctrl, fctrl;
5512 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005513#ifdef CONFIG_PM
5514 int retval = 0;
5515#endif
5516
5517 netif_device_detach(netdev);
5518
akepner499ab5c2013-03-13 14:54:58 +00005519 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005520 if (netif_running(netdev)) {
5521 ixgbe_down(adapter);
5522 ixgbe_free_irq(adapter);
5523 ixgbe_free_all_tx_resources(adapter);
5524 ixgbe_free_all_rx_resources(adapter);
5525 }
akepner499ab5c2013-03-13 14:54:58 +00005526 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005527
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005528 ixgbe_clear_interrupt_scheme(adapter);
5529
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005530#ifdef CONFIG_PM
5531 retval = pci_save_state(pdev);
5532 if (retval)
5533 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005534
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005535#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005536 if (hw->mac.ops.stop_link_on_d3)
5537 hw->mac.ops.stop_link_on_d3(hw);
5538
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005539 if (wufc) {
5540 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005541
Emil Tantilovec74a472012-09-20 03:33:56 +00005542 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5543 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005544 hw->mac.ops.enable_tx_laser(hw);
5545
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005546 /* turn on all-multi mode if wake on multicast is enabled */
5547 if (wufc & IXGBE_WUFC_MC) {
5548 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5549 fctrl |= IXGBE_FCTRL_MPE;
5550 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5551 }
5552
5553 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5554 ctrl |= IXGBE_CTRL_GIO_DIS;
5555 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5556
5557 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5558 } else {
5559 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5560 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5561 }
5562
Alexander Duyckbd508172010-11-16 19:27:03 -08005563 switch (hw->mac.type) {
5564 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005565 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005566 break;
5567 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005568 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005569 pci_wake_from_d3(pdev, !!wufc);
5570 break;
5571 default:
5572 break;
5573 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005574
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005575 *enable_wake = !!wufc;
5576
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005577 ixgbe_release_hw_control(adapter);
5578
5579 pci_disable_device(pdev);
5580
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005581 return 0;
5582}
5583
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005584#ifdef CONFIG_PM
5585static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5586{
5587 int retval;
5588 bool wake;
5589
5590 retval = __ixgbe_shutdown(pdev, &wake);
5591 if (retval)
5592 return retval;
5593
5594 if (wake) {
5595 pci_prepare_to_sleep(pdev);
5596 } else {
5597 pci_wake_from_d3(pdev, false);
5598 pci_set_power_state(pdev, PCI_D3hot);
5599 }
5600
5601 return 0;
5602}
5603#endif /* CONFIG_PM */
5604
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005605static void ixgbe_shutdown(struct pci_dev *pdev)
5606{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005607 bool wake;
5608
5609 __ixgbe_shutdown(pdev, &wake);
5610
5611 if (system_state == SYSTEM_POWER_OFF) {
5612 pci_wake_from_d3(pdev, wake);
5613 pci_set_power_state(pdev, PCI_D3hot);
5614 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005615}
5616
5617/**
Auke Kok9a799d72007-09-15 14:07:45 -07005618 * ixgbe_update_stats - Update the board statistics counters.
5619 * @adapter: board private structure
5620 **/
5621void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5622{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005623 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005624 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005625 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005626 u64 total_mpc = 0;
5627 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005628 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5629 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005630 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005631
Don Skidmored08935c2010-06-11 13:20:29 +00005632 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5633 test_bit(__IXGBE_RESETTING, &adapter->state))
5634 return;
5635
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005636 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005637 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005638 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005639 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005640 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5641 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005642 }
5643 adapter->rsc_total_count = rsc_count;
5644 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005645 }
5646
Alexander Duyck5b7da512010-11-16 19:26:50 -08005647 for (i = 0; i < adapter->num_rx_queues; i++) {
5648 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5649 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5650 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5651 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005652 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005653 bytes += rx_ring->stats.bytes;
5654 packets += rx_ring->stats.packets;
5655 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005656 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005657 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5658 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005659 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005660 netdev->stats.rx_bytes = bytes;
5661 netdev->stats.rx_packets = packets;
5662
5663 bytes = 0;
5664 packets = 0;
5665 /* gather some stats to the adapter struct that are per queue */
5666 for (i = 0; i < adapter->num_tx_queues; i++) {
5667 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5668 restart_queue += tx_ring->tx_stats.restart_queue;
5669 tx_busy += tx_ring->tx_stats.tx_busy;
5670 bytes += tx_ring->stats.bytes;
5671 packets += tx_ring->stats.packets;
5672 }
5673 adapter->restart_queue = restart_queue;
5674 adapter->tx_busy = tx_busy;
5675 netdev->stats.tx_bytes = bytes;
5676 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005677
Joe Perches7ca647b2010-09-07 21:35:40 +00005678 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005679
5680 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005681 for (i = 0; i < 8; i++) {
5682 /* for packet buffers not used, the register should read 0 */
5683 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5684 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005685 hwstats->mpc[i] += mpc;
5686 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005687 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5688 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005689 switch (hw->mac.type) {
5690 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005691 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5692 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5693 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005694 hwstats->pxonrxc[i] +=
5695 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005696 break;
5697 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005698 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005699 hwstats->pxonrxc[i] +=
5700 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005701 break;
5702 default:
5703 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005704 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005705 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005706
5707 /*16 register reads */
5708 for (i = 0; i < 16; i++) {
5709 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5710 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5711 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5712 (hw->mac.type == ixgbe_mac_X540)) {
5713 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5714 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5715 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5716 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5717 }
5718 }
5719
Joe Perches7ca647b2010-09-07 21:35:40 +00005720 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005721 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005722 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005723
John Fastabendc84d3242010-11-16 19:27:12 -08005724 ixgbe_update_xoff_received(adapter);
5725
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005726 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005727 switch (hw->mac.type) {
5728 case ixgbe_mac_82598EB:
5729 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005730 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5731 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5732 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5733 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005734 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005735 /* OS2BMC stats are X540 only*/
5736 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5737 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5738 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5739 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5740 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005741 for (i = 0; i < 16; i++)
5742 adapter->hw_rx_no_dma_resources +=
5743 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005744 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005745 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005746 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005747 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005748 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005749 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005750 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005751 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5752 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005753#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005754 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5755 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5756 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5757 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5758 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5759 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005760 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005761 if (adapter->fcoe.ddp_pool) {
5762 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5763 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5764 unsigned int cpu;
5765 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005766 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005767 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5768 noddp += ddp_pool->noddp;
5769 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005770 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005771 hwstats->fcoe_noddp = noddp;
5772 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005773 }
Yi Zou6d455222009-05-13 13:12:16 +00005774#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005775 break;
5776 default:
5777 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005778 }
Auke Kok9a799d72007-09-15 14:07:45 -07005779 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005780 hwstats->bprc += bprc;
5781 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005782 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005783 hwstats->mprc -= bprc;
5784 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5785 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5786 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5787 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5788 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5789 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5790 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5791 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005792 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005793 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005794 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005795 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005796 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5797 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005798 /*
5799 * 82598 errata - tx of flow control packets is included in tx counters
5800 */
5801 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005802 hwstats->gptc -= xon_off_tot;
5803 hwstats->mptc -= xon_off_tot;
5804 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5805 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5806 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5807 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5808 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5809 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5810 hwstats->ptc64 -= xon_off_tot;
5811 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5812 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5813 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5814 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5815 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5816 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005817
5818 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005819 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005820
5821 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005822 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005823 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005824 netdev->stats.rx_length_errors = hwstats->rlec;
5825 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005826 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005827}
5828
5829/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005830 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005831 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005832 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005833static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005834{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005835 struct ixgbe_hw *hw = &adapter->hw;
5836 int i;
5837
Alexander Duyckd034acf2011-04-27 09:25:34 +00005838 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5839 return;
5840
5841 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5842
5843 /* if interface is down do nothing */
5844 if (test_bit(__IXGBE_DOWN, &adapter->state))
5845 return;
5846
5847 /* do nothing if we are not using signature filters */
5848 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5849 return;
5850
5851 adapter->fdir_overflow++;
5852
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005853 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5854 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005855 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005856 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005857 /* re-enable flow director interrupts */
5858 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005859 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005860 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005861 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005862 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005863}
5864
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005865/**
5866 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005867 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005868 *
5869 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005870 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005871 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005872 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005873 */
5874static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5875{
Auke Kok9a799d72007-09-15 14:07:45 -07005876 struct ixgbe_hw *hw = &adapter->hw;
5877 u64 eics = 0;
5878 int i;
5879
Mark Rustad09f40ae2014-01-14 18:53:11 -08005880 /* If we're down, removing or resetting, just bail */
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005881 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08005882 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005883 test_bit(__IXGBE_RESETTING, &adapter->state))
5884 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005885
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005886 /* Force detection of hung controller */
5887 if (netif_carrier_ok(adapter->netdev)) {
5888 for (i = 0; i < adapter->num_tx_queues; i++)
5889 set_check_for_tx_hang(adapter->tx_ring[i]);
5890 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005891
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005892 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005893 /*
5894 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005895 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005896 * would set *both* EIMS and EICS for any bit in EIAM
5897 */
5898 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5899 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005900 } else {
5901 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005902 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005903 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005904 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005905 eics |= ((u64)1 << i);
5906 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005907 }
5908
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005909 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005910 ixgbe_irq_rearm_queues(adapter, eics);
5911
Alexander Duyckfe49f042009-06-04 16:00:09 +00005912}
5913
5914/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005915 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005916 * @adapter: pointer to the device adapter structure
5917 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005918 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005919static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005920{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005921 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005922 u32 link_speed = adapter->link_speed;
5923 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005924 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005925
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005926 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5927 return;
5928
5929 if (hw->mac.ops.check_link) {
5930 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005931 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005932 /* always assume link is up, if no check link function */
5933 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5934 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005935 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005936
5937 if (adapter->ixgbe_ieee_pfc)
5938 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5939
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005940 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005941 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005942 ixgbe_set_rx_drop_en(adapter);
5943 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005944
5945 if (link_up ||
5946 time_after(jiffies, (adapter->link_check_timeout +
5947 IXGBE_TRY_LINK_TIMEOUT))) {
5948 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5949 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5950 IXGBE_WRITE_FLUSH(hw);
5951 }
5952
5953 adapter->link_up = link_up;
5954 adapter->link_speed = link_speed;
5955}
5956
Alexander Duyck107d3012012-10-02 00:17:03 +00005957static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5958{
5959#ifdef CONFIG_IXGBE_DCB
5960 struct net_device *netdev = adapter->netdev;
5961 struct dcb_app app = {
5962 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5963 .protocol = 0,
5964 };
5965 u8 up = 0;
5966
5967 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5968 up = dcb_ieee_getapp_mask(netdev, &app);
5969
5970 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5971#endif
5972}
5973
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005974/**
5975 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5976 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005977 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005978 **/
5979static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5980{
5981 struct net_device *netdev = adapter->netdev;
5982 struct ixgbe_hw *hw = &adapter->hw;
5983 u32 link_speed = adapter->link_speed;
5984 bool flow_rx, flow_tx;
5985
5986 /* only continue if link was previously down */
5987 if (netif_carrier_ok(netdev))
5988 return;
5989
5990 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5991
5992 switch (hw->mac.type) {
5993 case ixgbe_mac_82598EB: {
5994 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5995 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5996 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5997 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5998 }
5999 break;
6000 case ixgbe_mac_X540:
6001 case ixgbe_mac_82599EB: {
6002 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6003 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6004 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6005 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6006 }
6007 break;
6008 default:
6009 flow_tx = false;
6010 flow_rx = false;
6011 break;
6012 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006013
Jacob Keller6cb562d2012-12-05 07:24:41 +00006014 adapter->last_rx_ptp_check = jiffies;
6015
Jacob Keller8fecf672013-06-21 08:14:32 +00006016 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006017 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006018
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006019 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6020 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6021 "10 Gbps" :
6022 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6023 "1 Gbps" :
6024 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6025 "100 Mbps" :
6026 "unknown speed"))),
6027 ((flow_rx && flow_tx) ? "RX/TX" :
6028 (flow_rx ? "RX" :
6029 (flow_tx ? "TX" : "None"))));
6030
6031 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006032 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006033
Alexander Duyck107d3012012-10-02 00:17:03 +00006034 /* update the default user priority for VFs */
6035 ixgbe_update_default_up(adapter);
6036
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006037 /* ping all the active vfs to let them know link has changed */
6038 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006039}
6040
6041/**
6042 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6043 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006044 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006045 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006046static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006047{
6048 struct net_device *netdev = adapter->netdev;
6049 struct ixgbe_hw *hw = &adapter->hw;
6050
6051 adapter->link_up = false;
6052 adapter->link_speed = 0;
6053
6054 /* only continue if link was up previously */
6055 if (!netif_carrier_ok(netdev))
6056 return;
6057
6058 /* poll for SFP+ cable when link is down */
6059 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6060 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6061
Jacob Keller8fecf672013-06-21 08:14:32 +00006062 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006063 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006064
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006065 e_info(drv, "NIC Link is Down\n");
6066 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006067
6068 /* ping all the active vfs to let them know link has changed */
6069 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006070}
6071
6072/**
6073 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006074 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006075 **/
6076static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6077{
6078 int i;
6079 int some_tx_pending = 0;
6080
6081 if (!netif_carrier_ok(adapter->netdev)) {
6082 for (i = 0; i < adapter->num_tx_queues; i++) {
6083 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6084 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6085 some_tx_pending = 1;
6086 break;
6087 }
6088 }
6089
6090 if (some_tx_pending) {
6091 /* We've lost link, so the controller stops DMA,
6092 * but we've got queued Tx work that's never going
6093 * to get done, so reset controller to flush Tx.
6094 * (Do the reset outside of interrupt context).
6095 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00006096 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006097 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006098 }
6099 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006100}
6101
Greg Rosea985b6c32010-11-18 03:02:52 +00006102static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6103{
6104 u32 ssvpc;
6105
Greg Rose0584d992012-08-08 00:00:58 +00006106 /* Do not perform spoof check for 82598 or if not in IOV mode */
6107 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6108 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00006109 return;
6110
6111 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6112
6113 /*
6114 * ssvpc register is cleared on read, if zero then no
6115 * spoofed packets in the last interval.
6116 */
6117 if (!ssvpc)
6118 return;
6119
Emil Tantilovd6ea0752012-08-08 06:28:37 +00006120 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00006121}
6122
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006123/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006124 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006125 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006126 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006127static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006128{
Mark Rustad09f40ae2014-01-14 18:53:11 -08006129 /* if interface is down, removing or resetting, do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006130 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006131 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Emil Tantilov7edebf92011-08-27 07:18:37 +00006132 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006133 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006134
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006135 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006136
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006137 if (adapter->link_up)
6138 ixgbe_watchdog_link_is_up(adapter);
6139 else
6140 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006141
Greg Rosea985b6c32010-11-18 03:02:52 +00006142 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006143 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006144
6145 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006146}
6147
Alexander Duyck70864002011-04-27 09:13:56 +00006148/**
6149 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006150 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006151 **/
6152static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6153{
6154 struct ixgbe_hw *hw = &adapter->hw;
6155 s32 err;
6156
6157 /* not searching for SFP so there is nothing to do here */
6158 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6159 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6160 return;
6161
6162 /* someone else is in init, wait until next service event */
6163 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6164 return;
6165
6166 err = hw->phy.ops.identify_sfp(hw);
6167 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6168 goto sfp_out;
6169
6170 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6171 /* If no cable is present, then we need to reset
6172 * the next time we find a good cable. */
6173 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6174 }
6175
6176 /* exit on error */
6177 if (err)
6178 goto sfp_out;
6179
6180 /* exit if reset not needed */
6181 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6182 goto sfp_out;
6183
6184 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6185
6186 /*
6187 * A module may be identified correctly, but the EEPROM may not have
6188 * support for that module. setup_sfp() will fail in that case, so
6189 * we should not allow that module to load.
6190 */
6191 if (hw->mac.type == ixgbe_mac_82598EB)
6192 err = hw->phy.ops.reset(hw);
6193 else
6194 err = hw->mac.ops.setup_sfp(hw);
6195
6196 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6197 goto sfp_out;
6198
6199 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6200 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6201
6202sfp_out:
6203 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6204
6205 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6206 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6207 e_dev_err("failed to initialize because an unsupported "
6208 "SFP+ module type was detected.\n");
6209 e_dev_err("Reload the driver after installing a "
6210 "supported module.\n");
6211 unregister_netdev(adapter->netdev);
6212 }
6213}
6214
6215/**
6216 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006217 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006218 **/
6219static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6220{
6221 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00006222 u32 speed;
6223 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00006224
6225 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6226 return;
6227
6228 /* someone else is in init, wait until next service event */
6229 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6230 return;
6231
6232 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6233
Josh Hay3d292262012-12-15 03:28:19 +00006234 speed = hw->phy.autoneg_advertised;
Emil Tantiloved33ff62013-08-30 07:55:24 +00006235 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
Josh Hay3d292262012-12-15 03:28:19 +00006236 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Emil Tantiloved33ff62013-08-30 07:55:24 +00006237
6238 /* setup the highest link when no autoneg */
6239 if (!autoneg) {
6240 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6241 speed = IXGBE_LINK_SPEED_10GB_FULL;
6242 }
6243 }
6244
Alexander Duyck70864002011-04-27 09:13:56 +00006245 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006246 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006247
6248 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6249 adapter->link_check_timeout = jiffies;
6250 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6251}
6252
Greg Rose83c61fa2011-09-07 05:59:35 +00006253#ifdef CONFIG_PCI_IOV
6254static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6255{
6256 int vf;
6257 struct ixgbe_hw *hw = &adapter->hw;
6258 struct net_device *netdev = adapter->netdev;
6259 u32 gpc;
6260 u32 ciaa, ciad;
6261
6262 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6263 if (gpc) /* If incrementing then no need for the check below */
6264 return;
6265 /*
6266 * Check to see if a bad DMA write target from an errant or
6267 * malicious VF has caused a PCIe error. If so then we can
6268 * issue a VFLR to the offending VF(s) and then resume without
6269 * requesting a full slot reset.
6270 */
6271
6272 for (vf = 0; vf < adapter->num_vfs; vf++) {
6273 ciaa = (vf << 16) | 0x80000000;
6274 /* 32 bit read so align, we really want status at offset 6 */
6275 ciaa |= PCI_COMMAND;
6276 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6277 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6278 ciaa &= 0x7FFFFFFF;
6279 /* disable debug mode asap after reading data */
6280 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6281 /* Get the upper 16 bits which will be the PCI status reg */
6282 ciad >>= 16;
6283 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6284 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6285 /* Issue VFLR */
6286 ciaa = (vf << 16) | 0x80000000;
6287 ciaa |= 0xA8;
6288 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6289 ciad = 0x00008000; /* VFLR */
6290 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6291 ciaa &= 0x7FFFFFFF;
6292 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6293 }
6294 }
6295}
6296
6297#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006298/**
6299 * ixgbe_service_timer - Timer Call-back
6300 * @data: pointer to adapter cast into an unsigned long
6301 **/
6302static void ixgbe_service_timer(unsigned long data)
6303{
6304 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6305 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006306 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006307
6308 /* poll faster when waiting for link */
6309 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6310 next_event_offset = HZ / 10;
6311 else
6312 next_event_offset = HZ * 2;
6313
Greg Rose83c61fa2011-09-07 05:59:35 +00006314#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006315 /*
6316 * don't bother with SR-IOV VF DMA hang check if there are
6317 * no VFs or the link is down
6318 */
6319 if (!adapter->num_vfs ||
6320 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6321 goto normal_timer_service;
6322
6323 /* If we have VFs allocated then we must check for DMA hangs */
6324 ixgbe_check_for_bad_vf(adapter);
6325 next_event_offset = HZ / 50;
6326 adapter->timer_event_accumulator++;
6327
6328 if (adapter->timer_event_accumulator >= 100)
6329 adapter->timer_event_accumulator = 0;
6330 else
6331 ready = false;
6332
6333normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006334#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006335 /* Reset the timer */
6336 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6337
Greg Rose83c61fa2011-09-07 05:59:35 +00006338 if (ready)
6339 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006340}
6341
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006342static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6343{
6344 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6345 return;
6346
6347 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6348
Mark Rustad09f40ae2014-01-14 18:53:11 -08006349 /* If we're already down, removing or resetting, just bail */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006350 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006351 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006352 test_bit(__IXGBE_RESETTING, &adapter->state))
6353 return;
6354
6355 ixgbe_dump(adapter);
6356 netdev_err(adapter->netdev, "Reset adapter\n");
6357 adapter->tx_timeout_count++;
6358
6359 ixgbe_reinit_locked(adapter);
6360}
6361
Alexander Duyck70864002011-04-27 09:13:56 +00006362/**
6363 * ixgbe_service_task - manages and runs subtasks
6364 * @work: pointer to work_struct containing our data
6365 **/
6366static void ixgbe_service_task(struct work_struct *work)
6367{
6368 struct ixgbe_adapter *adapter = container_of(work,
6369 struct ixgbe_adapter,
6370 service_task);
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006371 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006372 ixgbe_sfp_detection_subtask(adapter);
6373 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006374 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006375 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006376 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006377 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006378
Jacob Keller8fecf672013-06-21 08:14:32 +00006379 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006380 ixgbe_ptp_overflow_check(adapter);
6381 ixgbe_ptp_rx_hang(adapter);
6382 }
Alexander Duyck70864002011-04-27 09:13:56 +00006383
6384 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006385}
6386
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006387static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6388 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006389 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006390{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006391 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006392 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006393 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006394
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006395 if (skb->ip_summed != CHECKSUM_PARTIAL)
6396 return 0;
6397
Alexander Duyck897ab152011-05-27 05:31:47 +00006398 if (!skb_is_gso(skb))
6399 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006400
Alexander Duyck897ab152011-05-27 05:31:47 +00006401 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006402 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006403 if (err)
6404 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006405 }
6406
Alexander Duyck897ab152011-05-27 05:31:47 +00006407 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6408 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6409
Alexander Duyck244e27a2012-02-08 07:51:11 +00006410 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006411 struct iphdr *iph = ip_hdr(skb);
6412 iph->tot_len = 0;
6413 iph->check = 0;
6414 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6415 iph->daddr, 0,
6416 IPPROTO_TCP,
6417 0);
6418 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006419 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6420 IXGBE_TX_FLAGS_CSUM |
6421 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006422 } else if (skb_is_gso_v6(skb)) {
6423 ipv6_hdr(skb)->payload_len = 0;
6424 tcp_hdr(skb)->check =
6425 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6426 &ipv6_hdr(skb)->daddr,
6427 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006428 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6429 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006430 }
6431
Alexander Duyck091a6242012-02-08 07:51:01 +00006432 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006433 l4len = tcp_hdrlen(skb);
6434 *hdr_len = skb_transport_offset(skb) + l4len;
6435
Alexander Duyck091a6242012-02-08 07:51:01 +00006436 /* update gso size and bytecount with header size */
6437 first->gso_segs = skb_shinfo(skb)->gso_segs;
6438 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6439
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006440 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006441 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6442 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006443
6444 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6445 vlan_macip_lens = skb_network_header_len(skb);
6446 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006447 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006448
6449 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006450 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006451
6452 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006453}
6454
Alexander Duyck244e27a2012-02-08 07:51:11 +00006455static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6456 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006457{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006458 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006459 u32 vlan_macip_lens = 0;
6460 u32 mss_l4len_idx = 0;
6461 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006462
Alexander Duyck897ab152011-05-27 05:31:47 +00006463 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006464 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6465 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6466 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006467 } else {
6468 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006469 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006470 case __constant_htons(ETH_P_IP):
6471 vlan_macip_lens |= skb_network_header_len(skb);
6472 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6473 l4_hdr = ip_hdr(skb)->protocol;
6474 break;
6475 case __constant_htons(ETH_P_IPV6):
6476 vlan_macip_lens |= skb_network_header_len(skb);
6477 l4_hdr = ipv6_hdr(skb)->nexthdr;
6478 break;
6479 default:
6480 if (unlikely(net_ratelimit())) {
6481 dev_warn(tx_ring->dev,
6482 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006483 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006484 }
6485 break;
6486 }
Auke Kok9a799d72007-09-15 14:07:45 -07006487
Alexander Duyck897ab152011-05-27 05:31:47 +00006488 switch (l4_hdr) {
6489 case IPPROTO_TCP:
6490 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6491 mss_l4len_idx = tcp_hdrlen(skb) <<
6492 IXGBE_ADVTXD_L4LEN_SHIFT;
6493 break;
6494 case IPPROTO_SCTP:
6495 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6496 mss_l4len_idx = sizeof(struct sctphdr) <<
6497 IXGBE_ADVTXD_L4LEN_SHIFT;
6498 break;
6499 case IPPROTO_UDP:
6500 mss_l4len_idx = sizeof(struct udphdr) <<
6501 IXGBE_ADVTXD_L4LEN_SHIFT;
6502 break;
6503 default:
6504 if (unlikely(net_ratelimit())) {
6505 dev_warn(tx_ring->dev,
6506 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006507 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006508 }
6509 break;
6510 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006511
6512 /* update TX checksum flag */
6513 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006514 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006515
Alexander Duyck244e27a2012-02-08 07:51:11 +00006516 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006517 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006518 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006519
6520 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6521 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006522}
6523
Alexander Duyck472148c2012-11-07 02:34:28 +00006524#define IXGBE_SET_FLAG(_input, _flag, _result) \
6525 ((_flag <= _result) ? \
6526 ((u32)(_input & _flag) * (_result / _flag)) : \
6527 ((u32)(_input & _flag) / (_flag / _result)))
6528
6529static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006530{
6531 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006532 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6533 IXGBE_ADVTXD_DCMD_DEXT |
6534 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006535
6536 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006537 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6538 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006539
Alexander Duyckd3d00232011-07-15 02:31:25 +00006540 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006541 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6542 IXGBE_ADVTXD_DCMD_TSE);
6543
6544 /* set timestamp bit if present */
6545 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6546 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006547
Alexander Duyck62748b72012-07-20 08:09:01 +00006548 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006549 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006550
Alexander Duyckd3d00232011-07-15 02:31:25 +00006551 return cmd_type;
6552}
6553
Alexander Duyck729739b2012-02-08 07:51:06 +00006554static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6555 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006556{
Alexander Duyck472148c2012-11-07 02:34:28 +00006557 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006558
6559 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006560 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6561 IXGBE_TX_FLAGS_CSUM,
6562 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006563
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006564 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006565 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6566 IXGBE_TX_FLAGS_IPV4,
6567 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006568
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006569 /*
6570 * Check Context must be set if Tx switch is enabled, which it
6571 * always is for case where virtual functions are running
6572 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006573 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6574 IXGBE_TX_FLAGS_CC,
6575 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006576
Alexander Duyck472148c2012-11-07 02:34:28 +00006577 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006578}
6579
6580#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6581 IXGBE_TXD_CMD_RS)
6582
6583static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006584 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006585 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006586{
Alexander Duyck729739b2012-02-08 07:51:06 +00006587 struct sk_buff *skb = first->skb;
6588 struct ixgbe_tx_buffer *tx_buffer;
6589 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006590 struct skb_frag_struct *frag;
6591 dma_addr_t dma;
6592 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006593 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006594 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006595 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006596
Alexander Duyck729739b2012-02-08 07:51:06 +00006597 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6598
Alexander Duyckec718252012-10-30 06:01:55 +00006599 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6600
6601 size = skb_headlen(skb);
6602 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006603
Alexander Duyckd3d00232011-07-15 02:31:25 +00006604#ifdef IXGBE_FCOE
6605 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006606 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006607 size -= sizeof(struct fcoe_crc_eof) - data_len;
6608 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006609 } else {
6610 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006611 }
Auke Kok9a799d72007-09-15 14:07:45 -07006612 }
6613
Alexander Duyckd3d00232011-07-15 02:31:25 +00006614#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006615 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006616
Alexander Duyckec718252012-10-30 06:01:55 +00006617 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006618
Alexander Duyckec718252012-10-30 06:01:55 +00006619 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6620 if (dma_mapping_error(tx_ring->dev, dma))
6621 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006622
Alexander Duyckec718252012-10-30 06:01:55 +00006623 /* record length, and DMA address */
6624 dma_unmap_len_set(tx_buffer, len, size);
6625 dma_unmap_addr_set(tx_buffer, dma, dma);
6626
6627 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6628
Alexander Duyck729739b2012-02-08 07:51:06 +00006629 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006630 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006631 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006632
Alexander Duyckd3d00232011-07-15 02:31:25 +00006633 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006634 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006635 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006636 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006637 i = 0;
6638 }
Alexander Duyckec718252012-10-30 06:01:55 +00006639 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006640
6641 dma += IXGBE_MAX_DATA_PER_TXD;
6642 size -= IXGBE_MAX_DATA_PER_TXD;
6643
6644 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006645 }
6646
Alexander Duyck729739b2012-02-08 07:51:06 +00006647 if (likely(!data_len))
6648 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006649
Alexander Duyck472148c2012-11-07 02:34:28 +00006650 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006651
Alexander Duyck729739b2012-02-08 07:51:06 +00006652 i++;
6653 tx_desc++;
6654 if (i == tx_ring->count) {
6655 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6656 i = 0;
6657 }
Alexander Duyckec718252012-10-30 06:01:55 +00006658 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006659
Alexander Duyckd3d00232011-07-15 02:31:25 +00006660#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006661 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006662#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006663 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006664#endif
6665 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006666
Alexander Duyck729739b2012-02-08 07:51:06 +00006667 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6668 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006669
Alexander Duyck729739b2012-02-08 07:51:06 +00006670 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006671 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006672
Alexander Duyck729739b2012-02-08 07:51:06 +00006673 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006674 cmd_type |= size | IXGBE_TXD_CMD;
6675 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006676
Alexander Duyck091a6242012-02-08 07:51:01 +00006677 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006678
Alexander Duyckd3d00232011-07-15 02:31:25 +00006679 /* set the timestamp */
6680 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006681
6682 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006683 * Force memory writes to complete before letting h/w know there
6684 * are new descriptors to fetch. (Only applicable for weak-ordered
6685 * memory model archs, such as IA-64).
6686 *
6687 * We also need this memory barrier to make certain all of the
6688 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006689 */
6690 wmb();
6691
Alexander Duyckd3d00232011-07-15 02:31:25 +00006692 /* set next_to_watch value indicating a packet is present */
6693 first->next_to_watch = tx_desc;
6694
Alexander Duyck729739b2012-02-08 07:51:06 +00006695 i++;
6696 if (i == tx_ring->count)
6697 i = 0;
6698
6699 tx_ring->next_to_use = i;
6700
Alexander Duyckd3d00232011-07-15 02:31:25 +00006701 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006702 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006703
6704 return;
6705dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006706 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006707
6708 /* clear dma mappings for failed tx_buffer_info map */
6709 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006710 tx_buffer = &tx_ring->tx_buffer_info[i];
6711 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6712 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006713 break;
6714 if (i == 0)
6715 i = tx_ring->count;
6716 i--;
6717 }
6718
Alexander Duyckd3d00232011-07-15 02:31:25 +00006719 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006720}
6721
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006722static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006723 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006724{
Alexander Duyck69830522011-01-06 14:29:58 +00006725 struct ixgbe_q_vector *q_vector = ring->q_vector;
6726 union ixgbe_atr_hash_dword input = { .dword = 0 };
6727 union ixgbe_atr_hash_dword common = { .dword = 0 };
6728 union {
6729 unsigned char *network;
6730 struct iphdr *ipv4;
6731 struct ipv6hdr *ipv6;
6732 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006733 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006734 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006735
Alexander Duyck69830522011-01-06 14:29:58 +00006736 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6737 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006738 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006739
Alexander Duyck69830522011-01-06 14:29:58 +00006740 /* do nothing if sampling is disabled */
6741 if (!ring->atr_sample_rate)
6742 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006743
Alexander Duyck69830522011-01-06 14:29:58 +00006744 ring->atr_count++;
6745
6746 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006747 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006748
6749 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006750 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006751 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006752 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006753 hdr.ipv4->protocol != IPPROTO_TCP))
6754 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006755
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006756 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006757
Alexander Duyck66f32a82011-06-29 05:43:22 +00006758 /* skip this packet since it is invalid or the socket is closing */
6759 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006760 return;
6761
6762 /* sample on all syn packets or once every atr sample count */
6763 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6764 return;
6765
6766 /* reset sample count */
6767 ring->atr_count = 0;
6768
Alexander Duyck244e27a2012-02-08 07:51:11 +00006769 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006770
6771 /*
6772 * src and dst are inverted, think how the receiver sees them
6773 *
6774 * The input is broken into two sections, a non-compressed section
6775 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6776 * is XORed together and stored in the compressed dword.
6777 */
6778 input.formatted.vlan_id = vlan_id;
6779
6780 /*
6781 * since src port and flex bytes occupy the same word XOR them together
6782 * and write the value to source port portion of compressed dword
6783 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006784 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006785 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6786 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006787 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006788 common.port.dst ^= th->source;
6789
Alexander Duyck244e27a2012-02-08 07:51:11 +00006790 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006791 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6792 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6793 } else {
6794 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6795 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6796 hdr.ipv6->saddr.s6_addr32[1] ^
6797 hdr.ipv6->saddr.s6_addr32[2] ^
6798 hdr.ipv6->saddr.s6_addr32[3] ^
6799 hdr.ipv6->daddr.s6_addr32[0] ^
6800 hdr.ipv6->daddr.s6_addr32[1] ^
6801 hdr.ipv6->daddr.s6_addr32[2] ^
6802 hdr.ipv6->daddr.s6_addr32[3];
6803 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006804
6805 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006806 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6807 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006808}
6809
Alexander Duyck63544e92011-05-27 05:31:42 +00006810static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006811{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006812 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006813 /* Herbert's original patch had:
6814 * smp_mb__after_netif_stop_queue();
6815 * but since that doesn't exist yet, just open code it. */
6816 smp_mb();
6817
6818 /* We need to check again in a case another CPU has just
6819 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006820 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006821 return -EBUSY;
6822
6823 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006824 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006825 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006826 return 0;
6827}
6828
Alexander Duyck82d4e462011-06-11 01:44:58 +00006829static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006830{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006831 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006832 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006833 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006834}
6835
Jason Wangf663dd92014-01-10 16:18:26 +08006836static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
6837 void *accel_priv)
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006838{
Jason Wangf663dd92014-01-10 16:18:26 +08006839 struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
6840#ifdef IXGBE_FCOE
Alexander Duyck97488bd2013-01-12 06:33:37 +00006841 struct ixgbe_adapter *adapter;
6842 struct ixgbe_ring_feature *f;
6843 int txq;
Jason Wangf663dd92014-01-10 16:18:26 +08006844#endif
6845
6846 if (fwd_adapter)
6847 return skb->queue_mapping + fwd_adapter->tx_base_queue;
6848
6849#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006850
Alexander Duyck97488bd2013-01-12 06:33:37 +00006851 /*
6852 * only execute the code below if protocol is FCoE
6853 * or FIP and we have FCoE enabled on the adapter
6854 */
6855 switch (vlan_get_protocol(skb)) {
6856 case __constant_htons(ETH_P_FCOE):
6857 case __constant_htons(ETH_P_FIP):
6858 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006859
Alexander Duyck97488bd2013-01-12 06:33:37 +00006860 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6861 break;
6862 default:
6863 return __netdev_pick_tx(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006864 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006865
Alexander Duyck97488bd2013-01-12 06:33:37 +00006866 f = &adapter->ring_feature[RING_F_FCOE];
6867
6868 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6869 smp_processor_id();
6870
6871 while (txq >= f->indices)
6872 txq -= f->indices;
6873
6874 return txq + f->offset;
Jason Wangf663dd92014-01-10 16:18:26 +08006875#else
6876 return __netdev_pick_tx(dev, skb);
6877#endif
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006878}
6879
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006880netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006881 struct ixgbe_adapter *adapter,
6882 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006883{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006884 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006885 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006886 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006887 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006888 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006889 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006890 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006891
Alexander Duycka535c302011-05-27 05:31:52 +00006892 /*
6893 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006894 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006895 * + 2 desc gap to keep tail from touching head,
6896 * + 1 desc for context descriptor,
6897 * otherwise try next time
6898 */
Alexander Duycka535c302011-05-27 05:31:52 +00006899 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6900 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00006901
Alexander Duycka535c302011-05-27 05:31:52 +00006902 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6903 tx_ring->tx_stats.tx_busy++;
6904 return NETDEV_TX_BUSY;
6905 }
6906
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006907 /* record the location of the first descriptor for this packet */
6908 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6909 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006910 first->bytecount = skb->len;
6911 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006912
Alexander Duyck66f32a82011-06-29 05:43:22 +00006913 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006914 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006915 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6916 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6917 /* else if it is a SW VLAN check the next protocol and store the tag */
6918 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6919 struct vlan_hdr *vhdr, _vhdr;
6920 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6921 if (!vhdr)
6922 goto out_drop;
6923
6924 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006925 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6926 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006927 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006928 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006929
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006930 skb_tx_timestamp(skb);
6931
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006932 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6933 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6934 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00006935
6936 /* schedule check for Tx timestamp */
6937 adapter->ptp_tx_skb = skb_get(skb);
6938 adapter->ptp_tx_start = jiffies;
6939 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006940 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006941
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006942#ifdef CONFIG_PCI_IOV
6943 /*
6944 * Use the l2switch_enable flag - would be false if the DMA
6945 * Tx switch had been disabled.
6946 */
6947 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00006948 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006949
6950#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006951 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006952 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006953 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6954 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006955 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006956 tx_flags |= (skb->priority & 0x7) <<
6957 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006958 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6959 struct vlan_ethhdr *vhdr;
6960 if (skb_header_cloned(skb) &&
6961 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6962 goto out_drop;
6963 vhdr = (struct vlan_ethhdr *)skb->data;
6964 vhdr->h_vlan_TCI = htons(tx_flags >>
6965 IXGBE_TX_FLAGS_VLAN_SHIFT);
6966 } else {
6967 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6968 }
6969 }
Alexander Duycka535c302011-05-27 05:31:52 +00006970
Alexander Duyck244e27a2012-02-08 07:51:11 +00006971 /* record initial flags and protocol */
6972 first->tx_flags = tx_flags;
6973 first->protocol = protocol;
6974
Yi Zoueacd73f2009-05-13 13:11:06 +00006975#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006976 /* setup tx offload for FCoE */
6977 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006978 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006979 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006980 if (tso < 0)
6981 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006982
Alexander Duyck66f32a82011-06-29 05:43:22 +00006983 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006984 }
Auke Kok9a799d72007-09-15 14:07:45 -07006985
Auke Kok9a799d72007-09-15 14:07:45 -07006986#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006987 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006988 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006989 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006990 else if (!tso)
6991 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006992
6993 /* add the ATR filter if ATR is on */
6994 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006995 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006996
6997#ifdef IXGBE_FCOE
6998xmit_fcoe:
6999#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007000 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00007001
7002 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007003
7004 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007005
7006out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007007 dev_kfree_skb_any(first->skb);
7008 first->skb = NULL;
7009
Alexander Duyck897ab152011-05-27 05:31:47 +00007010 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007011}
7012
John Fastabend2a47fa42013-11-06 09:54:52 -08007013static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
7014 struct net_device *netdev,
7015 struct ixgbe_ring *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007016{
7017 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007018 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07007019
Alexander Duycka50c29d2012-02-08 07:50:40 +00007020 /*
7021 * The minimum packet size for olinfo paylen is 17 so pad the skb
7022 * in order to meet this minimum size requirement.
7023 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00007024 if (unlikely(skb->len < 17)) {
7025 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00007026 return NETDEV_TX_OK;
7027 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00007028 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00007029 }
7030
John Fastabend2a47fa42013-11-06 09:54:52 -08007031 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7032
Auke Kok9a799d72007-09-15 14:07:45 -07007033 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7034}
7035
John Fastabend2a47fa42013-11-06 09:54:52 -08007036static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7037 struct net_device *netdev)
7038{
7039 return __ixgbe_xmit_frame(skb, netdev, NULL);
7040}
7041
Auke Kok9a799d72007-09-15 14:07:45 -07007042/**
7043 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7044 * @netdev: network interface device structure
7045 * @p: pointer to an address structure
7046 *
7047 * Returns 0 on success, negative on failure
7048 **/
7049static int ixgbe_set_mac(struct net_device *netdev, void *p)
7050{
7051 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7052 struct ixgbe_hw *hw = &adapter->hw;
7053 struct sockaddr *addr = p;
7054
7055 if (!is_valid_ether_addr(addr->sa_data))
7056 return -EADDRNOTAVAIL;
7057
7058 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007059 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007060
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00007061 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07007062
7063 return 0;
7064}
7065
Ben Hutchings6b73e102009-04-29 08:08:58 +00007066static int
7067ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7068{
7069 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7070 struct ixgbe_hw *hw = &adapter->hw;
7071 u16 value;
7072 int rc;
7073
7074 if (prtad != hw->phy.mdio.prtad)
7075 return -EINVAL;
7076 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7077 if (!rc)
7078 rc = value;
7079 return rc;
7080}
7081
7082static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7083 u16 addr, u16 value)
7084{
7085 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7086 struct ixgbe_hw *hw = &adapter->hw;
7087
7088 if (prtad != hw->phy.mdio.prtad)
7089 return -EINVAL;
7090 return hw->phy.ops.write_reg(hw, addr, devad, value);
7091}
7092
7093static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7094{
7095 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7096
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007097 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007098 case SIOCSHWTSTAMP:
7099 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007100 default:
7101 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7102 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00007103}
7104
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007105/**
7106 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007107 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007108 * @netdev: network interface device structure
7109 *
7110 * Returns non-zero on failure
7111 **/
7112static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7113{
7114 int err = 0;
7115 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007116 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007117
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007118 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007119 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007120 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007121 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007122
7123 /* update SAN MAC vmdq pool selection */
7124 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007125 }
7126 return err;
7127}
7128
7129/**
7130 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007131 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007132 * @netdev: network interface device structure
7133 *
7134 * Returns non-zero on failure
7135 **/
7136static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7137{
7138 int err = 0;
7139 struct ixgbe_adapter *adapter = netdev_priv(dev);
7140 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7141
7142 if (is_valid_ether_addr(mac->san_addr)) {
7143 rtnl_lock();
7144 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7145 rtnl_unlock();
7146 }
7147 return err;
7148}
7149
Auke Kok9a799d72007-09-15 14:07:45 -07007150#ifdef CONFIG_NET_POLL_CONTROLLER
7151/*
7152 * Polling 'interrupt' - used by things like netconsole to send skbs
7153 * without having to re-enable interrupts. It's not called while
7154 * the interrupt routine is executing.
7155 */
7156static void ixgbe_netpoll(struct net_device *netdev)
7157{
7158 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007159 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007160
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007161 /* if interface is down do nothing */
7162 if (test_bit(__IXGBE_DOWN, &adapter->state))
7163 return;
7164
Auke Kok9a799d72007-09-15 14:07:45 -07007165 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007166 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00007167 for (i = 0; i < adapter->num_q_vectors; i++)
7168 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007169 } else {
7170 ixgbe_intr(adapter->pdev->irq, netdev);
7171 }
Auke Kok9a799d72007-09-15 14:07:45 -07007172 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007173}
Auke Kok9a799d72007-09-15 14:07:45 -07007174
Alexander Duyck581330b2012-02-08 07:51:47 +00007175#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007176static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7177 struct rtnl_link_stats64 *stats)
7178{
7179 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7180 int i;
7181
Eric Dumazet1a515022010-11-16 19:26:42 -08007182 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007183 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007184 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007185 u64 bytes, packets;
7186 unsigned int start;
7187
Eric Dumazet1a515022010-11-16 19:26:42 -08007188 if (ring) {
7189 do {
7190 start = u64_stats_fetch_begin_bh(&ring->syncp);
7191 packets = ring->stats.packets;
7192 bytes = ring->stats.bytes;
7193 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7194 stats->rx_packets += packets;
7195 stats->rx_bytes += bytes;
7196 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007197 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007198
7199 for (i = 0; i < adapter->num_tx_queues; i++) {
7200 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7201 u64 bytes, packets;
7202 unsigned int start;
7203
7204 if (ring) {
7205 do {
7206 start = u64_stats_fetch_begin_bh(&ring->syncp);
7207 packets = ring->stats.packets;
7208 bytes = ring->stats.bytes;
7209 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7210 stats->tx_packets += packets;
7211 stats->tx_bytes += bytes;
7212 }
7213 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007214 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007215 /* following stats updated by ixgbe_watchdog_task() */
7216 stats->multicast = netdev->stats.multicast;
7217 stats->rx_errors = netdev->stats.rx_errors;
7218 stats->rx_length_errors = netdev->stats.rx_length_errors;
7219 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7220 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7221 return stats;
7222}
7223
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007224#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007225/**
7226 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7227 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00007228 * @tc: number of traffic classes currently enabled
7229 *
7230 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7231 * 802.1Q priority maps to a packet buffer that exists.
7232 */
7233static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7234{
7235 struct ixgbe_hw *hw = &adapter->hw;
7236 u32 reg, rsave;
7237 int i;
7238
7239 /* 82598 have a static priority to TC mapping that can not
7240 * be changed so no validation is needed.
7241 */
7242 if (hw->mac.type == ixgbe_mac_82598EB)
7243 return;
7244
7245 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7246 rsave = reg;
7247
7248 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7249 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7250
7251 /* If up2tc is out of bounds default to zero */
7252 if (up2tc > tc)
7253 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7254 }
7255
7256 if (reg != rsave)
7257 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7258
7259 return;
7260}
7261
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007262/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007263 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7264 * @adapter: Pointer to adapter struct
7265 *
7266 * Populate the netdev user priority to tc map
7267 */
7268static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7269{
7270 struct net_device *dev = adapter->netdev;
7271 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7272 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7273 u8 prio;
7274
7275 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7276 u8 tc = 0;
7277
7278 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7279 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7280 else if (ets)
7281 tc = ets->prio_tc[prio];
7282
7283 netdev_set_prio_tc_map(dev, prio, tc);
7284 }
7285}
7286
Alexander Duyckcca73c52013-01-12 06:33:44 +00007287#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007288/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007289 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007290 *
7291 * @netdev: net device to configure
7292 * @tc: number of traffic classes to enable
7293 */
7294int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7295{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007296 struct ixgbe_adapter *adapter = netdev_priv(dev);
7297 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08007298 bool pools;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007299
John Fastabend8b1c0b22011-05-03 02:26:48 +00007300 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007301 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007302 (hw->mac.type == ixgbe_mac_82598EB &&
7303 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007304 return -EINVAL;
7305
John Fastabend2a47fa42013-11-06 09:54:52 -08007306 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7307 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7308 return -EBUSY;
7309
John Fastabend8b1c0b22011-05-03 02:26:48 +00007310 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007311 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007312 * hardware is not flexible enough to do this dynamically.
7313 */
7314 if (netif_running(dev))
7315 ixgbe_close(dev);
7316 ixgbe_clear_interrupt_scheme(adapter);
7317
Alexander Duyckcca73c52013-01-12 06:33:44 +00007318#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007319 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007320 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007321 ixgbe_set_prio_tc_map(adapter);
7322
John Fastabende7589ea2011-07-18 22:38:36 +00007323 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007324
Alexander Duyck943561d2012-05-09 22:14:44 -07007325 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7326 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007327 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007328 }
John Fastabende7589ea2011-07-18 22:38:36 +00007329 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007330 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007331
Alexander Duyck943561d2012-05-09 22:14:44 -07007332 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7333 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007334
7335 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007336
7337 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7338 adapter->dcb_cfg.pfc_mode_enable = false;
7339 }
7340
John Fastabend8b1c0b22011-05-03 02:26:48 +00007341 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007342
7343#endif /* CONFIG_IXGBE_DCB */
7344 ixgbe_init_interrupt_scheme(adapter);
7345
John Fastabend8b1c0b22011-05-03 02:26:48 +00007346 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007347 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007348
7349 return 0;
7350}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007351
Greg Roseda36b642012-12-11 08:26:43 +00007352#ifdef CONFIG_PCI_IOV
7353void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7354{
7355 struct net_device *netdev = adapter->netdev;
7356
7357 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007358 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007359 rtnl_unlock();
7360}
7361
7362#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007363void ixgbe_do_reset(struct net_device *netdev)
7364{
7365 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7366
7367 if (netif_running(netdev))
7368 ixgbe_reinit_locked(adapter);
7369 else
7370 ixgbe_reset(adapter);
7371}
7372
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007373static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007374 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007375{
7376 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7377
Don Skidmore082757a2011-07-21 05:55:00 +00007378 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007379 if (!(features & NETIF_F_RXCSUM))
7380 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007381
Alexander Duyck567d2de2012-02-11 07:18:57 +00007382 /* Turn off LRO if not RSC capable */
7383 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7384 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007385
Alexander Duyck567d2de2012-02-11 07:18:57 +00007386 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007387}
7388
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007389static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007390 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007391{
7392 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007393 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007394 bool need_reset = false;
7395
Don Skidmore082757a2011-07-21 05:55:00 +00007396 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007397 if (!(features & NETIF_F_LRO)) {
7398 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007399 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007400 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7401 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7402 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7403 if (adapter->rx_itr_setting == 1 ||
7404 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7405 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7406 need_reset = true;
7407 } else if ((changed ^ features) & NETIF_F_LRO) {
7408 e_info(probe, "rx-usecs set too low, "
7409 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007410 }
7411 }
7412
7413 /*
7414 * Check if Flow Director n-tuple support was enabled or disabled. If
7415 * the state changed, we need to reset.
7416 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007417 switch (features & NETIF_F_NTUPLE) {
7418 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007419 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007420 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7421 need_reset = true;
7422
Alexander Duyck567d2de2012-02-11 07:18:57 +00007423 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7424 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007425 break;
7426 default:
7427 /* turn off perfect filters, enable ATR and reset */
7428 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7429 need_reset = true;
7430
7431 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7432
7433 /* We cannot enable ATR if SR-IOV is enabled */
7434 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7435 break;
7436
7437 /* We cannot enable ATR if we have 2 or more traffic classes */
7438 if (netdev_get_num_tc(netdev) > 1)
7439 break;
7440
7441 /* We cannot enable ATR if RSS is disabled */
7442 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7443 break;
7444
7445 /* A sample rate of 0 indicates ATR disabled */
7446 if (!adapter->atr_sample_rate)
7447 break;
7448
7449 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7450 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007451 }
7452
Patrick McHardyf6469682013-04-19 02:04:27 +00007453 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007454 ixgbe_vlan_strip_enable(adapter);
7455 else
7456 ixgbe_vlan_strip_disable(adapter);
7457
Ben Greear3f2d1c02012-03-08 08:28:41 +00007458 if (changed & NETIF_F_RXALL)
7459 need_reset = true;
7460
Alexander Duyck567d2de2012-02-11 07:18:57 +00007461 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007462 if (need_reset)
7463 ixgbe_do_reset(netdev);
7464
7465 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007466}
7467
stephen hemmingeredc7d572012-10-01 12:32:33 +00007468static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007469 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007470 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007471 u16 flags)
7472{
7473 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007474 int err;
7475
7476 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007477 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007478
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007479 /* Hardware does not support aging addresses so if a
7480 * ndm_state is given only allow permanent addresses
7481 */
7482 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007483 pr_info("%s: FDB only supports static addresses\n",
7484 ixgbe_driver_name);
7485 return -EINVAL;
7486 }
7487
Ben Hutchings46acc462012-11-01 09:11:11 +00007488 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007489 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7490
7491 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007492 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007493 else
John Fastabend95447462012-05-31 12:42:26 +00007494 err = -ENOMEM;
7495 } else if (is_multicast_ether_addr(addr)) {
7496 err = dev_mc_add_excl(dev, addr);
7497 } else {
7498 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007499 }
7500
7501 /* Only return duplicate errors if NLM_F_EXCL is set */
7502 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7503 err = 0;
7504
7505 return err;
7506}
7507
John Fastabend815cccb2012-10-24 08:13:09 +00007508static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7509 struct nlmsghdr *nlh)
7510{
7511 struct ixgbe_adapter *adapter = netdev_priv(dev);
7512 struct nlattr *attr, *br_spec;
7513 int rem;
7514
7515 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7516 return -EOPNOTSUPP;
7517
7518 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7519
7520 nla_for_each_nested(attr, br_spec, rem) {
7521 __u16 mode;
7522 u32 reg = 0;
7523
7524 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7525 continue;
7526
7527 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007528 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007529 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007530 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7531 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007532 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007533 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7534 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007535 return -EINVAL;
7536
7537 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7538
7539 e_info(drv, "enabling bridge mode: %s\n",
7540 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7541 }
7542
7543 return 0;
7544}
7545
7546static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007547 struct net_device *dev,
7548 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007549{
7550 struct ixgbe_adapter *adapter = netdev_priv(dev);
7551 u16 mode;
7552
7553 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7554 return 0;
7555
Greg Rose9b735982012-11-08 02:41:35 +00007556 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007557 mode = BRIDGE_MODE_VEB;
7558 else
7559 mode = BRIDGE_MODE_VEPA;
7560
7561 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7562}
7563
John Fastabend2a47fa42013-11-06 09:54:52 -08007564static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7565{
7566 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7567 struct ixgbe_adapter *adapter = netdev_priv(pdev);
John Fastabend51f37732013-11-08 00:51:10 -08007568 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007569 int pool, err;
7570
John Fastabend219354d2013-11-08 00:50:32 -08007571#ifdef CONFIG_RPS
7572 if (vdev->num_rx_queues != vdev->num_tx_queues) {
7573 netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
7574 vdev->name);
7575 return ERR_PTR(-EINVAL);
7576 }
7577#endif
John Fastabend2a47fa42013-11-06 09:54:52 -08007578 /* Check for hardware restriction on number of rx/tx queues */
John Fastabend219354d2013-11-08 00:50:32 -08007579 if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
John Fastabend2a47fa42013-11-06 09:54:52 -08007580 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7581 netdev_info(pdev,
7582 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7583 pdev->name);
7584 return ERR_PTR(-EINVAL);
7585 }
7586
7587 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7588 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7589 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7590 return ERR_PTR(-EBUSY);
7591
7592 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7593 if (!fwd_adapter)
7594 return ERR_PTR(-ENOMEM);
7595
7596 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7597 adapter->num_rx_pools++;
7598 set_bit(pool, &adapter->fwd_bitmask);
John Fastabend51f37732013-11-08 00:51:10 -08007599 limit = find_last_bit(&adapter->fwd_bitmask, 32);
John Fastabend2a47fa42013-11-06 09:54:52 -08007600
7601 /* Enable VMDq flag so device will be set in VM mode */
7602 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
John Fastabend51f37732013-11-08 00:51:10 -08007603 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend219354d2013-11-08 00:50:32 -08007604 adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
John Fastabend2a47fa42013-11-06 09:54:52 -08007605
7606 /* Force reinit of ring allocation with VMDQ enabled */
7607 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7608 if (err)
7609 goto fwd_add_err;
7610 fwd_adapter->pool = pool;
7611 fwd_adapter->real_adapter = adapter;
7612 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7613 if (err)
7614 goto fwd_add_err;
7615 netif_tx_start_all_queues(vdev);
7616 return fwd_adapter;
7617fwd_add_err:
7618 /* unwind counter and free adapter struct */
7619 netdev_info(pdev,
7620 "%s: dfwd hardware acceleration failed\n", vdev->name);
7621 clear_bit(pool, &adapter->fwd_bitmask);
7622 adapter->num_rx_pools--;
7623 kfree(fwd_adapter);
7624 return ERR_PTR(err);
7625}
7626
7627static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7628{
7629 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7630 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
John Fastabend51f37732013-11-08 00:51:10 -08007631 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007632
7633 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7634 adapter->num_rx_pools--;
7635
John Fastabend51f37732013-11-08 00:51:10 -08007636 limit = find_last_bit(&adapter->fwd_bitmask, 32);
7637 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend2a47fa42013-11-06 09:54:52 -08007638 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7639 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7640 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7641 fwd_adapter->pool, adapter->num_rx_pools,
7642 fwd_adapter->rx_base_queue,
7643 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7644 adapter->fwd_bitmask);
7645 kfree(fwd_adapter);
7646}
7647
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007648static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007649 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007650 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007651 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007652 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007653 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007654 .ndo_validate_addr = eth_validate_addr,
7655 .ndo_set_mac_address = ixgbe_set_mac,
7656 .ndo_change_mtu = ixgbe_change_mtu,
7657 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007658 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7659 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007660 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007661 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7662 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7663 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007664 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007665 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007666 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007667#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007668 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007669#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007670#ifdef CONFIG_NET_POLL_CONTROLLER
7671 .ndo_poll_controller = ixgbe_netpoll,
7672#endif
Cong Wange0d10952013-08-01 11:10:25 +08007673#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007674 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007675#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007676#ifdef IXGBE_FCOE
7677 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007678 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007679 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007680 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7681 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007682 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007683 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007684#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007685 .ndo_set_features = ixgbe_set_features,
7686 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007687 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007688 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7689 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
John Fastabend2a47fa42013-11-06 09:54:52 -08007690 .ndo_dfwd_add_station = ixgbe_fwd_add,
7691 .ndo_dfwd_del_station = ixgbe_fwd_del,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007692};
7693
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007694/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007695 * ixgbe_enumerate_functions - Get the number of ports this device has
7696 * @adapter: adapter structure
7697 *
7698 * This function enumerates the phsyical functions co-located on a single slot,
7699 * in order to determine how many ports a device has. This is most useful in
7700 * determining the required GT/s of PCIe bandwidth necessary for optimal
7701 * performance.
7702 **/
7703static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7704{
Jacob Kellere027d1a2013-07-31 06:53:31 +00007705 struct list_head *entry;
7706 int physfns = 0;
7707
Jacob Kellerf1f96572013-08-31 02:45:38 +00007708 /* Some cards can not use the generic count PCIe functions method,
7709 * because they are behind a parent switch, so we hardcode these with
7710 * the correct number of functions.
Jacob Kellere027d1a2013-07-31 06:53:31 +00007711 */
Jacob Kellerf1f96572013-08-31 02:45:38 +00007712 if (ixgbe_pcie_from_parent(&adapter->hw)) {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007713 physfns = 4;
Jacob Kellerf1f96572013-08-31 02:45:38 +00007714 } else {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007715 list_for_each(entry, &adapter->pdev->bus_list) {
7716 struct pci_dev *pdev =
7717 list_entry(entry, struct pci_dev, bus_list);
7718 /* don't count virtual functions */
7719 if (!pdev->is_virtfn)
7720 physfns++;
7721 }
7722 }
7723
7724 return physfns;
7725}
7726
7727/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007728 * ixgbe_wol_supported - Check whether device supports WoL
7729 * @hw: hw specific details
7730 * @device_id: the device ID
7731 * @subdev_id: the subsystem device ID
7732 *
7733 * This function is used by probe and ethtool to determine
7734 * which devices have WoL support
7735 *
7736 **/
7737int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7738 u16 subdevice_id)
7739{
7740 struct ixgbe_hw *hw = &adapter->hw;
7741 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7742 int is_wol_supported = 0;
7743
7744 switch (device_id) {
7745 case IXGBE_DEV_ID_82599_SFP:
7746 /* Only these subdevices could supports WOL */
7747 switch (subdevice_id) {
7748 case IXGBE_SUBDEV_ID_82599_560FLR:
7749 /* only support first port */
7750 if (hw->bus.func != 0)
7751 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007752 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007753 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007754 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007755 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007756 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007757 is_wol_supported = 1;
7758 break;
7759 }
7760 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007761 case IXGBE_DEV_ID_82599EN_SFP:
7762 /* Only this subdevice supports WOL */
7763 switch (subdevice_id) {
7764 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7765 is_wol_supported = 1;
7766 break;
7767 }
7768 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007769 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7770 /* All except this subdevice support WOL */
7771 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7772 is_wol_supported = 1;
7773 break;
7774 case IXGBE_DEV_ID_82599_KX4:
7775 is_wol_supported = 1;
7776 break;
7777 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007778 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007779 /* check eeprom to see if enabled wol */
7780 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7781 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7782 (hw->bus.func == 0))) {
7783 is_wol_supported = 1;
7784 }
7785 break;
7786 }
7787
7788 return is_wol_supported;
7789}
7790
7791/**
Auke Kok9a799d72007-09-15 14:07:45 -07007792 * ixgbe_probe - Device Initialization Routine
7793 * @pdev: PCI device information struct
7794 * @ent: entry in ixgbe_pci_tbl
7795 *
7796 * Returns 0 on success, negative on failure
7797 *
7798 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7799 * The OS initialization, configuring of the adapter private structure,
7800 * and a hardware reset occur.
7801 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007802static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007803{
7804 struct net_device *netdev;
7805 struct ixgbe_adapter *adapter = NULL;
7806 struct ixgbe_hw *hw;
7807 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007808 static int cards_found;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007809 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007810 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007811 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007812#ifdef IXGBE_FCOE
7813 u16 device_caps;
7814#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007815 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007816
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007817 /* Catch broken hardware that put the wrong VF device ID in
7818 * the PCIe SR-IOV capability.
7819 */
7820 if (pdev->is_virtfn) {
7821 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7822 pci_name(pdev), pdev->vendor, pdev->device);
7823 return -EINVAL;
7824 }
7825
gouji-new9ce77662009-05-06 10:44:45 +00007826 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007827 if (err)
7828 return err;
7829
Russell Kingf5f2eda2013-06-10 12:47:42 +01007830 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007831 pci_using_dac = 1;
7832 } else {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007833 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007834 if (err) {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007835 dev_err(&pdev->dev,
7836 "No usable DMA configuration, aborting\n");
7837 goto err_dma;
Auke Kok9a799d72007-09-15 14:07:45 -07007838 }
7839 pci_using_dac = 0;
7840 }
7841
gouji-new9ce77662009-05-06 10:44:45 +00007842 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007843 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007844 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007845 dev_err(&pdev->dev,
7846 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007847 goto err_pci_reg;
7848 }
7849
Frans Pop19d5afd2009-10-02 10:04:12 -07007850 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007851
Auke Kok9a799d72007-09-15 14:07:45 -07007852 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007853 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007854
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007855 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007856#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007857 /* 8 TC w/ 4 queues per TC */
7858 indices = 4 * MAX_TRAFFIC_CLASS;
7859#else
7860 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007861#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007862 }
John Fastabende901acd2011-04-26 07:26:08 +00007863
John Fastabendc85a2612010-02-25 23:15:21 +00007864 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007865 if (!netdev) {
7866 err = -ENOMEM;
7867 goto err_alloc_etherdev;
7868 }
7869
Auke Kok9a799d72007-09-15 14:07:45 -07007870 SET_NETDEV_DEV(netdev, &pdev->dev);
7871
Auke Kok9a799d72007-09-15 14:07:45 -07007872 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007873 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007874
7875 adapter->netdev = netdev;
7876 adapter->pdev = pdev;
7877 hw = &adapter->hw;
7878 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007879 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007880
Jeff Kirsher05857982008-09-11 19:57:00 -07007881 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007882 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007883 if (!hw->hw_addr) {
7884 err = -EIO;
7885 goto err_ioremap;
7886 }
7887
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007888 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007889 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007890 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007891 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007892
Auke Kok9a799d72007-09-15 14:07:45 -07007893 adapter->bd_number = cards_found;
7894
Auke Kok9a799d72007-09-15 14:07:45 -07007895 /* Setup hw api */
7896 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007897 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007898
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007899 /* EEPROM */
7900 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7901 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7902 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7903 if (!(eec & (1 << 8)))
7904 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7905
7906 /* PHY */
7907 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007908 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007909 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7910 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7911 hw->phy.mdio.mmds = 0;
7912 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7913 hw->phy.mdio.dev = netdev;
7914 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7915 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007916
Don Skidmore8ca783a2009-05-26 20:40:47 -07007917 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007918
7919 /* setup the private structure */
7920 err = ixgbe_sw_init(adapter);
7921 if (err)
7922 goto err_sw_init;
7923
Don Skidmore0b2679d2013-02-21 03:00:04 +00007924 /* Cache if MNG FW is up so we don't have to read the REG later */
7925 if (hw->mac.ops.mng_fw_enabled)
7926 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7927
Don Skidmoree86bff02010-02-11 04:14:08 +00007928 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007929 switch (adapter->hw.mac.type) {
7930 case ixgbe_mac_82599EB:
7931 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007932 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007933 break;
7934 default:
7935 break;
7936 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007937
Don Skidmorebf069c92009-05-07 10:39:54 +00007938 /*
7939 * If there is a fan on this device and it has failed log the
7940 * failure.
7941 */
7942 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7943 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7944 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007945 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007946 }
7947
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007948 if (allow_unsupported_sfp)
7949 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7950
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007951 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007952 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007953 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007954 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007955 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7956 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007957 err = 0;
7958 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00007959 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
7960 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007961 goto err_sw_init;
7962 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007963 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007964 goto err_sw_init;
7965 }
7966
Alexander Duyck99d74482012-05-09 08:09:25 +00007967#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00007968 /* SR-IOV not supported on the 82598 */
7969 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7970 goto skip_sriov;
7971 /* Mailbox */
7972 ixgbe_init_mbx_params_pf(hw);
7973 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7974 ixgbe_enable_sriov(adapter);
Donald Dutile43dc4e02012-12-11 08:26:48 +00007975 pci_sriov_set_totalvfs(pdev, 63);
Greg Rose60a1a682012-12-11 08:26:33 +00007976skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007977
Alexander Duyck99d74482012-05-09 08:09:25 +00007978#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007979 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007980 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007981 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007982 NETIF_F_HW_VLAN_CTAG_TX |
7983 NETIF_F_HW_VLAN_CTAG_RX |
7984 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00007985 NETIF_F_TSO |
7986 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007987 NETIF_F_RXHASH |
John Fastabend8bf12642013-11-12 12:13:29 +00007988 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007989
John Fastabend8bf12642013-11-12 12:13:29 +00007990 netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007991
Don Skidmore58be7662011-04-12 09:42:11 +00007992 switch (adapter->hw.mac.type) {
7993 case ixgbe_mac_82599EB:
7994 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007995 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007996 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7997 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007998 break;
7999 default:
8000 break;
8001 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008002
Ben Greear3f2d1c02012-03-08 08:28:41 +00008003 netdev->hw_features |= NETIF_F_RXALL;
8004
Jeff Kirsherad31c402008-06-05 04:05:30 -07008005 netdev->vlan_features |= NETIF_F_TSO;
8006 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07008007 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00008008 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008009 netdev->vlan_features |= NETIF_F_SG;
8010
Jiri Pirko01789342011-08-16 06:29:00 +00008011 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00008012 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00008013
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08008014#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08008015 netdev->dcbnl_ops = &dcbnl_ops;
8016#endif
8017
Yi Zoueacd73f2009-05-13 13:11:06 +00008018#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00008019 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008020 unsigned int fcoe_l;
8021
Yi Zoueacd73f2009-05-13 13:11:06 +00008022 if (hw->mac.ops.get_device_caps) {
8023 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00008024 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8025 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00008026 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008027
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008028
8029 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8030 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008031
Alexander Duycka58915c2012-05-25 06:38:18 +00008032 netdev->features |= NETIF_F_FSO |
8033 NETIF_F_FCOE_CRC;
8034
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008035 netdev->vlan_features |= NETIF_F_FSO |
8036 NETIF_F_FCOE_CRC |
8037 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00008038 }
Yi Zoueacd73f2009-05-13 13:11:06 +00008039#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00008040 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07008041 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00008042 netdev->vlan_features |= NETIF_F_HIGHDMA;
8043 }
Auke Kok9a799d72007-09-15 14:07:45 -07008044
Don Skidmore082757a2011-07-21 05:55:00 +00008045 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8046 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00008047 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00008048 netdev->features |= NETIF_F_LRO;
8049
Auke Kok9a799d72007-09-15 14:07:45 -07008050 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008051 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008052 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008053 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008054 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008055 }
8056
8057 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07008058
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00008059 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008060 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008061 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008062 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008063 }
8064
Alexander Duyck70864002011-04-27 09:13:56 +00008065 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00008066 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008067
Alexander Duyck70864002011-04-27 09:13:56 +00008068 INIT_WORK(&adapter->service_task, ixgbe_service_task);
8069 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07008070
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008071 err = ixgbe_init_interrupt_scheme(adapter);
8072 if (err)
8073 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008074
Jacob Keller8e2813f2012-04-21 06:05:40 +00008075 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008076 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00008077 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008078 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00008079 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008080 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00008081 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008082
PJ Waskiewicze8e26352009-02-27 15:45:05 +00008083 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8084
Emil Tantilov15e52092011-09-29 05:01:29 +00008085 /* save off EEPROM version number */
8086 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8087 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8088
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008089 /* pick up the PCI bus settings for reporting later */
8090 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00008091 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00008092 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008093
Jacob Kellere027d1a2013-07-31 06:53:31 +00008094 /* calculate the expected PCIe bandwidth required for optimal
8095 * performance. Note that some older parts will never have enough
8096 * bandwidth due to being older generation PCIe parts. We clamp these
8097 * parts to ensure no warning is displayed if it can't be fixed.
8098 */
8099 switch (hw->mac.type) {
8100 case ixgbe_mac_82598EB:
8101 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8102 break;
8103 default:
8104 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8105 break;
Auke Kok0c254d82008-02-11 09:25:56 -08008106 }
Jacob Kellere027d1a2013-07-31 06:53:31 +00008107 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08008108
Jacob Keller6a2aae52013-10-18 05:09:24 +00008109 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
8110 if (err)
8111 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
8112 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8113 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8114 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8115 part_str);
8116 else
8117 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8118 hw->mac.type, hw->phy.type, part_str);
8119
8120 e_dev_info("%pM\n", netdev->dev_addr);
8121
Auke Kok9a799d72007-09-15 14:07:45 -07008122 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008123 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008124 if (err == IXGBE_ERR_EEPROM_VERSION) {
8125 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00008126 e_dev_warn("This device is a pre-production adapter/LOM. "
8127 "Please be aware there may be issues associated "
8128 "with your hardware. If you are experiencing "
8129 "problems please contact your Intel or hardware "
8130 "representative who provided you with this "
8131 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008132 }
Auke Kok9a799d72007-09-15 14:07:45 -07008133 strcpy(netdev->name, "eth%d");
8134 err = register_netdev(netdev);
8135 if (err)
8136 goto err_register;
8137
Emil Tantilovec74a472012-09-20 03:33:56 +00008138 /* power down the optics for 82599 SFP+ fiber */
8139 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008140 hw->mac.ops.disable_tx_laser(hw);
8141
Jesse Brandeburg54386462009-04-17 20:44:27 +00008142 /* carrier off reporting is important to ethtool even BEFORE open */
8143 netif_carrier_off(netdev);
8144
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008145#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008146 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008147 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008148 ixgbe_setup_dca(adapter);
8149 }
8150#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008151 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008152 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008153 for (i = 0; i < adapter->num_vfs; i++)
8154 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8155 }
8156
Jacob Keller2466dd92011-09-08 03:50:54 +00008157 /* firmware requires driver version to be 0xFFFFFFFF
8158 * since os does not support feature
8159 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008160 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008161 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8162 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008163
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008164 /* add san mac addr to netdev */
8165 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008166
Neerav Parikhea818752012-01-04 20:23:40 +00008167 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07008168 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008169
Don Skidmore12109822012-05-04 06:07:08 +00008170#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008171 if (ixgbe_sysfs_init(adapter))
8172 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00008173#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008174
Catherine Sullivan00949162012-08-10 01:59:10 +00008175 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008176
Don Skidmore0b2679d2013-02-21 03:00:04 +00008177 /* Need link setup for MNG FW, else wait for IXGBE_UP */
8178 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
8179 hw->mac.ops.setup_link(hw,
8180 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8181 true);
8182
Auke Kok9a799d72007-09-15 14:07:45 -07008183 return 0;
8184
8185err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008186 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008187 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008188err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00008189 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008190 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07008191 iounmap(hw->hw_addr);
8192err_ioremap:
8193 free_netdev(netdev);
8194err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008195 pci_release_selected_regions(pdev,
8196 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008197err_pci_reg:
8198err_dma:
8199 pci_disable_device(pdev);
8200 return err;
8201}
8202
8203/**
8204 * ixgbe_remove - Device Removal Routine
8205 * @pdev: PCI device information struct
8206 *
8207 * ixgbe_remove is called by the PCI subsystem to alert the driver
8208 * that it should release a PCI device. The could be caused by a
8209 * Hot-Plug event, or because the driver is going to be removed from
8210 * memory.
8211 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008212static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07008213{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008214 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8215 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008216
Catherine Sullivan00949162012-08-10 01:59:10 +00008217 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008218
Mark Rustad09f40ae2014-01-14 18:53:11 -08008219 set_bit(__IXGBE_REMOVING, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008220 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008221
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00008222
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008223#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008224 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8225 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8226 dca_remove_requester(&pdev->dev);
8227 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8228 }
8229
8230#endif
Don Skidmore12109822012-05-04 06:07:08 +00008231#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008232 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00008233#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008234
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008235 /* remove the added san mac */
8236 ixgbe_del_sanmac_netdev(netdev);
8237
Donald Skidmorec4900be2008-11-20 21:11:42 -08008238 if (netdev->reg_state == NETREG_REGISTERED)
8239 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008240
Greg Roseda36b642012-12-11 08:26:43 +00008241#ifdef CONFIG_PCI_IOV
8242 /*
8243 * Only disable SR-IOV on unload if the user specified the now
8244 * deprecated max_vfs module parameter.
8245 */
8246 if (max_vfs)
8247 ixgbe_disable_sriov(adapter);
8248#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00008249 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008250
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008251 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008252
Alexander Duyck2b1588c2012-03-17 02:39:16 +00008253#ifdef CONFIG_DCB
8254 kfree(adapter->ixgbe_ieee_pfc);
8255 kfree(adapter->ixgbe_ieee_ets);
8256
8257#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008258 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008259 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008260 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008261
Emil Tantilov849c4542010-06-03 16:53:41 +00008262 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008263
Auke Kok9a799d72007-09-15 14:07:45 -07008264 free_netdev(netdev);
8265
Frans Pop19d5afd2009-10-02 10:04:12 -07008266 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008267
Auke Kok9a799d72007-09-15 14:07:45 -07008268 pci_disable_device(pdev);
8269}
8270
8271/**
8272 * ixgbe_io_error_detected - called when PCI error is detected
8273 * @pdev: Pointer to PCI device
8274 * @state: The current pci connection state
8275 *
8276 * This function is called after a PCI bus error affecting
8277 * this device has been detected.
8278 */
8279static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008280 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008281{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008282 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8283 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008284
Greg Rose83c61fa2011-09-07 05:59:35 +00008285#ifdef CONFIG_PCI_IOV
8286 struct pci_dev *bdev, *vfdev;
8287 u32 dw0, dw1, dw2, dw3;
8288 int vf, pos;
8289 u16 req_id, pf_func;
8290
8291 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8292 adapter->num_vfs == 0)
8293 goto skip_bad_vf_detection;
8294
8295 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08008296 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00008297 bdev = bdev->bus->self;
8298
8299 if (!bdev)
8300 goto skip_bad_vf_detection;
8301
8302 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8303 if (!pos)
8304 goto skip_bad_vf_detection;
8305
8306 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
8307 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
8308 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
8309 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
8310
8311 req_id = dw1 >> 16;
8312 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8313 if (!(req_id & 0x0080))
8314 goto skip_bad_vf_detection;
8315
8316 pf_func = req_id & 0x01;
8317 if ((pf_func & 1) == (pdev->devfn & 1)) {
8318 unsigned int device_id;
8319
8320 vf = (req_id & 0x7F) >> 1;
8321 e_dev_err("VF %d has caused a PCIe error\n", vf);
8322 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8323 "%8.8x\tdw3: %8.8x\n",
8324 dw0, dw1, dw2, dw3);
8325 switch (adapter->hw.mac.type) {
8326 case ixgbe_mac_82599EB:
8327 device_id = IXGBE_82599_VF_DEVICE_ID;
8328 break;
8329 case ixgbe_mac_X540:
8330 device_id = IXGBE_X540_VF_DEVICE_ID;
8331 break;
8332 default:
8333 device_id = 0;
8334 break;
8335 }
8336
8337 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008338 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008339 while (vfdev) {
8340 if (vfdev->devfn == (req_id & 0xFF))
8341 break;
Jon Mason36e90312012-07-19 21:02:09 +00008342 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008343 device_id, vfdev);
8344 }
8345 /*
8346 * There's a slim chance the VF could have been hot plugged,
8347 * so if it is no longer present we don't need to issue the
8348 * VFLR. Just clean up the AER in that case.
8349 */
8350 if (vfdev) {
8351 e_dev_err("Issuing VFLR to VF %d\n", vf);
8352 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008353 /* Free device reference count */
8354 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008355 }
8356
8357 pci_cleanup_aer_uncorrect_error_status(pdev);
8358 }
8359
8360 /*
8361 * Even though the error may have occurred on the other port
8362 * we still need to increment the vf error reference count for
8363 * both ports because the I/O resume function will be called
8364 * for both of them.
8365 */
8366 adapter->vferr_refcount++;
8367
8368 return PCI_ERS_RESULT_RECOVERED;
8369
8370skip_bad_vf_detection:
8371#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008372 netif_device_detach(netdev);
8373
Breno Leitao3044b8d2009-05-06 10:44:26 +00008374 if (state == pci_channel_io_perm_failure)
8375 return PCI_ERS_RESULT_DISCONNECT;
8376
Auke Kok9a799d72007-09-15 14:07:45 -07008377 if (netif_running(netdev))
8378 ixgbe_down(adapter);
8379 pci_disable_device(pdev);
8380
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008381 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008382 return PCI_ERS_RESULT_NEED_RESET;
8383}
8384
8385/**
8386 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8387 * @pdev: Pointer to PCI device
8388 *
8389 * Restart the card from scratch, as if from a cold-boot.
8390 */
8391static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8392{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008393 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008394 pci_ers_result_t result;
8395 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008396
gouji-new9ce77662009-05-06 10:44:45 +00008397 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008398 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008399 result = PCI_ERS_RESULT_DISCONNECT;
8400 } else {
8401 pci_set_master(pdev);
8402 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008403 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008404
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008405 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008406
8407 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008408 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008409 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008410 }
Auke Kok9a799d72007-09-15 14:07:45 -07008411
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008412 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8413 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008414 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8415 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008416 /* non-fatal, continue */
8417 }
Auke Kok9a799d72007-09-15 14:07:45 -07008418
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008419 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008420}
8421
8422/**
8423 * ixgbe_io_resume - called when traffic can start flowing again.
8424 * @pdev: Pointer to PCI device
8425 *
8426 * This callback is called when the error recovery driver tells us that
8427 * its OK to resume normal operation.
8428 */
8429static void ixgbe_io_resume(struct pci_dev *pdev)
8430{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008431 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8432 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008433
Greg Rose83c61fa2011-09-07 05:59:35 +00008434#ifdef CONFIG_PCI_IOV
8435 if (adapter->vferr_refcount) {
8436 e_info(drv, "Resuming after VF err\n");
8437 adapter->vferr_refcount--;
8438 return;
8439 }
8440
8441#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008442 if (netif_running(netdev))
8443 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008444
8445 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008446}
8447
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008448static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008449 .error_detected = ixgbe_io_error_detected,
8450 .slot_reset = ixgbe_io_slot_reset,
8451 .resume = ixgbe_io_resume,
8452};
8453
8454static struct pci_driver ixgbe_driver = {
8455 .name = ixgbe_driver_name,
8456 .id_table = ixgbe_pci_tbl,
8457 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008458 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008459#ifdef CONFIG_PM
8460 .suspend = ixgbe_suspend,
8461 .resume = ixgbe_resume,
8462#endif
8463 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008464 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008465 .err_handler = &ixgbe_err_handler
8466};
8467
8468/**
8469 * ixgbe_init_module - Driver Registration Routine
8470 *
8471 * ixgbe_init_module is the first routine called when the driver is
8472 * loaded. All it does is register with the PCI subsystem.
8473 **/
8474static int __init ixgbe_init_module(void)
8475{
8476 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008477 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008478 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008479
Catherine Sullivan00949162012-08-10 01:59:10 +00008480 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008481
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008482 ret = pci_register_driver(&ixgbe_driver);
8483 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008484 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008485 return ret;
8486 }
8487
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008488#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008489 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008490#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008491
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008492 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008493}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008494
Auke Kok9a799d72007-09-15 14:07:45 -07008495module_init(ixgbe_init_module);
8496
8497/**
8498 * ixgbe_exit_module - Driver Exit Cleanup Routine
8499 *
8500 * ixgbe_exit_module is called just before the driver is removed
8501 * from memory.
8502 **/
8503static void __exit ixgbe_exit_module(void)
8504{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008505#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008506 dca_unregister_notify(&dca_notifier);
8507#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008508 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008509
Catherine Sullivan00949162012-08-10 01:59:10 +00008510 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008511
Eric Dumazet1a515022010-11-16 19:26:42 -08008512 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008513}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008514
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008515#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008516static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008517 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008518{
8519 int ret_val;
8520
8521 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008522 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008523
8524 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8525}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008526
Alexander Duyckb4533682009-03-31 21:32:42 +00008527#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008528
Auke Kok9a799d72007-09-15 14:07:45 -07008529module_exit(ixgbe_exit_module);
8530
8531/* ixgbe_main.c */