blob: fb1a4fa68d554b12c2a58f4ad402b35e23cefb78 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070094#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020095#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070096
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070097#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
98#define GEN6_MBC_SNPCR_SHIFT 21
99#define GEN6_MBC_SNPCR_MASK (3<<21)
100#define GEN6_MBC_SNPCR_MAX (0<<21)
101#define GEN6_MBC_SNPCR_MED (1<<21)
102#define GEN6_MBC_SNPCR_LOW (2<<21)
103#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
104
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100105#define GEN6_MBCTL 0x0907c
106#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
107#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
108#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
109#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
110#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
111
Eric Anholtcff458c2010-11-18 09:31:14 +0800112#define GEN6_GDRST 0x941c
113#define GEN6_GRDOM_FULL (1 << 0)
114#define GEN6_GRDOM_RENDER (1 << 1)
115#define GEN6_GRDOM_MEDIA (1 << 2)
116#define GEN6_GRDOM_BLT (1 << 3)
117
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700125#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
127#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300128#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
129#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
130#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
131#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
132#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100133
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200134#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300135#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200136#define ECOBITS_PPGTT_CACHE64B (3<<8)
137#define ECOBITS_PPGTT_CACHE4B (0<<8)
138
Daniel Vetterbe901a52012-04-11 20:42:39 +0200139#define GAB_CTL 0x24000
140#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
141
Jesse Barnes585fb112008-07-29 11:54:06 -0700142/* VGA stuff */
143
144#define VGA_ST01_MDA 0x3ba
145#define VGA_ST01_CGA 0x3da
146
147#define VGA_MSR_WRITE 0x3c2
148#define VGA_MSR_READ 0x3cc
149#define VGA_MSR_MEM_EN (1<<1)
150#define VGA_MSR_CGA_MODE (1<<0)
151
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200152/*
153 * SR01 is the only VGA register touched on non-UMS setups.
154 * VLV doesn't do UMS, so the sequencer index/data registers
155 * are the only VGA registers which need to include
156 * display_mmio_offset.
157 */
158#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100159#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200160#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700161
162#define VGA_AR_INDEX 0x3c0
163#define VGA_AR_VID_EN (1<<5)
164#define VGA_AR_DATA_WRITE 0x3c0
165#define VGA_AR_DATA_READ 0x3c1
166
167#define VGA_GR_INDEX 0x3ce
168#define VGA_GR_DATA 0x3cf
169/* GR05 */
170#define VGA_GR_MEM_READ_MODE_SHIFT 3
171#define VGA_GR_MEM_READ_MODE_PLANE 1
172/* GR06 */
173#define VGA_GR_MEM_MODE_MASK 0xc
174#define VGA_GR_MEM_MODE_SHIFT 2
175#define VGA_GR_MEM_A0000_AFFFF 0
176#define VGA_GR_MEM_A0000_BFFFF 1
177#define VGA_GR_MEM_B0000_B7FFF 2
178#define VGA_GR_MEM_B0000_BFFFF 3
179
180#define VGA_DACMASK 0x3c6
181#define VGA_DACRX 0x3c7
182#define VGA_DACWX 0x3c8
183#define VGA_DACDATA 0x3c9
184
185#define VGA_CR_INDEX_MDA 0x3b4
186#define VGA_CR_DATA_MDA 0x3b5
187#define VGA_CR_INDEX_CGA 0x3d4
188#define VGA_CR_DATA_CGA 0x3d5
189
190/*
191 * Memory interface instructions used by the kernel
192 */
193#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
194
195#define MI_NOOP MI_INSTR(0, 0)
196#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
197#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200198#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700199#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
200#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
201#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
202#define MI_FLUSH MI_INSTR(0x04, 0)
203#define MI_READ_FLUSH (1 << 0)
204#define MI_EXE_FLUSH (1 << 1)
205#define MI_NO_WRITE_FLUSH (1 << 2)
206#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
207#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800208#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800210#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
211#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700212#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400213#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200214#define MI_OVERLAY_CONTINUE (0x0<<21)
215#define MI_OVERLAY_ON (0x1<<21)
216#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700217#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500218#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700219#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500220#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200221/* IVB has funny definitions for which plane to flip. */
222#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
223#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
224#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
226#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700228#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
229#define MI_ARB_ENABLE (1<<0)
230#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200231
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800232#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
233#define MI_MM_SPACE_GTT (1<<8)
234#define MI_MM_SPACE_PHYSICAL (0<<8)
235#define MI_SAVE_EXT_STATE_EN (1<<3)
236#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800237#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800238#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700239#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
240#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
241#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
242#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000243/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
244 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
245 * simply ignores the register load under certain conditions.
246 * - One can actually load arbitrary many arbitrary registers: Simply issue x
247 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
248 */
249#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000250#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700251#define MI_FLUSH_DW_STORE_INDEX (1<<21)
252#define MI_INVALIDATE_TLB (1<<18)
253#define MI_FLUSH_DW_OP_STOREDW (1<<14)
254#define MI_INVALIDATE_BSD (1<<7)
255#define MI_FLUSH_DW_USE_GTT (1<<2)
256#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700257#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100258#define MI_BATCH_NON_SECURE (1)
259/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
260#define MI_BATCH_NON_SECURE_I965 (1<<8)
261#define MI_BATCH_PPGTT_HSW (1<<8)
262#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700263#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100264#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000265#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
266#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
267#define MI_SEMAPHORE_UPDATE (1<<21)
268#define MI_SEMAPHORE_COMPARE (1<<20)
269#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700270#define MI_SEMAPHORE_SYNC_RV (2<<16)
271#define MI_SEMAPHORE_SYNC_RB (0<<16)
272#define MI_SEMAPHORE_SYNC_VR (0<<16)
273#define MI_SEMAPHORE_SYNC_VB (2<<16)
274#define MI_SEMAPHORE_SYNC_BR (2<<16)
275#define MI_SEMAPHORE_SYNC_BV (0<<16)
276#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700277/*
278 * 3D instructions used by the kernel
279 */
280#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
281
282#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
283#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
284#define SC_UPDATE_SCISSOR (0x1<<1)
285#define SC_ENABLE_MASK (0x1<<0)
286#define SC_ENABLE (0x1<<0)
287#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
288#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
289#define SCI_YMIN_MASK (0xffff<<16)
290#define SCI_XMIN_MASK (0xffff<<0)
291#define SCI_YMAX_MASK (0xffff<<16)
292#define SCI_XMAX_MASK (0xffff<<0)
293#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
294#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
295#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
296#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
297#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
298#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
299#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
300#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
301#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
302#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
303#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
304#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
305#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
306#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
307#define BLT_DEPTH_8 (0<<24)
308#define BLT_DEPTH_16_565 (1<<24)
309#define BLT_DEPTH_16_1555 (2<<24)
310#define BLT_DEPTH_32 (3<<24)
311#define BLT_ROP_GXCOPY (0xcc<<16)
312#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
313#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
314#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
315#define ASYNC_FLIP (1<<22)
316#define DISPLAY_PLANE_A (0<<20)
317#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200318#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200319#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200320#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700321#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200322#define PIPE_CONTROL_QW_WRITE (1<<14)
323#define PIPE_CONTROL_DEPTH_STALL (1<<13)
324#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200325#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200326#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
327#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
328#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
329#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200330#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
331#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
332#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200333#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200334#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700335#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700336
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100337
338/*
339 * Reset registers
340 */
341#define DEBUG_RESET_I830 0x6070
342#define DEBUG_RESET_FULL (1<<7)
343#define DEBUG_RESET_RENDER (1<<8)
344#define DEBUG_RESET_DISPLAY (1<<9)
345
Jesse Barnes57f350b2012-03-28 13:39:25 -0700346/*
347 * DPIO - a special bus for various display related registers to hide behind:
348 * 0x800c: m1, m2, n, p1, p2, k dividers
349 * 0x8014: REF and SFR select
350 * 0x8014: N divider, VCO select
351 * 0x801c/3c: core clock bits
352 * 0x8048/68: low pass filter coefficients
353 * 0x8100: fast clock controls
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200354 *
355 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200356 *
357 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700358 */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200359#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700360#define DPIO_RID (0<<24)
361#define DPIO_OP_WRITE (1<<16)
362#define DPIO_OP_READ (0<<16)
363#define DPIO_PORTID (0x12<<8)
364#define DPIO_BYTE (0xf<<4)
365#define DPIO_BUSY (1<<0) /* status only */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200366#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
367#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
368#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700369#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
370#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
371#define DPIO_SFR_BYPASS (1<<1)
372#define DPIO_RESET (1<<0)
373
Daniel Vetter598fac62013-04-18 22:01:46 +0200374#define _DPIO_TX3_SWING_CTL4_A 0x690
375#define _DPIO_TX3_SWING_CTL4_B 0x2a90
376#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
377 _DPIO_TX3_SWING_CTL4_B)
378
379/*
380 * Per pipe/PLL DPIO regs
381 */
Jesse Barnes57f350b2012-03-28 13:39:25 -0700382#define _DPIO_DIV_A 0x800c
383#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200384#define DPIO_POST_DIV_DAC 0
385#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
386#define DPIO_POST_DIV_LVDS1 2
387#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388#define DPIO_K_SHIFT (24) /* 4 bits */
389#define DPIO_P1_SHIFT (21) /* 3 bits */
390#define DPIO_P2_SHIFT (16) /* 5 bits */
391#define DPIO_N_SHIFT (12) /* 4 bits */
392#define DPIO_ENABLE_CALIBRATION (1<<11)
393#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
394#define DPIO_M2DIV_MASK 0xff
395#define _DPIO_DIV_B 0x802c
396#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
397
398#define _DPIO_REFSFR_A 0x8014
399#define DPIO_REFSEL_OVERRIDE 27
400#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
401#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
402#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530403#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700404#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
405#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
406#define _DPIO_REFSFR_B 0x8034
407#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
408
409#define _DPIO_CORE_CLK_A 0x801c
410#define _DPIO_CORE_CLK_B 0x803c
411#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
412
Daniel Vetter598fac62013-04-18 22:01:46 +0200413#define _DPIO_IREF_CTL_A 0x8040
414#define _DPIO_IREF_CTL_B 0x8060
415#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
416
417#define DPIO_IREF_BCAST 0xc044
418#define _DPIO_IREF_A 0x8044
419#define _DPIO_IREF_B 0x8064
420#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
421
422#define _DPIO_PLL_CML_A 0x804c
423#define _DPIO_PLL_CML_B 0x806c
424#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
425
Jesse Barnes57f350b2012-03-28 13:39:25 -0700426#define _DPIO_LFP_COEFF_A 0x8048
427#define _DPIO_LFP_COEFF_B 0x8068
428#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
429
Daniel Vetter598fac62013-04-18 22:01:46 +0200430#define DPIO_CALIBRATION 0x80ac
431
Jesse Barnes57f350b2012-03-28 13:39:25 -0700432#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100433
Daniel Vetter598fac62013-04-18 22:01:46 +0200434/*
435 * Per DDI channel DPIO regs
436 */
437
438#define _DPIO_PCS_TX_0 0x8200
439#define _DPIO_PCS_TX_1 0x8400
440#define DPIO_PCS_TX_LANE2_RESET (1<<16)
441#define DPIO_PCS_TX_LANE1_RESET (1<<7)
442#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
443
444#define _DPIO_PCS_CLK_0 0x8204
445#define _DPIO_PCS_CLK_1 0x8404
446#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
447#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
448#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
449#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
450#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
451
452#define _DPIO_PCS_CTL_OVR1_A 0x8224
453#define _DPIO_PCS_CTL_OVR1_B 0x8424
454#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
455 _DPIO_PCS_CTL_OVR1_B)
456
457#define _DPIO_PCS_STAGGER0_A 0x822c
458#define _DPIO_PCS_STAGGER0_B 0x842c
459#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
460 _DPIO_PCS_STAGGER0_B)
461
462#define _DPIO_PCS_STAGGER1_A 0x8230
463#define _DPIO_PCS_STAGGER1_B 0x8430
464#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
465 _DPIO_PCS_STAGGER1_B)
466
467#define _DPIO_PCS_CLOCKBUF0_A 0x8238
468#define _DPIO_PCS_CLOCKBUF0_B 0x8438
469#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
470 _DPIO_PCS_CLOCKBUF0_B)
471
472#define _DPIO_PCS_CLOCKBUF8_A 0x825c
473#define _DPIO_PCS_CLOCKBUF8_B 0x845c
474#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
475 _DPIO_PCS_CLOCKBUF8_B)
476
477#define _DPIO_TX_SWING_CTL2_A 0x8288
478#define _DPIO_TX_SWING_CTL2_B 0x8488
479#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
480 _DPIO_TX_SWING_CTL2_B)
481
482#define _DPIO_TX_SWING_CTL3_A 0x828c
483#define _DPIO_TX_SWING_CTL3_B 0x848c
484#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
485 _DPIO_TX_SWING_CTL3_B)
486
487#define _DPIO_TX_SWING_CTL4_A 0x8290
488#define _DPIO_TX_SWING_CTL4_B 0x8490
489#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
490 _DPIO_TX_SWING_CTL4_B)
491
492#define _DPIO_TX_OCALINIT_0 0x8294
493#define _DPIO_TX_OCALINIT_1 0x8494
494#define DPIO_TX_OCALINIT_EN (1<<31)
495#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
496 _DPIO_TX_OCALINIT_1)
497
498#define _DPIO_TX_CTL_0 0x82ac
499#define _DPIO_TX_CTL_1 0x84ac
500#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
501
502#define _DPIO_TX_LANE_0 0x82b8
503#define _DPIO_TX_LANE_1 0x84b8
504#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
505
506#define _DPIO_DATA_CHANNEL1 0x8220
507#define _DPIO_DATA_CHANNEL2 0x8420
508#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
509
510#define _DPIO_PORT0_PCS0 0x0220
511#define _DPIO_PORT0_PCS1 0x0420
512#define _DPIO_PORT1_PCS2 0x2620
513#define _DPIO_PORT1_PCS3 0x2820
514#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
515#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
516#define DPIO_DATA_CHANNEL1 0x8220
517#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530518
Jesse Barnes585fb112008-07-29 11:54:06 -0700519/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800520 * Fence registers
521 */
522#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700523#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800524#define I830_FENCE_START_MASK 0x07f80000
525#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800526#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800527#define I830_FENCE_PITCH_SHIFT 4
528#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200529#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700530#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200531#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800532
533#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800534#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800535
536#define FENCE_REG_965_0 0x03000
537#define I965_FENCE_PITCH_SHIFT 2
538#define I965_FENCE_TILING_Y_SHIFT 1
539#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200540#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800541
Eric Anholt4e901fd2009-10-26 16:44:17 -0700542#define FENCE_REG_SANDYBRIDGE_0 0x100000
543#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300544#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700545
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100546/* control register for cpu gtt access */
547#define TILECTL 0x101000
548#define TILECTL_SWZCTL (1 << 0)
549#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
550#define TILECTL_BACKSNOOP_DIS (1 << 3)
551
Jesse Barnesde151cf2008-11-12 10:03:55 -0800552/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700553 * Instruction and interrupt control regs
554 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700555#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200556#define RENDER_RING_BASE 0x02000
557#define BSD_RING_BASE 0x04000
558#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100559#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200560#define RING_TAIL(base) ((base)+0x30)
561#define RING_HEAD(base) ((base)+0x34)
562#define RING_START(base) ((base)+0x38)
563#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000564#define RING_SYNC_0(base) ((base)+0x40)
565#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700566#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
567#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
568#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
569#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
570#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
571#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000572#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200573#define RING_HWS_PGA(base) ((base)+0x80)
574#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100575#define ARB_MODE 0x04030
576#define ARB_MODE_SWIZZLE_SNB (1<<4)
577#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700578#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100579#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
580#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700581#define BSD_HWS_PGA_GEN7 (0x04180)
582#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200583#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000585#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700586#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700587#define TAIL_ADDR 0x001FFFF8
588#define HEAD_WRAP_COUNT 0xFFE00000
589#define HEAD_WRAP_ONE 0x00200000
590#define HEAD_ADDR 0x001FFFFC
591#define RING_NR_PAGES 0x001FF000
592#define RING_REPORT_MASK 0x00000006
593#define RING_REPORT_64K 0x00000002
594#define RING_REPORT_128K 0x00000004
595#define RING_NO_REPORT 0x00000000
596#define RING_VALID_MASK 0x00000001
597#define RING_VALID 0x00000001
598#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100599#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
600#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000601#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000602#if 0
603#define PRB0_TAIL 0x02030
604#define PRB0_HEAD 0x02034
605#define PRB0_START 0x02038
606#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700607#define PRB1_TAIL 0x02040 /* 915+ only */
608#define PRB1_HEAD 0x02044 /* 915+ only */
609#define PRB1_START 0x02048 /* 915+ only */
610#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000611#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700612#define IPEIR_I965 0x02064
613#define IPEHR_I965 0x02068
614#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700615#define GEN7_INSTDONE_1 0x0206c
616#define GEN7_SC_INSTDONE 0x07100
617#define GEN7_SAMPLER_INSTDONE 0x0e160
618#define GEN7_ROW_INSTDONE 0x0e164
619#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100620#define RING_IPEIR(base) ((base)+0x64)
621#define RING_IPEHR(base) ((base)+0x68)
622#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100623#define RING_INSTPS(base) ((base)+0x70)
624#define RING_DMA_FADD(base) ((base)+0x78)
625#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700626#define INSTPS 0x02070 /* 965+ only */
627#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700628#define ACTHD_I965 0x02074
629#define HWS_PGA 0x02080
630#define HWS_ADDRESS_MASK 0xfffff000
631#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700632#define PWRCTXA 0x2088 /* 965GM+ only */
633#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700634#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700635#define IPEHR 0x0208c
636#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700637#define NOPID 0x02094
638#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200639#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800640
Chris Wilsonf4068392010-10-27 20:36:41 +0100641#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700642#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700643#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100644
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300645#define FPGA_DBG 0x42300
646#define FPGA_DBG_RM_NOCLAIM (1<<31)
647
Chris Wilson0f3b6842013-01-15 12:05:55 +0000648#define DERRMR 0x44050
649
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700650/* GM45+ chicken bits -- debug workaround bits that may be required
651 * for various sorts of correct behavior. The top 16 bits of each are
652 * the enables for writing to the corresponding low bit.
653 */
654#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100655#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700656#define _3D_CHICKEN2 0x0208c
657/* Disables pipelining of read flushes past the SF-WIZ interface.
658 * Required on all Ironlake steppings according to the B-Spec, but the
659 * particular danger of not doing so is not specified.
660 */
661# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
662#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500663#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700664#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700665
Eric Anholt71cf39b2010-03-08 23:41:55 -0800666#define MI_MODE 0x0209c
667# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800668# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000669# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800670
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700671#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100672#define GEN6_GT_MODE_HI (1 << 9)
673#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700674
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000675#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700676#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100677#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678#define GFX_RUN_LIST_ENABLE (1<<15)
679#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
680#define GFX_SURFACE_FAULT_ENABLE (1<<12)
681#define GFX_REPLAY_MODE (1<<11)
682#define GFX_PSMI_GRANULARITY (1<<10)
683#define GFX_PPGTT_ENABLE (1<<9)
684
Daniel Vettera7e806d2012-07-11 16:27:55 +0200685#define VLV_DISPLAY_BASE 0x180000
686
Jesse Barnes585fb112008-07-29 11:54:06 -0700687#define SCPD0 0x0209c /* 915+ only */
688#define IER 0x020a0
689#define IIR 0x020a4
690#define IMR 0x020a8
691#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200692#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700693#define GCFG_DIS (1<<8)
Ville Syrjäläff7630102013-01-24 15:29:52 +0200694#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
695#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
696#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
697#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
698#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnes585fb112008-07-29 11:54:06 -0700699#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
700#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
701#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800702#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700703#define I915_HWB_OOM_INTERRUPT (1<<13)
704#define I915_SYNC_STATUS_INTERRUPT (1<<12)
705#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
706#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
707#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
708#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
709#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
710#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
711#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
712#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
713#define I915_DEBUG_INTERRUPT (1<<2)
714#define I915_USER_INTERRUPT (1<<1)
715#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800716#define I915_BSD_USER_INTERRUPT (1<<25)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200717#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700718#define EIR 0x020b0
719#define EMR 0x020b4
720#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700721#define GM45_ERROR_PAGE_TABLE (1<<5)
722#define GM45_ERROR_MEM_PRIV (1<<4)
723#define I915_ERROR_PAGE_TABLE (1<<4)
724#define GM45_ERROR_CP_PRIV (1<<3)
725#define I915_ERROR_MEMORY_REFRESH (1<<1)
726#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700727#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800728#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000729#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
730 will not assert AGPBUSY# and will only
731 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800732#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700733#define ACTHD 0x020c8
734#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000735#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700736#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800737#define FW_BLC_SELF_EN_MASK (1<<31)
738#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
739#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800740#define MM_BURST_LENGTH 0x00700000
741#define MM_FIFO_WATERMARK 0x0001F000
742#define LM_BURST_LENGTH 0x00000700
743#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700744#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700745
746/* Make render/texture TLB fetches lower priorty than associated data
747 * fetches. This is not turned on by default
748 */
749#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
750
751/* Isoch request wait on GTT enable (Display A/B/C streams).
752 * Make isoch requests stall on the TLB update. May cause
753 * display underruns (test mode only)
754 */
755#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
756
757/* Block grant count for isoch requests when block count is
758 * set to a finite value.
759 */
760#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
761#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
762#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
763#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
764#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
765
766/* Enable render writes to complete in C2/C3/C4 power states.
767 * If this isn't enabled, render writes are prevented in low
768 * power states. That seems bad to me.
769 */
770#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
771
772/* This acknowledges an async flip immediately instead
773 * of waiting for 2TLB fetches.
774 */
775#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
776
777/* Enables non-sequential data reads through arbiter
778 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400779#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700780
781/* Disable FSB snooping of cacheable write cycles from binner/render
782 * command stream
783 */
784#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
785
786/* Arbiter time slice for non-isoch streams */
787#define MI_ARB_TIME_SLICE_MASK (7 << 5)
788#define MI_ARB_TIME_SLICE_1 (0 << 5)
789#define MI_ARB_TIME_SLICE_2 (1 << 5)
790#define MI_ARB_TIME_SLICE_4 (2 << 5)
791#define MI_ARB_TIME_SLICE_6 (3 << 5)
792#define MI_ARB_TIME_SLICE_8 (4 << 5)
793#define MI_ARB_TIME_SLICE_10 (5 << 5)
794#define MI_ARB_TIME_SLICE_14 (6 << 5)
795#define MI_ARB_TIME_SLICE_16 (7 << 5)
796
797/* Low priority grace period page size */
798#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
799#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
800
801/* Disable display A/B trickle feed */
802#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
803
804/* Set display plane priority */
805#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
806#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
807
Jesse Barnes585fb112008-07-29 11:54:06 -0700808#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200809#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700810#define CM0_IZ_OPT_DISABLE (1<<6)
811#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200812#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700813#define CM0_DEPTH_EVICT_DISABLE (1<<4)
814#define CM0_COLOR_EVICT_DISABLE (1<<3)
815#define CM0_DEPTH_WRITE_DISABLE (1<<1)
816#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000817#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700818#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800819#define GFX_FLSH_CNTL_GEN6 0x101008
820#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700821#define ECOSKPD 0x021d0
822#define ECO_GATING_CX_ONLY (1<<3)
823#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700824
Jesse Barnesfb046852012-03-28 13:39:26 -0700825#define CACHE_MODE_1 0x7004 /* IVB+ */
826#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
827
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700828/* GEN6 interrupt control
829 * Note that the per-ring interrupt bits do alias with the global interrupt bits
830 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800831#define GEN6_RENDER_HWSTAM 0x2098
832#define GEN6_RENDER_IMR 0x20a8
833#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
834#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200835#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800836#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
837#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
838#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
839#define GEN6_RENDER_SYNC_STATUS (1 << 2)
840#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
841#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
842
843#define GEN6_BLITTER_HWSTAM 0x22098
844#define GEN6_BLITTER_IMR 0x220a8
845#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
846#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
847#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
848#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100849
Jesse Barnes4efe0702011-01-18 11:25:41 -0800850#define GEN6_BLITTER_ECOSKPD 0x221d0
851#define GEN6_BLITTER_LOCK_SHIFT 16
852#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
853
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100854#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100855#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
856#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
857#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
858#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100859
Chris Wilsonec6a8902011-06-21 18:37:59 +0100860#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100861#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000862#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100863
864#define GEN6_BSD_RNCID 0x12198
865
Ben Widawskya1e969e2012-04-14 18:41:32 -0700866#define GEN7_FF_THREAD_MODE 0x20a0
867#define GEN7_FF_SCHED_MASK 0x0077070
868#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
869#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
870#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
871#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800872#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700873#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
874#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
875#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
876#define GEN7_FF_VS_SCHED_HW (0x0<<12)
877#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
878#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
879#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
880#define GEN7_FF_DS_SCHED_HW (0x0<<4)
881
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100882/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700883 * Framebuffer compression (915+ only)
884 */
885
886#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
887#define FBC_LL_BASE 0x03204 /* 4k page aligned */
888#define FBC_CONTROL 0x03208
889#define FBC_CTL_EN (1<<31)
890#define FBC_CTL_PERIODIC (1<<30)
891#define FBC_CTL_INTERVAL_SHIFT (16)
892#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200893#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700894#define FBC_CTL_STRIDE_SHIFT (5)
895#define FBC_CTL_FENCENO (1<<0)
896#define FBC_COMMAND 0x0320c
897#define FBC_CMD_COMPRESS (1<<0)
898#define FBC_STATUS 0x03210
899#define FBC_STAT_COMPRESSING (1<<31)
900#define FBC_STAT_COMPRESSED (1<<30)
901#define FBC_STAT_MODIFIED (1<<29)
902#define FBC_STAT_CURRENT_LINE (1<<0)
903#define FBC_CONTROL2 0x03214
904#define FBC_CTL_FENCE_DBL (0<<4)
905#define FBC_CTL_IDLE_IMM (0<<2)
906#define FBC_CTL_IDLE_FULL (1<<2)
907#define FBC_CTL_IDLE_LINE (2<<2)
908#define FBC_CTL_IDLE_DEBUG (3<<2)
909#define FBC_CTL_CPU_FENCE (1<<1)
910#define FBC_CTL_PLANEA (0<<0)
911#define FBC_CTL_PLANEB (1<<0)
912#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700913#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700914
915#define FBC_LL_SIZE (1536)
916
Jesse Barnes74dff282009-09-14 15:39:40 -0700917/* Framebuffer compression for GM45+ */
918#define DPFC_CB_BASE 0x3200
919#define DPFC_CONTROL 0x3208
920#define DPFC_CTL_EN (1<<31)
921#define DPFC_CTL_PLANEA (0<<30)
922#define DPFC_CTL_PLANEB (1<<30)
923#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100924#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700925#define DPFC_SR_EN (1<<10)
926#define DPFC_CTL_LIMIT_1X (0<<6)
927#define DPFC_CTL_LIMIT_2X (1<<6)
928#define DPFC_CTL_LIMIT_4X (2<<6)
929#define DPFC_RECOMP_CTL 0x320c
930#define DPFC_RECOMP_STALL_EN (1<<27)
931#define DPFC_RECOMP_STALL_WM_SHIFT (16)
932#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
933#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
934#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
935#define DPFC_STATUS 0x3210
936#define DPFC_INVAL_SEG_SHIFT (16)
937#define DPFC_INVAL_SEG_MASK (0x07ff0000)
938#define DPFC_COMP_SEG_SHIFT (0)
939#define DPFC_COMP_SEG_MASK (0x000003ff)
940#define DPFC_STATUS2 0x3214
941#define DPFC_FENCE_YOFF 0x3218
942#define DPFC_CHICKEN 0x3224
943#define DPFC_HT_MODIFY (1<<31)
944
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800945/* Framebuffer compression for Ironlake */
946#define ILK_DPFC_CB_BASE 0x43200
947#define ILK_DPFC_CONTROL 0x43208
948/* The bit 28-8 is reserved */
949#define DPFC_RESERVED (0x1FFFFF00)
950#define ILK_DPFC_RECOMP_CTL 0x4320c
951#define ILK_DPFC_STATUS 0x43210
952#define ILK_DPFC_FENCE_YOFF 0x43218
953#define ILK_DPFC_CHICKEN 0x43224
954#define ILK_FBC_RT_BASE 0x2128
955#define ILK_FBC_RT_VALID (1<<0)
956
957#define ILK_DISPLAY_CHICKEN1 0x42000
958#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400959#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800960
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800961
Jesse Barnes585fb112008-07-29 11:54:06 -0700962/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800963 * Framebuffer compression for Sandybridge
964 *
965 * The following two registers are of type GTTMMADR
966 */
967#define SNB_DPFC_CTL_SA 0x100100
968#define SNB_CPU_FENCE_ENABLE (1<<29)
969#define DPFC_CPU_FENCE_OFFSET 0x100104
970
971
972/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700973 * GPIO regs
974 */
975#define GPIOA 0x5010
976#define GPIOB 0x5014
977#define GPIOC 0x5018
978#define GPIOD 0x501c
979#define GPIOE 0x5020
980#define GPIOF 0x5024
981#define GPIOG 0x5028
982#define GPIOH 0x502c
983# define GPIO_CLOCK_DIR_MASK (1 << 0)
984# define GPIO_CLOCK_DIR_IN (0 << 1)
985# define GPIO_CLOCK_DIR_OUT (1 << 1)
986# define GPIO_CLOCK_VAL_MASK (1 << 2)
987# define GPIO_CLOCK_VAL_OUT (1 << 3)
988# define GPIO_CLOCK_VAL_IN (1 << 4)
989# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
990# define GPIO_DATA_DIR_MASK (1 << 8)
991# define GPIO_DATA_DIR_IN (0 << 9)
992# define GPIO_DATA_DIR_OUT (1 << 9)
993# define GPIO_DATA_VAL_MASK (1 << 10)
994# define GPIO_DATA_VAL_OUT (1 << 11)
995# define GPIO_DATA_VAL_IN (1 << 12)
996# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
997
Chris Wilsonf899fc62010-07-20 15:44:45 -0700998#define GMBUS0 0x5100 /* clock/port select */
999#define GMBUS_RATE_100KHZ (0<<8)
1000#define GMBUS_RATE_50KHZ (1<<8)
1001#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1002#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1003#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1004#define GMBUS_PORT_DISABLED 0
1005#define GMBUS_PORT_SSC 1
1006#define GMBUS_PORT_VGADDC 2
1007#define GMBUS_PORT_PANEL 3
1008#define GMBUS_PORT_DPC 4 /* HDMIC */
1009#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001010#define GMBUS_PORT_DPD 6 /* HDMID */
1011#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001012#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001013#define GMBUS1 0x5104 /* command/status */
1014#define GMBUS_SW_CLR_INT (1<<31)
1015#define GMBUS_SW_RDY (1<<30)
1016#define GMBUS_ENT (1<<29) /* enable timeout */
1017#define GMBUS_CYCLE_NONE (0<<25)
1018#define GMBUS_CYCLE_WAIT (1<<25)
1019#define GMBUS_CYCLE_INDEX (2<<25)
1020#define GMBUS_CYCLE_STOP (4<<25)
1021#define GMBUS_BYTE_COUNT_SHIFT 16
1022#define GMBUS_SLAVE_INDEX_SHIFT 8
1023#define GMBUS_SLAVE_ADDR_SHIFT 1
1024#define GMBUS_SLAVE_READ (1<<0)
1025#define GMBUS_SLAVE_WRITE (0<<0)
1026#define GMBUS2 0x5108 /* status */
1027#define GMBUS_INUSE (1<<15)
1028#define GMBUS_HW_WAIT_PHASE (1<<14)
1029#define GMBUS_STALL_TIMEOUT (1<<13)
1030#define GMBUS_INT (1<<12)
1031#define GMBUS_HW_RDY (1<<11)
1032#define GMBUS_SATOER (1<<10)
1033#define GMBUS_ACTIVE (1<<9)
1034#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1035#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1036#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1037#define GMBUS_NAK_EN (1<<3)
1038#define GMBUS_IDLE_EN (1<<2)
1039#define GMBUS_HW_WAIT_EN (1<<1)
1040#define GMBUS_HW_RDY_EN (1<<0)
1041#define GMBUS5 0x5120 /* byte index */
1042#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001043
Jesse Barnes585fb112008-07-29 11:54:06 -07001044/*
1045 * Clock control & power management
1046 */
1047
1048#define VGA0 0x6000
1049#define VGA1 0x6004
1050#define VGA_PD 0x6010
1051#define VGA0_PD_P2_DIV_4 (1 << 7)
1052#define VGA0_PD_P1_DIV_2 (1 << 5)
1053#define VGA0_PD_P1_SHIFT 0
1054#define VGA0_PD_P1_MASK (0x1f << 0)
1055#define VGA1_PD_P2_DIV_4 (1 << 15)
1056#define VGA1_PD_P1_DIV_2 (1 << 13)
1057#define VGA1_PD_P1_SHIFT 8
1058#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001059#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1060#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001061#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001062#define DPLL_VCO_ENABLE (1 << 31)
1063#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001064#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001065#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001066#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001067#define DPLL_VGA_MODE_DIS (1 << 28)
1068#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1069#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1070#define DPLL_MODE_MASK (3 << 26)
1071#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1072#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1073#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1074#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1075#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1076#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001077#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001078#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001079#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001080#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001081#define DPLL_PORTC_READY_MASK (0xf << 4)
1082#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001083
Jesse Barnes585fb112008-07-29 11:54:06 -07001084#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1085/*
1086 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1087 * this field (only one bit may be set).
1088 */
1089#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1090#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001091#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001092/* i830, required in DVO non-gang */
1093#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1094#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1095#define PLL_REF_INPUT_DREFCLK (0 << 13)
1096#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1097#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1098#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1099#define PLL_REF_INPUT_MASK (3 << 13)
1100#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001101/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001102# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1103# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1104# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1105# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1106# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1107
Jesse Barnes585fb112008-07-29 11:54:06 -07001108/*
1109 * Parallel to Serial Load Pulse phase selection.
1110 * Selects the phase for the 10X DPLL clock for the PCIe
1111 * digital display port. The range is 4 to 13; 10 or more
1112 * is just a flip delay. The default is 6
1113 */
1114#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1115#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1116/*
1117 * SDVO multiplier for 945G/GM. Not used on 965.
1118 */
1119#define SDVO_MULTIPLIER_MASK 0x000000ff
1120#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1121#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001122#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001123/*
1124 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1125 *
1126 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1127 */
1128#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1129#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1130/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1131#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1132#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1133/*
1134 * SDVO/UDI pixel multiplier.
1135 *
1136 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1137 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1138 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1139 * dummy bytes in the datastream at an increased clock rate, with both sides of
1140 * the link knowing how many bytes are fill.
1141 *
1142 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1143 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1144 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1145 * through an SDVO command.
1146 *
1147 * This register field has values of multiplication factor minus 1, with
1148 * a maximum multiplier of 5 for SDVO.
1149 */
1150#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1151#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1152/*
1153 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1154 * This best be set to the default value (3) or the CRT won't work. No,
1155 * I don't entirely understand what this does...
1156 */
1157#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1158#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001159#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001160#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001161
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001162#define _FPA0 0x06040
1163#define _FPA1 0x06044
1164#define _FPB0 0x06048
1165#define _FPB1 0x0604c
1166#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1167#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001168#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001169#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001170#define FP_N_DIV_SHIFT 16
1171#define FP_M1_DIV_MASK 0x00003f00
1172#define FP_M1_DIV_SHIFT 8
1173#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001174#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001175#define FP_M2_DIV_SHIFT 0
1176#define DPLL_TEST 0x606c
1177#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1178#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1179#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1180#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1181#define DPLLB_TEST_N_BYPASS (1 << 19)
1182#define DPLLB_TEST_M_BYPASS (1 << 18)
1183#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1184#define DPLLA_TEST_N_BYPASS (1 << 3)
1185#define DPLLA_TEST_M_BYPASS (1 << 2)
1186#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1187#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001188#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001189#define DSTATE_PLL_D3_OFF (1<<3)
1190#define DSTATE_GFX_CLOCK_GATING (1<<1)
1191#define DSTATE_DOT_CLOCK_GATING (1<<0)
1192#define DSPCLK_GATE_D 0x6200
1193# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1194# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1195# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1196# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1197# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1198# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1199# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1200# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1201# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1202# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1203# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1204# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1205# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1206# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1207# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1208# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1209# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1210# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1211# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1212# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1213# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1214# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1215# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1216# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1217# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1218# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1219# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1220# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1221/**
1222 * This bit must be set on the 830 to prevent hangs when turning off the
1223 * overlay scaler.
1224 */
1225# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1226# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1227# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1228# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1229# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1230
1231#define RENCLK_GATE_D1 0x6204
1232# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1233# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1234# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1235# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1236# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1237# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1238# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1239# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1240# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1241/** This bit must be unset on 855,865 */
1242# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1243# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1244# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1245# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1246/** This bit must be set on 855,865. */
1247# define SV_CLOCK_GATE_DISABLE (1 << 0)
1248# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1249# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1250# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1251# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1252# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1253# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1254# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1255# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1256# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1257# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1258# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1259# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1260# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1261# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1262# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1263# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1264# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1265
1266# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1267/** This bit must always be set on 965G/965GM */
1268# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1269# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1270# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1271# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1272# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1273# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1274/** This bit must always be set on 965G */
1275# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1276# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1277# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1278# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1279# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1280# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1281# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1282# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1283# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1284# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1285# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1286# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1287# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1288# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1289# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1290# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1291# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1292# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1293# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1294
1295#define RENCLK_GATE_D2 0x6208
1296#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1297#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1298#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1299#define RAMCLK_GATE_D 0x6210 /* CRL only */
1300#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001301
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001302#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001303#define FW_CSPWRDWNEN (1<<15)
1304
Jesse Barnes585fb112008-07-29 11:54:06 -07001305/*
1306 * Palette regs
1307 */
1308
Ville Syrjälä4b059982013-01-24 15:29:47 +02001309#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1310#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001311#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001312
Eric Anholt673a3942008-07-30 12:06:12 -07001313/* MCH MMIO space */
1314
1315/*
1316 * MCHBAR mirror.
1317 *
1318 * This mirrors the MCHBAR MMIO space whose location is determined by
1319 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1320 * every way. It is not accessible from the CP register read instructions.
1321 *
1322 */
1323#define MCHBAR_MIRROR_BASE 0x10000
1324
Yuanhan Liu13982612010-12-15 15:42:31 +08001325#define MCHBAR_MIRROR_BASE_SNB 0x140000
1326
Chris Wilson3ebecd02013-04-12 19:10:13 +01001327/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1328#define DCLK 0x5e04
1329
Eric Anholt673a3942008-07-30 12:06:12 -07001330/** 915-945 and GM965 MCH register controlling DRAM channel access */
1331#define DCC 0x10200
1332#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1333#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1334#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1335#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1336#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001337#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001338
Li Peng95534262010-05-18 18:58:44 +08001339/** Pineview MCH register contains DDR3 setting */
1340#define CSHRDDR3CTL 0x101a8
1341#define CSHRDDR3CTL_DDR3 (1 << 2)
1342
Eric Anholt673a3942008-07-30 12:06:12 -07001343/** 965 MCH register controlling DRAM channel configuration */
1344#define C0DRB3 0x10206
1345#define C1DRB3 0x10606
1346
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001347/** snb MCH registers for reading the DRAM channel configuration */
1348#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1349#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1350#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1351#define MAD_DIMM_ECC_MASK (0x3 << 24)
1352#define MAD_DIMM_ECC_OFF (0x0 << 24)
1353#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1354#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1355#define MAD_DIMM_ECC_ON (0x3 << 24)
1356#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1357#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1358#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1359#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1360#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1361#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1362#define MAD_DIMM_A_SELECT (0x1 << 16)
1363/* DIMM sizes are in multiples of 256mb. */
1364#define MAD_DIMM_B_SIZE_SHIFT 8
1365#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1366#define MAD_DIMM_A_SIZE_SHIFT 0
1367#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1368
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001369/** snb MCH registers for priority tuning */
1370#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1371#define MCH_SSKPD_WM0_MASK 0x3f
1372#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001373
Keith Packardb11248d2009-06-11 22:28:56 -07001374/* Clocking configuration register */
1375#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001376#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001377#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1378#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1379#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1380#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1381#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001382/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001383#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001384#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001385#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001386#define CLKCFG_MEM_533 (1 << 4)
1387#define CLKCFG_MEM_667 (2 << 4)
1388#define CLKCFG_MEM_800 (3 << 4)
1389#define CLKCFG_MEM_MASK (7 << 4)
1390
Jesse Barnesea056c12010-09-10 10:02:13 -07001391#define TSC1 0x11001
1392#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001393#define TR1 0x11006
1394#define TSFS 0x11020
1395#define TSFS_SLOPE_MASK 0x0000ff00
1396#define TSFS_SLOPE_SHIFT 8
1397#define TSFS_INTR_MASK 0x000000ff
1398
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399#define CRSTANDVID 0x11100
1400#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1401#define PXVFREQ_PX_MASK 0x7f000000
1402#define PXVFREQ_PX_SHIFT 24
1403#define VIDFREQ_BASE 0x11110
1404#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1405#define VIDFREQ2 0x11114
1406#define VIDFREQ3 0x11118
1407#define VIDFREQ4 0x1111c
1408#define VIDFREQ_P0_MASK 0x1f000000
1409#define VIDFREQ_P0_SHIFT 24
1410#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1411#define VIDFREQ_P0_CSCLK_SHIFT 20
1412#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1413#define VIDFREQ_P0_CRCLK_SHIFT 16
1414#define VIDFREQ_P1_MASK 0x00001f00
1415#define VIDFREQ_P1_SHIFT 8
1416#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1417#define VIDFREQ_P1_CSCLK_SHIFT 4
1418#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1419#define INTTOEXT_BASE_ILK 0x11300
1420#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1421#define INTTOEXT_MAP3_SHIFT 24
1422#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1423#define INTTOEXT_MAP2_SHIFT 16
1424#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1425#define INTTOEXT_MAP1_SHIFT 8
1426#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1427#define INTTOEXT_MAP0_SHIFT 0
1428#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1429#define MEMSWCTL 0x11170 /* Ironlake only */
1430#define MEMCTL_CMD_MASK 0xe000
1431#define MEMCTL_CMD_SHIFT 13
1432#define MEMCTL_CMD_RCLK_OFF 0
1433#define MEMCTL_CMD_RCLK_ON 1
1434#define MEMCTL_CMD_CHFREQ 2
1435#define MEMCTL_CMD_CHVID 3
1436#define MEMCTL_CMD_VMMOFF 4
1437#define MEMCTL_CMD_VMMON 5
1438#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1439 when command complete */
1440#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1441#define MEMCTL_FREQ_SHIFT 8
1442#define MEMCTL_SFCAVM (1<<7)
1443#define MEMCTL_TGT_VID_MASK 0x007f
1444#define MEMIHYST 0x1117c
1445#define MEMINTREN 0x11180 /* 16 bits */
1446#define MEMINT_RSEXIT_EN (1<<8)
1447#define MEMINT_CX_SUPR_EN (1<<7)
1448#define MEMINT_CONT_BUSY_EN (1<<6)
1449#define MEMINT_AVG_BUSY_EN (1<<5)
1450#define MEMINT_EVAL_CHG_EN (1<<4)
1451#define MEMINT_MON_IDLE_EN (1<<3)
1452#define MEMINT_UP_EVAL_EN (1<<2)
1453#define MEMINT_DOWN_EVAL_EN (1<<1)
1454#define MEMINT_SW_CMD_EN (1<<0)
1455#define MEMINTRSTR 0x11182 /* 16 bits */
1456#define MEM_RSEXIT_MASK 0xc000
1457#define MEM_RSEXIT_SHIFT 14
1458#define MEM_CONT_BUSY_MASK 0x3000
1459#define MEM_CONT_BUSY_SHIFT 12
1460#define MEM_AVG_BUSY_MASK 0x0c00
1461#define MEM_AVG_BUSY_SHIFT 10
1462#define MEM_EVAL_CHG_MASK 0x0300
1463#define MEM_EVAL_BUSY_SHIFT 8
1464#define MEM_MON_IDLE_MASK 0x00c0
1465#define MEM_MON_IDLE_SHIFT 6
1466#define MEM_UP_EVAL_MASK 0x0030
1467#define MEM_UP_EVAL_SHIFT 4
1468#define MEM_DOWN_EVAL_MASK 0x000c
1469#define MEM_DOWN_EVAL_SHIFT 2
1470#define MEM_SW_CMD_MASK 0x0003
1471#define MEM_INT_STEER_GFX 0
1472#define MEM_INT_STEER_CMR 1
1473#define MEM_INT_STEER_SMI 2
1474#define MEM_INT_STEER_SCI 3
1475#define MEMINTRSTS 0x11184
1476#define MEMINT_RSEXIT (1<<7)
1477#define MEMINT_CONT_BUSY (1<<6)
1478#define MEMINT_AVG_BUSY (1<<5)
1479#define MEMINT_EVAL_CHG (1<<4)
1480#define MEMINT_MON_IDLE (1<<3)
1481#define MEMINT_UP_EVAL (1<<2)
1482#define MEMINT_DOWN_EVAL (1<<1)
1483#define MEMINT_SW_CMD (1<<0)
1484#define MEMMODECTL 0x11190
1485#define MEMMODE_BOOST_EN (1<<31)
1486#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1487#define MEMMODE_BOOST_FREQ_SHIFT 24
1488#define MEMMODE_IDLE_MODE_MASK 0x00030000
1489#define MEMMODE_IDLE_MODE_SHIFT 16
1490#define MEMMODE_IDLE_MODE_EVAL 0
1491#define MEMMODE_IDLE_MODE_CONT 1
1492#define MEMMODE_HWIDLE_EN (1<<15)
1493#define MEMMODE_SWMODE_EN (1<<14)
1494#define MEMMODE_RCLK_GATE (1<<13)
1495#define MEMMODE_HW_UPDATE (1<<12)
1496#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1497#define MEMMODE_FSTART_SHIFT 8
1498#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1499#define MEMMODE_FMAX_SHIFT 4
1500#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1501#define RCBMAXAVG 0x1119c
1502#define MEMSWCTL2 0x1119e /* Cantiga only */
1503#define SWMEMCMD_RENDER_OFF (0 << 13)
1504#define SWMEMCMD_RENDER_ON (1 << 13)
1505#define SWMEMCMD_SWFREQ (2 << 13)
1506#define SWMEMCMD_TARVID (3 << 13)
1507#define SWMEMCMD_VRM_OFF (4 << 13)
1508#define SWMEMCMD_VRM_ON (5 << 13)
1509#define CMDSTS (1<<12)
1510#define SFCAVM (1<<11)
1511#define SWFREQ_MASK 0x0380 /* P0-7 */
1512#define SWFREQ_SHIFT 7
1513#define TARVID_MASK 0x001f
1514#define MEMSTAT_CTG 0x111a0
1515#define RCBMINAVG 0x111a0
1516#define RCUPEI 0x111b0
1517#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001518#define RSTDBYCTL 0x111b8
1519#define RS1EN (1<<31)
1520#define RS2EN (1<<30)
1521#define RS3EN (1<<29)
1522#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1523#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1524#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1525#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1526#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1527#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1528#define RSX_STATUS_MASK (7<<20)
1529#define RSX_STATUS_ON (0<<20)
1530#define RSX_STATUS_RC1 (1<<20)
1531#define RSX_STATUS_RC1E (2<<20)
1532#define RSX_STATUS_RS1 (3<<20)
1533#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1534#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1535#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1536#define RSX_STATUS_RSVD2 (7<<20)
1537#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1538#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1539#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1540#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1541#define RS1CONTSAV_MASK (3<<14)
1542#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1543#define RS1CONTSAV_RSVD (1<<14)
1544#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1545#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1546#define NORMSLEXLAT_MASK (3<<12)
1547#define SLOW_RS123 (0<<12)
1548#define SLOW_RS23 (1<<12)
1549#define SLOW_RS3 (2<<12)
1550#define NORMAL_RS123 (3<<12)
1551#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1552#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1553#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1554#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1555#define RS_CSTATE_MASK (3<<4)
1556#define RS_CSTATE_C367_RS1 (0<<4)
1557#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1558#define RS_CSTATE_RSVD (2<<4)
1559#define RS_CSTATE_C367_RS2 (3<<4)
1560#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1561#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001562#define VIDCTL 0x111c0
1563#define VIDSTS 0x111c8
1564#define VIDSTART 0x111cc /* 8 bits */
1565#define MEMSTAT_ILK 0x111f8
1566#define MEMSTAT_VID_MASK 0x7f00
1567#define MEMSTAT_VID_SHIFT 8
1568#define MEMSTAT_PSTATE_MASK 0x00f8
1569#define MEMSTAT_PSTATE_SHIFT 3
1570#define MEMSTAT_MON_ACTV (1<<2)
1571#define MEMSTAT_SRC_CTL_MASK 0x0003
1572#define MEMSTAT_SRC_CTL_CORE 0
1573#define MEMSTAT_SRC_CTL_TRB 1
1574#define MEMSTAT_SRC_CTL_THM 2
1575#define MEMSTAT_SRC_CTL_STDBY 3
1576#define RCPREVBSYTUPAVG 0x113b8
1577#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001578#define PMMISC 0x11214
1579#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001580#define SDEW 0x1124c
1581#define CSIEW0 0x11250
1582#define CSIEW1 0x11254
1583#define CSIEW2 0x11258
1584#define PEW 0x1125c
1585#define DEW 0x11270
1586#define MCHAFE 0x112c0
1587#define CSIEC 0x112e0
1588#define DMIEC 0x112e4
1589#define DDREC 0x112e8
1590#define PEG0EC 0x112ec
1591#define PEG1EC 0x112f0
1592#define GFXEC 0x112f4
1593#define RPPREVBSYTUPAVG 0x113b8
1594#define RPPREVBSYTDNAVG 0x113bc
1595#define ECR 0x11600
1596#define ECR_GPFE (1<<31)
1597#define ECR_IMONE (1<<30)
1598#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1599#define OGW0 0x11608
1600#define OGW1 0x1160c
1601#define EG0 0x11610
1602#define EG1 0x11614
1603#define EG2 0x11618
1604#define EG3 0x1161c
1605#define EG4 0x11620
1606#define EG5 0x11624
1607#define EG6 0x11628
1608#define EG7 0x1162c
1609#define PXW 0x11664
1610#define PXWL 0x11680
1611#define LCFUSE02 0x116c0
1612#define LCFUSE_HIV_MASK 0x000000ff
1613#define CSIPLL0 0x12c10
1614#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001615#define PEG_BAND_GAP_DATA 0x14d68
1616
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001617#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1618#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1619#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1620
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001621#define GEN6_GT_PERF_STATUS 0x145948
1622#define GEN6_RP_STATE_LIMITS 0x145994
1623#define GEN6_RP_STATE_CAP 0x145998
1624
Jesse Barnes585fb112008-07-29 11:54:06 -07001625/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001626 * Logical Context regs
1627 */
1628#define CCID 0x2180
1629#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001630#define CXT_SIZE 0x21a0
1631#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1632#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1633#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1634#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1635#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1636#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1637 GEN6_CXT_RING_SIZE(cxt_reg) + \
1638 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1639 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1640 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001641#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001642#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1643#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001644#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1645#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1646#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1647#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001648#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1649 GEN7_CXT_RING_SIZE(ctx_reg) + \
1650 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001651 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1652 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1653 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001654#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1655#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1656#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1657#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1658 HSW_CXT_RING_SIZE(ctx_reg) + \
1659 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1660 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1661
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001662
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001663/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001664 * Overlay regs
1665 */
1666
1667#define OVADD 0x30000
1668#define DOVSTA 0x30008
1669#define OC_BUF (0x3<<20)
1670#define OGAMC5 0x30010
1671#define OGAMC4 0x30014
1672#define OGAMC3 0x30018
1673#define OGAMC2 0x3001c
1674#define OGAMC1 0x30020
1675#define OGAMC0 0x30024
1676
1677/*
1678 * Display engine regs
1679 */
1680
1681/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001682#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1683#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1684#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1685#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1686#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1687#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1688#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1689#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1690#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001691
1692/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001693#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1694#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1695#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1696#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1697#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1698#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1699#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1700#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1701#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001702
Jesse Barnes585fb112008-07-29 11:54:06 -07001703
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001704#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1705#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1706#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1707#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1708#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1709#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001710#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001711#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001712
Jesse Barnes585fb112008-07-29 11:54:06 -07001713/* VGA port control */
1714#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001715#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001716#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001717
Jesse Barnes585fb112008-07-29 11:54:06 -07001718#define ADPA_DAC_ENABLE (1<<31)
1719#define ADPA_DAC_DISABLE 0
1720#define ADPA_PIPE_SELECT_MASK (1<<30)
1721#define ADPA_PIPE_A_SELECT 0
1722#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001723#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001724/* CPT uses bits 29:30 for pch transcoder select */
1725#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1726#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1727#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1728#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1729#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1730#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1731#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1732#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1733#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1734#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1735#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1736#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1737#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1738#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1739#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1740#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1741#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1742#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1743#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001744#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1745#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001746#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001747#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001748#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07001749#define ADPA_HSYNC_CNTL_ENABLE 0
1750#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1751#define ADPA_VSYNC_ACTIVE_LOW 0
1752#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1753#define ADPA_HSYNC_ACTIVE_LOW 0
1754#define ADPA_DPMS_MASK (~(3<<10))
1755#define ADPA_DPMS_ON (0<<10)
1756#define ADPA_DPMS_SUSPEND (1<<10)
1757#define ADPA_DPMS_STANDBY (2<<10)
1758#define ADPA_DPMS_OFF (3<<10)
1759
Chris Wilson939fe4d2010-10-09 10:33:26 +01001760
Jesse Barnes585fb112008-07-29 11:54:06 -07001761/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001762#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001763#define PORTB_HOTPLUG_INT_EN (1 << 29)
1764#define PORTC_HOTPLUG_INT_EN (1 << 28)
1765#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001766#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1767#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1768#define TV_HOTPLUG_INT_EN (1 << 18)
1769#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05001770#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1771 PORTC_HOTPLUG_INT_EN | \
1772 PORTD_HOTPLUG_INT_EN | \
1773 SDVOC_HOTPLUG_INT_EN | \
1774 SDVOB_HOTPLUG_INT_EN | \
1775 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07001776#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001777#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1778/* must use period 64 on GM45 according to docs */
1779#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1780#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1781#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1782#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1783#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1784#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1785#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1786#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1787#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1788#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1789#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1790#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001791
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001792#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001793/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001794#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1795#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1796#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1797#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1798#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1799#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001800/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001801#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1802#define TV_HOTPLUG_INT_STATUS (1 << 10)
1803#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1804#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1805#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1806#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001807/* SDVO is different across gen3/4 */
1808#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1809#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1810#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1811#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1812#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1813#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05001814#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1815 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1816 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1817 PORTB_HOTPLUG_INT_STATUS | \
1818 PORTC_HOTPLUG_INT_STATUS | \
1819 PORTD_HOTPLUG_INT_STATUS)
1820
1821#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1822 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1823 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1824 PORTB_HOTPLUG_INT_STATUS | \
1825 PORTC_HOTPLUG_INT_STATUS | \
1826 PORTD_HOTPLUG_INT_STATUS)
1827
1828#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1829 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1830 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1831 PORTB_HOTPLUG_INT_STATUS | \
1832 PORTC_HOTPLUG_INT_STATUS | \
1833 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07001834
Paulo Zanonic20cd312013-02-19 16:21:45 -03001835/* SDVO and HDMI port control.
1836 * The same register may be used for SDVO or HDMI */
1837#define GEN3_SDVOB 0x61140
1838#define GEN3_SDVOC 0x61160
1839#define GEN4_HDMIB GEN3_SDVOB
1840#define GEN4_HDMIC GEN3_SDVOC
1841#define PCH_SDVOB 0xe1140
1842#define PCH_HDMIB PCH_SDVOB
1843#define PCH_HDMIC 0xe1150
1844#define PCH_HDMID 0xe1160
1845
1846/* Gen 3 SDVO bits: */
1847#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001848#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1849#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001850#define SDVO_PIPE_B_SELECT (1 << 30)
1851#define SDVO_STALL_SELECT (1 << 29)
1852#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001853/**
1854 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07001855 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07001856 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1857 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001858#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07001859#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03001860#define SDVO_PHASE_SELECT_MASK (15 << 19)
1861#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1862#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1863#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1864#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1865#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1866#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001867/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001868#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1869 SDVO_INTERRUPT_ENABLE)
1870#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1871
1872/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001873#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001874#define SDVO_ENCODING_SDVO (0 << 10)
1875#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001876#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1877#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001878#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001879#define SDVO_AUDIO_ENABLE (1 << 6)
1880/* VSYNC/HSYNC bits new with 965, default is to be set */
1881#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1882#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1883
1884/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001885#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001886#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1887
1888/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001889#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1890#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001891
Jesse Barnes585fb112008-07-29 11:54:06 -07001892
1893/* DVO port control */
1894#define DVOA 0x61120
1895#define DVOB 0x61140
1896#define DVOC 0x61160
1897#define DVO_ENABLE (1 << 31)
1898#define DVO_PIPE_B_SELECT (1 << 30)
1899#define DVO_PIPE_STALL_UNUSED (0 << 28)
1900#define DVO_PIPE_STALL (1 << 28)
1901#define DVO_PIPE_STALL_TV (2 << 28)
1902#define DVO_PIPE_STALL_MASK (3 << 28)
1903#define DVO_USE_VGA_SYNC (1 << 15)
1904#define DVO_DATA_ORDER_I740 (0 << 14)
1905#define DVO_DATA_ORDER_FP (1 << 14)
1906#define DVO_VSYNC_DISABLE (1 << 11)
1907#define DVO_HSYNC_DISABLE (1 << 10)
1908#define DVO_VSYNC_TRISTATE (1 << 9)
1909#define DVO_HSYNC_TRISTATE (1 << 8)
1910#define DVO_BORDER_ENABLE (1 << 7)
1911#define DVO_DATA_ORDER_GBRG (1 << 6)
1912#define DVO_DATA_ORDER_RGGB (0 << 6)
1913#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1914#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1915#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1916#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1917#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1918#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1919#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1920#define DVO_PRESERVE_MASK (0x7<<24)
1921#define DVOA_SRCDIM 0x61124
1922#define DVOB_SRCDIM 0x61144
1923#define DVOC_SRCDIM 0x61164
1924#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1925#define DVO_SRCDIM_VERTICAL_SHIFT 0
1926
1927/* LVDS port control */
1928#define LVDS 0x61180
1929/*
1930 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1931 * the DPLL semantics change when the LVDS is assigned to that pipe.
1932 */
1933#define LVDS_PORT_EN (1 << 31)
1934/* Selects pipe B for LVDS data. Must be set on pre-965. */
1935#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001936#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001937#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001938/* LVDS dithering flag on 965/g4x platform */
1939#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001940/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1941#define LVDS_VSYNC_POLARITY (1 << 21)
1942#define LVDS_HSYNC_POLARITY (1 << 20)
1943
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001944/* Enable border for unscaled (or aspect-scaled) display */
1945#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001946/*
1947 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1948 * pixel.
1949 */
1950#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1951#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1952#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1953/*
1954 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1955 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1956 * on.
1957 */
1958#define LVDS_A3_POWER_MASK (3 << 6)
1959#define LVDS_A3_POWER_DOWN (0 << 6)
1960#define LVDS_A3_POWER_UP (3 << 6)
1961/*
1962 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1963 * is set.
1964 */
1965#define LVDS_CLKB_POWER_MASK (3 << 4)
1966#define LVDS_CLKB_POWER_DOWN (0 << 4)
1967#define LVDS_CLKB_POWER_UP (3 << 4)
1968/*
1969 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1970 * setting for whether we are in dual-channel mode. The B3 pair will
1971 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1972 */
1973#define LVDS_B0B3_POWER_MASK (3 << 2)
1974#define LVDS_B0B3_POWER_DOWN (0 << 2)
1975#define LVDS_B0B3_POWER_UP (3 << 2)
1976
David Härdeman3c17fe42010-09-24 21:44:32 +02001977/* Video Data Island Packet control */
1978#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001979/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1980 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1981 * of the infoframe structure specified by CEA-861. */
1982#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001983#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001984/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001985#define VIDEO_DIP_ENABLE (1 << 31)
1986#define VIDEO_DIP_PORT_B (1 << 29)
1987#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001988#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001989#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001990#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001991#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1992#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001993#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001994#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1995#define VIDEO_DIP_SELECT_AVI (0 << 19)
1996#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1997#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001998#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001999#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2000#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2001#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002002#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002003/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002004#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2005#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002006#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002007#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2008#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002009#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002010
Jesse Barnes585fb112008-07-29 11:54:06 -07002011/* Panel power sequencing */
2012#define PP_STATUS 0x61200
2013#define PP_ON (1 << 31)
2014/*
2015 * Indicates that all dependencies of the panel are on:
2016 *
2017 * - PLL enabled
2018 * - pipe enabled
2019 * - LVDS/DVOB/DVOC on
2020 */
2021#define PP_READY (1 << 30)
2022#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002023#define PP_SEQUENCE_POWER_UP (1 << 28)
2024#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2025#define PP_SEQUENCE_MASK (3 << 28)
2026#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002027#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002028#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002029#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2030#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2031#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2032#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2033#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2034#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2035#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2036#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2037#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002038#define PP_CONTROL 0x61204
2039#define POWER_TARGET_ON (1 << 0)
2040#define PP_ON_DELAYS 0x61208
2041#define PP_OFF_DELAYS 0x6120c
2042#define PP_DIVISOR 0x61210
2043
2044/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002045#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002046#define PFIT_ENABLE (1 << 31)
2047#define PFIT_PIPE_MASK (3 << 29)
2048#define PFIT_PIPE_SHIFT 29
2049#define VERT_INTERP_DISABLE (0 << 10)
2050#define VERT_INTERP_BILINEAR (1 << 10)
2051#define VERT_INTERP_MASK (3 << 10)
2052#define VERT_AUTO_SCALE (1 << 9)
2053#define HORIZ_INTERP_DISABLE (0 << 6)
2054#define HORIZ_INTERP_BILINEAR (1 << 6)
2055#define HORIZ_INTERP_MASK (3 << 6)
2056#define HORIZ_AUTO_SCALE (1 << 5)
2057#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002058#define PFIT_FILTER_FUZZY (0 << 24)
2059#define PFIT_SCALING_AUTO (0 << 26)
2060#define PFIT_SCALING_PROGRAMMED (1 << 26)
2061#define PFIT_SCALING_PILLAR (2 << 26)
2062#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002063#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002064/* Pre-965 */
2065#define PFIT_VERT_SCALE_SHIFT 20
2066#define PFIT_VERT_SCALE_MASK 0xfff00000
2067#define PFIT_HORIZ_SCALE_SHIFT 4
2068#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2069/* 965+ */
2070#define PFIT_VERT_SCALE_SHIFT_965 16
2071#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2072#define PFIT_HORIZ_SCALE_SHIFT_965 0
2073#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2074
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002075#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002076
2077/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002078#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002079#define BLM_PWM_ENABLE (1 << 31)
2080#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2081#define BLM_PIPE_SELECT (1 << 29)
2082#define BLM_PIPE_SELECT_IVB (3 << 29)
2083#define BLM_PIPE_A (0 << 29)
2084#define BLM_PIPE_B (1 << 29)
2085#define BLM_PIPE_C (2 << 29) /* ivb + */
2086#define BLM_PIPE(pipe) ((pipe) << 29)
2087#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2088#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2089#define BLM_PHASE_IN_ENABLE (1 << 25)
2090#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2091#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2092#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2093#define BLM_PHASE_IN_COUNT_SHIFT (8)
2094#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2095#define BLM_PHASE_IN_INCR_SHIFT (0)
2096#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002097#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002098/*
2099 * This is the most significant 15 bits of the number of backlight cycles in a
2100 * complete cycle of the modulated backlight control.
2101 *
2102 * The actual value is this field multiplied by two.
2103 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002104#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2105#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2106#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002107/*
2108 * This is the number of cycles out of the backlight modulation cycle for which
2109 * the backlight is on.
2110 *
2111 * This field must be no greater than the number of cycles in the complete
2112 * backlight modulation cycle.
2113 */
2114#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2115#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002116#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2117#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002118
Jesse Barnes12569ad2013-03-08 10:45:59 -08002119#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002120
Daniel Vetter7cf41602012-06-05 10:07:09 +02002121/* New registers for PCH-split platforms. Safe where new bits show up, the
2122 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2123#define BLC_PWM_CPU_CTL2 0x48250
2124#define BLC_PWM_CPU_CTL 0x48254
2125
2126/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2127 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2128#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002129#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002130#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2131#define BLM_PCH_POLARITY (1 << 29)
2132#define BLC_PWM_PCH_CTL2 0xc8254
2133
Jesse Barnes585fb112008-07-29 11:54:06 -07002134/* TV port control */
2135#define TV_CTL 0x68000
2136/** Enables the TV encoder */
2137# define TV_ENC_ENABLE (1 << 31)
2138/** Sources the TV encoder input from pipe B instead of A. */
2139# define TV_ENC_PIPEB_SELECT (1 << 30)
2140/** Outputs composite video (DAC A only) */
2141# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2142/** Outputs SVideo video (DAC B/C) */
2143# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2144/** Outputs Component video (DAC A/B/C) */
2145# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2146/** Outputs Composite and SVideo (DAC A/B/C) */
2147# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2148# define TV_TRILEVEL_SYNC (1 << 21)
2149/** Enables slow sync generation (945GM only) */
2150# define TV_SLOW_SYNC (1 << 20)
2151/** Selects 4x oversampling for 480i and 576p */
2152# define TV_OVERSAMPLE_4X (0 << 18)
2153/** Selects 2x oversampling for 720p and 1080i */
2154# define TV_OVERSAMPLE_2X (1 << 18)
2155/** Selects no oversampling for 1080p */
2156# define TV_OVERSAMPLE_NONE (2 << 18)
2157/** Selects 8x oversampling */
2158# define TV_OVERSAMPLE_8X (3 << 18)
2159/** Selects progressive mode rather than interlaced */
2160# define TV_PROGRESSIVE (1 << 17)
2161/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2162# define TV_PAL_BURST (1 << 16)
2163/** Field for setting delay of Y compared to C */
2164# define TV_YC_SKEW_MASK (7 << 12)
2165/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2166# define TV_ENC_SDP_FIX (1 << 11)
2167/**
2168 * Enables a fix for the 915GM only.
2169 *
2170 * Not sure what it does.
2171 */
2172# define TV_ENC_C0_FIX (1 << 10)
2173/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002174# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002175# define TV_FUSE_STATE_MASK (3 << 4)
2176/** Read-only state that reports all features enabled */
2177# define TV_FUSE_STATE_ENABLED (0 << 4)
2178/** Read-only state that reports that Macrovision is disabled in hardware*/
2179# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2180/** Read-only state that reports that TV-out is disabled in hardware. */
2181# define TV_FUSE_STATE_DISABLED (2 << 4)
2182/** Normal operation */
2183# define TV_TEST_MODE_NORMAL (0 << 0)
2184/** Encoder test pattern 1 - combo pattern */
2185# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2186/** Encoder test pattern 2 - full screen vertical 75% color bars */
2187# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2188/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2189# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2190/** Encoder test pattern 4 - random noise */
2191# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2192/** Encoder test pattern 5 - linear color ramps */
2193# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2194/**
2195 * This test mode forces the DACs to 50% of full output.
2196 *
2197 * This is used for load detection in combination with TVDAC_SENSE_MASK
2198 */
2199# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2200# define TV_TEST_MODE_MASK (7 << 0)
2201
2202#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002203# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002204/**
2205 * Reports that DAC state change logic has reported change (RO).
2206 *
2207 * This gets cleared when TV_DAC_STATE_EN is cleared
2208*/
2209# define TVDAC_STATE_CHG (1 << 31)
2210# define TVDAC_SENSE_MASK (7 << 28)
2211/** Reports that DAC A voltage is above the detect threshold */
2212# define TVDAC_A_SENSE (1 << 30)
2213/** Reports that DAC B voltage is above the detect threshold */
2214# define TVDAC_B_SENSE (1 << 29)
2215/** Reports that DAC C voltage is above the detect threshold */
2216# define TVDAC_C_SENSE (1 << 28)
2217/**
2218 * Enables DAC state detection logic, for load-based TV detection.
2219 *
2220 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2221 * to off, for load detection to work.
2222 */
2223# define TVDAC_STATE_CHG_EN (1 << 27)
2224/** Sets the DAC A sense value to high */
2225# define TVDAC_A_SENSE_CTL (1 << 26)
2226/** Sets the DAC B sense value to high */
2227# define TVDAC_B_SENSE_CTL (1 << 25)
2228/** Sets the DAC C sense value to high */
2229# define TVDAC_C_SENSE_CTL (1 << 24)
2230/** Overrides the ENC_ENABLE and DAC voltage levels */
2231# define DAC_CTL_OVERRIDE (1 << 7)
2232/** Sets the slew rate. Must be preserved in software */
2233# define ENC_TVDAC_SLEW_FAST (1 << 6)
2234# define DAC_A_1_3_V (0 << 4)
2235# define DAC_A_1_1_V (1 << 4)
2236# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002237# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002238# define DAC_B_1_3_V (0 << 2)
2239# define DAC_B_1_1_V (1 << 2)
2240# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002241# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002242# define DAC_C_1_3_V (0 << 0)
2243# define DAC_C_1_1_V (1 << 0)
2244# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002245# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002246
2247/**
2248 * CSC coefficients are stored in a floating point format with 9 bits of
2249 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2250 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2251 * -1 (0x3) being the only legal negative value.
2252 */
2253#define TV_CSC_Y 0x68010
2254# define TV_RY_MASK 0x07ff0000
2255# define TV_RY_SHIFT 16
2256# define TV_GY_MASK 0x00000fff
2257# define TV_GY_SHIFT 0
2258
2259#define TV_CSC_Y2 0x68014
2260# define TV_BY_MASK 0x07ff0000
2261# define TV_BY_SHIFT 16
2262/**
2263 * Y attenuation for component video.
2264 *
2265 * Stored in 1.9 fixed point.
2266 */
2267# define TV_AY_MASK 0x000003ff
2268# define TV_AY_SHIFT 0
2269
2270#define TV_CSC_U 0x68018
2271# define TV_RU_MASK 0x07ff0000
2272# define TV_RU_SHIFT 16
2273# define TV_GU_MASK 0x000007ff
2274# define TV_GU_SHIFT 0
2275
2276#define TV_CSC_U2 0x6801c
2277# define TV_BU_MASK 0x07ff0000
2278# define TV_BU_SHIFT 16
2279/**
2280 * U attenuation for component video.
2281 *
2282 * Stored in 1.9 fixed point.
2283 */
2284# define TV_AU_MASK 0x000003ff
2285# define TV_AU_SHIFT 0
2286
2287#define TV_CSC_V 0x68020
2288# define TV_RV_MASK 0x0fff0000
2289# define TV_RV_SHIFT 16
2290# define TV_GV_MASK 0x000007ff
2291# define TV_GV_SHIFT 0
2292
2293#define TV_CSC_V2 0x68024
2294# define TV_BV_MASK 0x07ff0000
2295# define TV_BV_SHIFT 16
2296/**
2297 * V attenuation for component video.
2298 *
2299 * Stored in 1.9 fixed point.
2300 */
2301# define TV_AV_MASK 0x000007ff
2302# define TV_AV_SHIFT 0
2303
2304#define TV_CLR_KNOBS 0x68028
2305/** 2s-complement brightness adjustment */
2306# define TV_BRIGHTNESS_MASK 0xff000000
2307# define TV_BRIGHTNESS_SHIFT 24
2308/** Contrast adjustment, as a 2.6 unsigned floating point number */
2309# define TV_CONTRAST_MASK 0x00ff0000
2310# define TV_CONTRAST_SHIFT 16
2311/** Saturation adjustment, as a 2.6 unsigned floating point number */
2312# define TV_SATURATION_MASK 0x0000ff00
2313# define TV_SATURATION_SHIFT 8
2314/** Hue adjustment, as an integer phase angle in degrees */
2315# define TV_HUE_MASK 0x000000ff
2316# define TV_HUE_SHIFT 0
2317
2318#define TV_CLR_LEVEL 0x6802c
2319/** Controls the DAC level for black */
2320# define TV_BLACK_LEVEL_MASK 0x01ff0000
2321# define TV_BLACK_LEVEL_SHIFT 16
2322/** Controls the DAC level for blanking */
2323# define TV_BLANK_LEVEL_MASK 0x000001ff
2324# define TV_BLANK_LEVEL_SHIFT 0
2325
2326#define TV_H_CTL_1 0x68030
2327/** Number of pixels in the hsync. */
2328# define TV_HSYNC_END_MASK 0x1fff0000
2329# define TV_HSYNC_END_SHIFT 16
2330/** Total number of pixels minus one in the line (display and blanking). */
2331# define TV_HTOTAL_MASK 0x00001fff
2332# define TV_HTOTAL_SHIFT 0
2333
2334#define TV_H_CTL_2 0x68034
2335/** Enables the colorburst (needed for non-component color) */
2336# define TV_BURST_ENA (1 << 31)
2337/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2338# define TV_HBURST_START_SHIFT 16
2339# define TV_HBURST_START_MASK 0x1fff0000
2340/** Length of the colorburst */
2341# define TV_HBURST_LEN_SHIFT 0
2342# define TV_HBURST_LEN_MASK 0x0001fff
2343
2344#define TV_H_CTL_3 0x68038
2345/** End of hblank, measured in pixels minus one from start of hsync */
2346# define TV_HBLANK_END_SHIFT 16
2347# define TV_HBLANK_END_MASK 0x1fff0000
2348/** Start of hblank, measured in pixels minus one from start of hsync */
2349# define TV_HBLANK_START_SHIFT 0
2350# define TV_HBLANK_START_MASK 0x0001fff
2351
2352#define TV_V_CTL_1 0x6803c
2353/** XXX */
2354# define TV_NBR_END_SHIFT 16
2355# define TV_NBR_END_MASK 0x07ff0000
2356/** XXX */
2357# define TV_VI_END_F1_SHIFT 8
2358# define TV_VI_END_F1_MASK 0x00003f00
2359/** XXX */
2360# define TV_VI_END_F2_SHIFT 0
2361# define TV_VI_END_F2_MASK 0x0000003f
2362
2363#define TV_V_CTL_2 0x68040
2364/** Length of vsync, in half lines */
2365# define TV_VSYNC_LEN_MASK 0x07ff0000
2366# define TV_VSYNC_LEN_SHIFT 16
2367/** Offset of the start of vsync in field 1, measured in one less than the
2368 * number of half lines.
2369 */
2370# define TV_VSYNC_START_F1_MASK 0x00007f00
2371# define TV_VSYNC_START_F1_SHIFT 8
2372/**
2373 * Offset of the start of vsync in field 2, measured in one less than the
2374 * number of half lines.
2375 */
2376# define TV_VSYNC_START_F2_MASK 0x0000007f
2377# define TV_VSYNC_START_F2_SHIFT 0
2378
2379#define TV_V_CTL_3 0x68044
2380/** Enables generation of the equalization signal */
2381# define TV_EQUAL_ENA (1 << 31)
2382/** Length of vsync, in half lines */
2383# define TV_VEQ_LEN_MASK 0x007f0000
2384# define TV_VEQ_LEN_SHIFT 16
2385/** Offset of the start of equalization in field 1, measured in one less than
2386 * the number of half lines.
2387 */
2388# define TV_VEQ_START_F1_MASK 0x0007f00
2389# define TV_VEQ_START_F1_SHIFT 8
2390/**
2391 * Offset of the start of equalization in field 2, measured in one less than
2392 * the number of half lines.
2393 */
2394# define TV_VEQ_START_F2_MASK 0x000007f
2395# define TV_VEQ_START_F2_SHIFT 0
2396
2397#define TV_V_CTL_4 0x68048
2398/**
2399 * Offset to start of vertical colorburst, measured in one less than the
2400 * number of lines from vertical start.
2401 */
2402# define TV_VBURST_START_F1_MASK 0x003f0000
2403# define TV_VBURST_START_F1_SHIFT 16
2404/**
2405 * Offset to the end of vertical colorburst, measured in one less than the
2406 * number of lines from the start of NBR.
2407 */
2408# define TV_VBURST_END_F1_MASK 0x000000ff
2409# define TV_VBURST_END_F1_SHIFT 0
2410
2411#define TV_V_CTL_5 0x6804c
2412/**
2413 * Offset to start of vertical colorburst, measured in one less than the
2414 * number of lines from vertical start.
2415 */
2416# define TV_VBURST_START_F2_MASK 0x003f0000
2417# define TV_VBURST_START_F2_SHIFT 16
2418/**
2419 * Offset to the end of vertical colorburst, measured in one less than the
2420 * number of lines from the start of NBR.
2421 */
2422# define TV_VBURST_END_F2_MASK 0x000000ff
2423# define TV_VBURST_END_F2_SHIFT 0
2424
2425#define TV_V_CTL_6 0x68050
2426/**
2427 * Offset to start of vertical colorburst, measured in one less than the
2428 * number of lines from vertical start.
2429 */
2430# define TV_VBURST_START_F3_MASK 0x003f0000
2431# define TV_VBURST_START_F3_SHIFT 16
2432/**
2433 * Offset to the end of vertical colorburst, measured in one less than the
2434 * number of lines from the start of NBR.
2435 */
2436# define TV_VBURST_END_F3_MASK 0x000000ff
2437# define TV_VBURST_END_F3_SHIFT 0
2438
2439#define TV_V_CTL_7 0x68054
2440/**
2441 * Offset to start of vertical colorburst, measured in one less than the
2442 * number of lines from vertical start.
2443 */
2444# define TV_VBURST_START_F4_MASK 0x003f0000
2445# define TV_VBURST_START_F4_SHIFT 16
2446/**
2447 * Offset to the end of vertical colorburst, measured in one less than the
2448 * number of lines from the start of NBR.
2449 */
2450# define TV_VBURST_END_F4_MASK 0x000000ff
2451# define TV_VBURST_END_F4_SHIFT 0
2452
2453#define TV_SC_CTL_1 0x68060
2454/** Turns on the first subcarrier phase generation DDA */
2455# define TV_SC_DDA1_EN (1 << 31)
2456/** Turns on the first subcarrier phase generation DDA */
2457# define TV_SC_DDA2_EN (1 << 30)
2458/** Turns on the first subcarrier phase generation DDA */
2459# define TV_SC_DDA3_EN (1 << 29)
2460/** Sets the subcarrier DDA to reset frequency every other field */
2461# define TV_SC_RESET_EVERY_2 (0 << 24)
2462/** Sets the subcarrier DDA to reset frequency every fourth field */
2463# define TV_SC_RESET_EVERY_4 (1 << 24)
2464/** Sets the subcarrier DDA to reset frequency every eighth field */
2465# define TV_SC_RESET_EVERY_8 (2 << 24)
2466/** Sets the subcarrier DDA to never reset the frequency */
2467# define TV_SC_RESET_NEVER (3 << 24)
2468/** Sets the peak amplitude of the colorburst.*/
2469# define TV_BURST_LEVEL_MASK 0x00ff0000
2470# define TV_BURST_LEVEL_SHIFT 16
2471/** Sets the increment of the first subcarrier phase generation DDA */
2472# define TV_SCDDA1_INC_MASK 0x00000fff
2473# define TV_SCDDA1_INC_SHIFT 0
2474
2475#define TV_SC_CTL_2 0x68064
2476/** Sets the rollover for the second subcarrier phase generation DDA */
2477# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2478# define TV_SCDDA2_SIZE_SHIFT 16
2479/** Sets the increent of the second subcarrier phase generation DDA */
2480# define TV_SCDDA2_INC_MASK 0x00007fff
2481# define TV_SCDDA2_INC_SHIFT 0
2482
2483#define TV_SC_CTL_3 0x68068
2484/** Sets the rollover for the third subcarrier phase generation DDA */
2485# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2486# define TV_SCDDA3_SIZE_SHIFT 16
2487/** Sets the increent of the third subcarrier phase generation DDA */
2488# define TV_SCDDA3_INC_MASK 0x00007fff
2489# define TV_SCDDA3_INC_SHIFT 0
2490
2491#define TV_WIN_POS 0x68070
2492/** X coordinate of the display from the start of horizontal active */
2493# define TV_XPOS_MASK 0x1fff0000
2494# define TV_XPOS_SHIFT 16
2495/** Y coordinate of the display from the start of vertical active (NBR) */
2496# define TV_YPOS_MASK 0x00000fff
2497# define TV_YPOS_SHIFT 0
2498
2499#define TV_WIN_SIZE 0x68074
2500/** Horizontal size of the display window, measured in pixels*/
2501# define TV_XSIZE_MASK 0x1fff0000
2502# define TV_XSIZE_SHIFT 16
2503/**
2504 * Vertical size of the display window, measured in pixels.
2505 *
2506 * Must be even for interlaced modes.
2507 */
2508# define TV_YSIZE_MASK 0x00000fff
2509# define TV_YSIZE_SHIFT 0
2510
2511#define TV_FILTER_CTL_1 0x68080
2512/**
2513 * Enables automatic scaling calculation.
2514 *
2515 * If set, the rest of the registers are ignored, and the calculated values can
2516 * be read back from the register.
2517 */
2518# define TV_AUTO_SCALE (1 << 31)
2519/**
2520 * Disables the vertical filter.
2521 *
2522 * This is required on modes more than 1024 pixels wide */
2523# define TV_V_FILTER_BYPASS (1 << 29)
2524/** Enables adaptive vertical filtering */
2525# define TV_VADAPT (1 << 28)
2526# define TV_VADAPT_MODE_MASK (3 << 26)
2527/** Selects the least adaptive vertical filtering mode */
2528# define TV_VADAPT_MODE_LEAST (0 << 26)
2529/** Selects the moderately adaptive vertical filtering mode */
2530# define TV_VADAPT_MODE_MODERATE (1 << 26)
2531/** Selects the most adaptive vertical filtering mode */
2532# define TV_VADAPT_MODE_MOST (3 << 26)
2533/**
2534 * Sets the horizontal scaling factor.
2535 *
2536 * This should be the fractional part of the horizontal scaling factor divided
2537 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2538 *
2539 * (src width - 1) / ((oversample * dest width) - 1)
2540 */
2541# define TV_HSCALE_FRAC_MASK 0x00003fff
2542# define TV_HSCALE_FRAC_SHIFT 0
2543
2544#define TV_FILTER_CTL_2 0x68084
2545/**
2546 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2547 *
2548 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2549 */
2550# define TV_VSCALE_INT_MASK 0x00038000
2551# define TV_VSCALE_INT_SHIFT 15
2552/**
2553 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2554 *
2555 * \sa TV_VSCALE_INT_MASK
2556 */
2557# define TV_VSCALE_FRAC_MASK 0x00007fff
2558# define TV_VSCALE_FRAC_SHIFT 0
2559
2560#define TV_FILTER_CTL_3 0x68088
2561/**
2562 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2563 *
2564 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2565 *
2566 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2567 */
2568# define TV_VSCALE_IP_INT_MASK 0x00038000
2569# define TV_VSCALE_IP_INT_SHIFT 15
2570/**
2571 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2572 *
2573 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2574 *
2575 * \sa TV_VSCALE_IP_INT_MASK
2576 */
2577# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2578# define TV_VSCALE_IP_FRAC_SHIFT 0
2579
2580#define TV_CC_CONTROL 0x68090
2581# define TV_CC_ENABLE (1 << 31)
2582/**
2583 * Specifies which field to send the CC data in.
2584 *
2585 * CC data is usually sent in field 0.
2586 */
2587# define TV_CC_FID_MASK (1 << 27)
2588# define TV_CC_FID_SHIFT 27
2589/** Sets the horizontal position of the CC data. Usually 135. */
2590# define TV_CC_HOFF_MASK 0x03ff0000
2591# define TV_CC_HOFF_SHIFT 16
2592/** Sets the vertical position of the CC data. Usually 21 */
2593# define TV_CC_LINE_MASK 0x0000003f
2594# define TV_CC_LINE_SHIFT 0
2595
2596#define TV_CC_DATA 0x68094
2597# define TV_CC_RDY (1 << 31)
2598/** Second word of CC data to be transmitted. */
2599# define TV_CC_DATA_2_MASK 0x007f0000
2600# define TV_CC_DATA_2_SHIFT 16
2601/** First word of CC data to be transmitted. */
2602# define TV_CC_DATA_1_MASK 0x0000007f
2603# define TV_CC_DATA_1_SHIFT 0
2604
2605#define TV_H_LUMA_0 0x68100
2606#define TV_H_LUMA_59 0x681ec
2607#define TV_H_CHROMA_0 0x68200
2608#define TV_H_CHROMA_59 0x682ec
2609#define TV_V_LUMA_0 0x68300
2610#define TV_V_LUMA_42 0x683a8
2611#define TV_V_CHROMA_0 0x68400
2612#define TV_V_CHROMA_42 0x684a8
2613
Keith Packard040d87f2009-05-30 20:42:33 -07002614/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002615#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002616#define DP_B 0x64100
2617#define DP_C 0x64200
2618#define DP_D 0x64300
2619
2620#define DP_PORT_EN (1 << 31)
2621#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002622#define DP_PIPE_MASK (1 << 30)
2623
Keith Packard040d87f2009-05-30 20:42:33 -07002624/* Link training mode - select a suitable mode for each stage */
2625#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2626#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2627#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2628#define DP_LINK_TRAIN_OFF (3 << 28)
2629#define DP_LINK_TRAIN_MASK (3 << 28)
2630#define DP_LINK_TRAIN_SHIFT 28
2631
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632/* CPT Link training mode */
2633#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2634#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2635#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2636#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2637#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2638#define DP_LINK_TRAIN_SHIFT_CPT 8
2639
Keith Packard040d87f2009-05-30 20:42:33 -07002640/* Signal voltages. These are mostly controlled by the other end */
2641#define DP_VOLTAGE_0_4 (0 << 25)
2642#define DP_VOLTAGE_0_6 (1 << 25)
2643#define DP_VOLTAGE_0_8 (2 << 25)
2644#define DP_VOLTAGE_1_2 (3 << 25)
2645#define DP_VOLTAGE_MASK (7 << 25)
2646#define DP_VOLTAGE_SHIFT 25
2647
2648/* Signal pre-emphasis levels, like voltages, the other end tells us what
2649 * they want
2650 */
2651#define DP_PRE_EMPHASIS_0 (0 << 22)
2652#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2653#define DP_PRE_EMPHASIS_6 (2 << 22)
2654#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2655#define DP_PRE_EMPHASIS_MASK (7 << 22)
2656#define DP_PRE_EMPHASIS_SHIFT 22
2657
2658/* How many wires to use. I guess 3 was too hard */
2659#define DP_PORT_WIDTH_1 (0 << 19)
2660#define DP_PORT_WIDTH_2 (1 << 19)
2661#define DP_PORT_WIDTH_4 (3 << 19)
2662#define DP_PORT_WIDTH_MASK (7 << 19)
2663
2664/* Mystic DPCD version 1.1 special mode */
2665#define DP_ENHANCED_FRAMING (1 << 18)
2666
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002667/* eDP */
2668#define DP_PLL_FREQ_270MHZ (0 << 16)
2669#define DP_PLL_FREQ_160MHZ (1 << 16)
2670#define DP_PLL_FREQ_MASK (3 << 16)
2671
Keith Packard040d87f2009-05-30 20:42:33 -07002672/** locked once port is enabled */
2673#define DP_PORT_REVERSAL (1 << 15)
2674
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002675/* eDP */
2676#define DP_PLL_ENABLE (1 << 14)
2677
Keith Packard040d87f2009-05-30 20:42:33 -07002678/** sends the clock on lane 15 of the PEG for debug */
2679#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2680
2681#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002682#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002683
2684/** limit RGB values to avoid confusing TVs */
2685#define DP_COLOR_RANGE_16_235 (1 << 8)
2686
2687/** Turn on the audio link */
2688#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2689
2690/** vs and hs sync polarity */
2691#define DP_SYNC_VS_HIGH (1 << 4)
2692#define DP_SYNC_HS_HIGH (1 << 3)
2693
2694/** A fantasy */
2695#define DP_DETECTED (1 << 2)
2696
2697/** The aux channel provides a way to talk to the
2698 * signal sink for DDC etc. Max packet size supported
2699 * is 20 bytes in each direction, hence the 5 fixed
2700 * data registers
2701 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002702#define DPA_AUX_CH_CTL 0x64010
2703#define DPA_AUX_CH_DATA1 0x64014
2704#define DPA_AUX_CH_DATA2 0x64018
2705#define DPA_AUX_CH_DATA3 0x6401c
2706#define DPA_AUX_CH_DATA4 0x64020
2707#define DPA_AUX_CH_DATA5 0x64024
2708
Keith Packard040d87f2009-05-30 20:42:33 -07002709#define DPB_AUX_CH_CTL 0x64110
2710#define DPB_AUX_CH_DATA1 0x64114
2711#define DPB_AUX_CH_DATA2 0x64118
2712#define DPB_AUX_CH_DATA3 0x6411c
2713#define DPB_AUX_CH_DATA4 0x64120
2714#define DPB_AUX_CH_DATA5 0x64124
2715
2716#define DPC_AUX_CH_CTL 0x64210
2717#define DPC_AUX_CH_DATA1 0x64214
2718#define DPC_AUX_CH_DATA2 0x64218
2719#define DPC_AUX_CH_DATA3 0x6421c
2720#define DPC_AUX_CH_DATA4 0x64220
2721#define DPC_AUX_CH_DATA5 0x64224
2722
2723#define DPD_AUX_CH_CTL 0x64310
2724#define DPD_AUX_CH_DATA1 0x64314
2725#define DPD_AUX_CH_DATA2 0x64318
2726#define DPD_AUX_CH_DATA3 0x6431c
2727#define DPD_AUX_CH_DATA4 0x64320
2728#define DPD_AUX_CH_DATA5 0x64324
2729
2730#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2731#define DP_AUX_CH_CTL_DONE (1 << 30)
2732#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2733#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2734#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2735#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2736#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2737#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2738#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2739#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2740#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2741#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2742#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2743#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2744#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2745#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2746#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2747#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2748#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2749#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2750#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2751
2752/*
2753 * Computing GMCH M and N values for the Display Port link
2754 *
2755 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2756 *
2757 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2758 *
2759 * The GMCH value is used internally
2760 *
2761 * bytes_per_pixel is the number of bytes coming out of the plane,
2762 * which is after the LUTs, so we want the bytes for our color format.
2763 * For our current usage, this is always 3, one byte for R, G and B.
2764 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002765#define _PIPEA_GMCH_DATA_M 0x70050
2766#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002767
2768/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2769#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2770#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2771
2772#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2773
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002774#define _PIPEA_GMCH_DATA_N 0x70054
2775#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002776#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2777
2778/*
2779 * Computing Link M and N values for the Display Port link
2780 *
2781 * Link M / N = pixel_clock / ls_clk
2782 *
2783 * (the DP spec calls pixel_clock the 'strm_clk')
2784 *
2785 * The Link value is transmitted in the Main Stream
2786 * Attributes and VB-ID.
2787 */
2788
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002789#define _PIPEA_DP_LINK_M 0x70060
2790#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002791#define PIPEA_DP_LINK_M_MASK (0xffffff)
2792
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002793#define _PIPEA_DP_LINK_N 0x70064
2794#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002795#define PIPEA_DP_LINK_N_MASK (0xffffff)
2796
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002797#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2798#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2799#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2800#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2801
Jesse Barnes585fb112008-07-29 11:54:06 -07002802/* Display & cursor control */
2803
2804/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002805#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002806#define DSL_LINEMASK_GEN2 0x00000fff
2807#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002808#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002809#define PIPECONF_ENABLE (1<<31)
2810#define PIPECONF_DISABLE 0
2811#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002812#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002813#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002814#define PIPECONF_SINGLE_WIDE 0
2815#define PIPECONF_PIPE_UNLOCKED 0
2816#define PIPECONF_PIPE_LOCKED (1<<25)
2817#define PIPECONF_PALETTE 0
2818#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002819#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002820#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002821#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002822/* Note that pre-gen3 does not support interlaced display directly. Panel
2823 * fitting must be disabled on pre-ilk for interlaced. */
2824#define PIPECONF_PROGRESSIVE (0 << 21)
2825#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2826#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2827#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2828#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2829/* Ironlake and later have a complete new set of values for interlaced. PFIT
2830 * means panel fitter required, PF means progressive fetch, DBL means power
2831 * saving pixel doubling. */
2832#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2833#define PIPECONF_INTERLACED_ILK (3 << 21)
2834#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2835#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002836#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002837#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002838#define PIPECONF_BPC_MASK (0x7 << 5)
2839#define PIPECONF_8BPC (0<<5)
2840#define PIPECONF_10BPC (1<<5)
2841#define PIPECONF_6BPC (2<<5)
2842#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002843#define PIPECONF_DITHER_EN (1<<4)
2844#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2845#define PIPECONF_DITHER_TYPE_SP (0<<2)
2846#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2847#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2848#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002849#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002850#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002851#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002852#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2853#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2854#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002855#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002856#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2857#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2858#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2859#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002860#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002861#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2862#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2863#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2864#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2865#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2866#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002867#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002868#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002869#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002870#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002871#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2872#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2873#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002874#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002875#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2876#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2877#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2878#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2879#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2880#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2881#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2882#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2883#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2884#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2885#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2886
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002887#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002888#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002889#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2890#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2891#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2892#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002893
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002894#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002895#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002896#define PIPEB_HLINE_INT_EN (1<<28)
2897#define PIPEB_VBLANK_INT_EN (1<<27)
2898#define SPRITED_FLIPDONE_INT_EN (1<<26)
2899#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2900#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002901#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002902#define PIPEA_HLINE_INT_EN (1<<20)
2903#define PIPEA_VBLANK_INT_EN (1<<19)
2904#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2905#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2906#define PLANEA_FLIPDONE_INT_EN (1<<16)
2907
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002908#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002909#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2910#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2911#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2912#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2913#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2914#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2915#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2916#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2917#define DPINVGTT_EN_MASK 0xff0000
2918#define CURSORB_INVALID_GTT_STATUS (1<<7)
2919#define CURSORA_INVALID_GTT_STATUS (1<<6)
2920#define SPRITED_INVALID_GTT_STATUS (1<<5)
2921#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2922#define PLANEB_INVALID_GTT_STATUS (1<<3)
2923#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2924#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2925#define PLANEA_INVALID_GTT_STATUS (1<<0)
2926#define DPINVGTT_STATUS_MASK 0xff
2927
Jesse Barnes585fb112008-07-29 11:54:06 -07002928#define DSPARB 0x70030
2929#define DSPARB_CSTART_MASK (0x7f << 7)
2930#define DSPARB_CSTART_SHIFT 7
2931#define DSPARB_BSTART_MASK (0x7f)
2932#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002933#define DSPARB_BEND_SHIFT 9 /* on 855 */
2934#define DSPARB_AEND_SHIFT 0
2935
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002936#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002937#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002938#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002939#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002940#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002941#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002942#define DSPFW_PLANEB_MASK (0x7f<<8)
2943#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002944#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002945#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002946#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002947#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002948#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002949#define DSPFW_HPLL_SR_EN (1<<31)
2950#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002951#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002952#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2953#define DSPFW_HPLL_CURSOR_SHIFT 16
2954#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2955#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002956#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2957#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002958
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002959/* drain latency register values*/
2960#define DRAIN_LATENCY_PRECISION_32 32
2961#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002962#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002963#define DDL_CURSORA_PRECISION_32 (1<<31)
2964#define DDL_CURSORA_PRECISION_16 (0<<31)
2965#define DDL_CURSORA_SHIFT 24
2966#define DDL_PLANEA_PRECISION_32 (1<<7)
2967#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002968#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002969#define DDL_CURSORB_PRECISION_32 (1<<31)
2970#define DDL_CURSORB_PRECISION_16 (0<<31)
2971#define DDL_CURSORB_SHIFT 24
2972#define DDL_PLANEB_PRECISION_32 (1<<7)
2973#define DDL_PLANEB_PRECISION_16 (0<<7)
2974
Shaohua Li7662c8b2009-06-26 11:23:55 +08002975/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002976#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002977#define I915_FIFO_LINE_SIZE 64
2978#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002979
Jesse Barnesceb04242012-03-28 13:39:22 -07002980#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002981#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002982#define I965_FIFO_SIZE 512
2983#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002984#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002985#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002986#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002987
Jesse Barnesceb04242012-03-28 13:39:22 -07002988#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002989#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002990#define I915_MAX_WM 0x3f
2991
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002992#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2993#define PINEVIEW_FIFO_LINE_SIZE 64
2994#define PINEVIEW_MAX_WM 0x1ff
2995#define PINEVIEW_DFT_WM 0x3f
2996#define PINEVIEW_DFT_HPLLOFF_WM 0
2997#define PINEVIEW_GUARD_WM 10
2998#define PINEVIEW_CURSOR_FIFO 64
2999#define PINEVIEW_CURSOR_MAX_WM 0x3f
3000#define PINEVIEW_CURSOR_DFT_WM 0
3001#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003002
Jesse Barnesceb04242012-03-28 13:39:22 -07003003#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003004#define I965_CURSOR_FIFO 64
3005#define I965_CURSOR_MAX_WM 32
3006#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003007
3008/* define the Watermark register on Ironlake */
3009#define WM0_PIPEA_ILK 0x45100
3010#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3011#define WM0_PIPE_PLANE_SHIFT 16
3012#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3013#define WM0_PIPE_SPRITE_SHIFT 8
3014#define WM0_PIPE_CURSOR_MASK (0x1f)
3015
3016#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003017#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003018#define WM1_LP_ILK 0x45108
3019#define WM1_LP_SR_EN (1<<31)
3020#define WM1_LP_LATENCY_SHIFT 24
3021#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003022#define WM1_LP_FBC_MASK (0xf<<20)
3023#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003024#define WM1_LP_SR_MASK (0x1ff<<8)
3025#define WM1_LP_SR_SHIFT 8
3026#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003027#define WM2_LP_ILK 0x4510c
3028#define WM2_LP_EN (1<<31)
3029#define WM3_LP_ILK 0x45110
3030#define WM3_LP_EN (1<<31)
3031#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003032#define WM2S_LP_IVB 0x45124
3033#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003034#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003035
3036/* Memory latency timer register */
3037#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003038#define MLTR_WM1_SHIFT 0
3039#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003040/* the unit of memory self-refresh latency time is 0.5us */
3041#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08003042#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
3043#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
3044#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003045
3046/* define the fifo size on Ironlake */
3047#define ILK_DISPLAY_FIFO 128
3048#define ILK_DISPLAY_MAXWM 64
3049#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08003050#define ILK_CURSOR_FIFO 32
3051#define ILK_CURSOR_MAXWM 16
3052#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003053
3054#define ILK_DISPLAY_SR_FIFO 512
3055#define ILK_DISPLAY_MAX_SRWM 0x1ff
3056#define ILK_DISPLAY_DFT_SRWM 0x3f
3057#define ILK_CURSOR_SR_FIFO 64
3058#define ILK_CURSOR_MAX_SRWM 0x3f
3059#define ILK_CURSOR_DFT_SRWM 8
3060
3061#define ILK_FIFO_LINE_SIZE 64
3062
Yuanhan Liu13982612010-12-15 15:42:31 +08003063/* define the WM info on Sandybridge */
3064#define SNB_DISPLAY_FIFO 128
3065#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3066#define SNB_DISPLAY_DFTWM 8
3067#define SNB_CURSOR_FIFO 32
3068#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3069#define SNB_CURSOR_DFTWM 8
3070
3071#define SNB_DISPLAY_SR_FIFO 512
3072#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3073#define SNB_DISPLAY_DFT_SRWM 0x3f
3074#define SNB_CURSOR_SR_FIFO 64
3075#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3076#define SNB_CURSOR_DFT_SRWM 8
3077
3078#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3079
3080#define SNB_FIFO_LINE_SIZE 64
3081
3082
3083/* the address where we get all kinds of latency value */
3084#define SSKPD 0x5d10
3085#define SSKPD_WM_MASK 0x3f
3086#define SSKPD_WM0_SHIFT 0
3087#define SSKPD_WM1_SHIFT 8
3088#define SSKPD_WM2_SHIFT 16
3089#define SSKPD_WM3_SHIFT 24
3090
3091#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
3092#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
3093#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
3094#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
3095#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
3096
Jesse Barnes585fb112008-07-29 11:54:06 -07003097/*
3098 * The two pipe frame counter registers are not synchronized, so
3099 * reading a stable value is somewhat tricky. The following code
3100 * should work:
3101 *
3102 * do {
3103 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3104 * PIPE_FRAME_HIGH_SHIFT;
3105 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3106 * PIPE_FRAME_LOW_SHIFT);
3107 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3108 * PIPE_FRAME_HIGH_SHIFT);
3109 * } while (high1 != high2);
3110 * frame = (high1 << 8) | low1;
3111 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003112#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003113#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3114#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003115#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07003116#define PIPE_FRAME_LOW_MASK 0xff000000
3117#define PIPE_FRAME_LOW_SHIFT 24
3118#define PIPE_PIXEL_MASK 0x00ffffff
3119#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003120/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003121#define _PIPEA_FRMCOUNT_GM45 0x70040
3122#define _PIPEA_FLIPCOUNT_GM45 0x70044
3123#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003124
3125/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003126#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003127/* Old style CUR*CNTR flags (desktop 8xx) */
3128#define CURSOR_ENABLE 0x80000000
3129#define CURSOR_GAMMA_ENABLE 0x40000000
3130#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003131#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003132#define CURSOR_FORMAT_SHIFT 24
3133#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3134#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3135#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3136#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3137#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3138#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3139/* New style CUR*CNTR flags */
3140#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003141#define CURSOR_MODE_DISABLE 0x00
3142#define CURSOR_MODE_64_32B_AX 0x07
3143#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003144#define MCURSOR_PIPE_SELECT (1 << 28)
3145#define MCURSOR_PIPE_A 0x00
3146#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003147#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003148#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3149#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003150#define CURSOR_POS_MASK 0x007FF
3151#define CURSOR_POS_SIGN 0x8000
3152#define CURSOR_X_SHIFT 0
3153#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003154#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003155#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3156#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3157#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003158
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003159#define _CURBCNTR_IVB 0x71080
3160#define _CURBBASE_IVB 0x71084
3161#define _CURBPOS_IVB 0x71088
3162
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003163#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3164#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3165#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003166
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003167#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3168#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3169#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3170
Jesse Barnes585fb112008-07-29 11:54:06 -07003171/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003172#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003173#define DISPLAY_PLANE_ENABLE (1<<31)
3174#define DISPLAY_PLANE_DISABLE 0
3175#define DISPPLANE_GAMMA_ENABLE (1<<30)
3176#define DISPPLANE_GAMMA_DISABLE 0
3177#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003178#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003179#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003180#define DISPPLANE_BGRA555 (0x3<<26)
3181#define DISPPLANE_BGRX555 (0x4<<26)
3182#define DISPPLANE_BGRX565 (0x5<<26)
3183#define DISPPLANE_BGRX888 (0x6<<26)
3184#define DISPPLANE_BGRA888 (0x7<<26)
3185#define DISPPLANE_RGBX101010 (0x8<<26)
3186#define DISPPLANE_RGBA101010 (0x9<<26)
3187#define DISPPLANE_BGRX101010 (0xa<<26)
3188#define DISPPLANE_RGBX161616 (0xc<<26)
3189#define DISPPLANE_RGBX888 (0xe<<26)
3190#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003191#define DISPPLANE_STEREO_ENABLE (1<<25)
3192#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003193#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003194#define DISPPLANE_SEL_PIPE_SHIFT 24
3195#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003196#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003197#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003198#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3199#define DISPPLANE_SRC_KEY_DISABLE 0
3200#define DISPPLANE_LINE_DOUBLE (1<<20)
3201#define DISPPLANE_NO_LINE_DOUBLE 0
3202#define DISPPLANE_STEREO_POLARITY_FIRST 0
3203#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003204#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003205#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003206#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3207#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3208#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3209#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3210#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3211#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3212#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3213#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003214
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003215#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3216#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3217#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3218#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3219#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3220#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3221#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003222#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003223#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003224#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003225
Armin Reese446f2542012-03-30 16:20:16 -07003226/* Display/Sprite base address macros */
3227#define DISP_BASEADDR_MASK (0xfffff000)
3228#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3229#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3230#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003231 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003232
Jesse Barnes585fb112008-07-29 11:54:06 -07003233/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003234#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3235#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3236#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3237#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3238#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3239#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3240#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3241#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3242#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3243#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3244#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3245#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3246#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003247
3248/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003249#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3250#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3251#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3252#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3253#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003254#define _PIPEB_FRMCOUNT_GM45 0x71040
3255#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003256
Jesse Barnes585fb112008-07-29 11:54:06 -07003257
3258/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003259#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003260#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3261#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3262#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3263#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003264#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3265#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3266#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3267#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3268#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3269#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3270#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3271#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003272
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003273/* Sprite A control */
3274#define _DVSACNTR 0x72180
3275#define DVS_ENABLE (1<<31)
3276#define DVS_GAMMA_ENABLE (1<<30)
3277#define DVS_PIXFORMAT_MASK (3<<25)
3278#define DVS_FORMAT_YUV422 (0<<25)
3279#define DVS_FORMAT_RGBX101010 (1<<25)
3280#define DVS_FORMAT_RGBX888 (2<<25)
3281#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003282#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003283#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003284#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003285#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3286#define DVS_YUV_ORDER_YUYV (0<<16)
3287#define DVS_YUV_ORDER_UYVY (1<<16)
3288#define DVS_YUV_ORDER_YVYU (2<<16)
3289#define DVS_YUV_ORDER_VYUY (3<<16)
3290#define DVS_DEST_KEY (1<<2)
3291#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3292#define DVS_TILED (1<<10)
3293#define _DVSALINOFF 0x72184
3294#define _DVSASTRIDE 0x72188
3295#define _DVSAPOS 0x7218c
3296#define _DVSASIZE 0x72190
3297#define _DVSAKEYVAL 0x72194
3298#define _DVSAKEYMSK 0x72198
3299#define _DVSASURF 0x7219c
3300#define _DVSAKEYMAXVAL 0x721a0
3301#define _DVSATILEOFF 0x721a4
3302#define _DVSASURFLIVE 0x721ac
3303#define _DVSASCALE 0x72204
3304#define DVS_SCALE_ENABLE (1<<31)
3305#define DVS_FILTER_MASK (3<<29)
3306#define DVS_FILTER_MEDIUM (0<<29)
3307#define DVS_FILTER_ENHANCING (1<<29)
3308#define DVS_FILTER_SOFTENING (2<<29)
3309#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3310#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3311#define _DVSAGAMC 0x72300
3312
3313#define _DVSBCNTR 0x73180
3314#define _DVSBLINOFF 0x73184
3315#define _DVSBSTRIDE 0x73188
3316#define _DVSBPOS 0x7318c
3317#define _DVSBSIZE 0x73190
3318#define _DVSBKEYVAL 0x73194
3319#define _DVSBKEYMSK 0x73198
3320#define _DVSBSURF 0x7319c
3321#define _DVSBKEYMAXVAL 0x731a0
3322#define _DVSBTILEOFF 0x731a4
3323#define _DVSBSURFLIVE 0x731ac
3324#define _DVSBSCALE 0x73204
3325#define _DVSBGAMC 0x73300
3326
3327#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3328#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3329#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3330#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3331#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003332#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003333#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3334#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3335#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003336#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3337#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003338#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003339
3340#define _SPRA_CTL 0x70280
3341#define SPRITE_ENABLE (1<<31)
3342#define SPRITE_GAMMA_ENABLE (1<<30)
3343#define SPRITE_PIXFORMAT_MASK (7<<25)
3344#define SPRITE_FORMAT_YUV422 (0<<25)
3345#define SPRITE_FORMAT_RGBX101010 (1<<25)
3346#define SPRITE_FORMAT_RGBX888 (2<<25)
3347#define SPRITE_FORMAT_RGBX161616 (3<<25)
3348#define SPRITE_FORMAT_YUV444 (4<<25)
3349#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003350#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003351#define SPRITE_SOURCE_KEY (1<<22)
3352#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3353#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3354#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3355#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3356#define SPRITE_YUV_ORDER_YUYV (0<<16)
3357#define SPRITE_YUV_ORDER_UYVY (1<<16)
3358#define SPRITE_YUV_ORDER_YVYU (2<<16)
3359#define SPRITE_YUV_ORDER_VYUY (3<<16)
3360#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3361#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3362#define SPRITE_TILED (1<<10)
3363#define SPRITE_DEST_KEY (1<<2)
3364#define _SPRA_LINOFF 0x70284
3365#define _SPRA_STRIDE 0x70288
3366#define _SPRA_POS 0x7028c
3367#define _SPRA_SIZE 0x70290
3368#define _SPRA_KEYVAL 0x70294
3369#define _SPRA_KEYMSK 0x70298
3370#define _SPRA_SURF 0x7029c
3371#define _SPRA_KEYMAX 0x702a0
3372#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003373#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003374#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003375#define _SPRA_SCALE 0x70304
3376#define SPRITE_SCALE_ENABLE (1<<31)
3377#define SPRITE_FILTER_MASK (3<<29)
3378#define SPRITE_FILTER_MEDIUM (0<<29)
3379#define SPRITE_FILTER_ENHANCING (1<<29)
3380#define SPRITE_FILTER_SOFTENING (2<<29)
3381#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3382#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3383#define _SPRA_GAMC 0x70400
3384
3385#define _SPRB_CTL 0x71280
3386#define _SPRB_LINOFF 0x71284
3387#define _SPRB_STRIDE 0x71288
3388#define _SPRB_POS 0x7128c
3389#define _SPRB_SIZE 0x71290
3390#define _SPRB_KEYVAL 0x71294
3391#define _SPRB_KEYMSK 0x71298
3392#define _SPRB_SURF 0x7129c
3393#define _SPRB_KEYMAX 0x712a0
3394#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003395#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003396#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003397#define _SPRB_SCALE 0x71304
3398#define _SPRB_GAMC 0x71400
3399
3400#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3401#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3402#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3403#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3404#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3405#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3406#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3407#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3408#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3409#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003410#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003411#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3412#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003413#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003414
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003415#define _SPACNTR 0x72180
3416#define SP_ENABLE (1<<31)
3417#define SP_GEAMMA_ENABLE (1<<30)
3418#define SP_PIXFORMAT_MASK (0xf<<26)
3419#define SP_FORMAT_YUV422 (0<<26)
3420#define SP_FORMAT_BGR565 (5<<26)
3421#define SP_FORMAT_BGRX8888 (6<<26)
3422#define SP_FORMAT_BGRA8888 (7<<26)
3423#define SP_FORMAT_RGBX1010102 (8<<26)
3424#define SP_FORMAT_RGBA1010102 (9<<26)
3425#define SP_FORMAT_RGBX8888 (0xe<<26)
3426#define SP_FORMAT_RGBA8888 (0xf<<26)
3427#define SP_SOURCE_KEY (1<<22)
3428#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3429#define SP_YUV_ORDER_YUYV (0<<16)
3430#define SP_YUV_ORDER_UYVY (1<<16)
3431#define SP_YUV_ORDER_YVYU (2<<16)
3432#define SP_YUV_ORDER_VYUY (3<<16)
3433#define SP_TILED (1<<10)
3434#define _SPALINOFF 0x72184
3435#define _SPASTRIDE 0x72188
3436#define _SPAPOS 0x7218c
3437#define _SPASIZE 0x72190
3438#define _SPAKEYMINVAL 0x72194
3439#define _SPAKEYMSK 0x72198
3440#define _SPASURF 0x7219c
3441#define _SPAKEYMAXVAL 0x721a0
3442#define _SPATILEOFF 0x721a4
3443#define _SPACONSTALPHA 0x721a8
3444#define _SPAGAMC 0x721f4
3445
3446#define _SPBCNTR 0x72280
3447#define _SPBLINOFF 0x72284
3448#define _SPBSTRIDE 0x72288
3449#define _SPBPOS 0x7228c
3450#define _SPBSIZE 0x72290
3451#define _SPBKEYMINVAL 0x72294
3452#define _SPBKEYMSK 0x72298
3453#define _SPBSURF 0x7229c
3454#define _SPBKEYMAXVAL 0x722a0
3455#define _SPBTILEOFF 0x722a4
3456#define _SPBCONSTALPHA 0x722a8
3457#define _SPBGAMC 0x722f4
3458
3459#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3460#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3461#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3462#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3463#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3464#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3465#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3466#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3467#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3468#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3469#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3470#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3471
Jesse Barnes585fb112008-07-29 11:54:06 -07003472/* VBIOS regs */
3473#define VGACNTRL 0x71400
3474# define VGA_DISP_DISABLE (1 << 31)
3475# define VGA_2X_MODE (1 << 30)
3476# define VGA_PIPE_B_SELECT (1 << 29)
3477
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003478#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3479
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003480/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003481
3482#define CPU_VGACNTRL 0x41000
3483
3484#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3485#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3486#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3487#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3488#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3489#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3490#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3491#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3492#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3493
3494/* refresh rate hardware control */
3495#define RR_HW_CTL 0x45300
3496#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3497#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3498
3499#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003500#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003501#define FDI_PLL_BIOS_1 0x46004
3502#define FDI_PLL_BIOS_2 0x46008
3503#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3504#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3505#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3506
Eric Anholt8956c8b2010-03-18 13:21:14 -07003507#define PCH_3DCGDIS0 0x46020
3508# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3509# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3510
Eric Anholt06f37752010-12-14 10:06:46 -08003511#define PCH_3DCGDIS1 0x46024
3512# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3513
Zhenyu Wangb9055052009-06-05 15:38:38 +08003514#define FDI_PLL_FREQ_CTL 0x46030
3515#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3516#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3517#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3518
3519
Ville Syrjäläaab17132013-01-24 15:29:32 +02003520#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003521#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3522#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003523#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003524#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003525#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003526
Ville Syrjäläaab17132013-01-24 15:29:32 +02003527#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003528#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003529#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003530#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003531
Ville Syrjäläaab17132013-01-24 15:29:32 +02003532#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003533#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003534#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003535#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003536
Ville Syrjäläaab17132013-01-24 15:29:32 +02003537#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003538#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003539#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003540#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003541
3542/* PIPEB timing regs are same start from 0x61000 */
3543
Ville Syrjäläaab17132013-01-24 15:29:32 +02003544#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3545#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003546
Ville Syrjäläaab17132013-01-24 15:29:32 +02003547#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3548#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003549
Ville Syrjäläaab17132013-01-24 15:29:32 +02003550#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3551#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003552
Ville Syrjäläaab17132013-01-24 15:29:32 +02003553#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3554#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003555
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003556#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3557#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3558#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3559#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3560#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3561#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3562#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3563#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003564
3565/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003566/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3567#define _PFA_CTL_1 0x68080
3568#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003569#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003570#define PF_PIPE_SEL_MASK_IVB (3<<29)
3571#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003572#define PF_FILTER_MASK (3<<23)
3573#define PF_FILTER_PROGRAMMED (0<<23)
3574#define PF_FILTER_MED_3x3 (1<<23)
3575#define PF_FILTER_EDGE_ENHANCE (2<<23)
3576#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003577#define _PFA_WIN_SZ 0x68074
3578#define _PFB_WIN_SZ 0x68874
3579#define _PFA_WIN_POS 0x68070
3580#define _PFB_WIN_POS 0x68870
3581#define _PFA_VSCALE 0x68084
3582#define _PFB_VSCALE 0x68884
3583#define _PFA_HSCALE 0x68090
3584#define _PFB_HSCALE 0x68890
3585
3586#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3587#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3588#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3589#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3590#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003591
3592/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003593#define _LGC_PALETTE_A 0x4a000
3594#define _LGC_PALETTE_B 0x4a800
3595#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003596
3597/* interrupts */
3598#define DE_MASTER_IRQ_CONTROL (1 << 31)
3599#define DE_SPRITEB_FLIP_DONE (1 << 29)
3600#define DE_SPRITEA_FLIP_DONE (1 << 28)
3601#define DE_PLANEB_FLIP_DONE (1 << 27)
3602#define DE_PLANEA_FLIP_DONE (1 << 26)
3603#define DE_PCU_EVENT (1 << 25)
3604#define DE_GTT_FAULT (1 << 24)
3605#define DE_POISON (1 << 23)
3606#define DE_PERFORM_COUNTER (1 << 22)
3607#define DE_PCH_EVENT (1 << 21)
3608#define DE_AUX_CHANNEL_A (1 << 20)
3609#define DE_DP_A_HOTPLUG (1 << 19)
3610#define DE_GSE (1 << 18)
3611#define DE_PIPEB_VBLANK (1 << 15)
3612#define DE_PIPEB_EVEN_FIELD (1 << 14)
3613#define DE_PIPEB_ODD_FIELD (1 << 13)
3614#define DE_PIPEB_LINE_COMPARE (1 << 12)
3615#define DE_PIPEB_VSYNC (1 << 11)
3616#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3617#define DE_PIPEA_VBLANK (1 << 7)
3618#define DE_PIPEA_EVEN_FIELD (1 << 6)
3619#define DE_PIPEA_ODD_FIELD (1 << 5)
3620#define DE_PIPEA_LINE_COMPARE (1 << 4)
3621#define DE_PIPEA_VSYNC (1 << 3)
3622#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3623
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003624/* More Ivybridge lolz */
3625#define DE_ERR_DEBUG_IVB (1<<30)
3626#define DE_GSE_IVB (1<<29)
3627#define DE_PCH_EVENT_IVB (1<<28)
3628#define DE_DP_A_HOTPLUG_IVB (1<<27)
3629#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003630#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3631#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3632#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003633#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003634#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003635#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003636#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3637#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003638#define DE_PIPEA_VBLANK_IVB (1<<0)
3639
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003640#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3641#define MASTER_INTERRUPT_ENABLE (1<<31)
3642
Zhenyu Wangb9055052009-06-05 15:38:38 +08003643#define DEISR 0x44000
3644#define DEIMR 0x44004
3645#define DEIIR 0x44008
3646#define DEIER 0x4400c
3647
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003648/* GT interrupt.
3649 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3650 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003651#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3652#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003653#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003654#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3655#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003656#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003657#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3658#define GT_PIPE_NOTIFY (1 << 4)
3659#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3660#define GT_SYNC_STATUS (1 << 2)
3661#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003662
3663#define GTISR 0x44010
3664#define GTIMR 0x44014
3665#define GTIIR 0x44018
3666#define GTIER 0x4401c
3667
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003668#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003669/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3670#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003671#define ILK_DPARB_GATE (1<<22)
3672#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003673#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3674#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3675#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3676#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3677#define ILK_HDCP_DISABLE (1<<25)
3678#define ILK_eDP_A_DISABLE (1<<24)
3679#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003680
Damien Lespiau231e54f2012-10-19 17:55:41 +01003681#define ILK_DSPCLK_GATE_D 0x42020
3682#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3683#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3684#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3685#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3686#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003687
Eric Anholt116ac8d2011-12-21 10:31:09 -08003688#define IVB_CHICKEN3 0x4200c
3689# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3690# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3691
Zhenyu Wang553bd142009-09-02 10:57:52 +08003692#define DISP_ARB_CTL 0x45000
3693#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003694#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07003695#define GEN7_MSG_CTL 0x45010
3696#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3697#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003698
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003699/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003700#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3701# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3702
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003703#define GEN7_L3CNTLREG1 0xB01C
3704#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003705#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003706
3707#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3708#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3709
Jesse Barnes61939d92012-10-02 17:43:38 -05003710#define GEN7_L3SQCREG4 0xb034
3711#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3712
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003713/* WaCatErrorRejectionIssue */
3714#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3715#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3716
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003717#define HSW_FUSE_STRAP 0x42014
3718#define HSW_CDCLK_LIMIT (1 << 24)
3719
Zhenyu Wangb9055052009-06-05 15:38:38 +08003720/* PCH */
3721
Adam Jackson23e81d62012-06-06 15:45:44 -04003722/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003723#define SDE_AUDIO_POWER_D (1 << 27)
3724#define SDE_AUDIO_POWER_C (1 << 26)
3725#define SDE_AUDIO_POWER_B (1 << 25)
3726#define SDE_AUDIO_POWER_SHIFT (25)
3727#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3728#define SDE_GMBUS (1 << 24)
3729#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3730#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3731#define SDE_AUDIO_HDCP_MASK (3 << 22)
3732#define SDE_AUDIO_TRANSB (1 << 21)
3733#define SDE_AUDIO_TRANSA (1 << 20)
3734#define SDE_AUDIO_TRANS_MASK (3 << 20)
3735#define SDE_POISON (1 << 19)
3736/* 18 reserved */
3737#define SDE_FDI_RXB (1 << 17)
3738#define SDE_FDI_RXA (1 << 16)
3739#define SDE_FDI_MASK (3 << 16)
3740#define SDE_AUXD (1 << 15)
3741#define SDE_AUXC (1 << 14)
3742#define SDE_AUXB (1 << 13)
3743#define SDE_AUX_MASK (7 << 13)
3744/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003745#define SDE_CRT_HOTPLUG (1 << 11)
3746#define SDE_PORTD_HOTPLUG (1 << 10)
3747#define SDE_PORTC_HOTPLUG (1 << 9)
3748#define SDE_PORTB_HOTPLUG (1 << 8)
3749#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003750#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3751 SDE_SDVOB_HOTPLUG | \
3752 SDE_PORTB_HOTPLUG | \
3753 SDE_PORTC_HOTPLUG | \
3754 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08003755#define SDE_TRANSB_CRC_DONE (1 << 5)
3756#define SDE_TRANSB_CRC_ERR (1 << 4)
3757#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3758#define SDE_TRANSA_CRC_DONE (1 << 2)
3759#define SDE_TRANSA_CRC_ERR (1 << 1)
3760#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3761#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003762
3763/* south display engine interrupt: CPT/PPT */
3764#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3765#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3766#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3767#define SDE_AUDIO_POWER_SHIFT_CPT 29
3768#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3769#define SDE_AUXD_CPT (1 << 27)
3770#define SDE_AUXC_CPT (1 << 26)
3771#define SDE_AUXB_CPT (1 << 25)
3772#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3774#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3775#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003776#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01003777#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003778#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01003779 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003780 SDE_PORTD_HOTPLUG_CPT | \
3781 SDE_PORTC_HOTPLUG_CPT | \
3782 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003783#define SDE_GMBUS_CPT (1 << 17)
3784#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3785#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3786#define SDE_FDI_RXC_CPT (1 << 8)
3787#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3788#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3789#define SDE_FDI_RXB_CPT (1 << 4)
3790#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3791#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3792#define SDE_FDI_RXA_CPT (1 << 0)
3793#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3794 SDE_AUDIO_CP_REQ_B_CPT | \
3795 SDE_AUDIO_CP_REQ_A_CPT)
3796#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3797 SDE_AUDIO_CP_CHG_B_CPT | \
3798 SDE_AUDIO_CP_CHG_A_CPT)
3799#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3800 SDE_FDI_RXB_CPT | \
3801 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003802
3803#define SDEISR 0xc4000
3804#define SDEIMR 0xc4004
3805#define SDEIIR 0xc4008
3806#define SDEIER 0xc400c
3807
3808/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003809#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003810#define PORTD_HOTPLUG_ENABLE (1 << 20)
3811#define PORTD_PULSE_DURATION_2ms (0)
3812#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3813#define PORTD_PULSE_DURATION_6ms (2 << 18)
3814#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003815#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003816#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3817#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3818#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3819#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003820#define PORTC_HOTPLUG_ENABLE (1 << 12)
3821#define PORTC_PULSE_DURATION_2ms (0)
3822#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3823#define PORTC_PULSE_DURATION_6ms (2 << 10)
3824#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003825#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003826#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3827#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3828#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3829#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003830#define PORTB_HOTPLUG_ENABLE (1 << 4)
3831#define PORTB_PULSE_DURATION_2ms (0)
3832#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3833#define PORTB_PULSE_DURATION_6ms (2 << 2)
3834#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003835#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003836#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3837#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3838#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3839#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003840
3841#define PCH_GPIOA 0xc5010
3842#define PCH_GPIOB 0xc5014
3843#define PCH_GPIOC 0xc5018
3844#define PCH_GPIOD 0xc501c
3845#define PCH_GPIOE 0xc5020
3846#define PCH_GPIOF 0xc5024
3847
Eric Anholtf0217c42009-12-01 11:56:30 -08003848#define PCH_GMBUS0 0xc5100
3849#define PCH_GMBUS1 0xc5104
3850#define PCH_GMBUS2 0xc5108
3851#define PCH_GMBUS3 0xc510c
3852#define PCH_GMBUS4 0xc5110
3853#define PCH_GMBUS5 0xc5120
3854
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003855#define _PCH_DPLL_A 0xc6014
3856#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003857#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003858
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003859#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003860#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003861#define _PCH_FPA1 0xc6044
3862#define _PCH_FPB0 0xc6048
3863#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003864#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3865#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003866
3867#define PCH_DPLL_TEST 0xc606c
3868
3869#define PCH_DREF_CONTROL 0xC6200
3870#define DREF_CONTROL_MASK 0x7fc3
3871#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3872#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3873#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3874#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3875#define DREF_SSC_SOURCE_DISABLE (0<<11)
3876#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003877#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003878#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3879#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3880#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003881#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003882#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3883#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003884#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003885#define DREF_SSC4_DOWNSPREAD (0<<6)
3886#define DREF_SSC4_CENTERSPREAD (1<<6)
3887#define DREF_SSC1_DISABLE (0<<1)
3888#define DREF_SSC1_ENABLE (1<<1)
3889#define DREF_SSC4_DISABLE (0)
3890#define DREF_SSC4_ENABLE (1)
3891
3892#define PCH_RAWCLK_FREQ 0xc6204
3893#define FDL_TP1_TIMER_SHIFT 12
3894#define FDL_TP1_TIMER_MASK (3<<12)
3895#define FDL_TP2_TIMER_SHIFT 10
3896#define FDL_TP2_TIMER_MASK (3<<10)
3897#define RAWCLK_FREQ_MASK 0x3ff
3898
3899#define PCH_DPLL_TMR_CFG 0xc6208
3900
3901#define PCH_SSC4_PARMS 0xc6210
3902#define PCH_SSC4_AUX_PARMS 0xc6214
3903
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904#define PCH_DPLL_SEL 0xc7000
3905#define TRANSA_DPLL_ENABLE (1<<3)
3906#define TRANSA_DPLLB_SEL (1<<0)
3907#define TRANSA_DPLLA_SEL 0
3908#define TRANSB_DPLL_ENABLE (1<<7)
3909#define TRANSB_DPLLB_SEL (1<<4)
3910#define TRANSB_DPLLA_SEL (0)
3911#define TRANSC_DPLL_ENABLE (1<<11)
3912#define TRANSC_DPLLB_SEL (1<<8)
3913#define TRANSC_DPLLA_SEL (0)
3914
Zhenyu Wangb9055052009-06-05 15:38:38 +08003915/* transcoder */
3916
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003917#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003918#define TRANS_HTOTAL_SHIFT 16
3919#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003920#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003921#define TRANS_HBLANK_END_SHIFT 16
3922#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003923#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003924#define TRANS_HSYNC_END_SHIFT 16
3925#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003926#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003927#define TRANS_VTOTAL_SHIFT 16
3928#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003929#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003930#define TRANS_VBLANK_END_SHIFT 16
3931#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003932#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003933#define TRANS_VSYNC_END_SHIFT 16
3934#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003935#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003936
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003937#define _TRANSA_DATA_M1 0xe0030
3938#define _TRANSA_DATA_N1 0xe0034
3939#define _TRANSA_DATA_M2 0xe0038
3940#define _TRANSA_DATA_N2 0xe003c
3941#define _TRANSA_DP_LINK_M1 0xe0040
3942#define _TRANSA_DP_LINK_N1 0xe0044
3943#define _TRANSA_DP_LINK_M2 0xe0048
3944#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003945
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003946/* Per-transcoder DIP controls */
3947
3948#define _VIDEO_DIP_CTL_A 0xe0200
3949#define _VIDEO_DIP_DATA_A 0xe0208
3950#define _VIDEO_DIP_GCP_A 0xe0210
3951
3952#define _VIDEO_DIP_CTL_B 0xe1200
3953#define _VIDEO_DIP_DATA_B 0xe1208
3954#define _VIDEO_DIP_GCP_B 0xe1210
3955
3956#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3957#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3958#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3959
Ville Syrjäläb9064872013-01-24 15:29:31 +02003960#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3961#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3962#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003963
Ville Syrjäläb9064872013-01-24 15:29:31 +02003964#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3965#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3966#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003967
3968#define VLV_TVIDEO_DIP_CTL(pipe) \
3969 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3970#define VLV_TVIDEO_DIP_DATA(pipe) \
3971 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3972#define VLV_TVIDEO_DIP_GCP(pipe) \
3973 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3974
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003975/* Haswell DIP controls */
3976#define HSW_VIDEO_DIP_CTL_A 0x60200
3977#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3978#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3979#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3980#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3981#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3982#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3983#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3984#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3985#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3986#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3987#define HSW_VIDEO_DIP_GCP_A 0x60210
3988
3989#define HSW_VIDEO_DIP_CTL_B 0x61200
3990#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3991#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3992#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3993#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3994#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3995#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3996#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3997#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3998#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3999#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4000#define HSW_VIDEO_DIP_GCP_B 0x61210
4001
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004002#define HSW_TVIDEO_DIP_CTL(trans) \
4003 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4004#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4005 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
4006#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4007 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4008#define HSW_TVIDEO_DIP_GCP(trans) \
4009 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4010#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4011 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004012
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004013#define _TRANS_HTOTAL_B 0xe1000
4014#define _TRANS_HBLANK_B 0xe1004
4015#define _TRANS_HSYNC_B 0xe1008
4016#define _TRANS_VTOTAL_B 0xe100c
4017#define _TRANS_VBLANK_B 0xe1010
4018#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004019#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004020
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004021#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
4022#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
4023#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
4024#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
4025#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
4026#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004027#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
4028 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004029
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004030#define _TRANSB_DATA_M1 0xe1030
4031#define _TRANSB_DATA_N1 0xe1034
4032#define _TRANSB_DATA_M2 0xe1038
4033#define _TRANSB_DATA_N2 0xe103c
4034#define _TRANSB_DP_LINK_M1 0xe1040
4035#define _TRANSB_DP_LINK_N1 0xe1044
4036#define _TRANSB_DP_LINK_M2 0xe1048
4037#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004039#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
4040#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
4041#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
4042#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
4043#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
4044#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
4045#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
4046#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
4047
4048#define _TRANSACONF 0xf0008
4049#define _TRANSBCONF 0xf1008
4050#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004051#define TRANS_DISABLE (0<<31)
4052#define TRANS_ENABLE (1<<31)
4053#define TRANS_STATE_MASK (1<<30)
4054#define TRANS_STATE_DISABLE (0<<30)
4055#define TRANS_STATE_ENABLE (1<<30)
4056#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4057#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4058#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4059#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004060#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004061#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004062#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004063#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004064#define TRANS_8BPC (0<<5)
4065#define TRANS_10BPC (1<<5)
4066#define TRANS_6BPC (2<<5)
4067#define TRANS_12BPC (3<<5)
4068
Daniel Vetterce401412012-10-31 22:52:30 +01004069#define _TRANSA_CHICKEN1 0xf0060
4070#define _TRANSB_CHICKEN1 0xf1060
4071#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4072#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004073#define _TRANSA_CHICKEN2 0xf0064
4074#define _TRANSB_CHICKEN2 0xf1064
4075#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004076#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4077#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4078#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4079#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4080#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004081
Jesse Barnes291427f2011-07-29 12:42:37 -07004082#define SOUTH_CHICKEN1 0xc2000
4083#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4084#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004085#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4086#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4087#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004088#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004089#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4090#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4091#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004092
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004093#define _FDI_RXA_CHICKEN 0xc200c
4094#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004095#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4096#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004097#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004098
Jesse Barnes382b0932010-10-07 16:01:25 -07004099#define SOUTH_DSPCLK_GATE_D 0xc2020
4100#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004101#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004102
Zhenyu Wangb9055052009-06-05 15:38:38 +08004103/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004104#define _FDI_TXA_CTL 0x60100
4105#define _FDI_TXB_CTL 0x61100
4106#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004107#define FDI_TX_DISABLE (0<<31)
4108#define FDI_TX_ENABLE (1<<31)
4109#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4110#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4111#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4112#define FDI_LINK_TRAIN_NONE (3<<28)
4113#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4114#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4115#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4116#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4117#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4118#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4119#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4120#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004121/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4122 SNB has different settings. */
4123/* SNB A-stepping */
4124#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4125#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4126#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4127#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4128/* SNB B-stepping */
4129#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4130#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4131#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4132#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4133#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004134#define FDI_DP_PORT_WIDTH_X1 (0<<19)
4135#define FDI_DP_PORT_WIDTH_X2 (1<<19)
4136#define FDI_DP_PORT_WIDTH_X3 (2<<19)
4137#define FDI_DP_PORT_WIDTH_X4 (3<<19)
4138#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004139/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004140#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004141
4142/* Ivybridge has different bits for lolz */
4143#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4144#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4145#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4146#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4147
Zhenyu Wangb9055052009-06-05 15:38:38 +08004148/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004149#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004150#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004151#define FDI_SCRAMBLING_ENABLE (0<<7)
4152#define FDI_SCRAMBLING_DISABLE (1<<7)
4153
4154/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004155#define _FDI_RXA_CTL 0xf000c
4156#define _FDI_RXB_CTL 0xf100c
4157#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004158#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004159/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004160#define FDI_FS_ERRC_ENABLE (1<<27)
4161#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004162#define FDI_DP_PORT_WIDTH_X8 (7<<19)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004163#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004164#define FDI_8BPC (0<<16)
4165#define FDI_10BPC (1<<16)
4166#define FDI_6BPC (2<<16)
4167#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004168#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004169#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4170#define FDI_RX_PLL_ENABLE (1<<13)
4171#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4172#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4173#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4174#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4175#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004176#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004177/* CPT */
4178#define FDI_AUTO_TRAINING (1<<10)
4179#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4180#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4181#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4182#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4183#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03004184/* LPT */
4185#define FDI_PORT_WIDTH_2X_LPT (1<<19)
4186#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004187
Paulo Zanoni04945642012-11-01 21:00:59 -02004188#define _FDI_RXA_MISC 0xf0010
4189#define _FDI_RXB_MISC 0xf1010
4190#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4191#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4192#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4193#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4194#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4195#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4196#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4197#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4198
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004199#define _FDI_RXA_TUSIZE1 0xf0030
4200#define _FDI_RXA_TUSIZE2 0xf0038
4201#define _FDI_RXB_TUSIZE1 0xf1030
4202#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004203#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4204#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004205
4206/* FDI_RX interrupt register format */
4207#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4208#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4209#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4210#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4211#define FDI_RX_FS_CODE_ERR (1<<6)
4212#define FDI_RX_FE_CODE_ERR (1<<5)
4213#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4214#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4215#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4216#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4217#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4218
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004219#define _FDI_RXA_IIR 0xf0014
4220#define _FDI_RXA_IMR 0xf0018
4221#define _FDI_RXB_IIR 0xf1014
4222#define _FDI_RXB_IMR 0xf1018
4223#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4224#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004225
4226#define FDI_PLL_CTL_1 0xfe000
4227#define FDI_PLL_CTL_2 0xfe004
4228
Zhenyu Wangb9055052009-06-05 15:38:38 +08004229#define PCH_LVDS 0xe1180
4230#define LVDS_DETECTED (1 << 1)
4231
Shobhit Kumar98364372012-06-15 11:55:14 -07004232/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004233#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4234#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4235#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4236#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4237#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004238
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004239#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4240#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4241#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4242#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4243#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004244
Jesse Barnes453c5422013-03-28 09:55:41 -07004245#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4246#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4247#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4248 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4249#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4250 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4251#define VLV_PIPE_PP_DIVISOR(pipe) \
4252 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4253
Zhenyu Wangb9055052009-06-05 15:38:38 +08004254#define PCH_PP_STATUS 0xc7200
4255#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004256#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004257#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004258#define EDP_FORCE_VDD (1 << 3)
4259#define EDP_BLC_ENABLE (1 << 2)
4260#define PANEL_POWER_RESET (1 << 1)
4261#define PANEL_POWER_OFF (0 << 0)
4262#define PANEL_POWER_ON (1 << 0)
4263#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004264#define PANEL_PORT_SELECT_MASK (3 << 30)
4265#define PANEL_PORT_SELECT_LVDS (0 << 30)
4266#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004267#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004268#define PANEL_PORT_SELECT_DPC (2 << 30)
4269#define PANEL_PORT_SELECT_DPD (3 << 30)
4270#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4271#define PANEL_POWER_UP_DELAY_SHIFT 16
4272#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4273#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4274
Zhenyu Wangb9055052009-06-05 15:38:38 +08004275#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004276#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4277#define PANEL_POWER_PORT_LVDS (0 << 30)
4278#define PANEL_POWER_PORT_DP_A (1 << 30)
4279#define PANEL_POWER_PORT_DP_C (2 << 30)
4280#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004281#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4282#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4283#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4284#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4285
Zhenyu Wangb9055052009-06-05 15:38:38 +08004286#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004287#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4288#define PP_REFERENCE_DIVIDER_SHIFT 8
4289#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4290#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004291
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004292#define PCH_DP_B 0xe4100
4293#define PCH_DPB_AUX_CH_CTL 0xe4110
4294#define PCH_DPB_AUX_CH_DATA1 0xe4114
4295#define PCH_DPB_AUX_CH_DATA2 0xe4118
4296#define PCH_DPB_AUX_CH_DATA3 0xe411c
4297#define PCH_DPB_AUX_CH_DATA4 0xe4120
4298#define PCH_DPB_AUX_CH_DATA5 0xe4124
4299
4300#define PCH_DP_C 0xe4200
4301#define PCH_DPC_AUX_CH_CTL 0xe4210
4302#define PCH_DPC_AUX_CH_DATA1 0xe4214
4303#define PCH_DPC_AUX_CH_DATA2 0xe4218
4304#define PCH_DPC_AUX_CH_DATA3 0xe421c
4305#define PCH_DPC_AUX_CH_DATA4 0xe4220
4306#define PCH_DPC_AUX_CH_DATA5 0xe4224
4307
4308#define PCH_DP_D 0xe4300
4309#define PCH_DPD_AUX_CH_CTL 0xe4310
4310#define PCH_DPD_AUX_CH_DATA1 0xe4314
4311#define PCH_DPD_AUX_CH_DATA2 0xe4318
4312#define PCH_DPD_AUX_CH_DATA3 0xe431c
4313#define PCH_DPD_AUX_CH_DATA4 0xe4320
4314#define PCH_DPD_AUX_CH_DATA5 0xe4324
4315
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004316/* CPT */
4317#define PORT_TRANS_A_SEL_CPT 0
4318#define PORT_TRANS_B_SEL_CPT (1<<29)
4319#define PORT_TRANS_C_SEL_CPT (2<<29)
4320#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004321#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004322#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4323#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004324
4325#define TRANS_DP_CTL_A 0xe0300
4326#define TRANS_DP_CTL_B 0xe1300
4327#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004328#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004329#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4330#define TRANS_DP_PORT_SEL_B (0<<29)
4331#define TRANS_DP_PORT_SEL_C (1<<29)
4332#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004333#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004334#define TRANS_DP_PORT_SEL_MASK (3<<29)
4335#define TRANS_DP_AUDIO_ONLY (1<<26)
4336#define TRANS_DP_ENH_FRAMING (1<<18)
4337#define TRANS_DP_8BPC (0<<9)
4338#define TRANS_DP_10BPC (1<<9)
4339#define TRANS_DP_6BPC (2<<9)
4340#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004341#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004342#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4343#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4344#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4345#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004346#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004347
4348/* SNB eDP training params */
4349/* SNB A-stepping */
4350#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4351#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4352#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4353#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4354/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004355#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4356#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4357#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4358#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4359#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004360#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4361
Keith Packard1a2eb462011-11-16 16:26:07 -08004362/* IVB */
4363#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4364#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4365#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4366#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4367#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4368#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4369#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4370
4371/* legacy values */
4372#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4373#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4374#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4375#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4376#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4377
4378#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4379
Zou Nan haicae58522010-11-09 17:17:32 +08004380#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004381#define FORCEWAKE_VLV 0x1300b0
4382#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004383#define FORCEWAKE_MEDIA_VLV 0x1300b8
4384#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004385#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004386#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004387#define VLV_GTLC_WAKE_CTRL 0x130090
4388#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004389#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004390#define FORCEWAKE_KERNEL 0x1
4391#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004392#define FORCEWAKE_MT_ACK 0x130040
4393#define ECOBUS 0xa180
4394#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004395
Ben Widawskydd202c62012-02-09 10:15:18 +01004396#define GTFIFODBG 0x120000
4397#define GT_FIFO_CPU_ERROR_MASK 7
4398#define GT_FIFO_OVFERR (1<<2)
4399#define GT_FIFO_IAWRERR (1<<1)
4400#define GT_FIFO_IARDERR (1<<0)
4401
Chris Wilson91355832011-03-04 19:22:40 +00004402#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004403#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004404
Daniel Vetter80e829f2012-03-31 11:21:57 +02004405#define GEN6_UCGCTL1 0x9400
4406# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004407# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004408
Eric Anholt406478d2011-11-07 16:07:04 -08004409#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004410# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004411# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004412# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004413# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004414# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004415
Jesse Barnese3f33d42012-06-14 11:04:50 -07004416#define GEN7_UCGCTL4 0x940c
4417#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4418
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004419#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004420#define GEN6_TURBO_DISABLE (1<<31)
4421#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004422#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004423#define GEN6_OFFSET(x) ((x)<<19)
4424#define GEN6_AGGRESSIVE_TURBO (0<<15)
4425#define GEN6_RC_VIDEO_FREQ 0xA00C
4426#define GEN6_RC_CONTROL 0xA090
4427#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4428#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4429#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4430#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4431#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004432#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004433#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4434#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4435#define GEN6_RP_DOWN_TIMEOUT 0xA010
4436#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004437#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004438#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004439#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004440#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004441#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004442#define GEN6_RP_CONTROL 0xA024
4443#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004444#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4445#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4446#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4447#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4448#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004449#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4450#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004451#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4452#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4453#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004454#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004455#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004456#define GEN6_RP_UP_THRESHOLD 0xA02C
4457#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004458#define GEN6_RP_CUR_UP_EI 0xA050
4459#define GEN6_CURICONT_MASK 0xffffff
4460#define GEN6_RP_CUR_UP 0xA054
4461#define GEN6_CURBSYTAVG_MASK 0xffffff
4462#define GEN6_RP_PREV_UP 0xA058
4463#define GEN6_RP_CUR_DOWN_EI 0xA05C
4464#define GEN6_CURIAVG_MASK 0xffffff
4465#define GEN6_RP_CUR_DOWN 0xA060
4466#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004467#define GEN6_RP_UP_EI 0xA068
4468#define GEN6_RP_DOWN_EI 0xA06C
4469#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4470#define GEN6_RC_STATE 0xA094
4471#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4472#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4473#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4474#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4475#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4476#define GEN6_RC_SLEEP 0xA0B0
4477#define GEN6_RC1e_THRESHOLD 0xA0B4
4478#define GEN6_RC6_THRESHOLD 0xA0B8
4479#define GEN6_RC6p_THRESHOLD 0xA0BC
4480#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004481#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004482
4483#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004484#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004485#define GEN6_PMIIR 0x44028
4486#define GEN6_PMIER 0x4402C
4487#define GEN6_PM_MBOX_EVENT (1<<25)
4488#define GEN6_PM_THERMAL_EVENT (1<<24)
4489#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4490#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4491#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4492#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4493#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004494#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4495 GEN6_PM_RP_DOWN_THRESHOLD | \
4496 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004497
Ben Widawskycce66a22012-03-27 18:59:38 -07004498#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4499#define GEN6_GT_GFX_RC6 0x138108
4500#define GEN6_GT_GFX_RC6p 0x13810C
4501#define GEN6_GT_GFX_RC6pp 0x138110
4502
Chris Wilson8fd26852010-12-08 18:40:43 +00004503#define GEN6_PCODE_MAILBOX 0x138124
4504#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004505#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004506#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4507#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004508#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4509#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004510#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4511#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004512#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004513#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004514#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004515
Jesse Barnesa0e4e192013-04-02 11:23:05 -07004516#define VLV_IOSF_DOORBELL_REQ 0x182100
4517#define IOSF_DEVFN_SHIFT 24
4518#define IOSF_OPCODE_SHIFT 16
4519#define IOSF_PORT_SHIFT 8
4520#define IOSF_BYTE_ENABLES_SHIFT 4
4521#define IOSF_BAR_SHIFT 1
4522#define IOSF_SB_BUSY (1<<0)
4523#define IOSF_PORT_PUNIT 0x4
Jesse Barnes0a073b82013-04-17 15:54:58 -07004524#define IOSF_PORT_NC 0x11
Jesse Barnesa0e4e192013-04-02 11:23:05 -07004525#define VLV_IOSF_DATA 0x182104
4526#define VLV_IOSF_ADDR 0x182108
4527
4528#define PUNIT_OPCODE_REG_READ 6
4529#define PUNIT_OPCODE_REG_WRITE 7
4530
Jesse Barnes0a073b82013-04-17 15:54:58 -07004531#define PUNIT_REG_GPU_LFM 0xd3
4532#define PUNIT_REG_GPU_FREQ_REQ 0xd4
4533#define PUNIT_REG_GPU_FREQ_STS 0xd8
4534#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
4535
4536#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
4537#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
4538
4539#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
4540#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
4541#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
4542#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
4543#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
4544#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
4545#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
4546#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
4547#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
4548#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
4549
Ben Widawsky4d855292011-12-12 19:34:16 -08004550#define GEN6_GT_CORE_STATUS 0x138060
4551#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4552#define GEN6_RCn_MASK 7
4553#define GEN6_RC0 0
4554#define GEN6_RC3 2
4555#define GEN6_RC6 3
4556#define GEN6_RC7 4
4557
Ben Widawskye3689192012-05-25 16:56:22 -07004558#define GEN7_MISCCPCTL (0x9424)
4559#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4560
4561/* IVYBRIDGE DPF */
4562#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4563#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4564#define GEN7_PARITY_ERROR_VALID (1<<13)
4565#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4566#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4567#define GEN7_PARITY_ERROR_ROW(reg) \
4568 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4569#define GEN7_PARITY_ERROR_BANK(reg) \
4570 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4571#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4572 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4573#define GEN7_L3CDERRST1_ENABLE (1<<7)
4574
Ben Widawskyb9524a12012-05-25 16:56:24 -07004575#define GEN7_L3LOG_BASE 0xB070
4576#define GEN7_L3LOG_SIZE 0x80
4577
Jesse Barnes12f33822012-10-25 12:15:45 -07004578#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4579#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4580#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4581#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4582
Jesse Barnes8ab43972012-10-25 12:15:42 -07004583#define GEN7_ROW_CHICKEN2 0xe4f4
4584#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4585#define DOP_CLOCK_GATING_DISABLE (1<<0)
4586
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004587#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004588#define INTEL_AUDIO_DEVCL 0x808629FB
4589#define INTEL_AUDIO_DEVBLC 0x80862801
4590#define INTEL_AUDIO_DEVCTG 0x80862802
4591
4592#define G4X_AUD_CNTL_ST 0x620B4
4593#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4594#define G4X_ELDV_DEVCTG (1 << 14)
4595#define G4X_ELD_ADDR (0xf << 5)
4596#define G4X_ELD_ACK (1 << 4)
4597#define G4X_HDMIW_HDMIEDID 0x6210C
4598
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004599#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004600#define IBX_HDMIW_HDMIEDID_B 0xE2150
4601#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4602 IBX_HDMIW_HDMIEDID_A, \
4603 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004604#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004605#define IBX_AUD_CNTL_ST_B 0xE21B4
4606#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4607 IBX_AUD_CNTL_ST_A, \
4608 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004609#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4610#define IBX_ELD_ADDRESS (0x1f << 5)
4611#define IBX_ELD_ACK (1 << 4)
4612#define IBX_AUD_CNTL_ST2 0xE20C0
4613#define IBX_ELD_VALIDB (1 << 0)
4614#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004615
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004616#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004617#define CPT_HDMIW_HDMIEDID_B 0xE5150
4618#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4619 CPT_HDMIW_HDMIEDID_A, \
4620 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004621#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004622#define CPT_AUD_CNTL_ST_B 0xE51B4
4623#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4624 CPT_AUD_CNTL_ST_A, \
4625 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004626#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004627
Eric Anholtae662d32012-01-03 09:23:29 -08004628/* These are the 4 32-bit write offset registers for each stream
4629 * output buffer. It determines the offset from the
4630 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4631 */
4632#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4633
Wu Fengguangb6daa022012-01-06 14:41:31 -06004634#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004635#define IBX_AUD_CONFIG_B 0xe2100
4636#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4637 IBX_AUD_CONFIG_A, \
4638 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004639#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004640#define CPT_AUD_CONFIG_B 0xe5100
4641#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4642 CPT_AUD_CONFIG_A, \
4643 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004644#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4645#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4646#define AUD_CONFIG_UPPER_N_SHIFT 20
4647#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4648#define AUD_CONFIG_LOWER_N_SHIFT 4
4649#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4650#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4651#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4652#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4653
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004654/* HSW Audio */
4655#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4656#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4657#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4658 HSW_AUD_CONFIG_A, \
4659 HSW_AUD_CONFIG_B)
4660
4661#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4662#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4663#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4664 HSW_AUD_MISC_CTRL_A, \
4665 HSW_AUD_MISC_CTRL_B)
4666
4667#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4668#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4669#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4670 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4671 HSW_AUD_DIP_ELD_CTRL_ST_B)
4672
4673/* Audio Digital Converter */
4674#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4675#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4676#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4677 HSW_AUD_DIG_CNVT_1, \
4678 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004679#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004680
4681#define HSW_AUD_EDID_DATA_A 0x65050
4682#define HSW_AUD_EDID_DATA_B 0x65150
4683#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4684 HSW_AUD_EDID_DATA_A, \
4685 HSW_AUD_EDID_DATA_B)
4686
4687#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4688#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4689#define AUDIO_INACTIVE_C (1<<11)
4690#define AUDIO_INACTIVE_B (1<<7)
4691#define AUDIO_INACTIVE_A (1<<3)
4692#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4693#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4694#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4695#define AUDIO_ELD_VALID_A (1<<0)
4696#define AUDIO_ELD_VALID_B (1<<4)
4697#define AUDIO_ELD_VALID_C (1<<8)
4698#define AUDIO_CP_READY_A (1<<1)
4699#define AUDIO_CP_READY_B (1<<5)
4700#define AUDIO_CP_READY_C (1<<9)
4701
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004702/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004703#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4704#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4705#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4706#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004707#define HSW_PWR_WELL_ENABLE (1<<31)
4708#define HSW_PWR_WELL_STATE (1<<30)
4709#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004710#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4711#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004712#define HSW_PWR_WELL_FORCE_ON (1<<19)
4713#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004714
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004715/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004716#define TRANS_DDI_FUNC_CTL_A 0x60400
4717#define TRANS_DDI_FUNC_CTL_B 0x61400
4718#define TRANS_DDI_FUNC_CTL_C 0x62400
4719#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4720#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4721 TRANS_DDI_FUNC_CTL_B)
4722#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004723/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004724#define TRANS_DDI_PORT_MASK (7<<28)
4725#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4726#define TRANS_DDI_PORT_NONE (0<<28)
4727#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4728#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4729#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4730#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4731#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4732#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4733#define TRANS_DDI_BPC_MASK (7<<20)
4734#define TRANS_DDI_BPC_8 (0<<20)
4735#define TRANS_DDI_BPC_10 (1<<20)
4736#define TRANS_DDI_BPC_6 (2<<20)
4737#define TRANS_DDI_BPC_12 (3<<20)
4738#define TRANS_DDI_PVSYNC (1<<17)
4739#define TRANS_DDI_PHSYNC (1<<16)
4740#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4741#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4742#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4743#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4744#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4745#define TRANS_DDI_BFI_ENABLE (1<<4)
4746#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4747#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4748#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004749
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004750/* DisplayPort Transport Control */
4751#define DP_TP_CTL_A 0x64040
4752#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004753#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4754#define DP_TP_CTL_ENABLE (1<<31)
4755#define DP_TP_CTL_MODE_SST (0<<27)
4756#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004757#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004758#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004759#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4760#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4761#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004762#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4763#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004764#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004765#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004766
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004767/* DisplayPort Transport Status */
4768#define DP_TP_STATUS_A 0x64044
4769#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004770#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004771#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004772#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4773
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004774/* DDI Buffer Control */
4775#define DDI_BUF_CTL_A 0x64000
4776#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004777#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4778#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004779#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004780#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004781#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004782#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004783#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004784#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004785#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4786#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004787#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4788#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004789#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004790#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004791#define DDI_A_4_LANES (1<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004792#define DDI_PORT_WIDTH_X1 (0<<1)
4793#define DDI_PORT_WIDTH_X2 (1<<1)
4794#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004795#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4796
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004797/* DDI Buffer Translations */
4798#define DDI_BUF_TRANS_A 0x64E00
4799#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004800#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004801
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004802/* Sideband Interface (SBI) is programmed indirectly, via
4803 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4804 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004805#define SBI_ADDR 0xC6000
4806#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004807#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004808#define SBI_CTL_DEST_ICLK (0x0<<16)
4809#define SBI_CTL_DEST_MPHY (0x1<<16)
4810#define SBI_CTL_OP_IORD (0x2<<8)
4811#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004812#define SBI_CTL_OP_CRRD (0x6<<8)
4813#define SBI_CTL_OP_CRWR (0x7<<8)
4814#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004815#define SBI_RESPONSE_SUCCESS (0x0<<1)
4816#define SBI_BUSY (0x1<<0)
4817#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004818
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004819/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004820#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004821#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4822#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4823#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4824#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004825#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004826#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004827#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004828#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004829#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004830#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004831#define SBI_SSCAUXDIV6 0x0610
4832#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004833#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004834#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004835
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004836/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004837#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004838#define PIXCLK_GATE_UNGATE (1<<0)
4839#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004840
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004841/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004842#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004843#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004844#define SPLL_PLL_SSC (1<<28)
4845#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004846#define SPLL_PLL_FREQ_810MHz (0<<26)
4847#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004848
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004849/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004850#define WRPLL_CTL1 0x46040
4851#define WRPLL_CTL2 0x46060
4852#define WRPLL_PLL_ENABLE (1<<31)
4853#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004854#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004855#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004856/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004857#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4858#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4859#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004860
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004861/* Port clock selection */
4862#define PORT_CLK_SEL_A 0x46100
4863#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004864#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004865#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4866#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4867#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004868#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004869#define PORT_CLK_SEL_WRPLL1 (4<<29)
4870#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004871#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004872
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004873/* Transcoder clock selection */
4874#define TRANS_CLK_SEL_A 0x46140
4875#define TRANS_CLK_SEL_B 0x46144
4876#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4877/* For each transcoder, we need to select the corresponding port clock */
4878#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4879#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004880
Paulo Zanonic9809792012-10-23 18:30:00 -02004881#define _TRANSA_MSA_MISC 0x60410
4882#define _TRANSB_MSA_MISC 0x61410
4883#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4884 _TRANSB_MSA_MISC)
4885#define TRANS_MSA_SYNC_CLK (1<<0)
4886#define TRANS_MSA_6_BPC (0<<5)
4887#define TRANS_MSA_8_BPC (1<<5)
4888#define TRANS_MSA_10_BPC (2<<5)
4889#define TRANS_MSA_12_BPC (3<<5)
4890#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004891
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004892/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004893#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004894#define LCPLL_PLL_DISABLE (1<<31)
4895#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004896#define LCPLL_CLK_FREQ_MASK (3<<26)
4897#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004898#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004899#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004900#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004901
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004902/* Pipe WM_LINETIME - watermark line time */
4903#define PIPE_WM_LINETIME_A 0x45270
4904#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004905#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4906 PIPE_WM_LINETIME_B)
4907#define PIPE_WM_LINETIME_MASK (0x1ff)
4908#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004909#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004910#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004911
4912/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004913#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004914#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4915#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4916#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4917
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004918#define WM_DBG 0x45280
4919#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4920#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4921#define WM_DBG_DISALLOW_SPRITE (1<<2)
4922
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004923/* pipe CSC */
4924#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4925#define _PIPE_A_CSC_COEFF_BY 0x49014
4926#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4927#define _PIPE_A_CSC_COEFF_BU 0x4901c
4928#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4929#define _PIPE_A_CSC_COEFF_BV 0x49024
4930#define _PIPE_A_CSC_MODE 0x49028
4931#define _PIPE_A_CSC_PREOFF_HI 0x49030
4932#define _PIPE_A_CSC_PREOFF_ME 0x49034
4933#define _PIPE_A_CSC_PREOFF_LO 0x49038
4934#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4935#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4936#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4937
4938#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4939#define _PIPE_B_CSC_COEFF_BY 0x49114
4940#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4941#define _PIPE_B_CSC_COEFF_BU 0x4911c
4942#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4943#define _PIPE_B_CSC_COEFF_BV 0x49124
4944#define _PIPE_B_CSC_MODE 0x49128
4945#define _PIPE_B_CSC_PREOFF_HI 0x49130
4946#define _PIPE_B_CSC_PREOFF_ME 0x49134
4947#define _PIPE_B_CSC_PREOFF_LO 0x49138
4948#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4949#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4950#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4951
4952#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4953#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4954#define CSC_MODE_YUV_TO_RGB (1 << 0)
4955
4956#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4957#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4958#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4959#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4960#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4961#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4962#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4963#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4964#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4965#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4966#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4967#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4968#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4969
Jesse Barnes585fb112008-07-29 11:54:06 -07004970#endif /* _I915_REG_H_ */