blob: c3815f70838257b23244a19aac150926246d3b4f [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
2 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _ATH5K_H
19#define _ATH5K_H
20
Pavel Roskin6a2a0e72011-07-09 00:17:51 -040021/* TODO: Clean up channel debugging (doesn't work anyway) and start
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030022 * working on reg. control code using all available eeprom information
Pavel Roskin6a2a0e72011-07-09 00:17:51 -040023 * (rev. engineering needed) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020024#define CHAN_DEBUG 0
25
26#include <linux/io.h>
Pavel Roskine0d687b2011-07-14 20:21:55 -040027#include <linux/interrupt.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020028#include <linux/types.h>
Bruno Randolfeef39be2010-11-16 10:58:43 +090029#include <linux/average.h>
Pavel Roskine0d687b2011-07-14 20:21:55 -040030#include <linux/leds.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020031#include <net/mac80211.h>
32
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030033/* RX/TX descriptor hw structs
34 * TODO: Driver part should only see sw structs */
35#include "desc.h"
36
37/* EEPROM structs/offsets
38 * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
39 * and clean up common bits, then introduce set/get functions in eeprom.c */
40#include "eeprom.h"
Pavel Roskine0d687b2011-07-14 20:21:55 -040041#include "debug.h"
Luis R. Rodriguezdb719712009-09-10 11:20:57 -070042#include "../ath.h"
Pavel Roskine0d687b2011-07-14 20:21:55 -040043#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020044
45/* PCI IDs */
Pavel Roskin0a5d3812011-07-07 18:13:24 -040046#define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
47#define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
48#define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
49#define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
50#define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
51#define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
52#define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020053#define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
Pavel Roskin0a5d3812011-07-07 18:13:24 -040054#define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
55#define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
56#define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
57#define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
58#define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
59#define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
60#define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
61#define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
62#define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
63#define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
64#define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
65#define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
66#define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
67#define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
68#define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
69#define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
70#define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
71#define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
72#define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
73#define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020074
75/****************************\
76 GENERIC DRIVER DEFINITIONS
77\****************************/
78
Pavel Roskinef827632011-07-07 18:13:36 -040079#define ATH5K_PRINTF(fmt, ...) \
80 printk(KERN_WARNING "%s: " fmt, __func__, ##__VA_ARGS__)
Jiri Slabyfa1c1142007-08-12 17:33:16 +020081
82#define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
83 printk(_level "ath5k %s: " _fmt, \
84 ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
85 ##__VA_ARGS__)
86
87#define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
88 if (net_ratelimit()) \
89 ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
90 } while (0)
91
92#define ATH5K_INFO(_sc, _fmt, ...) \
93 ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
94
95#define ATH5K_WARN(_sc, _fmt, ...) \
96 ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
97
98#define ATH5K_ERR(_sc, _fmt, ...) \
99 ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
100
101/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300102 * AR5K REGISTER ACCESS
103 */
104
105/* Some macros to read/write fields */
106
107/* First shift, then mask */
108#define AR5K_REG_SM(_val, _flags) \
109 (((_val) << _flags##_S) & (_flags))
110
111/* First mask, then shift */
112#define AR5K_REG_MS(_val, _flags) \
113 (((_val) & (_flags)) >> _flags##_S)
114
115/* Some registers can hold multiple values of interest. For this
116 * reason when we want to write to these registers we must first
117 * retrieve the values which we do not want to clear (lets call this
118 * old_data) and then set the register with this and our new_value:
119 * ( old_data | new_value) */
120#define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
121 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
122 (((_val) << _flags##_S) & (_flags)), _reg)
123
124#define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
125 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
126 (_mask)) | (_flags), _reg)
127
128#define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
129 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
130
131#define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
132 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
133
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300134/* Access QCU registers per queue */
135#define AR5K_REG_READ_Q(ah, _reg, _queue) \
136 (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
137
138#define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
139 ath5k_hw_reg_write(ah, (1 << _queue), _reg)
140
141#define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
142 _reg |= 1 << _queue; \
143} while (0)
144
145#define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
146 _reg &= ~(1 << _queue); \
147} while (0)
148
149/* Used while writing initvals */
150#define AR5K_REG_WAIT(_i) do { \
151 if (_i % 64) \
152 udelay(1); \
153} while (0)
154
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300155/*
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400156 * Some tunable values (these should be changeable by the user)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300157 * TODO: Make use of them and add more options OR use debug/configfs
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200158 */
159#define AR5K_TUNE_DMA_BEACON_RESP 2
160#define AR5K_TUNE_SW_BEACON_RESP 10
161#define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200162#define AR5K_TUNE_MIN_TX_FIFO_THRES 1
Nick Kossifidisb6127982010-08-15 13:03:11 -0400163#define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200164#define AR5K_TUNE_REGISTER_TIMEOUT 20000
165/* Register for RSSI threshold has a mask of 0xff, so 255 seems to
166 * be the max value. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300167#define AR5K_TUNE_RSSI_THRES 129
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200168/* This must be set when setting the RSSI threshold otherwise it can
169 * prevent a reset. If AR5K_RSSI_THR is read after writing to it
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400170 * the BMISS_THRES will be seen as 0, seems hardware doesn't keep
171 * track of it. Max value depends on hardware. For AR5210 this is just 7.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200172 * For AR5211+ this seems to be up to 255. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300173#define AR5K_TUNE_BMISS_THRES 7
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200174#define AR5K_TUNE_REGISTER_DWELL_TIME 20000
175#define AR5K_TUNE_BEACON_INTERVAL 100
176#define AR5K_TUNE_AIFS 2
177#define AR5K_TUNE_AIFS_11B 2
178#define AR5K_TUNE_AIFS_XR 0
179#define AR5K_TUNE_CWMIN 15
180#define AR5K_TUNE_CWMIN_11B 31
181#define AR5K_TUNE_CWMIN_XR 3
182#define AR5K_TUNE_CWMAX 1023
183#define AR5K_TUNE_CWMAX_11B 1023
184#define AR5K_TUNE_CWMAX_XR 7
185#define AR5K_TUNE_NOISE_FLOOR -72
Bob Copelande5e26472009-10-14 14:16:30 -0400186#define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200187#define AR5K_TUNE_MAX_TXPOWER 63
188#define AR5K_TUNE_DEFAULT_TXPOWER 25
189#define AR5K_TUNE_TPC_TXPOWER false
Nick Kossifidisce169ac2011-11-25 20:40:23 +0200190#define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 60000 /* 60 sec */
191#define ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT 10000 /* 10 sec */
Bruno Randolf2111ac02010-04-02 18:44:08 +0900192#define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
Bruno Randolf4edd7612010-09-17 11:36:56 +0900193#define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
194
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300195#define AR5K_INIT_CARR_SENSE_EN 1
196
197/*Swap RX/TX Descriptor for big endian archs*/
198#if defined(__BIG_ENDIAN)
199#define AR5K_INIT_CFG ( \
200 AR5K_CFG_SWTD | AR5K_CFG_SWRD \
201)
202#else
203#define AR5K_INIT_CFG 0x00000000
204#endif
205
206/* Initial values */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200207#define AR5K_INIT_CYCRSSI_THR1 2
Nick Kossifidiseeb88322010-11-23 21:19:45 +0200208
Bruno Randolf76a9f6f2011-01-28 16:52:11 +0900209/* Tx retry limit defaults from standard */
210#define AR5K_INIT_RETRY_SHORT 7
211#define AR5K_INIT_RETRY_LONG 4
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300212
Nick Kossifidis3017fca2010-11-23 21:09:11 +0200213/* Slot time */
214#define AR5K_INIT_SLOT_TIME_TURBO 6
215#define AR5K_INIT_SLOT_TIME_DEFAULT 9
216#define AR5K_INIT_SLOT_TIME_HALF_RATE 13
217#define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
218#define AR5K_INIT_SLOT_TIME_B 20
219#define AR5K_SLOT_TIME_MAX 0xffff
220
221/* SIFS */
222#define AR5K_INIT_SIFS_TURBO 6
Felix Fietkau488a5012011-04-09 23:10:20 +0200223#define AR5K_INIT_SIFS_DEFAULT_BG 10
Nick Kossifidis3017fca2010-11-23 21:09:11 +0200224#define AR5K_INIT_SIFS_DEFAULT_A 16
225#define AR5K_INIT_SIFS_HALF_RATE 32
226#define AR5K_INIT_SIFS_QUARTER_RATE 64
227
Nick Kossifidis61cde032010-11-23 21:12:23 +0200228/* Used to calculate tx time for non 5/10/40MHz
229 * operation */
230/* It's preamble time + signal time (16 + 4) */
231#define AR5K_INIT_OFDM_PREAMPLE_TIME 20
232/* Preamble time for 40MHz (turbo) operation (min ?) */
233#define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
234#define AR5K_INIT_OFDM_SYMBOL_TIME 4
235#define AR5K_INIT_OFDM_PLCP_BITS 22
236
Nick Kossifidisc2975602010-11-23 21:00:37 +0200237/* Rx latency for 5 and 10MHz operation (max ?) */
238#define AR5K_INIT_RX_LAT_MAX 63
239/* Tx latencies from initvals (5212 only but no problem
240 * because we only tweak them on 5212) */
241#define AR5K_INIT_TX_LAT_A 54
242#define AR5K_INIT_TX_LAT_BG 384
243/* Tx latency for 40MHz (turbo) operation (min ?) */
244#define AR5K_INIT_TX_LAT_MIN 32
Nick Kossifidisb4050862010-11-23 21:04:43 +0200245/* Default Tx/Rx latencies (same for 5211)*/
246#define AR5K_INIT_TX_LATENCY_5210 54
247#define AR5K_INIT_RX_LATENCY_5210 29
Nick Kossifidisc2975602010-11-23 21:00:37 +0200248
249/* Tx frame to Tx data start delay */
250#define AR5K_INIT_TXF2TXD_START_DEFAULT 14
251#define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
252#define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
253
Nick Kossifidisb4050862010-11-23 21:04:43 +0200254/* We need to increase PHY switch and agc settling time
255 * on turbo mode */
256#define AR5K_SWITCH_SETTLING 5760
257#define AR5K_SWITCH_SETTLING_TURBO 7168
258
259#define AR5K_AGC_SETTLING 28
260/* 38 on 5210 but shouldn't matter */
261#define AR5K_AGC_SETTLING_TURBO 37
Nick Kossifidisc2975602010-11-23 21:00:37 +0200262
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200263
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200264
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200265/*****************************\
266* GENERIC CHIPSET DEFINITIONS *
267\*****************************/
268
269/**
270 * enum ath5k_version - MAC Chips
271 * @AR5K_AR5210: AR5210 (Crete)
272 * @AR5K_AR5211: AR5211 (Oahu/Maui)
273 * @AR5K_AR5212: AR5212 (Venice) and newer
274 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275enum ath5k_version {
276 AR5K_AR5210 = 0,
277 AR5K_AR5211 = 1,
278 AR5K_AR5212 = 2,
279};
280
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200281/**
282 * enum ath5k_radio - PHY Chips
283 * @AR5K_RF5110: RF5110 (Fez)
284 * @AR5K_RF5111: RF5111 (Sombrero)
285 * @AR5K_RF5112: RF2112/5112(A) (Derby/Derby2)
286 * @AR5K_RF2413: RF2413/2414 (Griffin/Griffin-Lite)
287 * @AR5K_RF5413: RF5413/5414/5424 (Eagle/Condor)
288 * @AR5K_RF2316: RF2315/2316 (Cobra SoC)
289 * @AR5K_RF2317: RF2317 (Spider SoC)
290 * @AR5K_RF2425: RF2425/2417 (Swan/Nalla)
291 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292enum ath5k_radio {
293 AR5K_RF5110 = 0,
294 AR5K_RF5111 = 1,
295 AR5K_RF5112 = 2,
Nick Kossifidis8daeef92008-02-28 14:40:00 -0500296 AR5K_RF2413 = 3,
297 AR5K_RF5413 = 4,
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300298 AR5K_RF2316 = 5,
299 AR5K_RF2317 = 6,
300 AR5K_RF2425 = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301};
302
303/*
304 * Common silicon revision/version values
305 */
306
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200307#define AR5K_SREV_UNKNOWN 0xffff
308
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300309#define AR5K_SREV_AR5210 0x00 /* Crete */
310#define AR5K_SREV_AR5311 0x10 /* Maui 1 */
311#define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
312#define AR5K_SREV_AR5311B 0x30 /* Spirit */
313#define AR5K_SREV_AR5211 0x40 /* Oahu */
314#define AR5K_SREV_AR5212 0x50 /* Venice */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100315#define AR5K_SREV_AR5312_R2 0x52 /* AP31 */
Bob Copelandca5efbe2009-08-27 15:17:15 -0400316#define AR5K_SREV_AR5212_V4 0x54 /* ??? */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300317#define AR5K_SREV_AR5213 0x55 /* ??? */
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100318#define AR5K_SREV_AR5312_R7 0x57 /* AP30 */
319#define AR5K_SREV_AR2313_R8 0x58 /* AP43 */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300320#define AR5K_SREV_AR5213A 0x59 /* Hainan */
321#define AR5K_SREV_AR2413 0x78 /* Griffin lite */
322#define AR5K_SREV_AR2414 0x70 /* Griffin */
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200323#define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */
324#define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300325#define AR5K_SREV_AR5424 0x90 /* Condor */
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200326#define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */
327#define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300328#define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
329#define AR5K_SREV_AR5414 0xa0 /* Eagle */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200330#define AR5K_SREV_AR2415 0xb0 /* Talon */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300331#define AR5K_SREV_AR5416 0xc0 /* PCI-E */
332#define AR5K_SREV_AR5418 0xca /* PCI-E */
333#define AR5K_SREV_AR2425 0xe0 /* Swan */
334#define AR5K_SREV_AR2417 0xf0 /* Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200335
336#define AR5K_SREV_RAD_5110 0x00
337#define AR5K_SREV_RAD_5111 0x10
338#define AR5K_SREV_RAD_5111A 0x15
339#define AR5K_SREV_RAD_2111 0x20
340#define AR5K_SREV_RAD_5112 0x30
341#define AR5K_SREV_RAD_5112A 0x35
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300342#define AR5K_SREV_RAD_5112B 0x36
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200343#define AR5K_SREV_RAD_2112 0x40
344#define AR5K_SREV_RAD_2112A 0x45
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300345#define AR5K_SREV_RAD_2112B 0x46
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300346#define AR5K_SREV_RAD_2413 0x50
347#define AR5K_SREV_RAD_5413 0x60
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200348#define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300349#define AR5K_SREV_RAD_2317 0x80
350#define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
351#define AR5K_SREV_RAD_2425 0xa2
352#define AR5K_SREV_RAD_5133 0xc0
353
354#define AR5K_SREV_PHY_5211 0x30
355#define AR5K_SREV_PHY_5212 0x41
Nick Kossifidis8892e4e2009-02-09 06:06:34 +0200356#define AR5K_SREV_PHY_5212A 0x42
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200357#define AR5K_SREV_PHY_5212B 0x43
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300358#define AR5K_SREV_PHY_2413 0x45
359#define AR5K_SREV_PHY_5413 0x61
360#define AR5K_SREV_PHY_2425 0x70
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200361
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200362/* TODO add support to mac80211 for vendor-specific rates and modes */
363
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200364/**
365 * DOC: Atheros XR
366 *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367 * Some of this information is based on Documentation from:
368 *
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400369 * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200370 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200371 * Atheros' eXtended Range - range enhancing extension is a modulation scheme
372 * that is supposed to double the link distance between an Atheros XR-enabled
373 * client device with an Atheros XR-enabled access point. This is achieved
374 * by increasing the receiver sensitivity up to, -105dBm, which is about 20dB
375 * above what the 802.11 specifications demand. In addition, new (proprietary)
376 * data rates are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377 *
378 * Please note that can you either use XR or TURBO but you cannot use both,
379 * they are exclusive.
380 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200381 * Also note that we do not plan to support XR mode at least for now. You can
382 * get a mode similar to XR by using 5MHz bwmode.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383 */
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200384
385
386/**
387 * DOC: Atheros SuperAG
388 *
389 * In addition to XR we have another modulation scheme called TURBO mode
390 * that is supposed to provide a throughput transmission speed up to 40Mbit/s
391 * -60Mbit/s at a 108Mbit/s signaling rate achieved through the bonding of two
392 * 54Mbit/s 802.11g channels. To use this feature both ends must support it.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200393 * There is also a distinction between "static" and "dynamic" turbo modes:
394 *
395 * - Static: is the dumb version: devices set to this mode stick to it until
396 * the mode is turned off.
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200397 *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200398 * - Dynamic: is the intelligent version, the network decides itself if it
399 * is ok to use turbo. As soon as traffic is detected on adjacent channels
400 * (which would get used in turbo mode), or when a non-turbo station joins
401 * the network, turbo mode won't be used until the situation changes again.
402 * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
403 * monitors the used radio band in order to decide whether turbo mode may
404 * be used or not.
405 *
406 * This article claims Super G sticks to bonding of channels 5 and 6 for
407 * USA:
408 *
409 * http://www.pcworld.com/article/id,113428-page,1/article.html
410 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200411 * The channel bonding seems to be driver specific though.
412 *
413 * In addition to TURBO modes we also have the following features for even
414 * greater speed-up:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200415 *
416 * - Bursting: allows multiple frames to be sent at once, rather than pausing
417 * after each frame. Bursting is a standards-compliant feature that can be
418 * used with any Access Point.
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200419 *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200420 * - Fast frames: increases the amount of information that can be sent per
421 * frame, also resulting in a reduction of transmission overhead. It is a
422 * proprietary feature that needs to be supported by the Access Point.
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200423 *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200424 * - Compression: data frames are compressed in real time using a Lempel Ziv
425 * algorithm. This is done transparently. Once this feature is enabled,
426 * compression and decompression takes place inside the chipset, without
427 * putting additional load on the host CPU.
428 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200429 * As with XR we also don't plan to support SuperAG features for now. You can
430 * get a mode similar to TURBO by using 40MHz bwmode.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200431 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200432
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200433
434/**
435 * enum ath5k_driver_mode - PHY operation mode
436 * @AR5K_MODE_11A: 802.11a
437 * @AR5K_MODE_11B: 802.11b
438 * @AR5K_MODE_11G: 801.11g
439 * @AR5K_MODE_MAX: Used for boundary checks
440 *
441 * Do not change the order here, we use these as
442 * array indices and it also maps EEPROM structures.
443 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500444enum ath5k_driver_mode {
445 AR5K_MODE_11A = 0,
Nick Kossifidis8c2b418a2010-11-23 21:51:38 +0200446 AR5K_MODE_11B = 1,
447 AR5K_MODE_11G = 2,
Nick Kossifidis8c2b418a2010-11-23 21:51:38 +0200448 AR5K_MODE_MAX = 3
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200449};
450
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200451/**
452 * enum ath5k_ant_mode - Antenna operation mode
453 * @AR5K_ANTMODE_DEFAULT: Default antenna setup
454 * @AR5K_ANTMODE_FIXED_A: Only antenna A is present
455 * @AR5K_ANTMODE_FIXED_B: Only antenna B is present
456 * @AR5K_ANTMODE_SINGLE_AP: STA locked on a single ap
457 * @AR5K_ANTMODE_SECTOR_AP: AP with tx antenna set on tx desc
458 * @AR5K_ANTMODE_SECTOR_STA: STA with tx antenna set on tx desc
459 * @AR5K_ANTMODE_DEBUG: Debug mode -A -> Rx, B-> Tx-
460 * @AR5K_ANTMODE_MAX: Used for boundary checks
461 *
462 * For more infos on antenna control check out phy.c
463 */
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400464enum ath5k_ant_mode {
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200465 AR5K_ANTMODE_DEFAULT = 0,
466 AR5K_ANTMODE_FIXED_A = 1,
467 AR5K_ANTMODE_FIXED_B = 2,
468 AR5K_ANTMODE_SINGLE_AP = 3,
469 AR5K_ANTMODE_SECTOR_AP = 4,
470 AR5K_ANTMODE_SECTOR_STA = 5,
471 AR5K_ANTMODE_DEBUG = 6,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400472 AR5K_ANTMODE_MAX,
473};
474
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200475/**
476 * enum ath5k_bw_mode - Bandwidth operation mode
477 * @AR5K_BWMODE_DEFAULT: 20MHz, default operation
478 * @AR5K_BWMODE_5MHZ: Quarter rate
479 * @AR5K_BWMODE_10MHZ: Half rate
480 * @AR5K_BWMODE_40MHZ: Turbo
481 */
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +0200482enum ath5k_bw_mode {
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200483 AR5K_BWMODE_DEFAULT = 0,
484 AR5K_BWMODE_5MHZ = 1,
485 AR5K_BWMODE_10MHZ = 2,
486 AR5K_BWMODE_40MHZ = 3
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +0200487};
Bruno Randolf19fd6e52008-03-05 18:35:23 +0900488
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200489
490
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200491/****************\
492 TX DEFINITIONS
493\****************/
494
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200495/**
496 * struct ath5k_tx_status - TX Status descriptor
497 * @ts_seqnum: Sequence number
498 * @ts_tstamp: Timestamp
499 * @ts_status: Status code
500 * @ts_final_idx: Final transmission series index
501 * @ts_final_retry: Final retry count
502 * @ts_rssi: RSSI for received ACK
503 * @ts_shortretry: Short retry count
504 * @ts_virtcol: Virtual collision count
505 * @ts_antenna: Antenna used
506 *
507 * TX status descriptor gets filled by the hw
508 * on each transmission attempt.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200509 */
510struct ath5k_tx_status {
511 u16 ts_seqnum;
512 u16 ts_tstamp;
513 u8 ts_status;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200514 u8 ts_final_idx;
Felix Fietkaued895082011-04-10 18:32:17 +0200515 u8 ts_final_retry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200516 s8 ts_rssi;
517 u8 ts_shortretry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200518 u8 ts_virtcol;
519 u8 ts_antenna;
520};
521
522#define AR5K_TXSTAT_ALTRATE 0x80
523#define AR5K_TXERR_XRETRY 0x01
524#define AR5K_TXERR_FILT 0x02
525#define AR5K_TXERR_FIFO 0x04
526
527/**
528 * enum ath5k_tx_queue - Queue types used to classify tx queues.
529 * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
530 * @AR5K_TX_QUEUE_DATA: A normal data queue
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200531 * @AR5K_TX_QUEUE_BEACON: The beacon queue
532 * @AR5K_TX_QUEUE_CAB: The after-beacon queue
533 * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
534 */
535enum ath5k_tx_queue {
536 AR5K_TX_QUEUE_INACTIVE = 0,
537 AR5K_TX_QUEUE_DATA,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200538 AR5K_TX_QUEUE_BEACON,
539 AR5K_TX_QUEUE_CAB,
540 AR5K_TX_QUEUE_UAPSD,
541};
542
543#define AR5K_NUM_TX_QUEUES 10
544#define AR5K_NUM_TX_QUEUES_NOQCU 2
545
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200546/**
547 * enum ath5k_tx_queue_subtype - Queue sub-types to classify normal data queues
548 * @AR5K_WME_AC_BK: Background traffic
549 * @AR5K_WME_AC_BE: Best-effort (normal) traffic
550 * @AR5K_WME_AC_VI: Video traffic
551 * @AR5K_WME_AC_VO: Voice traffic
552 *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200553 * These are the 4 Access Categories as defined in
554 * WME spec. 0 is the lowest priority and 4 is the
555 * highest. Normal data that hasn't been classified
556 * goes to the Best Effort AC.
557 */
558enum ath5k_tx_queue_subtype {
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200559 AR5K_WME_AC_BK = 0,
560 AR5K_WME_AC_BE,
561 AR5K_WME_AC_VI,
562 AR5K_WME_AC_VO,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200563};
564
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200565/**
566 * enum ath5k_tx_queue_id - Queue ID numbers as returned by the hw functions
567 * @AR5K_TX_QUEUE_ID_NOQCU_DATA: Data queue on AR5210 (no QCU available)
568 * @AR5K_TX_QUEUE_ID_NOQCU_BEACON: Beacon queue on AR5210 (no QCU available)
569 * @AR5K_TX_QUEUE_ID_DATA_MIN: Data queue min index
570 * @AR5K_TX_QUEUE_ID_DATA_MAX: Data queue max index
571 * @AR5K_TX_QUEUE_ID_CAB: Content after beacon queue
572 * @AR5K_TX_QUEUE_ID_BEACON: Beacon queue
573 * @AR5K_TX_QUEUE_ID_UAPSD: Urgent Automatic Power Save Delivery,
574 * @AR5K_TX_QUEUE_ID_XR_DATA: XR Data queue
575 *
576 * Each number represents a hw queue. If hw does not support hw queues
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200577 * (eg 5210) all data goes in one queue. These match
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200578 * mac80211 definitions.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 */
580enum ath5k_tx_queue_id {
581 AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
582 AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200583 AR5K_TX_QUEUE_ID_DATA_MIN = 0,
584 AR5K_TX_QUEUE_ID_DATA_MAX = 3,
585 AR5K_TX_QUEUE_ID_CAB = 6,
586 AR5K_TX_QUEUE_ID_BEACON = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200587 AR5K_TX_QUEUE_ID_UAPSD = 8,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200588};
589
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200590/*
591 * Flags to set hw queue's parameters...
592 */
593#define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
594#define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
595#define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
596#define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
597#define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200598#define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
599#define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
600#define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
601#define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
602#define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
603#define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
604#define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
605#define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
606#define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200608/**
609 * struct ath5k_txq - Transmit queue state
610 * @qnum: Hardware q number
611 * @link: Link ptr in last TX desc
612 * @q: Transmit queue (&struct list_head)
613 * @lock: Lock on q and link
614 * @setup: Is the queue configured
615 * @txq_len:Number of queued buffers
616 * @txq_max: Max allowed num of queued buffers
617 * @txq_poll_mark: Used to check if queue got stuck
618 * @txq_stuck: Queue stuck counter
619 *
620 * One of these exists for each hardware transmit queue.
621 * Packets sent to us from above are assigned to queues based
622 * on their priority. Not all devices support a complete set
623 * of hardware transmit queues. For those devices the array
624 * sc_ac2q will map multiple priorities to fewer hardware queues
625 * (typically all to one hardware queue).
Pavel Roskine0d687b2011-07-14 20:21:55 -0400626 */
627struct ath5k_txq {
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200628 unsigned int qnum;
629 u32 *link;
630 struct list_head q;
631 spinlock_t lock;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400632 bool setup;
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200633 int txq_len;
634 int txq_max;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400635 bool txq_poll_mark;
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200636 unsigned int txq_stuck;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400637};
638
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200639/**
640 * struct ath5k_txq_info - A struct to hold TX queue's parameters
641 * @tqi_type: One of enum ath5k_tx_queue
642 * @tqi_subtype: One of enum ath5k_tx_queue_subtype
643 * @tqi_flags: TX queue flags (see above)
644 * @tqi_aifs: Arbitrated Inter-frame Space
645 * @tqi_cw_min: Minimum Contention Window
646 * @tqi_cw_max: Maximum Contention Window
647 * @tqi_cbr_period: Constant bit rate period
648 * @tqi_ready_time: Time queue waits after an event when RDYTIME is enabled
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200649 */
650struct ath5k_txq_info {
651 enum ath5k_tx_queue tqi_type;
652 enum ath5k_tx_queue_subtype tqi_subtype;
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200653 u16 tqi_flags;
654 u8 tqi_aifs;
655 u16 tqi_cw_min;
656 u16 tqi_cw_max;
657 u32 tqi_cbr_period;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 u32 tqi_cbr_overflow_limit;
659 u32 tqi_burst_time;
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200660 u32 tqi_ready_time;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200661};
662
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200663/**
664 * enum ath5k_pkt_type - Transmit packet types
665 * @AR5K_PKT_TYPE_NORMAL: Normal data
666 * @AR5K_PKT_TYPE_ATIM: ATIM
667 * @AR5K_PKT_TYPE_PSPOLL: PS-Poll
668 * @AR5K_PKT_TYPE_BEACON: Beacon
669 * @AR5K_PKT_TYPE_PROBE_RESP: Probe response
670 * @AR5K_PKT_TYPE_PIFS: PIFS
671 * Used on tx control descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672 */
673enum ath5k_pkt_type {
674 AR5K_PKT_TYPE_NORMAL = 0,
675 AR5K_PKT_TYPE_ATIM = 1,
676 AR5K_PKT_TYPE_PSPOLL = 2,
677 AR5K_PKT_TYPE_BEACON = 3,
678 AR5K_PKT_TYPE_PROBE_RESP = 4,
679 AR5K_PKT_TYPE_PIFS = 5,
680};
681
682/*
683 * TX power and TPC settings
684 */
685#define AR5K_TXPOWER_OFDM(_r, _v) ( \
686 ((0 & 1) << ((_v) + 6)) | \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200687 (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200688)
689
690#define AR5K_TXPOWER_CCK(_r, _v) ( \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200691 (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200692)
693
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200694
695
696/****************\
697 RX DEFINITIONS
698\****************/
699
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200700/**
701 * struct ath5k_rx_status - RX Status descriptor
702 * @rs_datalen: Data length
703 * @rs_tstamp: Timestamp
704 * @rs_status: Status code
705 * @rs_phyerr: PHY error mask
706 * @rs_rssi: RSSI in 0.5dbm units
707 * @rs_keyix: Index to the key used for decrypting
708 * @rs_rate: Rate used to decode the frame
709 * @rs_antenna: Antenna used to receive the frame
710 * @rs_more: Indicates this is a frame fragment (Fast frames)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200711 */
712struct ath5k_rx_status {
713 u16 rs_datalen;
714 u16 rs_tstamp;
715 u8 rs_status;
716 u8 rs_phyerr;
717 s8 rs_rssi;
718 u8 rs_keyix;
719 u8 rs_rate;
720 u8 rs_antenna;
721 u8 rs_more;
722};
723
724#define AR5K_RXERR_CRC 0x01
725#define AR5K_RXERR_PHY 0x02
726#define AR5K_RXERR_FIFO 0x04
727#define AR5K_RXERR_DECRYPT 0x08
728#define AR5K_RXERR_MIC 0x10
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400729#define AR5K_RXKEYIX_INVALID ((u8) -1)
730#define AR5K_TXKEYIX_INVALID ((u32) -1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200731
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200732
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733/**************************\
734 BEACON TIMERS DEFINITIONS
735\**************************/
736
737#define AR5K_BEACON_PERIOD 0x0000ffff
738#define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
739#define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
740
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741
742/*
743 * TSF to TU conversion:
744 *
745 * TSF is a 64bit value in usec (microseconds).
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900746 * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
747 * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748 */
749#define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
750
751
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200752
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300753/*******************************\
754 GAIN OPTIMIZATION DEFINITIONS
755\*******************************/
756
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200757/**
758 * enum ath5k_rfgain - RF Gain optimization engine state
759 * @AR5K_RFGAIN_INACTIVE: Engine disabled
760 * @AR5K_RFGAIN_ACTIVE: Probe active
761 * @AR5K_RFGAIN_READ_REQUESTED: Probe requested
762 * @AR5K_RFGAIN_NEED_CHANGE: Gain_F needs change
763 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300764enum ath5k_rfgain {
765 AR5K_RFGAIN_INACTIVE = 0,
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200766 AR5K_RFGAIN_ACTIVE,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300767 AR5K_RFGAIN_READ_REQUESTED,
768 AR5K_RFGAIN_NEED_CHANGE,
769};
770
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200771/**
772 * struct ath5k_gain - RF Gain optimization engine state data
773 * @g_step_idx: Current step index
774 * @g_current: Current gain
775 * @g_target: Target gain
776 * @g_low: Low gain boundary
777 * @g_high: High gain boundary
778 * @g_f_corr: Gain_F correction
779 * @g_state: One of enum ath5k_rfgain
780 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300781struct ath5k_gain {
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200782 u8 g_step_idx;
783 u8 g_current;
784 u8 g_target;
785 u8 g_low;
786 u8 g_high;
787 u8 g_f_corr;
788 u8 g_state;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300789};
790
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200791
792
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200793/********************\
794 COMMON DEFINITIONS
795\********************/
796
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200797#define AR5K_SLOT_TIME_9 396
798#define AR5K_SLOT_TIME_20 880
799#define AR5K_SLOT_TIME_MAX 0xffff
800
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200801/**
802 * struct ath5k_athchan_2ghz - 2GHz to 5GHZ map for RF5111
803 * @a2_flags: Channel flags (internal)
804 * @a2_athchan: HW channel number (internal)
805 *
806 * This structure is used to map 2GHz channels to
807 * 5GHz Atheros channels on 2111 frequency converter
808 * that comes together with RF5111
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300809 * TODO: Clean up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200810 */
811struct ath5k_athchan_2ghz {
812 u32 a2_flags;
813 u16 a2_athchan;
814};
815
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200816/**
817 * enum ath5k_dmasize - DMA size definitions (2^(n+2))
818 * @AR5K_DMASIZE_4B: 4Bytes
819 * @AR5K_DMASIZE_8B: 8Bytes
820 * @AR5K_DMASIZE_16B: 16Bytes
821 * @AR5K_DMASIZE_32B: 32Bytes
822 * @AR5K_DMASIZE_64B: 64Bytes (Default)
823 * @AR5K_DMASIZE_128B: 128Bytes
824 * @AR5K_DMASIZE_256B: 256Bytes
825 * @AR5K_DMASIZE_512B: 512Bytes
826 *
827 * These are used to set DMA burst size on hw
828 *
829 * Note: Some platforms can't handle more than 4Bytes
830 * be careful on embedded boards.
831 */
832enum ath5k_dmasize {
833 AR5K_DMASIZE_4B = 0,
834 AR5K_DMASIZE_8B,
835 AR5K_DMASIZE_16B,
836 AR5K_DMASIZE_32B,
837 AR5K_DMASIZE_64B,
838 AR5K_DMASIZE_128B,
839 AR5K_DMASIZE_256B,
840 AR5K_DMASIZE_512B
841};
842
843
Bruno Randolf63266a62008-07-30 17:12:58 +0200844
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300845/******************\
846 RATE DEFINITIONS
847\******************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200848
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200849/**
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200850 * DOC: Rate codes
851 *
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400852 * Seems the ar5xxx hardware supports up to 32 rates, indexed by 1-32.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200853 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200854 * The rate code is used to get the RX rate or set the TX rate on the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200855 * hardware descriptors. It is also used for internal modulation control
856 * and settings.
857 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200858 * This is the hardware rate map we are aware of (html unfriendly):
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200859 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200860 * Rate code Rate (Kbps)
861 * --------- -----------
862 * 0x01 3000 (XR)
863 * 0x02 1000 (XR)
864 * 0x03 250 (XR)
865 * 0x04 - 05 -Reserved-
866 * 0x06 2000 (XR)
867 * 0x07 500 (XR)
868 * 0x08 48000 (OFDM)
869 * 0x09 24000 (OFDM)
870 * 0x0A 12000 (OFDM)
871 * 0x0B 6000 (OFDM)
872 * 0x0C 54000 (OFDM)
873 * 0x0D 36000 (OFDM)
874 * 0x0E 18000 (OFDM)
875 * 0x0F 9000 (OFDM)
876 * 0x10 - 17 -Reserved-
877 * 0x18 11000L (CCK)
878 * 0x19 5500L (CCK)
879 * 0x1A 2000L (CCK)
880 * 0x1B 1000L (CCK)
881 * 0x1C 11000S (CCK)
882 * 0x1D 5500S (CCK)
883 * 0x1E 2000S (CCK)
884 * 0x1F -Reserved-
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200885 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200886 * "S" indicates CCK rates with short preamble and "L" with long preamble.
Bruno Randolf63266a62008-07-30 17:12:58 +0200887 *
888 * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200889 * lowest 4 bits, so they are the same as above with a 0xF mask.
Bruno Randolf63266a62008-07-30 17:12:58 +0200890 * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
891 * We handle this in ath5k_setup_bands().
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200892 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200893#define AR5K_MAX_RATES 32
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200894
Bruno Randolf63266a62008-07-30 17:12:58 +0200895/* B */
896#define ATH5K_RATE_CODE_1M 0x1B
897#define ATH5K_RATE_CODE_2M 0x1A
898#define ATH5K_RATE_CODE_5_5M 0x19
899#define ATH5K_RATE_CODE_11M 0x18
900/* A and G */
901#define ATH5K_RATE_CODE_6M 0x0B
902#define ATH5K_RATE_CODE_9M 0x0F
903#define ATH5K_RATE_CODE_12M 0x0A
904#define ATH5K_RATE_CODE_18M 0x0E
905#define ATH5K_RATE_CODE_24M 0x09
906#define ATH5K_RATE_CODE_36M 0x0D
907#define ATH5K_RATE_CODE_48M 0x08
908#define ATH5K_RATE_CODE_54M 0x0C
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200909
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200910/* Adding this flag to rate_code on B rates
911 * enables short preamble */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300912#define AR5K_SET_SHORT_PREAMBLE 0x04
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913
914/*
915 * Crypto definitions
916 */
917
918#define AR5K_KEYCACHE_SIZE 8
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -0400919extern int ath5k_modparam_nohwcrypt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200920
921/***********************\
922 HW RELATED DEFINITIONS
923\***********************/
924
925/*
926 * Misc definitions
927 */
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400928#define AR5K_RSSI_EP_MULTIPLIER (1 << 7)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200929
930#define AR5K_ASSERT_ENTRY(_e, _s) do { \
931 if (_e >= _s) \
Pavel Roskinfdd55d12011-07-07 18:13:30 -0400932 return false; \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200933} while (0)
934
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200935/*
936 * Hardware interrupt abstraction
937 */
938
939/**
940 * enum ath5k_int - Hardware interrupt masks helpers
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200941 * @AR5K_INT_RXOK: Frame successfully received
942 * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor
943 * @AR5K_INT_RXERR: Frame reception failed
944 * @AR5K_INT_RXNOFRM: No frame received within a specified time period
945 * @AR5K_INT_RXEOL: Reached "End Of List", means we need more RX descriptors
946 * @AR5K_INT_RXORN: Indicates we got RX FIFO overrun. Note that Rx overrun is
947 * not always fatal, on some chips we can continue operation
948 * without resetting the card, that's why %AR5K_INT_FATAL is not
949 * common for all chips.
950 * @AR5K_INT_RX_ALL: Mask to identify all RX related interrupts
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200951 *
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200952 * @AR5K_INT_TXOK: Frame transmission success
953 * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor
954 * @AR5K_INT_TXERR: Frame transmission failure
955 * @AR5K_INT_TXEOL: Received End Of List for VEOL (Virtual End Of List). The
956 * Queue Control Unit (QCU) signals an EOL interrupt only if a
957 * descriptor's LinkPtr is NULL. For more details, refer to:
958 * "http://www.freepatentsonline.com/20030225739.html"
959 * @AR5K_INT_TXNOFRM: No frame was transmitted within a specified time period
960 * @AR5K_INT_TXURN: Indicates we got TX FIFO underrun. In such case we should
961 * increase the TX trigger threshold.
962 * @AR5K_INT_TX_ALL: Mask to identify all TX related interrupts
963 *
Bruno Randolf2111ac02010-04-02 18:44:08 +0900964 * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200965 * one of the PHY error counters reached the maximum value and
966 * should be read and cleared.
967 * @AR5K_INT_SWI: Software triggered interrupt.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200968 * @AR5K_INT_RXPHY: RX PHY Error
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200969 * @AR5K_INT_RXKCM: RX Key cache miss
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200970 * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200971 * beacon that must be handled in software. The alternative is if
972 * you have VEOL support, in that case you let the hardware deal
973 * with things.
974 * @AR5K_INT_BRSSI: Beacon received with an RSSI value below our threshold
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200975 * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200976 * beacons from the AP have associated with, we should probably
977 * try to reassociate. When in IBSS mode this might mean we have
978 * not received any beacons from any local stations. Note that
979 * every station in an IBSS schedules to send beacons at the
980 * Target Beacon Transmission Time (TBTT) with a random backoff.
981 * @AR5K_INT_BNR: Beacon queue got triggered (DMA beacon alert) while empty.
982 * @AR5K_INT_TIM: Beacon with local station's TIM bit set
983 * @AR5K_INT_DTIM: Beacon with DTIM bit and zero DTIM count received
984 * @AR5K_INT_DTIM_SYNC: DTIM sync lost
985 * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill switches connected to
986 * our GPIO pins.
987 * @AR5K_INT_BCN_TIMEOUT: Beacon timeout, we waited after TBTT but got noting
988 * @AR5K_INT_CAB_TIMEOUT: We waited for CAB traffic after the beacon but got
989 * nothing or an incomplete CAB frame sequence.
990 * @AR5K_INT_QCBRORN: A queue got it's CBR counter expired
991 * @AR5K_INT_QCBRURN: A queue got triggered wile empty
992 * @AR5K_INT_QTRIG: A queue got triggered
993 *
994 * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by bus/DMA
995 * errors. Indicates we need to reset the card.
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200996 * @AR5K_INT_GLOBAL: Used to clear and set the IER
Nick Kossifidisc47faa32011-11-25 20:40:25 +0200997 * @AR5K_INT_NOCARD: Signals the card has been removed
998 * @AR5K_INT_COMMON: Common interrupts shared among MACs with the same
999 * bit value
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001000 *
1001 * These are mapped to take advantage of some common bits
1002 * between the MACs, to be able to set intr properties
1003 * easier. Some of them are not used yet inside hw.c. Most map
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001004 * to the respective hw interrupt value as they are common among different
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005 * MACs.
1006 */
1007enum ath5k_int {
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001008 AR5K_INT_RXOK = 0x00000001,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001009 AR5K_INT_RXDESC = 0x00000002,
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001010 AR5K_INT_RXERR = 0x00000004,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001011 AR5K_INT_RXNOFRM = 0x00000008,
1012 AR5K_INT_RXEOL = 0x00000010,
1013 AR5K_INT_RXORN = 0x00000020,
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001014 AR5K_INT_TXOK = 0x00000040,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001015 AR5K_INT_TXDESC = 0x00000080,
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001016 AR5K_INT_TXERR = 0x00000100,
1017 AR5K_INT_TXNOFRM = 0x00000200,
1018 AR5K_INT_TXEOL = 0x00000400,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001019 AR5K_INT_TXURN = 0x00000800,
1020 AR5K_INT_MIB = 0x00001000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001021 AR5K_INT_SWI = 0x00002000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001022 AR5K_INT_RXPHY = 0x00004000,
1023 AR5K_INT_RXKCM = 0x00008000,
1024 AR5K_INT_SWBA = 0x00010000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001025 AR5K_INT_BRSSI = 0x00020000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001026 AR5K_INT_BMISS = 0x00040000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001027 AR5K_INT_FATAL = 0x00080000, /* Non common */
1028 AR5K_INT_BNR = 0x00100000, /* Non common */
1029 AR5K_INT_TIM = 0x00200000, /* Non common */
1030 AR5K_INT_DTIM = 0x00400000, /* Non common */
1031 AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
1032 AR5K_INT_GPIO = 0x01000000,
1033 AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
1034 AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
Nick Kossifidisc47faa32011-11-25 20:40:25 +02001035 AR5K_INT_QCBRORN = 0x08000000, /* Non common */
1036 AR5K_INT_QCBRURN = 0x10000000, /* Non common */
1037 AR5K_INT_QTRIG = 0x20000000, /* Non common */
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001038 AR5K_INT_GLOBAL = 0x80000000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001039
Felix Fietkauc266c712011-04-10 18:32:19 +02001040 AR5K_INT_TX_ALL = AR5K_INT_TXOK
1041 | AR5K_INT_TXDESC
1042 | AR5K_INT_TXERR
Nick Kossifidisfea94802011-11-25 20:40:21 +02001043 | AR5K_INT_TXNOFRM
Felix Fietkauc266c712011-04-10 18:32:19 +02001044 | AR5K_INT_TXEOL
1045 | AR5K_INT_TXURN,
1046
1047 AR5K_INT_RX_ALL = AR5K_INT_RXOK
1048 | AR5K_INT_RXDESC
1049 | AR5K_INT_RXERR
1050 | AR5K_INT_RXNOFRM
1051 | AR5K_INT_RXEOL
1052 | AR5K_INT_RXORN,
1053
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001054 AR5K_INT_COMMON = AR5K_INT_RXOK
1055 | AR5K_INT_RXDESC
1056 | AR5K_INT_RXERR
1057 | AR5K_INT_RXNOFRM
1058 | AR5K_INT_RXEOL
1059 | AR5K_INT_RXORN
1060 | AR5K_INT_TXOK
1061 | AR5K_INT_TXDESC
1062 | AR5K_INT_TXERR
1063 | AR5K_INT_TXNOFRM
1064 | AR5K_INT_TXEOL
1065 | AR5K_INT_TXURN
1066 | AR5K_INT_MIB
1067 | AR5K_INT_SWI
1068 | AR5K_INT_RXPHY
1069 | AR5K_INT_RXKCM
1070 | AR5K_INT_SWBA
1071 | AR5K_INT_BRSSI
1072 | AR5K_INT_BMISS
1073 | AR5K_INT_GPIO
1074 | AR5K_INT_GLOBAL,
1075
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001076 AR5K_INT_NOCARD = 0xffffffff
1077};
1078
Nick Kossifidisc47faa32011-11-25 20:40:25 +02001079/**
1080 * enum ath5k_calibration_mask - Mask which calibration is active at the moment
1081 * @AR5K_CALIBRATION_FULL: Full calibration (AGC + SHORT)
1082 * @AR5K_CALIBRATION_SHORT: Short calibration (NF + I/Q)
1083 * @AR5K_CALIBRATION_NF: Noise Floor calibration
1084 * @AR5K_CALIBRATION_ANI: Adaptive Noise Immunity
1085 */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09001086enum ath5k_calibration_mask {
1087 AR5K_CALIBRATION_FULL = 0x01,
1088 AR5K_CALIBRATION_SHORT = 0x02,
Nick Kossifidisce169ac2011-11-25 20:40:23 +02001089 AR5K_CALIBRATION_NF = 0x04,
1090 AR5K_CALIBRATION_ANI = 0x08,
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001091};
1092
Nick Kossifidisc47faa32011-11-25 20:40:25 +02001093/**
1094 * enum ath5k_power_mode - Power management modes
1095 * @AR5K_PM_UNDEFINED: Undefined
1096 * @AR5K_PM_AUTO: Allow card to sleep if possible
1097 * @AR5K_PM_AWAKE: Force card to wake up
1098 * @AR5K_PM_FULL_SLEEP: Force card to full sleep (DANGEROUS)
1099 * @AR5K_PM_NETWORK_SLEEP: Allow to sleep for a specified duration
1100 *
1101 * Currently only PM_AWAKE is used, FULL_SLEEP and NETWORK_SLEEP/AUTO
1102 * are also known to have problems on some cards. This is not a big
1103 * problem though because we can have almost the same effect as
1104 * FULL_SLEEP by putting card on warm reset (it's almost powered down).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001105 */
1106enum ath5k_power_mode {
1107 AR5K_PM_UNDEFINED = 0,
1108 AR5K_PM_AUTO,
1109 AR5K_PM_AWAKE,
1110 AR5K_PM_FULL_SLEEP,
1111 AR5K_PM_NETWORK_SLEEP,
1112};
1113
1114/*
1115 * These match net80211 definitions (not used in
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001116 * mac80211).
1117 * TODO: Clean this up
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001118 */
1119#define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
1120#define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
1121#define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
1122#define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
1123#define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
1124
1125/* GPIO-controlled software LED */
1126#define AR5K_SOFTLED_PIN 0
1127#define AR5K_SOFTLED_ON 0
1128#define AR5K_SOFTLED_OFF 1
1129
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001130
1131/* XXX: we *may* move cap_range stuff to struct wiphy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001132struct ath5k_capabilities {
1133 /*
1134 * Supported PHY modes
Pavel Roskin32c25462011-07-23 09:29:09 -04001135 * (ie. AR5K_MODE_11A, AR5K_MODE_11B, ...)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001136 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001137 DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001138
1139 /*
1140 * Frequency range (without regulation restrictions)
1141 */
1142 struct {
1143 u16 range_2ghz_min;
1144 u16 range_2ghz_max;
1145 u16 range_5ghz_min;
1146 u16 range_5ghz_max;
1147 } cap_range;
1148
1149 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001150 * Values stored in the EEPROM (some of them...)
1151 */
1152 struct ath5k_eeprom_info cap_eeprom;
1153
1154 /*
1155 * Queue information
1156 */
1157 struct {
1158 u8 q_tx_num;
1159 } cap_queues;
Bruno Randolfa8c944f2010-03-25 14:49:47 +09001160
1161 bool cap_has_phyerr_counters;
Nick Kossifidis86f62d92011-11-25 20:40:28 +02001162 bool cap_has_mrr_support;
1163 bool cap_needs_2GHz_ovr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001164};
1165
Bob Copelande5e26472009-10-14 14:16:30 -04001166/* size of noise floor history (keep it a power of two) */
1167#define ATH5K_NF_CAL_HIST_MAX 8
Pavel Roskind2c7f772011-07-07 18:14:07 -04001168struct ath5k_nfcal_hist {
Bob Copelande5e26472009-10-14 14:16:30 -04001169 s16 index; /* current index into nfval */
1170 s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
1171};
1172
Pavel Roskine0d687b2011-07-14 20:21:55 -04001173#define ATH5K_LED_MAX_NAME_LEN 31
1174
1175/*
1176 * State for LED triggers
1177 */
1178struct ath5k_led {
1179 char name[ATH5K_LED_MAX_NAME_LEN + 1]; /* name of the LED in sysfs */
1180 struct ath5k_hw *ah; /* driver state */
1181 struct led_classdev led_dev; /* led classdev */
1182};
1183
1184/* Rfkill */
1185struct ath5k_rfkill {
1186 /* GPIO PIN for rfkill */
1187 u16 gpio;
1188 /* polarity of rfkill GPIO PIN */
1189 bool polarity;
1190 /* RFKILL toggle tasklet */
1191 struct tasklet_struct toggleq;
1192};
1193
1194/* statistics */
1195struct ath5k_statistics {
1196 /* antenna use */
1197 unsigned int antenna_rx[5]; /* frames count per antenna RX */
1198 unsigned int antenna_tx[5]; /* frames count per antenna TX */
1199
1200 /* frame errors */
1201 unsigned int rx_all_count; /* all RX frames, including errors */
1202 unsigned int tx_all_count; /* all TX frames, including errors */
1203 unsigned int rx_bytes_count; /* all RX bytes, including errored pkts
1204 * and the MAC headers for each packet
1205 */
1206 unsigned int tx_bytes_count; /* all TX bytes, including errored pkts
1207 * and the MAC headers and padding for
1208 * each packet.
1209 */
1210 unsigned int rxerr_crc;
1211 unsigned int rxerr_phy;
1212 unsigned int rxerr_phy_code[32];
1213 unsigned int rxerr_fifo;
1214 unsigned int rxerr_decrypt;
1215 unsigned int rxerr_mic;
1216 unsigned int rxerr_proc;
1217 unsigned int rxerr_jumbo;
1218 unsigned int txerr_retry;
1219 unsigned int txerr_fifo;
1220 unsigned int txerr_filt;
1221
1222 /* MIB counters */
1223 unsigned int ack_fail;
1224 unsigned int rts_fail;
1225 unsigned int rts_ok;
1226 unsigned int fcs_error;
1227 unsigned int beacons;
1228
1229 unsigned int mib_intr;
1230 unsigned int rxorn_intr;
1231 unsigned int rxeol_intr;
1232};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001233
1234/*
1235 * Misc defines
1236 */
1237
1238#define AR5K_MAX_GPIO 10
1239#define AR5K_MAX_RF_BANKS 8
1240
Pavel Roskine0d687b2011-07-14 20:21:55 -04001241#if CHAN_DEBUG
1242#define ATH_CHAN_MAX (26 + 26 + 26 + 200 + 200)
1243#else
1244#define ATH_CHAN_MAX (14 + 14 + 14 + 252 + 20)
1245#endif
1246
1247#define ATH_RXBUF 40 /* number of RX buffers */
1248#define ATH_TXBUF 200 /* number of TX buffers */
1249#define ATH_BCBUF 4 /* number of beacon buffers */
1250#define ATH5K_TXQ_LEN_MAX (ATH_TXBUF / 4) /* bufs per queue */
1251#define ATH5K_TXQ_LEN_LOW (ATH5K_TXQ_LEN_MAX / 2) /* low mark */
1252
1253/* Driver state associated with an instance of a device */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001254struct ath5k_hw {
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001255 struct ath_common common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001256
Pavel Roskine0d687b2011-07-14 20:21:55 -04001257 struct pci_dev *pdev;
1258 struct device *dev; /* for dma mapping */
1259 int irq;
1260 u16 devid;
1261 void __iomem *iobase; /* address of the device */
1262 struct mutex lock; /* dev-level lock */
1263 struct ieee80211_hw *hw; /* IEEE 802.11 common */
1264 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
1265 struct ieee80211_channel channels[ATH_CHAN_MAX];
1266 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][AR5K_MAX_RATES];
1267 s8 rate_idx[IEEE80211_NUM_BANDS][AR5K_MAX_RATES];
1268 enum nl80211_iftype opmode;
1269
1270#ifdef CONFIG_ATH5K_DEBUG
1271 struct ath5k_dbg_info debug; /* debug info */
1272#endif /* CONFIG_ATH5K_DEBUG */
1273
1274 struct ath5k_buf *bufptr; /* allocated buffer ptr */
1275 struct ath5k_desc *desc; /* TX/RX descriptors */
1276 dma_addr_t desc_daddr; /* DMA (physical) address */
1277 size_t desc_len; /* size of TX/RX descriptors */
1278
Nick Kossifidis86f62d92011-11-25 20:40:28 +02001279 DECLARE_BITMAP(status, 4);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001280#define ATH_STAT_INVALID 0 /* disable hardware accesses */
Nick Kossifidis86f62d92011-11-25 20:40:28 +02001281#define ATH_STAT_PROMISC 1
1282#define ATH_STAT_LEDSOFT 2 /* enable LED gpio status */
1283#define ATH_STAT_STARTED 3 /* opened & irqs enabled */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001284
1285 unsigned int filter_flags; /* HW flags, AR5K_RX_FILTER_* */
1286 struct ieee80211_channel *curchan; /* current h/w channel */
1287
1288 u16 nvifs;
1289
1290 enum ath5k_int imask; /* interrupt mask copy */
1291
1292 spinlock_t irqlock;
1293 bool rx_pending; /* rx tasklet pending */
1294 bool tx_pending; /* tx tasklet pending */
1295
Pavel Roskine0d687b2011-07-14 20:21:55 -04001296 u8 bssidmask[ETH_ALEN];
1297
1298 unsigned int led_pin, /* GPIO pin for driving LED */
1299 led_on; /* pin setting for LED on */
1300
1301 struct work_struct reset_work; /* deferred chip reset */
Nick Kossifidisce169ac2011-11-25 20:40:23 +02001302 struct work_struct calib_work; /* deferred phy calibration */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001303
Pavel Roskine0d687b2011-07-14 20:21:55 -04001304 struct list_head rxbuf; /* receive buffer */
1305 spinlock_t rxbuflock;
1306 u32 *rxlink; /* link ptr in last RX desc */
1307 struct tasklet_struct rxtq; /* rx intr tasklet */
1308 struct ath5k_led rx_led; /* rx led */
1309
1310 struct list_head txbuf; /* transmit buffer */
1311 spinlock_t txbuflock;
1312 unsigned int txbuf_len; /* buf count in txbuf list */
1313 struct ath5k_txq txqs[AR5K_NUM_TX_QUEUES]; /* tx queues */
1314 struct tasklet_struct txtq; /* tx intr tasklet */
1315 struct ath5k_led tx_led; /* tx led */
1316
1317 struct ath5k_rfkill rf_kill;
1318
Pavel Roskine0d687b2011-07-14 20:21:55 -04001319 spinlock_t block; /* protects beacon */
1320 struct tasklet_struct beacontq; /* beacon intr tasklet */
1321 struct list_head bcbuf; /* beacon buffer */
1322 struct ieee80211_vif *bslot[ATH_BCBUF];
1323 u16 num_ap_vifs;
1324 u16 num_adhoc_vifs;
1325 unsigned int bhalq, /* SW q for outgoing beacons */
1326 bmisscount, /* missed beacon transmits */
1327 bintval, /* beacon interval in TU */
1328 bsent;
1329 unsigned int nexttbtt; /* next beacon time in TU */
1330 struct ath5k_txq *cabq; /* content after beacon */
1331
1332 int power_level; /* Requested tx power in dBm */
1333 bool assoc; /* associate state */
1334 bool enable_beacon; /* true if beacons are on */
1335
1336 struct ath5k_statistics stats;
1337
1338 struct ath5k_ani_state ani_state;
1339 struct tasklet_struct ani_tasklet; /* ANI calibration */
1340
1341 struct delayed_work tx_complete_work;
1342
1343 struct survey_info survey; /* collected survey info */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001344
1345 enum ath5k_int ah_imr;
1346
Bob Copeland46026e82009-06-10 22:22:20 -04001347 struct ieee80211_channel *ah_current_channel;
Nick Kossifidisce169ac2011-11-25 20:40:23 +02001348 bool ah_iq_cal_needed;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001349 bool ah_single_chip;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001350
Bob Copeland46026e82009-06-10 22:22:20 -04001351 enum ath5k_version ah_version;
1352 enum ath5k_radio ah_radio;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001353 u32 ah_mac_srev;
1354 u16 ah_mac_version;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001355 u16 ah_phy_revision;
1356 u16 ah_radio_5ghz_revision;
1357 u16 ah_radio_2ghz_revision;
1358
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001359#define ah_modes ah_capabilities.cap_mode
1360#define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1361
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09001362 u8 ah_retry_long;
1363 u8 ah_retry_short;
1364
Felix Fietkau63402112011-07-12 09:02:04 +08001365 u32 ah_use_32khz_clock;
1366
Lukáš Turek6e08d222009-12-21 22:50:51 +01001367 u8 ah_coverage_class;
Nick Kossifidis61cde032010-11-23 21:12:23 +02001368 bool ah_ack_bitrate_high;
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +02001369 u8 ah_bwmode;
Felix Fietkaub1ad1b62011-04-09 23:10:21 +02001370 bool ah_short_slot;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001371
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001372 /* Antenna Control */
1373 u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1374 u8 ah_ant_mode;
1375 u8 ah_tx_ant;
1376 u8 ah_def_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001377
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001378 struct ath5k_capabilities ah_capabilities;
1379
1380 struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1381 u32 ah_txq_status;
1382 u32 ah_txq_imr_txok;
1383 u32 ah_txq_imr_txerr;
1384 u32 ah_txq_imr_txurn;
1385 u32 ah_txq_imr_txdesc;
1386 u32 ah_txq_imr_txeol;
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001387 u32 ah_txq_imr_cbrorn;
1388 u32 ah_txq_imr_cbrurn;
1389 u32 ah_txq_imr_qtrig;
1390 u32 ah_txq_imr_nofrm;
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001391
1392 u32 ah_txq_isr_txok_all;
1393 u32 ah_txq_isr_txurn;
1394 u32 ah_txq_isr_qcborn;
1395 u32 ah_txq_isr_qcburn;
1396 u32 ah_txq_isr_qtrig;
1397
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001398 u32 *ah_rf_banks;
1399 size_t ah_rf_banks_size;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001400 size_t ah_rf_regs_count;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001401 struct ath5k_gain ah_gain;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001402 u8 ah_offset[AR5K_MAX_RF_BANKS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001403
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001404
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001405 struct {
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001406 /* Temporary tables used for interpolation */
1407 u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1408 [AR5K_EEPROM_POWER_TABLE_SIZE];
1409 u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1410 [AR5K_EEPROM_POWER_TABLE_SIZE];
1411 u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1412 u16 txp_rates_power_table[AR5K_MAX_RATES];
1413 u8 txp_min_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001414 bool txp_tpc;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001415 /* Values in 0.25dB units */
1416 s16 txp_min_pwr;
1417 s16 txp_max_pwr;
Bruno Randolf51f00622010-12-21 17:30:32 +09001418 s16 txp_cur_pwr;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001419 /* Values in 0.5dB units */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001420 s16 txp_offset;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001421 s16 txp_ofdm;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001422 s16 txp_cck_ofdm_gainf_delta;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001423 /* Value in dB units */
1424 s16 txp_cck_ofdm_pwr_delta;
Bruno Randolf26c7fc42010-12-21 17:30:20 +09001425 bool txp_setup;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001426 } ah_txpower;
1427
Bob Copelande5e26472009-10-14 14:16:30 -04001428 struct ath5k_nfcal_hist ah_nfcal_hist;
1429
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001430 /* average beacon RSSI in our BSS (used by ANI) */
Bruno Randolfeef39be2010-11-16 10:58:43 +09001431 struct ewma ah_beacon_rssi_avg;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001432
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001433 /* noise floor from last periodic calibration */
1434 s32 ah_noise_floor;
1435
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001436 /* Calibration timestamp */
Bruno Randolfa9167f92010-03-25 14:49:14 +09001437 unsigned long ah_cal_next_full;
Nick Kossifidisce169ac2011-11-25 20:40:23 +02001438 unsigned long ah_cal_next_short;
Bruno Randolf2111ac02010-04-02 18:44:08 +09001439 unsigned long ah_cal_next_ani;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001440
Bruno Randolfe65e1d72010-03-25 14:49:09 +09001441 /* Calibration mask */
1442 u8 ah_cal_mask;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001443
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001444 /*
1445 * Function pointers
1446 */
1447 int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001448 unsigned int, unsigned int, int, enum ath5k_pkt_type,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001449 unsigned int, unsigned int, unsigned int, unsigned int,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001450 unsigned int, unsigned int, unsigned int, unsigned int);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001451 int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1452 struct ath5k_tx_status *);
1453 int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1454 struct ath5k_rx_status *);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001455};
1456
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001457struct ath_bus_ops {
1458 enum ath_bus_type ath_bus_type;
1459 void (*read_cachesize)(struct ath_common *common, int *csz);
1460 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02001461 int (*eeprom_read_mac)(struct ath5k_hw *ah, u8 *mac);
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001462};
1463
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001464/*
1465 * Prototypes
1466 */
Felix Fietkaue5b046d2010-12-02 10:27:01 +01001467extern const struct ieee80211_ops ath5k_hw_ops;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001468
Felix Fietkau132b1c32010-12-02 10:26:56 +01001469/* Initialization and detach functions */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001470int ath5k_hw_init(struct ath5k_hw *ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01001471void ath5k_hw_deinit(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001472
Pavel Roskine0d687b2011-07-14 20:21:55 -04001473int ath5k_sysfs_register(struct ath5k_hw *ah);
1474void ath5k_sysfs_unregister(struct ath5k_hw *ah);
Bruno Randolf40ca22e2010-05-19 10:31:32 +09001475
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001476/*Chip id helper functions */
Felix Fietkaue7aecd32010-12-02 10:27:06 +01001477int ath5k_hw_read_srev(struct ath5k_hw *ah);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001478
Bob Copeland0ed45482009-03-08 00:10:20 -05001479/* LED functions */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001480int ath5k_init_leds(struct ath5k_hw *ah);
1481void ath5k_led_enable(struct ath5k_hw *ah);
1482void ath5k_led_off(struct ath5k_hw *ah);
1483void ath5k_unregister_leds(struct ath5k_hw *ah);
Bob Copeland0ed45482009-03-08 00:10:20 -05001484
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001485
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001486/* Reset Functions */
Pavel Roskin32c25462011-07-23 09:29:09 -04001487int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, struct ieee80211_channel *channel);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001488int ath5k_hw_on_hold(struct ath5k_hw *ah);
1489int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02001490 struct ieee80211_channel *channel, bool fast, bool skip_pcu);
Pavel Roskinec182d92010-02-18 20:28:41 -05001491int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
1492 bool is_set);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001493/* Power management functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001494
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001495
1496/* Clock rate related functions */
1497unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
1498unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
1499void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
1500
1501
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001502/* DMA Related Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001503void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001504u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
Nick Kossifidise8325ed2010-11-23 20:52:24 +02001505int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001506int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001507int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001508u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1509int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001510 u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001511int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001512/* Interrupt handling */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001513bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1514int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
1515enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
Bruno Randolf495391d2010-03-25 14:49:36 +09001516void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001517/* Init/Stop functions */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001518void ath5k_hw_dma_init(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001519int ath5k_hw_dma_stop(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001520
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001521/* EEPROM access functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001522int ath5k_eeprom_init(struct ath5k_hw *ah);
1523void ath5k_eeprom_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001524
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001525
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001526/* Protocol Control Unit Functions */
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001527/* Helpers */
1528int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
Felix Fietkaua27049e2011-04-09 23:10:19 +02001529 int len, struct ieee80211_rate *rate, bool shortpre);
Nick Kossifidis71ba1c32010-11-23 21:24:54 +02001530unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001531unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04001532int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001533void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001534/* RX filter control*/
Pavel Roskina25d1e42010-02-18 20:28:23 -05001535int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
Nick Kossifidis418de6d2010-08-15 13:03:10 -04001536void ath5k_hw_set_bssid(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001537void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001538void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
1539u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1540void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001541/* Receive (DRU) start/stop functions */
1542void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
1543void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001544/* Beacon control functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001545u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
1546void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
1547void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
Nick Kossifidisc47faa32011-11-25 20:40:25 +02001548void ath5k_hw_init_beacon_timers(struct ath5k_hw *ah, u32 next_beacon,
1549 u32 interval);
Bruno Randolf7f896122010-09-27 12:22:21 +09001550bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001551/* Init function */
Nick Kossifidisc47faa32011-11-25 20:40:25 +02001552void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001553
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001554/* Queue Control Unit, DFS Control Unit Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001555int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
1556 struct ath5k_txq_info *queue_info);
1557int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1558 const struct ath5k_txq_info *queue_info);
1559int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1560 enum ath5k_tx_queue queue_type,
1561 struct ath5k_txq_info *queue_info);
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09001562void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah,
1563 unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001564u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
1565void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1566int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidiseeb88322010-11-23 21:19:45 +02001567int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001568/* Init function */
1569int ath5k_hw_init_queues(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001570
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001571/* Hardware Descriptor Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001572int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
Bruno Randolfa6668192010-06-16 19:12:01 +09001573int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1574 u32 size, unsigned int flags);
1575int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1576 unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
1577 u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001578
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001579
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001580/* GPIO Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001581void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
1582int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
1583int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
1584u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1585int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1586void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
1587 u32 interrupt_level);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001588
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001589
1590/* RFkill Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001591void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1592void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001593
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001594
1595/* Misc functions TODO: Cleanup */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001596int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001597int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1598int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001599
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001600
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001601/* Initial register settings functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001602int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001603
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001604
1605/* PHY functions */
1606/* Misc PHY functions */
Pavel Roskin32c25462011-07-23 09:29:09 -04001607u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, enum ieee80211_band band);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001608int ath5k_hw_phy_disable(struct ath5k_hw *ah);
1609/* Gain_F optimization */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001610enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1611int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001612/* PHY/RF channel functions */
Pavel Roskin32c25462011-07-23 09:29:09 -04001613bool ath5k_channel_ok(struct ath5k_hw *ah, struct ieee80211_channel *channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001614/* PHY calibration */
Bob Copelande5e26472009-10-14 14:16:30 -04001615void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001616int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
1617 struct ieee80211_channel *channel);
Bruno Randolf9e04a7e2010-05-19 10:31:00 +09001618void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001619/* Spur mitigation */
1620bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
Pavel Roskina25d1e42010-02-18 20:28:23 -05001621 struct ieee80211_channel *channel);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001622/* Antenna control */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001623void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
Bruno Randolf0ca74022010-06-07 13:11:30 +09001624void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001625/* TX power setup */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001626int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001627/* Init function */
1628int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
Bruno Randolf0207c0c2010-12-21 17:30:43 +09001629 u8 mode, bool fast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001630
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001631/*
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001632 * Functions used internally
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001633 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001634
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001635static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
1636{
Pavel Roskin0a5d3812011-07-07 18:13:24 -04001637 return &ah->common;
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001638}
1639
1640static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
1641{
Pavel Roskin0a5d3812011-07-07 18:13:24 -04001642 return &(ath5k_hw_common(ah)->regulatory);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001643}
1644
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001645#ifdef CONFIG_ATHEROS_AR231X
1646#define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000)
1647
1648static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg)
1649{
1650 /* On AR2315 and AR2317 the PCI clock domain registers
1651 * are outside of the WMAC register space */
1652 if (unlikely((reg >= 0x4000) && (reg < 0x5000) &&
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001653 (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6)))
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001654 return AR5K_AR2315_PCI_BASE + reg;
1655
Pavel Roskine0d687b2011-07-14 20:21:55 -04001656 return ah->iobase + reg;
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001657}
1658
1659static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1660{
1661 return __raw_readl(ath5k_ahb_reg(ah, reg));
1662}
1663
1664static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1665{
1666 __raw_writel(val, ath5k_ahb_reg(ah, reg));
1667}
1668
1669#else
1670
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001671static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1672{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001673 return ioread32(ah->iobase + reg);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674}
1675
1676static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1677{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001678 iowrite32(val, ah->iobase + reg);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001679}
1680
Felix Fietkaua0b907e2010-12-02 10:27:16 +01001681#endif
1682
1683static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah)
1684{
1685 return ath5k_hw_common(ah)->bus_ops->ath_bus_type;
1686}
1687
Felix Fietkau132b1c32010-12-02 10:26:56 +01001688static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
1689{
1690 common->bus_ops->read_cachesize(common, csz);
1691}
1692
Felix Fietkau4aa5d782010-12-02 10:27:01 +01001693static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
1694{
1695 struct ath_common *common = ath5k_hw_common(ah);
1696 return common->bus_ops->eeprom_read(common, off, data);
1697}
1698
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001699static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1700{
1701 u32 retval = 0, bit, i;
1702
1703 for (i = 0; i < bits; i++) {
1704 bit = (val >> i) & 1;
1705 retval = (retval << 1) | bit;
1706 }
1707
1708 return retval;
1709}
1710
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001711#endif