blob: 7d4e68907055ee5cc07851ec50c14a3fc5c33cb8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Michal Schmidtaee77e42012-09-09 13:55:26 +000087#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
89
90#define R8169_REGS_SIZE 256
91#define R8169_NAPI_WEIGHT 64
92#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000093#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
95#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
96
97#define RTL8169_TX_TIMEOUT (6*HZ)
98#define RTL8169_PHY_TIMEOUT (10*HZ)
99
100/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200101#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
102#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
103#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
104#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
105#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
106#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200109 RTL_GIGA_MAC_VER_01 = 0,
110 RTL_GIGA_MAC_VER_02,
111 RTL_GIGA_MAC_VER_03,
112 RTL_GIGA_MAC_VER_04,
113 RTL_GIGA_MAC_VER_05,
114 RTL_GIGA_MAC_VER_06,
115 RTL_GIGA_MAC_VER_07,
116 RTL_GIGA_MAC_VER_08,
117 RTL_GIGA_MAC_VER_09,
118 RTL_GIGA_MAC_VER_10,
119 RTL_GIGA_MAC_VER_11,
120 RTL_GIGA_MAC_VER_12,
121 RTL_GIGA_MAC_VER_13,
122 RTL_GIGA_MAC_VER_14,
123 RTL_GIGA_MAC_VER_15,
124 RTL_GIGA_MAC_VER_16,
125 RTL_GIGA_MAC_VER_17,
126 RTL_GIGA_MAC_VER_18,
127 RTL_GIGA_MAC_VER_19,
128 RTL_GIGA_MAC_VER_20,
129 RTL_GIGA_MAC_VER_21,
130 RTL_GIGA_MAC_VER_22,
131 RTL_GIGA_MAC_VER_23,
132 RTL_GIGA_MAC_VER_24,
133 RTL_GIGA_MAC_VER_25,
134 RTL_GIGA_MAC_VER_26,
135 RTL_GIGA_MAC_VER_27,
136 RTL_GIGA_MAC_VER_28,
137 RTL_GIGA_MAC_VER_29,
138 RTL_GIGA_MAC_VER_30,
139 RTL_GIGA_MAC_VER_31,
140 RTL_GIGA_MAC_VER_32,
141 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800142 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800143 RTL_GIGA_MAC_VER_35,
144 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800145 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800146 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800147 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800148 RTL_GIGA_MAC_VER_40,
149 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000150 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000151 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800152 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800153 RTL_GIGA_MAC_VER_45,
154 RTL_GIGA_MAC_VER_46,
155 RTL_GIGA_MAC_VER_47,
156 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800157 RTL_GIGA_MAC_VER_49,
158 RTL_GIGA_MAC_VER_50,
159 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200160 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Francois Romieu2b7b4312011-04-18 22:53:24 -0700163enum rtl_tx_desc_version {
164 RTL_TD_0 = 0,
165 RTL_TD_1 = 1,
166};
167
Francois Romieud58d46b2011-05-03 16:38:29 +0200168#define JUMBO_1K ETH_DATA_LEN
169#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
170#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
171#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
172#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
173
174#define _R(NAME,TD,FW,SZ,B) { \
175 .name = NAME, \
176 .txd_version = TD, \
177 .fw_name = FW, \
178 .jumbo_max = SZ, \
179 .jumbo_tx_csum = B \
180}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800182static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700184 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200186 u16 jumbo_max;
187 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200188} rtl_chip_infos[] = {
189 /* PCI devices. */
190 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200191 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200193 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200195 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200197 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200199 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200201 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 /* PCI-E devices. */
203 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200204 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200206 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200208 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200210 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200212 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200214 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200216 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200218 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200220 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200222 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_17] =
hayeswangf75761b2014-03-11 15:11:59 +0800224 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200226 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200228 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200230 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200232 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200234 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200236 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200238 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200239 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200240 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
241 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200242 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200243 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
244 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200245 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200246 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200247 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200248 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200249 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200250 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
251 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200252 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200253 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
254 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200255 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200256 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200257 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200258 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
259 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200260 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200261 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
262 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800263 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200264 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
265 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800266 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200267 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
268 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800269 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200270 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
271 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800272 [RTL_GIGA_MAC_VER_37] =
273 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
274 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800275 [RTL_GIGA_MAC_VER_38] =
276 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
277 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800278 [RTL_GIGA_MAC_VER_39] =
279 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
280 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800281 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000282 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800283 JUMBO_9K, false),
284 [RTL_GIGA_MAC_VER_41] =
285 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000286 [RTL_GIGA_MAC_VER_42] =
287 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
288 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000289 [RTL_GIGA_MAC_VER_43] =
290 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
291 JUMBO_1K, true),
hayeswang45dd95c2013-07-08 17:09:01 +0800292 [RTL_GIGA_MAC_VER_44] =
293 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2,
294 JUMBO_9K, false),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800295 [RTL_GIGA_MAC_VER_45] =
296 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1,
297 JUMBO_9K, false),
298 [RTL_GIGA_MAC_VER_46] =
299 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2,
300 JUMBO_9K, false),
301 [RTL_GIGA_MAC_VER_47] =
302 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1,
303 JUMBO_1K, false),
304 [RTL_GIGA_MAC_VER_48] =
305 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2,
306 JUMBO_1K, false),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800307 [RTL_GIGA_MAC_VER_49] =
308 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
309 JUMBO_9K, false),
310 [RTL_GIGA_MAC_VER_50] =
311 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
312 JUMBO_9K, false),
313 [RTL_GIGA_MAC_VER_51] =
314 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
315 JUMBO_9K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316};
317#undef _R
318
Francois Romieubcf0bf92006-07-26 23:14:13 +0200319enum cfg_version {
320 RTL_CFG_0 = 0x00,
321 RTL_CFG_1,
322 RTL_CFG_2
323};
324
Benoit Taine9baa3c32014-08-08 15:56:03 +0200325static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200326 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200327 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800328 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200329 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100330 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200331 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200332 { PCI_VENDOR_ID_DLINK, 0x4300,
333 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200334 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000335 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200336 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200337 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
338 { PCI_VENDOR_ID_LINKSYS, 0x1032,
339 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100340 { 0x0001, 0x8168,
341 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 {0,},
343};
344
345MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
346
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000347static int rx_buf_sz = 16383;
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200348static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200349static struct {
350 u32 msg_enable;
351} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Francois Romieu07d3f512007-02-21 22:40:46 +0100353enum rtl_registers {
354 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100355 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100356 MAR0 = 8, /* Multicast filter. */
357 CounterAddrLow = 0x10,
358 CounterAddrHigh = 0x14,
359 TxDescStartAddrLow = 0x20,
360 TxDescStartAddrHigh = 0x24,
361 TxHDescStartAddrLow = 0x28,
362 TxHDescStartAddrHigh = 0x2c,
363 FLASH = 0x30,
364 ERSR = 0x36,
365 ChipCmd = 0x37,
366 TxPoll = 0x38,
367 IntrMask = 0x3c,
368 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700369
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800370 TxConfig = 0x40,
371#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
372#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
373
374 RxConfig = 0x44,
375#define RX128_INT_EN (1 << 15) /* 8111c and later */
376#define RX_MULTI_EN (1 << 14) /* 8111c only */
377#define RXCFG_FIFO_SHIFT 13
378 /* No threshold before first PCI xfer */
379#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000380#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800381#define RXCFG_DMA_SHIFT 8
382 /* Unlimited maximum PCI burst. */
383#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700384
Francois Romieu07d3f512007-02-21 22:40:46 +0100385 RxMissed = 0x4c,
386 Cfg9346 = 0x50,
387 Config0 = 0x51,
388 Config1 = 0x52,
389 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200390#define PME_SIGNAL (1 << 5) /* 8168c and later */
391
Francois Romieu07d3f512007-02-21 22:40:46 +0100392 Config3 = 0x54,
393 Config4 = 0x55,
394 Config5 = 0x56,
395 MultiIntr = 0x5c,
396 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100397 PHYstatus = 0x6c,
398 RxMaxSize = 0xda,
399 CPlusCmd = 0xe0,
400 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300401
402#define RTL_COALESCE_MASK 0x0f
403#define RTL_COALESCE_SHIFT 4
404#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
405#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
406
Francois Romieu07d3f512007-02-21 22:40:46 +0100407 RxDescAddrLow = 0xe4,
408 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000409 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
410
411#define NoEarlyTx 0x3f /* Max value : no early transmit. */
412
413 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
414
415#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800416#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000417
Francois Romieu07d3f512007-02-21 22:40:46 +0100418 FuncEvent = 0xf0,
419 FuncEventMask = 0xf4,
420 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800421 IBCR0 = 0xf8,
422 IBCR2 = 0xf9,
423 IBIMR0 = 0xfa,
424 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100425 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426};
427
Francois Romieuf162a5d2008-06-01 22:37:49 +0200428enum rtl8110_registers {
429 TBICSR = 0x64,
430 TBI_ANAR = 0x68,
431 TBI_LPAR = 0x6a,
432};
433
434enum rtl8168_8101_registers {
435 CSIDR = 0x64,
436 CSIAR = 0x68,
437#define CSIAR_FLAG 0x80000000
438#define CSIAR_WRITE_CMD 0x80000000
439#define CSIAR_BYTE_ENABLE 0x0f
440#define CSIAR_BYTE_ENABLE_SHIFT 12
441#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800442#define CSIAR_FUNC_CARD 0x00000000
443#define CSIAR_FUNC_SDIO 0x00010000
444#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800445#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000446 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200447 EPHYAR = 0x80,
448#define EPHYAR_FLAG 0x80000000
449#define EPHYAR_WRITE_CMD 0x80000000
450#define EPHYAR_REG_MASK 0x1f
451#define EPHYAR_REG_SHIFT 16
452#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800453 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800454#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800455#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200456 DBG_REG = 0xd1,
457#define FIX_NAK_1 (1 << 4)
458#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800459 TWSI = 0xd2,
460 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800461#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800462#define TX_EMPTY (1 << 5)
463#define RX_EMPTY (1 << 4)
464#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800465#define EN_NDP (1 << 3)
466#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800467#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000468 EFUSEAR = 0xdc,
469#define EFUSEAR_FLAG 0x80000000
470#define EFUSEAR_WRITE_CMD 0x80000000
471#define EFUSEAR_READ_CMD 0x00000000
472#define EFUSEAR_REG_MASK 0x03ff
473#define EFUSEAR_REG_SHIFT 8
474#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800475 MISC_1 = 0xf2,
476#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200477};
478
françois romieuc0e45c12011-01-03 15:08:04 +0000479enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800480 LED_FREQ = 0x1a,
481 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000482 ERIDR = 0x70,
483 ERIAR = 0x74,
484#define ERIAR_FLAG 0x80000000
485#define ERIAR_WRITE_CMD 0x80000000
486#define ERIAR_READ_CMD 0x00000000
487#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000488#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800489#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
490#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
491#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800492#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800493#define ERIAR_MASK_SHIFT 12
494#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
495#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800496#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800497#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800498#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000499 EPHY_RXER_NUM = 0x7c,
500 OCPDR = 0xb0, /* OCP GPHY access */
501#define OCPDR_WRITE_CMD 0x80000000
502#define OCPDR_READ_CMD 0x00000000
503#define OCPDR_REG_MASK 0x7f
504#define OCPDR_GPHY_REG_SHIFT 16
505#define OCPDR_DATA_MASK 0xffff
506 OCPAR = 0xb4,
507#define OCPAR_FLAG 0x80000000
508#define OCPAR_GPHY_WRITE_CMD 0x8000f060
509#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800510 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000511 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
512 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200513#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800514#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800515#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800516#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800517#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000518};
519
Francois Romieu07d3f512007-02-21 22:40:46 +0100520enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100522 SYSErr = 0x8000,
523 PCSTimeout = 0x4000,
524 SWInt = 0x0100,
525 TxDescUnavail = 0x0080,
526 RxFIFOOver = 0x0040,
527 LinkChg = 0x0020,
528 RxOverflow = 0x0010,
529 TxErr = 0x0008,
530 TxOK = 0x0004,
531 RxErr = 0x0002,
532 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
534 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400535 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200536 RxFOVF = (1 << 23),
537 RxRWT = (1 << 22),
538 RxRES = (1 << 21),
539 RxRUNT = (1 << 20),
540 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800543 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100544 CmdReset = 0x10,
545 CmdRxEnb = 0x08,
546 CmdTxEnb = 0x04,
547 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Francois Romieu275391a2007-02-23 23:50:28 +0100549 /* TXPoll register p.5 */
550 HPQ = 0x80, /* Poll cmd on the high prio queue */
551 NPQ = 0x40, /* Poll cmd on the low prio queue */
552 FSWInt = 0x01, /* Forced software interrupt */
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100555 Cfg9346_Lock = 0x00,
556 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
558 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100559 AcceptErr = 0x20,
560 AcceptRunt = 0x10,
561 AcceptBroadcast = 0x08,
562 AcceptMulticast = 0x04,
563 AcceptMyPhys = 0x02,
564 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200565#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 /* TxConfigBits */
568 TxInterFrameGapShift = 24,
569 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
570
Francois Romieu5d06a992006-02-23 00:47:58 +0100571 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200572 LEDS1 = (1 << 7),
573 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200574 Speed_down = (1 << 4),
575 MEMMAP = (1 << 3),
576 IOMAP = (1 << 2),
577 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100578 PMEnable = (1 << 0), /* Power Management Enable */
579
Francois Romieu6dccd162007-02-13 23:38:05 +0100580 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000581 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000582 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100583 PCI_Clock_66MHz = 0x01,
584 PCI_Clock_33MHz = 0x00,
585
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100586 /* Config3 register p.25 */
587 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
588 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200589 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800590 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200591 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100592
Francois Romieud58d46b2011-05-03 16:38:29 +0200593 /* Config4 register */
594 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
595
Francois Romieu5d06a992006-02-23 00:47:58 +0100596 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100597 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
598 MWF = (1 << 5), /* Accept Multicast wakeup frame */
599 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200600 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100601 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100602 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000603 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 /* TBICSR p.28 */
606 TBIReset = 0x80000000,
607 TBILoopback = 0x40000000,
608 TBINwEnable = 0x20000000,
609 TBINwRestart = 0x10000000,
610 TBILinkOk = 0x02000000,
611 TBINwComplete = 0x01000000,
612
613 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200614 EnableBist = (1 << 15), // 8168 8101
615 Mac_dbgo_oe = (1 << 14), // 8168 8101
616 Normal_mode = (1 << 13), // unused
617 Force_half_dup = (1 << 12), // 8168 8101
618 Force_rxflow_en = (1 << 11), // 8168 8101
619 Force_txflow_en = (1 << 10), // 8168 8101
620 Cxpl_dbg_sel = (1 << 9), // 8168 8101
621 ASF = (1 << 8), // 8168 8101
622 PktCntrDisable = (1 << 7), // 8168 8101
623 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 RxVlan = (1 << 6),
625 RxChkSum = (1 << 5),
626 PCIDAC = (1 << 4),
627 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100628 INTT_0 = 0x0000, // 8168
629 INTT_1 = 0x0001, // 8168
630 INTT_2 = 0x0002, // 8168
631 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
633 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100634 TBI_Enable = 0x80,
635 TxFlowCtrl = 0x40,
636 RxFlowCtrl = 0x20,
637 _1000bpsF = 0x10,
638 _100bps = 0x08,
639 _10bps = 0x04,
640 LinkStatus = 0x02,
641 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100644 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200645
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200646 /* ResetCounterCommand */
647 CounterReset = 0x1,
648
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200649 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100650 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800651
652 /* magic enable v2 */
653 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654};
655
Francois Romieu2b7b4312011-04-18 22:53:24 -0700656enum rtl_desc_bit {
657 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
659 RingEnd = (1 << 30), /* End of descriptor ring */
660 FirstFrag = (1 << 29), /* First segment of a packet */
661 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700662};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Francois Romieu2b7b4312011-04-18 22:53:24 -0700664/* Generic case. */
665enum rtl_tx_desc_bit {
666 /* First doubleword. */
667 TD_LSO = (1 << 27), /* Large Send Offload */
668#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Francois Romieu2b7b4312011-04-18 22:53:24 -0700670 /* Second doubleword. */
671 TxVlanTag = (1 << 17), /* Add VLAN tag */
672};
673
674/* 8169, 8168b and 810x except 8102e. */
675enum rtl_tx_desc_bit_0 {
676 /* First doubleword. */
677#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
678 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
679 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
680 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
681};
682
683/* 8102e, 8168c and beyond. */
684enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800685 /* First doubleword. */
686 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800687 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800688#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800689#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800690
Francois Romieu2b7b4312011-04-18 22:53:24 -0700691 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800692#define TCPHO_SHIFT 18
693#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700694#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800695 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
696 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700697 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
698 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
699};
700
Francois Romieu2b7b4312011-04-18 22:53:24 -0700701enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* Rx private */
703 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500704 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
706#define RxProtoUDP (PID1)
707#define RxProtoTCP (PID0)
708#define RxProtoIP (PID1 | PID0)
709#define RxProtoMask RxProtoIP
710
711 IPFail = (1 << 16), /* IP checksum failed */
712 UDPFail = (1 << 15), /* UDP/IP checksum failed */
713 TCPFail = (1 << 14), /* TCP/IP checksum failed */
714 RxVlanTag = (1 << 16), /* VLAN tag available */
715};
716
717#define RsvdMask 0x3fffc000
718
719struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200720 __le32 opts1;
721 __le32 opts2;
722 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723};
724
725struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200726 __le32 opts1;
727 __le32 opts2;
728 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729};
730
731struct ring_info {
732 struct sk_buff *skb;
733 u32 len;
734 u8 __pad[sizeof(void *) - sizeof(u32)];
735};
736
Ivan Vecera355423d2009-02-06 21:49:57 -0800737struct rtl8169_counters {
738 __le64 tx_packets;
739 __le64 rx_packets;
740 __le64 tx_errors;
741 __le32 rx_errors;
742 __le16 rx_missed;
743 __le16 align_errors;
744 __le32 tx_one_collision;
745 __le32 tx_multi_collision;
746 __le64 rx_unicast;
747 __le64 rx_broadcast;
748 __le32 rx_multicast;
749 __le16 tx_aborted;
750 __le16 tx_underun;
751};
752
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200753struct rtl8169_tc_offsets {
754 bool inited;
755 __le64 tx_errors;
756 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200757 __le16 tx_aborted;
758};
759
Francois Romieuda78dbf2012-01-26 14:18:23 +0100760enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100761 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100762 RTL_FLAG_TASK_SLOW_PENDING,
763 RTL_FLAG_TASK_RESET_PENDING,
764 RTL_FLAG_TASK_PHY_PENDING,
765 RTL_FLAG_MAX
766};
767
Junchang Wang8027aa22012-03-04 23:30:32 +0100768struct rtl8169_stats {
769 u64 packets;
770 u64 bytes;
771 struct u64_stats_sync syncp;
772};
773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774struct rtl8169_private {
775 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200776 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000777 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700778 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200779 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700780 u16 txd_version;
781 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
783 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100785 struct rtl8169_stats rx_stats;
786 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
788 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
789 dma_addr_t TxPhyAddr;
790 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000791 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 struct timer_list timer;
794 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100795
796 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300797 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000798
799 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200800 void (*write)(struct rtl8169_private *, int, int);
801 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000802 } mdio_ops;
803
françois romieu065c27c2011-01-03 15:08:12 +0000804 struct pll_power_ops {
805 void (*down)(struct rtl8169_private *);
806 void (*up)(struct rtl8169_private *);
807 } pll_power_ops;
808
Francois Romieud58d46b2011-05-03 16:38:29 +0200809 struct jumbo_ops {
810 void (*enable)(struct rtl8169_private *);
811 void (*disable)(struct rtl8169_private *);
812 } jumbo_ops;
813
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800814 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200815 void (*write)(struct rtl8169_private *, int, int);
816 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800817 } csi_ops;
818
Oliver Neukum54405cd2011-01-06 21:55:13 +0100819 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +0100820 int (*get_link_ksettings)(struct net_device *,
821 struct ethtool_link_ksettings *);
françois romieu4da19632011-01-03 15:07:55 +0000822 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100823 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000824 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200825 unsigned int (*link_ok)(struct rtl8169_private *tp);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800826 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800827 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100828
829 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100830 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
831 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100832 struct work_struct work;
833 } wk;
834
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200835 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200836
837 struct mii_if_info mii;
Corinna Vinschen42020322015-09-10 10:47:35 +0200838 dma_addr_t counters_phys_addr;
839 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200840 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000841 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400842 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000843
Francois Romieub6ffd972011-06-17 17:00:05 +0200844 struct rtl_fw {
845 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200846
847#define RTL_VER_SIZE 32
848
849 char version[RTL_VER_SIZE];
850
851 struct rtl_fw_phy_action {
852 __le32 *code;
853 size_t size;
854 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200855 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300856#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800857
858 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859};
860
Ralf Baechle979b6c12005-06-13 14:30:40 -0700861MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700864MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200865module_param_named(debug, debug.msg_enable, int, 0);
866MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867MODULE_LICENSE("GPL");
868MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000869MODULE_FIRMWARE(FIRMWARE_8168D_1);
870MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000871MODULE_FIRMWARE(FIRMWARE_8168E_1);
872MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400873MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800874MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800875MODULE_FIRMWARE(FIRMWARE_8168F_1);
876MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800877MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800878MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800879MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800880MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000881MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000882MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000883MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800884MODULE_FIRMWARE(FIRMWARE_8168H_1);
885MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200886MODULE_FIRMWARE(FIRMWARE_8107E_1);
887MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100889static inline struct device *tp_to_dev(struct rtl8169_private *tp)
890{
891 return &tp->pci_dev->dev;
892}
893
Francois Romieuda78dbf2012-01-26 14:18:23 +0100894static void rtl_lock_work(struct rtl8169_private *tp)
895{
896 mutex_lock(&tp->wk.mutex);
897}
898
899static void rtl_unlock_work(struct rtl8169_private *tp)
900{
901 mutex_unlock(&tp->wk.mutex);
902}
903
Heiner Kallweitcb732002018-03-20 07:45:35 +0100904static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200905{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100906 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800907 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200908}
909
Francois Romieuffc46952012-07-06 14:19:23 +0200910struct rtl_cond {
911 bool (*check)(struct rtl8169_private *);
912 const char *msg;
913};
914
915static void rtl_udelay(unsigned int d)
916{
917 udelay(d);
918}
919
920static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
921 void (*delay)(unsigned int), unsigned int d, int n,
922 bool high)
923{
924 int i;
925
926 for (i = 0; i < n; i++) {
927 delay(d);
928 if (c->check(tp) == high)
929 return true;
930 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200931 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
932 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200933 return false;
934}
935
936static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
937 const struct rtl_cond *c,
938 unsigned int d, int n)
939{
940 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
941}
942
943static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
944 const struct rtl_cond *c,
945 unsigned int d, int n)
946{
947 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
948}
949
950static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
951 const struct rtl_cond *c,
952 unsigned int d, int n)
953{
954 return rtl_loop_wait(tp, c, msleep, d, n, true);
955}
956
957static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
958 const struct rtl_cond *c,
959 unsigned int d, int n)
960{
961 return rtl_loop_wait(tp, c, msleep, d, n, false);
962}
963
964#define DECLARE_RTL_COND(name) \
965static bool name ## _check(struct rtl8169_private *); \
966 \
967static const struct rtl_cond name = { \
968 .check = name ## _check, \
969 .msg = #name \
970}; \
971 \
972static bool name ## _check(struct rtl8169_private *tp)
973
Hayes Wangc5583862012-07-02 17:23:22 +0800974static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
975{
976 if (reg & 0xffff0001) {
977 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
978 return true;
979 }
980 return false;
981}
982
983DECLARE_RTL_COND(rtl_ocp_gphy_cond)
984{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200985 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800986}
987
988static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
989{
Hayes Wangc5583862012-07-02 17:23:22 +0800990 if (rtl_ocp_reg_failure(tp, reg))
991 return;
992
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200993 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800994
995 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
996}
997
998static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
999{
Hayes Wangc5583862012-07-02 17:23:22 +08001000 if (rtl_ocp_reg_failure(tp, reg))
1001 return 0;
1002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001003 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +08001004
1005 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +08001007}
1008
Hayes Wangc5583862012-07-02 17:23:22 +08001009static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1010{
Hayes Wangc5583862012-07-02 17:23:22 +08001011 if (rtl_ocp_reg_failure(tp, reg))
1012 return;
1013
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001014 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001015}
1016
1017static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1018{
Hayes Wangc5583862012-07-02 17:23:22 +08001019 if (rtl_ocp_reg_failure(tp, reg))
1020 return 0;
1021
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001022 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +08001023
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001024 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001025}
1026
1027#define OCP_STD_PHY_BASE 0xa400
1028
1029static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1030{
1031 if (reg == 0x1f) {
1032 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1033 return;
1034 }
1035
1036 if (tp->ocp_base != OCP_STD_PHY_BASE)
1037 reg -= 0x10;
1038
1039 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1040}
1041
1042static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1043{
1044 if (tp->ocp_base != OCP_STD_PHY_BASE)
1045 reg -= 0x10;
1046
1047 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1048}
1049
hayeswangeee37862013-04-01 22:23:38 +00001050static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1051{
1052 if (reg == 0x1f) {
1053 tp->ocp_base = value << 4;
1054 return;
1055 }
1056
1057 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1058}
1059
1060static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1061{
1062 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1063}
1064
Francois Romieuffc46952012-07-06 14:19:23 +02001065DECLARE_RTL_COND(rtl_phyar_cond)
1066{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +02001068}
1069
Francois Romieu24192212012-07-06 20:19:42 +02001070static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Francois Romieuffc46952012-07-06 14:19:23 +02001074 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001075 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001076 * According to hardware specs a 20us delay is required after write
1077 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001078 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001079 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080}
1081
Francois Romieu24192212012-07-06 20:19:42 +02001082static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083{
Francois Romieuffc46952012-07-06 14:19:23 +02001084 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001086 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
Francois Romieuffc46952012-07-06 14:19:23 +02001088 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001089 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001090
Timo Teräs81a95f02010-06-09 17:31:48 -07001091 /*
1092 * According to hardware specs a 20us delay is required after read
1093 * complete indication, but before sending next command.
1094 */
1095 udelay(20);
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 return value;
1098}
1099
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001100DECLARE_RTL_COND(rtl_ocpar_cond)
1101{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001102 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001103}
1104
Francois Romieu24192212012-07-06 20:19:42 +02001105static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001106{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001107 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1108 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1109 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001110
Francois Romieuffc46952012-07-06 14:19:23 +02001111 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001112}
1113
Francois Romieu24192212012-07-06 20:19:42 +02001114static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001115{
Francois Romieu24192212012-07-06 20:19:42 +02001116 r8168dp_1_mdio_access(tp, reg,
1117 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001118}
1119
Francois Romieu24192212012-07-06 20:19:42 +02001120static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001121{
Francois Romieu24192212012-07-06 20:19:42 +02001122 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001123
1124 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001125 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1126 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001127
Francois Romieuffc46952012-07-06 14:19:23 +02001128 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001129 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001130}
1131
françois romieue6de30d2011-01-03 15:08:37 +00001132#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1133
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001134static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001135{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001136 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001137}
1138
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001139static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001140{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001141 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001142}
1143
Francois Romieu24192212012-07-06 20:19:42 +02001144static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001145{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001146 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001147
Francois Romieu24192212012-07-06 20:19:42 +02001148 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001149
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001150 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001151}
1152
Francois Romieu24192212012-07-06 20:19:42 +02001153static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001154{
1155 int value;
1156
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001157 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001158
Francois Romieu24192212012-07-06 20:19:42 +02001159 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001160
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001161 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001162
1163 return value;
1164}
1165
françois romieu4da19632011-01-03 15:07:55 +00001166static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001167{
Francois Romieu24192212012-07-06 20:19:42 +02001168 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001169}
1170
françois romieu4da19632011-01-03 15:07:55 +00001171static int rtl_readphy(struct rtl8169_private *tp, int location)
1172{
Francois Romieu24192212012-07-06 20:19:42 +02001173 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001174}
1175
1176static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1177{
1178 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1179}
1180
Chun-Hao Lin76564422014-10-01 23:17:17 +08001181static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001182{
1183 int val;
1184
françois romieu4da19632011-01-03 15:07:55 +00001185 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001186 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001187}
1188
Francois Romieuccdffb92008-07-26 14:26:06 +02001189static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1190 int val)
1191{
1192 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001193
françois romieu4da19632011-01-03 15:07:55 +00001194 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001195}
1196
1197static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1198{
1199 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001200
françois romieu4da19632011-01-03 15:07:55 +00001201 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001202}
1203
Francois Romieuffc46952012-07-06 14:19:23 +02001204DECLARE_RTL_COND(rtl_ephyar_cond)
1205{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001206 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001207}
1208
Francois Romieufdf6fc02012-07-06 22:40:38 +02001209static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001210{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001211 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001212 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1213
Francois Romieuffc46952012-07-06 14:19:23 +02001214 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1215
1216 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001217}
1218
Francois Romieufdf6fc02012-07-06 22:40:38 +02001219static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001220{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001221 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001222
Francois Romieuffc46952012-07-06 14:19:23 +02001223 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001224 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001225}
1226
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001227DECLARE_RTL_COND(rtl_eriar_cond)
1228{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001229 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001230}
1231
Francois Romieufdf6fc02012-07-06 22:40:38 +02001232static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1233 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001234{
Hayes Wang133ac402011-07-06 15:58:05 +08001235 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001236 RTL_W32(tp, ERIDR, val);
1237 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001238
Francois Romieuffc46952012-07-06 14:19:23 +02001239 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001240}
1241
Francois Romieufdf6fc02012-07-06 22:40:38 +02001242static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001243{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001244 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001245
Francois Romieuffc46952012-07-06 14:19:23 +02001246 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001247 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001248}
1249
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001250static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001251 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001252{
1253 u32 val;
1254
Francois Romieufdf6fc02012-07-06 22:40:38 +02001255 val = rtl_eri_read(tp, addr, type);
1256 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001257}
1258
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001259static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1260{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001261 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001262 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001263 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001264}
1265
1266static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1267{
1268 return rtl_eri_read(tp, reg, ERIAR_OOB);
1269}
1270
1271static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1272{
1273 switch (tp->mac_version) {
1274 case RTL_GIGA_MAC_VER_27:
1275 case RTL_GIGA_MAC_VER_28:
1276 case RTL_GIGA_MAC_VER_31:
1277 return r8168dp_ocp_read(tp, mask, reg);
1278 case RTL_GIGA_MAC_VER_49:
1279 case RTL_GIGA_MAC_VER_50:
1280 case RTL_GIGA_MAC_VER_51:
1281 return r8168ep_ocp_read(tp, mask, reg);
1282 default:
1283 BUG();
1284 return ~0;
1285 }
1286}
1287
1288static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1289 u32 data)
1290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001291 RTL_W32(tp, OCPDR, data);
1292 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001293 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1294}
1295
1296static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1297 u32 data)
1298{
1299 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1300 data, ERIAR_OOB);
1301}
1302
1303static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1304{
1305 switch (tp->mac_version) {
1306 case RTL_GIGA_MAC_VER_27:
1307 case RTL_GIGA_MAC_VER_28:
1308 case RTL_GIGA_MAC_VER_31:
1309 r8168dp_ocp_write(tp, mask, reg, data);
1310 break;
1311 case RTL_GIGA_MAC_VER_49:
1312 case RTL_GIGA_MAC_VER_50:
1313 case RTL_GIGA_MAC_VER_51:
1314 r8168ep_ocp_write(tp, mask, reg, data);
1315 break;
1316 default:
1317 BUG();
1318 break;
1319 }
1320}
1321
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001322static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1323{
1324 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1325
1326 ocp_write(tp, 0x1, 0x30, 0x00000001);
1327}
1328
1329#define OOB_CMD_RESET 0x00
1330#define OOB_CMD_DRIVER_START 0x05
1331#define OOB_CMD_DRIVER_STOP 0x06
1332
1333static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1334{
1335 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1336}
1337
1338DECLARE_RTL_COND(rtl_ocp_read_cond)
1339{
1340 u16 reg;
1341
1342 reg = rtl8168_get_ocp_reg(tp);
1343
1344 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1345}
1346
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001347DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1348{
1349 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1350}
1351
1352DECLARE_RTL_COND(rtl_ocp_tx_cond)
1353{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001354 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001355}
1356
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001357static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1358{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001359 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001360 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001361 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1362 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001363}
1364
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001365static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001366{
1367 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001368 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1369}
1370
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001371static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1372{
1373 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1374 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1375 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1376}
1377
1378static void rtl8168_driver_start(struct rtl8169_private *tp)
1379{
1380 switch (tp->mac_version) {
1381 case RTL_GIGA_MAC_VER_27:
1382 case RTL_GIGA_MAC_VER_28:
1383 case RTL_GIGA_MAC_VER_31:
1384 rtl8168dp_driver_start(tp);
1385 break;
1386 case RTL_GIGA_MAC_VER_49:
1387 case RTL_GIGA_MAC_VER_50:
1388 case RTL_GIGA_MAC_VER_51:
1389 rtl8168ep_driver_start(tp);
1390 break;
1391 default:
1392 BUG();
1393 break;
1394 }
1395}
1396
1397static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1398{
1399 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1400 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1401}
1402
1403static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1404{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001405 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001406 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1407 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1408 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1409}
1410
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001411static void rtl8168_driver_stop(struct rtl8169_private *tp)
1412{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001413 switch (tp->mac_version) {
1414 case RTL_GIGA_MAC_VER_27:
1415 case RTL_GIGA_MAC_VER_28:
1416 case RTL_GIGA_MAC_VER_31:
1417 rtl8168dp_driver_stop(tp);
1418 break;
1419 case RTL_GIGA_MAC_VER_49:
1420 case RTL_GIGA_MAC_VER_50:
1421 case RTL_GIGA_MAC_VER_51:
1422 rtl8168ep_driver_stop(tp);
1423 break;
1424 default:
1425 BUG();
1426 break;
1427 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001428}
1429
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001430static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001431{
1432 u16 reg = rtl8168_get_ocp_reg(tp);
1433
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001434 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001435}
1436
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001437static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001438{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001439 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001440}
1441
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001442static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001443{
1444 switch (tp->mac_version) {
1445 case RTL_GIGA_MAC_VER_27:
1446 case RTL_GIGA_MAC_VER_28:
1447 case RTL_GIGA_MAC_VER_31:
1448 return r8168dp_check_dash(tp);
1449 case RTL_GIGA_MAC_VER_49:
1450 case RTL_GIGA_MAC_VER_50:
1451 case RTL_GIGA_MAC_VER_51:
1452 return r8168ep_check_dash(tp);
1453 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001454 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001455 }
1456}
1457
françois romieuc28aa382011-08-02 03:53:43 +00001458struct exgmac_reg {
1459 u16 addr;
1460 u16 mask;
1461 u32 val;
1462};
1463
Francois Romieufdf6fc02012-07-06 22:40:38 +02001464static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001465 const struct exgmac_reg *r, int len)
1466{
1467 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001468 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001469 r++;
1470 }
1471}
1472
Francois Romieuffc46952012-07-06 14:19:23 +02001473DECLARE_RTL_COND(rtl_efusear_cond)
1474{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001475 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001476}
1477
Francois Romieufdf6fc02012-07-06 22:40:38 +02001478static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001479{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001480 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001481
Francois Romieuffc46952012-07-06 14:19:23 +02001482 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001483 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001484}
1485
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001486static u16 rtl_get_events(struct rtl8169_private *tp)
1487{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001488 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001489}
1490
1491static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1492{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001493 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001494 mmiowb();
1495}
1496
1497static void rtl_irq_disable(struct rtl8169_private *tp)
1498{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001499 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001500 mmiowb();
1501}
1502
Francois Romieu3e990ff2012-01-26 12:50:01 +01001503static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1504{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001505 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001506}
1507
Francois Romieuda78dbf2012-01-26 14:18:23 +01001508#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1509#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1510#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1511
1512static void rtl_irq_enable_all(struct rtl8169_private *tp)
1513{
1514 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1515}
1516
françois romieu811fd302011-12-04 20:30:45 +00001517static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001519 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001520 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001521 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522}
1523
françois romieu4da19632011-01-03 15:07:55 +00001524static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001526 return RTL_R32(tp, TBICSR) & TBIReset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527}
1528
françois romieu4da19632011-01-03 15:07:55 +00001529static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
françois romieu4da19632011-01-03 15:07:55 +00001531 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532}
1533
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001534static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001536 return RTL_R32(tp, TBICSR) & TBILinkOk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537}
1538
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001539static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001541 return RTL_R8(tp, PHYstatus) & LinkStatus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542}
1543
françois romieu4da19632011-01-03 15:07:55 +00001544static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001546 RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547}
1548
françois romieu4da19632011-01-03 15:07:55 +00001549static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550{
1551 unsigned int val;
1552
françois romieu4da19632011-01-03 15:07:55 +00001553 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1554 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555}
1556
Hayes Wang70090422011-07-06 15:58:06 +08001557static void rtl_link_chg_patch(struct rtl8169_private *tp)
1558{
Hayes Wang70090422011-07-06 15:58:06 +08001559 struct net_device *dev = tp->dev;
1560
1561 if (!netif_running(dev))
1562 return;
1563
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001564 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1565 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001566 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001567 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1568 ERIAR_EXGMAC);
1569 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1570 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001571 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001572 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1573 ERIAR_EXGMAC);
1574 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1575 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001576 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001577 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1578 ERIAR_EXGMAC);
1579 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1580 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001581 }
1582 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001583 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001584 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001585 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001586 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001587 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1588 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001589 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001590 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1591 ERIAR_EXGMAC);
1592 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1593 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001594 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001595 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1596 ERIAR_EXGMAC);
1597 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1598 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001599 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001600 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001601 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001602 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1603 ERIAR_EXGMAC);
1604 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1605 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001606 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001607 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1608 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001609 }
Hayes Wang70090422011-07-06 15:58:06 +08001610 }
1611}
1612
Heiner Kallweitef4d5fc2018-01-08 21:39:07 +01001613static void rtl8169_check_link_status(struct net_device *dev,
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001614 struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001616 struct device *d = tp_to_dev(tp);
1617
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001618 if (tp->link_ok(tp)) {
Hayes Wang70090422011-07-06 15:58:06 +08001619 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001620 /* This is to cancel a scheduled suspend if there's one. */
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001621 pm_request_resume(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001623 if (net_ratelimit())
1624 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001625 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001627 netif_info(tp, ifdown, dev, "link down\n");
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001628 pm_runtime_idle(d);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630}
1631
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001632#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1633
1634static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1635{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001636 u8 options;
1637 u32 wolopts = 0;
1638
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001639 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001640 if (!(options & PMEnable))
1641 return 0;
1642
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001643 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001644 if (options & LinkUp)
1645 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001646 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001647 case RTL_GIGA_MAC_VER_34:
1648 case RTL_GIGA_MAC_VER_35:
1649 case RTL_GIGA_MAC_VER_36:
1650 case RTL_GIGA_MAC_VER_37:
1651 case RTL_GIGA_MAC_VER_38:
1652 case RTL_GIGA_MAC_VER_40:
1653 case RTL_GIGA_MAC_VER_41:
1654 case RTL_GIGA_MAC_VER_42:
1655 case RTL_GIGA_MAC_VER_43:
1656 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001657 case RTL_GIGA_MAC_VER_45:
1658 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001659 case RTL_GIGA_MAC_VER_47:
1660 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001661 case RTL_GIGA_MAC_VER_49:
1662 case RTL_GIGA_MAC_VER_50:
1663 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001664 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1665 wolopts |= WAKE_MAGIC;
1666 break;
1667 default:
1668 if (options & MagicPacket)
1669 wolopts |= WAKE_MAGIC;
1670 break;
1671 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001672
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001673 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001674 if (options & UWF)
1675 wolopts |= WAKE_UCAST;
1676 if (options & BWF)
1677 wolopts |= WAKE_BCAST;
1678 if (options & MWF)
1679 wolopts |= WAKE_MCAST;
1680
1681 return wolopts;
1682}
1683
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001684static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1685{
1686 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001687 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001688
1689 pm_runtime_get_noresume(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001690
Francois Romieuda78dbf2012-01-26 14:18:23 +01001691 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001692
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001693 wol->supported = WAKE_ANY;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001694 if (pm_runtime_active(d))
1695 wol->wolopts = __rtl8169_get_wol(tp);
1696 else
1697 wol->wolopts = tp->saved_wolopts;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001698
Francois Romieuda78dbf2012-01-26 14:18:23 +01001699 rtl_unlock_work(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001700
1701 pm_runtime_put_noidle(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001702}
1703
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001704static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001705{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001706 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001707 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001708 u32 opt;
1709 u16 reg;
1710 u8 mask;
1711 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001712 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001713 { WAKE_UCAST, Config5, UWF },
1714 { WAKE_BCAST, Config5, BWF },
1715 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001716 { WAKE_ANY, Config5, LanWake },
1717 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001718 };
Francois Romieu851e6022012-04-17 11:10:11 +02001719 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001720
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001721 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001722
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001723 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001724 case RTL_GIGA_MAC_VER_34:
1725 case RTL_GIGA_MAC_VER_35:
1726 case RTL_GIGA_MAC_VER_36:
1727 case RTL_GIGA_MAC_VER_37:
1728 case RTL_GIGA_MAC_VER_38:
1729 case RTL_GIGA_MAC_VER_40:
1730 case RTL_GIGA_MAC_VER_41:
1731 case RTL_GIGA_MAC_VER_42:
1732 case RTL_GIGA_MAC_VER_43:
1733 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001734 case RTL_GIGA_MAC_VER_45:
1735 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001736 case RTL_GIGA_MAC_VER_47:
1737 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001738 case RTL_GIGA_MAC_VER_49:
1739 case RTL_GIGA_MAC_VER_50:
1740 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001741 tmp = ARRAY_SIZE(cfg) - 1;
1742 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001743 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001744 0x0dc,
1745 ERIAR_MASK_0100,
1746 MagicPacket_v2,
1747 0x0000,
1748 ERIAR_EXGMAC);
1749 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001750 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001751 0x0dc,
1752 ERIAR_MASK_0100,
1753 0x0000,
1754 MagicPacket_v2,
1755 ERIAR_EXGMAC);
1756 break;
1757 default:
1758 tmp = ARRAY_SIZE(cfg);
1759 break;
1760 }
1761
1762 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001763 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001764 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001765 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001766 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001767 }
1768
Francois Romieu851e6022012-04-17 11:10:11 +02001769 switch (tp->mac_version) {
1770 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001771 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001772 if (wolopts)
1773 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001774 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001775 break;
1776 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001777 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001778 if (wolopts)
1779 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001780 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001781 break;
1782 }
1783
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001784 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001785}
1786
1787static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1788{
1789 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001790 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001791
1792 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001793
Francois Romieuda78dbf2012-01-26 14:18:23 +01001794 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001795
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001796 if (pm_runtime_active(d))
1797 __rtl8169_set_wol(tp, wol->wolopts);
1798 else
1799 tp->saved_wolopts = wol->wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001800
1801 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001802
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001803 device_set_wakeup_enable(d, wol->wolopts);
françois romieuea809072010-11-08 13:23:58 +00001804
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001805 pm_runtime_put_noidle(d);
1806
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001807 return 0;
1808}
1809
Francois Romieu31bd2042011-04-26 18:58:59 +02001810static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1811{
Francois Romieu85bffe62011-04-27 08:22:39 +02001812 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001813}
1814
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815static void rtl8169_get_drvinfo(struct net_device *dev,
1816 struct ethtool_drvinfo *info)
1817{
1818 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001819 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
Rick Jones68aad782011-11-07 13:29:27 +00001821 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1822 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1823 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001824 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001825 if (!IS_ERR_OR_NULL(rtl_fw))
1826 strlcpy(info->fw_version, rtl_fw->version,
1827 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828}
1829
1830static int rtl8169_get_regs_len(struct net_device *dev)
1831{
1832 return R8169_REGS_SIZE;
1833}
1834
1835static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001836 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837{
1838 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 int ret = 0;
1840 u32 reg;
1841
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001842 reg = RTL_R32(tp, TBICSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1844 (duplex == DUPLEX_FULL)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001845 RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 } else if (autoneg == AUTONEG_ENABLE)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001847 RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001849 netif_warn(tp, link, dev,
1850 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 ret = -EOPNOTSUPP;
1852 }
1853
1854 return ret;
1855}
1856
1857static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001858 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859{
1860 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001861 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001862 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
Hayes Wang716b50a2011-02-22 17:26:18 +08001864 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
1866 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001867 int auto_nego;
1868
françois romieu4da19632011-01-03 15:07:55 +00001869 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001870 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1871 ADVERTISE_100HALF | ADVERTISE_100FULL);
1872
1873 if (adv & ADVERTISED_10baseT_Half)
1874 auto_nego |= ADVERTISE_10HALF;
1875 if (adv & ADVERTISED_10baseT_Full)
1876 auto_nego |= ADVERTISE_10FULL;
1877 if (adv & ADVERTISED_100baseT_Half)
1878 auto_nego |= ADVERTISE_100HALF;
1879 if (adv & ADVERTISED_100baseT_Full)
1880 auto_nego |= ADVERTISE_100FULL;
1881
françois romieu3577aa12009-05-19 10:46:48 +00001882 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1883
françois romieu4da19632011-01-03 15:07:55 +00001884 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001885 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1886
1887 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001888 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001889 if (adv & ADVERTISED_1000baseT_Half)
1890 giga_ctrl |= ADVERTISE_1000HALF;
1891 if (adv & ADVERTISED_1000baseT_Full)
1892 giga_ctrl |= ADVERTISE_1000FULL;
1893 } else if (adv & (ADVERTISED_1000baseT_Half |
1894 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001895 netif_info(tp, link, dev,
1896 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001897 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001898 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899
françois romieu3577aa12009-05-19 10:46:48 +00001900 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001901
françois romieu4da19632011-01-03 15:07:55 +00001902 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1903 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001904 } else {
françois romieu3577aa12009-05-19 10:46:48 +00001905 if (speed == SPEED_10)
1906 bmcr = 0;
1907 else if (speed == SPEED_100)
1908 bmcr = BMCR_SPEED100;
1909 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001910 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001911
1912 if (duplex == DUPLEX_FULL)
1913 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001914 }
1915
françois romieu4da19632011-01-03 15:07:55 +00001916 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001917
Francois Romieucecb5fd2011-04-01 10:21:07 +02001918 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1919 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001920 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001921 rtl_writephy(tp, 0x17, 0x2138);
1922 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001923 } else {
françois romieu4da19632011-01-03 15:07:55 +00001924 rtl_writephy(tp, 0x17, 0x2108);
1925 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001926 }
1927 }
1928
Oliver Neukum54405cd2011-01-06 21:55:13 +01001929 rc = 0;
1930out:
1931 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932}
1933
1934static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001935 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936{
1937 struct rtl8169_private *tp = netdev_priv(dev);
1938 int ret;
1939
Oliver Neukum54405cd2011-01-06 21:55:13 +01001940 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001941 if (ret < 0)
1942 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Francois Romieu4876cc12011-03-11 21:07:11 +01001944 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
Chun-Hao Linc4556972016-03-11 14:21:14 +08001945 (advertising & ADVERTISED_1000baseT_Full) &&
1946 !pci_is_pcie(tp->pci_dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001948 }
1949out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 return ret;
1951}
1952
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001953static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1954 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955{
Francois Romieud58d46b2011-05-03 16:38:29 +02001956 struct rtl8169_private *tp = netdev_priv(dev);
1957
Francois Romieu2b7b4312011-04-18 22:53:24 -07001958 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001959 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
Francois Romieud58d46b2011-05-03 16:38:29 +02001961 if (dev->mtu > JUMBO_1K &&
1962 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
1963 features &= ~NETIF_F_IP_CSUM;
1964
Michał Mirosław350fb322011-04-08 06:35:56 +00001965 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966}
1967
Francois Romieuda78dbf2012-01-26 14:18:23 +01001968static void __rtl8169_set_features(struct net_device *dev,
1969 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970{
1971 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001972 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001974 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001975 if (features & NETIF_F_RXALL)
1976 rx_config |= (AcceptErr | AcceptRunt);
1977 else
1978 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001980 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001981
hayeswang929a0312014-09-16 11:40:47 +08001982 if (features & NETIF_F_RXCSUM)
1983 tp->cp_cmd |= RxChkSum;
1984 else
1985 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001986
hayeswang929a0312014-09-16 11:40:47 +08001987 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1988 tp->cp_cmd |= RxVlan;
1989 else
1990 tp->cp_cmd &= ~RxVlan;
1991
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001992 tp->cp_cmd |= RTL_R16(tp, CPlusCmd) & ~(RxVlan | RxChkSum);
hayeswang929a0312014-09-16 11:40:47 +08001993
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001994 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1995 RTL_R16(tp, CPlusCmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001996}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997
Francois Romieuda78dbf2012-01-26 14:18:23 +01001998static int rtl8169_set_features(struct net_device *dev,
1999 netdev_features_t features)
2000{
2001 struct rtl8169_private *tp = netdev_priv(dev);
2002
hayeswang929a0312014-09-16 11:40:47 +08002003 features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
2004
Francois Romieuda78dbf2012-01-26 14:18:23 +01002005 rtl_lock_work(tp);
Dan Carpenter85911d72014-09-19 13:40:25 +03002006 if (features ^ dev->features)
hayeswang929a0312014-09-16 11:40:47 +08002007 __rtl8169_set_features(dev, features);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002008 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
2010 return 0;
2011}
2012
Francois Romieuda78dbf2012-01-26 14:18:23 +01002013
Kirill Smelkov810f4892012-11-10 21:11:02 +04002014static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002016 return (skb_vlan_tag_present(skb)) ?
2017 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018}
2019
Francois Romieu7a8fc772011-03-01 17:18:33 +01002020static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021{
2022 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023
Francois Romieu7a8fc772011-03-01 17:18:33 +01002024 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002025 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026}
2027
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002028static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
2029 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030{
2031 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 u32 status;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002033 u32 supported, advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002035 supported =
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002037 cmd->base.port = PORT_FIBRE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002039 status = RTL_R32(tp, TBICSR);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002040 advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
2041 cmd->base.autoneg = !!(status & TBINwEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002043 cmd->base.speed = SPEED_1000;
2044 cmd->base.duplex = DUPLEX_FULL; /* Always set */
2045
2046 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
2047 supported);
2048 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
2049 advertising);
Francois Romieuccdffb92008-07-26 14:26:06 +02002050
2051 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052}
2053
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002054static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
2055 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056{
2057 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03002059 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
2060
2061 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002064static int rtl8169_get_link_ksettings(struct net_device *dev,
2065 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
2067 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02002068 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
Francois Romieuda78dbf2012-01-26 14:18:23 +01002070 rtl_lock_work(tp);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002071 rc = tp->get_link_ksettings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002072 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
Francois Romieuccdffb92008-07-26 14:26:06 +02002074 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075}
2076
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002077static int rtl8169_set_link_ksettings(struct net_device *dev,
2078 const struct ethtool_link_ksettings *cmd)
2079{
2080 struct rtl8169_private *tp = netdev_priv(dev);
2081 int rc;
2082 u32 advertising;
2083
2084 if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
2085 cmd->link_modes.advertising))
2086 return -EINVAL;
2087
2088 del_timer_sync(&tp->timer);
2089
2090 rtl_lock_work(tp);
2091 rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
2092 cmd->base.duplex, advertising);
2093 rtl_unlock_work(tp);
2094
2095 return rc;
2096}
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2099 void *p)
2100{
Francois Romieu5b0384f2006-08-16 16:00:01 +02002101 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02002102 u32 __iomem *data = tp->mmio_addr;
2103 u32 *dw = p;
2104 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105
Francois Romieuda78dbf2012-01-26 14:18:23 +01002106 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02002107 for (i = 0; i < R8169_REGS_SIZE; i += 4)
2108 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002109 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110}
2111
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002112static u32 rtl8169_get_msglevel(struct net_device *dev)
2113{
2114 struct rtl8169_private *tp = netdev_priv(dev);
2115
2116 return tp->msg_enable;
2117}
2118
2119static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
2120{
2121 struct rtl8169_private *tp = netdev_priv(dev);
2122
2123 tp->msg_enable = value;
2124}
2125
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002126static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
2127 "tx_packets",
2128 "rx_packets",
2129 "tx_errors",
2130 "rx_errors",
2131 "rx_missed",
2132 "align_errors",
2133 "tx_single_collisions",
2134 "tx_multi_collisions",
2135 "unicast",
2136 "broadcast",
2137 "multicast",
2138 "tx_aborted",
2139 "tx_underrun",
2140};
2141
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002142static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002143{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002144 switch (sset) {
2145 case ETH_SS_STATS:
2146 return ARRAY_SIZE(rtl8169_gstrings);
2147 default:
2148 return -EOPNOTSUPP;
2149 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002150}
2151
Corinna Vinschen42020322015-09-10 10:47:35 +02002152DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002153{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002154 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002155}
2156
Corinna Vinschen42020322015-09-10 10:47:35 +02002157static bool rtl8169_do_counters(struct net_device *dev, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002158{
2159 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen42020322015-09-10 10:47:35 +02002160 dma_addr_t paddr = tp->counters_phys_addr;
2161 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02002162
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002163 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
2164 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02002165 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002166 RTL_W32(tp, CounterAddrLow, cmd);
2167 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02002168
Francois Romieua78e9362018-01-26 01:53:26 +01002169 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002170}
2171
2172static bool rtl8169_reset_counters(struct net_device *dev)
2173{
2174 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002175
2176 /*
2177 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
2178 * tally counters.
2179 */
2180 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
2181 return true;
2182
Corinna Vinschen42020322015-09-10 10:47:35 +02002183 return rtl8169_do_counters(dev, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02002184}
2185
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002186static bool rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002187{
2188 struct rtl8169_private *tp = netdev_priv(dev);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002189
Ivan Vecera355423d2009-02-06 21:49:57 -08002190 /*
2191 * Some chips are unable to dump tally counters when the receiver
2192 * is disabled.
2193 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002194 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002195 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002196
Corinna Vinschen42020322015-09-10 10:47:35 +02002197 return rtl8169_do_counters(dev, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002198}
2199
2200static bool rtl8169_init_counter_offsets(struct net_device *dev)
2201{
2202 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen42020322015-09-10 10:47:35 +02002203 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002204 bool ret = false;
2205
2206 /*
2207 * rtl8169_init_counter_offsets is called from rtl_open. On chip
2208 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
2209 * reset by a power cycle, while the counter values collected by the
2210 * driver are reset at every driver unload/load cycle.
2211 *
2212 * To make sure the HW values returned by @get_stats64 match the SW
2213 * values, we collect the initial values at first open(*) and use them
2214 * as offsets to normalize the values returned by @get_stats64.
2215 *
2216 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
2217 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
2218 * set at open time by rtl_hw_start.
2219 */
2220
2221 if (tp->tc_offset.inited)
2222 return true;
2223
2224 /* If both, reset and update fail, propagate to caller. */
2225 if (rtl8169_reset_counters(dev))
2226 ret = true;
2227
2228 if (rtl8169_update_counters(dev))
2229 ret = true;
2230
Corinna Vinschen42020322015-09-10 10:47:35 +02002231 tp->tc_offset.tx_errors = counters->tx_errors;
2232 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
2233 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002234 tp->tc_offset.inited = true;
2235
2236 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002237}
2238
Ivan Vecera355423d2009-02-06 21:49:57 -08002239static void rtl8169_get_ethtool_stats(struct net_device *dev,
2240 struct ethtool_stats *stats, u64 *data)
2241{
2242 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01002243 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02002244 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08002245
2246 ASSERT_RTNL();
2247
Chun-Hao Line0636232016-07-29 16:37:55 +08002248 pm_runtime_get_noresume(d);
2249
2250 if (pm_runtime_active(d))
2251 rtl8169_update_counters(dev);
2252
2253 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08002254
Corinna Vinschen42020322015-09-10 10:47:35 +02002255 data[0] = le64_to_cpu(counters->tx_packets);
2256 data[1] = le64_to_cpu(counters->rx_packets);
2257 data[2] = le64_to_cpu(counters->tx_errors);
2258 data[3] = le32_to_cpu(counters->rx_errors);
2259 data[4] = le16_to_cpu(counters->rx_missed);
2260 data[5] = le16_to_cpu(counters->align_errors);
2261 data[6] = le32_to_cpu(counters->tx_one_collision);
2262 data[7] = le32_to_cpu(counters->tx_multi_collision);
2263 data[8] = le64_to_cpu(counters->rx_unicast);
2264 data[9] = le64_to_cpu(counters->rx_broadcast);
2265 data[10] = le32_to_cpu(counters->rx_multicast);
2266 data[11] = le16_to_cpu(counters->tx_aborted);
2267 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08002268}
2269
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002270static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2271{
2272 switch(stringset) {
2273 case ETH_SS_STATS:
2274 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2275 break;
2276 }
2277}
2278
Florian Fainellif0903ea2016-12-03 12:01:19 -08002279static int rtl8169_nway_reset(struct net_device *dev)
2280{
2281 struct rtl8169_private *tp = netdev_priv(dev);
2282
2283 return mii_nway_restart(&tp->mii);
2284}
2285
Francois Romieu50970832017-10-27 13:24:49 +03002286/*
2287 * Interrupt coalescing
2288 *
2289 * > 1 - the availability of the IntrMitigate (0xe2) register through the
2290 * > 8169, 8168 and 810x line of chipsets
2291 *
2292 * 8169, 8168, and 8136(810x) serial chipsets support it.
2293 *
2294 * > 2 - the Tx timer unit at gigabit speed
2295 *
2296 * The unit of the timer depends on both the speed and the setting of CPlusCmd
2297 * (0xe0) bit 1 and bit 0.
2298 *
2299 * For 8169
2300 * bit[1:0] \ speed 1000M 100M 10M
2301 * 0 0 320ns 2.56us 40.96us
2302 * 0 1 2.56us 20.48us 327.7us
2303 * 1 0 5.12us 40.96us 655.4us
2304 * 1 1 10.24us 81.92us 1.31ms
2305 *
2306 * For the other
2307 * bit[1:0] \ speed 1000M 100M 10M
2308 * 0 0 5us 2.56us 40.96us
2309 * 0 1 40us 20.48us 327.7us
2310 * 1 0 80us 40.96us 655.4us
2311 * 1 1 160us 81.92us 1.31ms
2312 */
2313
2314/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
2315struct rtl_coalesce_scale {
2316 /* Rx / Tx */
2317 u32 nsecs[2];
2318};
2319
2320/* rx/tx scale factors for all CPlusCmd[0:1] cases */
2321struct rtl_coalesce_info {
2322 u32 speed;
2323 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
2324};
2325
2326/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
2327#define rxtx_x1822(r, t) { \
2328 {{(r), (t)}}, \
2329 {{(r)*8, (t)*8}}, \
2330 {{(r)*8*2, (t)*8*2}}, \
2331 {{(r)*8*2*2, (t)*8*2*2}}, \
2332}
2333static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
2334 /* speed delays: rx00 tx00 */
2335 { SPEED_10, rxtx_x1822(40960, 40960) },
2336 { SPEED_100, rxtx_x1822( 2560, 2560) },
2337 { SPEED_1000, rxtx_x1822( 320, 320) },
2338 { 0 },
2339};
2340
2341static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
2342 /* speed delays: rx00 tx00 */
2343 { SPEED_10, rxtx_x1822(40960, 40960) },
2344 { SPEED_100, rxtx_x1822( 2560, 2560) },
2345 { SPEED_1000, rxtx_x1822( 5000, 5000) },
2346 { 0 },
2347};
2348#undef rxtx_x1822
2349
2350/* get rx/tx scale vector corresponding to current speed */
2351static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
2352{
2353 struct rtl8169_private *tp = netdev_priv(dev);
2354 struct ethtool_link_ksettings ecmd;
2355 const struct rtl_coalesce_info *ci;
2356 int rc;
2357
2358 rc = rtl8169_get_link_ksettings(dev, &ecmd);
2359 if (rc < 0)
2360 return ERR_PTR(rc);
2361
2362 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
2363 if (ecmd.base.speed == ci->speed) {
2364 return ci;
2365 }
2366 }
2367
2368 return ERR_PTR(-ELNRNG);
2369}
2370
2371static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2372{
2373 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002374 const struct rtl_coalesce_info *ci;
2375 const struct rtl_coalesce_scale *scale;
2376 struct {
2377 u32 *max_frames;
2378 u32 *usecs;
2379 } coal_settings [] = {
2380 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
2381 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2382 }, *p = coal_settings;
2383 int i;
2384 u16 w;
2385
2386 memset(ec, 0, sizeof(*ec));
2387
2388 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2389 ci = rtl_coalesce_info(dev);
2390 if (IS_ERR(ci))
2391 return PTR_ERR(ci);
2392
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002393 scale = &ci->scalev[RTL_R16(tp, CPlusCmd) & 3];
Francois Romieu50970832017-10-27 13:24:49 +03002394
2395 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002396 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002397 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2398 w >>= RTL_COALESCE_SHIFT;
2399 *p->usecs = w & RTL_COALESCE_MASK;
2400 }
2401
2402 for (i = 0; i < 2; i++) {
2403 p = coal_settings + i;
2404 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2405
2406 /*
2407 * ethtool_coalesce says it is illegal to set both usecs and
2408 * max_frames to 0.
2409 */
2410 if (!*p->usecs && !*p->max_frames)
2411 *p->max_frames = 1;
2412 }
2413
2414 return 0;
2415}
2416
2417/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2418static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2419 struct net_device *dev, u32 nsec, u16 *cp01)
2420{
2421 const struct rtl_coalesce_info *ci;
2422 u16 i;
2423
2424 ci = rtl_coalesce_info(dev);
2425 if (IS_ERR(ci))
2426 return ERR_CAST(ci);
2427
2428 for (i = 0; i < 4; i++) {
2429 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2430 ci->scalev[i].nsecs[1]);
2431 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2432 *cp01 = i;
2433 return &ci->scalev[i];
2434 }
2435 }
2436
2437 return ERR_PTR(-EINVAL);
2438}
2439
2440static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2441{
2442 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002443 const struct rtl_coalesce_scale *scale;
2444 struct {
2445 u32 frames;
2446 u32 usecs;
2447 } coal_settings [] = {
2448 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2449 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2450 }, *p = coal_settings;
2451 u16 w = 0, cp01;
2452 int i;
2453
2454 scale = rtl_coalesce_choose_scale(dev,
2455 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2456 if (IS_ERR(scale))
2457 return PTR_ERR(scale);
2458
2459 for (i = 0; i < 2; i++, p++) {
2460 u32 units;
2461
2462 /*
2463 * accept max_frames=1 we returned in rtl_get_coalesce.
2464 * accept it not only when usecs=0 because of e.g. the following scenario:
2465 *
2466 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2467 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2468 * - then user does `ethtool -C eth0 rx-usecs 100`
2469 *
2470 * since ethtool sends to kernel whole ethtool_coalesce
2471 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2472 * we'll reject it below in `frames % 4 != 0`.
2473 */
2474 if (p->frames == 1) {
2475 p->frames = 0;
2476 }
2477
2478 units = p->usecs * 1000 / scale->nsecs[i];
2479 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2480 return -EINVAL;
2481
2482 w <<= RTL_COALESCE_SHIFT;
2483 w |= units;
2484 w <<= RTL_COALESCE_SHIFT;
2485 w |= p->frames >> 2;
2486 }
2487
2488 rtl_lock_work(tp);
2489
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002490 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002491
2492 tp->cp_cmd = (tp->cp_cmd & ~3) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002493 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2494 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002495
2496 rtl_unlock_work(tp);
2497
2498 return 0;
2499}
2500
Jeff Garzik7282d492006-09-13 14:30:00 -04002501static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 .get_drvinfo = rtl8169_get_drvinfo,
2503 .get_regs_len = rtl8169_get_regs_len,
2504 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002505 .get_coalesce = rtl_get_coalesce,
2506 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002507 .get_msglevel = rtl8169_get_msglevel,
2508 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002510 .get_wol = rtl8169_get_wol,
2511 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002512 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002513 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002514 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002515 .get_ts_info = ethtool_op_get_ts_info,
Florian Fainellif0903ea2016-12-03 12:01:19 -08002516 .nway_reset = rtl8169_nway_reset,
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002517 .get_link_ksettings = rtl8169_get_link_ksettings,
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002518 .set_link_ksettings = rtl8169_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519};
2520
Francois Romieu07d3f512007-02-21 22:40:46 +01002521static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002522 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523{
Francois Romieu0e485152007-02-20 00:00:26 +01002524 /*
2525 * The driver currently handles the 8168Bf and the 8168Be identically
2526 * but they can be identified more specifically through the test below
2527 * if needed:
2528 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002529 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002530 *
2531 * Same thing for the 8101Eb and the 8101Ec:
2532 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002533 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002534 */
Francois Romieu37441002011-06-17 22:58:54 +02002535 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002537 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 int mac_version;
2539 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002540 /* 8168EP family. */
2541 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2542 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2543 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2544
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002545 /* 8168H family. */
2546 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2547 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2548
Hayes Wangc5583862012-07-02 17:23:22 +08002549 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002550 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002551 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002552 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2553 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2554
Hayes Wangc2218922011-09-06 16:55:18 +08002555 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002556 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002557 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2558 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2559
hayeswang01dc7fe2011-03-21 01:50:28 +00002560 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002561 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002562 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2563 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2564 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2565
Francois Romieu5b538df2008-07-20 16:22:45 +02002566 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002567 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2568 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002569 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002570
françois romieue6de30d2011-01-03 15:08:37 +00002571 /* 8168DP family. */
2572 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2573 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002574 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002575
Francois Romieuef808d52008-06-29 13:10:54 +02002576 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002577 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002578 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002579 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002580 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002581 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2582 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002583 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002584 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002585 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002586
2587 /* 8168B family. */
2588 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2589 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2590 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2591 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2592
2593 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002594 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2595 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002596 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002597 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002598 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2599 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2600 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002601 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2602 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2603 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2604 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2605 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2606 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002607 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002608 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002609 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002610 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2611 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002612 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2613 /* FIXME: where did these entries come from ? -- FR */
2614 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2615 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2616
2617 /* 8110 family. */
2618 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2619 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2620 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2621 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2622 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2623 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2624
Jean Delvaref21b75e2009-05-26 20:54:48 -07002625 /* Catch-all */
2626 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002627 };
2628 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 u32 reg;
2630
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002631 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002632 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 p++;
2634 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002635
2636 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2637 netif_notice(tp, probe, dev,
2638 "unknown MAC, using family default\n");
2639 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002640 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2641 tp->mac_version = tp->mii.supports_gmii ?
2642 RTL_GIGA_MAC_VER_42 :
2643 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002644 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2645 tp->mac_version = tp->mii.supports_gmii ?
2646 RTL_GIGA_MAC_VER_45 :
2647 RTL_GIGA_MAC_VER_47;
2648 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2649 tp->mac_version = tp->mii.supports_gmii ?
2650 RTL_GIGA_MAC_VER_46 :
2651 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653}
2654
2655static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2656{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002657 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658}
2659
Francois Romieu867763c2007-08-17 18:21:58 +02002660struct phy_reg {
2661 u16 reg;
2662 u16 val;
2663};
2664
françois romieu4da19632011-01-03 15:07:55 +00002665static void rtl_writephy_batch(struct rtl8169_private *tp,
2666 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002667{
2668 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002669 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002670 regs++;
2671 }
2672}
2673
françois romieubca03d52011-01-03 15:07:31 +00002674#define PHY_READ 0x00000000
2675#define PHY_DATA_OR 0x10000000
2676#define PHY_DATA_AND 0x20000000
2677#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002678#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002679#define PHY_CLEAR_READCOUNT 0x70000000
2680#define PHY_WRITE 0x80000000
2681#define PHY_READCOUNT_EQ_SKIP 0x90000000
2682#define PHY_COMP_EQ_SKIPN 0xa0000000
2683#define PHY_COMP_NEQ_SKIPN 0xb0000000
2684#define PHY_WRITE_PREVIOUS 0xc0000000
2685#define PHY_SKIPN 0xd0000000
2686#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002687
Hayes Wang960aee62011-06-18 11:37:48 +02002688struct fw_info {
2689 u32 magic;
2690 char version[RTL_VER_SIZE];
2691 __le32 fw_start;
2692 __le32 fw_len;
2693 u8 chksum;
2694} __packed;
2695
Francois Romieu1c361ef2011-06-17 17:16:24 +02002696#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2697
2698static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002699{
Francois Romieub6ffd972011-06-17 17:00:05 +02002700 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002701 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002702 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2703 char *version = rtl_fw->version;
2704 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002705
Francois Romieu1c361ef2011-06-17 17:16:24 +02002706 if (fw->size < FW_OPCODE_SIZE)
2707 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002708
2709 if (!fw_info->magic) {
2710 size_t i, size, start;
2711 u8 checksum = 0;
2712
2713 if (fw->size < sizeof(*fw_info))
2714 goto out;
2715
2716 for (i = 0; i < fw->size; i++)
2717 checksum += fw->data[i];
2718 if (checksum != 0)
2719 goto out;
2720
2721 start = le32_to_cpu(fw_info->fw_start);
2722 if (start > fw->size)
2723 goto out;
2724
2725 size = le32_to_cpu(fw_info->fw_len);
2726 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2727 goto out;
2728
2729 memcpy(version, fw_info->version, RTL_VER_SIZE);
2730
2731 pa->code = (__le32 *)(fw->data + start);
2732 pa->size = size;
2733 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002734 if (fw->size % FW_OPCODE_SIZE)
2735 goto out;
2736
2737 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2738
2739 pa->code = (__le32 *)fw->data;
2740 pa->size = fw->size / FW_OPCODE_SIZE;
2741 }
2742 version[RTL_VER_SIZE - 1] = 0;
2743
2744 rc = true;
2745out:
2746 return rc;
2747}
2748
Francois Romieufd112f22011-06-18 00:10:29 +02002749static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2750 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002751{
Francois Romieufd112f22011-06-18 00:10:29 +02002752 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002753 size_t index;
2754
Francois Romieu1c361ef2011-06-17 17:16:24 +02002755 for (index = 0; index < pa->size; index++) {
2756 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002757 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002758
hayeswang42b82dc2011-01-10 02:07:25 +00002759 switch(action & 0xf0000000) {
2760 case PHY_READ:
2761 case PHY_DATA_OR:
2762 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002763 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002764 case PHY_CLEAR_READCOUNT:
2765 case PHY_WRITE:
2766 case PHY_WRITE_PREVIOUS:
2767 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002768 break;
2769
hayeswang42b82dc2011-01-10 02:07:25 +00002770 case PHY_BJMPN:
2771 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002772 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002773 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002774 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002775 }
2776 break;
2777 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002778 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002779 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002780 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002781 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002782 }
2783 break;
2784 case PHY_COMP_EQ_SKIPN:
2785 case PHY_COMP_NEQ_SKIPN:
2786 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002787 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002788 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002789 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002790 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002791 }
2792 break;
2793
hayeswang42b82dc2011-01-10 02:07:25 +00002794 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002795 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002796 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002797 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002798 }
2799 }
Francois Romieufd112f22011-06-18 00:10:29 +02002800 rc = true;
2801out:
2802 return rc;
2803}
françois romieubca03d52011-01-03 15:07:31 +00002804
Francois Romieufd112f22011-06-18 00:10:29 +02002805static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2806{
2807 struct net_device *dev = tp->dev;
2808 int rc = -EINVAL;
2809
2810 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002811 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002812 goto out;
2813 }
2814
2815 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2816 rc = 0;
2817out:
2818 return rc;
2819}
2820
2821static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2822{
2823 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002824 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002825 u32 predata, count;
2826 size_t index;
2827
2828 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002829 org.write = ops->write;
2830 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002831
Francois Romieu1c361ef2011-06-17 17:16:24 +02002832 for (index = 0; index < pa->size; ) {
2833 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002834 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002835 u32 regno = (action & 0x0fff0000) >> 16;
2836
2837 if (!action)
2838 break;
françois romieubca03d52011-01-03 15:07:31 +00002839
2840 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002841 case PHY_READ:
2842 predata = rtl_readphy(tp, regno);
2843 count++;
2844 index++;
françois romieubca03d52011-01-03 15:07:31 +00002845 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002846 case PHY_DATA_OR:
2847 predata |= data;
2848 index++;
2849 break;
2850 case PHY_DATA_AND:
2851 predata &= data;
2852 index++;
2853 break;
2854 case PHY_BJMPN:
2855 index -= regno;
2856 break;
hayeswangeee37862013-04-01 22:23:38 +00002857 case PHY_MDIO_CHG:
2858 if (data == 0) {
2859 ops->write = org.write;
2860 ops->read = org.read;
2861 } else if (data == 1) {
2862 ops->write = mac_mcu_write;
2863 ops->read = mac_mcu_read;
2864 }
2865
hayeswang42b82dc2011-01-10 02:07:25 +00002866 index++;
2867 break;
2868 case PHY_CLEAR_READCOUNT:
2869 count = 0;
2870 index++;
2871 break;
2872 case PHY_WRITE:
2873 rtl_writephy(tp, regno, data);
2874 index++;
2875 break;
2876 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002877 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002878 break;
2879 case PHY_COMP_EQ_SKIPN:
2880 if (predata == data)
2881 index += regno;
2882 index++;
2883 break;
2884 case PHY_COMP_NEQ_SKIPN:
2885 if (predata != data)
2886 index += regno;
2887 index++;
2888 break;
2889 case PHY_WRITE_PREVIOUS:
2890 rtl_writephy(tp, regno, predata);
2891 index++;
2892 break;
2893 case PHY_SKIPN:
2894 index += regno + 1;
2895 break;
2896 case PHY_DELAY_MS:
2897 mdelay(data);
2898 index++;
2899 break;
2900
françois romieubca03d52011-01-03 15:07:31 +00002901 default:
2902 BUG();
2903 }
2904 }
hayeswangeee37862013-04-01 22:23:38 +00002905
2906 ops->write = org.write;
2907 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002908}
2909
françois romieuf1e02ed2011-01-13 13:07:53 +00002910static void rtl_release_firmware(struct rtl8169_private *tp)
2911{
Francois Romieub6ffd972011-06-17 17:00:05 +02002912 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2913 release_firmware(tp->rtl_fw->fw);
2914 kfree(tp->rtl_fw);
2915 }
2916 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002917}
2918
François Romieu953a12c2011-04-24 17:38:48 +02002919static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002920{
Francois Romieub6ffd972011-06-17 17:00:05 +02002921 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002922
2923 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002924 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002925 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002926}
2927
2928static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2929{
2930 if (rtl_readphy(tp, reg) != val)
2931 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2932 else
2933 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002934}
2935
françois romieu4da19632011-01-03 15:07:55 +00002936static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002938 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002939 { 0x1f, 0x0001 },
2940 { 0x06, 0x006e },
2941 { 0x08, 0x0708 },
2942 { 0x15, 0x4000 },
2943 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944
françois romieu0b9b5712009-08-10 19:44:56 +00002945 { 0x1f, 0x0001 },
2946 { 0x03, 0x00a1 },
2947 { 0x02, 0x0008 },
2948 { 0x01, 0x0120 },
2949 { 0x00, 0x1000 },
2950 { 0x04, 0x0800 },
2951 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952
françois romieu0b9b5712009-08-10 19:44:56 +00002953 { 0x03, 0xff41 },
2954 { 0x02, 0xdf60 },
2955 { 0x01, 0x0140 },
2956 { 0x00, 0x0077 },
2957 { 0x04, 0x7800 },
2958 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959
françois romieu0b9b5712009-08-10 19:44:56 +00002960 { 0x03, 0x802f },
2961 { 0x02, 0x4f02 },
2962 { 0x01, 0x0409 },
2963 { 0x00, 0xf0f9 },
2964 { 0x04, 0x9800 },
2965 { 0x04, 0x9000 },
2966
2967 { 0x03, 0xdf01 },
2968 { 0x02, 0xdf20 },
2969 { 0x01, 0xff95 },
2970 { 0x00, 0xba00 },
2971 { 0x04, 0xa800 },
2972 { 0x04, 0xa000 },
2973
2974 { 0x03, 0xff41 },
2975 { 0x02, 0xdf20 },
2976 { 0x01, 0x0140 },
2977 { 0x00, 0x00bb },
2978 { 0x04, 0xb800 },
2979 { 0x04, 0xb000 },
2980
2981 { 0x03, 0xdf41 },
2982 { 0x02, 0xdc60 },
2983 { 0x01, 0x6340 },
2984 { 0x00, 0x007d },
2985 { 0x04, 0xd800 },
2986 { 0x04, 0xd000 },
2987
2988 { 0x03, 0xdf01 },
2989 { 0x02, 0xdf20 },
2990 { 0x01, 0x100a },
2991 { 0x00, 0xa0ff },
2992 { 0x04, 0xf800 },
2993 { 0x04, 0xf000 },
2994
2995 { 0x1f, 0x0000 },
2996 { 0x0b, 0x0000 },
2997 { 0x00, 0x9200 }
2998 };
2999
françois romieu4da19632011-01-03 15:07:55 +00003000 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001}
3002
françois romieu4da19632011-01-03 15:07:55 +00003003static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02003004{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003005 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02003006 { 0x1f, 0x0002 },
3007 { 0x01, 0x90d0 },
3008 { 0x1f, 0x0000 }
3009 };
3010
françois romieu4da19632011-01-03 15:07:55 +00003011 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02003012}
3013
françois romieu4da19632011-01-03 15:07:55 +00003014static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00003015{
3016 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00003017
Sergei Shtylyovccbae552011-07-22 05:37:24 +00003018 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
3019 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00003020 return;
3021
françois romieu4da19632011-01-03 15:07:55 +00003022 rtl_writephy(tp, 0x1f, 0x0001);
3023 rtl_writephy(tp, 0x10, 0xf01b);
3024 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00003025}
3026
françois romieu4da19632011-01-03 15:07:55 +00003027static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00003028{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003029 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00003030 { 0x1f, 0x0001 },
3031 { 0x04, 0x0000 },
3032 { 0x03, 0x00a1 },
3033 { 0x02, 0x0008 },
3034 { 0x01, 0x0120 },
3035 { 0x00, 0x1000 },
3036 { 0x04, 0x0800 },
3037 { 0x04, 0x9000 },
3038 { 0x03, 0x802f },
3039 { 0x02, 0x4f02 },
3040 { 0x01, 0x0409 },
3041 { 0x00, 0xf099 },
3042 { 0x04, 0x9800 },
3043 { 0x04, 0xa000 },
3044 { 0x03, 0xdf01 },
3045 { 0x02, 0xdf20 },
3046 { 0x01, 0xff95 },
3047 { 0x00, 0xba00 },
3048 { 0x04, 0xa800 },
3049 { 0x04, 0xf000 },
3050 { 0x03, 0xdf01 },
3051 { 0x02, 0xdf20 },
3052 { 0x01, 0x101a },
3053 { 0x00, 0xa0ff },
3054 { 0x04, 0xf800 },
3055 { 0x04, 0x0000 },
3056 { 0x1f, 0x0000 },
3057
3058 { 0x1f, 0x0001 },
3059 { 0x10, 0xf41b },
3060 { 0x14, 0xfb54 },
3061 { 0x18, 0xf5c7 },
3062 { 0x1f, 0x0000 },
3063
3064 { 0x1f, 0x0001 },
3065 { 0x17, 0x0cc0 },
3066 { 0x1f, 0x0000 }
3067 };
3068
françois romieu4da19632011-01-03 15:07:55 +00003069 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00003070
françois romieu4da19632011-01-03 15:07:55 +00003071 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003072}
3073
françois romieu4da19632011-01-03 15:07:55 +00003074static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00003075{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003076 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00003077 { 0x1f, 0x0001 },
3078 { 0x04, 0x0000 },
3079 { 0x03, 0x00a1 },
3080 { 0x02, 0x0008 },
3081 { 0x01, 0x0120 },
3082 { 0x00, 0x1000 },
3083 { 0x04, 0x0800 },
3084 { 0x04, 0x9000 },
3085 { 0x03, 0x802f },
3086 { 0x02, 0x4f02 },
3087 { 0x01, 0x0409 },
3088 { 0x00, 0xf099 },
3089 { 0x04, 0x9800 },
3090 { 0x04, 0xa000 },
3091 { 0x03, 0xdf01 },
3092 { 0x02, 0xdf20 },
3093 { 0x01, 0xff95 },
3094 { 0x00, 0xba00 },
3095 { 0x04, 0xa800 },
3096 { 0x04, 0xf000 },
3097 { 0x03, 0xdf01 },
3098 { 0x02, 0xdf20 },
3099 { 0x01, 0x101a },
3100 { 0x00, 0xa0ff },
3101 { 0x04, 0xf800 },
3102 { 0x04, 0x0000 },
3103 { 0x1f, 0x0000 },
3104
3105 { 0x1f, 0x0001 },
3106 { 0x0b, 0x8480 },
3107 { 0x1f, 0x0000 },
3108
3109 { 0x1f, 0x0001 },
3110 { 0x18, 0x67c7 },
3111 { 0x04, 0x2000 },
3112 { 0x03, 0x002f },
3113 { 0x02, 0x4360 },
3114 { 0x01, 0x0109 },
3115 { 0x00, 0x3022 },
3116 { 0x04, 0x2800 },
3117 { 0x1f, 0x0000 },
3118
3119 { 0x1f, 0x0001 },
3120 { 0x17, 0x0cc0 },
3121 { 0x1f, 0x0000 }
3122 };
3123
françois romieu4da19632011-01-03 15:07:55 +00003124 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00003125}
3126
françois romieu4da19632011-01-03 15:07:55 +00003127static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003128{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003129 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003130 { 0x10, 0xf41b },
3131 { 0x1f, 0x0000 }
3132 };
3133
françois romieu4da19632011-01-03 15:07:55 +00003134 rtl_writephy(tp, 0x1f, 0x0001);
3135 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02003136
françois romieu4da19632011-01-03 15:07:55 +00003137 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003138}
3139
françois romieu4da19632011-01-03 15:07:55 +00003140static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003141{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003142 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003143 { 0x1f, 0x0001 },
3144 { 0x10, 0xf41b },
3145 { 0x1f, 0x0000 }
3146 };
3147
françois romieu4da19632011-01-03 15:07:55 +00003148 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003149}
3150
françois romieu4da19632011-01-03 15:07:55 +00003151static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003152{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003153 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02003154 { 0x1f, 0x0000 },
3155 { 0x1d, 0x0f00 },
3156 { 0x1f, 0x0002 },
3157 { 0x0c, 0x1ec8 },
3158 { 0x1f, 0x0000 }
3159 };
3160
françois romieu4da19632011-01-03 15:07:55 +00003161 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02003162}
3163
françois romieu4da19632011-01-03 15:07:55 +00003164static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02003165{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003166 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02003167 { 0x1f, 0x0001 },
3168 { 0x1d, 0x3d98 },
3169 { 0x1f, 0x0000 }
3170 };
3171
françois romieu4da19632011-01-03 15:07:55 +00003172 rtl_writephy(tp, 0x1f, 0x0000);
3173 rtl_patchphy(tp, 0x14, 1 << 5);
3174 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02003175
françois romieu4da19632011-01-03 15:07:55 +00003176 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02003177}
3178
françois romieu4da19632011-01-03 15:07:55 +00003179static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003180{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003181 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02003182 { 0x1f, 0x0001 },
3183 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02003184 { 0x1f, 0x0002 },
3185 { 0x00, 0x88d4 },
3186 { 0x01, 0x82b1 },
3187 { 0x03, 0x7002 },
3188 { 0x08, 0x9e30 },
3189 { 0x09, 0x01f0 },
3190 { 0x0a, 0x5500 },
3191 { 0x0c, 0x00c8 },
3192 { 0x1f, 0x0003 },
3193 { 0x12, 0xc096 },
3194 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02003195 { 0x1f, 0x0000 },
3196 { 0x1f, 0x0000 },
3197 { 0x09, 0x2000 },
3198 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02003199 };
3200
françois romieu4da19632011-01-03 15:07:55 +00003201 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003202
françois romieu4da19632011-01-03 15:07:55 +00003203 rtl_patchphy(tp, 0x14, 1 << 5);
3204 rtl_patchphy(tp, 0x0d, 1 << 5);
3205 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02003206}
3207
françois romieu4da19632011-01-03 15:07:55 +00003208static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02003209{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003210 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02003211 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003212 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003213 { 0x03, 0x802f },
3214 { 0x02, 0x4f02 },
3215 { 0x01, 0x0409 },
3216 { 0x00, 0xf099 },
3217 { 0x04, 0x9800 },
3218 { 0x04, 0x9000 },
3219 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003220 { 0x1f, 0x0002 },
3221 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003222 { 0x06, 0x0761 },
3223 { 0x1f, 0x0003 },
3224 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003225 { 0x1f, 0x0000 }
3226 };
3227
françois romieu4da19632011-01-03 15:07:55 +00003228 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003229
françois romieu4da19632011-01-03 15:07:55 +00003230 rtl_patchphy(tp, 0x16, 1 << 0);
3231 rtl_patchphy(tp, 0x14, 1 << 5);
3232 rtl_patchphy(tp, 0x0d, 1 << 5);
3233 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003234}
3235
françois romieu4da19632011-01-03 15:07:55 +00003236static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02003237{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003238 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02003239 { 0x1f, 0x0001 },
3240 { 0x12, 0x2300 },
3241 { 0x1d, 0x3d98 },
3242 { 0x1f, 0x0002 },
3243 { 0x0c, 0x7eb8 },
3244 { 0x06, 0x5461 },
3245 { 0x1f, 0x0003 },
3246 { 0x16, 0x0f0a },
3247 { 0x1f, 0x0000 }
3248 };
3249
françois romieu4da19632011-01-03 15:07:55 +00003250 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02003251
françois romieu4da19632011-01-03 15:07:55 +00003252 rtl_patchphy(tp, 0x16, 1 << 0);
3253 rtl_patchphy(tp, 0x14, 1 << 5);
3254 rtl_patchphy(tp, 0x0d, 1 << 5);
3255 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02003256}
3257
françois romieu4da19632011-01-03 15:07:55 +00003258static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02003259{
françois romieu4da19632011-01-03 15:07:55 +00003260 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003261}
3262
françois romieubca03d52011-01-03 15:07:31 +00003263static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02003264{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003265 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003266 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02003267 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00003268 { 0x06, 0x4064 },
3269 { 0x07, 0x2863 },
3270 { 0x08, 0x059c },
3271 { 0x09, 0x26b4 },
3272 { 0x0a, 0x6a19 },
3273 { 0x0b, 0xdcc8 },
3274 { 0x10, 0xf06d },
3275 { 0x14, 0x7f68 },
3276 { 0x18, 0x7fd9 },
3277 { 0x1c, 0xf0ff },
3278 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02003279 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00003280 { 0x12, 0xf49f },
3281 { 0x13, 0x070b },
3282 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00003283 { 0x14, 0x94c0 },
3284
3285 /*
3286 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003287 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003288 */
Francois Romieu5b538df2008-07-20 16:22:45 +02003289 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00003290 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003291 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003292 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003293 { 0x06, 0x5561 },
3294
3295 /*
3296 * Can not link to 1Gbps with bad cable
3297 * Decrease SNR threshold form 21.07dB to 19.04dB
3298 */
3299 { 0x1f, 0x0001 },
3300 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003301
3302 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003303 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003304 };
3305
françois romieu4da19632011-01-03 15:07:55 +00003306 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003307
françois romieubca03d52011-01-03 15:07:31 +00003308 /*
3309 * Rx Error Issue
3310 * Fine Tune Switching regulator parameter
3311 */
françois romieu4da19632011-01-03 15:07:55 +00003312 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003313 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3314 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003315
Francois Romieufdf6fc02012-07-06 22:40:38 +02003316 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003317 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003318 { 0x1f, 0x0002 },
3319 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003320 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003321 { 0x05, 0x8330 },
3322 { 0x06, 0x669a },
3323 { 0x1f, 0x0002 }
3324 };
3325 int val;
3326
françois romieu4da19632011-01-03 15:07:55 +00003327 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003328
françois romieu4da19632011-01-03 15:07:55 +00003329 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003330
3331 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003332 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003333 0x0065, 0x0066, 0x0067, 0x0068,
3334 0x0069, 0x006a, 0x006b, 0x006c
3335 };
3336 int i;
3337
françois romieu4da19632011-01-03 15:07:55 +00003338 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003339
3340 val &= 0xff00;
3341 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003342 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003343 }
3344 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003345 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003346 { 0x1f, 0x0002 },
3347 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003348 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003349 { 0x05, 0x8330 },
3350 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003351 };
3352
françois romieu4da19632011-01-03 15:07:55 +00003353 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003354 }
3355
françois romieubca03d52011-01-03 15:07:31 +00003356 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003357 rtl_writephy(tp, 0x1f, 0x0002);
3358 rtl_patchphy(tp, 0x0d, 0x0300);
3359 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003360
françois romieubca03d52011-01-03 15:07:31 +00003361 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003362 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003363 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3364 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003365
françois romieu4da19632011-01-03 15:07:55 +00003366 rtl_writephy(tp, 0x1f, 0x0005);
3367 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003368
3369 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003370
françois romieu4da19632011-01-03 15:07:55 +00003371 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003372}
3373
françois romieubca03d52011-01-03 15:07:31 +00003374static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003375{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003376 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003377 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003378 { 0x1f, 0x0001 },
3379 { 0x06, 0x4064 },
3380 { 0x07, 0x2863 },
3381 { 0x08, 0x059c },
3382 { 0x09, 0x26b4 },
3383 { 0x0a, 0x6a19 },
3384 { 0x0b, 0xdcc8 },
3385 { 0x10, 0xf06d },
3386 { 0x14, 0x7f68 },
3387 { 0x18, 0x7fd9 },
3388 { 0x1c, 0xf0ff },
3389 { 0x1d, 0x3d9c },
3390 { 0x1f, 0x0003 },
3391 { 0x12, 0xf49f },
3392 { 0x13, 0x070b },
3393 { 0x1a, 0x05ad },
3394 { 0x14, 0x94c0 },
3395
françois romieubca03d52011-01-03 15:07:31 +00003396 /*
3397 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003398 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003399 */
françois romieudaf9df62009-10-07 12:44:20 +00003400 { 0x1f, 0x0002 },
3401 { 0x06, 0x5561 },
3402 { 0x1f, 0x0005 },
3403 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003404 { 0x06, 0x5561 },
3405
3406 /*
3407 * Can not link to 1Gbps with bad cable
3408 * Decrease SNR threshold form 21.07dB to 19.04dB
3409 */
3410 { 0x1f, 0x0001 },
3411 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003412
3413 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003414 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003415 };
3416
françois romieu4da19632011-01-03 15:07:55 +00003417 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003418
Francois Romieufdf6fc02012-07-06 22:40:38 +02003419 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003420 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003421 { 0x1f, 0x0002 },
3422 { 0x05, 0x669a },
3423 { 0x1f, 0x0005 },
3424 { 0x05, 0x8330 },
3425 { 0x06, 0x669a },
3426
3427 { 0x1f, 0x0002 }
3428 };
3429 int val;
3430
françois romieu4da19632011-01-03 15:07:55 +00003431 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003432
françois romieu4da19632011-01-03 15:07:55 +00003433 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003434 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003435 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003436 0x0065, 0x0066, 0x0067, 0x0068,
3437 0x0069, 0x006a, 0x006b, 0x006c
3438 };
3439 int i;
3440
françois romieu4da19632011-01-03 15:07:55 +00003441 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003442
3443 val &= 0xff00;
3444 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003445 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003446 }
3447 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003448 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003449 { 0x1f, 0x0002 },
3450 { 0x05, 0x2642 },
3451 { 0x1f, 0x0005 },
3452 { 0x05, 0x8330 },
3453 { 0x06, 0x2642 }
3454 };
3455
françois romieu4da19632011-01-03 15:07:55 +00003456 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003457 }
3458
françois romieubca03d52011-01-03 15:07:31 +00003459 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003460 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003461 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3462 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003463
françois romieubca03d52011-01-03 15:07:31 +00003464 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003465 rtl_writephy(tp, 0x1f, 0x0002);
3466 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003467
françois romieu4da19632011-01-03 15:07:55 +00003468 rtl_writephy(tp, 0x1f, 0x0005);
3469 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003470
3471 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003472
françois romieu4da19632011-01-03 15:07:55 +00003473 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003474}
3475
françois romieu4da19632011-01-03 15:07:55 +00003476static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003477{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003478 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003479 { 0x1f, 0x0002 },
3480 { 0x10, 0x0008 },
3481 { 0x0d, 0x006c },
3482
3483 { 0x1f, 0x0000 },
3484 { 0x0d, 0xf880 },
3485
3486 { 0x1f, 0x0001 },
3487 { 0x17, 0x0cc0 },
3488
3489 { 0x1f, 0x0001 },
3490 { 0x0b, 0xa4d8 },
3491 { 0x09, 0x281c },
3492 { 0x07, 0x2883 },
3493 { 0x0a, 0x6b35 },
3494 { 0x1d, 0x3da4 },
3495 { 0x1c, 0xeffd },
3496 { 0x14, 0x7f52 },
3497 { 0x18, 0x7fc6 },
3498 { 0x08, 0x0601 },
3499 { 0x06, 0x4063 },
3500 { 0x10, 0xf074 },
3501 { 0x1f, 0x0003 },
3502 { 0x13, 0x0789 },
3503 { 0x12, 0xf4bd },
3504 { 0x1a, 0x04fd },
3505 { 0x14, 0x84b0 },
3506 { 0x1f, 0x0000 },
3507 { 0x00, 0x9200 },
3508
3509 { 0x1f, 0x0005 },
3510 { 0x01, 0x0340 },
3511 { 0x1f, 0x0001 },
3512 { 0x04, 0x4000 },
3513 { 0x03, 0x1d21 },
3514 { 0x02, 0x0c32 },
3515 { 0x01, 0x0200 },
3516 { 0x00, 0x5554 },
3517 { 0x04, 0x4800 },
3518 { 0x04, 0x4000 },
3519 { 0x04, 0xf000 },
3520 { 0x03, 0xdf01 },
3521 { 0x02, 0xdf20 },
3522 { 0x01, 0x101a },
3523 { 0x00, 0xa0ff },
3524 { 0x04, 0xf800 },
3525 { 0x04, 0xf000 },
3526 { 0x1f, 0x0000 },
3527
3528 { 0x1f, 0x0007 },
3529 { 0x1e, 0x0023 },
3530 { 0x16, 0x0000 },
3531 { 0x1f, 0x0000 }
3532 };
3533
françois romieu4da19632011-01-03 15:07:55 +00003534 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003535}
3536
françois romieue6de30d2011-01-03 15:08:37 +00003537static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3538{
3539 static const struct phy_reg phy_reg_init[] = {
3540 { 0x1f, 0x0001 },
3541 { 0x17, 0x0cc0 },
3542
3543 { 0x1f, 0x0007 },
3544 { 0x1e, 0x002d },
3545 { 0x18, 0x0040 },
3546 { 0x1f, 0x0000 }
3547 };
3548
3549 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3550 rtl_patchphy(tp, 0x0d, 1 << 5);
3551}
3552
Hayes Wang70090422011-07-06 15:58:06 +08003553static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003554{
3555 static const struct phy_reg phy_reg_init[] = {
3556 /* Enable Delay cap */
3557 { 0x1f, 0x0005 },
3558 { 0x05, 0x8b80 },
3559 { 0x06, 0xc896 },
3560 { 0x1f, 0x0000 },
3561
3562 /* Channel estimation fine tune */
3563 { 0x1f, 0x0001 },
3564 { 0x0b, 0x6c20 },
3565 { 0x07, 0x2872 },
3566 { 0x1c, 0xefff },
3567 { 0x1f, 0x0003 },
3568 { 0x14, 0x6420 },
3569 { 0x1f, 0x0000 },
3570
3571 /* Update PFM & 10M TX idle timer */
3572 { 0x1f, 0x0007 },
3573 { 0x1e, 0x002f },
3574 { 0x15, 0x1919 },
3575 { 0x1f, 0x0000 },
3576
3577 { 0x1f, 0x0007 },
3578 { 0x1e, 0x00ac },
3579 { 0x18, 0x0006 },
3580 { 0x1f, 0x0000 }
3581 };
3582
Francois Romieu15ecd032011-04-27 13:52:22 -07003583 rtl_apply_firmware(tp);
3584
hayeswang01dc7fe2011-03-21 01:50:28 +00003585 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3586
3587 /* DCO enable for 10M IDLE Power */
3588 rtl_writephy(tp, 0x1f, 0x0007);
3589 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003591 rtl_writephy(tp, 0x1f, 0x0000);
3592
3593 /* For impedance matching */
3594 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003596 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003597
3598 /* PHY auto speed down */
3599 rtl_writephy(tp, 0x1f, 0x0007);
3600 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003601 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003602 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003603 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003604
3605 rtl_writephy(tp, 0x1f, 0x0005);
3606 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003607 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003608 rtl_writephy(tp, 0x1f, 0x0000);
3609
3610 rtl_writephy(tp, 0x1f, 0x0005);
3611 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003612 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003613 rtl_writephy(tp, 0x1f, 0x0007);
3614 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003615 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003616 rtl_writephy(tp, 0x1f, 0x0006);
3617 rtl_writephy(tp, 0x00, 0x5a00);
3618 rtl_writephy(tp, 0x1f, 0x0000);
3619 rtl_writephy(tp, 0x0d, 0x0007);
3620 rtl_writephy(tp, 0x0e, 0x003c);
3621 rtl_writephy(tp, 0x0d, 0x4007);
3622 rtl_writephy(tp, 0x0e, 0x0000);
3623 rtl_writephy(tp, 0x0d, 0x0000);
3624}
3625
françois romieu9ecb9aa2012-12-07 11:20:21 +00003626static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3627{
3628 const u16 w[] = {
3629 addr[0] | (addr[1] << 8),
3630 addr[2] | (addr[3] << 8),
3631 addr[4] | (addr[5] << 8)
3632 };
3633 const struct exgmac_reg e[] = {
3634 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3635 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3636 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3637 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3638 };
3639
3640 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3641}
3642
Hayes Wang70090422011-07-06 15:58:06 +08003643static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3644{
3645 static const struct phy_reg phy_reg_init[] = {
3646 /* Enable Delay cap */
3647 { 0x1f, 0x0004 },
3648 { 0x1f, 0x0007 },
3649 { 0x1e, 0x00ac },
3650 { 0x18, 0x0006 },
3651 { 0x1f, 0x0002 },
3652 { 0x1f, 0x0000 },
3653 { 0x1f, 0x0000 },
3654
3655 /* Channel estimation fine tune */
3656 { 0x1f, 0x0003 },
3657 { 0x09, 0xa20f },
3658 { 0x1f, 0x0000 },
3659 { 0x1f, 0x0000 },
3660
3661 /* Green Setting */
3662 { 0x1f, 0x0005 },
3663 { 0x05, 0x8b5b },
3664 { 0x06, 0x9222 },
3665 { 0x05, 0x8b6d },
3666 { 0x06, 0x8000 },
3667 { 0x05, 0x8b76 },
3668 { 0x06, 0x8000 },
3669 { 0x1f, 0x0000 }
3670 };
3671
3672 rtl_apply_firmware(tp);
3673
3674 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3675
3676 /* For 4-corner performance improve */
3677 rtl_writephy(tp, 0x1f, 0x0005);
3678 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003679 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003680 rtl_writephy(tp, 0x1f, 0x0000);
3681
3682 /* PHY auto speed down */
3683 rtl_writephy(tp, 0x1f, 0x0004);
3684 rtl_writephy(tp, 0x1f, 0x0007);
3685 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003686 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003687 rtl_writephy(tp, 0x1f, 0x0002);
3688 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003689 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003690
3691 /* improve 10M EEE waveform */
3692 rtl_writephy(tp, 0x1f, 0x0005);
3693 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003694 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003695 rtl_writephy(tp, 0x1f, 0x0000);
3696
3697 /* Improve 2-pair detection performance */
3698 rtl_writephy(tp, 0x1f, 0x0005);
3699 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003700 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003701 rtl_writephy(tp, 0x1f, 0x0000);
3702
3703 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003704 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003705 rtl_writephy(tp, 0x1f, 0x0005);
3706 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003707 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003708 rtl_writephy(tp, 0x1f, 0x0004);
3709 rtl_writephy(tp, 0x1f, 0x0007);
3710 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003711 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003712 rtl_writephy(tp, 0x1f, 0x0002);
3713 rtl_writephy(tp, 0x1f, 0x0000);
3714 rtl_writephy(tp, 0x0d, 0x0007);
3715 rtl_writephy(tp, 0x0e, 0x003c);
3716 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003717 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003718 rtl_writephy(tp, 0x0d, 0x0000);
3719
3720 /* Green feature */
3721 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003722 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3723 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003724 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003725 rtl_writephy(tp, 0x1f, 0x0005);
3726 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3727 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003728
françois romieu9ecb9aa2012-12-07 11:20:21 +00003729 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3730 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003731}
3732
Hayes Wang5f886e02012-03-30 14:33:03 +08003733static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3734{
3735 /* For 4-corner performance improve */
3736 rtl_writephy(tp, 0x1f, 0x0005);
3737 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003738 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003739 rtl_writephy(tp, 0x1f, 0x0000);
3740
3741 /* PHY auto speed down */
3742 rtl_writephy(tp, 0x1f, 0x0007);
3743 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003744 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003745 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003746 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003747
3748 /* Improve 10M EEE waveform */
3749 rtl_writephy(tp, 0x1f, 0x0005);
3750 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003751 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003752 rtl_writephy(tp, 0x1f, 0x0000);
3753}
3754
Hayes Wangc2218922011-09-06 16:55:18 +08003755static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3756{
3757 static const struct phy_reg phy_reg_init[] = {
3758 /* Channel estimation fine tune */
3759 { 0x1f, 0x0003 },
3760 { 0x09, 0xa20f },
3761 { 0x1f, 0x0000 },
3762
3763 /* Modify green table for giga & fnet */
3764 { 0x1f, 0x0005 },
3765 { 0x05, 0x8b55 },
3766 { 0x06, 0x0000 },
3767 { 0x05, 0x8b5e },
3768 { 0x06, 0x0000 },
3769 { 0x05, 0x8b67 },
3770 { 0x06, 0x0000 },
3771 { 0x05, 0x8b70 },
3772 { 0x06, 0x0000 },
3773 { 0x1f, 0x0000 },
3774 { 0x1f, 0x0007 },
3775 { 0x1e, 0x0078 },
3776 { 0x17, 0x0000 },
3777 { 0x19, 0x00fb },
3778 { 0x1f, 0x0000 },
3779
3780 /* Modify green table for 10M */
3781 { 0x1f, 0x0005 },
3782 { 0x05, 0x8b79 },
3783 { 0x06, 0xaa00 },
3784 { 0x1f, 0x0000 },
3785
3786 /* Disable hiimpedance detection (RTCT) */
3787 { 0x1f, 0x0003 },
3788 { 0x01, 0x328a },
3789 { 0x1f, 0x0000 }
3790 };
3791
3792 rtl_apply_firmware(tp);
3793
3794 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3795
Hayes Wang5f886e02012-03-30 14:33:03 +08003796 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003797
3798 /* Improve 2-pair detection performance */
3799 rtl_writephy(tp, 0x1f, 0x0005);
3800 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003801 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003802 rtl_writephy(tp, 0x1f, 0x0000);
3803}
3804
3805static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3806{
3807 rtl_apply_firmware(tp);
3808
Hayes Wang5f886e02012-03-30 14:33:03 +08003809 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003810}
3811
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003812static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3813{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003814 static const struct phy_reg phy_reg_init[] = {
3815 /* Channel estimation fine tune */
3816 { 0x1f, 0x0003 },
3817 { 0x09, 0xa20f },
3818 { 0x1f, 0x0000 },
3819
3820 /* Modify green table for giga & fnet */
3821 { 0x1f, 0x0005 },
3822 { 0x05, 0x8b55 },
3823 { 0x06, 0x0000 },
3824 { 0x05, 0x8b5e },
3825 { 0x06, 0x0000 },
3826 { 0x05, 0x8b67 },
3827 { 0x06, 0x0000 },
3828 { 0x05, 0x8b70 },
3829 { 0x06, 0x0000 },
3830 { 0x1f, 0x0000 },
3831 { 0x1f, 0x0007 },
3832 { 0x1e, 0x0078 },
3833 { 0x17, 0x0000 },
3834 { 0x19, 0x00aa },
3835 { 0x1f, 0x0000 },
3836
3837 /* Modify green table for 10M */
3838 { 0x1f, 0x0005 },
3839 { 0x05, 0x8b79 },
3840 { 0x06, 0xaa00 },
3841 { 0x1f, 0x0000 },
3842
3843 /* Disable hiimpedance detection (RTCT) */
3844 { 0x1f, 0x0003 },
3845 { 0x01, 0x328a },
3846 { 0x1f, 0x0000 }
3847 };
3848
3849
3850 rtl_apply_firmware(tp);
3851
3852 rtl8168f_hw_phy_config(tp);
3853
3854 /* Improve 2-pair detection performance */
3855 rtl_writephy(tp, 0x1f, 0x0005);
3856 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003857 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003858 rtl_writephy(tp, 0x1f, 0x0000);
3859
3860 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3861
3862 /* Modify green table for giga */
3863 rtl_writephy(tp, 0x1f, 0x0005);
3864 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003865 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003866 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003867 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003868 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003869 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003870 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003871 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003872 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003873 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003874 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003875 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003876 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003877 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003878 rtl_writephy(tp, 0x1f, 0x0000);
3879
3880 /* uc same-seed solution */
3881 rtl_writephy(tp, 0x1f, 0x0005);
3882 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003883 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003884 rtl_writephy(tp, 0x1f, 0x0000);
3885
3886 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003887 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003888 rtl_writephy(tp, 0x1f, 0x0005);
3889 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003890 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003891 rtl_writephy(tp, 0x1f, 0x0004);
3892 rtl_writephy(tp, 0x1f, 0x0007);
3893 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003894 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003895 rtl_writephy(tp, 0x1f, 0x0000);
3896 rtl_writephy(tp, 0x0d, 0x0007);
3897 rtl_writephy(tp, 0x0e, 0x003c);
3898 rtl_writephy(tp, 0x0d, 0x4007);
3899 rtl_writephy(tp, 0x0e, 0x0000);
3900 rtl_writephy(tp, 0x0d, 0x0000);
3901
3902 /* Green feature */
3903 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003904 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3905 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003906 rtl_writephy(tp, 0x1f, 0x0000);
3907}
3908
Hayes Wangc5583862012-07-02 17:23:22 +08003909static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3910{
Hayes Wangc5583862012-07-02 17:23:22 +08003911 rtl_apply_firmware(tp);
3912
hayeswang41f44d12013-04-01 22:23:36 +00003913 rtl_writephy(tp, 0x1f, 0x0a46);
3914 if (rtl_readphy(tp, 0x10) & 0x0100) {
3915 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003916 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003917 } else {
3918 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003919 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003920 }
Hayes Wangc5583862012-07-02 17:23:22 +08003921
hayeswang41f44d12013-04-01 22:23:36 +00003922 rtl_writephy(tp, 0x1f, 0x0a46);
3923 if (rtl_readphy(tp, 0x13) & 0x0100) {
3924 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003925 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003926 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003927 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003928 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003929 }
Hayes Wangc5583862012-07-02 17:23:22 +08003930
hayeswang41f44d12013-04-01 22:23:36 +00003931 /* Enable PHY auto speed down */
3932 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003933 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003934
hayeswangfe7524c2013-04-01 22:23:37 +00003935 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003936 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003937 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003938 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003939 rtl_writephy(tp, 0x1f, 0x0a43);
3940 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003941 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3942 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003943
hayeswang41f44d12013-04-01 22:23:36 +00003944 /* EEE auto-fallback function */
3945 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003946 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003947
hayeswang41f44d12013-04-01 22:23:36 +00003948 /* Enable UC LPF tune function */
3949 rtl_writephy(tp, 0x1f, 0x0a43);
3950 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003951 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003952
3953 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003954 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003955
hayeswangfe7524c2013-04-01 22:23:37 +00003956 /* Improve SWR Efficiency */
3957 rtl_writephy(tp, 0x1f, 0x0bcd);
3958 rtl_writephy(tp, 0x14, 0x5065);
3959 rtl_writephy(tp, 0x14, 0xd065);
3960 rtl_writephy(tp, 0x1f, 0x0bc8);
3961 rtl_writephy(tp, 0x11, 0x5655);
3962 rtl_writephy(tp, 0x1f, 0x0bcd);
3963 rtl_writephy(tp, 0x14, 0x1065);
3964 rtl_writephy(tp, 0x14, 0x9065);
3965 rtl_writephy(tp, 0x14, 0x1065);
3966
David Chang1bac1072013-11-27 15:48:36 +08003967 /* Check ALDPS bit, disable it if enabled */
3968 rtl_writephy(tp, 0x1f, 0x0a43);
3969 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003970 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003971
hayeswang41f44d12013-04-01 22:23:36 +00003972 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003973}
3974
hayeswang57538c42013-04-01 22:23:40 +00003975static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3976{
3977 rtl_apply_firmware(tp);
3978}
3979
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003980static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3981{
3982 u16 dout_tapbin;
3983 u32 data;
3984
3985 rtl_apply_firmware(tp);
3986
3987 /* CHN EST parameters adjust - giga master */
3988 rtl_writephy(tp, 0x1f, 0x0a43);
3989 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003990 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003991 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003992 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003993 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003994 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003995 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003996 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003997 rtl_writephy(tp, 0x1f, 0x0000);
3998
3999 /* CHN EST parameters adjust - giga slave */
4000 rtl_writephy(tp, 0x1f, 0x0a43);
4001 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004002 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004003 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004004 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004005 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004006 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004007 rtl_writephy(tp, 0x1f, 0x0000);
4008
4009 /* CHN EST parameters adjust - fnet */
4010 rtl_writephy(tp, 0x1f, 0x0a43);
4011 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004012 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004013 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004014 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004015 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004016 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004017 rtl_writephy(tp, 0x1f, 0x0000);
4018
4019 /* enable R-tune & PGA-retune function */
4020 dout_tapbin = 0;
4021 rtl_writephy(tp, 0x1f, 0x0a46);
4022 data = rtl_readphy(tp, 0x13);
4023 data &= 3;
4024 data <<= 2;
4025 dout_tapbin |= data;
4026 data = rtl_readphy(tp, 0x12);
4027 data &= 0xc000;
4028 data >>= 14;
4029 dout_tapbin |= data;
4030 dout_tapbin = ~(dout_tapbin^0x08);
4031 dout_tapbin <<= 12;
4032 dout_tapbin &= 0xf000;
4033 rtl_writephy(tp, 0x1f, 0x0a43);
4034 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004035 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004036 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004037 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004038 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004039 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004040 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004041 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004042
4043 rtl_writephy(tp, 0x1f, 0x0a43);
4044 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004045 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004046 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004047 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004048 rtl_writephy(tp, 0x1f, 0x0000);
4049
4050 /* enable GPHY 10M */
4051 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004052 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004053 rtl_writephy(tp, 0x1f, 0x0000);
4054
4055 /* SAR ADC performance */
4056 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004057 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004058 rtl_writephy(tp, 0x1f, 0x0000);
4059
4060 rtl_writephy(tp, 0x1f, 0x0a43);
4061 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004062 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004063 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004064 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004065 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004066 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004067 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004068 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004069 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004070 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004071 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004072 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004073 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004074 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004075 rtl_writephy(tp, 0x1f, 0x0000);
4076
4077 /* disable phy pfm mode */
4078 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004079 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004080 rtl_writephy(tp, 0x1f, 0x0000);
4081
4082 /* Check ALDPS bit, disable it if enabled */
4083 rtl_writephy(tp, 0x1f, 0x0a43);
4084 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004085 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004086
4087 rtl_writephy(tp, 0x1f, 0x0000);
4088}
4089
4090static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
4091{
4092 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
4093 u16 rlen;
4094 u32 data;
4095
4096 rtl_apply_firmware(tp);
4097
4098 /* CHIN EST parameter update */
4099 rtl_writephy(tp, 0x1f, 0x0a43);
4100 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004101 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004102 rtl_writephy(tp, 0x1f, 0x0000);
4103
4104 /* enable R-tune & PGA-retune function */
4105 rtl_writephy(tp, 0x1f, 0x0a43);
4106 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004107 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004108 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004109 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004110 rtl_writephy(tp, 0x1f, 0x0000);
4111
4112 /* enable GPHY 10M */
4113 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004114 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004115 rtl_writephy(tp, 0x1f, 0x0000);
4116
4117 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
4118 data = r8168_mac_ocp_read(tp, 0xdd02);
4119 ioffset_p3 = ((data & 0x80)>>7);
4120 ioffset_p3 <<= 3;
4121
4122 data = r8168_mac_ocp_read(tp, 0xdd00);
4123 ioffset_p3 |= ((data & (0xe000))>>13);
4124 ioffset_p2 = ((data & (0x1e00))>>9);
4125 ioffset_p1 = ((data & (0x01e0))>>5);
4126 ioffset_p0 = ((data & 0x0010)>>4);
4127 ioffset_p0 <<= 3;
4128 ioffset_p0 |= (data & (0x07));
4129 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
4130
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004131 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08004132 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004133 rtl_writephy(tp, 0x1f, 0x0bcf);
4134 rtl_writephy(tp, 0x16, data);
4135 rtl_writephy(tp, 0x1f, 0x0000);
4136 }
4137
4138 /* Modify rlen (TX LPF corner frequency) level */
4139 rtl_writephy(tp, 0x1f, 0x0bcd);
4140 data = rtl_readphy(tp, 0x16);
4141 data &= 0x000f;
4142 rlen = 0;
4143 if (data > 3)
4144 rlen = data - 3;
4145 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
4146 rtl_writephy(tp, 0x17, data);
4147 rtl_writephy(tp, 0x1f, 0x0bcd);
4148 rtl_writephy(tp, 0x1f, 0x0000);
4149
4150 /* disable phy pfm mode */
4151 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004152 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004153 rtl_writephy(tp, 0x1f, 0x0000);
4154
4155 /* Check ALDPS bit, disable it if enabled */
4156 rtl_writephy(tp, 0x1f, 0x0a43);
4157 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004158 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004159
4160 rtl_writephy(tp, 0x1f, 0x0000);
4161}
4162
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004163static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
4164{
4165 /* Enable PHY auto speed down */
4166 rtl_writephy(tp, 0x1f, 0x0a44);
4167 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
4168 rtl_writephy(tp, 0x1f, 0x0000);
4169
4170 /* patch 10M & ALDPS */
4171 rtl_writephy(tp, 0x1f, 0x0bcc);
4172 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4173 rtl_writephy(tp, 0x1f, 0x0a44);
4174 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4175 rtl_writephy(tp, 0x1f, 0x0a43);
4176 rtl_writephy(tp, 0x13, 0x8084);
4177 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4178 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4179 rtl_writephy(tp, 0x1f, 0x0000);
4180
4181 /* Enable EEE auto-fallback function */
4182 rtl_writephy(tp, 0x1f, 0x0a4b);
4183 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
4184 rtl_writephy(tp, 0x1f, 0x0000);
4185
4186 /* Enable UC LPF tune function */
4187 rtl_writephy(tp, 0x1f, 0x0a43);
4188 rtl_writephy(tp, 0x13, 0x8012);
4189 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4190 rtl_writephy(tp, 0x1f, 0x0000);
4191
4192 /* set rg_sel_sdm_rate */
4193 rtl_writephy(tp, 0x1f, 0x0c42);
4194 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4195 rtl_writephy(tp, 0x1f, 0x0000);
4196
4197 /* Check ALDPS bit, disable it if enabled */
4198 rtl_writephy(tp, 0x1f, 0x0a43);
4199 if (rtl_readphy(tp, 0x10) & 0x0004)
4200 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4201
4202 rtl_writephy(tp, 0x1f, 0x0000);
4203}
4204
4205static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
4206{
4207 /* patch 10M & ALDPS */
4208 rtl_writephy(tp, 0x1f, 0x0bcc);
4209 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4210 rtl_writephy(tp, 0x1f, 0x0a44);
4211 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4212 rtl_writephy(tp, 0x1f, 0x0a43);
4213 rtl_writephy(tp, 0x13, 0x8084);
4214 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4215 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4216 rtl_writephy(tp, 0x1f, 0x0000);
4217
4218 /* Enable UC LPF tune function */
4219 rtl_writephy(tp, 0x1f, 0x0a43);
4220 rtl_writephy(tp, 0x13, 0x8012);
4221 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4222 rtl_writephy(tp, 0x1f, 0x0000);
4223
4224 /* Set rg_sel_sdm_rate */
4225 rtl_writephy(tp, 0x1f, 0x0c42);
4226 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4227 rtl_writephy(tp, 0x1f, 0x0000);
4228
4229 /* Channel estimation parameters */
4230 rtl_writephy(tp, 0x1f, 0x0a43);
4231 rtl_writephy(tp, 0x13, 0x80f3);
4232 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
4233 rtl_writephy(tp, 0x13, 0x80f0);
4234 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
4235 rtl_writephy(tp, 0x13, 0x80ef);
4236 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
4237 rtl_writephy(tp, 0x13, 0x80f6);
4238 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
4239 rtl_writephy(tp, 0x13, 0x80ec);
4240 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
4241 rtl_writephy(tp, 0x13, 0x80ed);
4242 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4243 rtl_writephy(tp, 0x13, 0x80f2);
4244 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
4245 rtl_writephy(tp, 0x13, 0x80f4);
4246 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
4247 rtl_writephy(tp, 0x1f, 0x0a43);
4248 rtl_writephy(tp, 0x13, 0x8110);
4249 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
4250 rtl_writephy(tp, 0x13, 0x810f);
4251 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
4252 rtl_writephy(tp, 0x13, 0x8111);
4253 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
4254 rtl_writephy(tp, 0x13, 0x8113);
4255 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
4256 rtl_writephy(tp, 0x13, 0x8115);
4257 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
4258 rtl_writephy(tp, 0x13, 0x810e);
4259 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
4260 rtl_writephy(tp, 0x13, 0x810c);
4261 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4262 rtl_writephy(tp, 0x13, 0x810b);
4263 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
4264 rtl_writephy(tp, 0x1f, 0x0a43);
4265 rtl_writephy(tp, 0x13, 0x80d1);
4266 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
4267 rtl_writephy(tp, 0x13, 0x80cd);
4268 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
4269 rtl_writephy(tp, 0x13, 0x80d3);
4270 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
4271 rtl_writephy(tp, 0x13, 0x80d5);
4272 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
4273 rtl_writephy(tp, 0x13, 0x80d7);
4274 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
4275
4276 /* Force PWM-mode */
4277 rtl_writephy(tp, 0x1f, 0x0bcd);
4278 rtl_writephy(tp, 0x14, 0x5065);
4279 rtl_writephy(tp, 0x14, 0xd065);
4280 rtl_writephy(tp, 0x1f, 0x0bc8);
4281 rtl_writephy(tp, 0x12, 0x00ed);
4282 rtl_writephy(tp, 0x1f, 0x0bcd);
4283 rtl_writephy(tp, 0x14, 0x1065);
4284 rtl_writephy(tp, 0x14, 0x9065);
4285 rtl_writephy(tp, 0x14, 0x1065);
4286 rtl_writephy(tp, 0x1f, 0x0000);
4287
4288 /* Check ALDPS bit, disable it if enabled */
4289 rtl_writephy(tp, 0x1f, 0x0a43);
4290 if (rtl_readphy(tp, 0x10) & 0x0004)
4291 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4292
4293 rtl_writephy(tp, 0x1f, 0x0000);
4294}
4295
françois romieu4da19632011-01-03 15:07:55 +00004296static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004297{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004298 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004299 { 0x1f, 0x0003 },
4300 { 0x08, 0x441d },
4301 { 0x01, 0x9100 },
4302 { 0x1f, 0x0000 }
4303 };
4304
françois romieu4da19632011-01-03 15:07:55 +00004305 rtl_writephy(tp, 0x1f, 0x0000);
4306 rtl_patchphy(tp, 0x11, 1 << 12);
4307 rtl_patchphy(tp, 0x19, 1 << 13);
4308 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004309
françois romieu4da19632011-01-03 15:07:55 +00004310 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004311}
4312
Hayes Wang5a5e4442011-02-22 17:26:21 +08004313static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4314{
4315 static const struct phy_reg phy_reg_init[] = {
4316 { 0x1f, 0x0005 },
4317 { 0x1a, 0x0000 },
4318 { 0x1f, 0x0000 },
4319
4320 { 0x1f, 0x0004 },
4321 { 0x1c, 0x0000 },
4322 { 0x1f, 0x0000 },
4323
4324 { 0x1f, 0x0001 },
4325 { 0x15, 0x7701 },
4326 { 0x1f, 0x0000 }
4327 };
4328
4329 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004330 rtl_writephy(tp, 0x1f, 0x0000);
4331 rtl_writephy(tp, 0x18, 0x0310);
4332 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004333
François Romieu953a12c2011-04-24 17:38:48 +02004334 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004335
4336 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4337}
4338
Hayes Wang7e18dca2012-03-30 14:33:02 +08004339static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4340{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004341 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004342 rtl_writephy(tp, 0x1f, 0x0000);
4343 rtl_writephy(tp, 0x18, 0x0310);
4344 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004345
4346 rtl_apply_firmware(tp);
4347
4348 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004349 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004350 rtl_writephy(tp, 0x1f, 0x0004);
4351 rtl_writephy(tp, 0x10, 0x401f);
4352 rtl_writephy(tp, 0x19, 0x7030);
4353 rtl_writephy(tp, 0x1f, 0x0000);
4354}
4355
Hayes Wang5598bfe2012-07-02 17:23:21 +08004356static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4357{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004358 static const struct phy_reg phy_reg_init[] = {
4359 { 0x1f, 0x0004 },
4360 { 0x10, 0xc07f },
4361 { 0x19, 0x7030 },
4362 { 0x1f, 0x0000 }
4363 };
4364
4365 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004366 rtl_writephy(tp, 0x1f, 0x0000);
4367 rtl_writephy(tp, 0x18, 0x0310);
4368 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004369
4370 rtl_apply_firmware(tp);
4371
Francois Romieufdf6fc02012-07-06 22:40:38 +02004372 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004373 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4374
Francois Romieufdf6fc02012-07-06 22:40:38 +02004375 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004376}
4377
Francois Romieu5615d9f2007-08-17 17:50:46 +02004378static void rtl_hw_phy_config(struct net_device *dev)
4379{
4380 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004381
4382 rtl8169_print_mac_version(tp);
4383
4384 switch (tp->mac_version) {
4385 case RTL_GIGA_MAC_VER_01:
4386 break;
4387 case RTL_GIGA_MAC_VER_02:
4388 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004389 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004390 break;
4391 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004392 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004393 break;
françois romieu2e9558562009-08-10 19:44:19 +00004394 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004395 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004396 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004397 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004398 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004399 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004400 case RTL_GIGA_MAC_VER_07:
4401 case RTL_GIGA_MAC_VER_08:
4402 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004403 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004404 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004405 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004406 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004407 break;
4408 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004409 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004410 break;
4411 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004412 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004413 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004414 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004415 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004416 break;
4417 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004418 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004419 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004420 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004421 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004422 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004423 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004424 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004425 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004426 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004427 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004428 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004429 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004430 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004431 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004432 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004433 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004434 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004435 break;
4436 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004437 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004438 break;
4439 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004440 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004441 break;
françois romieue6de30d2011-01-03 15:08:37 +00004442 case RTL_GIGA_MAC_VER_28:
4443 rtl8168d_4_hw_phy_config(tp);
4444 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004445 case RTL_GIGA_MAC_VER_29:
4446 case RTL_GIGA_MAC_VER_30:
4447 rtl8105e_hw_phy_config(tp);
4448 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004449 case RTL_GIGA_MAC_VER_31:
4450 /* None. */
4451 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004452 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004453 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004454 rtl8168e_1_hw_phy_config(tp);
4455 break;
4456 case RTL_GIGA_MAC_VER_34:
4457 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004458 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004459 case RTL_GIGA_MAC_VER_35:
4460 rtl8168f_1_hw_phy_config(tp);
4461 break;
4462 case RTL_GIGA_MAC_VER_36:
4463 rtl8168f_2_hw_phy_config(tp);
4464 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004465
Hayes Wang7e18dca2012-03-30 14:33:02 +08004466 case RTL_GIGA_MAC_VER_37:
4467 rtl8402_hw_phy_config(tp);
4468 break;
4469
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004470 case RTL_GIGA_MAC_VER_38:
4471 rtl8411_hw_phy_config(tp);
4472 break;
4473
Hayes Wang5598bfe2012-07-02 17:23:21 +08004474 case RTL_GIGA_MAC_VER_39:
4475 rtl8106e_hw_phy_config(tp);
4476 break;
4477
Hayes Wangc5583862012-07-02 17:23:22 +08004478 case RTL_GIGA_MAC_VER_40:
4479 rtl8168g_1_hw_phy_config(tp);
4480 break;
hayeswang57538c42013-04-01 22:23:40 +00004481 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004482 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004483 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004484 rtl8168g_2_hw_phy_config(tp);
4485 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004486 case RTL_GIGA_MAC_VER_45:
4487 case RTL_GIGA_MAC_VER_47:
4488 rtl8168h_1_hw_phy_config(tp);
4489 break;
4490 case RTL_GIGA_MAC_VER_46:
4491 case RTL_GIGA_MAC_VER_48:
4492 rtl8168h_2_hw_phy_config(tp);
4493 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004494
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004495 case RTL_GIGA_MAC_VER_49:
4496 rtl8168ep_1_hw_phy_config(tp);
4497 break;
4498 case RTL_GIGA_MAC_VER_50:
4499 case RTL_GIGA_MAC_VER_51:
4500 rtl8168ep_2_hw_phy_config(tp);
4501 break;
4502
Hayes Wangc5583862012-07-02 17:23:22 +08004503 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004504 default:
4505 break;
4506 }
4507}
4508
Francois Romieuda78dbf2012-01-26 14:18:23 +01004509static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004510{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004511 struct timer_list *timer = &tp->timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512 unsigned long timeout = RTL8169_PHY_TIMEOUT;
4513
Francois Romieubcf0bf92006-07-26 23:14:13 +02004514 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004515
françois romieu4da19632011-01-03 15:07:55 +00004516 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02004517 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004518 * A busy loop could burn quite a few cycles on nowadays CPU.
4519 * Let's delay the execution of the timer for a few ticks.
4520 */
4521 timeout = HZ/10;
4522 goto out_mod_timer;
4523 }
4524
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004525 if (tp->link_ok(tp))
Francois Romieuda78dbf2012-01-26 14:18:23 +01004526 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004527
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02004528 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004529
françois romieu4da19632011-01-03 15:07:55 +00004530 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004531
4532out_mod_timer:
4533 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004534}
4535
4536static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4537{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004538 if (!test_and_set_bit(flag, tp->wk.flags))
4539 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004540}
4541
Kees Cook9de36cc2017-10-25 03:53:12 -07004542static void rtl8169_phy_timer(struct timer_list *t)
Francois Romieuda78dbf2012-01-26 14:18:23 +01004543{
Kees Cook9de36cc2017-10-25 03:53:12 -07004544 struct rtl8169_private *tp = from_timer(tp, t, timer);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004545
Francois Romieu98ddf982012-01-31 10:47:34 +01004546 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004547}
4548
Francois Romieuffc46952012-07-06 14:19:23 +02004549DECLARE_RTL_COND(rtl_phy_reset_cond)
4550{
4551 return tp->phy_reset_pending(tp);
4552}
4553
Francois Romieubf793292006-11-01 00:53:05 +01004554static void rtl8169_phy_reset(struct net_device *dev,
4555 struct rtl8169_private *tp)
4556{
françois romieu4da19632011-01-03 15:07:55 +00004557 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004558 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004559}
4560
David S. Miller8decf862011-09-22 03:23:13 -04004561static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4562{
David S. Miller8decf862011-09-22 03:23:13 -04004563 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004564 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004565}
4566
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004567static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004568{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004569 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004570
Marcus Sundberg773328942008-07-10 21:28:08 +02004571 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4572 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004573 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004574 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004575
Francois Romieu6dccd162007-02-13 23:38:05 +01004576 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4577
4578 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4579 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004580
Francois Romieubcf0bf92006-07-26 23:14:13 +02004581 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004582 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004583 RTL_W8(tp, 0x82, 0x01);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004584 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004585 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004586 }
4587
Francois Romieubf793292006-11-01 00:53:05 +01004588 rtl8169_phy_reset(dev, tp);
4589
Oliver Neukum54405cd2011-01-06 21:55:13 +01004590 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004591 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4592 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4593 (tp->mii.supports_gmii ?
4594 ADVERTISED_1000baseT_Half |
4595 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004596
David S. Miller8decf862011-09-22 03:23:13 -04004597 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004598 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004599}
4600
Francois Romieu773d2022007-01-31 23:47:43 +01004601static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4602{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004603 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004604
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004605 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004606
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004607 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4608 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004610 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4611 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004612
françois romieu9ecb9aa2012-12-07 11:20:21 +00004613 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4614 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004615
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004616 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004617
Francois Romieuda78dbf2012-01-26 14:18:23 +01004618 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004619}
4620
4621static int rtl_set_mac_address(struct net_device *dev, void *p)
4622{
4623 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004624 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004625 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004626
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004627 ret = eth_mac_addr(dev, p);
4628 if (ret)
4629 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004630
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004631 pm_runtime_get_noresume(d);
4632
4633 if (pm_runtime_active(d))
4634 rtl_rar_set(tp, dev->dev_addr);
4635
4636 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004637
4638 return 0;
4639}
4640
Francois Romieu5f787a12006-08-17 13:02:36 +02004641static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4642{
4643 struct rtl8169_private *tp = netdev_priv(dev);
4644 struct mii_ioctl_data *data = if_mii(ifr);
4645
Francois Romieu8b4ab282008-11-19 22:05:25 -08004646 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4647}
Francois Romieu5f787a12006-08-17 13:02:36 +02004648
Francois Romieucecb5fd2011-04-01 10:21:07 +02004649static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4650 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004651{
Francois Romieu5f787a12006-08-17 13:02:36 +02004652 switch (cmd) {
4653 case SIOCGMIIPHY:
4654 data->phy_id = 32; /* Internal PHY */
4655 return 0;
4656
4657 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004658 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004659 return 0;
4660
4661 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004662 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004663 return 0;
4664 }
4665 return -EOPNOTSUPP;
4666}
4667
Francois Romieu8b4ab282008-11-19 22:05:25 -08004668static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4669{
4670 return -EOPNOTSUPP;
4671}
4672
Bill Pembertonbaf63292012-12-03 09:23:28 -05004673static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004674{
4675 struct mdio_ops *ops = &tp->mdio_ops;
4676
4677 switch (tp->mac_version) {
4678 case RTL_GIGA_MAC_VER_27:
4679 ops->write = r8168dp_1_mdio_write;
4680 ops->read = r8168dp_1_mdio_read;
4681 break;
françois romieue6de30d2011-01-03 15:08:37 +00004682 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004683 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004684 ops->write = r8168dp_2_mdio_write;
4685 ops->read = r8168dp_2_mdio_read;
4686 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004687 case RTL_GIGA_MAC_VER_40:
4688 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004689 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004690 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004691 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004692 case RTL_GIGA_MAC_VER_45:
4693 case RTL_GIGA_MAC_VER_46:
4694 case RTL_GIGA_MAC_VER_47:
4695 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004696 case RTL_GIGA_MAC_VER_49:
4697 case RTL_GIGA_MAC_VER_50:
4698 case RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004699 ops->write = r8168g_mdio_write;
4700 ops->read = r8168g_mdio_read;
4701 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004702 default:
4703 ops->write = r8169_mdio_write;
4704 ops->read = r8169_mdio_read;
4705 break;
4706 }
4707}
4708
hayeswange2409d82013-03-31 17:02:04 +00004709static void rtl_speed_down(struct rtl8169_private *tp)
4710{
4711 u32 adv;
4712 int lpa;
4713
4714 rtl_writephy(tp, 0x1f, 0x0000);
4715 lpa = rtl_readphy(tp, MII_LPA);
4716
4717 if (lpa & (LPA_10HALF | LPA_10FULL))
4718 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4719 else if (lpa & (LPA_100HALF | LPA_100FULL))
4720 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4721 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4722 else
4723 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4724 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4725 (tp->mii.supports_gmii ?
4726 ADVERTISED_1000baseT_Half |
4727 ADVERTISED_1000baseT_Full : 0);
4728
4729 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4730 adv);
4731}
4732
David S. Miller1805b2f2011-10-24 18:18:09 -04004733static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4734{
David S. Miller1805b2f2011-10-24 18:18:09 -04004735 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004736 case RTL_GIGA_MAC_VER_25:
4737 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004738 case RTL_GIGA_MAC_VER_29:
4739 case RTL_GIGA_MAC_VER_30:
4740 case RTL_GIGA_MAC_VER_32:
4741 case RTL_GIGA_MAC_VER_33:
4742 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004743 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004744 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004745 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004746 case RTL_GIGA_MAC_VER_40:
4747 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004748 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004749 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004750 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004751 case RTL_GIGA_MAC_VER_45:
4752 case RTL_GIGA_MAC_VER_46:
4753 case RTL_GIGA_MAC_VER_47:
4754 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004755 case RTL_GIGA_MAC_VER_49:
4756 case RTL_GIGA_MAC_VER_50:
4757 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004758 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004759 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4760 break;
4761 default:
4762 break;
4763 }
4764}
4765
4766static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4767{
4768 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4769 return false;
4770
hayeswange2409d82013-03-31 17:02:04 +00004771 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004772 rtl_wol_suspend_quirk(tp);
4773
4774 return true;
4775}
4776
françois romieu065c27c2011-01-03 15:08:12 +00004777static void r810x_phy_power_down(struct rtl8169_private *tp)
4778{
4779 rtl_writephy(tp, 0x1f, 0x0000);
4780 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4781}
4782
4783static void r810x_phy_power_up(struct rtl8169_private *tp)
4784{
4785 rtl_writephy(tp, 0x1f, 0x0000);
4786 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4787}
4788
4789static void r810x_pll_power_down(struct rtl8169_private *tp)
4790{
David S. Miller1805b2f2011-10-24 18:18:09 -04004791 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004792 return;
françois romieu065c27c2011-01-03 15:08:12 +00004793
4794 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004795
4796 switch (tp->mac_version) {
4797 case RTL_GIGA_MAC_VER_07:
4798 case RTL_GIGA_MAC_VER_08:
4799 case RTL_GIGA_MAC_VER_09:
4800 case RTL_GIGA_MAC_VER_10:
4801 case RTL_GIGA_MAC_VER_13:
4802 case RTL_GIGA_MAC_VER_16:
4803 break;
4804 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004805 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004806 break;
4807 }
françois romieu065c27c2011-01-03 15:08:12 +00004808}
4809
4810static void r810x_pll_power_up(struct rtl8169_private *tp)
4811{
4812 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004813
4814 switch (tp->mac_version) {
4815 case RTL_GIGA_MAC_VER_07:
4816 case RTL_GIGA_MAC_VER_08:
4817 case RTL_GIGA_MAC_VER_09:
4818 case RTL_GIGA_MAC_VER_10:
4819 case RTL_GIGA_MAC_VER_13:
4820 case RTL_GIGA_MAC_VER_16:
4821 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004822 case RTL_GIGA_MAC_VER_47:
4823 case RTL_GIGA_MAC_VER_48:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004824 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004825 break;
Hayes Wang00042992012-03-30 14:33:00 +08004826 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004827 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004828 break;
4829 }
françois romieu065c27c2011-01-03 15:08:12 +00004830}
4831
4832static void r8168_phy_power_up(struct rtl8169_private *tp)
4833{
4834 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004835 switch (tp->mac_version) {
4836 case RTL_GIGA_MAC_VER_11:
4837 case RTL_GIGA_MAC_VER_12:
4838 case RTL_GIGA_MAC_VER_17:
4839 case RTL_GIGA_MAC_VER_18:
4840 case RTL_GIGA_MAC_VER_19:
4841 case RTL_GIGA_MAC_VER_20:
4842 case RTL_GIGA_MAC_VER_21:
4843 case RTL_GIGA_MAC_VER_22:
4844 case RTL_GIGA_MAC_VER_23:
4845 case RTL_GIGA_MAC_VER_24:
4846 case RTL_GIGA_MAC_VER_25:
4847 case RTL_GIGA_MAC_VER_26:
4848 case RTL_GIGA_MAC_VER_27:
4849 case RTL_GIGA_MAC_VER_28:
4850 case RTL_GIGA_MAC_VER_31:
4851 rtl_writephy(tp, 0x0e, 0x0000);
4852 break;
4853 default:
4854 break;
4855 }
françois romieu065c27c2011-01-03 15:08:12 +00004856 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4857}
4858
4859static void r8168_phy_power_down(struct rtl8169_private *tp)
4860{
4861 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004862 switch (tp->mac_version) {
4863 case RTL_GIGA_MAC_VER_32:
4864 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004865 case RTL_GIGA_MAC_VER_40:
4866 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004867 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4868 break;
4869
4870 case RTL_GIGA_MAC_VER_11:
4871 case RTL_GIGA_MAC_VER_12:
4872 case RTL_GIGA_MAC_VER_17:
4873 case RTL_GIGA_MAC_VER_18:
4874 case RTL_GIGA_MAC_VER_19:
4875 case RTL_GIGA_MAC_VER_20:
4876 case RTL_GIGA_MAC_VER_21:
4877 case RTL_GIGA_MAC_VER_22:
4878 case RTL_GIGA_MAC_VER_23:
4879 case RTL_GIGA_MAC_VER_24:
4880 case RTL_GIGA_MAC_VER_25:
4881 case RTL_GIGA_MAC_VER_26:
4882 case RTL_GIGA_MAC_VER_27:
4883 case RTL_GIGA_MAC_VER_28:
4884 case RTL_GIGA_MAC_VER_31:
4885 rtl_writephy(tp, 0x0e, 0x0200);
4886 default:
4887 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4888 break;
4889 }
françois romieu065c27c2011-01-03 15:08:12 +00004890}
4891
4892static void r8168_pll_power_down(struct rtl8169_private *tp)
4893{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004894 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004895 return;
4896
Francois Romieucecb5fd2011-04-01 10:21:07 +02004897 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4898 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004899 (RTL_R16(tp, CPlusCmd) & ASF)) {
françois romieu065c27c2011-01-03 15:08:12 +00004900 return;
4901 }
4902
hayeswang01dc7fe2011-03-21 01:50:28 +00004903 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4904 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004905 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004906
David S. Miller1805b2f2011-10-24 18:18:09 -04004907 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004908 return;
françois romieu065c27c2011-01-03 15:08:12 +00004909
4910 r8168_phy_power_down(tp);
4911
4912 switch (tp->mac_version) {
4913 case RTL_GIGA_MAC_VER_25:
4914 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004915 case RTL_GIGA_MAC_VER_27:
4916 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004917 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004918 case RTL_GIGA_MAC_VER_32:
4919 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004920 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004921 case RTL_GIGA_MAC_VER_45:
4922 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004923 case RTL_GIGA_MAC_VER_50:
4924 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004925 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004926 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004927 case RTL_GIGA_MAC_VER_40:
4928 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004929 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004930 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004931 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004932 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004933 break;
françois romieu065c27c2011-01-03 15:08:12 +00004934 }
4935}
4936
4937static void r8168_pll_power_up(struct rtl8169_private *tp)
4938{
françois romieu065c27c2011-01-03 15:08:12 +00004939 switch (tp->mac_version) {
4940 case RTL_GIGA_MAC_VER_25:
4941 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004942 case RTL_GIGA_MAC_VER_27:
4943 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004944 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004945 case RTL_GIGA_MAC_VER_32:
4946 case RTL_GIGA_MAC_VER_33:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004947 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004948 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004949 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004950 case RTL_GIGA_MAC_VER_45:
4951 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004952 case RTL_GIGA_MAC_VER_50:
4953 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004954 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004955 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004956 case RTL_GIGA_MAC_VER_40:
4957 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004958 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004959 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004960 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004961 0x00000000, ERIAR_EXGMAC);
4962 break;
françois romieu065c27c2011-01-03 15:08:12 +00004963 }
4964
4965 r8168_phy_power_up(tp);
4966}
4967
Francois Romieud58d46b2011-05-03 16:38:29 +02004968static void rtl_generic_op(struct rtl8169_private *tp,
4969 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004970{
4971 if (op)
4972 op(tp);
4973}
4974
4975static void rtl_pll_power_down(struct rtl8169_private *tp)
4976{
Francois Romieud58d46b2011-05-03 16:38:29 +02004977 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004978}
4979
4980static void rtl_pll_power_up(struct rtl8169_private *tp)
4981{
Francois Romieud58d46b2011-05-03 16:38:29 +02004982 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004983}
4984
Bill Pembertonbaf63292012-12-03 09:23:28 -05004985static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004986{
4987 struct pll_power_ops *ops = &tp->pll_power_ops;
4988
4989 switch (tp->mac_version) {
4990 case RTL_GIGA_MAC_VER_07:
4991 case RTL_GIGA_MAC_VER_08:
4992 case RTL_GIGA_MAC_VER_09:
4993 case RTL_GIGA_MAC_VER_10:
4994 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004995 case RTL_GIGA_MAC_VER_29:
4996 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004997 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004998 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004999 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005000 case RTL_GIGA_MAC_VER_47:
5001 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00005002 ops->down = r810x_pll_power_down;
5003 ops->up = r810x_pll_power_up;
5004 break;
5005
5006 case RTL_GIGA_MAC_VER_11:
5007 case RTL_GIGA_MAC_VER_12:
5008 case RTL_GIGA_MAC_VER_17:
5009 case RTL_GIGA_MAC_VER_18:
5010 case RTL_GIGA_MAC_VER_19:
5011 case RTL_GIGA_MAC_VER_20:
5012 case RTL_GIGA_MAC_VER_21:
5013 case RTL_GIGA_MAC_VER_22:
5014 case RTL_GIGA_MAC_VER_23:
5015 case RTL_GIGA_MAC_VER_24:
5016 case RTL_GIGA_MAC_VER_25:
5017 case RTL_GIGA_MAC_VER_26:
5018 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00005019 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00005020 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00005021 case RTL_GIGA_MAC_VER_32:
5022 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08005023 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08005024 case RTL_GIGA_MAC_VER_35:
5025 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005026 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08005027 case RTL_GIGA_MAC_VER_40:
5028 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005029 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08005030 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005031 case RTL_GIGA_MAC_VER_45:
5032 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005033 case RTL_GIGA_MAC_VER_49:
5034 case RTL_GIGA_MAC_VER_50:
5035 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00005036 ops->down = r8168_pll_power_down;
5037 ops->up = r8168_pll_power_up;
5038 break;
5039
5040 default:
5041 ops->down = NULL;
5042 ops->up = NULL;
5043 break;
5044 }
5045}
5046
Hayes Wange542a222011-07-06 15:58:04 +08005047static void rtl_init_rxcfg(struct rtl8169_private *tp)
5048{
Hayes Wange542a222011-07-06 15:58:04 +08005049 switch (tp->mac_version) {
5050 case RTL_GIGA_MAC_VER_01:
5051 case RTL_GIGA_MAC_VER_02:
5052 case RTL_GIGA_MAC_VER_03:
5053 case RTL_GIGA_MAC_VER_04:
5054 case RTL_GIGA_MAC_VER_05:
5055 case RTL_GIGA_MAC_VER_06:
5056 case RTL_GIGA_MAC_VER_10:
5057 case RTL_GIGA_MAC_VER_11:
5058 case RTL_GIGA_MAC_VER_12:
5059 case RTL_GIGA_MAC_VER_13:
5060 case RTL_GIGA_MAC_VER_14:
5061 case RTL_GIGA_MAC_VER_15:
5062 case RTL_GIGA_MAC_VER_16:
5063 case RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005064 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005065 break;
5066 case RTL_GIGA_MAC_VER_18:
5067 case RTL_GIGA_MAC_VER_19:
5068 case RTL_GIGA_MAC_VER_20:
5069 case RTL_GIGA_MAC_VER_21:
5070 case RTL_GIGA_MAC_VER_22:
5071 case RTL_GIGA_MAC_VER_23:
5072 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00005073 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02005074 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005075 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005076 break;
hayeswangbeb330a2013-04-01 22:23:39 +00005077 case RTL_GIGA_MAC_VER_40:
5078 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005079 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005080 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005081 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005082 case RTL_GIGA_MAC_VER_45:
5083 case RTL_GIGA_MAC_VER_46:
5084 case RTL_GIGA_MAC_VER_47:
5085 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005086 case RTL_GIGA_MAC_VER_49:
5087 case RTL_GIGA_MAC_VER_50:
5088 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005089 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00005090 break;
Hayes Wange542a222011-07-06 15:58:04 +08005091 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005092 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005093 break;
5094 }
5095}
5096
Hayes Wang92fc43b2011-07-06 15:58:03 +08005097static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
5098{
Timo Teräs9fba0812013-01-15 21:01:24 +00005099 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08005100}
5101
Francois Romieud58d46b2011-05-03 16:38:29 +02005102static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
5103{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005104 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005105 rtl_generic_op(tp, tp->jumbo_ops.enable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005106 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005107}
5108
5109static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
5110{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005111 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005112 rtl_generic_op(tp, tp->jumbo_ops.disable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005113 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005114}
5115
5116static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
5117{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005118 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5119 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005120 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005121}
5122
5123static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
5124{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005125 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5126 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005127 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005128}
5129
5130static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
5131{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005132 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005133}
5134
5135static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
5136{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005137 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005138}
5139
5140static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
5141{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005142 RTL_W8(tp, MaxTxPacketSize, 0x3f);
5143 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5144 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005145 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005146}
5147
5148static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
5149{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005150 RTL_W8(tp, MaxTxPacketSize, 0x0c);
5151 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5152 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005153 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005154}
5155
5156static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
5157{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005158 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005159 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005160}
5161
5162static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
5163{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005164 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005165 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005166}
5167
5168static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
5169{
Francois Romieud58d46b2011-05-03 16:38:29 +02005170 r8168b_0_hw_jumbo_enable(tp);
5171
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005172 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005173}
5174
5175static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
5176{
Francois Romieud58d46b2011-05-03 16:38:29 +02005177 r8168b_0_hw_jumbo_disable(tp);
5178
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005179 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005180}
5181
Bill Pembertonbaf63292012-12-03 09:23:28 -05005182static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02005183{
5184 struct jumbo_ops *ops = &tp->jumbo_ops;
5185
5186 switch (tp->mac_version) {
5187 case RTL_GIGA_MAC_VER_11:
5188 ops->disable = r8168b_0_hw_jumbo_disable;
5189 ops->enable = r8168b_0_hw_jumbo_enable;
5190 break;
5191 case RTL_GIGA_MAC_VER_12:
5192 case RTL_GIGA_MAC_VER_17:
5193 ops->disable = r8168b_1_hw_jumbo_disable;
5194 ops->enable = r8168b_1_hw_jumbo_enable;
5195 break;
5196 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
5197 case RTL_GIGA_MAC_VER_19:
5198 case RTL_GIGA_MAC_VER_20:
5199 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
5200 case RTL_GIGA_MAC_VER_22:
5201 case RTL_GIGA_MAC_VER_23:
5202 case RTL_GIGA_MAC_VER_24:
5203 case RTL_GIGA_MAC_VER_25:
5204 case RTL_GIGA_MAC_VER_26:
5205 ops->disable = r8168c_hw_jumbo_disable;
5206 ops->enable = r8168c_hw_jumbo_enable;
5207 break;
5208 case RTL_GIGA_MAC_VER_27:
5209 case RTL_GIGA_MAC_VER_28:
5210 ops->disable = r8168dp_hw_jumbo_disable;
5211 ops->enable = r8168dp_hw_jumbo_enable;
5212 break;
5213 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
5214 case RTL_GIGA_MAC_VER_32:
5215 case RTL_GIGA_MAC_VER_33:
5216 case RTL_GIGA_MAC_VER_34:
5217 ops->disable = r8168e_hw_jumbo_disable;
5218 ops->enable = r8168e_hw_jumbo_enable;
5219 break;
5220
5221 /*
5222 * No action needed for jumbo frames with 8169.
5223 * No jumbo for 810x at all.
5224 */
Hayes Wangc5583862012-07-02 17:23:22 +08005225 case RTL_GIGA_MAC_VER_40:
5226 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005227 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005228 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005229 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005230 case RTL_GIGA_MAC_VER_45:
5231 case RTL_GIGA_MAC_VER_46:
5232 case RTL_GIGA_MAC_VER_47:
5233 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005234 case RTL_GIGA_MAC_VER_49:
5235 case RTL_GIGA_MAC_VER_50:
5236 case RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02005237 default:
5238 ops->disable = NULL;
5239 ops->enable = NULL;
5240 break;
5241 }
5242}
5243
Francois Romieuffc46952012-07-06 14:19:23 +02005244DECLARE_RTL_COND(rtl_chipcmd_cond)
5245{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005246 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02005247}
5248
Francois Romieu6f43adc2011-04-29 15:05:51 +02005249static void rtl_hw_reset(struct rtl8169_private *tp)
5250{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005251 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005252
Francois Romieuffc46952012-07-06 14:19:23 +02005253 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005254}
5255
Francois Romieub6ffd972011-06-17 17:00:05 +02005256static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5257{
5258 struct rtl_fw *rtl_fw;
5259 const char *name;
5260 int rc = -ENOMEM;
5261
5262 name = rtl_lookup_firmware_name(tp);
5263 if (!name)
5264 goto out_no_firmware;
5265
5266 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
5267 if (!rtl_fw)
5268 goto err_warn;
5269
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005270 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02005271 if (rc < 0)
5272 goto err_free;
5273
Francois Romieufd112f22011-06-18 00:10:29 +02005274 rc = rtl_check_firmware(tp, rtl_fw);
5275 if (rc < 0)
5276 goto err_release_firmware;
5277
Francois Romieub6ffd972011-06-17 17:00:05 +02005278 tp->rtl_fw = rtl_fw;
5279out:
5280 return;
5281
Francois Romieufd112f22011-06-18 00:10:29 +02005282err_release_firmware:
5283 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02005284err_free:
5285 kfree(rtl_fw);
5286err_warn:
5287 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
5288 name, rc);
5289out_no_firmware:
5290 tp->rtl_fw = NULL;
5291 goto out;
5292}
5293
François Romieu953a12c2011-04-24 17:38:48 +02005294static void rtl_request_firmware(struct rtl8169_private *tp)
5295{
Francois Romieub6ffd972011-06-17 17:00:05 +02005296 if (IS_ERR(tp->rtl_fw))
5297 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02005298}
5299
Hayes Wang92fc43b2011-07-06 15:58:03 +08005300static void rtl_rx_close(struct rtl8169_private *tp)
5301{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005302 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005303}
5304
Francois Romieuffc46952012-07-06 14:19:23 +02005305DECLARE_RTL_COND(rtl_npq_cond)
5306{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005307 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02005308}
5309
5310DECLARE_RTL_COND(rtl_txcfg_empty_cond)
5311{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005312 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02005313}
5314
françois romieue6de30d2011-01-03 15:08:37 +00005315static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316{
5317 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00005318 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319
Hayes Wang92fc43b2011-07-06 15:58:03 +08005320 rtl_rx_close(tp);
5321
Hayes Wang5d2e1952011-02-22 17:26:22 +08005322 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00005323 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
5324 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02005325 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08005326 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005327 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
5328 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
5329 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
5330 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
5331 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
5332 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
5333 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
5334 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
5335 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
5336 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
5337 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
5338 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005339 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
5340 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
5341 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
5342 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005343 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02005344 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005345 } else {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005346 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005347 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00005348 }
5349
Hayes Wang92fc43b2011-07-06 15:58:03 +08005350 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005351}
5352
Francois Romieu7f796d832007-06-11 23:04:41 +02005353static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005354{
Francois Romieu9cb427b2006-11-02 00:10:16 +01005355 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005356 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01005357 (InterFrameGap << TxInterFrameGapShift));
5358}
5359
Francois Romieu07ce4062007-02-23 23:36:39 +01005360static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005361{
5362 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363
Francois Romieu07ce4062007-02-23 23:36:39 +01005364 tp->hw_start(dev);
5365
Francois Romieuda78dbf2012-01-26 14:18:23 +01005366 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01005367}
5368
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005369static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005370{
5371 /*
5372 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
5373 * register to be written before TxDescAddrLow to work.
5374 * Switching from MMIO to I/O access fixes the issue as well.
5375 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005376 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5377 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5378 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5379 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005380}
5381
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005382static u16 rtl_rw_cpluscmd(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005383{
5384 u16 cmd;
5385
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005386 cmd = RTL_R16(tp, CPlusCmd);
5387 RTL_W16(tp, CPlusCmd, cmd);
Francois Romieu7f796d832007-06-11 23:04:41 +02005388 return cmd;
5389}
5390
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005391static void rtl_set_rx_max_size(struct rtl8169_private *tp, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02005392{
5393 /* Low hurts. Let's disable the filtering. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005394 RTL_W16(tp, RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02005395}
5396
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005397static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01005398{
Francois Romieu37441002011-06-17 22:58:54 +02005399 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01005400 u32 mac_version;
5401 u32 clk;
5402 u32 val;
5403 } cfg2_info [] = {
5404 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
5405 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
5406 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
5407 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02005408 };
5409 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01005410 unsigned int i;
5411 u32 clk;
5412
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005413 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01005414 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01005415 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005416 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01005417 break;
5418 }
5419 }
5420}
5421
Francois Romieue6b763e2012-03-08 09:35:39 +01005422static void rtl_set_rx_mode(struct net_device *dev)
5423{
5424 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01005425 u32 mc_filter[2]; /* Multicast hash filter */
5426 int rx_mode;
5427 u32 tmp = 0;
5428
5429 if (dev->flags & IFF_PROMISC) {
5430 /* Unconditionally log net taps. */
5431 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
5432 rx_mode =
5433 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5434 AcceptAllPhys;
5435 mc_filter[1] = mc_filter[0] = 0xffffffff;
5436 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
5437 (dev->flags & IFF_ALLMULTI)) {
5438 /* Too many to filter perfectly -- accept all multicasts. */
5439 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5440 mc_filter[1] = mc_filter[0] = 0xffffffff;
5441 } else {
5442 struct netdev_hw_addr *ha;
5443
5444 rx_mode = AcceptBroadcast | AcceptMyPhys;
5445 mc_filter[1] = mc_filter[0] = 0;
5446 netdev_for_each_mc_addr(ha, dev) {
5447 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
5448 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5449 rx_mode |= AcceptMulticast;
5450 }
5451 }
5452
5453 if (dev->features & NETIF_F_RXALL)
5454 rx_mode |= (AcceptErr | AcceptRunt);
5455
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005456 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01005457
5458 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
5459 u32 data = mc_filter[0];
5460
5461 mc_filter[0] = swab32(mc_filter[1]);
5462 mc_filter[1] = swab32(data);
5463 }
5464
Nathan Walp04817762012-11-01 12:08:47 +00005465 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
5466 mc_filter[1] = mc_filter[0] = 0xffffffff;
5467
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005468 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
5469 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01005470
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005471 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01005472}
5473
Francois Romieu07ce4062007-02-23 23:36:39 +01005474static void rtl_hw_start_8169(struct net_device *dev)
5475{
5476 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu07ce4062007-02-23 23:36:39 +01005477 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01005478
Francois Romieu9cb427b2006-11-02 00:10:16 +01005479 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005480 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) | PCIMulRW);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005481 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
5482 }
5483
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005484 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02005485 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5486 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5487 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5488 tp->mac_version == RTL_GIGA_MAC_VER_04)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005489 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005490
Hayes Wange542a222011-07-06 15:58:04 +08005491 rtl_init_rxcfg(tp);
5492
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005493 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005494
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005495 rtl_set_rx_max_size(tp, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496
Francois Romieucecb5fd2011-04-01 10:21:07 +02005497 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5498 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5499 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5500 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02005501 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005502
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005503 tp->cp_cmd |= rtl_rw_cpluscmd(tp) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005504
Francois Romieucecb5fd2011-04-01 10:21:07 +02005505 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5506 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005507 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005508 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005509 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510 }
5511
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005512 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02005513
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005514 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01005515
Linus Torvalds1da177e2005-04-16 15:20:36 -07005516 /*
5517 * Undocumented corner. Supposedly:
5518 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5519 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005520 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005522 rtl_set_rx_tx_desc_registers(tp);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005523
Francois Romieucecb5fd2011-04-01 10:21:07 +02005524 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
5525 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
5526 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
5527 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005528 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieuc946b302007-10-04 00:42:50 +02005529 rtl_set_rx_tx_config_registers(tp);
5530 }
5531
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005532 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02005533
5534 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005535 RTL_R8(tp, IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005537 RTL_W32(tp, RxMissed, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005538
Francois Romieu07ce4062007-02-23 23:36:39 +01005539 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540
5541 /* no early-rx interrupts */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005542 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005543}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005545static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5546{
5547 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005548 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005549}
5550
5551static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5552{
Francois Romieu52989f02012-07-06 13:37:00 +02005553 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005554}
5555
5556static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005557{
5558 u32 csi;
5559
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005560 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5561 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005562}
5563
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005564static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005565{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005566 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005567}
5568
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005569static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005570{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005571 rtl_csi_access_enable(tp, 0x27000000);
5572}
5573
Francois Romieuffc46952012-07-06 14:19:23 +02005574DECLARE_RTL_COND(rtl_csiar_cond)
5575{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005576 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02005577}
5578
Francois Romieu52989f02012-07-06 13:37:00 +02005579static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005580{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005581 RTL_W32(tp, CSIDR, value);
5582 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005583 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5584
Francois Romieuffc46952012-07-06 14:19:23 +02005585 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005586}
5587
Francois Romieu52989f02012-07-06 13:37:00 +02005588static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005589{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005590 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005591 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5592
Francois Romieuffc46952012-07-06 14:19:23 +02005593 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005594 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005595}
5596
Francois Romieu52989f02012-07-06 13:37:00 +02005597static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005598{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005599 RTL_W32(tp, CSIDR, value);
5600 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005601 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5602 CSIAR_FUNC_NIC);
5603
Francois Romieuffc46952012-07-06 14:19:23 +02005604 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005605}
5606
Francois Romieu52989f02012-07-06 13:37:00 +02005607static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005608{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005609 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005610 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5611
Francois Romieuffc46952012-07-06 14:19:23 +02005612 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005613 RTL_R32(tp, CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005614}
5615
hayeswang45dd95c2013-07-08 17:09:01 +08005616static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5617{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005618 RTL_W32(tp, CSIDR, value);
5619 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
hayeswang45dd95c2013-07-08 17:09:01 +08005620 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5621 CSIAR_FUNC_NIC2);
5622
5623 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5624}
5625
5626static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5627{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005628 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
hayeswang45dd95c2013-07-08 17:09:01 +08005629 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5630
5631 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005632 RTL_R32(tp, CSIDR) : ~0;
hayeswang45dd95c2013-07-08 17:09:01 +08005633}
5634
Bill Pembertonbaf63292012-12-03 09:23:28 -05005635static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005636{
5637 struct csi_ops *ops = &tp->csi_ops;
5638
5639 switch (tp->mac_version) {
5640 case RTL_GIGA_MAC_VER_01:
5641 case RTL_GIGA_MAC_VER_02:
5642 case RTL_GIGA_MAC_VER_03:
5643 case RTL_GIGA_MAC_VER_04:
5644 case RTL_GIGA_MAC_VER_05:
5645 case RTL_GIGA_MAC_VER_06:
5646 case RTL_GIGA_MAC_VER_10:
5647 case RTL_GIGA_MAC_VER_11:
5648 case RTL_GIGA_MAC_VER_12:
5649 case RTL_GIGA_MAC_VER_13:
5650 case RTL_GIGA_MAC_VER_14:
5651 case RTL_GIGA_MAC_VER_15:
5652 case RTL_GIGA_MAC_VER_16:
5653 case RTL_GIGA_MAC_VER_17:
5654 ops->write = NULL;
5655 ops->read = NULL;
5656 break;
5657
Hayes Wang7e18dca2012-03-30 14:33:02 +08005658 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005659 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005660 ops->write = r8402_csi_write;
5661 ops->read = r8402_csi_read;
5662 break;
5663
hayeswang45dd95c2013-07-08 17:09:01 +08005664 case RTL_GIGA_MAC_VER_44:
5665 ops->write = r8411_csi_write;
5666 ops->read = r8411_csi_read;
5667 break;
5668
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005669 default:
5670 ops->write = r8169_csi_write;
5671 ops->read = r8169_csi_read;
5672 break;
5673 }
Francois Romieudacf8152008-08-02 20:44:13 +02005674}
5675
5676struct ephy_info {
5677 unsigned int offset;
5678 u16 mask;
5679 u16 bits;
5680};
5681
Francois Romieufdf6fc02012-07-06 22:40:38 +02005682static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5683 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005684{
5685 u16 w;
5686
5687 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005688 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5689 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005690 e++;
5691 }
5692}
5693
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005694static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02005695{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005696 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005697 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005698}
5699
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005700static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005701{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005702 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005703 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005704}
5705
hayeswangb51ecea2014-07-09 14:52:51 +08005706static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5707{
hayeswangb51ecea2014-07-09 14:52:51 +08005708 u8 data;
5709
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005710 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08005711
5712 if (enable)
5713 data |= Rdy_to_L23;
5714 else
5715 data &= ~Rdy_to_L23;
5716
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005717 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08005718}
5719
Francois Romieub726e492008-06-28 12:22:59 +02005720#define R8168_CPCMD_QUIRK_MASK (\
5721 EnableBist | \
5722 Mac_dbgo_oe | \
5723 Force_half_dup | \
5724 Force_rxflow_en | \
5725 Force_txflow_en | \
5726 Cxpl_dbg_sel | \
5727 ASF | \
5728 PktCntrDisable | \
5729 Mac_dbgo_sel)
5730
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005731static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005732{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005733 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005734
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005735 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieub726e492008-06-28 12:22:59 +02005736
françois romieufaf1e782013-02-27 13:01:57 +00005737 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005738 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00005739 PCI_EXP_DEVCTL_NOSNOOP_EN);
5740 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005741}
5742
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005743static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005744{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005745 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005746
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005747 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005748
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005749 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005750}
5751
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005752static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005753{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005754 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02005755
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005756 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005757
françois romieufaf1e782013-02-27 13:01:57 +00005758 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005759 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02005760
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005761 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005762
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005763 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02005764}
5765
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005766static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005767{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005768 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005769 { 0x01, 0, 0x0001 },
5770 { 0x02, 0x0800, 0x1000 },
5771 { 0x03, 0, 0x0042 },
5772 { 0x06, 0x0080, 0x0000 },
5773 { 0x07, 0, 0x2000 }
5774 };
5775
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005776 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005777
Francois Romieufdf6fc02012-07-06 22:40:38 +02005778 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005779
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005780 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005781}
5782
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005783static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005784{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005785 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005786
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005787 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02005788
françois romieufaf1e782013-02-27 13:01:57 +00005789 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005790 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02005791
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005792 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieuef3386f2008-06-29 12:24:30 +02005793}
5794
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005795static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005796{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005797 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005798
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005799 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005800
5801 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005802 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005803
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005804 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005805
françois romieufaf1e782013-02-27 13:01:57 +00005806 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005807 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005808
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005809 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005810}
5811
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005812static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005813{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005814 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005815 { 0x02, 0x0800, 0x1000 },
5816 { 0x03, 0, 0x0002 },
5817 { 0x06, 0x0080, 0x0000 }
5818 };
5819
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005820 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005821
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005822 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02005823
Francois Romieufdf6fc02012-07-06 22:40:38 +02005824 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005825
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005826 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005827}
5828
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005829static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005830{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005831 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005832 { 0x01, 0, 0x0001 },
5833 { 0x03, 0x0400, 0x0220 }
5834 };
5835
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005836 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005837
Francois Romieufdf6fc02012-07-06 22:40:38 +02005838 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005839
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005840 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005841}
5842
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005843static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005844{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005845 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005846}
5847
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005848static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005849{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005850 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005851
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005852 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005853}
5854
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005855static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005856{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005857 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005858
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005859 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005860
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005861 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005862
françois romieufaf1e782013-02-27 13:01:57 +00005863 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005864 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005865
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005866 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu5b538df2008-07-20 16:22:45 +02005867}
5868
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005869static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005870{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005871 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005872
françois romieufaf1e782013-02-27 13:01:57 +00005873 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005874 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005875
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005876 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005877
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005878 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005879}
5880
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005881static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005882{
5883 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005884 { 0x0b, 0x0000, 0x0048 },
5885 { 0x19, 0x0020, 0x0050 },
5886 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005887 };
françois romieue6de30d2011-01-03 15:08:37 +00005888
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005889 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005890
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005891 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005892
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005893 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005894
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005895 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005896
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005897 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005898}
5899
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005900static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005901{
Hayes Wang70090422011-07-06 15:58:06 +08005902 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005903 { 0x00, 0x0200, 0x0100 },
5904 { 0x00, 0x0000, 0x0004 },
5905 { 0x06, 0x0002, 0x0001 },
5906 { 0x06, 0x0000, 0x0030 },
5907 { 0x07, 0x0000, 0x2000 },
5908 { 0x00, 0x0000, 0x0020 },
5909 { 0x03, 0x5800, 0x2000 },
5910 { 0x03, 0x0000, 0x0001 },
5911 { 0x01, 0x0800, 0x1000 },
5912 { 0x07, 0x0000, 0x4000 },
5913 { 0x1e, 0x0000, 0x2000 },
5914 { 0x19, 0xffff, 0xfe6c },
5915 { 0x0a, 0x0000, 0x0040 }
5916 };
5917
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005918 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005919
Francois Romieufdf6fc02012-07-06 22:40:38 +02005920 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005921
françois romieufaf1e782013-02-27 13:01:57 +00005922 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005923 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005924
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005925 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005926
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005927 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005928
5929 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005930 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5931 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005932
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005933 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005934}
5935
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005936static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005937{
5938 static const struct ephy_info e_info_8168e_2[] = {
5939 { 0x09, 0x0000, 0x0080 },
5940 { 0x19, 0x0000, 0x0224 }
5941 };
5942
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005943 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005944
Francois Romieufdf6fc02012-07-06 22:40:38 +02005945 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005946
françois romieufaf1e782013-02-27 13:01:57 +00005947 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005948 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005949
Francois Romieufdf6fc02012-07-06 22:40:38 +02005950 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5951 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5952 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5953 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5954 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5955 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005956 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5957 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005958
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005959 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005960
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005961 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005962
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005963 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5964 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005965
5966 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005967 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005968
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005969 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5970 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5971 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005972}
5973
Hayes Wang5f886e02012-03-30 14:33:03 +08005974static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005975{
Hayes Wang5f886e02012-03-30 14:33:03 +08005976 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005977
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005978 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005979
Francois Romieufdf6fc02012-07-06 22:40:38 +02005980 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5981 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5982 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5983 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005984 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5985 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5986 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5987 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005988 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5989 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005990
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005991 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005992
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005993 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005994
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005995 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5996 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5997 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5998 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5999 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08006000}
6001
Hayes Wang5f886e02012-03-30 14:33:03 +08006002static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
6003{
Hayes Wang5f886e02012-03-30 14:33:03 +08006004 static const struct ephy_info e_info_8168f_1[] = {
6005 { 0x06, 0x00c0, 0x0020 },
6006 { 0x08, 0x0001, 0x0002 },
6007 { 0x09, 0x0000, 0x0080 },
6008 { 0x19, 0x0000, 0x0224 }
6009 };
6010
6011 rtl_hw_start_8168f(tp);
6012
Francois Romieufdf6fc02012-07-06 22:40:38 +02006013 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08006014
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006015 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08006016
6017 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006018 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08006019}
6020
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006021static void rtl_hw_start_8411(struct rtl8169_private *tp)
6022{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006023 static const struct ephy_info e_info_8168f_1[] = {
6024 { 0x06, 0x00c0, 0x0020 },
6025 { 0x0f, 0xffff, 0x5200 },
6026 { 0x1e, 0x0000, 0x4000 },
6027 { 0x19, 0x0000, 0x0224 }
6028 };
6029
6030 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08006031 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006032
Francois Romieufdf6fc02012-07-06 22:40:38 +02006033 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006034
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006035 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006036}
6037
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006038static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006039{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006040 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00006041
Hayes Wangc5583862012-07-02 17:23:22 +08006042 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
6043 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6044 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6045 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6046
6047 rtl_csi_access_enable_1(tp);
6048
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006049 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08006050
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006051 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6052 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00006053 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08006054
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006055 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6056 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08006057
6058 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6059 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6060
6061 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006062 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08006063
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006064 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6065 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006066
6067 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08006068}
6069
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006070static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
6071{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006072 static const struct ephy_info e_info_8168g_1[] = {
6073 { 0x00, 0x0000, 0x0008 },
6074 { 0x0c, 0x37d0, 0x0820 },
6075 { 0x1e, 0x0000, 0x0001 },
6076 { 0x19, 0x8000, 0x0000 }
6077 };
6078
6079 rtl_hw_start_8168g(tp);
6080
6081 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006082 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6083 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006084 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
6085}
6086
hayeswang57538c42013-04-01 22:23:40 +00006087static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
6088{
hayeswang57538c42013-04-01 22:23:40 +00006089 static const struct ephy_info e_info_8168g_2[] = {
6090 { 0x00, 0x0000, 0x0008 },
6091 { 0x0c, 0x3df0, 0x0200 },
6092 { 0x19, 0xffff, 0xfc00 },
6093 { 0x1e, 0xffff, 0x20eb }
6094 };
6095
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006096 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00006097
6098 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006099 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6100 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00006101 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
6102}
6103
hayeswang45dd95c2013-07-08 17:09:01 +08006104static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
6105{
hayeswang45dd95c2013-07-08 17:09:01 +08006106 static const struct ephy_info e_info_8411_2[] = {
6107 { 0x00, 0x0000, 0x0008 },
6108 { 0x0c, 0x3df0, 0x0200 },
6109 { 0x0f, 0xffff, 0x5200 },
6110 { 0x19, 0x0020, 0x0000 },
6111 { 0x1e, 0x0000, 0x2000 }
6112 };
6113
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006114 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08006115
6116 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006117 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6118 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang45dd95c2013-07-08 17:09:01 +08006119 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
6120}
6121
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006122static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
6123{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02006124 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006125 u32 data;
6126 static const struct ephy_info e_info_8168h_1[] = {
6127 { 0x1e, 0x0800, 0x0001 },
6128 { 0x1d, 0x0000, 0x0800 },
6129 { 0x05, 0xffff, 0x2089 },
6130 { 0x06, 0xffff, 0x5881 },
6131 { 0x04, 0xffff, 0x154a },
6132 { 0x01, 0xffff, 0x068b }
6133 };
6134
6135 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006136 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6137 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006138 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
6139
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006140 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006141
6142 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6143 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6144 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6145 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6146
6147 rtl_csi_access_enable_1(tp);
6148
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006149 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006150
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006151 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6152 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006153
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006154 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006155
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006156 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006157
6158 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6159
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006160 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6161 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006162
6163 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6164 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6165
6166 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006167 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006168
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006169 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6170 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006171
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006172 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006173
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006174 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006175
6176 rtl_pcie_state_l2l3_enable(tp, false);
6177
6178 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08006179 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006180 rtl_writephy(tp, 0x1f, 0x0000);
6181 if (rg_saw_cnt > 0) {
6182 u16 sw_cnt_1ms_ini;
6183
6184 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
6185 sw_cnt_1ms_ini &= 0x0fff;
6186 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006187 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006188 data |= sw_cnt_1ms_ini;
6189 r8168_mac_ocp_write(tp, 0xd412, data);
6190 }
6191
6192 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006193 data &= ~0xf0;
6194 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006195 r8168_mac_ocp_write(tp, 0xe056, data);
6196
6197 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006198 data &= ~0x6000;
6199 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006200 r8168_mac_ocp_write(tp, 0xe052, data);
6201
6202 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006203 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006204 data |= 0x017f;
6205 r8168_mac_ocp_write(tp, 0xe0d6, data);
6206
6207 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006208 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006209 data |= 0x047f;
6210 r8168_mac_ocp_write(tp, 0xd420, data);
6211
6212 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
6213 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
6214 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
6215 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
6216}
6217
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006218static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
6219{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006220 rtl8168ep_stop_cmac(tp);
6221
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006222 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006223
6224 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6225 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
6226 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
6227 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6228
6229 rtl_csi_access_enable_1(tp);
6230
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006231 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006232
6233 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6234 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6235
6236 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
6237
6238 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6239
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006240 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6241 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006242
6243 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6244 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6245
6246 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006247 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006248
6249 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6250
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006251 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006252
6253 rtl_pcie_state_l2l3_enable(tp, false);
6254}
6255
6256static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
6257{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006258 static const struct ephy_info e_info_8168ep_1[] = {
6259 { 0x00, 0xffff, 0x10ab },
6260 { 0x06, 0xffff, 0xf030 },
6261 { 0x08, 0xffff, 0x2006 },
6262 { 0x0d, 0xffff, 0x1666 },
6263 { 0x0c, 0x3ff0, 0x0000 }
6264 };
6265
6266 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006267 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6268 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006269 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
6270
6271 rtl_hw_start_8168ep(tp);
6272}
6273
6274static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
6275{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006276 static const struct ephy_info e_info_8168ep_2[] = {
6277 { 0x00, 0xffff, 0x10a3 },
6278 { 0x19, 0xffff, 0xfc00 },
6279 { 0x1e, 0xffff, 0x20ea }
6280 };
6281
6282 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006283 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6284 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006285 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
6286
6287 rtl_hw_start_8168ep(tp);
6288
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006289 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6290 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006291}
6292
6293static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
6294{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006295 u32 data;
6296 static const struct ephy_info e_info_8168ep_3[] = {
6297 { 0x00, 0xffff, 0x10a3 },
6298 { 0x19, 0xffff, 0x7c00 },
6299 { 0x1e, 0xffff, 0x20eb },
6300 { 0x0d, 0xffff, 0x1666 }
6301 };
6302
6303 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006304 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6305 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006306 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
6307
6308 rtl_hw_start_8168ep(tp);
6309
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006310 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6311 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006312
6313 data = r8168_mac_ocp_read(tp, 0xd3e2);
6314 data &= 0xf000;
6315 data |= 0x0271;
6316 r8168_mac_ocp_write(tp, 0xd3e2, data);
6317
6318 data = r8168_mac_ocp_read(tp, 0xd3e4);
6319 data &= 0xff00;
6320 r8168_mac_ocp_write(tp, 0xd3e4, data);
6321
6322 data = r8168_mac_ocp_read(tp, 0xe860);
6323 data |= 0x0080;
6324 r8168_mac_ocp_write(tp, 0xe860, data);
6325}
6326
Francois Romieu07ce4062007-02-23 23:36:39 +01006327static void rtl_hw_start_8168(struct net_device *dev)
6328{
Francois Romieu2dd99532007-06-11 23:22:52 +02006329 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu2dd99532007-06-11 23:22:52 +02006330
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006331 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu2dd99532007-06-11 23:22:52 +02006332
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006333 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02006334
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006335 rtl_set_rx_max_size(tp, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02006336
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006337 tp->cp_cmd |= RTL_R16(tp, CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02006338
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006339 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02006340
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006341 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01006342
6343 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00006344 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006345 tp->event_slow |= RxFIFOOver | PCSTimeout;
6346 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01006347 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006348
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006349 rtl_set_rx_tx_desc_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006350
hayeswang1a964642013-04-01 22:23:41 +00006351 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006352
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006353 RTL_R8(tp, IntrMask);
Francois Romieu2dd99532007-06-11 23:22:52 +02006354
Francois Romieu219a1e92008-06-28 11:58:39 +02006355 switch (tp->mac_version) {
6356 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006357 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006358 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006359
6360 case RTL_GIGA_MAC_VER_12:
6361 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006362 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006363 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006364
6365 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006366 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006367 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006368
6369 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006370 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006371 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006372
6373 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006374 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006375 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006376
Francois Romieu197ff762008-06-28 13:16:02 +02006377 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006378 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006379 break;
Francois Romieu197ff762008-06-28 13:16:02 +02006380
Francois Romieu6fb07052008-06-29 11:54:28 +02006381 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006382 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006383 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02006384
Francois Romieuef3386f2008-06-29 12:24:30 +02006385 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006386 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006387 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02006388
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006389 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006390 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006391 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006392
Francois Romieu5b538df2008-07-20 16:22:45 +02006393 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00006394 case RTL_GIGA_MAC_VER_26:
6395 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006396 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006397 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02006398
françois romieue6de30d2011-01-03 15:08:37 +00006399 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006400 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006401 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02006402
hayeswang4804b3b2011-03-21 01:50:29 +00006403 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006404 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006405 break;
6406
hayeswang01dc7fe2011-03-21 01:50:28 +00006407 case RTL_GIGA_MAC_VER_32:
6408 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006409 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08006410 break;
6411 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006412 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00006413 break;
françois romieue6de30d2011-01-03 15:08:37 +00006414
Hayes Wangc2218922011-09-06 16:55:18 +08006415 case RTL_GIGA_MAC_VER_35:
6416 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006417 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08006418 break;
6419
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006420 case RTL_GIGA_MAC_VER_38:
6421 rtl_hw_start_8411(tp);
6422 break;
6423
Hayes Wangc5583862012-07-02 17:23:22 +08006424 case RTL_GIGA_MAC_VER_40:
6425 case RTL_GIGA_MAC_VER_41:
6426 rtl_hw_start_8168g_1(tp);
6427 break;
hayeswang57538c42013-04-01 22:23:40 +00006428 case RTL_GIGA_MAC_VER_42:
6429 rtl_hw_start_8168g_2(tp);
6430 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006431
hayeswang45dd95c2013-07-08 17:09:01 +08006432 case RTL_GIGA_MAC_VER_44:
6433 rtl_hw_start_8411_2(tp);
6434 break;
6435
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006436 case RTL_GIGA_MAC_VER_45:
6437 case RTL_GIGA_MAC_VER_46:
6438 rtl_hw_start_8168h_1(tp);
6439 break;
6440
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006441 case RTL_GIGA_MAC_VER_49:
6442 rtl_hw_start_8168ep_1(tp);
6443 break;
6444
6445 case RTL_GIGA_MAC_VER_50:
6446 rtl_hw_start_8168ep_2(tp);
6447 break;
6448
6449 case RTL_GIGA_MAC_VER_51:
6450 rtl_hw_start_8168ep_3(tp);
6451 break;
6452
Francois Romieu219a1e92008-06-28 11:58:39 +02006453 default:
6454 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6455 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00006456 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006457 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006458
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006459 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
hayeswang1a964642013-04-01 22:23:41 +00006460
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006461 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu0e485152007-02-20 00:00:26 +01006462
hayeswang1a964642013-04-01 22:23:41 +00006463 rtl_set_rx_mode(dev);
Francois Romieub8363902008-06-01 12:31:57 +02006464
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006465 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01006466}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006467
Francois Romieu2857ffb2008-08-02 21:08:49 +02006468#define R810X_CPCMD_QUIRK_MASK (\
6469 EnableBist | \
6470 Mac_dbgo_oe | \
6471 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00006472 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02006473 Force_txflow_en | \
6474 Cxpl_dbg_sel | \
6475 ASF | \
6476 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006477 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006478
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006479static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006480{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08006481 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02006482 { 0x01, 0, 0x6e65 },
6483 { 0x02, 0, 0x091f },
6484 { 0x03, 0, 0xc2f9 },
6485 { 0x06, 0, 0xafb5 },
6486 { 0x07, 0, 0x0e00 },
6487 { 0x19, 0, 0xec80 },
6488 { 0x01, 0, 0x2e65 },
6489 { 0x01, 0, 0x6e65 }
6490 };
6491 u8 cfg1;
6492
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006493 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006494
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006495 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006496
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006497 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006498
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006499 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02006500 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006501 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006502
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006503 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006504 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006505 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006506
Francois Romieufdf6fc02012-07-06 22:40:38 +02006507 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02006508}
6509
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006510static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006511{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006512 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006513
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006514 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006515
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006516 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
6517 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006518}
6519
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006520static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006521{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006522 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006523
Francois Romieufdf6fc02012-07-06 22:40:38 +02006524 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006525}
6526
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006527static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006528{
6529 static const struct ephy_info e_info_8105e_1[] = {
6530 { 0x07, 0, 0x4000 },
6531 { 0x19, 0, 0x0200 },
6532 { 0x19, 0, 0x0020 },
6533 { 0x1e, 0, 0x2000 },
6534 { 0x03, 0, 0x0001 },
6535 { 0x19, 0, 0x0100 },
6536 { 0x19, 0, 0x0004 },
6537 { 0x0a, 0, 0x0020 }
6538 };
6539
Francois Romieucecb5fd2011-04-01 10:21:07 +02006540 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006541 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006542
Francois Romieucecb5fd2011-04-01 10:21:07 +02006543 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006544 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006545
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006546 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6547 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006548
Francois Romieufdf6fc02012-07-06 22:40:38 +02006549 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08006550
6551 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006552}
6553
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006554static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006555{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006556 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006557 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006558}
6559
Hayes Wang7e18dca2012-03-30 14:33:02 +08006560static void rtl_hw_start_8402(struct rtl8169_private *tp)
6561{
Hayes Wang7e18dca2012-03-30 14:33:02 +08006562 static const struct ephy_info e_info_8402[] = {
6563 { 0x19, 0xffff, 0xff64 },
6564 { 0x1e, 0, 0x4000 }
6565 };
6566
6567 rtl_csi_access_enable_2(tp);
6568
6569 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006570 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006571
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006572 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6573 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006574
Francois Romieufdf6fc02012-07-06 22:40:38 +02006575 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006576
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006577 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006578
Francois Romieufdf6fc02012-07-06 22:40:38 +02006579 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6580 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006581 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6582 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006583 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6584 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006585 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006586
6587 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006588}
6589
Hayes Wang5598bfe2012-07-02 17:23:21 +08006590static void rtl_hw_start_8106(struct rtl8169_private *tp)
6591{
Hayes Wang5598bfe2012-07-02 17:23:21 +08006592 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006593 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006594
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006595 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
6596 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6597 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006598
6599 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006600}
6601
Francois Romieu07ce4062007-02-23 23:36:39 +01006602static void rtl_hw_start_8101(struct net_device *dev)
6603{
Francois Romieucdf1a602007-06-11 23:29:50 +02006604 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieucdf1a602007-06-11 23:29:50 +02006605 struct pci_dev *pdev = tp->pci_dev;
6606
Francois Romieuda78dbf2012-01-26 14:18:23 +01006607 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6608 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006609
Francois Romieucecb5fd2011-04-01 10:21:07 +02006610 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006611 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006612 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
6613 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006615 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006616
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006617 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00006618
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006619 rtl_set_rx_max_size(tp, rx_buf_sz);
hayeswang1a964642013-04-01 22:23:41 +00006620
6621 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006622 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00006623
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006624 rtl_set_rx_tx_desc_registers(tp);
hayeswang1a964642013-04-01 22:23:41 +00006625
6626 rtl_set_rx_tx_config_registers(tp);
6627
Francois Romieu2857ffb2008-08-02 21:08:49 +02006628 switch (tp->mac_version) {
6629 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006630 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006631 break;
6632
6633 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006634 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006635 break;
6636
6637 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006638 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006639 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006640
6641 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006642 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006643 break;
6644 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006645 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006646 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006647
6648 case RTL_GIGA_MAC_VER_37:
6649 rtl_hw_start_8402(tp);
6650 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006651
6652 case RTL_GIGA_MAC_VER_39:
6653 rtl_hw_start_8106(tp);
6654 break;
hayeswang58152cd2013-04-01 22:23:42 +00006655 case RTL_GIGA_MAC_VER_43:
6656 rtl_hw_start_8168g_2(tp);
6657 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006658 case RTL_GIGA_MAC_VER_47:
6659 case RTL_GIGA_MAC_VER_48:
6660 rtl_hw_start_8168h_1(tp);
6661 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006662 }
6663
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006664 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02006665
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006666 RTL_W16(tp, IntrMitigate, 0x0000);
Francois Romieucdf1a602007-06-11 23:29:50 +02006667
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006668 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02006669
Francois Romieucdf1a602007-06-11 23:29:50 +02006670 rtl_set_rx_mode(dev);
6671
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006672 RTL_R8(tp, IntrMask);
hayeswang1a964642013-04-01 22:23:41 +00006673
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006674 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675}
6676
6677static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6678{
Francois Romieud58d46b2011-05-03 16:38:29 +02006679 struct rtl8169_private *tp = netdev_priv(dev);
6680
Francois Romieud58d46b2011-05-03 16:38:29 +02006681 if (new_mtu > ETH_DATA_LEN)
6682 rtl_hw_jumbo_enable(tp);
6683 else
6684 rtl_hw_jumbo_disable(tp);
6685
Linus Torvalds1da177e2005-04-16 15:20:36 -07006686 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006687 netdev_update_features(dev);
6688
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006689 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006690}
6691
6692static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6693{
Al Viro95e09182007-12-22 18:55:39 +00006694 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006695 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6696}
6697
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006698static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6699 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006700{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006701 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006702 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006703
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006704 kfree(*data_buff);
6705 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706 rtl8169_make_unusable_by_asic(desc);
6707}
6708
6709static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
6710{
6711 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6712
Alexander Duycka0750132014-12-11 15:02:17 -08006713 /* Force memory writes to complete before releasing descriptor */
6714 dma_wmb();
6715
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
6717}
6718
6719static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
6720 u32 rx_buf_sz)
6721{
6722 desc->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006723 rtl8169_mark_to_asic(desc, rx_buf_sz);
6724}
6725
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006726static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006728 return (void *)ALIGN((long)data, 16);
6729}
6730
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006731static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6732 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006733{
6734 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006735 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006736 struct device *d = tp_to_dev(tp);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006737 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006738 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006739
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006740 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
6741 if (!data)
6742 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006743
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006744 if (rtl8169_align(data) != data) {
6745 kfree(data);
6746 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
6747 if (!data)
6748 return NULL;
6749 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006750
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006751 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006752 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006753 if (unlikely(dma_mapping_error(d, mapping))) {
6754 if (net_ratelimit())
6755 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006756 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006758
6759 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006760 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006761
6762err_out:
6763 kfree(data);
6764 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006765}
6766
6767static void rtl8169_rx_clear(struct rtl8169_private *tp)
6768{
Francois Romieu07d3f512007-02-21 22:40:46 +01006769 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006770
6771 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006772 if (tp->Rx_databuff[i]) {
6773 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006774 tp->RxDescArray + i);
6775 }
6776 }
6777}
6778
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006779static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006780{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006781 desc->opts1 |= cpu_to_le32(RingEnd);
6782}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006783
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006784static int rtl8169_rx_fill(struct rtl8169_private *tp)
6785{
6786 unsigned int i;
6787
6788 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006789 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006790
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006791 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02006793
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006794 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006795 if (!data) {
6796 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006797 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006798 }
6799 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006801
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006802 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6803 return 0;
6804
6805err_out:
6806 rtl8169_rx_clear(tp);
6807 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006808}
6809
Linus Torvalds1da177e2005-04-16 15:20:36 -07006810static int rtl8169_init_ring(struct net_device *dev)
6811{
6812 struct rtl8169_private *tp = netdev_priv(dev);
6813
6814 rtl8169_init_ring_indexes(tp);
6815
6816 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006817 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006818
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006819 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006820}
6821
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006822static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006823 struct TxDesc *desc)
6824{
6825 unsigned int len = tx_skb->len;
6826
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006827 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6828
Linus Torvalds1da177e2005-04-16 15:20:36 -07006829 desc->opts1 = 0x00;
6830 desc->opts2 = 0x00;
6831 desc->addr = 0x00;
6832 tx_skb->len = 0;
6833}
6834
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006835static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6836 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006837{
6838 unsigned int i;
6839
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006840 for (i = 0; i < n; i++) {
6841 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006842 struct ring_info *tx_skb = tp->tx_skb + entry;
6843 unsigned int len = tx_skb->len;
6844
6845 if (len) {
6846 struct sk_buff *skb = tx_skb->skb;
6847
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006848 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006849 tp->TxDescArray + entry);
6850 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006851 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006852 tx_skb->skb = NULL;
6853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006854 }
6855 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006856}
6857
6858static void rtl8169_tx_clear(struct rtl8169_private *tp)
6859{
6860 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006861 tp->cur_tx = tp->dirty_tx = 0;
6862}
6863
Francois Romieu4422bcd2012-01-26 11:23:32 +01006864static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006865{
David Howellsc4028952006-11-22 14:57:56 +00006866 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006867 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006868
Francois Romieuda78dbf2012-01-26 14:18:23 +01006869 napi_disable(&tp->napi);
6870 netif_stop_queue(dev);
6871 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006872
françois romieuc7c2c392011-12-04 20:30:52 +00006873 rtl8169_hw_reset(tp);
6874
Francois Romieu56de4142011-03-15 17:29:31 +01006875 for (i = 0; i < NUM_RX_DESC; i++)
6876 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
6877
Linus Torvalds1da177e2005-04-16 15:20:36 -07006878 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006879 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006880
Francois Romieuda78dbf2012-01-26 14:18:23 +01006881 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01006882 rtl_hw_start(dev);
6883 netif_wake_queue(dev);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006884 rtl8169_check_link_status(dev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006885}
6886
6887static void rtl8169_tx_timeout(struct net_device *dev)
6888{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006889 struct rtl8169_private *tp = netdev_priv(dev);
6890
6891 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006892}
6893
6894static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006895 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006896{
6897 struct skb_shared_info *info = skb_shinfo(skb);
6898 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006899 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006900 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006901
6902 entry = tp->cur_tx;
6903 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006904 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006905 dma_addr_t mapping;
6906 u32 status, len;
6907 void *addr;
6908
6909 entry = (entry + 1) % NUM_TX_DESC;
6910
6911 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006912 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006913 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006914 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006915 if (unlikely(dma_mapping_error(d, mapping))) {
6916 if (net_ratelimit())
6917 netif_err(tp, drv, tp->dev,
6918 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006919 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006920 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006921
Francois Romieucecb5fd2011-04-01 10:21:07 +02006922 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006923 status = opts[0] | len |
6924 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006925
6926 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006927 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006928 txd->addr = cpu_to_le64(mapping);
6929
6930 tp->tx_skb[entry].len = len;
6931 }
6932
6933 if (cur_frag) {
6934 tp->tx_skb[entry].skb = skb;
6935 txd->opts1 |= cpu_to_le32(LastFrag);
6936 }
6937
6938 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006939
6940err_out:
6941 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6942 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006943}
6944
françois romieub423e9a2013-05-18 01:24:46 +00006945static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6946{
6947 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6948}
6949
hayeswange9746042014-07-11 16:25:58 +08006950static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6951 struct net_device *dev);
6952/* r8169_csum_workaround()
6953 * The hw limites the value the transport offset. When the offset is out of the
6954 * range, calculate the checksum by sw.
6955 */
6956static void r8169_csum_workaround(struct rtl8169_private *tp,
6957 struct sk_buff *skb)
6958{
6959 if (skb_shinfo(skb)->gso_size) {
6960 netdev_features_t features = tp->dev->features;
6961 struct sk_buff *segs, *nskb;
6962
6963 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6964 segs = skb_gso_segment(skb, features);
6965 if (IS_ERR(segs) || !segs)
6966 goto drop;
6967
6968 do {
6969 nskb = segs;
6970 segs = segs->next;
6971 nskb->next = NULL;
6972 rtl8169_start_xmit(nskb, tp->dev);
6973 } while (segs);
6974
Alexander Duyckeb781392015-05-01 10:34:44 -07006975 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006976 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6977 if (skb_checksum_help(skb) < 0)
6978 goto drop;
6979
6980 rtl8169_start_xmit(skb, tp->dev);
6981 } else {
6982 struct net_device_stats *stats;
6983
6984drop:
6985 stats = &tp->dev->stats;
6986 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006987 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006988 }
6989}
6990
6991/* msdn_giant_send_check()
6992 * According to the document of microsoft, the TCP Pseudo Header excludes the
6993 * packet length for IPv6 TCP large packets.
6994 */
6995static int msdn_giant_send_check(struct sk_buff *skb)
6996{
6997 const struct ipv6hdr *ipv6h;
6998 struct tcphdr *th;
6999 int ret;
7000
7001 ret = skb_cow_head(skb, 0);
7002 if (ret)
7003 return ret;
7004
7005 ipv6h = ipv6_hdr(skb);
7006 th = tcp_hdr(skb);
7007
7008 th->check = 0;
7009 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
7010
7011 return ret;
7012}
7013
7014static inline __be16 get_protocol(struct sk_buff *skb)
7015{
7016 __be16 protocol;
7017
7018 if (skb->protocol == htons(ETH_P_8021Q))
7019 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
7020 else
7021 protocol = skb->protocol;
7022
7023 return protocol;
7024}
7025
hayeswang5888d3f2014-07-11 16:25:56 +08007026static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
7027 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007028{
Michał Mirosław350fb322011-04-08 06:35:56 +00007029 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007030
Francois Romieu2b7b4312011-04-18 22:53:24 -07007031 if (mss) {
7032 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08007033 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
7034 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
7035 const struct iphdr *ip = ip_hdr(skb);
7036
7037 if (ip->protocol == IPPROTO_TCP)
7038 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
7039 else if (ip->protocol == IPPROTO_UDP)
7040 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
7041 else
7042 WARN_ON_ONCE(1);
7043 }
7044
7045 return true;
7046}
7047
7048static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
7049 struct sk_buff *skb, u32 *opts)
7050{
hayeswangbdfa4ed2014-07-11 16:25:57 +08007051 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08007052 u32 mss = skb_shinfo(skb)->gso_size;
7053
7054 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08007055 if (transport_offset > GTTCPHO_MAX) {
7056 netif_warn(tp, tx_err, tp->dev,
7057 "Invalid transport offset 0x%x for TSO\n",
7058 transport_offset);
7059 return false;
7060 }
7061
7062 switch (get_protocol(skb)) {
7063 case htons(ETH_P_IP):
7064 opts[0] |= TD1_GTSENV4;
7065 break;
7066
7067 case htons(ETH_P_IPV6):
7068 if (msdn_giant_send_check(skb))
7069 return false;
7070
7071 opts[0] |= TD1_GTSENV6;
7072 break;
7073
7074 default:
7075 WARN_ON_ONCE(1);
7076 break;
7077 }
7078
hayeswangbdfa4ed2014-07-11 16:25:57 +08007079 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08007080 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007081 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08007082 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007083
françois romieub423e9a2013-05-18 01:24:46 +00007084 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007085 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00007086
hayeswange9746042014-07-11 16:25:58 +08007087 if (transport_offset > TCPHO_MAX) {
7088 netif_warn(tp, tx_err, tp->dev,
7089 "Invalid transport offset 0x%x\n",
7090 transport_offset);
7091 return false;
7092 }
7093
7094 switch (get_protocol(skb)) {
7095 case htons(ETH_P_IP):
7096 opts[1] |= TD1_IPv4_CS;
7097 ip_protocol = ip_hdr(skb)->protocol;
7098 break;
7099
7100 case htons(ETH_P_IPV6):
7101 opts[1] |= TD1_IPv6_CS;
7102 ip_protocol = ipv6_hdr(skb)->nexthdr;
7103 break;
7104
7105 default:
7106 ip_protocol = IPPROTO_RAW;
7107 break;
7108 }
7109
7110 if (ip_protocol == IPPROTO_TCP)
7111 opts[1] |= TD1_TCP_CS;
7112 else if (ip_protocol == IPPROTO_UDP)
7113 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007114 else
7115 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08007116
7117 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00007118 } else {
7119 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007120 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007121 }
hayeswang5888d3f2014-07-11 16:25:56 +08007122
françois romieub423e9a2013-05-18 01:24:46 +00007123 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007124}
7125
Stephen Hemminger613573252009-08-31 19:50:58 +00007126static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
7127 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007128{
7129 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007130 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007131 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007132 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007133 dma_addr_t mapping;
7134 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007135 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007136 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02007137
Julien Ducourthial477206a2012-05-09 00:00:06 +02007138 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007139 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007140 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007141 }
7142
7143 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007144 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007145
françois romieub423e9a2013-05-18 01:24:46 +00007146 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
7147 opts[0] = DescOwn;
7148
hayeswange9746042014-07-11 16:25:58 +08007149 if (!tp->tso_csum(tp, skb, opts)) {
7150 r8169_csum_workaround(tp, skb);
7151 return NETDEV_TX_OK;
7152 }
françois romieub423e9a2013-05-18 01:24:46 +00007153
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007154 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007155 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007156 if (unlikely(dma_mapping_error(d, mapping))) {
7157 if (net_ratelimit())
7158 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007159 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007160 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007161
7162 tp->tx_skb[entry].len = len;
7163 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007164
Francois Romieu2b7b4312011-04-18 22:53:24 -07007165 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007166 if (frags < 0)
7167 goto err_dma_1;
7168 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07007169 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007170 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07007171 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007172 tp->tx_skb[entry].skb = skb;
7173 }
7174
Francois Romieu2b7b4312011-04-18 22:53:24 -07007175 txd->opts2 = cpu_to_le32(opts[1]);
7176
Richard Cochran5047fb52012-03-10 07:29:42 +00007177 skb_tx_timestamp(skb);
7178
Alexander Duycka0750132014-12-11 15:02:17 -08007179 /* Force memory writes to complete before releasing descriptor */
7180 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007181
Francois Romieucecb5fd2011-04-01 10:21:07 +02007182 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07007183 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007184 txd->opts1 = cpu_to_le32(status);
7185
Alexander Duycka0750132014-12-11 15:02:17 -08007186 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00007187 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007188
Alexander Duycka0750132014-12-11 15:02:17 -08007189 tp->cur_tx += frags + 1;
7190
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007191 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007192
David S. Miller87cda7c2015-02-22 15:54:29 -05007193 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01007194
David S. Miller87cda7c2015-02-22 15:54:29 -05007195 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01007196 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
7197 * not miss a ring update when it notices a stopped queue.
7198 */
7199 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007200 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01007201 /* Sync with rtl_tx:
7202 * - publish queue status and cur_tx ring index (write barrier)
7203 * - refresh dirty_tx ring index (read barrier).
7204 * May the current thread have a pessimistic view of the ring
7205 * status and forget to wake up queue, a racing rtl_tx thread
7206 * can't.
7207 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007208 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02007209 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007210 netif_wake_queue(dev);
7211 }
7212
Stephen Hemminger613573252009-08-31 19:50:58 +00007213 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007214
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007215err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007216 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007217err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007218 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007219 dev->stats.tx_dropped++;
7220 return NETDEV_TX_OK;
7221
7222err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007223 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007224 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00007225 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007226}
7227
7228static void rtl8169_pcierr_interrupt(struct net_device *dev)
7229{
7230 struct rtl8169_private *tp = netdev_priv(dev);
7231 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007232 u16 pci_status, pci_cmd;
7233
7234 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
7235 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
7236
Joe Perchesbf82c182010-02-09 11:49:50 +00007237 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
7238 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007239
7240 /*
7241 * The recovery sequence below admits a very elaborated explanation:
7242 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01007243 * - I did not see what else could be done;
7244 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007245 *
7246 * Feel free to adjust to your needs.
7247 */
Francois Romieua27993f2006-12-18 00:04:19 +01007248 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01007249 pci_cmd &= ~PCI_COMMAND_PARITY;
7250 else
7251 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
7252
7253 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254
7255 pci_write_config_word(pdev, PCI_STATUS,
7256 pci_status & (PCI_STATUS_DETECTED_PARITY |
7257 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
7258 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
7259
7260 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00007261 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007262 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007263 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007264 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007265 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007266 }
7267
françois romieue6de30d2011-01-03 15:08:37 +00007268 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01007269
Francois Romieu98ddf982012-01-31 10:47:34 +01007270 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007271}
7272
Francois Romieuda78dbf2012-01-26 14:18:23 +01007273static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007274{
7275 unsigned int dirty_tx, tx_left;
7276
Linus Torvalds1da177e2005-04-16 15:20:36 -07007277 dirty_tx = tp->dirty_tx;
7278 smp_rmb();
7279 tx_left = tp->cur_tx - dirty_tx;
7280
7281 while (tx_left > 0) {
7282 unsigned int entry = dirty_tx % NUM_TX_DESC;
7283 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007284 u32 status;
7285
Linus Torvalds1da177e2005-04-16 15:20:36 -07007286 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
7287 if (status & DescOwn)
7288 break;
7289
Alexander Duycka0750132014-12-11 15:02:17 -08007290 /* This barrier is needed to keep us from reading
7291 * any other fields out of the Tx descriptor until
7292 * we know the status of DescOwn
7293 */
7294 dma_rmb();
7295
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007296 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007297 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007298 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05007299 u64_stats_update_begin(&tp->tx_stats.syncp);
7300 tp->tx_stats.packets++;
7301 tp->tx_stats.bytes += tx_skb->skb->len;
7302 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07007303 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007304 tx_skb->skb = NULL;
7305 }
7306 dirty_tx++;
7307 tx_left--;
7308 }
7309
7310 if (tp->dirty_tx != dirty_tx) {
7311 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01007312 /* Sync with rtl8169_start_xmit:
7313 * - publish dirty_tx ring index (write barrier)
7314 * - refresh cur_tx ring index and queue status (read barrier)
7315 * May the current thread miss the stopped queue condition,
7316 * a racing xmit thread can only have a right view of the
7317 * ring status.
7318 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007319 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007320 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02007321 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007322 netif_wake_queue(dev);
7323 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02007324 /*
7325 * 8168 hack: TxPoll requests are lost when the Tx packets are
7326 * too close. Let's kick an extra TxPoll request when a burst
7327 * of start_xmit activity is detected (if it is not detected,
7328 * it is slow enough). -- FR
7329 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007330 if (tp->cur_tx != dirty_tx)
7331 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007332 }
7333}
7334
Francois Romieu126fa4b2005-05-12 20:09:17 -04007335static inline int rtl8169_fragmented_frame(u32 status)
7336{
7337 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
7338}
7339
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007340static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007341{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007342 u32 status = opts1 & RxProtoMask;
7343
7344 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00007345 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007346 skb->ip_summed = CHECKSUM_UNNECESSARY;
7347 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007348 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007349}
7350
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007351static struct sk_buff *rtl8169_try_rx_copy(void *data,
7352 struct rtl8169_private *tp,
7353 int pkt_size,
7354 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007355{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02007356 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007357 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007358
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007359 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007360 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007361 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08007362 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007363 if (skb)
7364 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007365 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
7366
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007367 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007368}
7369
Francois Romieuda78dbf2012-01-26 14:18:23 +01007370static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007371{
7372 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007373 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007374
Linus Torvalds1da177e2005-04-16 15:20:36 -07007375 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007376
Timo Teräs9fba0812013-01-15 21:01:24 +00007377 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007378 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007379 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007380 u32 status;
7381
David S. Miller8decf862011-09-22 03:23:13 -04007382 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007383 if (status & DescOwn)
7384 break;
Alexander Duycka0750132014-12-11 15:02:17 -08007385
7386 /* This barrier is needed to keep us from reading
7387 * any other fields out of the Rx descriptor until
7388 * we know the status of DescOwn
7389 */
7390 dma_rmb();
7391
Richard Dawe4dcb7d32005-05-27 21:12:00 +02007392 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007393 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
7394 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007395 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007396 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02007397 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007398 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02007399 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02007400 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01007401 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007402 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02007403 }
Ben Greear6bbe0212012-02-10 15:04:33 +00007404 if ((status & (RxRUNT | RxCRC)) &&
7405 !(status & (RxRWT | RxFOVF)) &&
7406 (dev->features & NETIF_F_RXALL))
7407 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007408 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007409 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00007410 dma_addr_t addr;
7411 int pkt_size;
7412
7413process_pkt:
7414 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00007415 if (likely(!(dev->features & NETIF_F_RXFCS)))
7416 pkt_size = (status & 0x00003fff) - 4;
7417 else
7418 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007419
Francois Romieu126fa4b2005-05-12 20:09:17 -04007420 /*
7421 * The driver does not support incoming fragmented
7422 * frames. They are seen as a symptom of over-mtu
7423 * sized frames.
7424 */
7425 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02007426 dev->stats.rx_dropped++;
7427 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00007428 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007429 }
7430
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007431 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
7432 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007433 if (!skb) {
7434 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00007435 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007436 }
7437
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007438 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007439 skb_put(skb, pkt_size);
7440 skb->protocol = eth_type_trans(skb, dev);
7441
Francois Romieu7a8fc772011-03-01 17:18:33 +01007442 rtl8169_rx_vlan_tag(desc, skb);
7443
françois romieu39174292015-11-11 23:35:18 +01007444 if (skb->pkt_type == PACKET_MULTICAST)
7445 dev->stats.multicast++;
7446
Francois Romieu56de4142011-03-15 17:29:31 +01007447 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007448
Junchang Wang8027aa22012-03-04 23:30:32 +01007449 u64_stats_update_begin(&tp->rx_stats.syncp);
7450 tp->rx_stats.packets++;
7451 tp->rx_stats.bytes += pkt_size;
7452 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007453 }
françois romieuce11ff52013-01-24 13:30:06 +00007454release_descriptor:
7455 desc->opts2 = 0;
françois romieuce11ff52013-01-24 13:30:06 +00007456 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007457 }
7458
7459 count = cur_rx - tp->cur_rx;
7460 tp->cur_rx = cur_rx;
7461
Linus Torvalds1da177e2005-04-16 15:20:36 -07007462 return count;
7463}
7464
Francois Romieu07d3f512007-02-21 22:40:46 +01007465static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007466{
Francois Romieu07d3f512007-02-21 22:40:46 +01007467 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007468 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007469 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007470 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007471
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007472 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007473 if (status && status != 0xffff) {
7474 status &= RTL_EVENT_NAPI | tp->event_slow;
7475 if (status) {
7476 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00007477
Francois Romieuda78dbf2012-01-26 14:18:23 +01007478 rtl_irq_disable(tp);
7479 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007482 return IRQ_RETVAL(handled);
7483}
7484
Francois Romieuda78dbf2012-01-26 14:18:23 +01007485/*
7486 * Workqueue context.
7487 */
7488static void rtl_slow_event_work(struct rtl8169_private *tp)
7489{
7490 struct net_device *dev = tp->dev;
7491 u16 status;
7492
7493 status = rtl_get_events(tp) & tp->event_slow;
7494 rtl_ack_events(tp, status);
7495
7496 if (unlikely(status & RxFIFOOver)) {
7497 switch (tp->mac_version) {
7498 /* Work around for rx fifo overflow */
7499 case RTL_GIGA_MAC_VER_11:
7500 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01007501 /* XXX - Hack alert. See rtl_task(). */
7502 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007503 default:
7504 break;
7505 }
7506 }
7507
7508 if (unlikely(status & SYSErr))
7509 rtl8169_pcierr_interrupt(dev);
7510
7511 if (status & LinkChg)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007512 rtl8169_check_link_status(dev, tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007513
françois romieu7dbb4912012-06-09 10:53:16 +00007514 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007515}
7516
Francois Romieu4422bcd2012-01-26 11:23:32 +01007517static void rtl_task(struct work_struct *work)
7518{
Francois Romieuda78dbf2012-01-26 14:18:23 +01007519 static const struct {
7520 int bitnr;
7521 void (*action)(struct rtl8169_private *);
7522 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01007523 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007524 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
7525 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
7526 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
7527 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01007528 struct rtl8169_private *tp =
7529 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007530 struct net_device *dev = tp->dev;
7531 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01007532
Francois Romieuda78dbf2012-01-26 14:18:23 +01007533 rtl_lock_work(tp);
7534
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007535 if (!netif_running(dev) ||
7536 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01007537 goto out_unlock;
7538
7539 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
7540 bool pending;
7541
Francois Romieuda78dbf2012-01-26 14:18:23 +01007542 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007543 if (pending)
7544 rtl_work[i].action(tp);
7545 }
7546
7547out_unlock:
7548 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01007549}
7550
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007551static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007552{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007553 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
7554 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007555 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
7556 int work_done= 0;
7557 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007558
Francois Romieuda78dbf2012-01-26 14:18:23 +01007559 status = rtl_get_events(tp);
7560 rtl_ack_events(tp, status & ~tp->event_slow);
7561
7562 if (status & RTL_EVENT_NAPI_RX)
7563 work_done = rtl_rx(dev, tp, (u32) budget);
7564
7565 if (status & RTL_EVENT_NAPI_TX)
7566 rtl_tx(dev, tp);
7567
7568 if (status & tp->event_slow) {
7569 enable_mask &= ~tp->event_slow;
7570
7571 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007573
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007574 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08007575 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00007576
Francois Romieuda78dbf2012-01-26 14:18:23 +01007577 rtl_irq_enable(tp, enable_mask);
7578 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007579 }
7580
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007581 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007582}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007583
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007584static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02007585{
7586 struct rtl8169_private *tp = netdev_priv(dev);
7587
7588 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7589 return;
7590
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007591 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
7592 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02007593}
7594
Linus Torvalds1da177e2005-04-16 15:20:36 -07007595static void rtl8169_down(struct net_device *dev)
7596{
7597 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007598
Francois Romieu4876cc12011-03-11 21:07:11 +01007599 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007600
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007601 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007602 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007603
Hayes Wang92fc43b2011-07-06 15:58:03 +08007604 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007605 /*
7606 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007607 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7608 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007609 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007610 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007611
Linus Torvalds1da177e2005-04-16 15:20:36 -07007612 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007613 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007614
Linus Torvalds1da177e2005-04-16 15:20:36 -07007615 rtl8169_tx_clear(tp);
7616
7617 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007618
7619 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007620}
7621
7622static int rtl8169_close(struct net_device *dev)
7623{
7624 struct rtl8169_private *tp = netdev_priv(dev);
7625 struct pci_dev *pdev = tp->pci_dev;
7626
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007627 pm_runtime_get_sync(&pdev->dev);
7628
Francois Romieucecb5fd2011-04-01 10:21:07 +02007629 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08007630 rtl8169_update_counters(dev);
7631
Francois Romieuda78dbf2012-01-26 14:18:23 +01007632 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007633 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007634
Linus Torvalds1da177e2005-04-16 15:20:36 -07007635 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007636 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007637
Lekensteyn4ea72442013-07-22 09:53:30 +02007638 cancel_work_sync(&tp->wk.work);
7639
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007640 pci_free_irq(pdev, 0, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007641
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007642 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7643 tp->RxPhyAddr);
7644 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7645 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007646 tp->TxDescArray = NULL;
7647 tp->RxDescArray = NULL;
7648
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007649 pm_runtime_put_sync(&pdev->dev);
7650
Linus Torvalds1da177e2005-04-16 15:20:36 -07007651 return 0;
7652}
7653
Francois Romieudc1c00c2012-03-08 10:06:18 +01007654#ifdef CONFIG_NET_POLL_CONTROLLER
7655static void rtl8169_netpoll(struct net_device *dev)
7656{
7657 struct rtl8169_private *tp = netdev_priv(dev);
7658
Heiner Kallweit29274992018-02-28 20:43:38 +01007659 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
Francois Romieudc1c00c2012-03-08 10:06:18 +01007660}
7661#endif
7662
Francois Romieudf43ac72012-03-08 09:48:40 +01007663static int rtl_open(struct net_device *dev)
7664{
7665 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007666 struct pci_dev *pdev = tp->pci_dev;
7667 int retval = -ENOMEM;
7668
7669 pm_runtime_get_sync(&pdev->dev);
7670
7671 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007672 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007673 * dma_alloc_coherent provides more.
7674 */
7675 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7676 &tp->TxPhyAddr, GFP_KERNEL);
7677 if (!tp->TxDescArray)
7678 goto err_pm_runtime_put;
7679
7680 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7681 &tp->RxPhyAddr, GFP_KERNEL);
7682 if (!tp->RxDescArray)
7683 goto err_free_tx_0;
7684
7685 retval = rtl8169_init_ring(dev);
7686 if (retval < 0)
7687 goto err_free_rx_1;
7688
7689 INIT_WORK(&tp->wk.work, rtl_task);
7690
7691 smp_mb();
7692
7693 rtl_request_firmware(tp);
7694
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007695 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, dev,
7696 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01007697 if (retval < 0)
7698 goto err_release_fw_2;
7699
7700 rtl_lock_work(tp);
7701
7702 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7703
7704 napi_enable(&tp->napi);
7705
7706 rtl8169_init_phy(dev, tp);
7707
7708 __rtl8169_set_features(dev, dev->features);
7709
7710 rtl_pll_power_up(tp);
7711
7712 rtl_hw_start(dev);
7713
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007714 if (!rtl8169_init_counter_offsets(dev))
7715 netif_warn(tp, hw, dev, "counter reset/update failed\n");
7716
Francois Romieudf43ac72012-03-08 09:48:40 +01007717 netif_start_queue(dev);
7718
7719 rtl_unlock_work(tp);
7720
7721 tp->saved_wolopts = 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007722 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007723
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007724 rtl8169_check_link_status(dev, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007725out:
7726 return retval;
7727
7728err_release_fw_2:
7729 rtl_release_firmware(tp);
7730 rtl8169_rx_clear(tp);
7731err_free_rx_1:
7732 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7733 tp->RxPhyAddr);
7734 tp->RxDescArray = NULL;
7735err_free_tx_0:
7736 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7737 tp->TxPhyAddr);
7738 tp->TxDescArray = NULL;
7739err_pm_runtime_put:
7740 pm_runtime_put_noidle(&pdev->dev);
7741 goto out;
7742}
7743
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007744static void
Junchang Wang8027aa22012-03-04 23:30:32 +01007745rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007746{
7747 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007748 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007749 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007750 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007751
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007752 pm_runtime_get_noresume(&pdev->dev);
7753
7754 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007755 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007756
Junchang Wang8027aa22012-03-04 23:30:32 +01007757 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007758 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007759 stats->rx_packets = tp->rx_stats.packets;
7760 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007761 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007762
Junchang Wang8027aa22012-03-04 23:30:32 +01007763 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007764 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007765 stats->tx_packets = tp->tx_stats.packets;
7766 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007767 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007768
7769 stats->rx_dropped = dev->stats.rx_dropped;
7770 stats->tx_dropped = dev->stats.tx_dropped;
7771 stats->rx_length_errors = dev->stats.rx_length_errors;
7772 stats->rx_errors = dev->stats.rx_errors;
7773 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7774 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7775 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007776 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007777
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007778 /*
7779 * Fetch additonal counter values missing in stats collected by driver
7780 * from tally counters.
7781 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007782 if (pm_runtime_active(&pdev->dev))
7783 rtl8169_update_counters(dev);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007784
7785 /*
7786 * Subtract values fetched during initalization.
7787 * See rtl8169_init_counter_offsets for a description why we do that.
7788 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007789 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007790 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007791 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007792 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007793 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007794 le16_to_cpu(tp->tc_offset.tx_aborted);
7795
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007796 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007797}
7798
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007799static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007800{
françois romieu065c27c2011-01-03 15:08:12 +00007801 struct rtl8169_private *tp = netdev_priv(dev);
7802
Francois Romieu5d06a992006-02-23 00:47:58 +01007803 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007804 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007805
7806 netif_device_detach(dev);
7807 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007808
7809 rtl_lock_work(tp);
7810 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007811 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007812 rtl_unlock_work(tp);
7813
7814 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007815}
Francois Romieu5d06a992006-02-23 00:47:58 +01007816
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007817#ifdef CONFIG_PM
7818
7819static int rtl8169_suspend(struct device *device)
7820{
7821 struct pci_dev *pdev = to_pci_dev(device);
7822 struct net_device *dev = pci_get_drvdata(pdev);
7823
7824 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007825
Francois Romieu5d06a992006-02-23 00:47:58 +01007826 return 0;
7827}
7828
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007829static void __rtl8169_resume(struct net_device *dev)
7830{
françois romieu065c27c2011-01-03 15:08:12 +00007831 struct rtl8169_private *tp = netdev_priv(dev);
7832
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007833 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007834
7835 rtl_pll_power_up(tp);
7836
Artem Savkovcff4c162012-04-03 10:29:11 +00007837 rtl_lock_work(tp);
7838 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007839 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007840 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007841
Francois Romieu98ddf982012-01-31 10:47:34 +01007842 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007843}
7844
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007845static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007846{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007847 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007848 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007849 struct rtl8169_private *tp = netdev_priv(dev);
7850
7851 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007852
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007853 if (netif_running(dev))
7854 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007855
Francois Romieu5d06a992006-02-23 00:47:58 +01007856 return 0;
7857}
7858
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007859static int rtl8169_runtime_suspend(struct device *device)
7860{
7861 struct pci_dev *pdev = to_pci_dev(device);
7862 struct net_device *dev = pci_get_drvdata(pdev);
7863 struct rtl8169_private *tp = netdev_priv(dev);
7864
Heiner Kallweita92a0842018-01-08 21:39:13 +01007865 if (!tp->TxDescArray) {
7866 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007867 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007868 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007869
Francois Romieuda78dbf2012-01-26 14:18:23 +01007870 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007871 tp->saved_wolopts = __rtl8169_get_wol(tp);
7872 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007873 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007874
7875 rtl8169_net_suspend(dev);
7876
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007877 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007878 rtl8169_rx_missed(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007879 rtl8169_update_counters(dev);
7880
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007881 return 0;
7882}
7883
7884static int rtl8169_runtime_resume(struct device *device)
7885{
7886 struct pci_dev *pdev = to_pci_dev(device);
7887 struct net_device *dev = pci_get_drvdata(pdev);
7888 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007889 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007890
7891 if (!tp->TxDescArray)
7892 return 0;
7893
Francois Romieuda78dbf2012-01-26 14:18:23 +01007894 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007895 __rtl8169_set_wol(tp, tp->saved_wolopts);
7896 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007897 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007898
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007899 rtl8169_init_phy(dev, tp);
7900
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007901 __rtl8169_resume(dev);
7902
7903 return 0;
7904}
7905
7906static int rtl8169_runtime_idle(struct device *device)
7907{
7908 struct pci_dev *pdev = to_pci_dev(device);
7909 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007910
Heiner Kallweita92a0842018-01-08 21:39:13 +01007911 if (!netif_running(dev) || !netif_carrier_ok(dev))
7912 pm_schedule_suspend(device, 10000);
7913
7914 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007915}
7916
Alexey Dobriyan47145212009-12-14 18:00:08 -08007917static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007918 .suspend = rtl8169_suspend,
7919 .resume = rtl8169_resume,
7920 .freeze = rtl8169_suspend,
7921 .thaw = rtl8169_resume,
7922 .poweroff = rtl8169_suspend,
7923 .restore = rtl8169_resume,
7924 .runtime_suspend = rtl8169_runtime_suspend,
7925 .runtime_resume = rtl8169_runtime_resume,
7926 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007927};
7928
7929#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7930
7931#else /* !CONFIG_PM */
7932
7933#define RTL8169_PM_OPS NULL
7934
7935#endif /* !CONFIG_PM */
7936
David S. Miller1805b2f2011-10-24 18:18:09 -04007937static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7938{
David S. Miller1805b2f2011-10-24 18:18:09 -04007939 /* WoL fails with 8168b when the receiver is disabled. */
7940 switch (tp->mac_version) {
7941 case RTL_GIGA_MAC_VER_11:
7942 case RTL_GIGA_MAC_VER_12:
7943 case RTL_GIGA_MAC_VER_17:
7944 pci_clear_master(tp->pci_dev);
7945
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007946 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007947 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007948 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007949 break;
7950 default:
7951 break;
7952 }
7953}
7954
Francois Romieu1765f952008-09-13 17:21:40 +02007955static void rtl_shutdown(struct pci_dev *pdev)
7956{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007957 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007958 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007959
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007960 rtl8169_net_suspend(dev);
7961
Francois Romieucecb5fd2011-04-01 10:21:07 +02007962 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007963 rtl_rar_set(tp, dev->perm_addr);
7964
Hayes Wang92fc43b2011-07-06 15:58:03 +08007965 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007966
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007967 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007968 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7969 rtl_wol_suspend_quirk(tp);
7970 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007971 }
7972
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007973 pci_wake_from_d3(pdev, true);
7974 pci_set_power_state(pdev, PCI_D3hot);
7975 }
7976}
Francois Romieu5d06a992006-02-23 00:47:58 +01007977
Bill Pembertonbaf63292012-12-03 09:23:28 -05007978static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007979{
7980 struct net_device *dev = pci_get_drvdata(pdev);
7981 struct rtl8169_private *tp = netdev_priv(dev);
7982
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007983 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007984 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007985
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007986 netif_napi_del(&tp->napi);
7987
Francois Romieue27566e2012-03-08 09:54:01 +01007988 unregister_netdev(dev);
7989
7990 rtl_release_firmware(tp);
7991
7992 if (pci_dev_run_wake(pdev))
7993 pm_runtime_get_noresume(&pdev->dev);
7994
7995 /* restore original MAC address */
7996 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007997}
7998
Francois Romieufa9c3852012-03-08 10:01:50 +01007999static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01008000 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01008001 .ndo_stop = rtl8169_close,
8002 .ndo_get_stats64 = rtl8169_get_stats64,
8003 .ndo_start_xmit = rtl8169_start_xmit,
8004 .ndo_tx_timeout = rtl8169_tx_timeout,
8005 .ndo_validate_addr = eth_validate_addr,
8006 .ndo_change_mtu = rtl8169_change_mtu,
8007 .ndo_fix_features = rtl8169_fix_features,
8008 .ndo_set_features = rtl8169_set_features,
8009 .ndo_set_mac_address = rtl_set_mac_address,
8010 .ndo_do_ioctl = rtl8169_ioctl,
8011 .ndo_set_rx_mode = rtl_set_rx_mode,
8012#ifdef CONFIG_NET_POLL_CONTROLLER
8013 .ndo_poll_controller = rtl8169_netpoll,
8014#endif
8015
8016};
8017
Francois Romieu31fa8b12012-03-08 10:09:40 +01008018static const struct rtl_cfg_info {
8019 void (*hw_start)(struct net_device *);
8020 unsigned int region;
8021 unsigned int align;
8022 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01008023 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03008024 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01008025 u8 default_ver;
8026} rtl_cfg_infos [] = {
8027 [RTL_CFG_0] = {
8028 .hw_start = rtl_hw_start_8169,
8029 .region = 1,
8030 .align = 0,
8031 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01008032 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03008033 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01008034 .default_ver = RTL_GIGA_MAC_VER_01,
8035 },
8036 [RTL_CFG_1] = {
8037 .hw_start = rtl_hw_start_8168,
8038 .region = 2,
8039 .align = 8,
8040 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01008041 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03008042 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01008043 .default_ver = RTL_GIGA_MAC_VER_11,
8044 },
8045 [RTL_CFG_2] = {
8046 .hw_start = rtl_hw_start_8101,
8047 .region = 2,
8048 .align = 8,
8049 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
8050 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03008051 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01008052 .default_ver = RTL_GIGA_MAC_VER_13,
8053 }
8054};
8055
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008056static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01008057{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008058 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01008059
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008060 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008061 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
8062 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
8063 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008064 flags = PCI_IRQ_LEGACY;
8065 } else {
8066 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01008067 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008068
8069 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01008070}
8071
Hayes Wangc5583862012-07-02 17:23:22 +08008072DECLARE_RTL_COND(rtl_link_list_ready_cond)
8073{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008074 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08008075}
8076
8077DECLARE_RTL_COND(rtl_rxtx_empty_cond)
8078{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008079 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08008080}
8081
Bill Pembertonbaf63292012-12-03 09:23:28 -05008082static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008083{
Hayes Wangc5583862012-07-02 17:23:22 +08008084 u32 data;
8085
8086 tp->ocp_base = OCP_STD_PHY_BASE;
8087
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008088 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08008089
8090 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
8091 return;
8092
8093 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
8094 return;
8095
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008096 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08008097 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008098 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08008099
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008100 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008101 data &= ~(1 << 14);
8102 r8168_mac_ocp_write(tp, 0xe8de, data);
8103
8104 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8105 return;
8106
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008107 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008108 data |= (1 << 15);
8109 r8168_mac_ocp_write(tp, 0xe8de, data);
8110
8111 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8112 return;
8113}
8114
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008115static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
8116{
8117 rtl8168ep_stop_cmac(tp);
8118 rtl_hw_init_8168g(tp);
8119}
8120
Bill Pembertonbaf63292012-12-03 09:23:28 -05008121static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008122{
8123 switch (tp->mac_version) {
8124 case RTL_GIGA_MAC_VER_40:
8125 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00008126 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00008127 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08008128 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008129 case RTL_GIGA_MAC_VER_45:
8130 case RTL_GIGA_MAC_VER_46:
8131 case RTL_GIGA_MAC_VER_47:
8132 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008133 rtl_hw_init_8168g(tp);
8134 break;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008135 case RTL_GIGA_MAC_VER_49:
8136 case RTL_GIGA_MAC_VER_50:
8137 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008138 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08008139 break;
Hayes Wangc5583862012-07-02 17:23:22 +08008140 default:
8141 break;
8142 }
8143}
8144
hayeswang929a0312014-09-16 11:40:47 +08008145static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008146{
8147 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
8148 const unsigned int region = cfg->region;
8149 struct rtl8169_private *tp;
8150 struct mii_if_info *mii;
8151 struct net_device *dev;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008152 int chipset, i;
8153 int rc;
8154
8155 if (netif_msg_drv(&debug)) {
8156 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
8157 MODULENAME, RTL8169_VERSION);
8158 }
8159
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008160 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
8161 if (!dev)
8162 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008163
8164 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01008165 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008166 tp = netdev_priv(dev);
8167 tp->dev = dev;
8168 tp->pci_dev = pdev;
8169 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
8170
8171 mii = &tp->mii;
8172 mii->dev = dev;
8173 mii->mdio_read = rtl_mdio_read;
8174 mii->mdio_write = rtl_mdio_write;
8175 mii->phy_id_mask = 0x1f;
8176 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01008177 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008178
8179 /* disable ASPM completely as that cause random device stop working
8180 * problems as well as full system hangs for some PCIe devices users */
8181 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
8182 PCIE_LINK_STATE_CLKPM);
8183
8184 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008185 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008186 if (rc < 0) {
8187 netif_err(tp, probe, dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008188 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008189 }
8190
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008191 if (pcim_set_mwi(pdev) < 0)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008192 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
8193
8194 /* make sure PCI base addr 1 is MMIO */
8195 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
8196 netif_err(tp, probe, dev,
8197 "region #%d not an MMIO resource, aborting\n",
8198 region);
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008199 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008200 }
8201
8202 /* check for weird/broken PCI region reporting */
8203 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
8204 netif_err(tp, probe, dev,
8205 "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008206 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008207 }
8208
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008209 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008210 if (rc < 0) {
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008211 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008212 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008213 }
8214
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008215 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01008216
8217 if (!pci_is_pcie(pdev))
8218 netif_info(tp, probe, dev, "not PCI Express\n");
8219
8220 /* Identify chip attached to board */
8221 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
8222
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008223 tp->cp_cmd = 0;
8224
8225 if ((sizeof(dma_addr_t) > 4) &&
8226 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
8227 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01008228 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
8229 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008230
8231 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
8232 if (!pci_is_pcie(pdev))
8233 tp->cp_cmd |= PCIDAC;
8234 dev->features |= NETIF_F_HIGHDMA;
8235 } else {
8236 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8237 if (rc < 0) {
8238 netif_err(tp, probe, dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008239 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008240 }
8241 }
8242
Francois Romieu3b6cf252012-03-08 09:59:04 +01008243 rtl_init_rxcfg(tp);
8244
8245 rtl_irq_disable(tp);
8246
Hayes Wangc5583862012-07-02 17:23:22 +08008247 rtl_hw_initialize(tp);
8248
Francois Romieu3b6cf252012-03-08 09:59:04 +01008249 rtl_hw_reset(tp);
8250
8251 rtl_ack_events(tp, 0xffff);
8252
8253 pci_set_master(pdev);
8254
Francois Romieu3b6cf252012-03-08 09:59:04 +01008255 rtl_init_mdio_ops(tp);
8256 rtl_init_pll_power_ops(tp);
8257 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08008258 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008259
8260 rtl8169_print_mac_version(tp);
8261
8262 chipset = tp->mac_version;
8263 tp->txd_version = rtl_chip_infos[chipset].txd_version;
8264
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008265 rc = rtl_alloc_irq(tp);
8266 if (rc < 0) {
8267 netif_err(tp, probe, dev, "Can't allocate interrupt\n");
8268 return rc;
8269 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008270
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01008271 /* override BIOS settings, use userspace tools to enable WOL */
8272 __rtl8169_set_wol(tp, 0);
8273
Francois Romieu3b6cf252012-03-08 09:59:04 +01008274 if (rtl_tbi_enabled(tp)) {
8275 tp->set_speed = rtl8169_set_speed_tbi;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008276 tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008277 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
8278 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
8279 tp->link_ok = rtl8169_tbi_link_ok;
8280 tp->do_ioctl = rtl_tbi_ioctl;
8281 } else {
8282 tp->set_speed = rtl8169_set_speed_xmii;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008283 tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008284 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
8285 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
8286 tp->link_ok = rtl8169_xmii_link_ok;
8287 tp->do_ioctl = rtl_xmii_ioctl;
8288 }
8289
8290 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05008291 u64_stats_init(&tp->rx_stats.syncp);
8292 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008293
8294 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08008295 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
8296 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
8297 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
8298 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
8299 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
8300 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
8301 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
8302 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
8303 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
8304 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008305 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
8306 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008307 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
8308 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8309 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8310 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008311 u16 mac_addr[3];
8312
Chun-Hao Lin05b96872014-10-01 23:17:12 +08008313 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
8314 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008315
8316 if (is_valid_ether_addr((u8 *)mac_addr))
8317 rtl_rar_set(tp, (u8 *)mac_addr);
8318 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008319 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008320 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008321
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00008322 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008323 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008324
8325 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
8326
8327 /* don't enable SG, IP_CSUM and TSO by default - it might not work
8328 * properly for all devices */
8329 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008330 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008331
8332 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00008333 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
8334 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008335 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8336 NETIF_F_HIGHDMA;
8337
hayeswang929a0312014-09-16 11:40:47 +08008338 tp->cp_cmd |= RxChkSum | RxVlan;
8339
8340 /*
8341 * Pretend we are using VLANs; This bypasses a nasty bug where
8342 * Interrupts stop flowing on high load on 8110SCd controllers.
8343 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01008344 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08008345 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00008346 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008347
hayeswang5888d3f2014-07-11 16:25:56 +08008348 if (tp->txd_version == RTL_TD_0)
8349 tp->tso_csum = rtl8169_tso_csum_v1;
hayeswange9746042014-07-11 16:25:58 +08008350 else if (tp->txd_version == RTL_TD_1) {
hayeswang5888d3f2014-07-11 16:25:56 +08008351 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08008352 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8353 } else
hayeswang5888d3f2014-07-11 16:25:56 +08008354 WARN_ON_ONCE(1);
8355
Francois Romieu3b6cf252012-03-08 09:59:04 +01008356 dev->hw_features |= NETIF_F_RXALL;
8357 dev->hw_features |= NETIF_F_RXFCS;
8358
Jarod Wilsonc7315a92016-10-17 15:54:09 -04008359 /* MTU range: 60 - hw-specific max */
8360 dev->min_mtu = ETH_ZLEN;
8361 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
8362
Francois Romieu3b6cf252012-03-08 09:59:04 +01008363 tp->hw_start = cfg->hw_start;
8364 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03008365 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008366
8367 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
8368 ~(RxBOVF | RxFOVF) : ~0;
8369
Kees Cook9de36cc2017-10-25 03:53:12 -07008370 timer_setup(&tp->timer, rtl8169_phy_timer, 0);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008371
8372 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
8373
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008374 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
8375 &tp->counters_phys_addr,
8376 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008377 if (!tp->counters)
8378 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02008379
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02008380 pci_set_drvdata(pdev, dev);
8381
Francois Romieu3b6cf252012-03-08 09:59:04 +01008382 rc = register_netdev(dev);
8383 if (rc < 0)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008384 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008385
Francois Romieu92a7c4e2012-03-10 10:42:12 +01008386 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008387 rtl_chip_infos[chipset].name, tp->mmio_addr, dev->dev_addr,
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008388 (u32)(RTL_R32(tp, TxConfig) & 0x9cf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01008389 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01008390 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
8391 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
8392 "tx checksumming: %s]\n",
8393 rtl_chip_infos[chipset].jumbo_max,
8394 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
8395 }
8396
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01008397 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01008398 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008399
Francois Romieu3b6cf252012-03-08 09:59:04 +01008400 netif_carrier_off(dev);
8401
Heiner Kallweita92a0842018-01-08 21:39:13 +01008402 if (pci_dev_run_wake(pdev))
8403 pm_runtime_put_sync(&pdev->dev);
8404
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008405 return 0;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008406}
8407
Linus Torvalds1da177e2005-04-16 15:20:36 -07008408static struct pci_driver rtl8169_pci_driver = {
8409 .name = MODULENAME,
8410 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01008411 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05008412 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02008413 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00008414 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008415};
8416
Devendra Naga3eeb7da2012-10-26 09:27:42 +00008417module_pci_driver(rtl8169_pci_driver);