blob: 859ecaa928e9b16673a1e13b5f90ee35e5984a17 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
Paul Mackerras799d6042005-11-10 13:37:51 +110090static unsigned long _SDR1;
91struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100092EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110093
David Gibson8e561e72007-06-13 14:52:56 +100094struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110095unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070096unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +000097EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110098int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +110099EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000101int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000102#ifdef CONFIG_SPARSEMEM_VMEMMAP
103int mmu_vmemmap_psize = MMU_PAGE_4K;
104#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000106int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100107EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000108int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100109u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000110EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000111#ifdef CONFIG_PPC_64K_PAGES
112int mmu_ci_restrictions;
113#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000114#ifdef CONFIG_DEBUG_PAGEALLOC
115static u8 *linear_map_hash_slots;
116static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000117static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100120/* There are definitions of page sizes arrays to be used when none
121 * is provided by the firmware.
122 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* Pre-POWER4 CPUs (4k pages only)
125 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000126static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100127 [MMU_PAGE_4K] = {
128 .shift = 12,
129 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000130 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 .avpnm = 0,
132 .tlbiel = 0,
133 },
134};
135
136/* POWER4, GPUL, POWER5
137 *
138 * Support for 16Mb large pages
139 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000140static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100141 [MMU_PAGE_4K] = {
142 .shift = 12,
143 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000144 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 .avpnm = 0,
146 .tlbiel = 1,
147 },
148 [MMU_PAGE_16M] = {
149 .shift = 24,
150 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000151 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
152 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100153 .avpnm = 0x1UL,
154 .tlbiel = 0,
155 },
156};
157
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530158/*
159 * 'R' and 'C' update notes:
160 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
161 * create writeable HPTEs without C set, because the hcall H_PROTECT
162 * that we use in that case will not update C
163 * - The above is however not a problem, because we also don't do that
164 * fancy "no flush" variant of eviction and we use H_REMOVE which will
165 * do the right thing and thus we don't have the race I described earlier
166 *
167 * - Under bare metal, we do have the race, so we need R and C set
168 * - We make sure R is always set and never lost
169 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
170 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530171unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000172{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530173 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000174
175 /* _PAGE_EXEC -> NOEXEC */
176 if ((pteflags & _PAGE_EXEC) == 0)
177 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530178 /*
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000179 * PPP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100180 * Linux uses slb key 0 for kernel and 1 for user.
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000181 * kernel RW areas are mapped with PPP=0b000
182 * User area is mapped with PPP=0b010 for read/write
183 * or PPP=0b011 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000184 */
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000185 if (pteflags & _PAGE_PRIVILEGED) {
186 /*
187 * Kernel read only mapped with ppp bits 0b110
188 */
189 if (!(pteflags & _PAGE_WRITE))
190 rflags |= (HPTE_R_PP0 | 0x2);
191 } else {
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +1000192 if (pteflags & _PAGE_RWX)
193 rflags |= 0x2;
194 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530195 rflags |= 0x1;
196 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530197 /*
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530198 * We can't allow hardware to update hpte bits. Hence always
199 * set 'R' bit and set 'C' if it is a write fault
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530200 */
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530201 rflags |= HPTE_R_R;
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530202
203 if (pteflags & _PAGE_DIRTY)
204 rflags |= HPTE_R_C;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530205 /*
206 * Add in WIG bits
207 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000208
209 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530210 rflags |= HPTE_R_I;
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530211 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000212 rflags |= (HPTE_R_I | HPTE_R_G);
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530213 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
214 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
215 else
216 /*
217 * Add memory coherence if cache inhibited is not set
218 */
219 rflags |= HPTE_R_M;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530220
221 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000222}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100223
224int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000225 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000226 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100228 unsigned long vaddr, paddr;
229 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100230 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100232 shift = mmu_psize_defs[psize].shift;
233 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000235 prot = htab_convert_pte_flags(prot);
236
237 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
238 vstart, vend, pstart, prot, psize, ssize);
239
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100240 for (vaddr = vstart, paddr = pstart; vaddr < vend;
241 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000242 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000243 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000244 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000245 unsigned long tprot = prot;
246
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000247 /*
248 * If we hit a bad address return error.
249 */
250 if (!vsid)
251 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000252 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000253 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000254 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
Alexander Grafb18db0b2014-04-29 12:17:26 +0200256 /* Make kvm guest trampolines executable */
257 if (overlaps_kvm_tmp(vaddr, vaddr + step))
258 tprot &= ~HPTE_R_N;
259
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530260 /*
261 * If relocatable, check if it overlaps interrupt vectors that
262 * are copied down to real 0. For relocatable kernel
263 * (e.g. kdump case) we copy interrupt vectors down to real
264 * address 0. Mark that region as executable. This is
265 * because on p8 system with relocation on exception feature
266 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
267 * in order to execute the interrupt handlers in virtual
268 * mode the vector region need to be marked as executable.
269 */
270 if ((PHYSICAL_START > MEMORY_START) &&
271 overlaps_interrupt_vector_text(vaddr, vaddr + step))
272 tprot &= ~HPTE_R_N;
273
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000274 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
276
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000277 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000278 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000279 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000280
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100281 if (ret < 0)
282 break;
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700283
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000284#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700285 if (debug_pagealloc_enabled() &&
286 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000287 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
288#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100290 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291}
292
Li Zhonged5694a2014-06-11 16:23:37 +0800293int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100294 int psize, int ssize)
295{
296 unsigned long vaddr;
297 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000298 int rc;
299 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100300
301 shift = mmu_psize_defs[psize].shift;
302 step = 1 << shift;
303
David Gibsonabd0a0e2016-02-09 13:32:40 +1000304 if (!ppc_md.hpte_removebolted)
305 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100306
David Gibson27828f92016-02-09 13:32:41 +1000307 for (vaddr = vstart; vaddr < vend; vaddr += step) {
308 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
309 if (rc == -ENOENT) {
310 ret = -ENOENT;
311 continue;
312 }
313 if (rc < 0)
314 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100315 }
316
David Gibson27828f92016-02-09 13:32:41 +1000317 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100318}
319
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000320static bool disable_1tb_segments = false;
321
322static int __init parse_disable_1tb_segments(char *p)
323{
324 disable_1tb_segments = true;
325 return 0;
326}
327early_param("disable_1tb_segments", parse_disable_1tb_segments);
328
Paul Mackerras1189be62007-10-11 20:37:10 +1000329static int __init htab_dt_scan_seg_sizes(unsigned long node,
330 const char *uname, int depth,
331 void *data)
332{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500333 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
334 const __be32 *prop;
335 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000336
337 /* We are scanning "cpu" nodes only */
338 if (type == NULL || strcmp(type, "cpu") != 0)
339 return 0;
340
Anton Blanchard12f04f22013-09-23 12:04:36 +1000341 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000342 if (prop == NULL)
343 return 0;
344 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000345 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000346 DBG("1T segment support detected\n");
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000347
348 if (disable_1tb_segments) {
349 DBG("1T segments disabled by command line\n");
350 break;
351 }
352
Matt Evans44ae3ab2011-04-06 19:48:50 +0000353 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000354 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000355 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000356 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000357 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000358 return 0;
359}
360
361static void __init htab_init_seg_sizes(void)
362{
363 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
364}
365
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000366static int __init get_idx_from_shift(unsigned int shift)
367{
368 int idx = -1;
369
370 switch (shift) {
371 case 0xc:
372 idx = MMU_PAGE_4K;
373 break;
374 case 0x10:
375 idx = MMU_PAGE_64K;
376 break;
377 case 0x14:
378 idx = MMU_PAGE_1M;
379 break;
380 case 0x18:
381 idx = MMU_PAGE_16M;
382 break;
383 case 0x22:
384 idx = MMU_PAGE_16G;
385 break;
386 }
387 return idx;
388}
389
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100390static int __init htab_dt_scan_page_sizes(unsigned long node,
391 const char *uname, int depth,
392 void *data)
393{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500394 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
395 const __be32 *prop;
396 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100397
398 /* We are scanning "cpu" nodes only */
399 if (type == NULL || strcmp(type, "cpu") != 0)
400 return 0;
401
Anton Blanchard12f04f22013-09-23 12:04:36 +1000402 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000403 if (!prop)
404 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100405
Michael Ellerman9e349922014-08-07 17:26:33 +1000406 pr_info("Page sizes from device-tree:\n");
407 size /= 4;
408 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
409 while(size > 0) {
410 unsigned int base_shift = be32_to_cpu(prop[0]);
411 unsigned int slbenc = be32_to_cpu(prop[1]);
412 unsigned int lpnum = be32_to_cpu(prop[2]);
413 struct mmu_psize_def *def;
414 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000415
Michael Ellerman9e349922014-08-07 17:26:33 +1000416 size -= 3; prop += 3;
417 base_idx = get_idx_from_shift(base_shift);
418 if (base_idx < 0) {
419 /* skip the pte encoding also */
420 prop += lpnum * 2; size -= lpnum * 2;
421 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100422 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000423 def = &mmu_psize_defs[base_idx];
424 if (base_idx == MMU_PAGE_16M)
425 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
426
427 def->shift = base_shift;
428 if (base_shift <= 23)
429 def->avpnm = 0;
430 else
431 def->avpnm = (1 << (base_shift - 23)) - 1;
432 def->sllp = slbenc;
433 /*
434 * We don't know for sure what's up with tlbiel, so
435 * for now we only set it for 4K and 64K pages
436 */
437 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
438 def->tlbiel = 1;
439 else
440 def->tlbiel = 0;
441
442 while (size > 0 && lpnum) {
443 unsigned int shift = be32_to_cpu(prop[0]);
444 int penc = be32_to_cpu(prop[1]);
445
446 prop += 2; size -= 2;
447 lpnum--;
448
449 idx = get_idx_from_shift(shift);
450 if (idx < 0)
451 continue;
452
453 if (penc == -1)
454 pr_err("Invalid penc for base_shift=%d "
455 "shift=%d\n", base_shift, shift);
456
457 def->penc[idx] = penc;
458 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
459 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
460 base_shift, shift, def->sllp,
461 def->avpnm, def->tlbiel, def->penc[idx]);
462 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100463 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000464
465 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100466}
467
Tony Breedse16a9c02008-07-31 13:51:42 +1000468#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700469/* Scan for 16G memory blocks that have been set aside for huge pages
470 * and reserve those blocks for 16G huge pages.
471 */
472static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
473 const char *uname, int depth,
474 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500475 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
476 const __be64 *addr_prop;
477 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700478 unsigned int expected_pages;
479 long unsigned int phys_addr;
480 long unsigned int block_size;
481
482 /* We are scanning "memory" nodes only */
483 if (type == NULL || strcmp(type, "memory") != 0)
484 return 0;
485
486 /* This property is the log base 2 of the number of virtual pages that
487 * will represent this memory block. */
488 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
489 if (page_count_prop == NULL)
490 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000491 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700492 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
493 if (addr_prop == NULL)
494 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000495 phys_addr = be64_to_cpu(addr_prop[0]);
496 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700497 if (block_size != (16 * GB))
498 return 0;
499 printk(KERN_INFO "Huge page(16GB) memory: "
500 "addr = 0x%lX size = 0x%lX pages = %d\n",
501 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000502 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
503 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000504 add_gpage(phys_addr, block_size, expected_pages);
505 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700506 return 0;
507}
Tony Breedse16a9c02008-07-31 13:51:42 +1000508#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700509
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000510static void mmu_psize_set_default_penc(void)
511{
512 int bpsize, apsize;
513 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
514 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
515 mmu_psize_defs[bpsize].penc[apsize] = -1;
516}
517
Alexander Graf9048e642014-04-01 15:46:05 +0200518#ifdef CONFIG_PPC_64K_PAGES
519
520static bool might_have_hea(void)
521{
522 /*
523 * The HEA ethernet adapter requires awareness of the
524 * GX bus. Without that awareness we can easily assume
525 * we will never see an HEA ethernet device.
526 */
527#ifdef CONFIG_IBMEBUS
528 return !cpu_has_feature(CPU_FTR_ARCH_207S);
529#else
530 return false;
531#endif
532}
533
534#endif /* #ifdef CONFIG_PPC_64K_PAGES */
535
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100536static void __init htab_init_page_sizes(void)
537{
538 int rc;
539
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000540 /* se the invalid penc to -1 */
541 mmu_psize_set_default_penc();
542
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100543 /* Default to 4K pages only */
544 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
545 sizeof(mmu_psize_defaults_old));
546
547 /*
548 * Try to find the available page sizes in the device-tree
549 */
550 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
551 if (rc != 0) /* Found */
552 goto found;
553
554 /*
555 * Not in the device-tree, let's fallback on known size
556 * list for 16M capable GP & GR
557 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000558 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100559 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
560 sizeof(mmu_psize_defaults_gp));
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700561found:
562 if (!debug_pagealloc_enabled()) {
563 /*
564 * Pick a size for the linear mapping. Currently, we only
565 * support 16M, 1M and 4K which is the default
566 */
567 if (mmu_psize_defs[MMU_PAGE_16M].shift)
568 mmu_linear_psize = MMU_PAGE_16M;
569 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
570 mmu_linear_psize = MMU_PAGE_1M;
571 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100572
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000573#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100574 /*
575 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000576 * 64K for user mappings and vmalloc if supported by the processor.
577 * We only use 64k for ioremap if the processor
578 * (and firmware) support cache-inhibited large pages.
579 * If not, we use 4k and set mmu_ci_restrictions so that
580 * hash_page knows to switch processes that use cache-inhibited
581 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100582 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000583 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100584 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000585 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000586 if (mmu_linear_psize == MMU_PAGE_4K)
587 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000588 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100589 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200590 * When running on pSeries using 64k pages for ioremap
591 * would stop us accessing the HEA ethernet. So if we
592 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100593 */
Alexander Graf9048e642014-04-01 15:46:05 +0200594 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100595 mmu_io_psize = MMU_PAGE_64K;
596 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000597 mmu_ci_restrictions = 1;
598 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000599#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100600
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000601#ifdef CONFIG_SPARSEMEM_VMEMMAP
602 /* We try to use 16M pages for vmemmap if that is supported
603 * and we have at least 1G of RAM at boot
604 */
605 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000606 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000607 mmu_vmemmap_psize = MMU_PAGE_16M;
608 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
609 mmu_vmemmap_psize = MMU_PAGE_64K;
610 else
611 mmu_vmemmap_psize = MMU_PAGE_4K;
612#endif /* CONFIG_SPARSEMEM_VMEMMAP */
613
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000614 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000615 "virtual = %d, io = %d"
616#ifdef CONFIG_SPARSEMEM_VMEMMAP
617 ", vmemmap = %d"
618#endif
619 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100620 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000621 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000622 mmu_psize_defs[mmu_io_psize].shift
623#ifdef CONFIG_SPARSEMEM_VMEMMAP
624 ,mmu_psize_defs[mmu_vmemmap_psize].shift
625#endif
626 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100627
628#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700629 /* Reserve 16G huge page memory sections for huge pages */
630 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100631#endif /* CONFIG_HUGETLB_PAGE */
632}
633
634static int __init htab_dt_scan_pftsize(unsigned long node,
635 const char *uname, int depth,
636 void *data)
637{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500638 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
639 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100640
641 /* We are scanning "cpu" nodes only */
642 if (type == NULL || strcmp(type, "cpu") != 0)
643 return 0;
644
Anton Blanchard12f04f22013-09-23 12:04:36 +1000645 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100646 if (prop != NULL) {
647 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000648 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100649 return 1;
650 }
651 return 0;
652}
653
David Gibson5c3c7ed2016-02-09 13:32:43 +1000654unsigned htab_shift_for_mem_size(unsigned long mem_size)
655{
656 unsigned memshift = __ilog2(mem_size);
657 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
658 unsigned pteg_shift;
659
660 /* round mem_size up to next power of 2 */
661 if ((1UL << memshift) < mem_size)
662 memshift += 1;
663
664 /* aim for 2 pages / pteg */
665 pteg_shift = memshift - (pshift + 1);
666
667 /*
668 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
669 * size permitted by the architecture.
670 */
671 return max(pteg_shift + 7, 18U);
672}
673
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100674static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000675{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100676 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100677 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100678 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000679 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100680 if (ppc64_pft_size == 0)
681 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000682 if (ppc64_pft_size)
683 return 1UL << ppc64_pft_size;
684
David Gibson5c3c7ed2016-02-09 13:32:43 +1000685 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000686}
687
Mike Kravetz54b79242005-11-07 16:25:48 -0800688#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000689int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800690{
David Gibson1dace6c2016-02-09 13:32:42 +1000691 int rc = htab_bolt_mapping(start, end, __pa(start),
692 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
693 mmu_kernel_ssize);
694
695 if (rc < 0) {
696 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
697 mmu_kernel_ssize);
698 BUG_ON(rc2 && (rc2 != -ENOENT));
699 }
700 return rc;
Mike Kravetz54b79242005-11-07 16:25:48 -0800701}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100702
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100703int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100704{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000705 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
706 mmu_kernel_ssize);
707 WARN_ON(rc < 0);
708 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100709}
Mike Kravetz54b79242005-11-07 16:25:48 -0800710#endif /* CONFIG_MEMORY_HOTPLUG */
711
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000712static void __init hash_init_partition_table(phys_addr_t hash_table,
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530713 unsigned long htab_size)
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000714{
715 unsigned long ps_field;
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000716 unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;
717
718 /*
719 * slb llp encoding for the page size used in VPM real mode.
720 * We can ignore that for lpid 0
721 */
722 ps_field = 0;
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530723 htab_size = __ilog2(htab_size) - 18;
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000724
725 BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
726 partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
727 MEMBLOCK_ALLOC_ANYWHERE));
728
729 /* Initialize the Partition Table with no entries */
730 memset((void *)partition_tb, 0, patb_size);
731 partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
732 /*
733 * FIXME!! This should be done via update_partition table
734 * For now UPRT is 0 for us.
735 */
736 partition_tb->patb1 = 0;
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530737 pr_info("Partition table %p\n", partition_tb);
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000738 /*
739 * update partition table control register,
740 * 64 K size.
741 */
742 mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
743
744}
745
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000746static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
Michael Ellerman337a7122006-02-21 17:22:55 +1100748 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000750 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100751 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000752 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 DBG(" -> htab_initialize()\n");
755
Paul Mackerras1189be62007-10-11 20:37:10 +1000756 /* Initialize segment sizes */
757 htab_init_seg_sizes();
758
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100759 /* Initialize page sizes */
760 htab_init_page_sizes();
761
Matt Evans44ae3ab2011-04-06 19:48:50 +0000762 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000763 mmu_kernel_ssize = MMU_SEGSIZE_1T;
764 mmu_highuser_ssize = MMU_SEGSIZE_1T;
765 printk(KERN_INFO "Using 1TB segments\n");
766 }
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /*
769 * Calculate the required size of the htab. We want the number of
770 * PTEGs to equal one half the number of real pages.
771 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100772 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 pteg_count = htab_size_bytes >> 7;
774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 htab_hash_mask = pteg_count - 1;
776
Michael Ellerman57cfb812006-03-21 20:45:59 +1100777 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 /* Using a hypervisor which owns the htab */
779 htab_address = NULL;
780 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000781#ifdef CONFIG_FA_DUMP
782 /*
783 * If firmware assisted dump is active firmware preserves
784 * the contents of htab along with entire partition memory.
785 * Clear the htab if firmware assisted dump is active so
786 * that we dont end up using old mappings.
787 */
788 if (is_fadump_active() && ppc_md.hpte_clear_all)
789 ppc_md.hpte_clear_all();
790#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 } else {
792 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100793 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100794 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100796 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100797 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100798 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700799 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100800
Yinghai Lu95f72d12010-07-12 14:36:09 +1000801 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 DBG("Hash table allocated at %lx, size: %lx\n", table,
804 htab_size_bytes);
805
Michael Ellerman70267a72012-07-25 21:19:50 +0000806 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 /* htab absolute addr + encoded htabsize */
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530809 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
811 /* Initialize the HPT with no entries */
812 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100813
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000814 if (!cpu_has_feature(CPU_FTR_ARCH_300))
815 /* Set SDR1 */
816 mtspr(SPRN_SDR1, _SDR1);
817 else
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530818 hash_init_partition_table(table, htab_size_bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 }
820
David Gibsonf5ea64d2008-10-12 17:54:24 +0000821 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000823#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700824 if (debug_pagealloc_enabled()) {
825 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
826 linear_map_hash_slots = __va(memblock_alloc_base(
827 linear_map_hash_count, 1, ppc64_rma_size));
828 memset(linear_map_hash_slots, 0, linear_map_hash_count);
829 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000830#endif /* CONFIG_DEBUG_PAGEALLOC */
831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 /* On U3 based machines, we need to reserve the DART area and
833 * _NOT_ map it to avoid cache paradoxes as it's remapped non
834 * cacheable later on
835 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000838 for_each_memblock(memory, reg) {
839 base = (unsigned long)__va(reg->base);
840 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Sachin P. Sant5c339912009-12-13 21:15:12 +0000842 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000843 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Michael Ellermancaf80e52006-03-21 20:45:51 +1100845 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000846 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700847 }
848 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
850 /*
851 * If we have a memory_limit and we've allocated TCEs then we need to
852 * explicitly map the TCE area at the top of RAM. We also cope with the
853 * case that the TCEs start below memory_limit.
854 * tce_alloc_start/end are 16MB aligned so the mapping should work
855 * for either 4K or 16MB pages.
856 */
857 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600858 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
859 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
861 if (base + size >= tce_alloc_start)
862 tce_alloc_start = base + size + 1;
863
Michael Ellermancaf80e52006-03-21 20:45:51 +1100864 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000865 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000866 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 }
868
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 DBG(" <- htab_initialize()\n");
871}
872#undef KB
873#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000875void __init hash__early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100876{
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000877 /*
878 * initialize page table size
879 */
Aneesh Kumar K.V5ed7ecd2016-04-29 23:26:23 +1000880 __pte_frag_nr = H_PTE_FRAG_NR;
881 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
882
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000883 __pte_index_size = H_PTE_INDEX_SIZE;
884 __pmd_index_size = H_PMD_INDEX_SIZE;
885 __pud_index_size = H_PUD_INDEX_SIZE;
886 __pgd_index_size = H_PGD_INDEX_SIZE;
887 __pmd_cache_index = H_PMD_CACHE_INDEX;
888 __pte_table_size = H_PTE_TABLE_SIZE;
889 __pmd_table_size = H_PMD_TABLE_SIZE;
890 __pud_table_size = H_PUD_TABLE_SIZE;
891 __pgd_table_size = H_PGD_TABLE_SIZE;
Aneesh Kumar K.Va2f41eb2016-04-29 23:26:19 +1000892 /*
893 * 4k use hugepd format, so for hash set then to
894 * zero
895 */
896 __pmd_val_bits = 0;
897 __pud_val_bits = 0;
898 __pgd_val_bits = 0;
Aneesh Kumar K.Vd6a99962016-04-29 23:26:21 +1000899
900 __kernel_virt_start = H_KERN_VIRT_START;
901 __kernel_virt_size = H_KERN_VIRT_SIZE;
902 __vmalloc_start = H_VMALLOC_START;
903 __vmalloc_end = H_VMALLOC_END;
904 vmemmap = (struct page *)H_VMEMMAP_BASE;
905 ioremap_bot = IOREMAP_BASE;
906
Darren Stevensbfa37082016-06-29 21:06:28 +0100907#ifdef CONFIG_PCI
908 pci_io_base = ISA_IO_BASE;
909#endif
910
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000911 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000912 * of memory. Has to be done before SLB initialization as this is
913 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000914 */
915 htab_initialize();
916
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530917 pr_info("Initializing hash mmu with SLB\n");
Michael Ellerman376af592014-07-10 12:29:19 +1000918 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000919 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000920}
921
922#ifdef CONFIG_SMP
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000923void hash__early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000924{
925 /* Initialize hash table for that CPU */
Aneesh Kumar K.Vb5dcc602016-04-29 23:26:12 +1000926 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
927 if (!cpu_has_feature(CPU_FTR_ARCH_300))
928 mtspr(SPRN_SDR1, _SDR1);
929 else
930 mtspr(SPRN_PTCR,
931 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
932 }
Michael Ellerman376af592014-07-10 12:29:19 +1000933 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000934 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100935}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000936#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938/*
939 * Called by asm hashtable.S for doing lazy icache flush
940 */
941unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
942{
943 struct page *page;
944
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100945 if (!pfn_valid(pte_pfn(pte)))
946 return pp;
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 page = pte_page(pte);
949
950 /* page is dirty */
951 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
952 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000953 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 set_bit(PG_arch_1, &page->flags);
955 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100956 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
958 return pp;
959}
960
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000961#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000962static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000963{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000964 u64 lpsizes;
965 unsigned char *hpsizes;
966 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000967
968 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +1100969 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000970 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000971 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000972 }
Michael Neuling2fc251a2015-12-11 09:34:42 +1100973 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000974 index = GET_HIGH_SLICE_INDEX(addr);
975 mask_index = index & 0x1;
976 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000977}
978
979#else
980unsigned int get_paca_psize(unsigned long addr)
981{
Michael Ellermanc33e54f2016-01-09 08:25:01 +1100982 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000983}
984#endif
985
Paul Mackerras721151d2007-04-03 21:24:02 +1000986/*
987 * Demote a segment to using 4k pages.
988 * For now this makes the whole process use 4k pages.
989 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000990#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100991void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000992{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000993 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000994 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000995 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100996 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100997 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100998
999 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001000 slb_flush_and_rebolt();
1001 }
Paul Mackerras721151d2007-04-03 21:24:02 +10001002}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001003#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +10001004
Paul Mackerrasfa282372008-01-24 08:35:13 +11001005#ifdef CONFIG_PPC_SUBPAGE_PROT
1006/*
1007 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1008 * Userspace sets the subpage permissions using the subpage_prot system call.
1009 *
1010 * Result is 0: full permissions, _PAGE_RW: read-only,
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001011 * _PAGE_RWX: no access.
Paul Mackerrasfa282372008-01-24 08:35:13 +11001012 */
David Gibsond28513b2009-11-26 18:56:04 +00001013static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001014{
David Gibsond28513b2009-11-26 18:56:04 +00001015 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +11001016 u32 spp = 0;
1017 u32 **sbpm, *sbpp;
1018
1019 if (ea >= spt->maxaddr)
1020 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001021 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001022 /* addresses below 4GB use spt->low_prot */
1023 sbpm = spt->low_prot;
1024 } else {
1025 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1026 if (!sbpm)
1027 return 0;
1028 }
1029 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1030 if (!sbpp)
1031 return 0;
1032 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1033
1034 /* extract 2-bit bitfield for this 4k subpage */
1035 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1036
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001037 /*
1038 * 0 -> full premission
1039 * 1 -> Read only
1040 * 2 -> no access.
1041 * We return the flag that need to be cleared.
1042 */
1043 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001044 return spp;
1045}
1046
1047#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +00001048static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001049{
1050 return 0;
1051}
1052#endif
1053
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001054void hash_failure_debug(unsigned long ea, unsigned long access,
1055 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001056 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001057{
1058 if (!printk_ratelimit())
1059 return;
1060 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1061 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001062 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1063 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001064}
1065
Michael Ellerman09567e72014-05-28 18:21:17 +10001066static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1067 int psize, bool user_region)
1068{
1069 if (user_region) {
1070 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001071 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +10001072 slb_flush_and_rebolt();
1073 }
1074 } else if (get_paca()->vmalloc_sllp !=
1075 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1076 get_paca()->vmalloc_sllp =
1077 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1078 slb_vmalloc_update();
1079 }
1080}
1081
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082/* Result code is:
1083 * 0 - handled
1084 * 1 - normal page fault
1085 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +11001086 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301088int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1089 unsigned long access, unsigned long trap,
1090 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301092 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +00001093 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +00001094 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001097 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001098 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301099 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001100 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001102 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1103 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +05301104 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001105
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001106 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 switch (REGION_ID(ea)) {
1108 case USER_REGION_ID:
1109 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001110 if (! mm) {
1111 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001112 rc = 1;
1113 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001114 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001115 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001116 ssize = user_segment_size(ea);
1117 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001120 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001121 if (ea < VMALLOC_END)
1122 psize = mmu_vmalloc_psize;
1123 else
1124 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001125 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 default:
1128 /* Not a valid range
1129 * Send the problem up to do_page_fault
1130 */
Li Zhongba12eed2013-05-13 16:16:41 +00001131 rc = 1;
1132 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001134 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001136 /* Bad address. */
1137 if (!vsid) {
1138 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001139 rc = 1;
1140 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001141 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001142 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001144 if (pgdir == NULL) {
1145 rc = 1;
1146 goto bail;
1147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001149 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001150 tmp = cpumask_of(smp_processor_id());
1151 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301152 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001154#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001155 /* If we use 4K pages and our psize is not 4K, then we might
1156 * be hitting a special driver mapping, and need to align the
1157 * address before we fetch the PTE.
1158 *
1159 * It could also be a hugepage mapping, in which case this is
1160 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001161 */
1162 if (psize != MMU_PAGE_4K)
1163 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1164#endif /* CONFIG_PPC_64K_PAGES */
1165
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001166 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301167 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001168 if (ptep == NULL || !pte_present(*ptep)) {
1169 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001170 rc = 1;
1171 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001172 }
1173
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001174 /* Add _PAGE_PRESENT to the required access perm */
1175 access |= _PAGE_PRESENT;
1176
1177 /* Pre-check access permissions (will be re-checked atomically
1178 * in __hash_page_XX but this pre-check is a fast path
1179 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001180 if (!check_pte_access(access, pte_val(*ptep))) {
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001181 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001182 rc = 1;
1183 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001184 }
1185
Li Zhongba12eed2013-05-13 16:16:41 +00001186 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301187 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301188 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301189 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301190#ifdef CONFIG_HUGETLB_PAGE
1191 else
1192 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301193 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301194#else
1195 else {
1196 /*
1197 * if we have hugeshift, and is not transhuge with
1198 * hugetlb disabled, something is really wrong.
1199 */
1200 rc = 1;
1201 WARN_ON(1);
1202 }
1203#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001204 if (current->mm == mm)
1205 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001206
Li Zhongba12eed2013-05-13 16:16:41 +00001207 goto bail;
1208 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001209
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001210#ifndef CONFIG_PPC_64K_PAGES
1211 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1212#else
1213 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1214 pte_val(*(ptep + PTRS_PER_PTE)));
1215#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001216 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001217#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001218 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1219 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001220 demote_segment_4k(mm, ea);
1221 psize = MMU_PAGE_4K;
1222 }
1223
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001224 /* If this PTE is non-cacheable and we have restrictions on
1225 * using non cacheable large pages, then we switch to 4k
1226 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +10001227 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001228 if (user_region) {
1229 demote_segment_4k(mm, ea);
1230 psize = MMU_PAGE_4K;
1231 } else if (ea < VMALLOC_END) {
1232 /*
1233 * some driver did a non-cacheable mapping
1234 * in vmalloc space, so switch vmalloc
1235 * to 4k pages
1236 */
1237 printk(KERN_ALERT "Reducing vmalloc segment "
1238 "to 4kB pages because of "
1239 "non-cacheable mapping\n");
1240 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001241 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001242 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001243 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001244
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301245#endif /* CONFIG_PPC_64K_PAGES */
1246
Ian Munsiea1dca3462014-10-08 19:54:58 +11001247 if (current->mm == mm)
1248 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001249
Michael Ellerman73b341e2015-08-07 16:19:47 +10001250#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001251 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301252 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1253 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001254 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001255#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001256 {
David Gibsona1128f82009-12-16 14:29:56 +00001257 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001258 if (access & spp)
1259 rc = -2;
1260 else
1261 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301262 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001263 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001264
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001265 /* Dump some info in case of hash insertion failure, they should
1266 * never happen so it is really useful to know if/when they do
1267 */
1268 if (rc == -1)
1269 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001270 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001271#ifndef CONFIG_PPC_64K_PAGES
1272 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1273#else
1274 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1275 pte_val(*(ptep + PTRS_PER_PTE)));
1276#endif
1277 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001278
1279bail:
1280 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001281 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001283EXPORT_SYMBOL_GPL(hash_page_mm);
1284
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301285int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1286 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001287{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301288 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001289 struct mm_struct *mm = current->mm;
1290
1291 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1292 mm = &init_mm;
1293
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301294 if (dsisr & DSISR_NOHPTE)
1295 flags |= HPTE_NOHPTE_UPDATE;
1296
1297 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001298}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001299EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301301int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1302 unsigned long dsisr)
1303{
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001304 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301305 unsigned long flags = 0;
1306 struct mm_struct *mm = current->mm;
1307
1308 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1309 mm = &init_mm;
1310
1311 if (dsisr & DSISR_NOHPTE)
1312 flags |= HPTE_NOHPTE_UPDATE;
1313
1314 if (dsisr & DSISR_ISSTORE)
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001315 access |= _PAGE_WRITE;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301316 /*
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001317 * We set _PAGE_PRIVILEGED only when
1318 * kernel mode access kernel space.
1319 *
1320 * _PAGE_PRIVILEGED is NOT set
1321 * 1) when kernel mode access user space
1322 * 2) user space access kernel space.
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301323 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001324 access |= _PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301325 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001326 access &= ~_PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301327
1328 if (trap == 0x400)
1329 access |= _PAGE_EXEC;
1330
1331 return hash_page_mm(mm, ea, access, trap, flags);
1332}
1333
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001334#ifdef CONFIG_PPC_MM_SLICES
1335static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1336{
Michael Ellermanaac55d72016-05-06 16:47:12 +10001337 int psize = get_slice_psize(mm, ea);
1338
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001339 /* We only prefault standard pages for now */
Michael Ellermanaac55d72016-05-06 16:47:12 +10001340 if (unlikely(psize != mm->context.user_psize))
1341 return false;
1342
1343 /*
1344 * Don't prefault if subpage protection is enabled for the EA.
1345 */
1346 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001347 return false;
1348
1349 return true;
1350}
1351#else
1352static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1353{
1354 return true;
1355}
1356#endif
1357
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001358void hash_preload(struct mm_struct *mm, unsigned long ea,
1359 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301361 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001362 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001363 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001364 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001365 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301366 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001368 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1369
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001370 if (!should_hash_preload(mm, ea))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001371 return;
1372
1373 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1374 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1375
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001376 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001377 pgdir = mm->pgd;
1378 if (pgdir == NULL)
1379 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301380
1381 /* Get VSID */
1382 ssize = user_segment_size(ea);
1383 vsid = get_vsid(mm->context.id, ea, ssize);
1384 if (!vsid)
1385 return;
1386 /*
1387 * Hash doesn't like irqs. Walking linux page table with irq disabled
1388 * saves us from holding multiple locks.
1389 */
1390 local_irq_save(flags);
1391
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301392 /*
1393 * THP pages use update_mmu_cache_pmd. We don't do
1394 * hash preload there. Hence can ignore THP here
1395 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301396 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001397 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301398 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001399
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301400 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001401#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001402 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001403 * a 64K kernel), then we don't preload, hash_page() will take
1404 * care of it once we actually try to access the page.
1405 * That way we don't have to duplicate all of the logic for segment
1406 * page size demotion here
1407 */
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001408 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301409 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001410#endif /* CONFIG_PPC_64K_PAGES */
1411
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001412 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001413 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301414 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001415
1416 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001417#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001418 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301419 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1420 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001422#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301423 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1424 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001425
1426 /* Dump some info in case of hash insertion failure, they should
1427 * never happen so it is really useful to know if/when they do
1428 */
1429 if (rc == -1)
1430 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001431 mm->context.user_psize,
1432 mm->context.user_psize,
1433 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301434out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001435 local_irq_restore(flags);
1436}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001438/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1439 * do not forget to update the assembly call site !
1440 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001441void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301442 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001443{
1444 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301445 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001446
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001447 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1448 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1449 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001450 hidx = __rpte_to_hidx(pte, index);
1451 if (hidx & _PTEIDX_SECONDARY)
1452 hash = ~hash;
1453 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1454 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001455 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301456 /*
1457 * We use same base page size and actual psize, because we don't
1458 * use these functions for hugepage
1459 */
1460 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001461 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001462
1463#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1464 /* Transactions are not aborted by tlbiel, only tlbie.
1465 * Without, syncing a page back to a block device w/ PIO could pick up
1466 * transactional data (bad!) so we force an abort here. Before the
1467 * sync the page will be made read-only, which will flush_hash_page.
1468 * BIG ISSUE here: if the kernel uses a page from userspace without
1469 * unmapping it first, it may see the speculated version.
1470 */
1471 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001472 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001473 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1474 tm_enable();
1475 tm_abort(TM_CAUSE_TLBI);
1476 }
1477#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478}
1479
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301480#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1481void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301482 pmd_t *pmdp, unsigned int psize, int ssize,
1483 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301484{
1485 int i, max_hpte_count, valid;
1486 unsigned long s_addr;
1487 unsigned char *hpte_slot_array;
1488 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301489 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301490
1491 s_addr = addr & HPAGE_PMD_MASK;
1492 hpte_slot_array = get_hpte_slot_array(pmdp);
1493 /*
1494 * IF we try to do a HUGE PTE update after a withdraw is done.
1495 * we will find the below NULL. This happens when we do
1496 * split_huge_page_pmd
1497 */
1498 if (!hpte_slot_array)
1499 return;
1500
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301501 if (ppc_md.hugepage_invalidate) {
1502 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1503 psize, ssize, local);
1504 goto tm_abort;
1505 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301506 /*
1507 * No bluk hpte removal support, invalidate each entry
1508 */
1509 shift = mmu_psize_defs[psize].shift;
1510 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1511 for (i = 0; i < max_hpte_count; i++) {
1512 /*
1513 * 8 bits per each hpte entries
1514 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1515 */
1516 valid = hpte_valid(hpte_slot_array, i);
1517 if (!valid)
1518 continue;
1519 hidx = hpte_hash_index(hpte_slot_array, i);
1520
1521 /* get the vpn */
1522 addr = s_addr + (i * (1ul << shift));
1523 vpn = hpt_vpn(addr, vsid, ssize);
1524 hash = hpt_hash(vpn, shift, ssize);
1525 if (hidx & _PTEIDX_SECONDARY)
1526 hash = ~hash;
1527
1528 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1529 slot += hidx & _PTEIDX_GROUP_IX;
1530 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301531 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301532 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301533tm_abort:
1534#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1535 /* Transactions are not aborted by tlbiel, only tlbie.
1536 * Without, syncing a page back to a block device w/ PIO could pick up
1537 * transactional data (bad!) so we force an abort here. Before the
1538 * sync the page will be made read-only, which will flush_hash_page.
1539 * BIG ISSUE here: if the kernel uses a page from userspace without
1540 * unmapping it first, it may see the speculated version.
1541 */
1542 if (local && cpu_has_feature(CPU_FTR_TM) &&
1543 current->thread.regs &&
1544 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1545 tm_enable();
1546 tm_abort(TM_CAUSE_TLBI);
1547 }
1548#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301549 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301550}
1551#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1552
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001553void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001555 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001556 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001557 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001559 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001560 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
1562 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001563 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001564 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 }
1566}
1567
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568/*
1569 * low_hash_fault is called when we the low level hash code failed
1570 * to instert a PTE due to an hypervisor error
1571 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001572void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
Li Zhongba12eed2013-05-13 16:16:41 +00001574 enum ctx_state prev_state = exception_enter();
1575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001577#ifdef CONFIG_PPC_SUBPAGE_PROT
1578 if (rc == -2)
1579 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1580 else
1581#endif
1582 _exception(SIGBUS, regs, BUS_ADRERR, address);
1583 } else
1584 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001585
1586 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001588
Li Zhongb170bd32013-04-15 16:53:19 +00001589long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1590 unsigned long pa, unsigned long rflags,
1591 unsigned long vflags, int psize, int ssize)
1592{
1593 unsigned long hpte_group;
1594 long slot;
1595
1596repeat:
1597 hpte_group = ((hash & htab_hash_mask) *
1598 HPTES_PER_GROUP) & ~0x7UL;
1599
1600 /* Insert into the hash table, primary slot */
1601 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001602 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001603
1604 /* Primary is full, try the secondary */
1605 if (unlikely(slot == -1)) {
1606 hpte_group = ((~hash & htab_hash_mask) *
1607 HPTES_PER_GROUP) & ~0x7UL;
1608 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1609 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001610 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001611 if (slot == -1) {
1612 if (mftb() & 0x1)
1613 hpte_group = ((hash & htab_hash_mask) *
1614 HPTES_PER_GROUP)&~0x7UL;
1615
1616 ppc_md.hpte_remove(hpte_group);
1617 goto repeat;
1618 }
1619 }
1620
1621 return slot;
1622}
1623
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001624#ifdef CONFIG_DEBUG_PAGEALLOC
1625static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1626{
Li Zhong016af592013-04-15 16:53:20 +00001627 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001628 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001629 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001630 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001631 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001632
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001633 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001634
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001635 /* Don't create HPTE entries for bad address */
1636 if (!vsid)
1637 return;
Li Zhong016af592013-04-15 16:53:20 +00001638
1639 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1640 HPTE_V_BOLTED,
1641 mmu_linear_psize, mmu_kernel_ssize);
1642
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001643 BUG_ON (ret < 0);
1644 spin_lock(&linear_map_hash_lock);
1645 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1646 linear_map_hash_slots[lmi] = ret | 0x80;
1647 spin_unlock(&linear_map_hash_lock);
1648}
1649
1650static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1651{
Paul Mackerras1189be62007-10-11 20:37:10 +10001652 unsigned long hash, hidx, slot;
1653 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001654 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001655
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001656 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001657 spin_lock(&linear_map_hash_lock);
1658 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1659 hidx = linear_map_hash_slots[lmi] & 0x7f;
1660 linear_map_hash_slots[lmi] = 0;
1661 spin_unlock(&linear_map_hash_lock);
1662 if (hidx & _PTEIDX_SECONDARY)
1663 hash = ~hash;
1664 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1665 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301666 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1667 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001668}
1669
Joonsoo Kim031bc572014-12-12 16:55:52 -08001670void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001671{
1672 unsigned long flags, vaddr, lmi;
1673 int i;
1674
1675 local_irq_save(flags);
1676 for (i = 0; i < numpages; i++, page++) {
1677 vaddr = (unsigned long)page_address(page);
1678 lmi = __pa(vaddr) >> PAGE_SHIFT;
1679 if (lmi >= linear_map_hash_count)
1680 continue;
1681 if (enable)
1682 kernel_map_linear_page(vaddr, lmi);
1683 else
1684 kernel_unmap_linear_page(vaddr, lmi);
1685 }
1686 local_irq_restore(flags);
1687}
1688#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001689
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +10001690void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001691 phys_addr_t first_memblock_size)
1692{
1693 /* We don't currently support the first MEMBLOCK not mapping 0
1694 * physical on those processors
1695 */
1696 BUG_ON(first_memblock_base != 0);
1697
1698 /* On LPAR systems, the first entry is our RMA region,
1699 * non-LPAR 64-bit hash MMU systems don't have a limitation
1700 * on real mode access, but using the first entry works well
1701 * enough. We also clamp it to 1G to avoid some funky things
1702 * such as RTAS bugs etc...
1703 */
1704 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1705
1706 /* Finally limit subsequent allocations */
1707 memblock_set_current_limit(ppc64_rma_size);
1708}