blob: 4f786cb3020a82a7405e9188b98db172e84c88b0 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070048#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053049#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020050#define AR9300_DEVID_AR9330 0x0035
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040051
Sujith394cf0a2009-02-09 13:26:54 +053052#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040053
Sujith394cf0a2009-02-09 13:26:54 +053054#define AR_SUBVENDOR_ID_NOG 0x0e11
55#define AR_SUBVENDOR_ID_NEW_A 0x7065
56#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053058#define AR9280_COEX2WIRE_SUBSYSID 0x309b
59#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
60#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
61
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070062#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
63
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070064#define ATH_DEFAULT_NOISE_FLOOR -95
65
John W. Linville04658fb2009-11-13 13:12:59 -050066#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070067
Felix Fietkaucac42202010-10-09 02:39:30 +020068#define ATH9K_NUM_CHANNELS 38
69
Sujith394cf0a2009-02-09 13:26:54 +053070/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070071#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010072 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070073
74#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010075 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujith Manoharan09a525d2011-01-04 13:17:18 +053077#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010078 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053079
Felix Fietkau845e03c2011-03-23 20:57:25 +010080#define REG_RMW(_ah, _reg, _set, _clr) \
81 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
82
Sujith20b3efd2010-04-16 11:53:55 +053083#define ENABLE_REGWRITE_BUFFER(_ah) \
84 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010085 if ((_ah)->reg_ops.enable_write_buffer) \
86 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053087 } while (0)
88
Sujith20b3efd2010-04-16 11:53:55 +053089#define REGWRITE_BUFFER_FLUSH(_ah) \
90 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010091 if ((_ah)->reg_ops.write_flush) \
92 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053093 } while (0)
94
Rajkumar Manoharan26526202011-07-29 17:38:08 +053095#define PR_EEP(_s, _val) \
96 do { \
97 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
98 _s, (_val)); \
99 } while (0)
100
Sujith394cf0a2009-02-09 13:26:54 +0530101#define SM(_v, _f) (((_v) << _f##_S) & _f)
102#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530103#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100104 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400105#define REG_READ_FIELD(_a, _r, _f) \
106 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530107#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100108 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530109#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100110 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530112#define DO_DELAY(x) do { \
113 if (((++(x) % 64) == 0) && \
114 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
115 != ATH_USB)) \
116 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530117 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700118
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100119#define REG_WRITE_ARRAY(iniarray, column, regWr) \
120 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700121
Sujith394cf0a2009-02-09 13:26:54 +0530122#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
123#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
124#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
125#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530126#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530127#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
128#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129
Sujith394cf0a2009-02-09 13:26:54 +0530130#define AR_GPIOD_MASK 0x00001FFF
131#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Sujith394cf0a2009-02-09 13:26:54 +0530133#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530134#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530135#define COEF_SCALE_S 24
136#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700137
Sujith394cf0a2009-02-09 13:26:54 +0530138#define ATH9K_ANTENNA0_CHAINMASK 0x1
139#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140
Sujith394cf0a2009-02-09 13:26:54 +0530141#define ATH9K_NUM_DMA_DEBUG_REGS 8
142#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143
Sujith394cf0a2009-02-09 13:26:54 +0530144#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530145#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200146#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530147#define AH_TIME_QUANTUM 10
148#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530149#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530150#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530151#define UPPER_5G_SUB_BAND_START 5700
152#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Sujith394cf0a2009-02-09 13:26:54 +0530154#define CAB_TIMEOUT_VAL 10
155#define BEACON_TIMEOUT_VAL 10
156#define MIN_BEACON_TIMEOUT_VAL 1
157#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700158
Sujith394cf0a2009-02-09 13:26:54 +0530159#define INIT_CONFIG_STATUS 0x00000000
160#define INIT_RSSI_THR 0x00000700
161#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700162
Sujith394cf0a2009-02-09 13:26:54 +0530163#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700164
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400165#define ATH9K_HW_RX_HP_QDEPTH 16
166#define ATH9K_HW_RX_LP_QDEPTH 128
167
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530168#define PAPRD_GAIN_TABLE_ENTRIES 32
169#define PAPRD_TABLE_SZ 24
170#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400171
Felix Fietkau066dae92010-11-07 14:59:39 +0100172enum ath_hw_txq_subtype {
173 ATH_TXQ_AC_BE = 0,
174 ATH_TXQ_AC_BK = 1,
175 ATH_TXQ_AC_VI = 2,
176 ATH_TXQ_AC_VO = 3,
177};
178
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400179enum ath_ini_subsys {
180 ATH_INI_PRE = 0,
181 ATH_INI_CORE,
182 ATH_INI_POST,
183 ATH_INI_NUM_SPLIT,
184};
185
Sujith394cf0a2009-02-09 13:26:54 +0530186enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200187 ATH9K_HW_CAP_HT = BIT(0),
188 ATH9K_HW_CAP_RFSILENT = BIT(1),
189 ATH9K_HW_CAP_CST = BIT(2),
Felix Fietkau364734f2010-09-14 20:22:44 +0200190 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
191 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
192 ATH9K_HW_CAP_EDMA = BIT(6),
193 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
194 ATH9K_HW_CAP_LDPC = BIT(8),
195 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
196 ATH9K_HW_CAP_SGI_20 = BIT(10),
197 ATH9K_HW_CAP_PAPRD = BIT(11),
198 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200199 ATH9K_HW_CAP_2GHZ = BIT(13),
200 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530201 ATH9K_HW_CAP_APM = BIT(15),
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530202 ATH9K_HW_CAP_RTT = BIT(16),
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530203 ATH9K_HW_CAP_MCI = BIT(17),
Sujith394cf0a2009-02-09 13:26:54 +0530204};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700205
Sujith394cf0a2009-02-09 13:26:54 +0530206struct ath9k_hw_capabilities {
207 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530208 u16 rts_aggr_limit;
209 u8 tx_chainmask;
210 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800211 u8 max_txchains;
212 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530213 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400214 u8 rx_hp_qdepth;
215 u8 rx_lp_qdepth;
216 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400217 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400218 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800219 u16 pcie_lcr_offset;
220 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530221};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700222
Sujith394cf0a2009-02-09 13:26:54 +0530223struct ath9k_ops_config {
224 int dma_beacon_response_time;
225 int sw_beacon_response_time;
226 int additional_swba_backoff;
227 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400228 u32 cwm_ignore_extcca;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400229 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530230 u8 pcie_clock_req;
231 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530232 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800233 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530234 u32 ofdm_trig_low;
235 u32 ofdm_trig_high;
236 u32 cck_trig_high;
237 u32 cck_trig_low;
238 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530239 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530240 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400241 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530242#define SPUR_DISABLE 0
243#define SPUR_ENABLE_IOCTL 1
244#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530245#define AR_SPUR_5413_1 1640
246#define AR_SPUR_5413_2 1200
247#define AR_NO_SPUR 0x8000
248#define AR_BASE_FREQ_2GHZ 2300
249#define AR_BASE_FREQ_5GHZ 4900
250#define AR_SPUR_FEEQ_BOUND_HT40 19
251#define AR_SPUR_FEEQ_BOUND_HT20 10
252 int spurmode;
253 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500254 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400255 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530256};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700257
Sujith394cf0a2009-02-09 13:26:54 +0530258enum ath9k_int {
259 ATH9K_INT_RX = 0x00000001,
260 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400261 ATH9K_INT_RXHP = 0x00000001,
262 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530263 ATH9K_INT_RXNOFRM = 0x00000008,
264 ATH9K_INT_RXEOL = 0x00000010,
265 ATH9K_INT_RXORN = 0x00000020,
266 ATH9K_INT_TX = 0x00000040,
267 ATH9K_INT_TXDESC = 0x00000080,
268 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530269 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400270 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530271 ATH9K_INT_TXURN = 0x00000800,
272 ATH9K_INT_MIB = 0x00001000,
273 ATH9K_INT_RXPHY = 0x00004000,
274 ATH9K_INT_RXKCM = 0x00008000,
275 ATH9K_INT_SWBA = 0x00010000,
276 ATH9K_INT_BMISS = 0x00040000,
277 ATH9K_INT_BNR = 0x00100000,
278 ATH9K_INT_TIM = 0x00200000,
279 ATH9K_INT_DTIM = 0x00400000,
280 ATH9K_INT_DTIMSYNC = 0x00800000,
281 ATH9K_INT_GPIO = 0x01000000,
282 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530283 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530284 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530285 ATH9K_INT_CST = 0x10000000,
286 ATH9K_INT_GTT = 0x20000000,
287 ATH9K_INT_FATAL = 0x40000000,
288 ATH9K_INT_GLOBAL = 0x80000000,
289 ATH9K_INT_BMISC = ATH9K_INT_TIM |
290 ATH9K_INT_DTIM |
291 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530292 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530293 ATH9K_INT_CABEND,
294 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
295 ATH9K_INT_RXDESC |
296 ATH9K_INT_RXEOL |
297 ATH9K_INT_RXORN |
298 ATH9K_INT_TXURN |
299 ATH9K_INT_TXDESC |
300 ATH9K_INT_MIB |
301 ATH9K_INT_RXPHY |
302 ATH9K_INT_RXKCM |
303 ATH9K_INT_SWBA |
304 ATH9K_INT_BMISS |
305 ATH9K_INT_GPIO,
306 ATH9K_INT_NOCARD = 0xffffffff
307};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700308
Sujith394cf0a2009-02-09 13:26:54 +0530309#define CHANNEL_CW_INT 0x00002
310#define CHANNEL_CCK 0x00020
311#define CHANNEL_OFDM 0x00040
312#define CHANNEL_2GHZ 0x00080
313#define CHANNEL_5GHZ 0x00100
314#define CHANNEL_PASSIVE 0x00200
315#define CHANNEL_DYN 0x00400
316#define CHANNEL_HALF 0x04000
317#define CHANNEL_QUARTER 0x08000
318#define CHANNEL_HT20 0x10000
319#define CHANNEL_HT40PLUS 0x20000
320#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700321
Sujith394cf0a2009-02-09 13:26:54 +0530322#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
323#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
324#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
325#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
326#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
327#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
328#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
329#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
330#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
331#define CHANNEL_ALL \
332 (CHANNEL_OFDM| \
333 CHANNEL_CCK| \
334 CHANNEL_2GHZ | \
335 CHANNEL_5GHZ | \
336 CHANNEL_HT20 | \
337 CHANNEL_HT40PLUS | \
338 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700339
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530340#define MAX_RTT_TABLE_ENTRY 6
341#define RTT_HIST_MAX 3
342struct ath9k_rtt_hist {
343 u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY];
344 u8 num_readings;
345};
346
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530347#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530348#define MAX_CL_TAB_ENTRY 16
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530349
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200350struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530351 u16 channel;
352 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530353 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530354 int8_t iCoff;
355 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400356 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200357 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200358 bool nfcal_interference;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530359 bool done_txiqcal_once;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530360 bool done_txclcal_once;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400361 u16 small_signal_gain[AR9300_MAX_CHAINS];
362 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530363 u32 num_measures[AR9300_MAX_CHAINS];
364 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530365 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200366 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530367 struct ath9k_rtt_hist rtt_hist;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200368};
369
370struct ath9k_channel {
371 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200372 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200373 u16 channel;
374 u32 channelFlags;
375 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200376 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530377};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378
Sujith394cf0a2009-02-09 13:26:54 +0530379#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
380 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
381 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
382 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
383#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
384#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
385#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530386#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
387#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400388#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530389 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400390 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700391
Sujith394cf0a2009-02-09 13:26:54 +0530392/* These macros check chanmode and not channelFlags */
393#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
394#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
395 ((_c)->chanmode == CHANNEL_G_HT20))
396#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
397 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
398 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
399 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
400#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401
Sujith394cf0a2009-02-09 13:26:54 +0530402enum ath9k_power_mode {
403 ATH9K_PM_AWAKE = 0,
404 ATH9K_PM_FULL_SLEEP,
405 ATH9K_PM_NETWORK_SLEEP,
406 ATH9K_PM_UNDEFINED
407};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408
Sujith394cf0a2009-02-09 13:26:54 +0530409enum ser_reg_mode {
410 SER_REG_MODE_OFF = 0,
411 SER_REG_MODE_ON = 1,
412 SER_REG_MODE_AUTO = 2,
413};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400415enum ath9k_rx_qtype {
416 ATH9K_RX_QUEUE_HP,
417 ATH9K_RX_QUEUE_LP,
418 ATH9K_RX_QUEUE_MAX,
419};
420
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530421enum mci_message_header { /* length of payload */
422 MCI_LNA_CTRL = 0x10, /* len = 0 */
423 MCI_CONT_NACK = 0x20, /* len = 0 */
424 MCI_CONT_INFO = 0x30, /* len = 4 */
425 MCI_CONT_RST = 0x40, /* len = 0 */
426 MCI_SCHD_INFO = 0x50, /* len = 16 */
427 MCI_CPU_INT = 0x60, /* len = 4 */
428 MCI_SYS_WAKING = 0x70, /* len = 0 */
429 MCI_GPM = 0x80, /* len = 16 */
430 MCI_LNA_INFO = 0x90, /* len = 1 */
431 MCI_LNA_STATE = 0x94,
432 MCI_LNA_TAKE = 0x98,
433 MCI_LNA_TRANS = 0x9c,
434 MCI_SYS_SLEEPING = 0xa0, /* len = 0 */
435 MCI_REQ_WAKE = 0xc0, /* len = 0 */
436 MCI_DEBUG_16 = 0xfe, /* len = 2 */
437 MCI_REMOTE_RESET = 0xff /* len = 16 */
438};
439
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530440enum ath_mci_gpm_coex_profile_type {
441 MCI_GPM_COEX_PROFILE_UNKNOWN,
442 MCI_GPM_COEX_PROFILE_RFCOMM,
443 MCI_GPM_COEX_PROFILE_A2DP,
444 MCI_GPM_COEX_PROFILE_HID,
445 MCI_GPM_COEX_PROFILE_BNEP,
446 MCI_GPM_COEX_PROFILE_VOICE,
447 MCI_GPM_COEX_PROFILE_MAX
448};
449
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530450/* MCI GPM/Coex opcode/type definitions */
451enum {
452 MCI_GPM_COEX_W_GPM_PAYLOAD = 1,
453 MCI_GPM_COEX_B_GPM_TYPE = 4,
454 MCI_GPM_COEX_B_GPM_OPCODE = 5,
455 /* MCI_GPM_WLAN_CAL_REQ, MCI_GPM_WLAN_CAL_DONE */
456 MCI_GPM_WLAN_CAL_W_SEQUENCE = 2,
457
458 /* MCI_GPM_COEX_VERSION_QUERY */
459 /* MCI_GPM_COEX_VERSION_RESPONSE */
460 MCI_GPM_COEX_B_MAJOR_VERSION = 6,
461 MCI_GPM_COEX_B_MINOR_VERSION = 7,
462 /* MCI_GPM_COEX_STATUS_QUERY */
463 MCI_GPM_COEX_B_BT_BITMAP = 6,
464 MCI_GPM_COEX_B_WLAN_BITMAP = 7,
465 /* MCI_GPM_COEX_HALT_BT_GPM */
466 MCI_GPM_COEX_B_HALT_STATE = 6,
467 /* MCI_GPM_COEX_WLAN_CHANNELS */
468 MCI_GPM_COEX_B_CHANNEL_MAP = 6,
469 /* MCI_GPM_COEX_BT_PROFILE_INFO */
470 MCI_GPM_COEX_B_PROFILE_TYPE = 6,
471 MCI_GPM_COEX_B_PROFILE_LINKID = 7,
472 MCI_GPM_COEX_B_PROFILE_STATE = 8,
473 MCI_GPM_COEX_B_PROFILE_ROLE = 9,
474 MCI_GPM_COEX_B_PROFILE_RATE = 10,
475 MCI_GPM_COEX_B_PROFILE_VOTYPE = 11,
476 MCI_GPM_COEX_H_PROFILE_T = 12,
477 MCI_GPM_COEX_B_PROFILE_W = 14,
478 MCI_GPM_COEX_B_PROFILE_A = 15,
479 /* MCI_GPM_COEX_BT_STATUS_UPDATE */
480 MCI_GPM_COEX_B_STATUS_TYPE = 6,
481 MCI_GPM_COEX_B_STATUS_LINKID = 7,
482 MCI_GPM_COEX_B_STATUS_STATE = 8,
483 /* MCI_GPM_COEX_BT_UPDATE_FLAGS */
484 MCI_GPM_COEX_W_BT_FLAGS = 6,
485 MCI_GPM_COEX_B_BT_FLAGS_OP = 10
486};
487
488enum mci_gpm_subtype {
489 MCI_GPM_BT_CAL_REQ = 0,
490 MCI_GPM_BT_CAL_GRANT = 1,
491 MCI_GPM_BT_CAL_DONE = 2,
492 MCI_GPM_WLAN_CAL_REQ = 3,
493 MCI_GPM_WLAN_CAL_GRANT = 4,
494 MCI_GPM_WLAN_CAL_DONE = 5,
495 MCI_GPM_COEX_AGENT = 0x0c,
496 MCI_GPM_RSVD_PATTERN = 0xfe,
497 MCI_GPM_RSVD_PATTERN32 = 0xfefefefe,
498 MCI_GPM_BT_DEBUG = 0xff
499};
500
501enum mci_bt_state {
502 MCI_BT_SLEEP,
503 MCI_BT_AWAKE,
504 MCI_BT_CAL_START,
505 MCI_BT_CAL
506};
507
508/* Type of state query */
509enum mci_state_type {
510 MCI_STATE_ENABLE,
511 MCI_STATE_INIT_GPM_OFFSET,
512 MCI_STATE_NEXT_GPM_OFFSET,
513 MCI_STATE_LAST_GPM_OFFSET,
514 MCI_STATE_BT,
515 MCI_STATE_SET_BT_SLEEP,
516 MCI_STATE_SET_BT_AWAKE,
517 MCI_STATE_SET_BT_CAL_START,
518 MCI_STATE_SET_BT_CAL,
519 MCI_STATE_LAST_SCHD_MSG_OFFSET,
520 MCI_STATE_REMOTE_SLEEP,
521 MCI_STATE_CONT_RSSI_POWER,
522 MCI_STATE_CONT_PRIORITY,
523 MCI_STATE_CONT_TXRX,
524 MCI_STATE_RESET_REQ_WAKE,
525 MCI_STATE_SEND_WLAN_COEX_VERSION,
526 MCI_STATE_SET_BT_COEX_VERSION,
527 MCI_STATE_SEND_WLAN_CHANNELS,
528 MCI_STATE_SEND_VERSION_QUERY,
529 MCI_STATE_SEND_STATUS_QUERY,
530 MCI_STATE_NEED_FLUSH_BT_INFO,
531 MCI_STATE_SET_CONCUR_TX_PRI,
532 MCI_STATE_RECOVER_RX,
533 MCI_STATE_NEED_FTP_STOMP,
534 MCI_STATE_NEED_TUNING,
535 MCI_STATE_DEBUG,
536 MCI_STATE_MAX
537};
538
539enum mci_gpm_coex_opcode {
540 MCI_GPM_COEX_VERSION_QUERY,
541 MCI_GPM_COEX_VERSION_RESPONSE,
542 MCI_GPM_COEX_STATUS_QUERY,
543 MCI_GPM_COEX_HALT_BT_GPM,
544 MCI_GPM_COEX_WLAN_CHANNELS,
545 MCI_GPM_COEX_BT_PROFILE_INFO,
546 MCI_GPM_COEX_BT_STATUS_UPDATE,
547 MCI_GPM_COEX_BT_UPDATE_FLAGS
548};
549
550#define MCI_GPM_NOMORE 0
551#define MCI_GPM_MORE 1
552#define MCI_GPM_INVALID 0xffffffff
553
554#define MCI_GPM_RECYCLE(_p_gpm) do { \
555 *(((u32 *)_p_gpm) + MCI_GPM_COEX_W_GPM_PAYLOAD) = \
556 MCI_GPM_RSVD_PATTERN32; \
557} while (0)
558
559#define MCI_GPM_TYPE(_p_gpm) \
560 (*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) & 0xff)
561
562#define MCI_GPM_OPCODE(_p_gpm) \
563 (*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) & 0xff)
564
565#define MCI_GPM_SET_CAL_TYPE(_p_gpm, _cal_type) do { \
566 *(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_cal_type) & 0xff;\
567} while (0)
568
569#define MCI_GPM_SET_TYPE_OPCODE(_p_gpm, _type, _opcode) do { \
570 *(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_type) & 0xff; \
571 *(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) = (_opcode) & 0xff;\
572} while (0)
573
574#define MCI_GPM_IS_CAL_TYPE(_type) ((_type) <= MCI_GPM_WLAN_CAL_DONE)
575
Sujith394cf0a2009-02-09 13:26:54 +0530576struct ath9k_beacon_state {
577 u32 bs_nexttbtt;
578 u32 bs_nextdtim;
579 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530580#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530581 u32 bs_dtimperiod;
582 u16 bs_cfpperiod;
583 u16 bs_cfpmaxduration;
584 u32 bs_cfpnext;
585 u16 bs_timoffset;
586 u16 bs_bmissthreshold;
587 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530588 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530589};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700590
Sujith394cf0a2009-02-09 13:26:54 +0530591struct chan_centers {
592 u16 synth_center;
593 u16 ctl_center;
594 u16 ext_center;
595};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596
Sujith394cf0a2009-02-09 13:26:54 +0530597enum {
598 ATH9K_RESET_POWER_ON,
599 ATH9K_RESET_WARM,
600 ATH9K_RESET_COLD,
601};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602
Sujithd535a422009-02-09 13:27:06 +0530603struct ath9k_hw_version {
604 u32 magic;
605 u16 devid;
606 u16 subvendorid;
607 u32 macVersion;
608 u16 macRev;
609 u16 phyRev;
610 u16 analog5GhzRev;
611 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530612 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530613};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700614
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530615/* Generic TSF timer definitions */
616
617#define ATH_MAX_GEN_TIMER 16
618
619#define AR_GENTMR_BIT(_index) (1 << (_index))
620
621/*
Walter Goldens77c20612010-05-18 04:44:54 -0700622 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530623 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
624 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530625#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530626
627struct ath_gen_timer_configuration {
628 u32 next_addr;
629 u32 period_addr;
630 u32 mode_addr;
631 u32 mode_mask;
632};
633
634struct ath_gen_timer {
635 void (*trigger)(void *arg);
636 void (*overflow)(void *arg);
637 void *arg;
638 u8 index;
639};
640
641struct ath_gen_timer_table {
642 u32 gen_timer_index[32];
643 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
644 union {
645 unsigned long timer_bits;
646 u16 val;
647 } timer_mask;
648};
649
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700650struct ath_hw_antcomb_conf {
651 u8 main_lna_conf;
652 u8 alt_lna_conf;
653 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530654 u8 main_gaintb;
655 u8 alt_gaintb;
656 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530657 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700658};
659
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400660/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100661 * struct ath_hw_radar_conf - radar detection initialization parameters
662 *
663 * @pulse_inband: threshold for checking the ratio of in-band power
664 * to total power for short radar pulses (half dB steps)
665 * @pulse_inband_step: threshold for checking an in-band power to total
666 * power ratio increase for short radar pulses (half dB steps)
667 * @pulse_height: threshold for detecting the beginning of a short
668 * radar pulse (dB step)
669 * @pulse_rssi: threshold for detecting if a short radar pulse is
670 * gone (dB step)
671 * @pulse_maxlen: maximum pulse length (0.8 us steps)
672 *
673 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
674 * @radar_inband: threshold for checking the ratio of in-band power
675 * to total power for long radar pulses (half dB steps)
676 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
677 *
678 * @ext_channel: enable extension channel radar detection
679 */
680struct ath_hw_radar_conf {
681 unsigned int pulse_inband;
682 unsigned int pulse_inband_step;
683 unsigned int pulse_height;
684 unsigned int pulse_rssi;
685 unsigned int pulse_maxlen;
686
687 unsigned int radar_rssi;
688 unsigned int radar_inband;
689 int fir_power;
690
691 bool ext_channel;
692};
693
694/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400695 * struct ath_hw_private_ops - callbacks used internally by hardware code
696 *
697 * This structure contains private callbacks designed to only be used internally
698 * by the hardware core.
699 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400700 * @init_cal_settings: setup types of calibrations supported
701 * @init_cal: starts actual calibration
702 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400703 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400704 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400705 *
706 * @rf_set_freq: change frequency
707 * @spur_mitigate_freq: spur mitigation
708 * @rf_alloc_ext_banks:
709 * @rf_free_ext_banks:
710 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400711 * @compute_pll_control: compute the PLL control value to use for
712 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400713 * @setup_calibration: set up calibration
714 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400715 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400716 * @ani_cache_ini_regs: cache the values for ANI from the initial
717 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400718 */
719struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400720 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400721 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400722 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
723
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400724 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400725 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400726 void (*setup_calibration)(struct ath_hw *ah,
727 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400728
729 /* PHY ops */
730 int (*rf_set_freq)(struct ath_hw *ah,
731 struct ath9k_channel *chan);
732 void (*spur_mitigate_freq)(struct ath_hw *ah,
733 struct ath9k_channel *chan);
734 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
735 void (*rf_free_ext_banks)(struct ath_hw *ah);
736 bool (*set_rf_regs)(struct ath_hw *ah,
737 struct ath9k_channel *chan,
738 u16 modesIndex);
739 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
740 void (*init_bb)(struct ath_hw *ah,
741 struct ath9k_channel *chan);
742 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
743 void (*olc_init)(struct ath_hw *ah);
744 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
745 void (*mark_phy_inactive)(struct ath_hw *ah);
746 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
747 bool (*rfbus_req)(struct ath_hw *ah);
748 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400749 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400750 u32 (*compute_pll_control)(struct ath_hw *ah,
751 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400752 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
753 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400754 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100755 void (*set_radar_params)(struct ath_hw *ah,
756 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530757 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
758 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400759
760 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400761 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400762};
763
764/**
765 * struct ath_hw_ops - callbacks used by hardware code and driver code
766 *
767 * This structure contains callbacks designed to to be used internally by
768 * hardware code and also by the lower level driver.
769 *
770 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400771 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400772 */
773struct ath_hw_ops {
774 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200775 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400776 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400777 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400778 bool (*calibrate)(struct ath_hw *ah,
779 struct ath9k_channel *chan,
780 u8 rxchainmask,
781 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400782 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200783 void (*set_txdesc)(struct ath_hw *ah, void *ds,
784 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400785 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
786 struct ath_tx_status *ts);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530787 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
788 struct ath_hw_antcomb_conf *antconf);
789 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
790 struct ath_hw_antcomb_conf *antconf);
791
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400792};
793
Felix Fietkauf2552e22010-07-02 00:09:50 +0200794struct ath_nf_limits {
795 s16 max;
796 s16 min;
797 s16 nominal;
798};
799
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530800enum ath_cal_list {
801 TX_IQ_CAL = BIT(0),
802 TX_IQ_ON_AGC_CAL = BIT(1),
803 TX_CL_CAL = BIT(2),
804};
805
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530806/* ah_flags */
807#define AH_USE_EEPROM 0x1
808#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530809#define AH_FASTCC 0x4
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530810
Sujithcbe61d82009-02-09 13:27:12 +0530811struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100812 struct ath_ops reg_ops;
813
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700814 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700815 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530816 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530817 struct ath9k_ops_config config;
818 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200819 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530820 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530821
Sujithcbe61d82009-02-09 13:27:12 +0530822 union {
823 struct ar5416_eeprom_def def;
824 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400825 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400826 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530827 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530828 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530829
830 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530831 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200832 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530833 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400834 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530835 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200836
Felix Fietkaubbacee12010-07-11 15:44:42 +0200837 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200838 struct ath_nf_limits nf_2g;
839 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530840 u16 rfsilent;
841 u32 rfkill_gpio;
842 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530843 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530844
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400845 bool htc_reset_init;
846
Sujith2660b812009-02-09 13:27:26 +0530847 enum nl80211_iftype opmode;
848 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530849
Felix Fietkauf23fba42011-07-28 14:08:56 +0200850 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200851 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530852 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530853 struct ar5416Stats stats;
854 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530855
Sujith2660b812009-02-09 13:27:26 +0530856 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400857 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500858 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530859 u32 txok_interrupt_mask;
860 u32 txerr_interrupt_mask;
861 u32 txdesc_interrupt_mask;
862 u32 txeol_interrupt_mask;
863 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530864 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530865 bool chip_fullsleep;
866 u32 atim_window;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530867 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530868
869 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200870 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530871 struct ath9k_cal_list iq_caldata;
872 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530873 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400874 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530875 struct ath9k_cal_list *cal_list;
876 struct ath9k_cal_list *cal_list_last;
877 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530878#define totalPowerMeasI meas0.unsign
879#define totalPowerMeasQ meas1.unsign
880#define totalIqCorrMeas meas2.sign
881#define totalAdcIOddPhase meas0.unsign
882#define totalAdcIEvenPhase meas1.unsign
883#define totalAdcQOddPhase meas2.unsign
884#define totalAdcQEvenPhase meas3.unsign
885#define totalAdcDcOffsetIOddPhase meas0.sign
886#define totalAdcDcOffsetIEvenPhase meas1.sign
887#define totalAdcDcOffsetQOddPhase meas2.sign
888#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700889 union {
890 u32 unsign[AR5416_MAX_CHAINS];
891 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530892 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700893 union {
894 u32 unsign[AR5416_MAX_CHAINS];
895 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530896 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700897 union {
898 u32 unsign[AR5416_MAX_CHAINS];
899 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530900 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700901 union {
902 u32 unsign[AR5416_MAX_CHAINS];
903 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530904 } meas3;
905 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530906 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530907
Sujith2660b812009-02-09 13:27:26 +0530908 u32 sta_id1_defaults;
909 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700910 enum {
911 AUTO_32KHZ,
912 USE_32KHZ,
913 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530914 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530915
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400916 /* Private to hardware code */
917 struct ath_hw_private_ops private_ops;
918 /* Accessed by the lower level driver */
919 struct ath_hw_ops ops;
920
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400921 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530922 u32 *analogBank0Data;
923 u32 *analogBank1Data;
924 u32 *analogBank2Data;
925 u32 *analogBank3Data;
926 u32 *analogBank6Data;
927 u32 *analogBank6TPCData;
928 u32 *analogBank7Data;
929 u32 *addac5416_21;
930 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530931
Felix Fietkau597a94b2010-04-26 15:04:37 -0400932 u8 txpower_limit;
Felix Fietkaue239d852010-01-15 02:34:58 +0100933 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530934 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530935 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530936
937 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530938 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530939 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530940 int totalSizeDesired[5];
941 int coarse_high[5];
942 int coarse_low[5];
943 int firpwr[5];
944 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530945
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700946 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700947 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700948
Sujith2660b812009-02-09 13:27:26 +0530949 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530950 u8 txchainmask;
951 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530952
Felix Fietkauc5d08552010-11-13 20:22:41 +0100953 struct ath_hw_radar_conf radar_conf;
954
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530955 u32 originalGain[22];
956 int initPDADC;
957 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100958 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100959 u32 gpio_mask;
960 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530961
Sujith2660b812009-02-09 13:27:26 +0530962 struct ar5416IniArray iniModes;
963 struct ar5416IniArray iniCommon;
964 struct ar5416IniArray iniBank0;
965 struct ar5416IniArray iniBB_RfGain;
966 struct ar5416IniArray iniBank1;
967 struct ar5416IniArray iniBank2;
968 struct ar5416IniArray iniBank3;
969 struct ar5416IniArray iniBank6;
970 struct ar5416IniArray iniBank6TPC;
971 struct ar5416IniArray iniBank7;
972 struct ar5416IniArray iniAddac;
973 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400974 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530975 struct ar5416IniArray iniModesAdditional;
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530976 struct ar5416IniArray iniModesAdditional_40M;
Sujith2660b812009-02-09 13:27:26 +0530977 struct ar5416IniArray iniModesRxGain;
978 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400979 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530980 struct ar5416IniArray iniCckfirNormal;
981 struct ar5416IniArray iniCckfirJapan2484;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530982 struct ar5416IniArray ini_japan2484;
Sujith70807e92010-03-17 14:25:14 +0530983 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
984 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
985 struct ar5416IniArray iniModes_9271_ANI_reg;
986 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
987 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530988 struct ar5416IniArray ini_radio_post_sys2ant;
989 struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530990
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400991 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
992 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
993 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
994 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
995
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530996 u32 intr_gen_timer_trigger;
997 u32 intr_gen_timer_thresh;
998 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400999
1000 struct ar9003_txs *ts_ring;
1001 void *ts_start;
1002 u32 ts_paddr_start;
1003 u32 ts_paddr_end;
1004 u16 ts_tail;
1005 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001006
1007 u32 bb_watchdog_last_status;
1008 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301009 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -04001010
Felix Fietkau1bf38662010-12-13 08:40:54 +01001011 unsigned int paprd_target_power;
1012 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -08001013 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +01001014 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001015 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -04001016 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
1017 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001018 /*
1019 * Store the permanent value of Reg 0x4004in WARegVal
1020 * so we dont have to R/M/W. We should not be reading
1021 * this register when in sleep states.
1022 */
1023 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001024
1025 /* Enterprise mode cap */
1026 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +05301027
1028 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +02001029 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001030 int (*external_reset)(void);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001031};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001032
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001033struct ath_bus_ops {
1034 enum ath_bus_type ath_bus_type;
1035 void (*read_cachesize)(struct ath_common *common, int *csz);
1036 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
1037 void (*bt_coex_prep)(struct ath_common *common);
1038 void (*extn_synch_en)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +02001039 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +02001040};
1041
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -07001042static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
1043{
1044 return &ah->common;
1045}
1046
1047static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
1048{
1049 return &(ath9k_hw_common(ah)->regulatory);
1050}
1051
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -04001052static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
1053{
1054 return &ah->private_ops;
1055}
1056
1057static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
1058{
1059 return &ah->ops;
1060}
1061
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -08001062static inline u8 get_streams(int mask)
1063{
1064 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
1065}
1066
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07001067/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +05301068const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +05301069void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07001070int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301071int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001072 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001073int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001074u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001075
Sujith394cf0a2009-02-09 13:26:54 +05301076/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +05301077void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
1078u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
1079void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +05301080 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +05301081void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +05301082u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
1083void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001084
Sujith394cf0a2009-02-09 13:26:54 +05301085/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +05301086bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +01001087void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
1088 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +05301089u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001090u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +01001091 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +05301092 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +05301093void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301094 struct ath9k_channel *chan,
1095 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +05301096u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1097void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1098bool ath9k_hw_phy_disable(struct ath_hw *ah);
1099bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +02001100void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +05301101void ath9k_hw_setopmode(struct ath_hw *ah);
1102void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07001103void ath9k_hw_setbssidmask(struct ath_hw *ah);
1104void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001105u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301106u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1107void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1108void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +05301109void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001110void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +05301111u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001112void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301113void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1114void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301115 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001116bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001117
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001118bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001119
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301120/* Generic hw timer primitives */
1121struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1122 void (*trigger)(void *),
1123 void (*overflow)(void *),
1124 void *arg,
1125 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001126void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1127 struct ath_gen_timer *timer,
1128 u32 timer_next,
1129 u32 timer_period);
1130void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1131
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301132void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1133void ath_gen_timer_isr(struct ath_hw *hw);
1134
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04001135void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04001136
Sujith05020d22010-03-17 14:25:23 +05301137/* HTC */
1138void ath9k_hw_htc_resetinit(struct ath_hw *ah);
1139
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001140/* PHY */
1141void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1142 u32 *coef_mantissa, u32 *coef_exponent);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02001143void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001144
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001145/*
1146 * Code Specific to AR5008, AR9001 or AR9002,
1147 * we stuff these here to avoid callbacks for AR9003.
1148 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001149void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001150int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001151void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001152
Felix Fietkau641d9922010-04-15 17:38:49 -04001153/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001154 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001155 * for older families
1156 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001157void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1158void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1159void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301160void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001161void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1162void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001163 struct ath9k_hw_cal_data *caldata,
1164 int chain);
1165int ar9003_paprd_create_curve(struct ath_hw *ah,
1166 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001167int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1168int ar9003_paprd_init_table(struct ath_hw *ah);
1169bool ar9003_paprd_is_done(struct ath_hw *ah);
1170void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -04001171
1172/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001173void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001174void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1175void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001176
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001177void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1178void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1179
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001180void ar9002_hw_attach_ops(struct ath_hw *ah);
1181void ar9003_hw_attach_ops(struct ath_hw *ah);
1182
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301183void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001184/*
1185 * ANI work can be shared between all families but a next
1186 * generation implementation of ANI will be used only for AR9003 only
1187 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001188 * next generation ANI. Feel free to start testing it though for the
1189 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001190 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001191extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001192void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001193void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001194void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001195
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001196#define ATH9K_CLOCK_RATE_CCK 22
1197#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1198#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1199#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1200
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001201#endif