blob: 1030230d485118e3257382108e9c6e8b47eb39d8 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000373 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000374 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800375 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000376 struct dmar_domain *domain; /* pointer to domain */
377};
378
Jiang Liub94e4112014-02-19 14:07:25 +0800379struct dmar_rmrr_unit {
380 struct list_head list; /* list of rmrr units */
381 struct acpi_dmar_header *hdr; /* ACPI header */
382 u64 base_address; /* reserved base address*/
383 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000384 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800385 int devices_cnt; /* target device count */
386};
387
388struct dmar_atsr_unit {
389 struct list_head list; /* list of ATSR units */
390 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000391 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800392 int devices_cnt; /* target device count */
393 u8 include_all:1; /* include all ports */
394};
395
396static LIST_HEAD(dmar_atsr_units);
397static LIST_HEAD(dmar_rmrr_units);
398
399#define for_each_rmrr_units(rmrr) \
400 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
401
mark gross5e0d2a62008-03-04 15:22:08 -0800402static void flush_unmaps_timeout(unsigned long data);
403
Jiang Liub707cb02014-01-06 14:18:26 +0800404static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800405
mark gross80b20dd2008-04-18 13:53:58 -0700406#define HIGH_WATER_MARK 250
407struct deferred_flush_tables {
408 int next;
409 struct iova *iova[HIGH_WATER_MARK];
410 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000411 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700412};
413
414static struct deferred_flush_tables *deferred_flush;
415
mark gross5e0d2a62008-03-04 15:22:08 -0800416/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800417static int g_num_of_iommus;
418
419static DEFINE_SPINLOCK(async_umap_flush_lock);
420static LIST_HEAD(unmaps_to_do);
421
422static int timer_on;
423static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800424
Jiang Liu92d03cc2014-02-19 14:07:28 +0800425static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700426static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800427static void domain_remove_one_dev_info(struct dmar_domain *domain,
428 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800429static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000430 struct device *dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700431
Suresh Siddhad3f13812011-08-23 17:05:25 -0700432#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800433int dmar_disabled = 0;
434#else
435int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700436#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800437
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200438int intel_iommu_enabled = 0;
439EXPORT_SYMBOL_GPL(intel_iommu_enabled);
440
David Woodhouse2d9e6672010-06-15 10:57:57 +0100441static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700442static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800443static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100444static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700445
David Woodhousec0771df2011-10-14 20:59:46 +0100446int intel_iommu_gfx_mapped;
447EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
448
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700449#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
450static DEFINE_SPINLOCK(device_domain_lock);
451static LIST_HEAD(device_domain_list);
452
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100453static struct iommu_ops intel_iommu_ops;
454
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700455static int __init intel_iommu_setup(char *str)
456{
457 if (!str)
458 return -EINVAL;
459 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800460 if (!strncmp(str, "on", 2)) {
461 dmar_disabled = 0;
462 printk(KERN_INFO "Intel-IOMMU: enabled\n");
463 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700464 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800465 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700466 } else if (!strncmp(str, "igfx_off", 8)) {
467 dmar_map_gfx = 0;
468 printk(KERN_INFO
469 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700470 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800471 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700472 "Intel-IOMMU: Forcing DAC for PCI devices\n");
473 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800474 } else if (!strncmp(str, "strict", 6)) {
475 printk(KERN_INFO
476 "Intel-IOMMU: disable batched IOTLB flush\n");
477 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100478 } else if (!strncmp(str, "sp_off", 6)) {
479 printk(KERN_INFO
480 "Intel-IOMMU: disable supported super page\n");
481 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700482 }
483
484 str += strcspn(str, ",");
485 while (*str == ',')
486 str++;
487 }
488 return 0;
489}
490__setup("intel_iommu=", intel_iommu_setup);
491
492static struct kmem_cache *iommu_domain_cache;
493static struct kmem_cache *iommu_devinfo_cache;
494static struct kmem_cache *iommu_iova_cache;
495
Suresh Siddha4c923d42009-10-02 11:01:24 -0700496static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700497{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700498 struct page *page;
499 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700500
Suresh Siddha4c923d42009-10-02 11:01:24 -0700501 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
502 if (page)
503 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700504 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700505}
506
507static inline void free_pgtable_page(void *vaddr)
508{
509 free_page((unsigned long)vaddr);
510}
511
512static inline void *alloc_domain_mem(void)
513{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900514 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700515}
516
Kay, Allen M38717942008-09-09 18:37:29 +0300517static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700518{
519 kmem_cache_free(iommu_domain_cache, vaddr);
520}
521
522static inline void * alloc_devinfo_mem(void)
523{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900524 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700525}
526
527static inline void free_devinfo_mem(void *vaddr)
528{
529 kmem_cache_free(iommu_devinfo_cache, vaddr);
530}
531
532struct iova *alloc_iova_mem(void)
533{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900534 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700535}
536
537void free_iova_mem(struct iova *iova)
538{
539 kmem_cache_free(iommu_iova_cache, iova);
540}
541
Weidong Han1b573682008-12-08 15:34:06 +0800542
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700543static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800544{
545 unsigned long sagaw;
546 int agaw = -1;
547
548 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700549 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800550 agaw >= 0; agaw--) {
551 if (test_bit(agaw, &sagaw))
552 break;
553 }
554
555 return agaw;
556}
557
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700558/*
559 * Calculate max SAGAW for each iommu.
560 */
561int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
562{
563 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
564}
565
566/*
567 * calculate agaw for each iommu.
568 * "SAGAW" may be different across iommus, use a default agaw, and
569 * get a supported less agaw for iommus that don't support the default agaw.
570 */
571int iommu_calculate_agaw(struct intel_iommu *iommu)
572{
573 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
574}
575
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700576/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800577static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
578{
579 int iommu_id;
580
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700581 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800582 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700583 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800584
Mike Travis1b198bb2012-03-05 15:05:16 -0800585 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800586 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
587 return NULL;
588
589 return g_iommus[iommu_id];
590}
591
Weidong Han8e6040972008-12-08 15:49:06 +0800592static void domain_update_iommu_coherency(struct dmar_domain *domain)
593{
David Woodhoused0501962014-03-11 17:10:29 -0700594 struct dmar_drhd_unit *drhd;
595 struct intel_iommu *iommu;
596 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800597
David Woodhoused0501962014-03-11 17:10:29 -0700598 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800599
Mike Travis1b198bb2012-03-05 15:05:16 -0800600 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700601 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800602 if (!ecap_coherent(g_iommus[i]->ecap)) {
603 domain->iommu_coherency = 0;
604 break;
605 }
Weidong Han8e6040972008-12-08 15:49:06 +0800606 }
David Woodhoused0501962014-03-11 17:10:29 -0700607 if (found)
608 return;
609
610 /* No hardware attached; use lowest common denominator */
611 rcu_read_lock();
612 for_each_active_iommu(iommu, drhd) {
613 if (!ecap_coherent(iommu->ecap)) {
614 domain->iommu_coherency = 0;
615 break;
616 }
617 }
618 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800619}
620
Sheng Yang58c610b2009-03-18 15:33:05 +0800621static void domain_update_iommu_snooping(struct dmar_domain *domain)
622{
623 int i;
624
625 domain->iommu_snooping = 1;
626
Mike Travis1b198bb2012-03-05 15:05:16 -0800627 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800628 if (!ecap_sc_support(g_iommus[i]->ecap)) {
629 domain->iommu_snooping = 0;
630 break;
631 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800632 }
633}
634
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100635static void domain_update_iommu_superpage(struct dmar_domain *domain)
636{
Allen Kay8140a952011-10-14 12:32:17 -0700637 struct dmar_drhd_unit *drhd;
638 struct intel_iommu *iommu = NULL;
639 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100640
641 if (!intel_iommu_superpage) {
642 domain->iommu_superpage = 0;
643 return;
644 }
645
Allen Kay8140a952011-10-14 12:32:17 -0700646 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800647 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700648 for_each_active_iommu(iommu, drhd) {
649 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100650 if (!mask) {
651 break;
652 }
653 }
Jiang Liu0e242612014-02-19 14:07:34 +0800654 rcu_read_unlock();
655
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100656 domain->iommu_superpage = fls(mask);
657}
658
Sheng Yang58c610b2009-03-18 15:33:05 +0800659/* Some capabilities may be different across iommus */
660static void domain_update_iommu_cap(struct dmar_domain *domain)
661{
662 domain_update_iommu_coherency(domain);
663 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100664 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800665}
666
David Woodhouse276dbf992009-04-04 01:45:37 +0100667static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800668{
669 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800670 struct intel_iommu *iommu;
David Woodhouse832bd852014-03-07 15:08:36 +0000671 struct device *dev;
672 struct pci_dev *pdev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800673 int i;
674
Jiang Liu0e242612014-02-19 14:07:34 +0800675 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800676 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100677 if (segment != drhd->segment)
678 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800679
Jiang Liub683b232014-02-19 14:07:32 +0800680 for_each_active_dev_scope(drhd->devices,
681 drhd->devices_cnt, i, dev) {
David Woodhouse832bd852014-03-07 15:08:36 +0000682 if (!dev_is_pci(dev))
683 continue;
684 pdev = to_pci_dev(dev);
685 if (pdev->bus->number == bus && pdev->devfn == devfn)
Jiang Liub683b232014-02-19 14:07:32 +0800686 goto out;
David Woodhouse832bd852014-03-07 15:08:36 +0000687 if (pdev->subordinate &&
688 pdev->subordinate->number <= bus &&
689 pdev->subordinate->busn_res.end >= bus)
Jiang Liub683b232014-02-19 14:07:32 +0800690 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100691 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800692
693 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800694 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800695 }
Jiang Liub683b232014-02-19 14:07:32 +0800696 iommu = NULL;
697out:
Jiang Liu0e242612014-02-19 14:07:34 +0800698 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800699
Jiang Liub683b232014-02-19 14:07:32 +0800700 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800701}
702
Weidong Han5331fe62008-12-08 23:00:00 +0800703static void domain_flush_cache(struct dmar_domain *domain,
704 void *addr, int size)
705{
706 if (!domain->iommu_coherency)
707 clflush_cache_range(addr, size);
708}
709
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700710/* Gets context entry for a given bus and devfn */
711static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
712 u8 bus, u8 devfn)
713{
714 struct root_entry *root;
715 struct context_entry *context;
716 unsigned long phy_addr;
717 unsigned long flags;
718
719 spin_lock_irqsave(&iommu->lock, flags);
720 root = &iommu->root_entry[bus];
721 context = get_context_addr_from_root(root);
722 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700723 context = (struct context_entry *)
724 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700725 if (!context) {
726 spin_unlock_irqrestore(&iommu->lock, flags);
727 return NULL;
728 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700729 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700730 phy_addr = virt_to_phys((void *)context);
731 set_root_value(root, phy_addr);
732 set_root_present(root);
733 __iommu_flush_cache(iommu, root, sizeof(*root));
734 }
735 spin_unlock_irqrestore(&iommu->lock, flags);
736 return &context[devfn];
737}
738
739static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
740{
741 struct root_entry *root;
742 struct context_entry *context;
743 int ret;
744 unsigned long flags;
745
746 spin_lock_irqsave(&iommu->lock, flags);
747 root = &iommu->root_entry[bus];
748 context = get_context_addr_from_root(root);
749 if (!context) {
750 ret = 0;
751 goto out;
752 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000753 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700754out:
755 spin_unlock_irqrestore(&iommu->lock, flags);
756 return ret;
757}
758
759static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
760{
761 struct root_entry *root;
762 struct context_entry *context;
763 unsigned long flags;
764
765 spin_lock_irqsave(&iommu->lock, flags);
766 root = &iommu->root_entry[bus];
767 context = get_context_addr_from_root(root);
768 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000769 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700770 __iommu_flush_cache(iommu, &context[devfn], \
771 sizeof(*context));
772 }
773 spin_unlock_irqrestore(&iommu->lock, flags);
774}
775
776static void free_context_table(struct intel_iommu *iommu)
777{
778 struct root_entry *root;
779 int i;
780 unsigned long flags;
781 struct context_entry *context;
782
783 spin_lock_irqsave(&iommu->lock, flags);
784 if (!iommu->root_entry) {
785 goto out;
786 }
787 for (i = 0; i < ROOT_ENTRY_NR; i++) {
788 root = &iommu->root_entry[i];
789 context = get_context_addr_from_root(root);
790 if (context)
791 free_pgtable_page(context);
792 }
793 free_pgtable_page(iommu->root_entry);
794 iommu->root_entry = NULL;
795out:
796 spin_unlock_irqrestore(&iommu->lock, flags);
797}
798
David Woodhouseb026fd22009-06-28 10:37:25 +0100799static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000800 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700801{
David Woodhouseb026fd22009-06-28 10:37:25 +0100802 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700803 struct dma_pte *parent, *pte = NULL;
804 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700805 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700806
807 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200808
809 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
810 /* Address beyond IOMMU's addressing capabilities. */
811 return NULL;
812
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700813 parent = domain->pgd;
814
David Woodhouse5cf0a762014-03-19 16:07:49 +0000815 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700816 void *tmp_page;
817
David Woodhouseb026fd22009-06-28 10:37:25 +0100818 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700819 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000820 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100821 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000822 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700823 break;
824
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000825 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100826 uint64_t pteval;
827
Suresh Siddha4c923d42009-10-02 11:01:24 -0700828 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700829
David Woodhouse206a73c2009-07-01 19:30:28 +0100830 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700831 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100832
David Woodhousec85994e2009-07-01 19:21:24 +0100833 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400834 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100835 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
836 /* Someone else set it while we were thinking; use theirs. */
837 free_pgtable_page(tmp_page);
838 } else {
839 dma_pte_addr(pte);
840 domain_flush_cache(domain, pte, sizeof(*pte));
841 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700842 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000843 if (level == 1)
844 break;
845
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000846 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700847 level--;
848 }
849
David Woodhouse5cf0a762014-03-19 16:07:49 +0000850 if (!*target_level)
851 *target_level = level;
852
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700853 return pte;
854}
855
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100856
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700857/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100858static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
859 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100860 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700861{
862 struct dma_pte *parent, *pte = NULL;
863 int total = agaw_to_level(domain->agaw);
864 int offset;
865
866 parent = domain->pgd;
867 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100868 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700869 pte = &parent[offset];
870 if (level == total)
871 return pte;
872
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100873 if (!dma_pte_present(pte)) {
874 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700875 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100876 }
877
878 if (pte->val & DMA_PTE_LARGE_PAGE) {
879 *large_page = total;
880 return pte;
881 }
882
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000883 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700884 total--;
885 }
886 return NULL;
887}
888
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700889/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000890static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100891 unsigned long start_pfn,
892 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700893{
David Woodhouse04b18e62009-06-27 19:15:01 +0100894 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100895 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100896 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700897
David Woodhouse04b18e62009-06-27 19:15:01 +0100898 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100899 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700900 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100901
David Woodhouse04b18e62009-06-27 19:15:01 +0100902 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700903 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100904 large_page = 1;
905 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100906 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100907 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100908 continue;
909 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100910 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100911 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100912 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100913 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100914 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
915
David Woodhouse310a5ab2009-06-28 18:52:20 +0100916 domain_flush_cache(domain, first_pte,
917 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700918
919 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700920}
921
Alex Williamson3269ee02013-06-15 10:27:19 -0600922static void dma_pte_free_level(struct dmar_domain *domain, int level,
923 struct dma_pte *pte, unsigned long pfn,
924 unsigned long start_pfn, unsigned long last_pfn)
925{
926 pfn = max(start_pfn, pfn);
927 pte = &pte[pfn_level_offset(pfn, level)];
928
929 do {
930 unsigned long level_pfn;
931 struct dma_pte *level_pte;
932
933 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
934 goto next;
935
936 level_pfn = pfn & level_mask(level - 1);
937 level_pte = phys_to_virt(dma_pte_addr(pte));
938
939 if (level > 2)
940 dma_pte_free_level(domain, level - 1, level_pte,
941 level_pfn, start_pfn, last_pfn);
942
943 /* If range covers entire pagetable, free it */
944 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800945 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600946 dma_clear_pte(pte);
947 domain_flush_cache(domain, pte, sizeof(*pte));
948 free_pgtable_page(level_pte);
949 }
950next:
951 pfn += level_size(level);
952 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
953}
954
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700955/* free page table pages. last level pte should already be cleared */
956static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100957 unsigned long start_pfn,
958 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959{
David Woodhouse6660c632009-06-27 22:41:00 +0100960 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961
David Woodhouse6660c632009-06-27 22:41:00 +0100962 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
963 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700964 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700965
David Woodhousef3a0a522009-06-30 03:40:07 +0100966 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600967 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
968 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100969
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100971 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700972 free_pgtable_page(domain->pgd);
973 domain->pgd = NULL;
974 }
975}
976
David Woodhouseea8ea462014-03-05 17:09:32 +0000977/* When a page at a given level is being unlinked from its parent, we don't
978 need to *modify* it at all. All we need to do is make a list of all the
979 pages which can be freed just as soon as we've flushed the IOTLB and we
980 know the hardware page-walk will no longer touch them.
981 The 'pte' argument is the *parent* PTE, pointing to the page that is to
982 be freed. */
983static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
984 int level, struct dma_pte *pte,
985 struct page *freelist)
986{
987 struct page *pg;
988
989 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
990 pg->freelist = freelist;
991 freelist = pg;
992
993 if (level == 1)
994 return freelist;
995
996 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
997 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
998 freelist = dma_pte_list_pagetables(domain, level - 1,
999 pte, freelist);
1000 }
1001
1002 return freelist;
1003}
1004
1005static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1006 struct dma_pte *pte, unsigned long pfn,
1007 unsigned long start_pfn,
1008 unsigned long last_pfn,
1009 struct page *freelist)
1010{
1011 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1012
1013 pfn = max(start_pfn, pfn);
1014 pte = &pte[pfn_level_offset(pfn, level)];
1015
1016 do {
1017 unsigned long level_pfn;
1018
1019 if (!dma_pte_present(pte))
1020 goto next;
1021
1022 level_pfn = pfn & level_mask(level);
1023
1024 /* If range covers entire pagetable, free it */
1025 if (start_pfn <= level_pfn &&
1026 last_pfn >= level_pfn + level_size(level) - 1) {
1027 /* These suborbinate page tables are going away entirely. Don't
1028 bother to clear them; we're just going to *free* them. */
1029 if (level > 1 && !dma_pte_superpage(pte))
1030 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1031
1032 dma_clear_pte(pte);
1033 if (!first_pte)
1034 first_pte = pte;
1035 last_pte = pte;
1036 } else if (level > 1) {
1037 /* Recurse down into a level that isn't *entirely* obsolete */
1038 freelist = dma_pte_clear_level(domain, level - 1,
1039 phys_to_virt(dma_pte_addr(pte)),
1040 level_pfn, start_pfn, last_pfn,
1041 freelist);
1042 }
1043next:
1044 pfn += level_size(level);
1045 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1046
1047 if (first_pte)
1048 domain_flush_cache(domain, first_pte,
1049 (void *)++last_pte - (void *)first_pte);
1050
1051 return freelist;
1052}
1053
1054/* We can't just free the pages because the IOMMU may still be walking
1055 the page tables, and may have cached the intermediate levels. The
1056 pages can only be freed after the IOTLB flush has been done. */
1057struct page *domain_unmap(struct dmar_domain *domain,
1058 unsigned long start_pfn,
1059 unsigned long last_pfn)
1060{
1061 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1062 struct page *freelist = NULL;
1063
1064 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1065 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1066 BUG_ON(start_pfn > last_pfn);
1067
1068 /* we don't need lock here; nobody else touches the iova range */
1069 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1070 domain->pgd, 0, start_pfn, last_pfn, NULL);
1071
1072 /* free pgd */
1073 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1074 struct page *pgd_page = virt_to_page(domain->pgd);
1075 pgd_page->freelist = freelist;
1076 freelist = pgd_page;
1077
1078 domain->pgd = NULL;
1079 }
1080
1081 return freelist;
1082}
1083
1084void dma_free_pagelist(struct page *freelist)
1085{
1086 struct page *pg;
1087
1088 while ((pg = freelist)) {
1089 freelist = pg->freelist;
1090 free_pgtable_page(page_address(pg));
1091 }
1092}
1093
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001094/* iommu handling */
1095static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1096{
1097 struct root_entry *root;
1098 unsigned long flags;
1099
Suresh Siddha4c923d42009-10-02 11:01:24 -07001100 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001101 if (!root)
1102 return -ENOMEM;
1103
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001104 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001105
1106 spin_lock_irqsave(&iommu->lock, flags);
1107 iommu->root_entry = root;
1108 spin_unlock_irqrestore(&iommu->lock, flags);
1109
1110 return 0;
1111}
1112
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001113static void iommu_set_root_entry(struct intel_iommu *iommu)
1114{
1115 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001116 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117 unsigned long flag;
1118
1119 addr = iommu->root_entry;
1120
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001121 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001122 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1123
David Woodhousec416daa2009-05-10 20:30:58 +01001124 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001125
1126 /* Make sure hardware complete it */
1127 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001128 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001129
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001130 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131}
1132
1133static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1134{
1135 u32 val;
1136 unsigned long flag;
1137
David Woodhouse9af88142009-02-13 23:18:03 +00001138 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001139 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001141 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001142 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001143
1144 /* Make sure hardware complete it */
1145 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001146 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001147
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001148 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001149}
1150
1151/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001152static void __iommu_flush_context(struct intel_iommu *iommu,
1153 u16 did, u16 source_id, u8 function_mask,
1154 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001155{
1156 u64 val = 0;
1157 unsigned long flag;
1158
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001159 switch (type) {
1160 case DMA_CCMD_GLOBAL_INVL:
1161 val = DMA_CCMD_GLOBAL_INVL;
1162 break;
1163 case DMA_CCMD_DOMAIN_INVL:
1164 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1165 break;
1166 case DMA_CCMD_DEVICE_INVL:
1167 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1168 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1169 break;
1170 default:
1171 BUG();
1172 }
1173 val |= DMA_CCMD_ICC;
1174
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001175 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001176 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1177
1178 /* Make sure hardware complete it */
1179 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1180 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1181
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001182 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001183}
1184
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001185/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001186static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1187 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001188{
1189 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1190 u64 val = 0, val_iva = 0;
1191 unsigned long flag;
1192
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001193 switch (type) {
1194 case DMA_TLB_GLOBAL_FLUSH:
1195 /* global flush doesn't need set IVA_REG */
1196 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1197 break;
1198 case DMA_TLB_DSI_FLUSH:
1199 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1200 break;
1201 case DMA_TLB_PSI_FLUSH:
1202 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001203 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001204 val_iva = size_order | addr;
1205 break;
1206 default:
1207 BUG();
1208 }
1209 /* Note: set drain read/write */
1210#if 0
1211 /*
1212 * This is probably to be super secure.. Looks like we can
1213 * ignore it without any impact.
1214 */
1215 if (cap_read_drain(iommu->cap))
1216 val |= DMA_TLB_READ_DRAIN;
1217#endif
1218 if (cap_write_drain(iommu->cap))
1219 val |= DMA_TLB_WRITE_DRAIN;
1220
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001221 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001222 /* Note: Only uses first TLB reg currently */
1223 if (val_iva)
1224 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1225 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1226
1227 /* Make sure hardware complete it */
1228 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1229 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1230
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001231 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001232
1233 /* check IOTLB invalidation granularity */
1234 if (DMA_TLB_IAIG(val) == 0)
1235 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1236 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1237 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001238 (unsigned long long)DMA_TLB_IIRG(type),
1239 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001240}
1241
David Woodhouse64ae8922014-03-09 12:52:30 -07001242static struct device_domain_info *
1243iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1244 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001245{
Yu Zhao93a23a72009-05-18 13:51:37 +08001246 int found = 0;
1247 unsigned long flags;
1248 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001249 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001250
1251 if (!ecap_dev_iotlb_support(iommu->ecap))
1252 return NULL;
1253
1254 if (!iommu->qi)
1255 return NULL;
1256
1257 spin_lock_irqsave(&device_domain_lock, flags);
1258 list_for_each_entry(info, &domain->devices, link)
1259 if (info->bus == bus && info->devfn == devfn) {
1260 found = 1;
1261 break;
1262 }
1263 spin_unlock_irqrestore(&device_domain_lock, flags);
1264
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001265 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001266 return NULL;
1267
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001268 pdev = to_pci_dev(info->dev);
1269
1270 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001271 return NULL;
1272
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001273 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001274 return NULL;
1275
Yu Zhao93a23a72009-05-18 13:51:37 +08001276 return info;
1277}
1278
1279static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1280{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001281 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001282 return;
1283
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001284 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001285}
1286
1287static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1288{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001289 if (!info->dev || !dev_is_pci(info->dev) ||
1290 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001291 return;
1292
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001293 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001294}
1295
1296static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1297 u64 addr, unsigned mask)
1298{
1299 u16 sid, qdep;
1300 unsigned long flags;
1301 struct device_domain_info *info;
1302
1303 spin_lock_irqsave(&device_domain_lock, flags);
1304 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001305 struct pci_dev *pdev;
1306 if (!info->dev || !dev_is_pci(info->dev))
1307 continue;
1308
1309 pdev = to_pci_dev(info->dev);
1310 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001311 continue;
1312
1313 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001314 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001315 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1316 }
1317 spin_unlock_irqrestore(&device_domain_lock, flags);
1318}
1319
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001320static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001321 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001323 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001324 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001325
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326 BUG_ON(pages == 0);
1327
David Woodhouseea8ea462014-03-05 17:09:32 +00001328 if (ih)
1329 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001330 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001331 * Fallback to domain selective flush if no PSI support or the size is
1332 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333 * PSI requires page size to be 2 ^ x, and the base address is naturally
1334 * aligned to the size
1335 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001336 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1337 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001338 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001339 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001340 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001341 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001342
1343 /*
Nadav Amit82653632010-04-01 13:24:40 +03001344 * In caching mode, changes of pages from non-present to present require
1345 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001346 */
Nadav Amit82653632010-04-01 13:24:40 +03001347 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001348 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001349}
1350
mark grossf8bab732008-02-08 04:18:38 -08001351static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1352{
1353 u32 pmen;
1354 unsigned long flags;
1355
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001356 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001357 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1358 pmen &= ~DMA_PMEN_EPM;
1359 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1360
1361 /* wait for the protected region status bit to clear */
1362 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1363 readl, !(pmen & DMA_PMEN_PRS), pmen);
1364
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001365 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001366}
1367
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001368static int iommu_enable_translation(struct intel_iommu *iommu)
1369{
1370 u32 sts;
1371 unsigned long flags;
1372
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001373 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001374 iommu->gcmd |= DMA_GCMD_TE;
1375 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376
1377 /* Make sure hardware complete it */
1378 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001379 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001380
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001381 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382 return 0;
1383}
1384
1385static int iommu_disable_translation(struct intel_iommu *iommu)
1386{
1387 u32 sts;
1388 unsigned long flag;
1389
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001390 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001391 iommu->gcmd &= ~DMA_GCMD_TE;
1392 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1393
1394 /* Make sure hardware complete it */
1395 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001396 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001397
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001398 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001399 return 0;
1400}
1401
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001402
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001403static int iommu_init_domains(struct intel_iommu *iommu)
1404{
1405 unsigned long ndomains;
1406 unsigned long nlongs;
1407
1408 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001409 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1410 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411 nlongs = BITS_TO_LONGS(ndomains);
1412
Donald Dutile94a91b52009-08-20 16:51:34 -04001413 spin_lock_init(&iommu->lock);
1414
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001415 /* TBD: there might be 64K domains,
1416 * consider other allocation for future chip
1417 */
1418 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1419 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001420 pr_err("IOMMU%d: allocating domain id array failed\n",
1421 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001422 return -ENOMEM;
1423 }
1424 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1425 GFP_KERNEL);
1426 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001427 pr_err("IOMMU%d: allocating domain array failed\n",
1428 iommu->seq_id);
1429 kfree(iommu->domain_ids);
1430 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001431 return -ENOMEM;
1432 }
1433
1434 /*
1435 * if Caching mode is set, then invalid translations are tagged
1436 * with domainid 0. Hence we need to pre-allocate it.
1437 */
1438 if (cap_caching_mode(iommu->cap))
1439 set_bit(0, iommu->domain_ids);
1440 return 0;
1441}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001442
Jiang Liua868e6b2014-01-06 14:18:20 +08001443static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001444{
1445 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001446 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001447 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001448
Donald Dutile94a91b52009-08-20 16:51:34 -04001449 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001450 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001451 /*
1452 * Domain id 0 is reserved for invalid translation
1453 * if hardware supports caching mode.
1454 */
1455 if (cap_caching_mode(iommu->cap) && i == 0)
1456 continue;
1457
Donald Dutile94a91b52009-08-20 16:51:34 -04001458 domain = iommu->domains[i];
1459 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001460
Donald Dutile94a91b52009-08-20 16:51:34 -04001461 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001462 count = --domain->iommu_count;
1463 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001464 if (count == 0)
1465 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001466 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001467 }
1468
1469 if (iommu->gcmd & DMA_GCMD_TE)
1470 iommu_disable_translation(iommu);
1471
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001472 kfree(iommu->domains);
1473 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001474 iommu->domains = NULL;
1475 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001476
Weidong Hand9630fe2008-12-08 11:06:32 +08001477 g_iommus[iommu->seq_id] = NULL;
1478
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001479 /* free context mapping */
1480 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001481}
1482
Jiang Liu92d03cc2014-02-19 14:07:28 +08001483static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001484{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001485 /* domain id for virtual machine, it won't be set in context */
1486 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001487 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001488
1489 domain = alloc_domain_mem();
1490 if (!domain)
1491 return NULL;
1492
Suresh Siddha4c923d42009-10-02 11:01:24 -07001493 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001494 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001495 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001496 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001497 spin_lock_init(&domain->iommu_lock);
1498 INIT_LIST_HEAD(&domain->devices);
1499 if (vm) {
1500 domain->id = atomic_inc_return(&vm_domid);
1501 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1502 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001503
1504 return domain;
1505}
1506
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001507static int iommu_attach_domain(struct dmar_domain *domain,
1508 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001509{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001510 int num;
1511 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001512 unsigned long flags;
1513
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001514 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001515
1516 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001517
1518 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1519 if (num >= ndomains) {
1520 spin_unlock_irqrestore(&iommu->lock, flags);
1521 printk(KERN_ERR "IOMMU: no free domain ids\n");
1522 return -ENOMEM;
1523 }
1524
1525 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001526 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001527 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001528 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001529 iommu->domains[num] = domain;
1530 spin_unlock_irqrestore(&iommu->lock, flags);
1531
1532 return 0;
1533}
1534
1535static void iommu_detach_domain(struct dmar_domain *domain,
1536 struct intel_iommu *iommu)
1537{
1538 unsigned long flags;
1539 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001540
1541 spin_lock_irqsave(&iommu->lock, flags);
1542 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001543 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001544 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001545 clear_bit(num, iommu->domain_ids);
1546 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001547 break;
1548 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001549 }
Weidong Han8c11e792008-12-08 15:29:22 +08001550 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001551}
1552
1553static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001554static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001555
Joseph Cihula51a63e62011-03-21 11:04:24 -07001556static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001557{
1558 struct pci_dev *pdev = NULL;
1559 struct iova *iova;
1560 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001561
David Millerf6611972008-02-06 01:36:23 -08001562 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001563
Mark Gross8a443df2008-03-04 14:59:31 -08001564 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1565 &reserved_rbtree_key);
1566
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001567 /* IOAPIC ranges shouldn't be accessed by DMA */
1568 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1569 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001570 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001571 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001572 return -ENODEV;
1573 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001574
1575 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1576 for_each_pci_dev(pdev) {
1577 struct resource *r;
1578
1579 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1580 r = &pdev->resource[i];
1581 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1582 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001583 iova = reserve_iova(&reserved_iova_list,
1584 IOVA_PFN(r->start),
1585 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001586 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001588 return -ENODEV;
1589 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001590 }
1591 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001592 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593}
1594
1595static void domain_reserve_special_ranges(struct dmar_domain *domain)
1596{
1597 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1598}
1599
1600static inline int guestwidth_to_adjustwidth(int gaw)
1601{
1602 int agaw;
1603 int r = (gaw - 12) % 9;
1604
1605 if (r == 0)
1606 agaw = gaw;
1607 else
1608 agaw = gaw + 9 - r;
1609 if (agaw > 64)
1610 agaw = 64;
1611 return agaw;
1612}
1613
1614static int domain_init(struct dmar_domain *domain, int guest_width)
1615{
1616 struct intel_iommu *iommu;
1617 int adjust_width, agaw;
1618 unsigned long sagaw;
1619
David Millerf6611972008-02-06 01:36:23 -08001620 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001621 domain_reserve_special_ranges(domain);
1622
1623 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001624 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001625 if (guest_width > cap_mgaw(iommu->cap))
1626 guest_width = cap_mgaw(iommu->cap);
1627 domain->gaw = guest_width;
1628 adjust_width = guestwidth_to_adjustwidth(guest_width);
1629 agaw = width_to_agaw(adjust_width);
1630 sagaw = cap_sagaw(iommu->cap);
1631 if (!test_bit(agaw, &sagaw)) {
1632 /* hardware doesn't support it, choose a bigger one */
1633 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1634 agaw = find_next_bit(&sagaw, 5, agaw);
1635 if (agaw >= 5)
1636 return -ENODEV;
1637 }
1638 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001639
Weidong Han8e6040972008-12-08 15:49:06 +08001640 if (ecap_coherent(iommu->ecap))
1641 domain->iommu_coherency = 1;
1642 else
1643 domain->iommu_coherency = 0;
1644
Sheng Yang58c610b2009-03-18 15:33:05 +08001645 if (ecap_sc_support(iommu->ecap))
1646 domain->iommu_snooping = 1;
1647 else
1648 domain->iommu_snooping = 0;
1649
David Woodhouse214e39a2014-03-19 10:38:49 +00001650 if (intel_iommu_superpage)
1651 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1652 else
1653 domain->iommu_superpage = 0;
1654
Suresh Siddha4c923d42009-10-02 11:01:24 -07001655 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001656
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001657 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001658 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659 if (!domain->pgd)
1660 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001661 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662 return 0;
1663}
1664
1665static void domain_exit(struct dmar_domain *domain)
1666{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001667 struct dmar_drhd_unit *drhd;
1668 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001669 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670
1671 /* Domain 0 is reserved, so dont process it */
1672 if (!domain)
1673 return;
1674
Alex Williamson7b668352011-05-24 12:02:41 +01001675 /* Flush any lazy unmaps that may reference this domain */
1676 if (!intel_iommu_strict)
1677 flush_unmaps_timeout(0);
1678
Jiang Liu92d03cc2014-02-19 14:07:28 +08001679 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001680 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001681
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001682 /* destroy iovas */
1683 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001684
David Woodhouseea8ea462014-03-05 17:09:32 +00001685 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001686
Jiang Liu92d03cc2014-02-19 14:07:28 +08001687 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001688 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001689 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001690 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1691 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001692 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001693 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001694
David Woodhouseea8ea462014-03-05 17:09:32 +00001695 dma_free_pagelist(freelist);
1696
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001697 free_domain_mem(domain);
1698}
1699
David Woodhouse64ae8922014-03-09 12:52:30 -07001700static int domain_context_mapping_one(struct dmar_domain *domain,
1701 struct intel_iommu *iommu,
1702 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703{
1704 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001705 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001706 struct dma_pte *pgd;
1707 unsigned long num;
1708 unsigned long ndomains;
1709 int id;
1710 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001711 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001712
1713 pr_debug("Set context mapping for %02x:%02x.%d\n",
1714 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001715
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001716 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001717 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1718 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001719
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001720 context = device_to_context_entry(iommu, bus, devfn);
1721 if (!context)
1722 return -ENOMEM;
1723 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001724 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001725 spin_unlock_irqrestore(&iommu->lock, flags);
1726 return 0;
1727 }
1728
Weidong Hanea6606b2008-12-08 23:08:15 +08001729 id = domain->id;
1730 pgd = domain->pgd;
1731
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001732 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1733 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001734 int found = 0;
1735
1736 /* find an available domain id for this device in iommu */
1737 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001738 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001739 if (iommu->domains[num] == domain) {
1740 id = num;
1741 found = 1;
1742 break;
1743 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001744 }
1745
1746 if (found == 0) {
1747 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1748 if (num >= ndomains) {
1749 spin_unlock_irqrestore(&iommu->lock, flags);
1750 printk(KERN_ERR "IOMMU: no free domain ids\n");
1751 return -EFAULT;
1752 }
1753
1754 set_bit(num, iommu->domain_ids);
1755 iommu->domains[num] = domain;
1756 id = num;
1757 }
1758
1759 /* Skip top levels of page tables for
1760 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001761 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001762 */
Chris Wright1672af12009-12-02 12:06:34 -08001763 if (translation != CONTEXT_TT_PASS_THROUGH) {
1764 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1765 pgd = phys_to_virt(dma_pte_addr(pgd));
1766 if (!dma_pte_present(pgd)) {
1767 spin_unlock_irqrestore(&iommu->lock, flags);
1768 return -ENOMEM;
1769 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001770 }
1771 }
1772 }
1773
1774 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001775
Yu Zhao93a23a72009-05-18 13:51:37 +08001776 if (translation != CONTEXT_TT_PASS_THROUGH) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001777 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001778 translation = info ? CONTEXT_TT_DEV_IOTLB :
1779 CONTEXT_TT_MULTI_LEVEL;
1780 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001781 /*
1782 * In pass through mode, AW must be programmed to indicate the largest
1783 * AGAW value supported by hardware. And ASR is ignored by hardware.
1784 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001785 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001786 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001787 else {
1788 context_set_address_root(context, virt_to_phys(pgd));
1789 context_set_address_width(context, iommu->agaw);
1790 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001791
1792 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001793 context_set_fault_enable(context);
1794 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001795 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001796
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001797 /*
1798 * It's a non-present to present mapping. If hardware doesn't cache
1799 * non-present entry we only need to flush the write-buffer. If the
1800 * _does_ cache non-present entries, then it does so in the special
1801 * domain #0, which we have to flush:
1802 */
1803 if (cap_caching_mode(iommu->cap)) {
1804 iommu->flush.flush_context(iommu, 0,
1805 (((u16)bus) << 8) | devfn,
1806 DMA_CCMD_MASK_NOBIT,
1807 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001808 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001809 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001810 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001811 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001812 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001813 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001814
1815 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001816 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001817 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001818 if (domain->iommu_count == 1)
1819 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001820 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001821 }
1822 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001823 return 0;
1824}
1825
1826static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001827domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1828 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001829{
1830 int ret;
1831 struct pci_dev *tmp, *parent;
David Woodhouse64ae8922014-03-09 12:52:30 -07001832 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001833
David Woodhouse64ae8922014-03-09 12:52:30 -07001834 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1835 pdev->devfn);
1836 if (!iommu)
1837 return -ENODEV;
1838
1839 ret = domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001840 pdev->bus->number, pdev->devfn,
1841 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001842 if (ret)
1843 return ret;
1844
1845 /* dependent device mapping */
1846 tmp = pci_find_upstream_pcie_bridge(pdev);
1847 if (!tmp)
1848 return 0;
1849 /* Secondary interface's bus number and devfn 0 */
1850 parent = pdev->bus->self;
1851 while (parent != tmp) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001852 ret = domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001853 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001854 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001855 if (ret)
1856 return ret;
1857 parent = parent->bus->self;
1858 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001859 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001860 return domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001861 tmp->subordinate->number, 0,
1862 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001863 else /* this is a legacy PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001864 return domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001865 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001866 tmp->devfn,
1867 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001868}
1869
Weidong Han5331fe62008-12-08 23:00:00 +08001870static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871{
1872 int ret;
1873 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001874 struct intel_iommu *iommu;
1875
David Woodhouse276dbf992009-04-04 01:45:37 +01001876 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1877 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001878 if (!iommu)
1879 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001880
David Woodhouse276dbf992009-04-04 01:45:37 +01001881 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001882 if (!ret)
1883 return ret;
1884 /* dependent device mapping */
1885 tmp = pci_find_upstream_pcie_bridge(pdev);
1886 if (!tmp)
1887 return ret;
1888 /* Secondary interface's bus number and devfn 0 */
1889 parent = pdev->bus->self;
1890 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001891 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001892 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001893 if (!ret)
1894 return ret;
1895 parent = parent->bus->self;
1896 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001897 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001898 return device_context_mapped(iommu, tmp->subordinate->number,
1899 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001900 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001901 return device_context_mapped(iommu, tmp->bus->number,
1902 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903}
1904
Fenghua Yuf5329592009-08-04 15:09:37 -07001905/* Returns a number of VTD pages, but aligned to MM page size */
1906static inline unsigned long aligned_nrpages(unsigned long host_addr,
1907 size_t size)
1908{
1909 host_addr &= ~PAGE_MASK;
1910 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1911}
1912
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001913/* Return largest possible superpage level for a given mapping */
1914static inline int hardware_largepage_caps(struct dmar_domain *domain,
1915 unsigned long iov_pfn,
1916 unsigned long phy_pfn,
1917 unsigned long pages)
1918{
1919 int support, level = 1;
1920 unsigned long pfnmerge;
1921
1922 support = domain->iommu_superpage;
1923
1924 /* To use a large page, the virtual *and* physical addresses
1925 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1926 of them will mean we have to use smaller pages. So just
1927 merge them and check both at once. */
1928 pfnmerge = iov_pfn | phy_pfn;
1929
1930 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1931 pages >>= VTD_STRIDE_SHIFT;
1932 if (!pages)
1933 break;
1934 pfnmerge >>= VTD_STRIDE_SHIFT;
1935 level++;
1936 support--;
1937 }
1938 return level;
1939}
1940
David Woodhouse9051aa02009-06-29 12:30:54 +01001941static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1942 struct scatterlist *sg, unsigned long phys_pfn,
1943 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001944{
1945 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001946 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001947 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001948 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001949 unsigned int largepage_lvl = 0;
1950 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001951
1952 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1953
1954 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1955 return -EINVAL;
1956
1957 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1958
David Woodhouse9051aa02009-06-29 12:30:54 +01001959 if (sg)
1960 sg_res = 0;
1961 else {
1962 sg_res = nr_pages + 1;
1963 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1964 }
1965
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001966 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001967 uint64_t tmp;
1968
David Woodhousee1605492009-06-29 11:17:38 +01001969 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001970 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001971 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1972 sg->dma_length = sg->length;
1973 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001974 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001975 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001976
David Woodhousee1605492009-06-29 11:17:38 +01001977 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001978 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1979
David Woodhouse5cf0a762014-03-19 16:07:49 +00001980 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001981 if (!pte)
1982 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001983 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001984 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001985 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001986 /* Ensure that old small page tables are removed to make room
1987 for superpage, if they exist. */
1988 dma_pte_clear_range(domain, iov_pfn,
1989 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1990 dma_pte_free_pagetable(domain, iov_pfn,
1991 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1992 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001993 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001994 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001995
David Woodhousee1605492009-06-29 11:17:38 +01001996 }
1997 /* We don't need lock here, nobody else
1998 * touches the iova range
1999 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002000 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002001 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002002 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01002003 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2004 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002005 if (dumps) {
2006 dumps--;
2007 debug_dma_dump_mappings(NULL);
2008 }
2009 WARN_ON(1);
2010 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002011
2012 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2013
2014 BUG_ON(nr_pages < lvl_pages);
2015 BUG_ON(sg_res < lvl_pages);
2016
2017 nr_pages -= lvl_pages;
2018 iov_pfn += lvl_pages;
2019 phys_pfn += lvl_pages;
2020 pteval += lvl_pages * VTD_PAGE_SIZE;
2021 sg_res -= lvl_pages;
2022
2023 /* If the next PTE would be the first in a new page, then we
2024 need to flush the cache on the entries we've just written.
2025 And then we'll need to recalculate 'pte', so clear it and
2026 let it get set again in the if (!pte) block above.
2027
2028 If we're done (!nr_pages) we need to flush the cache too.
2029
2030 Also if we've been setting superpages, we may need to
2031 recalculate 'pte' and switch back to smaller pages for the
2032 end of the mapping, if the trailing size is not enough to
2033 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002034 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002035 if (!nr_pages || first_pte_in_page(pte) ||
2036 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002037 domain_flush_cache(domain, first_pte,
2038 (void *)pte - (void *)first_pte);
2039 pte = NULL;
2040 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002041
2042 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002043 sg = sg_next(sg);
2044 }
2045 return 0;
2046}
2047
David Woodhouse9051aa02009-06-29 12:30:54 +01002048static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2049 struct scatterlist *sg, unsigned long nr_pages,
2050 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002051{
David Woodhouse9051aa02009-06-29 12:30:54 +01002052 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2053}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002054
David Woodhouse9051aa02009-06-29 12:30:54 +01002055static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2056 unsigned long phys_pfn, unsigned long nr_pages,
2057 int prot)
2058{
2059 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002060}
2061
Weidong Hanc7151a82008-12-08 22:51:37 +08002062static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002063{
Weidong Hanc7151a82008-12-08 22:51:37 +08002064 if (!iommu)
2065 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002066
2067 clear_context_table(iommu, bus, devfn);
2068 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002069 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002070 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002071}
2072
David Woodhouse109b9b02012-05-25 17:43:02 +01002073static inline void unlink_domain_info(struct device_domain_info *info)
2074{
2075 assert_spin_locked(&device_domain_lock);
2076 list_del(&info->link);
2077 list_del(&info->global);
2078 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002079 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002080}
2081
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002082static void domain_remove_dev_info(struct dmar_domain *domain)
2083{
2084 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002085 unsigned long flags, flags2;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002086
2087 spin_lock_irqsave(&device_domain_lock, flags);
2088 while (!list_empty(&domain->devices)) {
2089 info = list_entry(domain->devices.next,
2090 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002091 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002092 spin_unlock_irqrestore(&device_domain_lock, flags);
2093
Yu Zhao93a23a72009-05-18 13:51:37 +08002094 iommu_disable_dev_iotlb(info);
David Woodhouse7c7faa12014-03-09 13:33:06 -07002095 iommu_detach_dev(info->iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002096
Jiang Liu92d03cc2014-02-19 14:07:28 +08002097 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
David Woodhouse7c7faa12014-03-09 13:33:06 -07002098 iommu_detach_dependent_devices(info->iommu, info->dev);
Jiang Liu92d03cc2014-02-19 14:07:28 +08002099 /* clear this iommu in iommu_bmp, update iommu count
2100 * and capabilities
2101 */
2102 spin_lock_irqsave(&domain->iommu_lock, flags2);
David Woodhouse7c7faa12014-03-09 13:33:06 -07002103 if (test_and_clear_bit(info->iommu->seq_id,
Jiang Liu92d03cc2014-02-19 14:07:28 +08002104 domain->iommu_bmp)) {
2105 domain->iommu_count--;
2106 domain_update_iommu_cap(domain);
2107 }
2108 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2109 }
2110
2111 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002112 spin_lock_irqsave(&device_domain_lock, flags);
2113 }
2114 spin_unlock_irqrestore(&device_domain_lock, flags);
2115}
2116
2117/*
2118 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002119 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002120 */
David Woodhouse1525a292014-03-06 16:19:30 +00002121static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002122{
2123 struct device_domain_info *info;
2124
2125 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002126 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002127 if (info)
2128 return info->domain;
2129 return NULL;
2130}
2131
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002132static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002133dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2134{
2135 struct device_domain_info *info;
2136
2137 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002138 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002139 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002140 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002141
2142 return NULL;
2143}
2144
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002145static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
David Woodhouse41e80dca2014-03-09 13:55:54 -07002146 int bus, int devfn,
David Woodhouseb718cd32014-03-09 13:11:33 -07002147 struct device *dev,
2148 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002149{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002150 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002151 struct device_domain_info *info;
2152 unsigned long flags;
2153
2154 info = alloc_devinfo_mem();
2155 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002156 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002157
Jiang Liu745f2582014-02-19 14:07:26 +08002158 info->bus = bus;
2159 info->devfn = devfn;
2160 info->dev = dev;
2161 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002162 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002163 if (!dev)
2164 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2165
2166 spin_lock_irqsave(&device_domain_lock, flags);
2167 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002168 found = find_domain(dev);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002169 else {
2170 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002171 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002172 if (info2)
2173 found = info2->domain;
2174 }
Jiang Liu745f2582014-02-19 14:07:26 +08002175 if (found) {
2176 spin_unlock_irqrestore(&device_domain_lock, flags);
2177 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002178 /* Caller must free the original domain */
2179 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002180 }
2181
David Woodhouseb718cd32014-03-09 13:11:33 -07002182 list_add(&info->link, &domain->devices);
2183 list_add(&info->global, &device_domain_list);
2184 if (dev)
2185 dev->archdata.iommu = info;
2186 spin_unlock_irqrestore(&device_domain_lock, flags);
2187
2188 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002189}
2190
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002191/* domain is initialized */
2192static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2193{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002194 struct dmar_domain *domain, *free = NULL;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002195 struct intel_iommu *iommu = NULL;
2196 struct device_domain_info *info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002197 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002198 struct pci_dev *dev_tmp;
2199 unsigned long flags;
2200 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002201 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002202
David Woodhouse1525a292014-03-06 16:19:30 +00002203 domain = find_domain(&pdev->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002204 if (domain)
2205 return domain;
2206
David Woodhouse276dbf992009-04-04 01:45:37 +01002207 segment = pci_domain_nr(pdev->bus);
2208
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002209 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2210 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002211 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002212 bus = dev_tmp->subordinate->number;
2213 devfn = 0;
2214 } else {
2215 bus = dev_tmp->bus->number;
2216 devfn = dev_tmp->devfn;
2217 }
2218 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002219 info = dmar_search_domain_by_dev_info(segment, bus, devfn);
2220 if (info) {
2221 iommu = info->iommu;
2222 domain = info->domain;
2223 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002224 spin_unlock_irqrestore(&device_domain_lock, flags);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002225 if (info)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002226 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002227 }
2228
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002229 drhd = dmar_find_matched_drhd_unit(pdev);
2230 if (!drhd) {
2231 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2232 pci_name(pdev));
2233 return NULL;
2234 }
2235 iommu = drhd->iommu;
2236
Jiang Liu745f2582014-02-19 14:07:26 +08002237 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002238 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002239 if (!domain)
2240 goto error;
2241 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002242 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002243 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002244 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002245 free = domain;
2246 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002247 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002248
2249 /* register pcie-to-pci device */
2250 if (dev_tmp) {
David Woodhouse41e80dca2014-03-09 13:55:54 -07002251 domain = dmar_insert_dev_info(iommu, bus, devfn, NULL,
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002252 domain);
David Woodhouseb718cd32014-03-09 13:11:33 -07002253 if (!domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002254 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002255 }
2256
2257found_domain:
David Woodhouse41e80dca2014-03-09 13:55:54 -07002258 domain = dmar_insert_dev_info(iommu, pdev->bus->number,
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002259 pdev->devfn, &pdev->dev, domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002260error:
David Woodhouseb718cd32014-03-09 13:11:33 -07002261 if (free != domain)
Jiang Liue85bb5d2014-02-19 14:07:27 +08002262 domain_exit(free);
David Woodhouseb718cd32014-03-09 13:11:33 -07002263
2264 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002265}
2266
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002267static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002268#define IDENTMAP_ALL 1
2269#define IDENTMAP_GFX 2
2270#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002271
David Woodhouseb2132032009-06-26 18:50:28 +01002272static int iommu_domain_identity_map(struct dmar_domain *domain,
2273 unsigned long long start,
2274 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002275{
David Woodhousec5395d52009-06-28 16:35:56 +01002276 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2277 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002278
David Woodhousec5395d52009-06-28 16:35:56 +01002279 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2280 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002281 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002282 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002283 }
2284
David Woodhousec5395d52009-06-28 16:35:56 +01002285 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2286 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002287 /*
2288 * RMRR range might have overlap with physical memory range,
2289 * clear it first
2290 */
David Woodhousec5395d52009-06-28 16:35:56 +01002291 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002292
David Woodhousec5395d52009-06-28 16:35:56 +01002293 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2294 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002295 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002296}
2297
2298static int iommu_prepare_identity_map(struct pci_dev *pdev,
2299 unsigned long long start,
2300 unsigned long long end)
2301{
2302 struct dmar_domain *domain;
2303 int ret;
2304
David Woodhousec7ab48d2009-06-26 19:10:36 +01002305 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002306 if (!domain)
2307 return -ENOMEM;
2308
David Woodhouse19943b02009-08-04 16:19:20 +01002309 /* For _hardware_ passthrough, don't bother. But for software
2310 passthrough, we do it anyway -- it may indicate a memory
2311 range which is reserved in E820, so which didn't get set
2312 up to start with in si_domain */
2313 if (domain == si_domain && hw_pass_through) {
2314 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2315 pci_name(pdev), start, end);
2316 return 0;
2317 }
2318
2319 printk(KERN_INFO
2320 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2321 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002322
David Woodhouse5595b522009-12-02 09:21:55 +00002323 if (end < start) {
2324 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2325 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2326 dmi_get_system_info(DMI_BIOS_VENDOR),
2327 dmi_get_system_info(DMI_BIOS_VERSION),
2328 dmi_get_system_info(DMI_PRODUCT_VERSION));
2329 ret = -EIO;
2330 goto error;
2331 }
2332
David Woodhouse2ff729f2009-08-26 14:25:41 +01002333 if (end >> agaw_to_width(domain->agaw)) {
2334 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2335 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2336 agaw_to_width(domain->agaw),
2337 dmi_get_system_info(DMI_BIOS_VENDOR),
2338 dmi_get_system_info(DMI_BIOS_VERSION),
2339 dmi_get_system_info(DMI_PRODUCT_VERSION));
2340 ret = -EIO;
2341 goto error;
2342 }
David Woodhouse19943b02009-08-04 16:19:20 +01002343
David Woodhouseb2132032009-06-26 18:50:28 +01002344 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002345 if (ret)
2346 goto error;
2347
2348 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002349 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002350 if (ret)
2351 goto error;
2352
2353 return 0;
2354
2355 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002356 domain_exit(domain);
2357 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002358}
2359
2360static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2361 struct pci_dev *pdev)
2362{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002363 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002364 return 0;
2365 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002366 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002367}
2368
Suresh Siddhad3f13812011-08-23 17:05:25 -07002369#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002370static inline void iommu_prepare_isa(void)
2371{
2372 struct pci_dev *pdev;
2373 int ret;
2374
2375 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2376 if (!pdev)
2377 return;
2378
David Woodhousec7ab48d2009-06-26 19:10:36 +01002379 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002380 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002381
2382 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002383 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2384 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002385
2386}
2387#else
2388static inline void iommu_prepare_isa(void)
2389{
2390 return;
2391}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002392#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002393
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002394static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002395
Matt Kraai071e1372009-08-23 22:30:22 -07002396static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002397{
2398 struct dmar_drhd_unit *drhd;
2399 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002400 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002401
Jiang Liu92d03cc2014-02-19 14:07:28 +08002402 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002403 if (!si_domain)
2404 return -EFAULT;
2405
Jiang Liu92d03cc2014-02-19 14:07:28 +08002406 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2407
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002408 for_each_active_iommu(iommu, drhd) {
2409 ret = iommu_attach_domain(si_domain, iommu);
2410 if (ret) {
2411 domain_exit(si_domain);
2412 return -EFAULT;
2413 }
2414 }
2415
2416 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2417 domain_exit(si_domain);
2418 return -EFAULT;
2419 }
2420
Jiang Liu9544c002014-01-06 14:18:13 +08002421 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2422 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002423
David Woodhouse19943b02009-08-04 16:19:20 +01002424 if (hw)
2425 return 0;
2426
David Woodhousec7ab48d2009-06-26 19:10:36 +01002427 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002428 unsigned long start_pfn, end_pfn;
2429 int i;
2430
2431 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2432 ret = iommu_domain_identity_map(si_domain,
2433 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2434 if (ret)
2435 return ret;
2436 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002437 }
2438
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002439 return 0;
2440}
2441
David Woodhouse9b226622014-03-09 14:03:28 -07002442static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002443{
2444 struct device_domain_info *info;
2445
2446 if (likely(!iommu_identity_mapping))
2447 return 0;
2448
David Woodhouse9b226622014-03-09 14:03:28 -07002449 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002450 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2451 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002452
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002453 return 0;
2454}
2455
2456static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002457 struct pci_dev *pdev,
2458 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002459{
David Woodhouse0ac72662014-03-09 13:19:22 -07002460 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002461 struct intel_iommu *iommu;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002462 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002463
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002464 iommu = device_to_iommu(pci_domain_nr(pdev->bus),
2465 pdev->bus->number, pdev->devfn);
2466 if (!iommu)
2467 return -ENODEV;
2468
David Woodhouse41e80dca2014-03-09 13:55:54 -07002469 ndomain = dmar_insert_dev_info(iommu, pdev->bus->number, pdev->devfn,
David Woodhouse0ac72662014-03-09 13:19:22 -07002470 &pdev->dev, domain);
2471 if (ndomain != domain)
2472 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002473
David Woodhousee2ad23d2012-05-25 17:42:54 +01002474 ret = domain_context_mapping(domain, pdev, translation);
2475 if (ret) {
David Woodhousee2f8c5f2014-03-09 13:25:07 -07002476 domain_remove_one_dev_info(domain, pdev);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002477 return ret;
2478 }
2479
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002480 return 0;
2481}
2482
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002483static bool device_has_rmrr(struct pci_dev *dev)
2484{
2485 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002486 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002487 int i;
2488
Jiang Liu0e242612014-02-19 14:07:34 +08002489 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002490 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002491 /*
2492 * Return TRUE if this RMRR contains the device that
2493 * is passed in.
2494 */
2495 for_each_active_dev_scope(rmrr->devices,
2496 rmrr->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00002497 if (tmp == &dev->dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002498 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002499 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002500 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002501 }
Jiang Liu0e242612014-02-19 14:07:34 +08002502 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002503 return false;
2504}
2505
David Woodhouse6941af22009-07-04 18:24:27 +01002506static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2507{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002508
2509 /*
2510 * We want to prevent any device associated with an RMRR from
2511 * getting placed into the SI Domain. This is done because
2512 * problems exist when devices are moved in and out of domains
2513 * and their respective RMRR info is lost. We exempt USB devices
2514 * from this process due to their usage of RMRRs that are known
2515 * to not be needed after BIOS hand-off to OS.
2516 */
2517 if (device_has_rmrr(pdev) &&
2518 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2519 return 0;
2520
David Woodhousee0fc7e02009-09-30 09:12:17 -07002521 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2522 return 1;
2523
2524 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2525 return 1;
2526
2527 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2528 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002529
David Woodhouse3dfc8132009-07-04 19:11:08 +01002530 /*
2531 * We want to start off with all devices in the 1:1 domain, and
2532 * take them out later if we find they can't access all of memory.
2533 *
2534 * However, we can't do this for PCI devices behind bridges,
2535 * because all PCI devices behind the same bridge will end up
2536 * with the same source-id on their transactions.
2537 *
2538 * Practically speaking, we can't change things around for these
2539 * devices at run-time, because we can't be sure there'll be no
2540 * DMA transactions in flight for any of their siblings.
2541 *
2542 * So PCI devices (unless they're on the root bus) as well as
2543 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2544 * the 1:1 domain, just in _case_ one of their siblings turns out
2545 * not to be able to map all of memory.
2546 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002547 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002548 if (!pci_is_root_bus(pdev->bus))
2549 return 0;
2550 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2551 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002552 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002553 return 0;
2554
2555 /*
2556 * At boot time, we don't yet know if devices will be 64-bit capable.
2557 * Assume that they will -- if they turn out not to be, then we can
2558 * take them out of the 1:1 domain later.
2559 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002560 if (!startup) {
2561 /*
2562 * If the device's dma_mask is less than the system's memory
2563 * size then this is not a candidate for identity mapping.
2564 */
2565 u64 dma_mask = pdev->dma_mask;
2566
2567 if (pdev->dev.coherent_dma_mask &&
2568 pdev->dev.coherent_dma_mask < dma_mask)
2569 dma_mask = pdev->dev.coherent_dma_mask;
2570
2571 return dma_mask >= dma_get_required_mask(&pdev->dev);
2572 }
David Woodhouse6941af22009-07-04 18:24:27 +01002573
2574 return 1;
2575}
2576
Matt Kraai071e1372009-08-23 22:30:22 -07002577static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002578{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002579 struct pci_dev *pdev = NULL;
2580 int ret;
2581
David Woodhouse19943b02009-08-04 16:19:20 +01002582 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002583 if (ret)
2584 return -EFAULT;
2585
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002586 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002587 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002588 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002589 hw ? CONTEXT_TT_PASS_THROUGH :
2590 CONTEXT_TT_MULTI_LEVEL);
2591 if (ret) {
2592 /* device not associated with an iommu */
2593 if (ret == -ENODEV)
2594 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002595 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002596 }
2597 pr_info("IOMMU: %s identity mapping for device %s\n",
2598 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002599 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002600 }
2601
2602 return 0;
2603}
2604
Joseph Cihulab7792602011-05-03 00:08:37 -07002605static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002606{
2607 struct dmar_drhd_unit *drhd;
2608 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002609 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002610 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002611 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002612
2613 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002614 * for each drhd
2615 * allocate root
2616 * initialize and program root entry to not present
2617 * endfor
2618 */
2619 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002620 /*
2621 * lock not needed as this is only incremented in the single
2622 * threaded kernel __init code path all other access are read
2623 * only
2624 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002625 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2626 g_num_of_iommus++;
2627 continue;
2628 }
2629 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2630 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002631 }
2632
Weidong Hand9630fe2008-12-08 11:06:32 +08002633 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2634 GFP_KERNEL);
2635 if (!g_iommus) {
2636 printk(KERN_ERR "Allocating global iommu array failed\n");
2637 ret = -ENOMEM;
2638 goto error;
2639 }
2640
mark gross80b20dd2008-04-18 13:53:58 -07002641 deferred_flush = kzalloc(g_num_of_iommus *
2642 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2643 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002644 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002645 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002646 }
2647
Jiang Liu7c919772014-01-06 14:18:18 +08002648 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002649 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002650
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002651 ret = iommu_init_domains(iommu);
2652 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002653 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002654
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655 /*
2656 * TBD:
2657 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002658 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002659 */
2660 ret = iommu_alloc_root_entry(iommu);
2661 if (ret) {
2662 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002663 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002664 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002665 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002666 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002667 }
2668
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002669 /*
2670 * Start from the sane iommu hardware state.
2671 */
Jiang Liu7c919772014-01-06 14:18:18 +08002672 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002673 /*
2674 * If the queued invalidation is already initialized by us
2675 * (for example, while enabling interrupt-remapping) then
2676 * we got the things already rolling from a sane state.
2677 */
2678 if (iommu->qi)
2679 continue;
2680
2681 /*
2682 * Clear any previous faults.
2683 */
2684 dmar_fault(-1, iommu);
2685 /*
2686 * Disable queued invalidation if supported and already enabled
2687 * before OS handover.
2688 */
2689 dmar_disable_qi(iommu);
2690 }
2691
Jiang Liu7c919772014-01-06 14:18:18 +08002692 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002693 if (dmar_enable_qi(iommu)) {
2694 /*
2695 * Queued Invalidate not enabled, use Register Based
2696 * Invalidate
2697 */
2698 iommu->flush.flush_context = __iommu_flush_context;
2699 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002700 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002701 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002702 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002703 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002704 } else {
2705 iommu->flush.flush_context = qi_flush_context;
2706 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002707 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002708 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002709 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002710 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002711 }
2712 }
2713
David Woodhouse19943b02009-08-04 16:19:20 +01002714 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002715 iommu_identity_mapping |= IDENTMAP_ALL;
2716
Suresh Siddhad3f13812011-08-23 17:05:25 -07002717#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002718 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002719#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002720
2721 check_tylersburg_isoch();
2722
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002723 /*
2724 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002725 * identity mappings for rmrr, gfx, and isa and may fall back to static
2726 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002727 */
David Woodhouse19943b02009-08-04 16:19:20 +01002728 if (iommu_identity_mapping) {
2729 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2730 if (ret) {
2731 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002732 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002733 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002734 }
David Woodhouse19943b02009-08-04 16:19:20 +01002735 /*
2736 * For each rmrr
2737 * for each dev attached to rmrr
2738 * do
2739 * locate drhd for dev, alloc domain for dev
2740 * allocate free domain
2741 * allocate page table entries for rmrr
2742 * if context not allocated for bus
2743 * allocate and init context
2744 * set present in root table for this bus
2745 * init context with domain, translation etc
2746 * endfor
2747 * endfor
2748 */
2749 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2750 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002751 /* some BIOS lists non-exist devices in DMAR table. */
2752 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002753 i, dev) {
2754 if (!dev_is_pci(dev))
2755 continue;
2756 ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
David Woodhouse19943b02009-08-04 16:19:20 +01002757 if (ret)
2758 printk(KERN_ERR
2759 "IOMMU: mapping reserved region failed\n");
2760 }
2761 }
2762
2763 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002764
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002765 /*
2766 * for each drhd
2767 * enable fault log
2768 * global invalidate context cache
2769 * global invalidate iotlb
2770 * enable translation
2771 */
Jiang Liu7c919772014-01-06 14:18:18 +08002772 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002773 if (drhd->ignored) {
2774 /*
2775 * we always have to disable PMRs or DMA may fail on
2776 * this device
2777 */
2778 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002779 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002780 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002781 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002782
2783 iommu_flush_write_buffer(iommu);
2784
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002785 ret = dmar_set_interrupt(iommu);
2786 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002787 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002788
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002789 iommu_set_root_entry(iommu);
2790
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002791 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002792 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002793
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002794 ret = iommu_enable_translation(iommu);
2795 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002796 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002797
2798 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002799 }
2800
2801 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002802
2803free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002804 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002805 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002806 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002807free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002808 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002809error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002810 return ret;
2811}
2812
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002813/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002814static struct iova *intel_alloc_iova(struct device *dev,
2815 struct dmar_domain *domain,
2816 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002817{
2818 struct pci_dev *pdev = to_pci_dev(dev);
2819 struct iova *iova = NULL;
2820
David Woodhouse875764d2009-06-28 21:20:51 +01002821 /* Restrict dma_mask to the width that the iommu can handle */
2822 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2823
2824 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002825 /*
2826 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002827 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002828 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002829 */
David Woodhouse875764d2009-06-28 21:20:51 +01002830 iova = alloc_iova(&domain->iovad, nrpages,
2831 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2832 if (iova)
2833 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002834 }
David Woodhouse875764d2009-06-28 21:20:51 +01002835 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2836 if (unlikely(!iova)) {
2837 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2838 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002839 return NULL;
2840 }
2841
2842 return iova;
2843}
2844
David Woodhouse147202a2009-07-07 19:43:20 +01002845static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002846{
2847 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002848 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002849
2850 domain = get_domain_for_dev(pdev,
2851 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2852 if (!domain) {
2853 printk(KERN_ERR
2854 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002855 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002856 }
2857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002858 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002859 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002860 ret = domain_context_mapping(domain, pdev,
2861 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002862 if (ret) {
2863 printk(KERN_ERR
2864 "Domain context map for %s failed",
2865 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002866 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002867 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002868 }
2869
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002870 return domain;
2871}
2872
David Woodhouse147202a2009-07-07 19:43:20 +01002873static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2874{
2875 struct device_domain_info *info;
2876
2877 /* No lock here, assumes no domain exit in normal case */
2878 info = dev->dev.archdata.iommu;
2879 if (likely(info))
2880 return info->domain;
2881
2882 return __get_valid_domain_for_dev(dev);
2883}
2884
David Woodhouse3d891942014-03-06 15:59:26 +00002885static int iommu_dummy(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002886{
David Woodhouse3d891942014-03-06 15:59:26 +00002887 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002888}
2889
2890/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002891static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002892{
David Woodhouse73676832009-07-04 14:08:36 +01002893 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002894 int found;
2895
Yijing Wangdbad0862013-12-05 19:43:42 +08002896 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002897 return 1;
2898
David Woodhouse3d891942014-03-06 15:59:26 +00002899 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002900 return 1;
2901
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002902 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002903 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002904
David Woodhouse3d891942014-03-06 15:59:26 +00002905 pdev = to_pci_dev(dev);
David Woodhouse9b226622014-03-09 14:03:28 -07002906 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002907 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002908 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002909 return 1;
2910 else {
2911 /*
2912 * 32 bit DMA is removed from si_domain and fall back
2913 * to non-identity mapping.
2914 */
2915 domain_remove_one_dev_info(si_domain, pdev);
2916 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2917 pci_name(pdev));
2918 return 0;
2919 }
2920 } else {
2921 /*
2922 * In case of a detached 64 bit DMA device from vm, the device
2923 * is put into si_domain for identity mapping.
2924 */
David Woodhouse6941af22009-07-04 18:24:27 +01002925 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002926 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002927 ret = domain_add_dev_info(si_domain, pdev,
2928 hw_pass_through ?
2929 CONTEXT_TT_PASS_THROUGH :
2930 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002931 if (!ret) {
2932 printk(KERN_INFO "64bit %s uses identity mapping\n",
2933 pci_name(pdev));
2934 return 1;
2935 }
2936 }
2937 }
2938
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002939 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002940}
2941
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002942static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2943 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002944{
2945 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002946 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002947 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002948 struct iova *iova;
2949 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002950 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002951 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002952 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002953
2954 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002955
David Woodhouse73676832009-07-04 14:08:36 +01002956 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002957 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002958
2959 domain = get_valid_domain_for_dev(pdev);
2960 if (!domain)
2961 return 0;
2962
Weidong Han8c11e792008-12-08 15:29:22 +08002963 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002964 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002965
Mike Travisc681d0b2011-05-28 13:15:05 -05002966 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002967 if (!iova)
2968 goto error;
2969
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002970 /*
2971 * Check if DMAR supports zero-length reads on write only
2972 * mappings..
2973 */
2974 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002975 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002976 prot |= DMA_PTE_READ;
2977 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2978 prot |= DMA_PTE_WRITE;
2979 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002980 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002981 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002982 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002983 * is not a big problem
2984 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002985 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002986 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002987 if (ret)
2988 goto error;
2989
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002990 /* it's a non-present to present mapping. Only flush if caching mode */
2991 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002992 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002993 else
Weidong Han8c11e792008-12-08 15:29:22 +08002994 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002995
David Woodhouse03d6a242009-06-28 15:33:46 +01002996 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2997 start_paddr += paddr & ~PAGE_MASK;
2998 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002999
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003000error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003001 if (iova)
3002 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00003003 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003004 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003005 return 0;
3006}
3007
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003008static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3009 unsigned long offset, size_t size,
3010 enum dma_data_direction dir,
3011 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003012{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003013 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3014 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003015}
3016
mark gross5e0d2a62008-03-04 15:22:08 -08003017static void flush_unmaps(void)
3018{
mark gross80b20dd2008-04-18 13:53:58 -07003019 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003020
mark gross5e0d2a62008-03-04 15:22:08 -08003021 timer_on = 0;
3022
3023 /* just flush them all */
3024 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003025 struct intel_iommu *iommu = g_iommus[i];
3026 if (!iommu)
3027 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003028
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003029 if (!deferred_flush[i].next)
3030 continue;
3031
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003032 /* In caching mode, global flushes turn emulation expensive */
3033 if (!cap_caching_mode(iommu->cap))
3034 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003035 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003036 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003037 unsigned long mask;
3038 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003039 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003040
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003041 /* On real hardware multiple invalidations are expensive */
3042 if (cap_caching_mode(iommu->cap))
3043 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003044 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3045 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003046 else {
3047 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3048 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3049 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3050 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003051 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003052 if (deferred_flush[i].freelist[j])
3053 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003054 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003055 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003056 }
3057
mark gross5e0d2a62008-03-04 15:22:08 -08003058 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003059}
3060
3061static void flush_unmaps_timeout(unsigned long data)
3062{
mark gross80b20dd2008-04-18 13:53:58 -07003063 unsigned long flags;
3064
3065 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003066 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003067 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003068}
3069
David Woodhouseea8ea462014-03-05 17:09:32 +00003070static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003071{
3072 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003073 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003074 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003075
3076 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003077 if (list_size == HIGH_WATER_MARK)
3078 flush_unmaps();
3079
Weidong Han8c11e792008-12-08 15:29:22 +08003080 iommu = domain_get_iommu(dom);
3081 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003082
mark gross80b20dd2008-04-18 13:53:58 -07003083 next = deferred_flush[iommu_id].next;
3084 deferred_flush[iommu_id].domain[next] = dom;
3085 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003086 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003087 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003088
3089 if (!timer_on) {
3090 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3091 timer_on = 1;
3092 }
3093 list_size++;
3094 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3095}
3096
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003097static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3098 size_t size, enum dma_data_direction dir,
3099 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003100{
3101 struct pci_dev *pdev = to_pci_dev(dev);
3102 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003103 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003104 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003105 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003106 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003107
David Woodhouse73676832009-07-04 14:08:36 +01003108 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003109 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003110
David Woodhouse1525a292014-03-06 16:19:30 +00003111 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003112 BUG_ON(!domain);
3113
Weidong Han8c11e792008-12-08 15:29:22 +08003114 iommu = domain_get_iommu(domain);
3115
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003116 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003117 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3118 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003119 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003120
David Woodhoused794dc92009-06-28 00:27:49 +01003121 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3122 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003123
David Woodhoused794dc92009-06-28 00:27:49 +01003124 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3125 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003126
David Woodhouseea8ea462014-03-05 17:09:32 +00003127 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003128
mark gross5e0d2a62008-03-04 15:22:08 -08003129 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003130 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003131 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003132 /* free iova */
3133 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003134 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003135 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003136 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003137 /*
3138 * queue up the release of the unmap to save the 1/6th of the
3139 * cpu used up by the iotlb flush operation...
3140 */
mark gross5e0d2a62008-03-04 15:22:08 -08003141 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003142}
3143
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003144static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003145 dma_addr_t *dma_handle, gfp_t flags,
3146 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003147{
3148 void *vaddr;
3149 int order;
3150
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003151 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003152 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003153
3154 if (!iommu_no_mapping(hwdev))
3155 flags &= ~(GFP_DMA | GFP_DMA32);
3156 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3157 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3158 flags |= GFP_DMA;
3159 else
3160 flags |= GFP_DMA32;
3161 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003162
3163 vaddr = (void *)__get_free_pages(flags, order);
3164 if (!vaddr)
3165 return NULL;
3166 memset(vaddr, 0, size);
3167
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003168 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3169 DMA_BIDIRECTIONAL,
3170 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003171 if (*dma_handle)
3172 return vaddr;
3173 free_pages((unsigned long)vaddr, order);
3174 return NULL;
3175}
3176
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003177static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003178 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003179{
3180 int order;
3181
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003182 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003183 order = get_order(size);
3184
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003185 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003186 free_pages((unsigned long)vaddr, order);
3187}
3188
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003189static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3190 int nelems, enum dma_data_direction dir,
3191 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003192{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003193 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003194 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003195 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003196 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003197 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003198
David Woodhouse73676832009-07-04 14:08:36 +01003199 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003200 return;
3201
David Woodhouse1525a292014-03-06 16:19:30 +00003202 domain = find_domain(hwdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003203 BUG_ON(!domain);
3204
3205 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003206
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003207 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003208 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3209 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003210 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003211
David Woodhoused794dc92009-06-28 00:27:49 +01003212 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3213 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003214
David Woodhouseea8ea462014-03-05 17:09:32 +00003215 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003216
David Woodhouseacea0012009-07-14 01:55:11 +01003217 if (intel_iommu_strict) {
3218 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003219 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003220 /* free iova */
3221 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003222 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003223 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003224 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003225 /*
3226 * queue up the release of the unmap to save the 1/6th of the
3227 * cpu used up by the iotlb flush operation...
3228 */
3229 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003230}
3231
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003232static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003233 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003234{
3235 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003236 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003237
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003238 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003239 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003240 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003241 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003242 }
3243 return nelems;
3244}
3245
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003246static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3247 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003248{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003249 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003250 struct pci_dev *pdev = to_pci_dev(hwdev);
3251 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003252 size_t size = 0;
3253 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003254 struct iova *iova = NULL;
3255 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003256 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003257 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003258 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003259
3260 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003261 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003262 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003263
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003264 domain = get_valid_domain_for_dev(pdev);
3265 if (!domain)
3266 return 0;
3267
Weidong Han8c11e792008-12-08 15:29:22 +08003268 iommu = domain_get_iommu(domain);
3269
David Woodhouseb536d242009-06-28 14:49:31 +01003270 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003271 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003272
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003273 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3274 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003275 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003276 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003277 return 0;
3278 }
3279
3280 /*
3281 * Check if DMAR supports zero-length reads on write only
3282 * mappings..
3283 */
3284 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003285 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003286 prot |= DMA_PTE_READ;
3287 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3288 prot |= DMA_PTE_WRITE;
3289
David Woodhouseb536d242009-06-28 14:49:31 +01003290 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003291
Fenghua Yuf5329592009-08-04 15:09:37 -07003292 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003293 if (unlikely(ret)) {
3294 /* clear the page */
3295 dma_pte_clear_range(domain, start_vpfn,
3296 start_vpfn + size - 1);
3297 /* free page tables */
3298 dma_pte_free_pagetable(domain, start_vpfn,
3299 start_vpfn + size - 1);
3300 /* free iova */
3301 __free_iova(&domain->iovad, iova);
3302 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003303 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003304
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003305 /* it's a non-present to present mapping. Only flush if caching mode */
3306 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003307 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003308 else
Weidong Han8c11e792008-12-08 15:29:22 +08003309 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003310
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003311 return nelems;
3312}
3313
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003314static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3315{
3316 return !dma_addr;
3317}
3318
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003319struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003320 .alloc = intel_alloc_coherent,
3321 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003322 .map_sg = intel_map_sg,
3323 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003324 .map_page = intel_map_page,
3325 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003326 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003327};
3328
3329static inline int iommu_domain_cache_init(void)
3330{
3331 int ret = 0;
3332
3333 iommu_domain_cache = kmem_cache_create("iommu_domain",
3334 sizeof(struct dmar_domain),
3335 0,
3336 SLAB_HWCACHE_ALIGN,
3337
3338 NULL);
3339 if (!iommu_domain_cache) {
3340 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3341 ret = -ENOMEM;
3342 }
3343
3344 return ret;
3345}
3346
3347static inline int iommu_devinfo_cache_init(void)
3348{
3349 int ret = 0;
3350
3351 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3352 sizeof(struct device_domain_info),
3353 0,
3354 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003355 NULL);
3356 if (!iommu_devinfo_cache) {
3357 printk(KERN_ERR "Couldn't create devinfo cache\n");
3358 ret = -ENOMEM;
3359 }
3360
3361 return ret;
3362}
3363
3364static inline int iommu_iova_cache_init(void)
3365{
3366 int ret = 0;
3367
3368 iommu_iova_cache = kmem_cache_create("iommu_iova",
3369 sizeof(struct iova),
3370 0,
3371 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003372 NULL);
3373 if (!iommu_iova_cache) {
3374 printk(KERN_ERR "Couldn't create iova cache\n");
3375 ret = -ENOMEM;
3376 }
3377
3378 return ret;
3379}
3380
3381static int __init iommu_init_mempool(void)
3382{
3383 int ret;
3384 ret = iommu_iova_cache_init();
3385 if (ret)
3386 return ret;
3387
3388 ret = iommu_domain_cache_init();
3389 if (ret)
3390 goto domain_error;
3391
3392 ret = iommu_devinfo_cache_init();
3393 if (!ret)
3394 return ret;
3395
3396 kmem_cache_destroy(iommu_domain_cache);
3397domain_error:
3398 kmem_cache_destroy(iommu_iova_cache);
3399
3400 return -ENOMEM;
3401}
3402
3403static void __init iommu_exit_mempool(void)
3404{
3405 kmem_cache_destroy(iommu_devinfo_cache);
3406 kmem_cache_destroy(iommu_domain_cache);
3407 kmem_cache_destroy(iommu_iova_cache);
3408
3409}
3410
Dan Williams556ab452010-07-23 15:47:56 -07003411static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3412{
3413 struct dmar_drhd_unit *drhd;
3414 u32 vtbar;
3415 int rc;
3416
3417 /* We know that this device on this chipset has its own IOMMU.
3418 * If we find it under a different IOMMU, then the BIOS is lying
3419 * to us. Hope that the IOMMU for this device is actually
3420 * disabled, and it needs no translation...
3421 */
3422 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3423 if (rc) {
3424 /* "can't" happen */
3425 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3426 return;
3427 }
3428 vtbar &= 0xffff0000;
3429
3430 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3431 drhd = dmar_find_matched_drhd_unit(pdev);
3432 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3433 TAINT_FIRMWARE_WORKAROUND,
3434 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3435 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3436}
3437DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3438
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003439static void __init init_no_remapping_devices(void)
3440{
3441 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003442 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003443 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003444
3445 for_each_drhd_unit(drhd) {
3446 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003447 for_each_active_dev_scope(drhd->devices,
3448 drhd->devices_cnt, i, dev)
3449 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003450 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003451 if (i == drhd->devices_cnt)
3452 drhd->ignored = 1;
3453 }
3454 }
3455
Jiang Liu7c919772014-01-06 14:18:18 +08003456 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003457 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003458 continue;
3459
Jiang Liub683b232014-02-19 14:07:32 +08003460 for_each_active_dev_scope(drhd->devices,
3461 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003462 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003463 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003464 if (i < drhd->devices_cnt)
3465 continue;
3466
David Woodhousec0771df2011-10-14 20:59:46 +01003467 /* This IOMMU has *only* gfx devices. Either bypass it or
3468 set the gfx_mapped flag, as appropriate */
3469 if (dmar_map_gfx) {
3470 intel_iommu_gfx_mapped = 1;
3471 } else {
3472 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003473 for_each_active_dev_scope(drhd->devices,
3474 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003475 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003476 }
3477 }
3478}
3479
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003480#ifdef CONFIG_SUSPEND
3481static int init_iommu_hw(void)
3482{
3483 struct dmar_drhd_unit *drhd;
3484 struct intel_iommu *iommu = NULL;
3485
3486 for_each_active_iommu(iommu, drhd)
3487 if (iommu->qi)
3488 dmar_reenable_qi(iommu);
3489
Joseph Cihulab7792602011-05-03 00:08:37 -07003490 for_each_iommu(iommu, drhd) {
3491 if (drhd->ignored) {
3492 /*
3493 * we always have to disable PMRs or DMA may fail on
3494 * this device
3495 */
3496 if (force_on)
3497 iommu_disable_protect_mem_regions(iommu);
3498 continue;
3499 }
3500
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003501 iommu_flush_write_buffer(iommu);
3502
3503 iommu_set_root_entry(iommu);
3504
3505 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003506 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003507 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003508 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003509 if (iommu_enable_translation(iommu))
3510 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003511 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003512 }
3513
3514 return 0;
3515}
3516
3517static void iommu_flush_all(void)
3518{
3519 struct dmar_drhd_unit *drhd;
3520 struct intel_iommu *iommu;
3521
3522 for_each_active_iommu(iommu, drhd) {
3523 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003524 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003525 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003526 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003527 }
3528}
3529
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003530static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003531{
3532 struct dmar_drhd_unit *drhd;
3533 struct intel_iommu *iommu = NULL;
3534 unsigned long flag;
3535
3536 for_each_active_iommu(iommu, drhd) {
3537 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3538 GFP_ATOMIC);
3539 if (!iommu->iommu_state)
3540 goto nomem;
3541 }
3542
3543 iommu_flush_all();
3544
3545 for_each_active_iommu(iommu, drhd) {
3546 iommu_disable_translation(iommu);
3547
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003548 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003549
3550 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3551 readl(iommu->reg + DMAR_FECTL_REG);
3552 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3553 readl(iommu->reg + DMAR_FEDATA_REG);
3554 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3555 readl(iommu->reg + DMAR_FEADDR_REG);
3556 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3557 readl(iommu->reg + DMAR_FEUADDR_REG);
3558
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003559 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003560 }
3561 return 0;
3562
3563nomem:
3564 for_each_active_iommu(iommu, drhd)
3565 kfree(iommu->iommu_state);
3566
3567 return -ENOMEM;
3568}
3569
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003570static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003571{
3572 struct dmar_drhd_unit *drhd;
3573 struct intel_iommu *iommu = NULL;
3574 unsigned long flag;
3575
3576 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003577 if (force_on)
3578 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3579 else
3580 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003581 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003582 }
3583
3584 for_each_active_iommu(iommu, drhd) {
3585
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003586 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003587
3588 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3589 iommu->reg + DMAR_FECTL_REG);
3590 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3591 iommu->reg + DMAR_FEDATA_REG);
3592 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3593 iommu->reg + DMAR_FEADDR_REG);
3594 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3595 iommu->reg + DMAR_FEUADDR_REG);
3596
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003597 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003598 }
3599
3600 for_each_active_iommu(iommu, drhd)
3601 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003602}
3603
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003604static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003605 .resume = iommu_resume,
3606 .suspend = iommu_suspend,
3607};
3608
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003609static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003610{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003611 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003612}
3613
3614#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003615static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003616#endif /* CONFIG_PM */
3617
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003618
3619int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3620{
3621 struct acpi_dmar_reserved_memory *rmrr;
3622 struct dmar_rmrr_unit *rmrru;
3623
3624 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3625 if (!rmrru)
3626 return -ENOMEM;
3627
3628 rmrru->hdr = header;
3629 rmrr = (struct acpi_dmar_reserved_memory *)header;
3630 rmrru->base_address = rmrr->base_address;
3631 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003632 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3633 ((void *)rmrr) + rmrr->header.length,
3634 &rmrru->devices_cnt);
3635 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3636 kfree(rmrru);
3637 return -ENOMEM;
3638 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003639
Jiang Liu2e455282014-02-19 14:07:36 +08003640 list_add(&rmrru->list, &dmar_rmrr_units);
3641
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003642 return 0;
3643}
3644
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003645int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3646{
3647 struct acpi_dmar_atsr *atsr;
3648 struct dmar_atsr_unit *atsru;
3649
3650 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3651 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3652 if (!atsru)
3653 return -ENOMEM;
3654
3655 atsru->hdr = hdr;
3656 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003657 if (!atsru->include_all) {
3658 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3659 (void *)atsr + atsr->header.length,
3660 &atsru->devices_cnt);
3661 if (atsru->devices_cnt && atsru->devices == NULL) {
3662 kfree(atsru);
3663 return -ENOMEM;
3664 }
3665 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003666
Jiang Liu0e242612014-02-19 14:07:34 +08003667 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003668
3669 return 0;
3670}
3671
Jiang Liu9bdc5312014-01-06 14:18:27 +08003672static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3673{
3674 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3675 kfree(atsru);
3676}
3677
3678static void intel_iommu_free_dmars(void)
3679{
3680 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3681 struct dmar_atsr_unit *atsru, *atsr_n;
3682
3683 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3684 list_del(&rmrru->list);
3685 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3686 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003687 }
3688
Jiang Liu9bdc5312014-01-06 14:18:27 +08003689 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3690 list_del(&atsru->list);
3691 intel_iommu_free_atsr(atsru);
3692 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003693}
3694
3695int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3696{
Jiang Liub683b232014-02-19 14:07:32 +08003697 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003698 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003699 struct pci_dev *bridge = NULL;
3700 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003701 struct acpi_dmar_atsr *atsr;
3702 struct dmar_atsr_unit *atsru;
3703
3704 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003705 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003706 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003707 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003708 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003709 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003710 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003711 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003712 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003713 if (!bridge)
3714 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003715
Jiang Liu0e242612014-02-19 14:07:34 +08003716 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003717 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3718 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3719 if (atsr->segment != pci_domain_nr(dev->bus))
3720 continue;
3721
Jiang Liub683b232014-02-19 14:07:32 +08003722 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003723 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003724 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003725
3726 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003727 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003728 }
Jiang Liub683b232014-02-19 14:07:32 +08003729 ret = 0;
3730out:
Jiang Liu0e242612014-02-19 14:07:34 +08003731 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003732
Jiang Liub683b232014-02-19 14:07:32 +08003733 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003734}
3735
Jiang Liu59ce0512014-02-19 14:07:35 +08003736int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3737{
3738 int ret = 0;
3739 struct dmar_rmrr_unit *rmrru;
3740 struct dmar_atsr_unit *atsru;
3741 struct acpi_dmar_atsr *atsr;
3742 struct acpi_dmar_reserved_memory *rmrr;
3743
3744 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3745 return 0;
3746
3747 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3748 rmrr = container_of(rmrru->hdr,
3749 struct acpi_dmar_reserved_memory, header);
3750 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3751 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3752 ((void *)rmrr) + rmrr->header.length,
3753 rmrr->segment, rmrru->devices,
3754 rmrru->devices_cnt);
3755 if (ret > 0)
3756 break;
3757 else if(ret < 0)
3758 return ret;
3759 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3760 if (dmar_remove_dev_scope(info, rmrr->segment,
3761 rmrru->devices, rmrru->devices_cnt))
3762 break;
3763 }
3764 }
3765
3766 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3767 if (atsru->include_all)
3768 continue;
3769
3770 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3771 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3772 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3773 (void *)atsr + atsr->header.length,
3774 atsr->segment, atsru->devices,
3775 atsru->devices_cnt);
3776 if (ret > 0)
3777 break;
3778 else if(ret < 0)
3779 return ret;
3780 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3781 if (dmar_remove_dev_scope(info, atsr->segment,
3782 atsru->devices, atsru->devices_cnt))
3783 break;
3784 }
3785 }
3786
3787 return 0;
3788}
3789
Fenghua Yu99dcade2009-11-11 07:23:06 -08003790/*
3791 * Here we only respond to action of unbound device from driver.
3792 *
3793 * Added device is not attached to its DMAR domain here yet. That will happen
3794 * when mapping the device to iova.
3795 */
3796static int device_notifier(struct notifier_block *nb,
3797 unsigned long action, void *data)
3798{
3799 struct device *dev = data;
3800 struct pci_dev *pdev = to_pci_dev(dev);
3801 struct dmar_domain *domain;
3802
David Woodhouse3d891942014-03-06 15:59:26 +00003803 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003804 return 0;
3805
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003806 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3807 action != BUS_NOTIFY_DEL_DEVICE)
3808 return 0;
3809
David Woodhouse1525a292014-03-06 16:19:30 +00003810 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003811 if (!domain)
3812 return 0;
3813
Jiang Liu3a5670e2014-02-19 14:07:33 +08003814 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003815 domain_remove_one_dev_info(domain, pdev);
3816 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3817 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3818 list_empty(&domain->devices))
3819 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003820 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003821
Fenghua Yu99dcade2009-11-11 07:23:06 -08003822 return 0;
3823}
3824
3825static struct notifier_block device_nb = {
3826 .notifier_call = device_notifier,
3827};
3828
Jiang Liu75f05562014-02-19 14:07:37 +08003829static int intel_iommu_memory_notifier(struct notifier_block *nb,
3830 unsigned long val, void *v)
3831{
3832 struct memory_notify *mhp = v;
3833 unsigned long long start, end;
3834 unsigned long start_vpfn, last_vpfn;
3835
3836 switch (val) {
3837 case MEM_GOING_ONLINE:
3838 start = mhp->start_pfn << PAGE_SHIFT;
3839 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3840 if (iommu_domain_identity_map(si_domain, start, end)) {
3841 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3842 start, end);
3843 return NOTIFY_BAD;
3844 }
3845 break;
3846
3847 case MEM_OFFLINE:
3848 case MEM_CANCEL_ONLINE:
3849 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3850 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3851 while (start_vpfn <= last_vpfn) {
3852 struct iova *iova;
3853 struct dmar_drhd_unit *drhd;
3854 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003855 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003856
3857 iova = find_iova(&si_domain->iovad, start_vpfn);
3858 if (iova == NULL) {
3859 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3860 start_vpfn);
3861 break;
3862 }
3863
3864 iova = split_and_remove_iova(&si_domain->iovad, iova,
3865 start_vpfn, last_vpfn);
3866 if (iova == NULL) {
3867 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3868 start_vpfn, last_vpfn);
3869 return NOTIFY_BAD;
3870 }
3871
David Woodhouseea8ea462014-03-05 17:09:32 +00003872 freelist = domain_unmap(si_domain, iova->pfn_lo,
3873 iova->pfn_hi);
3874
Jiang Liu75f05562014-02-19 14:07:37 +08003875 rcu_read_lock();
3876 for_each_active_iommu(iommu, drhd)
3877 iommu_flush_iotlb_psi(iommu, si_domain->id,
3878 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003879 iova->pfn_hi - iova->pfn_lo + 1,
3880 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003881 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003882 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003883
3884 start_vpfn = iova->pfn_hi + 1;
3885 free_iova_mem(iova);
3886 }
3887 break;
3888 }
3889
3890 return NOTIFY_OK;
3891}
3892
3893static struct notifier_block intel_iommu_memory_nb = {
3894 .notifier_call = intel_iommu_memory_notifier,
3895 .priority = 0
3896};
3897
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003898int __init intel_iommu_init(void)
3899{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003900 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003901 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003902 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003903
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003904 /* VT-d is required for a TXT/tboot launch, so enforce that */
3905 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906
Jiang Liu3a5670e2014-02-19 14:07:33 +08003907 if (iommu_init_mempool()) {
3908 if (force_on)
3909 panic("tboot: Failed to initialize iommu memory\n");
3910 return -ENOMEM;
3911 }
3912
3913 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003914 if (dmar_table_init()) {
3915 if (force_on)
3916 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003917 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003918 }
3919
Takao Indoh3a93c842013-04-23 17:35:03 +09003920 /*
3921 * Disable translation if already enabled prior to OS handover.
3922 */
Jiang Liu7c919772014-01-06 14:18:18 +08003923 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003924 if (iommu->gcmd & DMA_GCMD_TE)
3925 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003926
Suresh Siddhac2c72862011-08-23 17:05:19 -07003927 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003928 if (force_on)
3929 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003930 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003931 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003932
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003933 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003934 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003935
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003936 if (list_empty(&dmar_rmrr_units))
3937 printk(KERN_INFO "DMAR: No RMRR found\n");
3938
3939 if (list_empty(&dmar_atsr_units))
3940 printk(KERN_INFO "DMAR: No ATSR found\n");
3941
Joseph Cihula51a63e62011-03-21 11:04:24 -07003942 if (dmar_init_reserved_ranges()) {
3943 if (force_on)
3944 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003945 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003946 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003947
3948 init_no_remapping_devices();
3949
Joseph Cihulab7792602011-05-03 00:08:37 -07003950 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003951 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003952 if (force_on)
3953 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003954 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003955 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003956 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003957 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003958 printk(KERN_INFO
3959 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3960
mark gross5e0d2a62008-03-04 15:22:08 -08003961 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003962#ifdef CONFIG_SWIOTLB
3963 swiotlb = 0;
3964#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003965 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003966
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003967 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003968
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003969 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003970 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003971 if (si_domain && !hw_pass_through)
3972 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003973
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003974 intel_iommu_enabled = 1;
3975
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003976 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003977
3978out_free_reserved_range:
3979 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003980out_free_dmar:
3981 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003982 up_write(&dmar_global_lock);
3983 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003984 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003985}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003986
Han, Weidong3199aa62009-02-26 17:31:12 +08003987static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003988 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08003989{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003990 struct pci_dev *tmp, *parent, *pdev;
Han, Weidong3199aa62009-02-26 17:31:12 +08003991
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003992 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08003993 return;
3994
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003995 pdev = to_pci_dev(dev);
3996
Han, Weidong3199aa62009-02-26 17:31:12 +08003997 /* dependent device detach */
3998 tmp = pci_find_upstream_pcie_bridge(pdev);
3999 /* Secondary interface's bus number and devfn 0 */
4000 if (tmp) {
4001 parent = pdev->bus->self;
4002 while (parent != tmp) {
4003 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004004 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004005 parent = parent->bus->self;
4006 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004007 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004008 iommu_detach_dev(iommu,
4009 tmp->subordinate->number, 0);
4010 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004011 iommu_detach_dev(iommu, tmp->bus->number,
4012 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004013 }
4014}
4015
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004016static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004017 struct pci_dev *pdev)
4018{
Yijing Wangbca2b912013-10-31 17:26:04 +08004019 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004020 struct intel_iommu *iommu;
4021 unsigned long flags;
4022 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004023
David Woodhouse276dbf992009-04-04 01:45:37 +01004024 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4025 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004026 if (!iommu)
4027 return;
4028
4029 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004030 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
David Woodhouse41e80dca2014-03-09 13:55:54 -07004031 if (info->iommu->segment == pci_domain_nr(pdev->bus) &&
Mike Habeck8519dc42011-05-28 13:15:07 -05004032 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004033 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004034 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004035 spin_unlock_irqrestore(&device_domain_lock, flags);
4036
Yu Zhao93a23a72009-05-18 13:51:37 +08004037 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004038 iommu_detach_dev(iommu, info->bus, info->devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004039 iommu_detach_dependent_devices(iommu, &pdev->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004040 free_devinfo_mem(info);
4041
4042 spin_lock_irqsave(&device_domain_lock, flags);
4043
4044 if (found)
4045 break;
4046 else
4047 continue;
4048 }
4049
4050 /* if there is no other devices under the same iommu
4051 * owned by this domain, clear this iommu in iommu_bmp
4052 * update iommu count and coherency
4053 */
David Woodhouse8bbc4412014-03-09 13:52:37 -07004054 if (info->iommu == iommu)
Weidong Hanc7151a82008-12-08 22:51:37 +08004055 found = 1;
4056 }
4057
Roland Dreier3e7abe22011-07-20 06:22:21 -07004058 spin_unlock_irqrestore(&device_domain_lock, flags);
4059
Weidong Hanc7151a82008-12-08 22:51:37 +08004060 if (found == 0) {
4061 unsigned long tmp_flags;
4062 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004063 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004064 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004065 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004066 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004067
Alex Williamson9b4554b2011-05-24 12:19:04 -04004068 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4069 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4070 spin_lock_irqsave(&iommu->lock, tmp_flags);
4071 clear_bit(domain->id, iommu->domain_ids);
4072 iommu->domains[domain->id] = NULL;
4073 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4074 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004075 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004076}
4077
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004078static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004079{
4080 int adjust_width;
4081
4082 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004083 domain_reserve_special_ranges(domain);
4084
4085 /* calculate AGAW */
4086 domain->gaw = guest_width;
4087 adjust_width = guestwidth_to_adjustwidth(guest_width);
4088 domain->agaw = width_to_agaw(adjust_width);
4089
Weidong Han5e98c4b2008-12-08 23:03:27 +08004090 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004091 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004092 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004093 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004094 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004095
4096 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004097 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004098 if (!domain->pgd)
4099 return -ENOMEM;
4100 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4101 return 0;
4102}
4103
Joerg Roedel5d450802008-12-03 14:52:32 +01004104static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004105{
Joerg Roedel5d450802008-12-03 14:52:32 +01004106 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004107
Jiang Liu92d03cc2014-02-19 14:07:28 +08004108 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004109 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004110 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004111 "intel_iommu_domain_init: dmar_domain == NULL\n");
4112 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004113 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004114 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004115 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004116 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004117 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004118 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004119 }
Allen Kay8140a952011-10-14 12:32:17 -07004120 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004121 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004122
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004123 domain->geometry.aperture_start = 0;
4124 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4125 domain->geometry.force_aperture = true;
4126
Joerg Roedel5d450802008-12-03 14:52:32 +01004127 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004128}
Kay, Allen M38717942008-09-09 18:37:29 +03004129
Joerg Roedel5d450802008-12-03 14:52:32 +01004130static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004131{
Joerg Roedel5d450802008-12-03 14:52:32 +01004132 struct dmar_domain *dmar_domain = domain->priv;
4133
4134 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004135 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004136}
Kay, Allen M38717942008-09-09 18:37:29 +03004137
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004138static int intel_iommu_attach_device(struct iommu_domain *domain,
4139 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004140{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004141 struct dmar_domain *dmar_domain = domain->priv;
4142 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004143 struct intel_iommu *iommu;
4144 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004145
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004146 /* normally pdev is not mapped */
4147 if (unlikely(domain_context_mapped(pdev))) {
4148 struct dmar_domain *old_domain;
4149
David Woodhouse1525a292014-03-06 16:19:30 +00004150 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004151 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004152 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4153 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4154 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004155 else
4156 domain_remove_dev_info(old_domain);
4157 }
4158 }
4159
David Woodhouse276dbf992009-04-04 01:45:37 +01004160 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4161 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004162 if (!iommu)
4163 return -ENODEV;
4164
4165 /* check if this iommu agaw is sufficient for max mapped address */
4166 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004167 if (addr_width > cap_mgaw(iommu->cap))
4168 addr_width = cap_mgaw(iommu->cap);
4169
4170 if (dmar_domain->max_addr > (1LL << addr_width)) {
4171 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004172 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004173 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004174 return -EFAULT;
4175 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004176 dmar_domain->gaw = addr_width;
4177
4178 /*
4179 * Knock out extra levels of page tables if necessary
4180 */
4181 while (iommu->agaw < dmar_domain->agaw) {
4182 struct dma_pte *pte;
4183
4184 pte = dmar_domain->pgd;
4185 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004186 dmar_domain->pgd = (struct dma_pte *)
4187 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004188 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004189 }
4190 dmar_domain->agaw--;
4191 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004192
David Woodhouse5fe60f42009-08-09 10:53:41 +01004193 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004194}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004195
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004196static void intel_iommu_detach_device(struct iommu_domain *domain,
4197 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004198{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004199 struct dmar_domain *dmar_domain = domain->priv;
4200 struct pci_dev *pdev = to_pci_dev(dev);
4201
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004202 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004203}
Kay, Allen M38717942008-09-09 18:37:29 +03004204
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004205static int intel_iommu_map(struct iommu_domain *domain,
4206 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004207 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004208{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004209 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004210 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004211 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004212 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004213
Joerg Roedeldde57a22008-12-03 15:04:09 +01004214 if (iommu_prot & IOMMU_READ)
4215 prot |= DMA_PTE_READ;
4216 if (iommu_prot & IOMMU_WRITE)
4217 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004218 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4219 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004220
David Woodhouse163cc522009-06-28 00:51:17 +01004221 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004222 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004223 u64 end;
4224
4225 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004226 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004227 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004228 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004229 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004230 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004231 return -EFAULT;
4232 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004233 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004234 }
David Woodhousead051222009-06-28 14:22:28 +01004235 /* Round up size to next multiple of PAGE_SIZE, if it and
4236 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004237 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004238 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4239 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004240 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004241}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004242
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004243static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004244 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004245{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004246 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004247 struct page *freelist = NULL;
4248 struct intel_iommu *iommu;
4249 unsigned long start_pfn, last_pfn;
4250 unsigned int npages;
4251 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004252
David Woodhouse5cf0a762014-03-19 16:07:49 +00004253 /* Cope with horrid API which requires us to unmap more than the
4254 size argument if it happens to be a large-page mapping. */
4255 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4256 BUG();
4257
4258 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4259 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4260
David Woodhouseea8ea462014-03-05 17:09:32 +00004261 start_pfn = iova >> VTD_PAGE_SHIFT;
4262 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4263
4264 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4265
4266 npages = last_pfn - start_pfn + 1;
4267
4268 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4269 iommu = g_iommus[iommu_id];
4270
4271 /*
4272 * find bit position of dmar_domain
4273 */
4274 ndomains = cap_ndoms(iommu->cap);
4275 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4276 if (iommu->domains[num] == dmar_domain)
4277 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4278 npages, !freelist, 0);
4279 }
4280
4281 }
4282
4283 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004284
David Woodhouse163cc522009-06-28 00:51:17 +01004285 if (dmar_domain->max_addr == iova + size)
4286 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004287
David Woodhouse5cf0a762014-03-19 16:07:49 +00004288 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004289}
Kay, Allen M38717942008-09-09 18:37:29 +03004290
Joerg Roedeld14d6572008-12-03 15:06:57 +01004291static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304292 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004293{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004294 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004295 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004296 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004297 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004298
David Woodhouse5cf0a762014-03-19 16:07:49 +00004299 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004300 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004301 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004302
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004303 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004304}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004305
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004306static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4307 unsigned long cap)
4308{
4309 struct dmar_domain *dmar_domain = domain->priv;
4310
4311 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4312 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004313 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004314 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004315
4316 return 0;
4317}
4318
Alex Williamson783f1572012-05-30 14:19:43 -06004319#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4320
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004321static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004322{
4323 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004324 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004325 struct iommu_group *group;
4326 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004327
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004328 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4329 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004330 return -ENODEV;
4331
4332 bridge = pci_find_upstream_pcie_bridge(pdev);
4333 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004334 if (pci_is_pcie(bridge))
4335 dma_pdev = pci_get_domain_bus_and_slot(
4336 pci_domain_nr(pdev->bus),
4337 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004338 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004339 dma_pdev = pci_dev_get(bridge);
4340 } else
4341 dma_pdev = pci_dev_get(pdev);
4342
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004343 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004344 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4345
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004346 /*
4347 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004348 * required ACS flags, add to the same group as lowest numbered
4349 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004350 */
Alex Williamson783f1572012-05-30 14:19:43 -06004351 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004352 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4353 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4354
4355 for (i = 0; i < 8; i++) {
4356 struct pci_dev *tmp;
4357
4358 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4359 if (!tmp)
4360 continue;
4361
4362 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4363 swap_pci_ref(&dma_pdev, tmp);
4364 break;
4365 }
4366 pci_dev_put(tmp);
4367 }
4368 }
Alex Williamson783f1572012-05-30 14:19:43 -06004369
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004370 /*
4371 * Devices on the root bus go through the iommu. If that's not us,
4372 * find the next upstream device and test ACS up to the root bus.
4373 * Finding the next device may require skipping virtual buses.
4374 */
Alex Williamson783f1572012-05-30 14:19:43 -06004375 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004376 struct pci_bus *bus = dma_pdev->bus;
4377
4378 while (!bus->self) {
4379 if (!pci_is_root_bus(bus))
4380 bus = bus->parent;
4381 else
4382 goto root_bus;
4383 }
4384
4385 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004386 break;
4387
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004388 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004389 }
4390
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004391root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004392 group = iommu_group_get(&dma_pdev->dev);
4393 pci_dev_put(dma_pdev);
4394 if (!group) {
4395 group = iommu_group_alloc();
4396 if (IS_ERR(group))
4397 return PTR_ERR(group);
4398 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004399
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004400 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004401
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004402 iommu_group_put(group);
4403 return ret;
4404}
4405
4406static void intel_iommu_remove_device(struct device *dev)
4407{
4408 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004409}
4410
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004411static struct iommu_ops intel_iommu_ops = {
4412 .domain_init = intel_iommu_domain_init,
4413 .domain_destroy = intel_iommu_domain_destroy,
4414 .attach_dev = intel_iommu_attach_device,
4415 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004416 .map = intel_iommu_map,
4417 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004418 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004419 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004420 .add_device = intel_iommu_add_device,
4421 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004422 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004423};
David Woodhouse9af88142009-02-13 23:18:03 +00004424
Daniel Vetter94526182013-01-20 23:50:13 +01004425static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4426{
4427 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4428 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4429 dmar_map_gfx = 0;
4430}
4431
4432DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4433DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4434DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4435DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4436DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4439
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004440static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004441{
4442 /*
4443 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004444 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004445 */
4446 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4447 rwbf_quirk = 1;
4448}
4449
4450DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4452DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004457
Adam Jacksoneecfd572010-08-25 21:17:34 +01004458#define GGC 0x52
4459#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4460#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4461#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4462#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4463#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4464#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4465#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4466#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4467
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004468static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004469{
4470 unsigned short ggc;
4471
Adam Jacksoneecfd572010-08-25 21:17:34 +01004472 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004473 return;
4474
Adam Jacksoneecfd572010-08-25 21:17:34 +01004475 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004476 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4477 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004478 } else if (dmar_map_gfx) {
4479 /* we have to ensure the gfx device is idle before we flush */
4480 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4481 intel_iommu_strict = 1;
4482 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004483}
4484DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4485DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4486DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4488
David Woodhousee0fc7e02009-09-30 09:12:17 -07004489/* On Tylersburg chipsets, some BIOSes have been known to enable the
4490 ISOCH DMAR unit for the Azalia sound device, but not give it any
4491 TLB entries, which causes it to deadlock. Check for that. We do
4492 this in a function called from init_dmars(), instead of in a PCI
4493 quirk, because we don't want to print the obnoxious "BIOS broken"
4494 message if VT-d is actually disabled.
4495*/
4496static void __init check_tylersburg_isoch(void)
4497{
4498 struct pci_dev *pdev;
4499 uint32_t vtisochctrl;
4500
4501 /* If there's no Azalia in the system anyway, forget it. */
4502 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4503 if (!pdev)
4504 return;
4505 pci_dev_put(pdev);
4506
4507 /* System Management Registers. Might be hidden, in which case
4508 we can't do the sanity check. But that's OK, because the
4509 known-broken BIOSes _don't_ actually hide it, so far. */
4510 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4511 if (!pdev)
4512 return;
4513
4514 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4515 pci_dev_put(pdev);
4516 return;
4517 }
4518
4519 pci_dev_put(pdev);
4520
4521 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4522 if (vtisochctrl & 1)
4523 return;
4524
4525 /* Drop all bits other than the number of TLB entries */
4526 vtisochctrl &= 0x1c;
4527
4528 /* If we have the recommended number of TLB entries (16), fine. */
4529 if (vtisochctrl == 0x10)
4530 return;
4531
4532 /* Zero TLB entries? You get to ride the short bus to school. */
4533 if (!vtisochctrl) {
4534 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4535 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4536 dmi_get_system_info(DMI_BIOS_VENDOR),
4537 dmi_get_system_info(DMI_BIOS_VERSION),
4538 dmi_get_system_info(DMI_PRODUCT_VERSION));
4539 iommu_identity_mapping |= IDENTMAP_AZALIA;
4540 return;
4541 }
4542
4543 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4544 vtisochctrl);
4545}