blob: 4ac00b4b0d2535ecd82f22a8e214580302ea1321 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Gabor Juhos6baff7f2009-01-14 20:17:06 +010019#include <linux/nl80211.h>
20#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020021#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010022#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040023#include <linux/module.h>
Sujith394cf0a2009-02-09 13:26:54 +053024#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010025
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000026static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010027 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
30 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
32 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050033 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053034 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
35 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040036 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Sujith Manoharan9b60b642013-06-13 22:51:26 +053037
38 /* PCI-E CUS198 */
39 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
40 0x0032,
41 PCI_VENDOR_ID_AZWAVE,
42 0x2086),
43 .driver_data = ATH9K_PCI_CUS198 },
44 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
45 0x0032,
46 PCI_VENDOR_ID_AZWAVE,
47 0x1237),
48 .driver_data = ATH9K_PCI_CUS198 },
49 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
50 0x0032,
51 PCI_VENDOR_ID_AZWAVE,
52 0x2126),
53 .driver_data = ATH9K_PCI_CUS198 },
54 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
55 0x0032,
56 PCI_VENDOR_ID_AZWAVE,
57 0x2152),
58 .driver_data = ATH9K_PCI_CUS198 },
59 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
60 0x0032,
61 PCI_VENDOR_ID_FOXCONN,
62 0xE075),
63 .driver_data = ATH9K_PCI_CUS198 },
64
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080065 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070066 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053067 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053068 { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
Sujith Manoharan0c8070f2012-09-10 09:20:39 +053069 { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010070 { 0 }
71};
72
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020073
Gabor Juhos6baff7f2009-01-14 20:17:06 +010074/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070075static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010076{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040077 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010078 u8 u8tmp;
79
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053080 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010081 *csz = (int)u8tmp;
82
83 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030084 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010085 * the bootrom has not fully initialized all PCI devices.
86 * Sometimes the cache line size register is not set
87 */
88
89 if (*csz == 0)
90 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
91}
92
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070093static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010094{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010095 struct ath_softc *sc = (struct ath_softc *) common->priv;
96 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070097
Felix Fietkaua05b5d452010-11-17 04:25:33 +010098 if (pdata) {
99 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -0800100 ath_err(common,
101 "%s: eeprom read failed, offset %08x is out of range\n",
102 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100103 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100104
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100105 *data = pdata->eeprom_data[off];
106 } else {
107 struct ath_hw *ah = (struct ath_hw *) common->ah;
108
109 common->ops->read(ah, AR5416_EEPROM_OFFSET +
110 (off << AR5416_EEPROM_S));
111
112 if (!ath9k_hw_wait(ah,
113 AR_EEPROM_STATUS_DATA,
114 AR_EEPROM_STATUS_DATA_BUSY |
115 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
116 AH_WAIT_TIMEOUT)) {
117 return false;
118 }
119
120 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
121 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100122 }
123
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100124 return true;
125}
126
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200127/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200128static void ath_pci_aspm_init(struct ath_common *common)
129{
130 struct ath_softc *sc = (struct ath_softc *) common->priv;
131 struct ath_hw *ah = sc->sc_ah;
132 struct pci_dev *pdev = to_pci_dev(sc->dev);
133 struct pci_dev *parent;
Jiang Liu08bd1082012-07-24 17:20:25 +0800134 u16 aspm;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200135
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530136 if (!ah->is_pciexpress)
137 return;
138
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200139 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400140 if (!parent)
141 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200142
Sujith Manoharan046b6802012-09-22 00:14:28 +0530143 if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
144 (AR_SREV_9285(ah))) {
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700145 /* Bluetooth coexistence requires disabling ASPM. */
Jiang Liu08bd1082012-07-24 17:20:25 +0800146 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700147 PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200148
149 /*
150 * Both upstream and downstream PCIe components should
151 * have the same ASPM settings.
152 */
Jiang Liu08bd1082012-07-24 17:20:25 +0800153 pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700154 PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200155
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530156 ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200157 return;
158 }
159
Jiang Liu08bd1082012-07-24 17:20:25 +0800160 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
Bjorn Helgaasa8756212012-12-05 13:51:19 -0700161 if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) {
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200162 ah->aspm_enabled = true;
163 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200164 ath9k_hw_configpcipowersave(ah, false);
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530165 ath_info(common, "ASPM enabled: 0x%x\n", aspm);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200166 }
167}
168
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100169static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530170 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100171 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100172 .eeprom_read = ath_pci_eeprom_read,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200173 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100174};
175
176static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
177{
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100178 struct ath_softc *sc;
179 struct ieee80211_hw *hw;
180 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300181 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100182 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400183 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100184
Felix Fietkaub81950b12012-12-12 13:14:22 +0100185 if (pcim_enable_device(pdev))
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100186 return -EIO;
187
Yang Hongyange9304382009-04-13 14:40:14 -0700188 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100189 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700190 pr_err("32-bit DMA not available\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100191 return ret;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100192 }
193
Yang Hongyange9304382009-04-13 14:40:14 -0700194 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100195 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700196 pr_err("32-bit DMA consistent DMA enable failed\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100197 return ret;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100198 }
199
200 /*
201 * Cache line size is used to size and align various
202 * structures used to communicate with the hardware.
203 */
204 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
205 if (csz == 0) {
206 /*
207 * Linux 2.4.18 (at least) writes the cache line size
208 * register as a 16-bit wide register which is wrong.
209 * We must have this setup properly for rx buffer
210 * DMA to work so force a reasonable value here if it
211 * comes up zero.
212 */
213 csz = L1_CACHE_BYTES / sizeof(u32);
214 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
215 }
216 /*
217 * The default setting of latency timer yields poor results,
218 * set it to the value used by other systems. It may be worth
219 * tweaking this setting more.
220 */
221 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
222
223 pci_set_master(pdev);
224
Jouni Malinenf0214842009-06-16 11:59:23 +0300225 /*
226 * Disable the RETRY_TIMEOUT register (0x41) to keep
227 * PCI Tx retries from interfering with C3 CPU state.
228 */
229 pci_read_config_dword(pdev, 0x40, &val);
230 if ((val & 0x0000ff00) != 0)
231 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
232
Felix Fietkaub81950b12012-12-12 13:14:22 +0100233 ret = pcim_iomap_regions(pdev, BIT(0), "ath9k");
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100234 if (ret) {
235 dev_err(&pdev->dev, "PCI memory region reserve error\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100236 return -ENODEV;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100237 }
238
Felix Fietkau9ac586152011-01-24 19:23:18 +0100239 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700240 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530241 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100242 return -ENOMEM;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243 }
244
245 SET_IEEE80211_DEV(hw, &pdev->dev);
246 pci_set_drvdata(pdev, hw);
247
Felix Fietkau9ac586152011-01-24 19:23:18 +0100248 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100249 sc->hw = hw;
250 sc->dev = &pdev->dev;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100251 sc->mem = pcim_iomap_table(pdev)[0];
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530252 sc->driver_data = id->driver_data;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100253
Sujith5e4ea1f2010-01-14 10:20:57 +0530254 /* Will be cleared in ath9k_start() */
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530255 set_bit(SC_OP_INVALID, &sc->sc_flags);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100256
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700257 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700258 if (ret) {
259 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530260 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100261 }
262
263 sc->irq = pdev->irq;
264
Pavel Roskineb93e892011-07-23 03:55:39 -0400265 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530266 if (ret) {
267 dev_err(&pdev->dev, "Failed to initialize device\n");
268 goto err_init;
269 }
270
271 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700272 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
Felix Fietkaub81950b12012-12-12 13:14:22 +0100273 hw_name, (unsigned long)sc->mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100274
275 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530276
277err_init:
278 free_irq(sc->irq, sc);
279err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100280 ieee80211_free_hw(hw);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100281 return ret;
282}
283
284static void ath_pci_remove(struct pci_dev *pdev)
285{
286 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100287 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100288
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530289 if (!is_ath9k_unloaded)
290 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530291 ath9k_deinit_device(sc);
292 free_irq(sc->irq, sc);
293 ieee80211_free_hw(sc->hw);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100294}
295
Hauke Mehrtens88427582012-11-29 23:27:15 +0100296#ifdef CONFIG_PM_SLEEP
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100297
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200298static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100299{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200300 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100301 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100302 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100303
Mohammed Shafi Shajakhan4a17a502012-07-10 14:57:11 +0530304 if (sc->wow_enabled)
305 return 0;
306
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530307 /* The device has to be moved to FULLSLEEP forcibly.
308 * Otherwise the chip never moved to full sleep,
309 * when no interface is up.
310 */
Rajkumar Manoharane19f15a2012-08-09 12:37:26 +0530311 ath9k_stop_btcoex(sc);
Felix Fietkauc0c11742011-11-16 13:08:41 +0100312 ath9k_hw_disable(sc->sc_ah);
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530313 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
314
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100315 return 0;
316}
317
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200318static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100319{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200320 struct pci_dev *pdev = to_pci_dev(device);
Felix Fietkau93170512012-10-03 21:07:50 +0200321 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
322 struct ath_softc *sc = hw->priv;
Felix Fietkauceb26a62012-10-03 21:07:51 +0200323 struct ath_hw *ah = sc->sc_ah;
324 struct ath_common *common = ath9k_hw_common(ah);
Jouni Malinenf0214842009-06-16 11:59:23 +0300325 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530326
Jouni Malinenf0214842009-06-16 11:59:23 +0300327 /*
328 * Suspend/Resume resets the PCI configuration space, so we have to
329 * re-disable the RETRY_TIMEOUT register (0x41) to keep
330 * PCI Tx retries from interfering with C3 CPU state
331 */
332 pci_read_config_dword(pdev, 0x40, &val);
333 if ((val & 0x0000ff00) != 0)
334 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100335
Felix Fietkau93170512012-10-03 21:07:50 +0200336 ath_pci_aspm_init(common);
Felix Fietkauceb26a62012-10-03 21:07:51 +0200337 ah->reset_power_on = false;
Felix Fietkau93170512012-10-03 21:07:50 +0200338
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100339 return 0;
340}
341
Hauke Mehrtens88427582012-11-29 23:27:15 +0100342static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume);
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200343
344#define ATH9K_PM_OPS (&ath9k_pm_ops)
345
Hauke Mehrtens88427582012-11-29 23:27:15 +0100346#else /* !CONFIG_PM_SLEEP */
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200347
348#define ATH9K_PM_OPS NULL
349
Hauke Mehrtens88427582012-11-29 23:27:15 +0100350#endif /* !CONFIG_PM_SLEEP */
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200351
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100352
353MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
354
355static struct pci_driver ath_pci_driver = {
356 .name = "ath9k",
357 .id_table = ath_pci_id_table,
358 .probe = ath_pci_probe,
359 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200360 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100361};
362
Sujithdb0f41f2009-02-20 15:13:26 +0530363int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100364{
365 return pci_register_driver(&ath_pci_driver);
366}
367
368void ath_pci_exit(void)
369{
370 pci_unregister_driver(&ath_pci_driver);
371}