blob: ce3527cd0d25de840aeedd46e24d3a5c145f247d [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
2 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
Andy Yanb21f4b62014-12-05 14:26:31 +08009 * Designware High-Definition Multimedia Interface (HDMI) driver
Fabio Estevam9aaf8802013-11-29 08:46:32 -020010 *
11 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
12 */
Andy Yanb21f4b62014-12-05 14:26:31 +080013#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020014#include <linux/irq.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053018#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000019#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020020#include <linux/of_device.h>
Russell Kingb90120a2015-03-27 12:59:58 +000021#include <linux/spinlock.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020022
Andy Yan3d1b35a2014-12-05 14:25:05 +080023#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020024#include <drm/drmP.h>
Mark Yao2c5b2cc2015-11-30 18:33:40 +080025#include <drm/drm_atomic_helper.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020026#include <drm/drm_crtc_helper.h>
27#include <drm/drm_edid.h>
28#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080029#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020030
Thierry Reding248a86f2015-11-24 17:52:58 +010031#include "dw-hdmi.h"
32#include "dw-hdmi-audio.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020033
34#define HDMI_EDID_LEN 512
35
36#define RGB 0
37#define YCBCR444 1
38#define YCBCR422_16BITS 2
39#define YCBCR422_8BITS 3
40#define XVYCC444 4
41
42enum hdmi_datamap {
43 RGB444_8B = 0x01,
44 RGB444_10B = 0x03,
45 RGB444_12B = 0x05,
46 RGB444_16B = 0x07,
47 YCbCr444_8B = 0x09,
48 YCbCr444_10B = 0x0B,
49 YCbCr444_12B = 0x0D,
50 YCbCr444_16B = 0x0F,
51 YCbCr422_8B = 0x16,
52 YCbCr422_10B = 0x14,
53 YCbCr422_12B = 0x12,
54};
55
Fabio Estevam9aaf8802013-11-29 08:46:32 -020056static const u16 csc_coeff_default[3][4] = {
57 { 0x2000, 0x0000, 0x0000, 0x0000 },
58 { 0x0000, 0x2000, 0x0000, 0x0000 },
59 { 0x0000, 0x0000, 0x2000, 0x0000 }
60};
61
62static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
63 { 0x2000, 0x6926, 0x74fd, 0x010e },
64 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
65 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
66};
67
68static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
69 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
70 { 0x2000, 0x3264, 0x0000, 0x7e6d },
71 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
72};
73
74static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
75 { 0x2591, 0x1322, 0x074b, 0x0000 },
76 { 0x6535, 0x2000, 0x7acc, 0x0200 },
77 { 0x6acd, 0x7534, 0x2000, 0x0200 }
78};
79
80static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
81 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
82 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
83 { 0x6756, 0x78ab, 0x2000, 0x0200 }
84};
85
86struct hdmi_vmode {
Fabio Estevam9aaf8802013-11-29 08:46:32 -020087 bool mdataenablepolarity;
88
89 unsigned int mpixelclock;
90 unsigned int mpixelrepetitioninput;
91 unsigned int mpixelrepetitionoutput;
92};
93
94struct hdmi_data_info {
95 unsigned int enc_in_format;
96 unsigned int enc_out_format;
97 unsigned int enc_color_depth;
98 unsigned int colorimetry;
99 unsigned int pix_repet_factor;
100 unsigned int hdcp_enable;
101 struct hdmi_vmode video_mode;
102};
103
Andy Yanb21f4b62014-12-05 14:26:31 +0800104struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200105 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800106 struct drm_encoder *encoder;
107 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200108
Russell King7ed6c662013-11-07 16:01:45 +0000109 struct platform_device *audio;
Andy Yanb21f4b62014-12-05 14:26:31 +0800110 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200111 struct device *dev;
112 struct clk *isfr_clk;
113 struct clk *iahb_clk;
114
115 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800116 const struct dw_hdmi_plat_data *plat_data;
117
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200118 int vic;
119
120 u8 edid[HDMI_EDID_LEN];
121 bool cable_plugin;
122
123 bool phy_enabled;
124 struct drm_display_mode previous_mode;
125
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200126 struct i2c_adapter *ddc;
127 void __iomem *regs;
Russell King05b13422015-07-21 15:35:52 +0100128 bool sink_is_hdmi;
Russell Kingf709ec02015-07-21 16:09:39 +0100129 bool sink_has_audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200130
Russell Kingb872a8e2015-06-05 12:22:46 +0100131 struct mutex mutex; /* for state below and previous_mode */
Russell King381f05a2015-06-05 15:25:08 +0100132 enum drm_connector_force force; /* mutex-protected force state */
Russell Kingb872a8e2015-06-05 12:22:46 +0100133 bool disabled; /* DRM has disabled our bridge */
Russell King381f05a2015-06-05 15:25:08 +0100134 bool bridge_is_on; /* indicates the bridge is on */
Russell Kingaeac23b2015-06-05 13:46:22 +0100135 bool rxsense; /* rxsense state */
136 u8 phy_mask; /* desired phy int mask settings */
Russell Kingb872a8e2015-06-05 12:22:46 +0100137
Russell Kingb90120a2015-03-27 12:59:58 +0000138 spinlock_t audio_lock;
Russell King6bcf4952015-02-02 11:01:08 +0000139 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200140 unsigned int sample_rate;
Russell Kingb90120a2015-03-27 12:59:58 +0000141 unsigned int audio_cts;
142 unsigned int audio_n;
143 bool audio_enable;
Andy Yan0cd9d142014-12-05 14:28:24 +0800144
145 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
146 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200147};
148
Russell Kingaeac23b2015-06-05 13:46:22 +0100149#define HDMI_IH_PHY_STAT0_RX_SENSE \
150 (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
151 HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
152
153#define HDMI_PHY_RX_SENSE \
154 (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
155 HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
156
Andy Yan0cd9d142014-12-05 14:28:24 +0800157static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
158{
159 writel(val, hdmi->regs + (offset << 2));
160}
161
162static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
163{
164 return readl(hdmi->regs + (offset << 2));
165}
166
167static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200168{
169 writeb(val, hdmi->regs + offset);
170}
171
Andy Yan0cd9d142014-12-05 14:28:24 +0800172static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200173{
174 return readb(hdmi->regs + offset);
175}
176
Andy Yan0cd9d142014-12-05 14:28:24 +0800177static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
178{
179 hdmi->write(hdmi, val, offset);
180}
181
182static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
183{
184 return hdmi->read(hdmi, offset);
185}
186
Andy Yanb21f4b62014-12-05 14:26:31 +0800187static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000188{
189 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300190
Russell King812bc612013-11-04 12:42:02 +0000191 val |= data & mask;
192 hdmi_writeb(hdmi, val, reg);
193}
194
Andy Yanb21f4b62014-12-05 14:26:31 +0800195static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800196 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200197{
Russell King812bc612013-11-04 12:42:02 +0000198 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200199}
200
Russell King351e1352015-01-31 14:50:23 +0000201static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
202 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200203{
Russell King622494a2015-02-02 10:55:38 +0000204 /* Must be set/cleared first */
205 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200206
207 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000208 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200209
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200210 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
211 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000212 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
213 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
214
215 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
216 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
217 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200218}
219
Russell Kingb195fbd2015-07-22 11:28:16 +0100220static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200221{
222 unsigned int n = (128 * freq) / 1000;
Russell Kingd0c96d12015-07-22 10:35:41 +0100223 unsigned int mult = 1;
224
225 while (freq > 48000) {
226 mult *= 2;
227 freq /= 2;
228 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200229
230 switch (freq) {
231 case 32000:
Russell King426701d2015-07-22 10:39:27 +0100232 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100233 n = 4576;
Russell King426701d2015-07-22 10:39:27 +0100234 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100235 n = 4096;
Russell King426701d2015-07-22 10:39:27 +0100236 else if (pixel_clk == 74176000 || pixel_clk == 148352000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200237 n = 11648;
238 else
239 n = 4096;
Russell Kingd0c96d12015-07-22 10:35:41 +0100240 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200241 break;
242
243 case 44100:
Russell King426701d2015-07-22 10:39:27 +0100244 if (pixel_clk == 25175000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200245 n = 7007;
Russell King426701d2015-07-22 10:39:27 +0100246 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200247 n = 17836;
Russell King426701d2015-07-22 10:39:27 +0100248 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100249 n = 8918;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200250 else
251 n = 6272;
Russell Kingd0c96d12015-07-22 10:35:41 +0100252 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200253 break;
254
255 case 48000:
Russell King426701d2015-07-22 10:39:27 +0100256 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100257 n = 6864;
Russell King426701d2015-07-22 10:39:27 +0100258 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100259 n = 6144;
Russell King426701d2015-07-22 10:39:27 +0100260 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200261 n = 11648;
Russell King426701d2015-07-22 10:39:27 +0100262 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100263 n = 5824;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200264 else
265 n = 6144;
Russell Kingd0c96d12015-07-22 10:35:41 +0100266 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200267 break;
268
269 default:
270 break;
271 }
272
273 return n;
274}
275
Andy Yanb21f4b62014-12-05 14:26:31 +0800276static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingb195fbd2015-07-22 11:28:16 +0100277 unsigned long pixel_clk, unsigned int sample_rate)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200278{
Russell Kingdfbdaf52015-07-22 16:54:37 +0100279 unsigned long ftdms = pixel_clk;
Russell Kingf879b382015-03-27 12:53:29 +0000280 unsigned int n, cts;
Russell Kingdfbdaf52015-07-22 16:54:37 +0100281 u64 tmp;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200282
Russell Kingb195fbd2015-07-22 11:28:16 +0100283 n = hdmi_compute_n(sample_rate, pixel_clk);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200284
Russell Kingdfbdaf52015-07-22 16:54:37 +0100285 /*
286 * Compute the CTS value from the N value. Note that CTS and N
287 * can be up to 20 bits in total, so we need 64-bit math. Also
288 * note that our TDMS clock is not fully accurate; it is accurate
289 * to kHz. This can introduce an unnecessary remainder in the
290 * calculation below, so we don't try to warn about that.
291 */
292 tmp = (u64)ftdms * n;
293 do_div(tmp, 128 * sample_rate);
294 cts = tmp;
295
296 dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
297 __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
298 n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200299
Russell Kingb90120a2015-03-27 12:59:58 +0000300 spin_lock_irq(&hdmi->audio_lock);
301 hdmi->audio_n = n;
302 hdmi->audio_cts = cts;
303 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
304 spin_unlock_irq(&hdmi->audio_lock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200305}
306
Andy Yanb21f4b62014-12-05 14:26:31 +0800307static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200308{
Russell King6bcf4952015-02-02 11:01:08 +0000309 mutex_lock(&hdmi->audio_mutex);
Russell Kingb195fbd2015-07-22 11:28:16 +0100310 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000311 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200312}
313
Andy Yanb21f4b62014-12-05 14:26:31 +0800314static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200315{
Russell King6bcf4952015-02-02 11:01:08 +0000316 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000317 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100318 hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000319 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200320}
321
Russell Kingb5814ff2015-03-27 12:50:58 +0000322void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
323{
324 mutex_lock(&hdmi->audio_mutex);
325 hdmi->sample_rate = rate;
326 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100327 hdmi->sample_rate);
Russell Kingb5814ff2015-03-27 12:50:58 +0000328 mutex_unlock(&hdmi->audio_mutex);
329}
330EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
331
Russell Kingb90120a2015-03-27 12:59:58 +0000332void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
333{
334 unsigned long flags;
335
336 spin_lock_irqsave(&hdmi->audio_lock, flags);
337 hdmi->audio_enable = true;
338 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
339 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
340}
341EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
342
343void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
344{
345 unsigned long flags;
346
347 spin_lock_irqsave(&hdmi->audio_lock, flags);
348 hdmi->audio_enable = false;
349 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
350 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
351}
352EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
353
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200354/*
355 * this submodule is responsible for the video data synchronization.
356 * for example, for RGB 4:4:4 input, the data map is defined as
357 * pin{47~40} <==> R[7:0]
358 * pin{31~24} <==> G[7:0]
359 * pin{15~8} <==> B[7:0]
360 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800361static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200362{
363 int color_format = 0;
364 u8 val;
365
366 if (hdmi->hdmi_data.enc_in_format == RGB) {
367 if (hdmi->hdmi_data.enc_color_depth == 8)
368 color_format = 0x01;
369 else if (hdmi->hdmi_data.enc_color_depth == 10)
370 color_format = 0x03;
371 else if (hdmi->hdmi_data.enc_color_depth == 12)
372 color_format = 0x05;
373 else if (hdmi->hdmi_data.enc_color_depth == 16)
374 color_format = 0x07;
375 else
376 return;
377 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
378 if (hdmi->hdmi_data.enc_color_depth == 8)
379 color_format = 0x09;
380 else if (hdmi->hdmi_data.enc_color_depth == 10)
381 color_format = 0x0B;
382 else if (hdmi->hdmi_data.enc_color_depth == 12)
383 color_format = 0x0D;
384 else if (hdmi->hdmi_data.enc_color_depth == 16)
385 color_format = 0x0F;
386 else
387 return;
388 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
389 if (hdmi->hdmi_data.enc_color_depth == 8)
390 color_format = 0x16;
391 else if (hdmi->hdmi_data.enc_color_depth == 10)
392 color_format = 0x14;
393 else if (hdmi->hdmi_data.enc_color_depth == 12)
394 color_format = 0x12;
395 else
396 return;
397 }
398
399 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
400 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
401 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
402 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
403
404 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
405 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
406 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
407 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
408 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
409 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
410 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
411 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
412 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
413 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
414 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
415}
416
Andy Yanb21f4b62014-12-05 14:26:31 +0800417static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200418{
Fabio Estevamba92b222014-02-06 10:12:03 -0200419 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200420}
421
Andy Yanb21f4b62014-12-05 14:26:31 +0800422static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200423{
Fabio Estevamba92b222014-02-06 10:12:03 -0200424 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
425 return 0;
426 if (hdmi->hdmi_data.enc_in_format == RGB ||
427 hdmi->hdmi_data.enc_in_format == YCBCR444)
428 return 1;
429 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200430}
431
Andy Yanb21f4b62014-12-05 14:26:31 +0800432static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200433{
Fabio Estevamba92b222014-02-06 10:12:03 -0200434 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
435 return 0;
436 if (hdmi->hdmi_data.enc_out_format == RGB ||
437 hdmi->hdmi_data.enc_out_format == YCBCR444)
438 return 1;
439 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200440}
441
Andy Yanb21f4b62014-12-05 14:26:31 +0800442static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200443{
444 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000445 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200446 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200447
448 if (is_color_space_conversion(hdmi)) {
449 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200450 if (hdmi->hdmi_data.colorimetry ==
451 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200452 csc_coeff = &csc_coeff_rgb_out_eitu601;
453 else
454 csc_coeff = &csc_coeff_rgb_out_eitu709;
455 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200456 if (hdmi->hdmi_data.colorimetry ==
457 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200458 csc_coeff = &csc_coeff_rgb_in_eitu601;
459 else
460 csc_coeff = &csc_coeff_rgb_in_eitu709;
461 csc_scale = 0;
462 }
463 }
464
Russell Kingc082f9d2013-11-04 12:10:40 +0000465 /* The CSC registers are sequential, alternating MSB then LSB */
466 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
467 u16 coeff_a = (*csc_coeff)[0][i];
468 u16 coeff_b = (*csc_coeff)[1][i];
469 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200470
Andy Yanb5878332014-12-05 14:23:52 +0800471 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000472 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
473 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
474 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800475 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000476 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
477 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200478
Russell King812bc612013-11-04 12:42:02 +0000479 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
480 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200481}
482
Andy Yanb21f4b62014-12-05 14:26:31 +0800483static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200484{
485 int color_depth = 0;
486 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
487 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200488
489 /* YCC422 interpolation to 444 mode */
490 if (is_color_space_interpolation(hdmi))
491 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
492 else if (is_color_space_decimation(hdmi))
493 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
494
495 if (hdmi->hdmi_data.enc_color_depth == 8)
496 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
497 else if (hdmi->hdmi_data.enc_color_depth == 10)
498 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
499 else if (hdmi->hdmi_data.enc_color_depth == 12)
500 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
501 else if (hdmi->hdmi_data.enc_color_depth == 16)
502 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
503 else
504 return;
505
506 /* Configure the CSC registers */
507 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000508 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
509 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200510
Andy Yanb21f4b62014-12-05 14:26:31 +0800511 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200512}
513
514/*
515 * HDMI video packetizer is used to packetize the data.
516 * for example, if input is YCC422 mode or repeater is used,
517 * data should be repacked this module can be bypassed.
518 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800519static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200520{
521 unsigned int color_depth = 0;
522 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
523 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
524 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000525 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200526
Andy Yanb5878332014-12-05 14:23:52 +0800527 if (hdmi_data->enc_out_format == RGB ||
528 hdmi_data->enc_out_format == YCBCR444) {
529 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200530 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800531 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200532 color_depth = 4;
533 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800534 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200535 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800536 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200537 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800538 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200539 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800540 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200541 return;
Andy Yanb5878332014-12-05 14:23:52 +0800542 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200543 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
544 if (!hdmi_data->enc_color_depth ||
545 hdmi_data->enc_color_depth == 8)
546 remap_size = HDMI_VP_REMAP_YCC422_16bit;
547 else if (hdmi_data->enc_color_depth == 10)
548 remap_size = HDMI_VP_REMAP_YCC422_20bit;
549 else if (hdmi_data->enc_color_depth == 12)
550 remap_size = HDMI_VP_REMAP_YCC422_24bit;
551 else
552 return;
553 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800554 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200555 return;
Andy Yanb5878332014-12-05 14:23:52 +0800556 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200557
558 /* set the packetizer registers */
559 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
560 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
561 ((hdmi_data->pix_repet_factor <<
562 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
563 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
564 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
565
Russell King812bc612013-11-04 12:42:02 +0000566 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
567 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200568
569 /* Data from pixel repeater block */
570 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000571 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
572 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200573 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000574 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
575 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200576 }
577
Russell Kingbebdf662013-11-04 12:55:30 +0000578 hdmi_modb(hdmi, vp_conf,
579 HDMI_VP_CONF_PR_EN_MASK |
580 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
581
Russell King812bc612013-11-04 12:42:02 +0000582 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
583 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200584
585 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
586
587 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000588 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
589 HDMI_VP_CONF_PP_EN_ENABLE |
590 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200591 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000592 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
593 HDMI_VP_CONF_PP_EN_DISABLE |
594 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200595 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000596 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
597 HDMI_VP_CONF_PP_EN_DISABLE |
598 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200599 } else {
600 return;
601 }
602
Russell Kingbebdf662013-11-04 12:55:30 +0000603 hdmi_modb(hdmi, vp_conf,
604 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
605 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200606
Russell King812bc612013-11-04 12:42:02 +0000607 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
608 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
609 HDMI_VP_STUFF_PP_STUFFING_MASK |
610 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200611
Russell King812bc612013-11-04 12:42:02 +0000612 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
613 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200614}
615
Andy Yanb21f4b62014-12-05 14:26:31 +0800616static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800617 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200618{
Russell King812bc612013-11-04 12:42:02 +0000619 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
620 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200621}
622
Andy Yanb21f4b62014-12-05 14:26:31 +0800623static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800624 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200625{
Russell King812bc612013-11-04 12:42:02 +0000626 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
627 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200628}
629
Andy Yanb21f4b62014-12-05 14:26:31 +0800630static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800631 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200632{
Russell King812bc612013-11-04 12:42:02 +0000633 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
634 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200635}
636
Andy Yanb21f4b62014-12-05 14:26:31 +0800637static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800638 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200639{
640 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
641}
642
Andy Yanb21f4b62014-12-05 14:26:31 +0800643static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800644 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200645{
646 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
647}
648
Andy Yanb21f4b62014-12-05 14:26:31 +0800649static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200650{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800651 u32 val;
652
653 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200654 if (msec-- == 0)
655 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100656 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200657 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800658 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
659
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200660 return true;
661}
662
Andy Yanb21f4b62014-12-05 14:26:31 +0800663static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800664 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200665{
666 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
667 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
668 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800669 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200670 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800671 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200672 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800673 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200674 hdmi_phy_wait_i2c_done(hdmi, 1000);
675}
676
Andy Yanb21f4b62014-12-05 14:26:31 +0800677static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800678 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200679{
680 __hdmi_phy_i2c_write(hdmi, data, addr);
681 return 0;
682}
683
Russell King2fada102015-07-28 12:21:34 +0100684static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200685{
Russell King2fada102015-07-28 12:21:34 +0100686 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200687 HDMI_PHY_CONF0_PDZ_OFFSET,
688 HDMI_PHY_CONF0_PDZ_MASK);
689}
690
Andy Yanb21f4b62014-12-05 14:26:31 +0800691static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200692{
693 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
694 HDMI_PHY_CONF0_ENTMDS_OFFSET,
695 HDMI_PHY_CONF0_ENTMDS_MASK);
696}
697
Andy Yand346c142014-12-05 14:31:53 +0800698static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
699{
700 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
701 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
702 HDMI_PHY_CONF0_SPARECTRL_MASK);
703}
704
Andy Yanb21f4b62014-12-05 14:26:31 +0800705static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200706{
707 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
708 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
709 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
710}
711
Andy Yanb21f4b62014-12-05 14:26:31 +0800712static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200713{
714 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
715 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
716 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
717}
718
Andy Yanb21f4b62014-12-05 14:26:31 +0800719static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200720{
721 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
722 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
723 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
724}
725
Andy Yanb21f4b62014-12-05 14:26:31 +0800726static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200727{
728 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
729 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
730 HDMI_PHY_CONF0_SELDIPIF_MASK);
731}
732
Andy Yanb21f4b62014-12-05 14:26:31 +0800733static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200734 unsigned char res, int cscon)
735{
Russell King39cc1532015-03-31 18:34:11 +0100736 unsigned res_idx;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200737 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100738 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
739 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
740 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
741 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200742
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200743 if (prep)
744 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000745
746 switch (res) {
747 case 0: /* color resolution 0 is 8 bit colour depth */
748 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800749 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000750 break;
751 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800752 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000753 break;
754 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800755 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000756 break;
757 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200758 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000759 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200760
Russell King39cc1532015-03-31 18:34:11 +0100761 /* PLL/MPLL Cfg - always match on final entry */
762 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
763 if (hdmi->hdmi_data.video_mode.mpixelclock <=
764 mpll_config->mpixelclock)
765 break;
766
767 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
768 if (hdmi->hdmi_data.video_mode.mpixelclock <=
769 curr_ctrl->mpixelclock)
770 break;
771
772 for (; phy_config->mpixelclock != ~0UL; phy_config++)
773 if (hdmi->hdmi_data.video_mode.mpixelclock <=
774 phy_config->mpixelclock)
775 break;
776
777 if (mpll_config->mpixelclock == ~0UL ||
778 curr_ctrl->mpixelclock == ~0UL ||
779 phy_config->mpixelclock == ~0UL) {
780 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
781 hdmi->hdmi_data.video_mode.mpixelclock);
782 return -EINVAL;
783 }
784
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200785 /* Enable csc path */
786 if (cscon)
787 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
788 else
789 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
790
791 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
792
793 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800794 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200795
796 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800797 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200798
799 /* PHY reset */
800 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
801 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
802
803 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
804
805 hdmi_phy_test_clear(hdmi, 1);
806 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +0800807 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200808 hdmi_phy_test_clear(hdmi, 0);
809
Russell King39cc1532015-03-31 18:34:11 +0100810 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
811 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200812
Russell King3e46f152013-11-04 11:24:00 +0000813 /* CURRCTRL */
Russell King39cc1532015-03-31 18:34:11 +0100814 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
Russell King3e46f152013-11-04 11:24:00 +0000815
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200816 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
817 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +0800818
Russell King39cc1532015-03-31 18:34:11 +0100819 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
820 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
821 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -0400822
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200823 /* REMOVE CLK TERM */
824 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
825
Russell King2fada102015-07-28 12:21:34 +0100826 dw_hdmi_phy_enable_powerdown(hdmi, false);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200827
828 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +0800829 dw_hdmi_phy_enable_tmds(hdmi, 0);
830 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200831
832 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +0800833 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
834 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200835
Andy Yan12b9f202015-01-07 15:48:27 +0800836 if (hdmi->dev_type == RK3288_HDMI)
837 dw_hdmi_phy_enable_spare(hdmi, 1);
838
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200839 /*Wait for PHY PLL lock */
840 msec = 5;
841 do {
842 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
843 if (!val)
844 break;
845
846 if (msec == 0) {
847 dev_err(hdmi->dev, "PHY PLL not locked\n");
848 return -ETIMEDOUT;
849 }
850
851 udelay(1000);
852 msec--;
853 } while (1);
854
855 return 0;
856}
857
Andy Yanb21f4b62014-12-05 14:26:31 +0800858static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200859{
860 int i, ret;
Russell King05b13422015-07-21 15:35:52 +0100861 bool cscon;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200862
863 /*check csc whether needed activated in HDMI mode */
Russell King05b13422015-07-21 15:35:52 +0100864 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200865
866 /* HDMI Phy spec says to do the phy initialization sequence twice */
867 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +0800868 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
869 dw_hdmi_phy_sel_interface_control(hdmi, 0);
870 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +0100871 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200872
873 /* Enable CSC */
874 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
875 if (ret)
876 return ret;
877 }
878
879 hdmi->phy_enabled = true;
880 return 0;
881}
882
Andy Yanb21f4b62014-12-05 14:26:31 +0800883static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200884{
Russell King812bc612013-11-04 12:42:02 +0000885 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200886
887 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
888 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
889 else
890 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
891
892 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +0000893 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
894 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200895
Russell King812bc612013-11-04 12:42:02 +0000896 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200897
Russell King812bc612013-11-04 12:42:02 +0000898 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
899 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200900}
901
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000902static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200903{
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000904 struct hdmi_avi_infoframe frame;
905 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200906
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000907 /* Initialise info frame from DRM mode */
908 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200909
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200910 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000911 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200912 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000913 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200914 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000915 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200916
917 /* Set up colorimetry */
918 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000919 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530920 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000921 frame.extended_colorimetry =
922 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +0530923 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000924 frame.extended_colorimetry =
925 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200926 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +0000927 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000928 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200929 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000930 frame.colorimetry = HDMI_COLORIMETRY_NONE;
931 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200932 }
933
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000934 frame.scan_mode = HDMI_SCAN_MODE_NONE;
935
936 /*
937 * The Designware IP uses a different byte format from standard
938 * AVI info frames, though generally the bits are in the correct
939 * bytes.
940 */
941
942 /*
943 * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
944 * active aspect present in bit 6 rather than 4.
945 */
946 val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
947 if (frame.active_aspect & 15)
948 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
949 if (frame.top_bar || frame.bottom_bar)
950 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
951 if (frame.left_bar || frame.right_bar)
952 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
953 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
954
955 /* AVI data byte 2 differences: none */
956 val = ((frame.colorimetry & 0x3) << 6) |
957 ((frame.picture_aspect & 0x3) << 4) |
958 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200959 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
960
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000961 /* AVI data byte 3 differences: none */
962 val = ((frame.extended_colorimetry & 0x7) << 4) |
963 ((frame.quantization_range & 0x3) << 2) |
964 (frame.nups & 0x3);
965 if (frame.itc)
966 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200967 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
968
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000969 /* AVI data byte 4 differences: none */
970 val = frame.video_code & 0x7f;
971 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200972
973 /* AVI Data Byte 5- set up input and output pixel repetition */
974 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
975 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
976 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
977 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
978 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
979 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
980 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
981
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000982 /*
983 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
984 * ycc range in bits 2,3 rather than 6,7
985 */
986 val = ((frame.ycc_quantization_range & 0x3) << 2) |
987 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200988 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
989
990 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +0000991 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
992 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
993 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
994 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
995 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
996 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
997 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
998 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200999}
1000
Andy Yanb21f4b62014-12-05 14:26:31 +08001001static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001002 const struct drm_display_mode *mode)
1003{
1004 u8 inv_val;
1005 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1006 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
Russell Kinge80b9f42015-07-21 11:08:25 +01001007 unsigned int vdisplay;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001008
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001009 vmode->mpixelclock = mode->clock * 1000;
1010
1011 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1012
1013 /* Set up HDMI_FC_INVIDCONF */
1014 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1015 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1016 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1017
Russell Kingb91eee82015-03-27 23:27:17 +00001018 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001019 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001020 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001021
Russell Kingb91eee82015-03-27 23:27:17 +00001022 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001023 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001024 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001025
1026 inv_val |= (vmode->mdataenablepolarity ?
1027 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1028 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1029
1030 if (hdmi->vic == 39)
1031 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1032 else
Russell Kingb91eee82015-03-27 23:27:17 +00001033 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001034 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001035 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001036
Russell Kingb91eee82015-03-27 23:27:17 +00001037 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001038 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001039 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001040
Russell King05b13422015-07-21 15:35:52 +01001041 inv_val |= hdmi->sink_is_hdmi ?
1042 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1043 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001044
1045 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1046
Russell Kinge80b9f42015-07-21 11:08:25 +01001047 vdisplay = mode->vdisplay;
1048 vblank = mode->vtotal - mode->vdisplay;
1049 v_de_vs = mode->vsync_start - mode->vdisplay;
1050 vsync_len = mode->vsync_end - mode->vsync_start;
1051
1052 /*
1053 * When we're setting an interlaced mode, we need
1054 * to adjust the vertical timing to suit.
1055 */
1056 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1057 vdisplay /= 2;
1058 vblank /= 2;
1059 v_de_vs /= 2;
1060 vsync_len /= 2;
1061 }
1062
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001063 /* Set up horizontal active pixel width */
1064 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1065 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1066
1067 /* Set up vertical active lines */
Russell Kinge80b9f42015-07-21 11:08:25 +01001068 hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
1069 hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001070
1071 /* Set up horizontal blanking pixel region width */
1072 hblank = mode->htotal - mode->hdisplay;
1073 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1074 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1075
1076 /* Set up vertical blanking pixel region width */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001077 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1078
1079 /* Set up HSYNC active edge delay width (in pixel clks) */
1080 h_de_hs = mode->hsync_start - mode->hdisplay;
1081 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1082 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1083
1084 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001085 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1086
1087 /* Set up HSYNC active pulse width (in pixel clks) */
1088 hsync_len = mode->hsync_end - mode->hsync_start;
1089 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1090 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1091
1092 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001093 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1094}
1095
Andy Yanb21f4b62014-12-05 14:26:31 +08001096static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001097{
1098 if (!hdmi->phy_enabled)
1099 return;
1100
Andy Yanb21f4b62014-12-05 14:26:31 +08001101 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001102 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001103
1104 hdmi->phy_enabled = false;
1105}
1106
1107/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001108static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001109{
1110 u8 clkdis;
1111
1112 /* control period minimum duration */
1113 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1114 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1115 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1116
1117 /* Set to fill TMDS data channels */
1118 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1119 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1120 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1121
1122 /* Enable pixel clock and tmds data path */
1123 clkdis = 0x7F;
1124 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1125 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1126
1127 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1128 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1129
1130 /* Enable csc path */
1131 if (is_color_space_conversion(hdmi)) {
1132 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1133 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1134 }
1135}
1136
Andy Yanb21f4b62014-12-05 14:26:31 +08001137static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001138{
Russell King812bc612013-11-04 12:42:02 +00001139 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001140}
1141
1142/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001143static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001144{
1145 int count;
1146 u8 val;
1147
1148 /* TMDS software reset */
1149 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1150
1151 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1152 if (hdmi->dev_type == IMX6DL_HDMI) {
1153 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1154 return;
1155 }
1156
1157 for (count = 0; count < 4; count++)
1158 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1159}
1160
Andy Yanb21f4b62014-12-05 14:26:31 +08001161static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001162{
1163 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1164 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1165}
1166
Andy Yanb21f4b62014-12-05 14:26:31 +08001167static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001168{
1169 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1170 HDMI_IH_MUTE_FC_STAT2);
1171}
1172
Andy Yanb21f4b62014-12-05 14:26:31 +08001173static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001174{
1175 int ret;
1176
1177 hdmi_disable_overflow_interrupts(hdmi);
1178
1179 hdmi->vic = drm_match_cea_mode(mode);
1180
1181 if (!hdmi->vic) {
1182 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001183 } else {
1184 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001185 }
1186
1187 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001188 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1189 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1190 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301191 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001192 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301193 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001194
Russell Kingd10ca822015-07-21 11:25:00 +01001195 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001196 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1197
1198 /* TODO: Get input format from IPU (via FB driver interface) */
1199 hdmi->hdmi_data.enc_in_format = RGB;
1200
1201 hdmi->hdmi_data.enc_out_format = RGB;
1202
1203 hdmi->hdmi_data.enc_color_depth = 8;
1204 hdmi->hdmi_data.pix_repet_factor = 0;
1205 hdmi->hdmi_data.hdcp_enable = 0;
1206 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1207
1208 /* HDMI Initialization Step B.1 */
1209 hdmi_av_composer(hdmi, mode);
1210
1211 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001212 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001213 if (ret)
1214 return ret;
1215
1216 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001217 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001218
Russell Kingf709ec02015-07-21 16:09:39 +01001219 if (hdmi->sink_has_audio) {
1220 dev_dbg(hdmi->dev, "sink has audio support\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001221
1222 /* HDMI Initialization Step E - Configure audio */
1223 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1224 hdmi_enable_audio_clk(hdmi);
Russell Kingf709ec02015-07-21 16:09:39 +01001225 }
1226
1227 /* not for DVI mode */
1228 if (hdmi->sink_is_hdmi) {
1229 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001230
1231 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001232 hdmi_config_AVI(hdmi, mode);
Russell King05b13422015-07-21 15:35:52 +01001233 } else {
1234 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001235 }
1236
1237 hdmi_video_packetize(hdmi);
1238 hdmi_video_csc(hdmi);
1239 hdmi_video_sample(hdmi);
1240 hdmi_tx_hdcp_config(hdmi);
1241
Andy Yanb21f4b62014-12-05 14:26:31 +08001242 dw_hdmi_clear_overflow(hdmi);
Russell King05b13422015-07-21 15:35:52 +01001243 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001244 hdmi_enable_overflow_interrupts(hdmi);
1245
1246 return 0;
1247}
1248
1249/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001250static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001251{
1252 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1253 HDMI_PHY_I2CM_INT_ADDR);
1254
1255 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1256 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1257 HDMI_PHY_I2CM_CTLINT_ADDR);
1258
1259 /* enable cable hot plug irq */
Russell Kingaeac23b2015-06-05 13:46:22 +01001260 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001261
1262 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001263 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1264 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001265
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001266 return 0;
1267}
1268
Andy Yanb21f4b62014-12-05 14:26:31 +08001269static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001270{
1271 u8 ih_mute;
1272
1273 /*
1274 * Boot up defaults are:
1275 * HDMI_IH_MUTE = 0x03 (disabled)
1276 * HDMI_IH_MUTE_* = 0x00 (enabled)
1277 *
1278 * Disable top level interrupt bits in HDMI block
1279 */
1280 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1281 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1282 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1283
1284 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1285
1286 /* by default mask all interrupts */
1287 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1288 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1289 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1290 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1291 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1292 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1293 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1294 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1295 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1296 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1297 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1298 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1299 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1300 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1301 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1302
1303 /* Disable interrupts in the IH_MUTE_* registers */
1304 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1305 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1306 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1307 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1308 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1309 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1310 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1311 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1312 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1313 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1314
1315 /* Enable top level interrupt bits in HDMI block */
1316 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1317 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1318 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1319}
1320
Andy Yanb21f4b62014-12-05 14:26:31 +08001321static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001322{
Russell King381f05a2015-06-05 15:25:08 +01001323 hdmi->bridge_is_on = true;
Andy Yanb21f4b62014-12-05 14:26:31 +08001324 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001325}
1326
Andy Yanb21f4b62014-12-05 14:26:31 +08001327static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001328{
Andy Yanb21f4b62014-12-05 14:26:31 +08001329 dw_hdmi_phy_disable(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001330 hdmi->bridge_is_on = false;
1331}
1332
1333static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
1334{
1335 int force = hdmi->force;
1336
1337 if (hdmi->disabled) {
1338 force = DRM_FORCE_OFF;
1339 } else if (force == DRM_FORCE_UNSPECIFIED) {
Russell Kingaeac23b2015-06-05 13:46:22 +01001340 if (hdmi->rxsense)
Russell King381f05a2015-06-05 15:25:08 +01001341 force = DRM_FORCE_ON;
1342 else
1343 force = DRM_FORCE_OFF;
1344 }
1345
1346 if (force == DRM_FORCE_OFF) {
1347 if (hdmi->bridge_is_on)
1348 dw_hdmi_poweroff(hdmi);
1349 } else {
1350 if (!hdmi->bridge_is_on)
1351 dw_hdmi_poweron(hdmi);
1352 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001353}
1354
Russell Kingaeac23b2015-06-05 13:46:22 +01001355/*
1356 * Adjust the detection of RXSENSE according to whether we have a forced
1357 * connection mode enabled, or whether we have been disabled. There is
1358 * no point processing RXSENSE interrupts if we have a forced connection
1359 * state, or DRM has us disabled.
1360 *
1361 * We also disable rxsense interrupts when we think we're disconnected
1362 * to avoid floating TDMS signals giving false rxsense interrupts.
1363 *
1364 * Note: we still need to listen for HPD interrupts even when DRM has us
1365 * disabled so that we can detect a connect event.
1366 */
1367static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
1368{
1369 u8 old_mask = hdmi->phy_mask;
1370
1371 if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
1372 hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
1373 else
1374 hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
1375
1376 if (old_mask != hdmi->phy_mask)
1377 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
1378}
1379
Andy Yanb21f4b62014-12-05 14:26:31 +08001380static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001381 struct drm_display_mode *orig_mode,
1382 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001383{
Andy Yanb21f4b62014-12-05 14:26:31 +08001384 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001385
Russell Kingb872a8e2015-06-05 12:22:46 +01001386 mutex_lock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001387
1388 /* Store the display mode for plugin/DKMS poweron events */
1389 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
Russell Kingb872a8e2015-06-05 12:22:46 +01001390
1391 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001392}
1393
Andy Yanb21f4b62014-12-05 14:26:31 +08001394static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001395{
Andy Yanb21f4b62014-12-05 14:26:31 +08001396 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001397
Russell Kingb872a8e2015-06-05 12:22:46 +01001398 mutex_lock(&hdmi->mutex);
1399 hdmi->disabled = true;
Russell King381f05a2015-06-05 15:25:08 +01001400 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001401 dw_hdmi_update_phy_mask(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001402 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001403}
1404
Andy Yanb21f4b62014-12-05 14:26:31 +08001405static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001406{
Andy Yanb21f4b62014-12-05 14:26:31 +08001407 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001408
Russell Kingb872a8e2015-06-05 12:22:46 +01001409 mutex_lock(&hdmi->mutex);
Russell Kingb872a8e2015-06-05 12:22:46 +01001410 hdmi->disabled = false;
Russell King381f05a2015-06-05 15:25:08 +01001411 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001412 dw_hdmi_update_phy_mask(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001413 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001414}
1415
Andy Yanb21f4b62014-12-05 14:26:31 +08001416static enum drm_connector_status
1417dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001418{
Andy Yanb21f4b62014-12-05 14:26:31 +08001419 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001420 connector);
Russell King98dbead2014-04-18 10:46:45 +01001421
Russell King381f05a2015-06-05 15:25:08 +01001422 mutex_lock(&hdmi->mutex);
1423 hdmi->force = DRM_FORCE_UNSPECIFIED;
1424 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001425 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001426 mutex_unlock(&hdmi->mutex);
1427
Russell King98dbead2014-04-18 10:46:45 +01001428 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1429 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001430}
1431
Andy Yanb21f4b62014-12-05 14:26:31 +08001432static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001433{
Andy Yanb21f4b62014-12-05 14:26:31 +08001434 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001435 connector);
1436 struct edid *edid;
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001437 int ret = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001438
1439 if (!hdmi->ddc)
1440 return 0;
1441
1442 edid = drm_get_edid(connector, hdmi->ddc);
1443 if (edid) {
1444 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1445 edid->width_cm, edid->height_cm);
1446
Russell King05b13422015-07-21 15:35:52 +01001447 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
Russell Kingf709ec02015-07-21 16:09:39 +01001448 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001449 drm_mode_connector_update_edid_property(connector, edid);
1450 ret = drm_add_edid_modes(connector, edid);
Russell Kingf5ce4052013-11-07 16:06:01 +00001451 /* Store the ELD */
1452 drm_edid_to_eld(connector, edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001453 kfree(edid);
1454 } else {
1455 dev_dbg(hdmi->dev, "failed to get edid\n");
1456 }
1457
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001458 return ret;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001459}
1460
Andy Yan632d0352014-12-05 14:30:21 +08001461static enum drm_mode_status
1462dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1463 struct drm_display_mode *mode)
1464{
1465 struct dw_hdmi *hdmi = container_of(connector,
1466 struct dw_hdmi, connector);
1467 enum drm_mode_status mode_status = MODE_OK;
1468
Russell King8add4192015-07-22 11:14:00 +01001469 /* We don't support double-clocked modes */
1470 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1471 return MODE_BAD;
1472
Andy Yan632d0352014-12-05 14:30:21 +08001473 if (hdmi->plat_data->mode_valid)
1474 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1475
1476 return mode_status;
1477}
1478
Andy Yanb21f4b62014-12-05 14:26:31 +08001479static void dw_hdmi_connector_destroy(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001480{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001481 drm_connector_unregister(connector);
1482 drm_connector_cleanup(connector);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001483}
1484
Russell King381f05a2015-06-05 15:25:08 +01001485static void dw_hdmi_connector_force(struct drm_connector *connector)
1486{
1487 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
1488 connector);
1489
1490 mutex_lock(&hdmi->mutex);
1491 hdmi->force = connector->force;
1492 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001493 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001494 mutex_unlock(&hdmi->mutex);
1495}
1496
Ville Syrjälädae91e42015-12-15 12:21:02 +01001497static const struct drm_connector_funcs dw_hdmi_connector_funcs = {
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001498 .dpms = drm_atomic_helper_connector_dpms,
1499 .fill_modes = drm_helper_probe_single_connector_modes,
1500 .detect = dw_hdmi_connector_detect,
1501 .destroy = dw_hdmi_connector_destroy,
1502 .force = dw_hdmi_connector_force,
1503 .reset = drm_atomic_helper_connector_reset,
1504 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1505 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1506};
1507
Ville Syrjälädae91e42015-12-15 12:21:02 +01001508static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001509 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001510 .mode_valid = dw_hdmi_connector_mode_valid,
Boris Brezillonc2a441f2016-06-07 13:48:15 +02001511 .best_encoder = drm_atomic_helper_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001512};
1513
Ville Syrjälädae91e42015-12-15 12:21:02 +01001514static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001515 .enable = dw_hdmi_bridge_enable,
1516 .disable = dw_hdmi_bridge_disable,
Andy Yanb21f4b62014-12-05 14:26:31 +08001517 .mode_set = dw_hdmi_bridge_mode_set,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001518};
1519
Andy Yanb21f4b62014-12-05 14:26:31 +08001520static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001521{
Andy Yanb21f4b62014-12-05 14:26:31 +08001522 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001523 u8 intr_stat;
1524
1525 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
1526 if (intr_stat)
1527 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1528
1529 return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
1530}
1531
Andy Yanb21f4b62014-12-05 14:26:31 +08001532static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001533{
Andy Yanb21f4b62014-12-05 14:26:31 +08001534 struct dw_hdmi *hdmi = dev_id;
Russell Kingaeac23b2015-06-05 13:46:22 +01001535 u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001536
1537 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001538 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001539 phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001540
Russell Kingaeac23b2015-06-05 13:46:22 +01001541 phy_pol_mask = 0;
1542 if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
1543 phy_pol_mask |= HDMI_PHY_HPD;
1544 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
1545 phy_pol_mask |= HDMI_PHY_RX_SENSE0;
1546 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
1547 phy_pol_mask |= HDMI_PHY_RX_SENSE1;
1548 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
1549 phy_pol_mask |= HDMI_PHY_RX_SENSE2;
1550 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
1551 phy_pol_mask |= HDMI_PHY_RX_SENSE3;
1552
1553 if (phy_pol_mask)
1554 hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
1555
1556 /*
1557 * RX sense tells us whether the TDMS transmitters are detecting
1558 * load - in other words, there's something listening on the
1559 * other end of the link. Use this to decide whether we should
1560 * power on the phy as HPD may be toggled by the sink to merely
1561 * ask the source to re-read the EDID.
1562 */
1563 if (intr_stat &
1564 (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
Russell Kingb872a8e2015-06-05 12:22:46 +01001565 mutex_lock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001566 if (!hdmi->disabled && !hdmi->force) {
1567 /*
1568 * If the RX sense status indicates we're disconnected,
1569 * clear the software rxsense status.
1570 */
1571 if (!(phy_stat & HDMI_PHY_RX_SENSE))
1572 hdmi->rxsense = false;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001573
Russell Kingaeac23b2015-06-05 13:46:22 +01001574 /*
1575 * Only set the software rxsense status when both
1576 * rxsense and hpd indicates we're connected.
1577 * This avoids what seems to be bad behaviour in
1578 * at least iMX6S versions of the phy.
1579 */
1580 if (phy_stat & HDMI_PHY_HPD)
1581 hdmi->rxsense = true;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001582
Russell Kingaeac23b2015-06-05 13:46:22 +01001583 dw_hdmi_update_power(hdmi);
1584 dw_hdmi_update_phy_mask(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001585 }
Russell Kingb872a8e2015-06-05 12:22:46 +01001586 mutex_unlock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001587 }
1588
1589 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1590 dev_dbg(hdmi->dev, "EVENT=%s\n",
1591 phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
Russell King4b9bcaa2015-06-06 00:12:41 +01001592 drm_helper_hpd_irq_event(hdmi->bridge->dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001593 }
1594
1595 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001596 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1597 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001598
1599 return IRQ_HANDLED;
1600}
1601
Andy Yanb21f4b62014-12-05 14:26:31 +08001602static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001603{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001604 struct drm_encoder *encoder = hdmi->encoder;
1605 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001606 int ret;
1607
Andy Yan3d1b35a2014-12-05 14:25:05 +08001608 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1609 if (!bridge) {
1610 DRM_ERROR("Failed to allocate drm bridge\n");
1611 return -ENOMEM;
1612 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001613
Andy Yan3d1b35a2014-12-05 14:25:05 +08001614 hdmi->bridge = bridge;
1615 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001616 bridge->funcs = &dw_hdmi_bridge_funcs;
1617 ret = drm_bridge_attach(drm, bridge);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001618 if (ret) {
1619 DRM_ERROR("Failed to initialize bridge with drm\n");
1620 return -EINVAL;
1621 }
1622
1623 encoder->bridge = bridge;
Russell Kingd94905e2013-11-03 22:23:24 +00001624 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001625
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001626 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001627 &dw_hdmi_connector_helper_funcs);
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001628
Liu Ying6b7279e2016-07-08 17:41:00 +08001629 drm_connector_init(drm, &hdmi->connector,
1630 &dw_hdmi_connector_funcs,
1631 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001632
Andy Yan3d1b35a2014-12-05 14:25:05 +08001633 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001634
1635 return 0;
1636}
1637
Andy Yanb21f4b62014-12-05 14:26:31 +08001638int dw_hdmi_bind(struct device *dev, struct device *master,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001639 void *data, struct drm_encoder *encoder,
1640 struct resource *iores, int irq,
1641 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001642{
Russell King1b3f7672013-11-03 13:30:48 +00001643 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +00001644 struct device_node *np = dev->of_node;
Russell King7ed6c662013-11-07 16:01:45 +00001645 struct platform_device_info pdevinfo;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001646 struct device_node *ddc_node;
Russell King7ed6c662013-11-07 16:01:45 +00001647 struct dw_hdmi_audio_data audio;
Andy Yanb21f4b62014-12-05 14:26:31 +08001648 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001649 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001650 u32 val = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001651
Russell King17b50012013-11-03 11:23:34 +00001652 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001653 if (!hdmi)
1654 return -ENOMEM;
1655
Russell Kinge80b9f42015-07-21 11:08:25 +01001656 hdmi->connector.interlace_allowed = 1;
1657
Andy Yan3d1b35a2014-12-05 14:25:05 +08001658 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001659 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001660 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001661 hdmi->sample_rate = 48000;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001662 hdmi->encoder = encoder;
Russell Kingb872a8e2015-06-05 12:22:46 +01001663 hdmi->disabled = true;
Russell Kingaeac23b2015-06-05 13:46:22 +01001664 hdmi->rxsense = true;
1665 hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001666
Russell Kingb872a8e2015-06-05 12:22:46 +01001667 mutex_init(&hdmi->mutex);
Russell King6bcf4952015-02-02 11:01:08 +00001668 mutex_init(&hdmi->audio_mutex);
Russell Kingb90120a2015-03-27 12:59:58 +00001669 spin_lock_init(&hdmi->audio_lock);
Russell King6bcf4952015-02-02 11:01:08 +00001670
Andy Yan0cd9d142014-12-05 14:28:24 +08001671 of_property_read_u32(np, "reg-io-width", &val);
1672
1673 switch (val) {
1674 case 4:
1675 hdmi->write = dw_hdmi_writel;
1676 hdmi->read = dw_hdmi_readl;
1677 break;
1678 case 1:
1679 hdmi->write = dw_hdmi_writeb;
1680 hdmi->read = dw_hdmi_readb;
1681 break;
1682 default:
1683 dev_err(dev, "reg-io-width must be 1 or 4\n");
1684 return -EINVAL;
1685 }
1686
Philipp Zabelb5d45902014-03-05 10:20:56 +01001687 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001688 if (ddc_node) {
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001689 hdmi->ddc = of_get_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001690 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001691 if (!hdmi->ddc) {
1692 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1693 return -EPROBE_DEFER;
1694 }
1695
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001696 } else {
1697 dev_dbg(hdmi->dev, "no ddc property found\n");
1698 }
1699
Russell King17b50012013-11-03 11:23:34 +00001700 hdmi->regs = devm_ioremap_resource(dev, iores);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001701 if (IS_ERR(hdmi->regs)) {
1702 ret = PTR_ERR(hdmi->regs);
1703 goto err_res;
1704 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001705
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001706 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1707 if (IS_ERR(hdmi->isfr_clk)) {
1708 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001709 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001710 goto err_res;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001711 }
1712
1713 ret = clk_prepare_enable(hdmi->isfr_clk);
1714 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001715 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001716 goto err_res;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001717 }
1718
1719 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1720 if (IS_ERR(hdmi->iahb_clk)) {
1721 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001722 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001723 goto err_isfr;
1724 }
1725
1726 ret = clk_prepare_enable(hdmi->iahb_clk);
1727 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001728 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001729 goto err_isfr;
1730 }
1731
1732 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001733 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001734 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1735 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1736 hdmi_readb(hdmi, HDMI_REVISION_ID),
1737 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1738 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001739
1740 initialize_hdmi_ih_mutes(hdmi);
1741
Philipp Zabel639a2022015-01-07 13:43:50 +01001742 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1743 dw_hdmi_irq, IRQF_SHARED,
1744 dev_name(dev), hdmi);
1745 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001746 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001747
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001748 /*
1749 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1750 * N and cts values before enabling phy
1751 */
1752 hdmi_init_clk_regenerator(hdmi);
1753
1754 /*
1755 * Configure registers related to HDMI interrupt
1756 * generation before registering IRQ.
1757 */
Russell Kingaeac23b2015-06-05 13:46:22 +01001758 hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001759
1760 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001761 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1762 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001763
Andy Yanb21f4b62014-12-05 14:26:31 +08001764 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001765 if (ret)
1766 goto err_iahb;
1767
Andy Yanb21f4b62014-12-05 14:26:31 +08001768 ret = dw_hdmi_register(drm, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001769 if (ret)
1770 goto err_iahb;
1771
Russell Kingd94905e2013-11-03 22:23:24 +00001772 /* Unmute interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001773 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1774 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001775
Russell King7ed6c662013-11-07 16:01:45 +00001776 memset(&pdevinfo, 0, sizeof(pdevinfo));
1777 pdevinfo.parent = dev;
1778 pdevinfo.id = PLATFORM_DEVID_AUTO;
1779
1780 if (hdmi_readb(hdmi, HDMI_CONFIG1_ID) & HDMI_CONFIG1_AHB) {
1781 audio.phys = iores->start;
1782 audio.base = hdmi->regs;
1783 audio.irq = irq;
1784 audio.hdmi = hdmi;
Russell Kingf5ce4052013-11-07 16:06:01 +00001785 audio.eld = hdmi->connector.eld;
Russell King7ed6c662013-11-07 16:01:45 +00001786
1787 pdevinfo.name = "dw-hdmi-ahb-audio";
1788 pdevinfo.data = &audio;
1789 pdevinfo.size_data = sizeof(audio);
1790 pdevinfo.dma_mask = DMA_BIT_MASK(32);
1791 hdmi->audio = platform_device_register_full(&pdevinfo);
1792 }
1793
Russell King17b50012013-11-03 11:23:34 +00001794 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001795
1796 return 0;
1797
1798err_iahb:
1799 clk_disable_unprepare(hdmi->iahb_clk);
1800err_isfr:
1801 clk_disable_unprepare(hdmi->isfr_clk);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001802err_res:
1803 i2c_put_adapter(hdmi->ddc);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001804
1805 return ret;
1806}
Andy Yanb21f4b62014-12-05 14:26:31 +08001807EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001808
Andy Yanb21f4b62014-12-05 14:26:31 +08001809void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001810{
Andy Yanb21f4b62014-12-05 14:26:31 +08001811 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001812
Russell King7ed6c662013-11-07 16:01:45 +00001813 if (hdmi->audio && !IS_ERR(hdmi->audio))
1814 platform_device_unregister(hdmi->audio);
1815
Russell Kingd94905e2013-11-03 22:23:24 +00001816 /* Disable all interrupts */
1817 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
1818
Russell King1b3f7672013-11-03 13:30:48 +00001819 hdmi->connector.funcs->destroy(&hdmi->connector);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001820 hdmi->encoder->funcs->destroy(hdmi->encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001821
1822 clk_disable_unprepare(hdmi->iahb_clk);
1823 clk_disable_unprepare(hdmi->isfr_clk);
1824 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00001825}
Andy Yanb21f4b62014-12-05 14:26:31 +08001826EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001827
1828MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08001829MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
1830MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08001831MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001832MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08001833MODULE_ALIAS("platform:dw-hdmi");