blob: 050d028cf2a15dbb9b324dd8d4e9bcc1978857ef [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200151
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200152 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200153 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900154};
155
Paul Mundte108b2c2006-09-27 16:32:13 +0900156#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
157
158static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static struct uart_driver sci_uart_driver;
160
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900161static inline struct sci_port *
162to_sci_port(struct uart_port *uart)
163{
164 return container_of(uart, struct sci_port, port);
165}
166
Laurent Pincharte095ee62017-01-11 16:43:34 +0200167static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900168 /*
169 * Common SCI definitions, dependent on the port's regshift
170 * value.
171 */
172 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200173 .regs = {
174 [SCSMR] = { 0x00, 8 },
175 [SCBRR] = { 0x01, 8 },
176 [SCSCR] = { 0x02, 8 },
177 [SCxTDR] = { 0x03, 8 },
178 [SCxSR] = { 0x04, 8 },
179 [SCxRDR] = { 0x05, 8 },
180 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200181 .fifosize = 1,
182 .overrun_reg = SCxSR,
183 .overrun_mask = SCI_ORER,
184 .sampling_rate_mask = SCI_SR(32),
185 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
186 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900187 },
188
189 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200190 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900191 */
192 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200193 .regs = {
194 [SCSMR] = { 0x00, 8 },
195 [SCBRR] = { 0x02, 8 },
196 [SCSCR] = { 0x04, 8 },
197 [SCxTDR] = { 0x06, 8 },
198 [SCxSR] = { 0x08, 16 },
199 [SCxRDR] = { 0x0a, 8 },
200 [SCFCR] = { 0x0c, 8 },
201 [SCFDR] = { 0x0e, 16 },
202 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200203 .fifosize = 1,
204 .overrun_reg = SCxSR,
205 .overrun_mask = SCI_ORER,
206 .sampling_rate_mask = SCI_SR(32),
207 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
208 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900209 },
210
211 /*
212 * Common SCIFA definitions.
213 */
214 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200215 .regs = {
216 [SCSMR] = { 0x00, 16 },
217 [SCBRR] = { 0x04, 8 },
218 [SCSCR] = { 0x08, 16 },
219 [SCxTDR] = { 0x20, 8 },
220 [SCxSR] = { 0x14, 16 },
221 [SCxRDR] = { 0x24, 8 },
222 [SCFCR] = { 0x18, 16 },
223 [SCFDR] = { 0x1c, 16 },
224 [SCPCR] = { 0x30, 16 },
225 [SCPDR] = { 0x34, 16 },
226 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200227 .fifosize = 64,
228 .overrun_reg = SCxSR,
229 .overrun_mask = SCIFA_ORER,
230 .sampling_rate_mask = SCI_SR_SCIFAB,
231 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
232 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900233 },
234
235 /*
236 * Common SCIFB definitions.
237 */
238 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200239 .regs = {
240 [SCSMR] = { 0x00, 16 },
241 [SCBRR] = { 0x04, 8 },
242 [SCSCR] = { 0x08, 16 },
243 [SCxTDR] = { 0x40, 8 },
244 [SCxSR] = { 0x14, 16 },
245 [SCxRDR] = { 0x60, 8 },
246 [SCFCR] = { 0x18, 16 },
247 [SCTFDR] = { 0x38, 16 },
248 [SCRFDR] = { 0x3c, 16 },
249 [SCPCR] = { 0x30, 16 },
250 [SCPDR] = { 0x34, 16 },
251 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200252 .fifosize = 256,
253 .overrun_reg = SCxSR,
254 .overrun_mask = SCIFA_ORER,
255 .sampling_rate_mask = SCI_SR_SCIFAB,
256 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
257 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900258 },
259
260 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100261 * Common SH-2(A) SCIF definitions for ports with FIFO data
262 * count registers.
263 */
264 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200265 .regs = {
266 [SCSMR] = { 0x00, 16 },
267 [SCBRR] = { 0x04, 8 },
268 [SCSCR] = { 0x08, 16 },
269 [SCxTDR] = { 0x0c, 8 },
270 [SCxSR] = { 0x10, 16 },
271 [SCxRDR] = { 0x14, 8 },
272 [SCFCR] = { 0x18, 16 },
273 [SCFDR] = { 0x1c, 16 },
274 [SCSPTR] = { 0x20, 16 },
275 [SCLSR] = { 0x24, 16 },
276 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200277 .fifosize = 16,
278 .overrun_reg = SCLSR,
279 .overrun_mask = SCLSR_ORER,
280 .sampling_rate_mask = SCI_SR(32),
281 .error_mask = SCIF_DEFAULT_ERROR_MASK,
282 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100283 },
284
285 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900286 * Common SH-3 SCIF definitions.
287 */
288 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200289 .regs = {
290 [SCSMR] = { 0x00, 8 },
291 [SCBRR] = { 0x02, 8 },
292 [SCSCR] = { 0x04, 8 },
293 [SCxTDR] = { 0x06, 8 },
294 [SCxSR] = { 0x08, 16 },
295 [SCxRDR] = { 0x0a, 8 },
296 [SCFCR] = { 0x0c, 8 },
297 [SCFDR] = { 0x0e, 16 },
298 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200299 .fifosize = 16,
300 .overrun_reg = SCLSR,
301 .overrun_mask = SCLSR_ORER,
302 .sampling_rate_mask = SCI_SR(32),
303 .error_mask = SCIF_DEFAULT_ERROR_MASK,
304 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900305 },
306
307 /*
308 * Common SH-4(A) SCIF(B) definitions.
309 */
310 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200311 .regs = {
312 [SCSMR] = { 0x00, 16 },
313 [SCBRR] = { 0x04, 8 },
314 [SCSCR] = { 0x08, 16 },
315 [SCxTDR] = { 0x0c, 8 },
316 [SCxSR] = { 0x10, 16 },
317 [SCxRDR] = { 0x14, 8 },
318 [SCFCR] = { 0x18, 16 },
319 [SCFDR] = { 0x1c, 16 },
320 [SCSPTR] = { 0x20, 16 },
321 [SCLSR] = { 0x24, 16 },
322 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200323 .fifosize = 16,
324 .overrun_reg = SCLSR,
325 .overrun_mask = SCLSR_ORER,
326 .sampling_rate_mask = SCI_SR(32),
327 .error_mask = SCIF_DEFAULT_ERROR_MASK,
328 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100329 },
330
331 /*
332 * Common SCIF definitions for ports with a Baud Rate Generator for
333 * External Clock (BRG).
334 */
335 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200336 .regs = {
337 [SCSMR] = { 0x00, 16 },
338 [SCBRR] = { 0x04, 8 },
339 [SCSCR] = { 0x08, 16 },
340 [SCxTDR] = { 0x0c, 8 },
341 [SCxSR] = { 0x10, 16 },
342 [SCxRDR] = { 0x14, 8 },
343 [SCFCR] = { 0x18, 16 },
344 [SCFDR] = { 0x1c, 16 },
345 [SCSPTR] = { 0x20, 16 },
346 [SCLSR] = { 0x24, 16 },
347 [SCDL] = { 0x30, 16 },
348 [SCCKS] = { 0x34, 16 },
349 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200350 .fifosize = 16,
351 .overrun_reg = SCLSR,
352 .overrun_mask = SCLSR_ORER,
353 .sampling_rate_mask = SCI_SR(32),
354 .error_mask = SCIF_DEFAULT_ERROR_MASK,
355 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200356 },
357
358 /*
359 * Common HSCIF definitions.
360 */
361 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200362 .regs = {
363 [SCSMR] = { 0x00, 16 },
364 [SCBRR] = { 0x04, 8 },
365 [SCSCR] = { 0x08, 16 },
366 [SCxTDR] = { 0x0c, 8 },
367 [SCxSR] = { 0x10, 16 },
368 [SCxRDR] = { 0x14, 8 },
369 [SCFCR] = { 0x18, 16 },
370 [SCFDR] = { 0x1c, 16 },
371 [SCSPTR] = { 0x20, 16 },
372 [SCLSR] = { 0x24, 16 },
373 [HSSRR] = { 0x40, 16 },
374 [SCDL] = { 0x30, 16 },
375 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100376 [HSRTRGR] = { 0x54, 16 },
377 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200378 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200379 .fifosize = 128,
380 .overrun_reg = SCLSR,
381 .overrun_mask = SCLSR_ORER,
382 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
383 .error_mask = SCIF_DEFAULT_ERROR_MASK,
384 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900385 },
386
387 /*
388 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
389 * register.
390 */
391 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200392 .regs = {
393 [SCSMR] = { 0x00, 16 },
394 [SCBRR] = { 0x04, 8 },
395 [SCSCR] = { 0x08, 16 },
396 [SCxTDR] = { 0x0c, 8 },
397 [SCxSR] = { 0x10, 16 },
398 [SCxRDR] = { 0x14, 8 },
399 [SCFCR] = { 0x18, 16 },
400 [SCFDR] = { 0x1c, 16 },
401 [SCLSR] = { 0x24, 16 },
402 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200403 .fifosize = 16,
404 .overrun_reg = SCLSR,
405 .overrun_mask = SCLSR_ORER,
406 .sampling_rate_mask = SCI_SR(32),
407 .error_mask = SCIF_DEFAULT_ERROR_MASK,
408 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900409 },
410
411 /*
412 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
413 * count registers.
414 */
415 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200416 .regs = {
417 [SCSMR] = { 0x00, 16 },
418 [SCBRR] = { 0x04, 8 },
419 [SCSCR] = { 0x08, 16 },
420 [SCxTDR] = { 0x0c, 8 },
421 [SCxSR] = { 0x10, 16 },
422 [SCxRDR] = { 0x14, 8 },
423 [SCFCR] = { 0x18, 16 },
424 [SCFDR] = { 0x1c, 16 },
425 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
426 [SCRFDR] = { 0x20, 16 },
427 [SCSPTR] = { 0x24, 16 },
428 [SCLSR] = { 0x28, 16 },
429 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200430 .fifosize = 16,
431 .overrun_reg = SCLSR,
432 .overrun_mask = SCLSR_ORER,
433 .sampling_rate_mask = SCI_SR(32),
434 .error_mask = SCIF_DEFAULT_ERROR_MASK,
435 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900436 },
437
438 /*
439 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
440 * registers.
441 */
442 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200443 .regs = {
444 [SCSMR] = { 0x00, 16 },
445 [SCBRR] = { 0x04, 8 },
446 [SCSCR] = { 0x08, 16 },
447 [SCxTDR] = { 0x20, 8 },
448 [SCxSR] = { 0x14, 16 },
449 [SCxRDR] = { 0x24, 8 },
450 [SCFCR] = { 0x18, 16 },
451 [SCFDR] = { 0x1c, 16 },
452 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200453 .fifosize = 16,
454 .overrun_reg = SCxSR,
455 .overrun_mask = SCIFA_ORER,
456 .sampling_rate_mask = SCI_SR(16),
457 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
458 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900459 },
460};
461
Laurent Pincharte095ee62017-01-11 16:43:34 +0200462#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900463
Paul Mundt61a69762011-06-14 12:40:19 +0900464/*
465 * The "offset" here is rather misleading, in that it refers to an enum
466 * value relative to the port mapping rather than the fixed offset
467 * itself, which needs to be manually retrieved from the platform's
468 * register map for the given port.
469 */
470static unsigned int sci_serial_in(struct uart_port *p, int offset)
471{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200472 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900473
474 if (reg->size == 8)
475 return ioread8(p->membase + (reg->offset << p->regshift));
476 else if (reg->size == 16)
477 return ioread16(p->membase + (reg->offset << p->regshift));
478 else
479 WARN(1, "Invalid register access\n");
480
481 return 0;
482}
483
484static void sci_serial_out(struct uart_port *p, int offset, int value)
485{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200486 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900487
488 if (reg->size == 8)
489 iowrite8(value, p->membase + (reg->offset << p->regshift));
490 else if (reg->size == 16)
491 iowrite16(value, p->membase + (reg->offset << p->regshift));
492 else
493 WARN(1, "Invalid register access\n");
494}
495
Paul Mundt23241d42011-06-28 13:55:31 +0900496static void sci_port_enable(struct sci_port *sci_port)
497{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100498 unsigned int i;
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500 if (!sci_port->port.dev)
501 return;
502
503 pm_runtime_get_sync(sci_port->port.dev);
504
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100505 for (i = 0; i < SCI_NUM_CLKS; i++) {
506 clk_prepare_enable(sci_port->clks[i]);
507 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
508 }
509 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900510}
511
512static void sci_port_disable(struct sci_port *sci_port)
513{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100514 unsigned int i;
515
Paul Mundt23241d42011-06-28 13:55:31 +0900516 if (!sci_port->port.dev)
517 return;
518
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100519 for (i = SCI_NUM_CLKS; i-- > 0; )
520 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900521
522 pm_runtime_put_sync(sci_port->port.dev);
523}
524
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200525static inline unsigned long port_rx_irq_mask(struct uart_port *port)
526{
527 /*
528 * Not all ports (such as SCIFA) will support REIE. Rather than
529 * special-casing the port type, we check the port initialization
530 * IRQ enable mask to see whether the IRQ is desired at all. If
531 * it's unset, it's logically inferred that there's no point in
532 * testing for it.
533 */
534 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
535}
536
537static void sci_start_tx(struct uart_port *port)
538{
539 struct sci_port *s = to_sci_port(port);
540 unsigned short ctrl;
541
542#ifdef CONFIG_SERIAL_SH_SCI_DMA
543 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
544 u16 new, scr = serial_port_in(port, SCSCR);
545 if (s->chan_tx)
546 new = scr | SCSCR_TDRQE;
547 else
548 new = scr & ~SCSCR_TDRQE;
549 if (new != scr)
550 serial_port_out(port, SCSCR, new);
551 }
552
553 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
554 dma_submit_error(s->cookie_tx)) {
555 s->cookie_tx = 0;
556 schedule_work(&s->work_tx);
557 }
558#endif
559
560 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
561 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
562 ctrl = serial_port_in(port, SCSCR);
563 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
564 }
565}
566
567static void sci_stop_tx(struct uart_port *port)
568{
569 unsigned short ctrl;
570
571 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
572 ctrl = serial_port_in(port, SCSCR);
573
574 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
575 ctrl &= ~SCSCR_TDRQE;
576
577 ctrl &= ~SCSCR_TIE;
578
579 serial_port_out(port, SCSCR, ctrl);
580}
581
582static void sci_start_rx(struct uart_port *port)
583{
584 unsigned short ctrl;
585
586 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
587
588 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
589 ctrl &= ~SCSCR_RDRQE;
590
591 serial_port_out(port, SCSCR, ctrl);
592}
593
594static void sci_stop_rx(struct uart_port *port)
595{
596 unsigned short ctrl;
597
598 ctrl = serial_port_in(port, SCSCR);
599
600 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
601 ctrl &= ~SCSCR_RDRQE;
602
603 ctrl &= ~port_rx_irq_mask(port);
604
605 serial_port_out(port, SCSCR, ctrl);
606}
607
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200608static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
609{
610 if (port->type == PORT_SCI) {
611 /* Just store the mask */
612 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200613 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200614 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
615 /* Only clear the status bits we want to clear */
616 serial_port_out(port, SCxSR,
617 serial_port_in(port, SCxSR) & mask);
618 } else {
619 /* Store the mask, clear parity/framing errors */
620 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
621 }
622}
623
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100624#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
625 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900626
627#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900628static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 unsigned short status;
631 int c;
632
Paul Mundte108b2c2006-09-27 16:32:13 +0900633 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900634 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200636 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 continue;
638 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500639 break;
640 } while (1);
641
642 if (!(status & SCxSR_RDxF(port)))
643 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900644
Paul Mundtb12bb292012-03-30 19:50:15 +0900645 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900646
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900647 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900648 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200649 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 return c;
652}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900653#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900655static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 unsigned short status;
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900660 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 } while (!(status & SCxSR_TDxE(port)));
662
Paul Mundtb12bb292012-03-30 19:50:15 +0900663 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200664 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100666#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
667 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Paul Mundt61a69762011-06-14 12:40:19 +0900669static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900670{
Paul Mundt61a69762011-06-14 12:40:19 +0900671 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900672
Paul Mundt61a69762011-06-14 12:40:19 +0900673 /*
674 * Use port-specific handler if provided.
675 */
676 if (s->cfg->ops && s->cfg->ops->init_pins) {
677 s->cfg->ops->init_pins(port, cflag);
678 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200681 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
682 u16 ctrl = serial_port_in(port, SCPCR);
683
684 /* Enable RXD and TXD pin functions */
685 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200686 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200687 /* RTS# is output, driven 1 */
688 ctrl |= SCPCR_RTSC;
689 serial_port_out(port, SCPDR,
690 serial_port_in(port, SCPDR) | SCPDR_RTSD);
691 /* Enable CTS# pin function */
692 ctrl &= ~SCPCR_CTSC;
693 }
694 serial_port_out(port, SCPCR, ctrl);
695 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200696 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800697
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200698 /* RTS# is output, driven 1 */
699 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
700 /* CTS# and SCK are inputs */
701 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
702 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900703 }
Paul Mundtd5701642008-12-16 20:07:27 +0900704}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900706static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900707{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200708 struct sci_port *s = to_sci_port(port);
709 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200710 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900711
712 reg = sci_getreg(port, SCTFDR);
713 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200714 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900715
716 reg = sci_getreg(port, SCFDR);
717 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900718 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900719
Paul Mundtb12bb292012-03-30 19:50:15 +0900720 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900721}
722
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900723static int sci_txroom(struct uart_port *port)
724{
Paul Mundt72b294c2011-06-14 17:38:19 +0900725 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900726}
727
728static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900729{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200730 struct sci_port *s = to_sci_port(port);
731 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200732 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900733
734 reg = sci_getreg(port, SCRFDR);
735 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200736 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900737
738 reg = sci_getreg(port, SCFDR);
739 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200740 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900741
Paul Mundtb12bb292012-03-30 19:50:15 +0900742 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900743}
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745/* ********************************************************************** *
746 * the interrupt related routines *
747 * ********************************************************************** */
748
749static void sci_transmit_chars(struct uart_port *port)
750{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700751 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 unsigned short status;
754 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900755 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Paul Mundtb12bb292012-03-30 19:50:15 +0900757 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900759 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900760 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900761 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900762 else
Paul Mundt8e698612009-06-24 19:44:32 +0900763 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900764 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 return;
766 }
767
Paul Mundt72b294c2011-06-14 17:38:19 +0900768 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 do {
771 unsigned char c;
772
773 if (port->x_char) {
774 c = port->x_char;
775 port->x_char = 0;
776 } else if (!uart_circ_empty(xmit) && !stopped) {
777 c = xmit->buf[xmit->tail];
778 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
779 } else {
780 break;
781 }
782
Paul Mundtb12bb292012-03-30 19:50:15 +0900783 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 port->icount.tx++;
786 } while (--count > 0);
787
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200788 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
791 uart_write_wakeup(port);
792 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100793 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900795 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900797 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900798 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200799 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Paul Mundt8e698612009-06-24 19:44:32 +0900802 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900803 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
805}
806
807/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900808#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900810static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
Jiri Slaby227434f2013-01-03 15:53:01 +0100812 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 int i, count, copied = 0;
814 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800815 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Paul Mundtb12bb292012-03-30 19:50:15 +0900817 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 if (!(status & SCxSR_RDxF(port)))
819 return;
820
821 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100823 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825 /* If for any reason we can't copy more data, we're done! */
826 if (count == 0)
827 break;
828
829 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900830 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200831 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900833 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100834 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900836 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900837 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900838
Paul Mundtb12bb292012-03-30 19:50:15 +0900839 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100840 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 count--; i--;
842 continue;
843 }
844
845 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900846 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800847 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900848 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900849 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900850 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800851 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900852 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900853 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800854 } else
855 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900856
Jiri Slaby92a19f92013-01-03 15:53:03 +0100857 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 }
859 }
860
Paul Mundtb12bb292012-03-30 19:50:15 +0900861 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200862 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 copied += count;
865 port->icount.rx += count;
866 }
867
868 if (copied) {
869 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100870 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900872 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200873 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 }
875}
876
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900877static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878{
879 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900880 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100881 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900882 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100884 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200885 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100886 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900887
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100888 /* overrun error */
889 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
890 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900891
Joe Perches9b971cd2014-03-11 10:10:46 -0700892 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 }
894
Paul Mundte108b2c2006-09-27 16:32:13 +0900895 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200896 /* frame error */
897 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900898
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200899 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
900 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900901
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200902 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 }
904
Paul Mundte108b2c2006-09-27 16:32:13 +0900905 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900907 port->icount.parity++;
908
Jiri Slaby92a19f92013-01-03 15:53:03 +0100909 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900910 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900911
Joe Perches9b971cd2014-03-11 10:10:46 -0700912 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 }
914
Alan Cox33f0f882006-01-09 20:54:13 -0800915 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100916 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
918 return copied;
919}
920
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900921static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900922{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100923 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900924 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200925 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200926 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200927 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900928
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200929 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900930 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900931 return 0;
932
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200933 status = serial_port_in(port, s->params->overrun_reg);
934 if (status & s->params->overrun_mask) {
935 status &= ~s->params->overrun_mask;
936 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900937
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900938 port->icount.overrun++;
939
Jiri Slaby92a19f92013-01-03 15:53:03 +0100940 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100941 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900942
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900943 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900944 copied++;
945 }
946
947 return copied;
948}
949
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900950static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951{
952 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900953 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100954 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900956 if (uart_handle_break(port))
957 return 0;
958
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200959 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900960 port->icount.brk++;
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100963 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800964 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900965
966 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 }
968
Alan Cox33f0f882006-01-09 20:54:13 -0800969 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100970 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900971
Paul Mundtd830fa42008-12-16 19:29:38 +0900972 copied += sci_handle_fifo_overrun(port);
973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 return copied;
975}
976
Ulrich Hechta380ed42017-02-02 18:10:16 +0100977static int scif_set_rtrg(struct uart_port *port, int rx_trig)
978{
979 unsigned int bits;
980
981 if (rx_trig < 1)
982 rx_trig = 1;
983 if (rx_trig >= port->fifosize)
984 rx_trig = port->fifosize;
985
986 /* HSCIF can be set to an arbitrary level. */
987 if (sci_getreg(port, HSRTRGR)->size) {
988 serial_port_out(port, HSRTRGR, rx_trig);
989 return rx_trig;
990 }
991
992 switch (port->type) {
993 case PORT_SCIF:
994 if (rx_trig < 4) {
995 bits = 0;
996 rx_trig = 1;
997 } else if (rx_trig < 8) {
998 bits = SCFCR_RTRG0;
999 rx_trig = 4;
1000 } else if (rx_trig < 14) {
1001 bits = SCFCR_RTRG1;
1002 rx_trig = 8;
1003 } else {
1004 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1005 rx_trig = 14;
1006 }
1007 break;
1008 case PORT_SCIFA:
1009 case PORT_SCIFB:
1010 if (rx_trig < 16) {
1011 bits = 0;
1012 rx_trig = 1;
1013 } else if (rx_trig < 32) {
1014 bits = SCFCR_RTRG0;
1015 rx_trig = 16;
1016 } else if (rx_trig < 48) {
1017 bits = SCFCR_RTRG1;
1018 rx_trig = 32;
1019 } else {
1020 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1021 rx_trig = 48;
1022 }
1023 break;
1024 default:
1025 WARN(1, "unknown FIFO configuration");
1026 return 1;
1027 }
1028
1029 serial_port_out(port, SCFCR,
1030 (serial_port_in(port, SCFCR) &
1031 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1032
1033 return rx_trig;
1034}
1035
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001036#ifdef CONFIG_SERIAL_SH_SCI_DMA
1037static void sci_dma_tx_complete(void *arg)
1038{
1039 struct sci_port *s = arg;
1040 struct uart_port *port = &s->port;
1041 struct circ_buf *xmit = &port->state->xmit;
1042 unsigned long flags;
1043
1044 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1045
1046 spin_lock_irqsave(&port->lock, flags);
1047
1048 xmit->tail += s->tx_dma_len;
1049 xmit->tail &= UART_XMIT_SIZE - 1;
1050
1051 port->icount.tx += s->tx_dma_len;
1052
1053 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1054 uart_write_wakeup(port);
1055
1056 if (!uart_circ_empty(xmit)) {
1057 s->cookie_tx = 0;
1058 schedule_work(&s->work_tx);
1059 } else {
1060 s->cookie_tx = -EINVAL;
1061 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1062 u16 ctrl = serial_port_in(port, SCSCR);
1063 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1064 }
1065 }
1066
1067 spin_unlock_irqrestore(&port->lock, flags);
1068}
1069
1070/* Locking: called with port lock held */
1071static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1072{
1073 struct uart_port *port = &s->port;
1074 struct tty_port *tport = &port->state->port;
1075 int copied;
1076
1077 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001078 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001079 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001080
1081 port->icount.rx += copied;
1082
1083 return copied;
1084}
1085
1086static int sci_dma_rx_find_active(struct sci_port *s)
1087{
1088 unsigned int i;
1089
1090 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1091 if (s->active_rx == s->cookie_rx[i])
1092 return i;
1093
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001094 return -1;
1095}
1096
1097static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1098{
1099 struct dma_chan *chan = s->chan_rx;
1100 struct uart_port *port = &s->port;
1101 unsigned long flags;
1102
1103 spin_lock_irqsave(&port->lock, flags);
1104 s->chan_rx = NULL;
1105 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1106 spin_unlock_irqrestore(&port->lock, flags);
1107 dmaengine_terminate_all(chan);
1108 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1109 sg_dma_address(&s->sg_rx[0]));
1110 dma_release_channel(chan);
1111 if (enable_pio)
1112 sci_start_rx(port);
1113}
1114
1115static void sci_dma_rx_complete(void *arg)
1116{
1117 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001118 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001119 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001120 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001121 unsigned long flags;
1122 int active, count = 0;
1123
1124 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1125 s->active_rx);
1126
1127 spin_lock_irqsave(&port->lock, flags);
1128
1129 active = sci_dma_rx_find_active(s);
1130 if (active >= 0)
1131 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1132
1133 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1134
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001135 if (count)
1136 tty_flip_buffer_push(&port->state->port);
1137
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001138 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1139 DMA_DEV_TO_MEM,
1140 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1141 if (!desc)
1142 goto fail;
1143
1144 desc->callback = sci_dma_rx_complete;
1145 desc->callback_param = s;
1146 s->cookie_rx[active] = dmaengine_submit(desc);
1147 if (dma_submit_error(s->cookie_rx[active]))
1148 goto fail;
1149
1150 s->active_rx = s->cookie_rx[!active];
1151
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001152 dma_async_issue_pending(chan);
1153
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001154 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001155 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1156 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001157 return;
1158
1159fail:
1160 spin_unlock_irqrestore(&port->lock, flags);
1161 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1162 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001163}
1164
1165static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1166{
1167 struct dma_chan *chan = s->chan_tx;
1168 struct uart_port *port = &s->port;
1169 unsigned long flags;
1170
1171 spin_lock_irqsave(&port->lock, flags);
1172 s->chan_tx = NULL;
1173 s->cookie_tx = -EINVAL;
1174 spin_unlock_irqrestore(&port->lock, flags);
1175 dmaengine_terminate_all(chan);
1176 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1177 DMA_TO_DEVICE);
1178 dma_release_channel(chan);
1179 if (enable_pio)
1180 sci_start_tx(port);
1181}
1182
1183static void sci_submit_rx(struct sci_port *s)
1184{
1185 struct dma_chan *chan = s->chan_rx;
1186 int i;
1187
1188 for (i = 0; i < 2; i++) {
1189 struct scatterlist *sg = &s->sg_rx[i];
1190 struct dma_async_tx_descriptor *desc;
1191
1192 desc = dmaengine_prep_slave_sg(chan,
1193 sg, 1, DMA_DEV_TO_MEM,
1194 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1195 if (!desc)
1196 goto fail;
1197
1198 desc->callback = sci_dma_rx_complete;
1199 desc->callback_param = s;
1200 s->cookie_rx[i] = dmaengine_submit(desc);
1201 if (dma_submit_error(s->cookie_rx[i]))
1202 goto fail;
1203
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001204 }
1205
1206 s->active_rx = s->cookie_rx[0];
1207
1208 dma_async_issue_pending(chan);
1209 return;
1210
1211fail:
1212 if (i)
1213 dmaengine_terminate_all(chan);
1214 for (i = 0; i < 2; i++)
1215 s->cookie_rx[i] = -EINVAL;
1216 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001217 sci_rx_dma_release(s, true);
1218}
1219
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001220static void work_fn_tx(struct work_struct *work)
1221{
1222 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1223 struct dma_async_tx_descriptor *desc;
1224 struct dma_chan *chan = s->chan_tx;
1225 struct uart_port *port = &s->port;
1226 struct circ_buf *xmit = &port->state->xmit;
1227 dma_addr_t buf;
1228
1229 /*
1230 * DMA is idle now.
1231 * Port xmit buffer is already mapped, and it is one page... Just adjust
1232 * offsets and lengths. Since it is a circular buffer, we have to
1233 * transmit till the end, and then the rest. Take the port lock to get a
1234 * consistent xmit buffer state.
1235 */
1236 spin_lock_irq(&port->lock);
1237 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1238 s->tx_dma_len = min_t(unsigned int,
1239 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1240 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1241 spin_unlock_irq(&port->lock);
1242
1243 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1244 DMA_MEM_TO_DEV,
1245 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1246 if (!desc) {
1247 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1248 /* switch to PIO */
1249 sci_tx_dma_release(s, true);
1250 return;
1251 }
1252
1253 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1254 DMA_TO_DEVICE);
1255
1256 spin_lock_irq(&port->lock);
1257 desc->callback = sci_dma_tx_complete;
1258 desc->callback_param = s;
1259 spin_unlock_irq(&port->lock);
1260 s->cookie_tx = dmaengine_submit(desc);
1261 if (dma_submit_error(s->cookie_tx)) {
1262 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1263 /* switch to PIO */
1264 sci_tx_dma_release(s, true);
1265 return;
1266 }
1267
1268 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1269 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1270
1271 dma_async_issue_pending(chan);
1272}
1273
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001274static void rx_timer_fn(unsigned long arg)
1275{
1276 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001277 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001278 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001279 struct dma_tx_state state;
1280 enum dma_status status;
1281 unsigned long flags;
1282 unsigned int read;
1283 int active, count;
1284 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001285
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001286 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001287
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001288 spin_lock_irqsave(&port->lock, flags);
1289
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001290 active = sci_dma_rx_find_active(s);
1291 if (active < 0) {
1292 spin_unlock_irqrestore(&port->lock, flags);
1293 return;
1294 }
1295
1296 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001297 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001298 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001299 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1300 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001301
1302 /* Let packet complete handler take care of the packet */
1303 return;
1304 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001305
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001306 dmaengine_pause(chan);
1307
1308 /*
1309 * sometimes DMA transfer doesn't stop even if it is stopped and
1310 * data keeps on coming until transaction is complete so check
1311 * for DMA_COMPLETE again
1312 * Let packet complete handler take care of the packet
1313 */
1314 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1315 if (status == DMA_COMPLETE) {
1316 spin_unlock_irqrestore(&port->lock, flags);
1317 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1318 return;
1319 }
1320
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001321 /* Handle incomplete DMA receive */
1322 dmaengine_terminate_all(s->chan_rx);
1323 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001324
1325 if (read) {
1326 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1327 if (count)
1328 tty_flip_buffer_push(&port->state->port);
1329 }
1330
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001331 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1332 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001333
1334 /* Direct new serial port interrupts back to CPU */
1335 scr = serial_port_in(port, SCSCR);
1336 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1337 scr &= ~SCSCR_RDRQE;
1338 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1339 }
1340 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1341
1342 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001343}
1344
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001345static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001346 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001347{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001348 struct dma_chan *chan;
1349 struct dma_slave_config cfg;
1350 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001351
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001352 chan = dma_request_slave_channel(port->dev,
1353 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001354 if (!chan) {
1355 dev_warn(port->dev,
1356 "dma_request_slave_channel_compat failed\n");
1357 return NULL;
1358 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001359
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001360 memset(&cfg, 0, sizeof(cfg));
1361 cfg.direction = dir;
1362 if (dir == DMA_MEM_TO_DEV) {
1363 cfg.dst_addr = port->mapbase +
1364 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1365 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1366 } else {
1367 cfg.src_addr = port->mapbase +
1368 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1369 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1370 }
1371
1372 ret = dmaengine_slave_config(chan, &cfg);
1373 if (ret) {
1374 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1375 dma_release_channel(chan);
1376 return NULL;
1377 }
1378
1379 return chan;
1380}
1381
1382static void sci_request_dma(struct uart_port *port)
1383{
1384 struct sci_port *s = to_sci_port(port);
1385 struct dma_chan *chan;
1386
1387 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1388
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001389 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001390 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001391
1392 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001393 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001394 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1395 if (chan) {
1396 s->chan_tx = chan;
1397 /* UART circular tx buffer is an aligned page. */
1398 s->tx_dma_addr = dma_map_single(chan->device->dev,
1399 port->state->xmit.buf,
1400 UART_XMIT_SIZE,
1401 DMA_TO_DEVICE);
1402 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1403 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1404 dma_release_channel(chan);
1405 s->chan_tx = NULL;
1406 } else {
1407 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1408 __func__, UART_XMIT_SIZE,
1409 port->state->xmit.buf, &s->tx_dma_addr);
1410 }
1411
1412 INIT_WORK(&s->work_tx, work_fn_tx);
1413 }
1414
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001415 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001416 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1417 if (chan) {
1418 unsigned int i;
1419 dma_addr_t dma;
1420 void *buf;
1421
1422 s->chan_rx = chan;
1423
1424 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1425 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1426 &dma, GFP_KERNEL);
1427 if (!buf) {
1428 dev_warn(port->dev,
1429 "Failed to allocate Rx dma buffer, using PIO\n");
1430 dma_release_channel(chan);
1431 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001432 return;
1433 }
1434
1435 for (i = 0; i < 2; i++) {
1436 struct scatterlist *sg = &s->sg_rx[i];
1437
1438 sg_init_table(sg, 1);
1439 s->rx_buf[i] = buf;
1440 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001441 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001442
1443 buf += s->buf_len_rx;
1444 dma += s->buf_len_rx;
1445 }
1446
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001447 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1448
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001449 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1450 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001451 }
1452}
1453
1454static void sci_free_dma(struct uart_port *port)
1455{
1456 struct sci_port *s = to_sci_port(port);
1457
1458 if (s->chan_tx)
1459 sci_tx_dma_release(s, false);
1460 if (s->chan_rx)
1461 sci_rx_dma_release(s, false);
1462}
1463#else
1464static inline void sci_request_dma(struct uart_port *port)
1465{
1466}
1467
1468static inline void sci_free_dma(struct uart_port *port)
1469{
1470}
1471#endif
1472
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001473static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001475#ifdef CONFIG_SERIAL_SH_SCI_DMA
1476 struct uart_port *port = ptr;
1477 struct sci_port *s = to_sci_port(port);
1478
1479 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001480 u16 scr = serial_port_in(port, SCSCR);
1481 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001482
1483 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001484 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001485 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001486 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001487 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001488 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001489 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001490 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001491 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001492 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001493 serial_port_out(port, SCxSR,
1494 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001495 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1496 jiffies, s->rx_timeout);
1497 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001498
1499 return IRQ_HANDLED;
1500 }
1501#endif
1502
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 /* I think sci_receive_chars has to be called irrespective
1504 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1505 * to be disabled?
1506 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001507 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 return IRQ_HANDLED;
1510}
1511
David Howells7d12e782006-10-05 14:55:46 +01001512static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
1514 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001515 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Stuart Menefyfd78a762009-07-29 23:01:24 +09001517 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001519 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 return IRQ_HANDLED;
1522}
1523
David Howells7d12e782006-10-05 14:55:46 +01001524static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
1526 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001527 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 /* Handle errors */
1530 if (port->type == PORT_SCI) {
1531 if (sci_handle_errors(port)) {
1532 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001533 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001534 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 }
1536 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001537 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001538 if (!s->chan_rx)
1539 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 }
1541
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001542 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
1544 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001545 if (!s->chan_tx)
1546 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
1548 return IRQ_HANDLED;
1549}
1550
David Howells7d12e782006-10-05 14:55:46 +01001551static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552{
1553 struct uart_port *port = ptr;
1554
1555 /* Handle BREAKs */
1556 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001557 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
1559 return IRQ_HANDLED;
1560}
1561
David Howells7d12e782006-10-05 14:55:46 +01001562static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001564 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001565 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001566 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001567 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
Paul Mundtb12bb292012-03-30 19:50:15 +09001569 ssr_status = serial_port_in(port, SCxSR);
1570 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001571 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001572 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001573 else if (sci_getreg(port, s->params->overrun_reg)->size)
1574 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001575
Paul Mundtf43dc232011-01-13 15:06:28 +09001576 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
1578 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001579 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001580 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001581 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001582
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001583 /*
1584 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1585 * DR flags
1586 */
1587 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001588 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001589 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001592 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001593 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001596 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001597 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001599 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001600 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001601 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001602 ret = IRQ_HANDLED;
1603 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001604
Michael Trimarchia8884e32008-10-31 16:10:23 +09001605 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606}
1607
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001608static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001609 const char *desc;
1610 irq_handler_t handler;
1611} sci_irq_desc[] = {
1612 /*
1613 * Split out handlers, the default case.
1614 */
1615 [SCIx_ERI_IRQ] = {
1616 .desc = "rx err",
1617 .handler = sci_er_interrupt,
1618 },
1619
1620 [SCIx_RXI_IRQ] = {
1621 .desc = "rx full",
1622 .handler = sci_rx_interrupt,
1623 },
1624
1625 [SCIx_TXI_IRQ] = {
1626 .desc = "tx empty",
1627 .handler = sci_tx_interrupt,
1628 },
1629
1630 [SCIx_BRI_IRQ] = {
1631 .desc = "break",
1632 .handler = sci_br_interrupt,
1633 },
1634
1635 /*
1636 * Special muxed handler.
1637 */
1638 [SCIx_MUX_IRQ] = {
1639 .desc = "mux",
1640 .handler = sci_mpxed_interrupt,
1641 },
1642};
1643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644static int sci_request_irq(struct sci_port *port)
1645{
Paul Mundt9174fc82011-06-28 15:25:36 +09001646 struct uart_port *up = &port->port;
1647 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Paul Mundt9174fc82011-06-28 15:25:36 +09001649 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001650 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001651 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001652
Paul Mundt9174fc82011-06-28 15:25:36 +09001653 if (SCIx_IRQ_IS_MUXED(port)) {
1654 i = SCIx_MUX_IRQ;
1655 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001656 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001657 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001658
Paul Mundt0e8963d2012-05-18 18:21:06 +09001659 /*
1660 * Certain port types won't support all of the
1661 * available interrupt sources.
1662 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001663 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001664 continue;
1665 }
1666
Paul Mundt9174fc82011-06-28 15:25:36 +09001667 desc = sci_irq_desc + i;
1668 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1669 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001670 if (!port->irqstr[j]) {
1671 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001672 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001673 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001674
Paul Mundt9174fc82011-06-28 15:25:36 +09001675 ret = request_irq(irq, desc->handler, up->irqflags,
1676 port->irqstr[j], port);
1677 if (unlikely(ret)) {
1678 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1679 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 }
1681 }
1682
1683 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001684
1685out_noirq:
1686 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001687 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001688
1689out_nomem:
1690 while (--j >= 0)
1691 kfree(port->irqstr[j]);
1692
1693 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694}
1695
1696static void sci_free_irq(struct sci_port *port)
1697{
1698 int i;
1699
Paul Mundt9174fc82011-06-28 15:25:36 +09001700 /*
1701 * Intentionally in reverse order so we iterate over the muxed
1702 * IRQ first.
1703 */
1704 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001705 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001706
1707 /*
1708 * Certain port types won't support all of the available
1709 * interrupt sources.
1710 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001711 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001712 continue;
1713
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001714 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001715 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716
Paul Mundt9174fc82011-06-28 15:25:36 +09001717 if (SCIx_IRQ_IS_MUXED(port)) {
1718 /* If there's only one IRQ, we're done. */
1719 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 }
1721 }
1722}
1723
1724static unsigned int sci_tx_empty(struct uart_port *port)
1725{
Paul Mundtb12bb292012-03-30 19:50:15 +09001726 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001727 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001728
1729 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730}
1731
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001732static void sci_set_rts(struct uart_port *port, bool state)
1733{
1734 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1735 u16 data = serial_port_in(port, SCPDR);
1736
1737 /* Active low */
1738 if (state)
1739 data &= ~SCPDR_RTSD;
1740 else
1741 data |= SCPDR_RTSD;
1742 serial_port_out(port, SCPDR, data);
1743
1744 /* RTS# is output */
1745 serial_port_out(port, SCPCR,
1746 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1747 } else if (sci_getreg(port, SCSPTR)->size) {
1748 u16 ctrl = serial_port_in(port, SCSPTR);
1749
1750 /* Active low */
1751 if (state)
1752 ctrl &= ~SCSPTR_RTSDT;
1753 else
1754 ctrl |= SCSPTR_RTSDT;
1755 serial_port_out(port, SCSPTR, ctrl);
1756 }
1757}
1758
1759static bool sci_get_cts(struct uart_port *port)
1760{
1761 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1762 /* Active low */
1763 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1764 } else if (sci_getreg(port, SCSPTR)->size) {
1765 /* Active low */
1766 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1767 }
1768
1769 return true;
1770}
1771
Paul Mundtcdf7c422011-11-24 20:18:32 +09001772/*
1773 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1774 * CTS/RTS is supported in hardware by at least one port and controlled
1775 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1776 * handled via the ->init_pins() op, which is a bit of a one-way street,
1777 * lacking any ability to defer pin control -- this will later be
1778 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001779 *
1780 * Other modes (such as loopback) are supported generically on certain
1781 * port types, but not others. For these it's sufficient to test for the
1782 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001783 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1785{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001786 struct sci_port *s = to_sci_port(port);
1787
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001788 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001789 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001790
1791 /*
1792 * Standard loopback mode for SCFCR ports.
1793 */
1794 reg = sci_getreg(port, SCFCR);
1795 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001796 serial_port_out(port, SCFCR,
1797 serial_port_in(port, SCFCR) |
1798 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001799 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001800
1801 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001802
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001803 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001804 return;
1805
1806 if (!(mctrl & TIOCM_RTS)) {
1807 /* Disable Auto RTS */
1808 serial_port_out(port, SCFCR,
1809 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1810
1811 /* Clear RTS */
1812 sci_set_rts(port, 0);
1813 } else if (s->autorts) {
1814 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1815 /* Enable RTS# pin function */
1816 serial_port_out(port, SCPCR,
1817 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1818 }
1819
1820 /* Enable Auto RTS */
1821 serial_port_out(port, SCFCR,
1822 serial_port_in(port, SCFCR) | SCFCR_MCE);
1823 } else {
1824 /* Set RTS */
1825 sci_set_rts(port, 1);
1826 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827}
1828
1829static unsigned int sci_get_mctrl(struct uart_port *port)
1830{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001831 struct sci_port *s = to_sci_port(port);
1832 struct mctrl_gpios *gpios = s->gpios;
1833 unsigned int mctrl = 0;
1834
1835 mctrl_gpio_get(gpios, &mctrl);
1836
Paul Mundtcdf7c422011-11-24 20:18:32 +09001837 /*
1838 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001839 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001840 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001841 if (s->autorts) {
1842 if (sci_get_cts(port))
1843 mctrl |= TIOCM_CTS;
1844 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001845 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001846 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001847 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1848 mctrl |= TIOCM_DSR;
1849 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1850 mctrl |= TIOCM_CAR;
1851
1852 return mctrl;
1853}
1854
1855static void sci_enable_ms(struct uart_port *port)
1856{
1857 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858}
1859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860static void sci_break_ctl(struct uart_port *port, int break_state)
1861{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001862 unsigned short scscr, scsptr;
1863
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001864 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001865 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001866 /*
1867 * Not supported by hardware. Most parts couple break and rx
1868 * interrupts together, with break detection always enabled.
1869 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001870 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001871 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001872
1873 scsptr = serial_port_in(port, SCSPTR);
1874 scscr = serial_port_in(port, SCSCR);
1875
1876 if (break_state == -1) {
1877 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1878 scscr &= ~SCSCR_TE;
1879 } else {
1880 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1881 scscr |= SCSCR_TE;
1882 }
1883
1884 serial_port_out(port, SCSPTR, scsptr);
1885 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886}
1887
1888static int sci_startup(struct uart_port *port)
1889{
Magnus Damma5660ad2009-01-21 15:14:38 +00001890 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001891 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001893 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1894
Paul Mundt073e84c2011-01-19 17:30:53 +09001895 ret = sci_request_irq(s);
1896 if (unlikely(ret < 0))
1897 return ret;
1898
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001899 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001900
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 return 0;
1902}
1903
1904static void sci_shutdown(struct uart_port *port)
1905{
Magnus Damma5660ad2009-01-21 15:14:38 +00001906 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001907 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001908 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001910 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1911
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001912 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001913 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1914
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001915 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001917 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001918 /* Stop RX and TX, disable related interrupts, keep clock source */
1919 scr = serial_port_in(port, SCSCR);
1920 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001921 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001922
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001923#ifdef CONFIG_SERIAL_SH_SCI_DMA
1924 if (s->chan_rx) {
1925 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1926 port->line);
1927 del_timer_sync(&s->rx_timer);
1928 }
1929#endif
1930
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001931 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933}
1934
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001935static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1936 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001937{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001938 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001939 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001940 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001941
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001942 if (s->port.type != PORT_HSCIF)
1943 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001944
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001945 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001946 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1947 if (abs(err) >= abs(min_err))
1948 continue;
1949
1950 min_err = err;
1951 *srr = sr - 1;
1952
1953 if (!err)
1954 break;
1955 }
1956
1957 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1958 *srr + 1);
1959 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001960}
1961
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001962static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1963 unsigned long freq, unsigned int *dlr,
1964 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001965{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001966 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001967 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001968
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001969 if (s->port.type != PORT_HSCIF)
1970 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001971
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001972 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001973 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1974 dl = clamp(dl, 1U, 65535U);
1975
1976 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1977 if (abs(err) >= abs(min_err))
1978 continue;
1979
1980 min_err = err;
1981 *dlr = dl;
1982 *srr = sr - 1;
1983
1984 if (!err)
1985 break;
1986 }
1987
1988 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1989 min_err, *dlr, *srr + 1);
1990 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001991}
1992
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001993/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001994static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
1995 unsigned int *brr, unsigned int *srr,
1996 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02001997{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001998 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001999 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002000 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002001
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002002 if (s->port.type != PORT_HSCIF)
2003 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002004
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002005 /*
2006 * Find the combination of sample rate and clock select with the
2007 * smallest deviation from the desired baud rate.
2008 * Prefer high sample rates to maximise the receive margin.
2009 *
2010 * M: Receive margin (%)
2011 * N: Ratio of bit rate to clock (N = sampling rate)
2012 * D: Clock duty (D = 0 to 1.0)
2013 * L: Frame length (L = 9 to 12)
2014 * F: Absolute value of clock frequency deviation
2015 *
2016 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2017 * (|D - 0.5| / N * (1 + F))|
2018 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2019 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002020 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002021 for (c = 0; c <= 3; c++) {
2022 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002023 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002024
2025 /*
2026 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002027 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002028 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002029 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002030 *
2031 * Watch out for overflow when calculating the desired
2032 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002033 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002034 if (bps > UINT_MAX / prediv)
2035 break;
2036
2037 scrate = prediv * bps;
2038 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002039 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002040
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002041 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002042 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002043 continue;
2044
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002045 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002046 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002047 *srr = sr - 1;
2048 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002049
2050 if (!err)
2051 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002052 }
2053 }
2054
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002055found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002056 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2057 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002058 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002059}
2060
Magnus Damm1ba76222011-08-03 03:47:36 +00002061static void sci_reset(struct uart_port *port)
2062{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002063 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002064 unsigned int status;
2065
2066 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002067 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002068 } while (!(status & SCxSR_TEND(port)));
2069
Paul Mundtb12bb292012-03-30 19:50:15 +09002070 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002071
Paul Mundt0979e0e2011-11-24 18:35:49 +09002072 reg = sci_getreg(port, SCFCR);
2073 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002074 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002075
2076 sci_clear_SCxSR(port,
2077 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2078 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002079 if (sci_getreg(port, SCLSR)->size) {
2080 status = serial_port_in(port, SCLSR);
2081 status &= ~(SCLSR_TO | SCLSR_ORER);
2082 serial_port_out(port, SCLSR, status);
2083 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002084}
2085
Alan Cox606d0992006-12-08 02:38:45 -08002086static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2087 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002089 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002090 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2091 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002092 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002093 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002094 int min_err = INT_MAX, err;
2095 unsigned long max_freq = 0;
2096 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002098 if ((termios->c_cflag & CSIZE) == CS7)
2099 smr_val |= SCSMR_CHR;
2100 if (termios->c_cflag & PARENB)
2101 smr_val |= SCSMR_PE;
2102 if (termios->c_cflag & PARODD)
2103 smr_val |= SCSMR_PE | SCSMR_ODD;
2104 if (termios->c_cflag & CSTOPB)
2105 smr_val |= SCSMR_STOP;
2106
Magnus Damm154280f2009-12-22 03:37:28 +00002107 /*
2108 * earlyprintk comes here early on with port->uartclk set to zero.
2109 * the clock framework is not up and running at this point so here
2110 * we assume that 115200 is the maximum baud rate. please note that
2111 * the baud rate is not programmed during earlyprintk - it is assumed
2112 * that the previous boot loader has enabled required clocks and
2113 * setup the baud rate generator hardware for us already.
2114 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002115 if (!port->uartclk) {
2116 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2117 goto done;
2118 }
Magnus Damm154280f2009-12-22 03:37:28 +00002119
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002120 for (i = 0; i < SCI_NUM_CLKS; i++)
2121 max_freq = max(max_freq, s->clk_rates[i]);
2122
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002123 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002124 if (!baud)
2125 goto done;
2126
2127 /*
2128 * There can be multiple sources for the sampling clock. Find the one
2129 * that gives us the smallest deviation from the desired baud rate.
2130 */
2131
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002132 /* Optional Undivided External Clock */
2133 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2134 port->type != PORT_SCIFB) {
2135 err = sci_sck_calc(s, baud, &srr1);
2136 if (abs(err) < abs(min_err)) {
2137 best_clk = SCI_SCK;
2138 scr_val = SCSCR_CKE1;
2139 sccks = SCCKS_CKS;
2140 min_err = err;
2141 srr = srr1;
2142 if (!err)
2143 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002144 }
2145 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002147 /* Optional BRG Frequency Divided External Clock */
2148 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2149 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2150 &srr1);
2151 if (abs(err) < abs(min_err)) {
2152 best_clk = SCI_SCIF_CLK;
2153 scr_val = SCSCR_CKE1;
2154 sccks = 0;
2155 min_err = err;
2156 dl = dl1;
2157 srr = srr1;
2158 if (!err)
2159 goto done;
2160 }
2161 }
2162
2163 /* Optional BRG Frequency Divided Internal Clock */
2164 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2165 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2166 &srr1);
2167 if (abs(err) < abs(min_err)) {
2168 best_clk = SCI_BRG_INT;
2169 scr_val = SCSCR_CKE1;
2170 sccks = SCCKS_XIN;
2171 min_err = err;
2172 dl = dl1;
2173 srr = srr1;
2174 if (!min_err)
2175 goto done;
2176 }
2177 }
2178
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002179 /* Divided Functional Clock using standard Bit Rate Register */
2180 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2181 if (abs(err) < abs(min_err)) {
2182 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002183 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002184 min_err = err;
2185 brr = brr1;
2186 srr = srr1;
2187 cks = cks1;
2188 }
2189
2190done:
2191 if (best_clk >= 0)
2192 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2193 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
Paul Mundt23241d42011-06-28 13:55:31 +09002195 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002196
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002197 /*
2198 * Program the optional External Baud Rate Generator (BRG) first.
2199 * It controls the mux to select (H)SCK or frequency divided clock.
2200 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002201 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2202 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002203 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002204 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002205
Magnus Damm1ba76222011-08-03 03:47:36 +00002206 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002207
Paul Mundte108b2c2006-09-27 16:32:13 +09002208 uart_update_timeout(port, termios->c_cflag, baud);
2209
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002210 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002211 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2212 switch (srr + 1) {
2213 case 5: smr_val |= SCSMR_SRC_5; break;
2214 case 7: smr_val |= SCSMR_SRC_7; break;
2215 case 11: smr_val |= SCSMR_SRC_11; break;
2216 case 13: smr_val |= SCSMR_SRC_13; break;
2217 case 16: smr_val |= SCSMR_SRC_16; break;
2218 case 17: smr_val |= SCSMR_SRC_17; break;
2219 case 19: smr_val |= SCSMR_SRC_19; break;
2220 case 27: smr_val |= SCSMR_SRC_27; break;
2221 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002222 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002223 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002224 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2225 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002226 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002227 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002228 serial_port_out(port, SCBRR, brr);
2229 if (sci_getreg(port, HSSRR)->size)
2230 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2231
2232 /* Wait one bit interval */
2233 udelay((1000000 + (baud - 1)) / baud);
2234 } else {
2235 /* Don't touch the bit rate configuration */
2236 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002237 smr_val |= serial_port_in(port, SCSMR) &
2238 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002239 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2240 serial_port_out(port, SCSCR, scr_val);
2241 serial_port_out(port, SCSMR, smr_val);
2242 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
Paul Mundtd5701642008-12-16 20:07:27 +09002244 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002245
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002246 port->status &= ~UPSTAT_AUTOCTS;
2247 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002248 reg = sci_getreg(port, SCFCR);
2249 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002250 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002251
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002252 if ((port->flags & UPF_HARD_FLOW) &&
2253 (termios->c_cflag & CRTSCTS)) {
2254 /* There is no CTS interrupt to restart the hardware */
2255 port->status |= UPSTAT_AUTOCTS;
2256 /* MCE is enabled when RTS is raised */
2257 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002258 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002259
2260 /*
2261 * As we've done a sci_reset() above, ensure we don't
2262 * interfere with the FIFOs while toggling MCE. As the
2263 * reset values could still be set, simply mask them out.
2264 */
2265 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2266
Paul Mundtb12bb292012-03-30 19:50:15 +09002267 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002268 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002269
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002270 scr_val |= SCSCR_RE | SCSCR_TE |
2271 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002272 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2273 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002274 if ((srr + 1 == 5) &&
2275 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2276 /*
2277 * In asynchronous mode, when the sampling rate is 1/5, first
2278 * received data may become invalid on some SCIFA and SCIFB.
2279 * To avoid this problem wait more than 1 serial data time (1
2280 * bit time x serial data number) after setting SCSCR.RE = 1.
2281 */
2282 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002285#ifdef CONFIG_SERIAL_SH_SCI_DMA
2286 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002287 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002288 * See serial_core.c::uart_update_timeout().
2289 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2290 * function calculates 1 jiffie for the data plus 5 jiffies for the
2291 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2292 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2293 * value obtained by this formula is too small. Therefore, if the value
2294 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002295 */
2296 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002297 unsigned int bits;
2298
2299 /* byte size and parity */
2300 switch (termios->c_cflag & CSIZE) {
2301 case CS5:
2302 bits = 7;
2303 break;
2304 case CS6:
2305 bits = 8;
2306 break;
2307 case CS7:
2308 bits = 9;
2309 break;
2310 default:
2311 bits = 10;
2312 break;
2313 }
2314
2315 if (termios->c_cflag & CSTOPB)
2316 bits++;
2317 if (termios->c_cflag & PARENB)
2318 bits++;
2319 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2320 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002321 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002322 s->rx_timeout * 1000 / HZ, port->timeout);
2323 if (s->rx_timeout < msecs_to_jiffies(20))
2324 s->rx_timeout = msecs_to_jiffies(20);
2325 }
2326#endif
2327
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002329 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002330
Paul Mundt23241d42011-06-28 13:55:31 +09002331 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002332
2333 if (UART_ENABLE_MS(port, termios->c_cflag))
2334 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335}
2336
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002337static void sci_pm(struct uart_port *port, unsigned int state,
2338 unsigned int oldstate)
2339{
2340 struct sci_port *sci_port = to_sci_port(port);
2341
2342 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002343 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002344 sci_port_disable(sci_port);
2345 break;
2346 default:
2347 sci_port_enable(sci_port);
2348 break;
2349 }
2350}
2351
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352static const char *sci_type(struct uart_port *port)
2353{
2354 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002355 case PORT_IRDA:
2356 return "irda";
2357 case PORT_SCI:
2358 return "sci";
2359 case PORT_SCIF:
2360 return "scif";
2361 case PORT_SCIFA:
2362 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002363 case PORT_SCIFB:
2364 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002365 case PORT_HSCIF:
2366 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 }
2368
Paul Mundtfa439722008-09-04 18:53:58 +09002369 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370}
2371
Paul Mundtf6e94952011-01-21 15:25:36 +09002372static int sci_remap_port(struct uart_port *port)
2373{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002374 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002375
2376 /*
2377 * Nothing to do if there's already an established membase.
2378 */
2379 if (port->membase)
2380 return 0;
2381
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002382 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002383 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002384 if (unlikely(!port->membase)) {
2385 dev_err(port->dev, "can't remap port#%d\n", port->line);
2386 return -ENXIO;
2387 }
2388 } else {
2389 /*
2390 * For the simple (and majority of) cases where we don't
2391 * need to do any remapping, just cast the cookie
2392 * directly.
2393 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002394 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002395 }
2396
2397 return 0;
2398}
2399
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400static void sci_release_port(struct uart_port *port)
2401{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002402 struct sci_port *sport = to_sci_port(port);
2403
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002404 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002405 iounmap(port->membase);
2406 port->membase = NULL;
2407 }
2408
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002409 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410}
2411
2412static int sci_request_port(struct uart_port *port)
2413{
Paul Mundte2651642011-01-20 21:24:03 +09002414 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002415 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002416 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002418 res = request_mem_region(port->mapbase, sport->reg_size,
2419 dev_name(port->dev));
2420 if (unlikely(res == NULL)) {
2421 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002422 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
Paul Mundtf6e94952011-01-21 15:25:36 +09002425 ret = sci_remap_port(port);
2426 if (unlikely(ret != 0)) {
2427 release_resource(res);
2428 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002429 }
Paul Mundte2651642011-01-20 21:24:03 +09002430
2431 return 0;
2432}
2433
2434static void sci_config_port(struct uart_port *port, int flags)
2435{
2436 if (flags & UART_CONFIG_TYPE) {
2437 struct sci_port *sport = to_sci_port(port);
2438
2439 port->type = sport->cfg->type;
2440 sci_request_port(port);
2441 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442}
2443
2444static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2445{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 if (ser->baud_base < 2400)
2447 /* No paper tape reader for Mitch.. */
2448 return -EINVAL;
2449
2450 return 0;
2451}
2452
Julia Lawall069a47e2016-09-01 19:51:35 +02002453static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 .tx_empty = sci_tx_empty,
2455 .set_mctrl = sci_set_mctrl,
2456 .get_mctrl = sci_get_mctrl,
2457 .start_tx = sci_start_tx,
2458 .stop_tx = sci_stop_tx,
2459 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002460 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 .break_ctl = sci_break_ctl,
2462 .startup = sci_startup,
2463 .shutdown = sci_shutdown,
2464 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002465 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 .type = sci_type,
2467 .release_port = sci_release_port,
2468 .request_port = sci_request_port,
2469 .config_port = sci_config_port,
2470 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002471#ifdef CONFIG_CONSOLE_POLL
2472 .poll_get_char = sci_poll_get_char,
2473 .poll_put_char = sci_poll_put_char,
2474#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475};
2476
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002477static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2478{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002479 const char *clk_names[] = {
2480 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002481 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002482 [SCI_BRG_INT] = "brg_int",
2483 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002484 };
2485 struct clk *clk;
2486 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002487
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002488 if (sci_port->cfg->type == PORT_HSCIF)
2489 clk_names[SCI_SCK] = "hsck";
2490
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002491 for (i = 0; i < SCI_NUM_CLKS; i++) {
2492 clk = devm_clk_get(dev, clk_names[i]);
2493 if (PTR_ERR(clk) == -EPROBE_DEFER)
2494 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002495
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002496 if (IS_ERR(clk) && i == SCI_FCK) {
2497 /*
2498 * "fck" used to be called "sci_ick", and we need to
2499 * maintain DT backward compatibility.
2500 */
2501 clk = devm_clk_get(dev, "sci_ick");
2502 if (PTR_ERR(clk) == -EPROBE_DEFER)
2503 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002504
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002505 if (!IS_ERR(clk))
2506 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002507
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002508 /*
2509 * Not all SH platforms declare a clock lookup entry
2510 * for SCI devices, in which case we need to get the
2511 * global "peripheral_clk" clock.
2512 */
2513 clk = devm_clk_get(dev, "peripheral_clk");
2514 if (!IS_ERR(clk))
2515 goto found;
2516
2517 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2518 PTR_ERR(clk));
2519 return PTR_ERR(clk);
2520 }
2521
2522found:
2523 if (IS_ERR(clk))
2524 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2525 PTR_ERR(clk));
2526 else
2527 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2528 clk, clk);
2529 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2530 }
2531 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002532}
2533
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002534static const struct sci_port_params *
2535sci_probe_regmap(const struct plat_sci_port *cfg)
2536{
2537 unsigned int regtype;
2538
2539 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2540 return &sci_port_params[cfg->regtype];
2541
2542 switch (cfg->type) {
2543 case PORT_SCI:
2544 regtype = SCIx_SCI_REGTYPE;
2545 break;
2546 case PORT_IRDA:
2547 regtype = SCIx_IRDA_REGTYPE;
2548 break;
2549 case PORT_SCIFA:
2550 regtype = SCIx_SCIFA_REGTYPE;
2551 break;
2552 case PORT_SCIFB:
2553 regtype = SCIx_SCIFB_REGTYPE;
2554 break;
2555 case PORT_SCIF:
2556 /*
2557 * The SH-4 is a bit of a misnomer here, although that's
2558 * where this particular port layout originated. This
2559 * configuration (or some slight variation thereof)
2560 * remains the dominant model for all SCIFs.
2561 */
2562 regtype = SCIx_SH4_SCIF_REGTYPE;
2563 break;
2564 case PORT_HSCIF:
2565 regtype = SCIx_HSCIF_REGTYPE;
2566 break;
2567 default:
2568 pr_err("Can't probe register map for given port\n");
2569 return NULL;
2570 }
2571
2572 return &sci_port_params[regtype];
2573}
2574
Bill Pemberton9671f092012-11-19 13:21:50 -05002575static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002576 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002577 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002578{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002579 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002580 const struct resource *res;
2581 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002582 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002583
Paul Mundt50f09592011-12-02 20:09:48 +09002584 sci_port->cfg = p;
2585
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002586 port->ops = &sci_uart_ops;
2587 port->iotype = UPIO_MEM;
2588 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002589
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002590 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2591 if (res == NULL)
2592 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002593
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002594 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002595 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002596
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002597 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2598 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002599
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002600 /* The SCI generates several interrupts. They can be muxed together or
2601 * connected to different interrupt lines. In the muxed case only one
2602 * interrupt resource is specified. In the non-muxed case three or four
2603 * interrupt resources are specified, as the BRI interrupt is optional.
2604 */
2605 if (sci_port->irqs[0] < 0)
2606 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002607
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002608 if (sci_port->irqs[1] < 0) {
2609 sci_port->irqs[1] = sci_port->irqs[0];
2610 sci_port->irqs[2] = sci_port->irqs[0];
2611 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002612 }
2613
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002614 sci_port->params = sci_probe_regmap(p);
2615 if (unlikely(sci_port->params == NULL))
2616 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002617
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002618 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2619 * match the SoC datasheet, this should be investigated. Let platform
2620 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002621 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002622 sci_port->sampling_rate_mask = p->sampling_rate
2623 ? SCI_SR(p->sampling_rate)
2624 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002625
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002626 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002627 ret = sci_init_clocks(sci_port, &dev->dev);
2628 if (ret < 0)
2629 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002630
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002631 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002632
2633 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002634 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002635
Paul Mundtce6738b2011-01-19 15:24:40 +09002636 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002637 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002638 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002639
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002640 if (port->type == PORT_SCI) {
2641 if (sci_port->reg_size >= 0x20)
2642 port->regshift = 2;
2643 else
2644 port->regshift = 1;
2645 }
2646
Paul Mundtce6738b2011-01-19 15:24:40 +09002647 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002648 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002649 * for the multi-IRQ ports, which is where we are primarily
2650 * concerned with the shutdown path synchronization.
2651 *
2652 * For the muxed case there's nothing more to do.
2653 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002654 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002655 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002656
Paul Mundt61a69762011-06-14 12:40:19 +09002657 port->serial_in = sci_serial_in;
2658 port->serial_out = sci_serial_out;
2659
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002660 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002661}
2662
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002663static void sci_cleanup_single(struct sci_port *port)
2664{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002665 pm_runtime_disable(port->port.dev);
2666}
2667
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002668#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2669 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002670static void serial_console_putchar(struct uart_port *port, int ch)
2671{
2672 sci_poll_put_char(port, ch);
2673}
2674
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675/*
2676 * Print a string to the serial port trying not to disturb
2677 * any possible real use of the port...
2678 */
2679static void serial_console_write(struct console *co, const char *s,
2680 unsigned count)
2681{
Paul Mundt906b17d2011-01-21 16:19:53 +09002682 struct sci_port *sci_port = &sci_ports[co->index];
2683 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002684 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002685 unsigned long flags;
2686 int locked = 1;
2687
2688 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002689#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002690 if (port->sysrq)
2691 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002692 else
2693#endif
2694 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002695 locked = spin_trylock(&port->lock);
2696 else
2697 spin_lock(&port->lock);
2698
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002699 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002700 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002701 ctrl_temp = SCSCR_RE | SCSCR_TE |
2702 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002703 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2704 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002705
Magnus Damm501b8252009-01-21 15:14:30 +00002706 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002707
2708 /* wait until fifo is empty and last bit has been transmitted */
2709 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002710 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002711 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002712
2713 /* restore the SCSCR */
2714 serial_port_out(port, SCSCR, ctrl);
2715
2716 if (locked)
2717 spin_unlock(&port->lock);
2718 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719}
2720
Bill Pemberton9671f092012-11-19 13:21:50 -05002721static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002723 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 struct uart_port *port;
2725 int baud = 115200;
2726 int bits = 8;
2727 int parity = 'n';
2728 int flow = 'n';
2729 int ret;
2730
Paul Mundte108b2c2006-09-27 16:32:13 +09002731 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002732 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002733 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002734 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002735 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002736
Paul Mundt906b17d2011-01-21 16:19:53 +09002737 sci_port = &sci_ports[co->index];
2738 port = &sci_port->port;
2739
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002740 /*
2741 * Refuse to handle uninitialized ports.
2742 */
2743 if (!port->ops)
2744 return -ENODEV;
2745
Paul Mundtf6e94952011-01-21 15:25:36 +09002746 ret = sci_remap_port(port);
2747 if (unlikely(ret != 0))
2748 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002749
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 if (options)
2751 uart_parse_options(options, &baud, &parity, &bits, &flow);
2752
Paul Mundtab7cfb52011-06-01 14:47:42 +09002753 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754}
2755
2756static struct console serial_console = {
2757 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002758 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759 .write = serial_console_write,
2760 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002761 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002763 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764};
2765
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002766static struct console early_serial_console = {
2767 .name = "early_ttySC",
2768 .write = serial_console_write,
2769 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002770 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002771};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002772
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002773static char early_serial_buf[32];
2774
Bill Pemberton9671f092012-11-19 13:21:50 -05002775static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002776{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002777 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002778
2779 if (early_serial_console.data)
2780 return -EEXIST;
2781
2782 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002783
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002784 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002785
2786 serial_console_setup(&early_serial_console, early_serial_buf);
2787
2788 if (!strstr(early_serial_buf, "keep"))
2789 early_serial_console.flags |= CON_BOOT;
2790
2791 register_console(&early_serial_console);
2792 return 0;
2793}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002794
2795#define SCI_CONSOLE (&serial_console)
2796
Paul Mundtecdf8a42011-01-21 00:05:48 +09002797#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002798static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002799{
2800 return -EINVAL;
2801}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002803#define SCI_CONSOLE NULL
2804
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002805#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002807static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808
2809static struct uart_driver sci_uart_driver = {
2810 .owner = THIS_MODULE,
2811 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812 .dev_name = "ttySC",
2813 .major = SCI_MAJOR,
2814 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002815 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816 .cons = SCI_CONSOLE,
2817};
2818
Paul Mundt54507f62009-05-08 23:48:33 +09002819static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002820{
Paul Mundtd535a232011-01-19 17:19:35 +09002821 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002822
Paul Mundtd535a232011-01-19 17:19:35 +09002823 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002824
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002825 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002826
Magnus Damme552de22009-01-21 15:13:42 +00002827 return 0;
2828}
2829
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002830
2831#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2832#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2833#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002834
2835static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002836 /* SoC-specific types */
2837 {
2838 .compatible = "renesas,scif-r7s72100",
2839 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2840 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002841 /* Family-specific types */
2842 {
2843 .compatible = "renesas,rcar-gen1-scif",
2844 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2845 }, {
2846 .compatible = "renesas,rcar-gen2-scif",
2847 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2848 }, {
2849 .compatible = "renesas,rcar-gen3-scif",
2850 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2851 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002852 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002853 {
2854 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002855 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002856 }, {
2857 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002858 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002859 }, {
2860 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002861 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002862 }, {
2863 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002864 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002865 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002866 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002867 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002868 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002869 /* Terminator */
2870 },
2871};
2872MODULE_DEVICE_TABLE(of, of_sci_match);
2873
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01002874static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
2875 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002876{
2877 struct device_node *np = pdev->dev.of_node;
2878 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002879 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002880 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002881 int id;
2882
2883 if (!IS_ENABLED(CONFIG_OF) || !np)
2884 return NULL;
2885
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002886 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002887 if (!match)
2888 return NULL;
2889
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002890 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002891 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002892 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002893
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002894 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002895 id = of_alias_get_id(np, "serial");
2896 if (id < 0) {
2897 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2898 return NULL;
2899 }
2900
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002901 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002902 *dev_id = id;
2903
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002904 p->type = SCI_OF_TYPE(match->data);
2905 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002906
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002907 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002908 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002909
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002910 return p;
2911}
2912
Bill Pemberton9671f092012-11-19 13:21:50 -05002913static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002914 unsigned int index,
2915 struct plat_sci_port *p,
2916 struct sci_port *sciport)
2917{
Magnus Damm0ee70712009-01-21 15:13:50 +00002918 int ret;
2919
2920 /* Sanity check */
2921 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002922 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002923 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002924 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002925 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002926 }
2927
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002928 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002929 if (ret)
2930 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002931
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002932 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2933 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2934 return PTR_ERR(sciport->gpios);
2935
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002936 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002937 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2938 UART_GPIO_CTS)) ||
2939 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2940 UART_GPIO_RTS))) {
2941 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2942 return -EINVAL;
2943 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002944 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002945 }
2946
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002947 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2948 if (ret) {
2949 sci_cleanup_single(sciport);
2950 return ret;
2951 }
2952
2953 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002954}
2955
Bill Pemberton9671f092012-11-19 13:21:50 -05002956static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002957{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002958 struct plat_sci_port *p;
2959 struct sci_port *sp;
2960 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002961 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002962
Paul Mundtecdf8a42011-01-21 00:05:48 +09002963 /*
2964 * If we've come here via earlyprintk initialization, head off to
2965 * the special early probe. We don't have sufficient device state
2966 * to make it beyond this yet.
2967 */
2968 if (is_early_platform_device(dev))
2969 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002970
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002971 if (dev->dev.of_node) {
2972 p = sci_parse_dt(dev, &dev_id);
2973 if (p == NULL)
2974 return -EINVAL;
2975 } else {
2976 p = dev->dev.platform_data;
2977 if (p == NULL) {
2978 dev_err(&dev->dev, "no platform data supplied\n");
2979 return -EINVAL;
2980 }
2981
2982 dev_id = dev->id;
2983 }
2984
2985 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09002986 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00002987
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002988 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09002989 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002990 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00002991
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992#ifdef CONFIG_SH_STANDARD_BIOS
2993 sh_bios_gdb_detach();
2994#endif
2995
Paul Mundte108b2c2006-09-27 16:32:13 +09002996 return 0;
2997}
2998
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002999static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003000{
Paul Mundtd535a232011-01-19 17:19:35 +09003001 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003002
Paul Mundtd535a232011-01-19 17:19:35 +09003003 if (sport)
3004 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003005
3006 return 0;
3007}
3008
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003009static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003010{
Paul Mundtd535a232011-01-19 17:19:35 +09003011 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003012
Paul Mundtd535a232011-01-19 17:19:35 +09003013 if (sport)
3014 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003015
3016 return 0;
3017}
3018
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003019static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003020
Paul Mundte108b2c2006-09-27 16:32:13 +09003021static struct platform_driver sci_driver = {
3022 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003023 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003024 .driver = {
3025 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003026 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003027 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003028 },
3029};
3030
3031static int __init sci_init(void)
3032{
3033 int ret;
3034
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003035 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003036
Paul Mundte108b2c2006-09-27 16:32:13 +09003037 ret = uart_register_driver(&sci_uart_driver);
3038 if (likely(ret == 0)) {
3039 ret = platform_driver_register(&sci_driver);
3040 if (unlikely(ret))
3041 uart_unregister_driver(&sci_uart_driver);
3042 }
3043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044 return ret;
3045}
3046
3047static void __exit sci_exit(void)
3048{
Paul Mundte108b2c2006-09-27 16:32:13 +09003049 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050 uart_unregister_driver(&sci_uart_driver);
3051}
3052
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003053#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3054early_platform_init_buffer("earlyprintk", &sci_driver,
3055 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3056#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003057#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3058static struct __init plat_sci_port port_cfg;
3059
3060static int __init early_console_setup(struct earlycon_device *device,
3061 int type)
3062{
3063 if (!device->port.membase)
3064 return -ENODEV;
3065
3066 device->port.serial_in = sci_serial_in;
3067 device->port.serial_out = sci_serial_out;
3068 device->port.type = type;
3069 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003070 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003071 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003072 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003073 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3074 sci_serial_out(&sci_ports[0].port, SCSCR,
3075 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003076
3077 device->con->write = serial_console_write;
3078 return 0;
3079}
3080static int __init sci_early_console_setup(struct earlycon_device *device,
3081 const char *opt)
3082{
3083 return early_console_setup(device, PORT_SCI);
3084}
3085static int __init scif_early_console_setup(struct earlycon_device *device,
3086 const char *opt)
3087{
3088 return early_console_setup(device, PORT_SCIF);
3089}
3090static int __init scifa_early_console_setup(struct earlycon_device *device,
3091 const char *opt)
3092{
3093 return early_console_setup(device, PORT_SCIFA);
3094}
3095static int __init scifb_early_console_setup(struct earlycon_device *device,
3096 const char *opt)
3097{
3098 return early_console_setup(device, PORT_SCIFB);
3099}
3100static int __init hscif_early_console_setup(struct earlycon_device *device,
3101 const char *opt)
3102{
3103 return early_console_setup(device, PORT_HSCIF);
3104}
3105
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003106OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003107OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003108OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003109OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003110OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3111#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3112
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113module_init(sci_init);
3114module_exit(sci_exit);
3115
Paul Mundte108b2c2006-09-27 16:32:13 +09003116MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003117MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003118MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003119MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");