blob: cfa47006f13c28b0e81a2eea6944683506258b99 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010052
53#include "i915_params.h"
54#include "i915_reg.h"
55
56#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020057#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010058#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_lrc.h"
60#include "intel_ringbuffer.h"
61
Chris Wilsond501b1d2016-04-13 17:35:02 +010062#include "i915_gem.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020063#include "i915_gem_fence_reg.h"
64#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010065#include "i915_gem_gtt.h"
66#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010067#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010068#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070069
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020070#include "i915_vma.h"
71
Zhi Wang0ad35fe2016-06-16 08:07:00 -040072#include "intel_gvt.h"
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* General customization:
75 */
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define DRIVER_NAME "i915"
78#define DRIVER_DESC "Intel Graphics"
Daniel Vetterf061ff02016-12-26 16:48:25 +010079#define DRIVER_DATE "20161226"
80#define DRIVER_TIMESTAMP 1482767304
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010083/* Many gcc seem to no see through this and fall over :( */
84#if 0
85#define WARN_ON(x) ({ \
86 bool __i915_warn_cond = (x); \
87 if (__builtin_constant_p(__i915_warn_cond)) \
88 BUILD_BUG_ON(__i915_warn_cond); \
89 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
90#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020091#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010092#endif
93
Jani Nikulacd9bfac2015-03-12 13:01:12 +020094#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020095#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020096
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010097#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
98 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020099
Rob Clarke2c719b2014-12-15 13:56:32 -0500100/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
101 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
102 * which may not necessarily be a user visible problem. This will either
103 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
104 * enable distros and users to tailor their preferred amount of i915 abrt
105 * spam.
106 */
107#define I915_STATE_WARN(condition, format...) ({ \
108 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200109 if (unlikely(__ret_warn_on)) \
110 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500111 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500112 unlikely(__ret_warn_on); \
113})
114
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200115#define I915_STATE_WARN_ON(x) \
116 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117
Imre Deak4fec15d2016-03-16 13:39:08 +0200118bool __i915_inject_load_failure(const char *func, int line);
119#define i915_inject_load_failure() \
120 __i915_inject_load_failure(__func__, __LINE__)
121
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530122typedef struct {
123 uint32_t val;
124} uint_fixed_16_16_t;
125
126#define FP_16_16_MAX ({ \
127 uint_fixed_16_16_t fp; \
128 fp.val = UINT_MAX; \
129 fp; \
130})
131
132static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
133{
134 uint_fixed_16_16_t fp;
135
136 WARN_ON(val >> 16);
137
138 fp.val = val << 16;
139 return fp;
140}
141
142static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
147static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
148{
149 return fp.val >> 16;
150}
151
152static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
161static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
170static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
171 uint32_t d)
172{
173 uint_fixed_16_16_t fp, res;
174
175 fp = u32_to_fixed_16_16(val);
176 res.val = DIV_ROUND_UP(fp.val, d);
177 return res;
178}
179
180static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
181 uint32_t d)
182{
183 uint_fixed_16_16_t res;
184 uint64_t interm_val;
185
186 interm_val = (uint64_t)val << 16;
187 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
188 WARN_ON(interm_val >> 32);
189 res.val = (uint32_t) interm_val;
190
191 return res;
192}
193
194static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
195 uint_fixed_16_16_t mul)
196{
197 uint64_t intermediate_val;
198 uint_fixed_16_16_t fp;
199
200 intermediate_val = (uint64_t) val * mul.val;
201 WARN_ON(intermediate_val >> 32);
202 fp.val = (uint32_t) intermediate_val;
203 return fp;
204}
205
Jani Nikula42a8ca42015-08-27 16:23:30 +0300206static inline const char *yesno(bool v)
207{
208 return v ? "yes" : "no";
209}
210
Jani Nikula87ad3212016-01-14 12:53:34 +0200211static inline const char *onoff(bool v)
212{
213 return v ? "on" : "off";
214}
215
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000216static inline const char *enableddisabled(bool v)
217{
218 return v ? "enabled" : "disabled";
219}
220
Matthew Auld86e61732016-12-13 20:32:21 +0000221#define range_overflows(start, size, max) ({ \
222 typeof(start) start__ = (start); \
223 typeof(size) size__ = (size); \
224 typeof(max) max__ = (max); \
225 (void)(&start__ == &size__); \
226 (void)(&start__ == &max__); \
227 start__ > max__ || size__ > max__ - start__; \
228})
229
230#define range_overflows_t(type, start, size, max) \
231 range_overflows((type)(start), (type)(size), (type)(max))
232
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700234 INVALID_PIPE = -1,
235 PIPE_A = 0,
236 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200238 _PIPE_EDP,
239 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700240};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800241#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700242
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200243enum transcoder {
244 TRANSCODER_A = 0,
245 TRANSCODER_B,
246 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200247 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200248 TRANSCODER_DSI_A,
249 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200250 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200251};
Jani Nikulada205632016-03-15 21:51:10 +0200252
253static inline const char *transcoder_name(enum transcoder transcoder)
254{
255 switch (transcoder) {
256 case TRANSCODER_A:
257 return "A";
258 case TRANSCODER_B:
259 return "B";
260 case TRANSCODER_C:
261 return "C";
262 case TRANSCODER_EDP:
263 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200264 case TRANSCODER_DSI_A:
265 return "DSI A";
266 case TRANSCODER_DSI_C:
267 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200268 default:
269 return "<invalid>";
270 }
271}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200272
Jani Nikula4d1de972016-03-18 17:05:42 +0200273static inline bool transcoder_is_dsi(enum transcoder transcoder)
274{
275 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
276}
277
Damien Lespiau84139d12014-03-28 00:18:32 +0530278/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200279 * Global legacy plane identifier. Valid only for primary/sprite
280 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530281 */
Jesse Barnes80824002009-09-10 15:28:06 -0700282enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200283 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700284 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800285 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700286};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800287#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800288
Ville Syrjälä580503c2016-10-31 22:37:00 +0200289#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300290
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200291/*
292 * Per-pipe plane identifier.
293 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
294 * number of planes per CRTC. Not all platforms really have this many planes,
295 * which means some arrays of size I915_MAX_PLANES may have unused entries
296 * between the topmost sprite plane and the cursor plane.
297 *
298 * This is expected to be passed to various register macros
299 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
300 */
301enum plane_id {
302 PLANE_PRIMARY,
303 PLANE_SPRITE0,
304 PLANE_SPRITE1,
305 PLANE_CURSOR,
306 I915_MAX_PLANES,
307};
308
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200309#define for_each_plane_id_on_crtc(__crtc, __p) \
310 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
311 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
312
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300313enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700314 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300315 PORT_A = 0,
316 PORT_B,
317 PORT_C,
318 PORT_D,
319 PORT_E,
320 I915_MAX_PORTS
321};
322#define port_name(p) ((p) + 'A')
323
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300324#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800325
326enum dpio_channel {
327 DPIO_CH0,
328 DPIO_CH1
329};
330
331enum dpio_phy {
332 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200333 DPIO_PHY1,
334 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800335};
336
Paulo Zanonib97186f2013-05-03 12:15:36 -0300337enum intel_display_power_domain {
338 POWER_DOMAIN_PIPE_A,
339 POWER_DOMAIN_PIPE_B,
340 POWER_DOMAIN_PIPE_C,
341 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
342 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
343 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
344 POWER_DOMAIN_TRANSCODER_A,
345 POWER_DOMAIN_TRANSCODER_B,
346 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300347 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200348 POWER_DOMAIN_TRANSCODER_DSI_A,
349 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100350 POWER_DOMAIN_PORT_DDI_A_LANES,
351 POWER_DOMAIN_PORT_DDI_B_LANES,
352 POWER_DOMAIN_PORT_DDI_C_LANES,
353 POWER_DOMAIN_PORT_DDI_D_LANES,
354 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200355 POWER_DOMAIN_PORT_DSI,
356 POWER_DOMAIN_PORT_CRT,
357 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300358 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200359 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300360 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000361 POWER_DOMAIN_AUX_A,
362 POWER_DOMAIN_AUX_B,
363 POWER_DOMAIN_AUX_C,
364 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100365 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100366 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300367 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300368
369 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300370};
371
372#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
373#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
374 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300375#define POWER_DOMAIN_TRANSCODER(tran) \
376 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
377 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300378
Egbert Eich1d843f92013-02-25 12:06:49 -0500379enum hpd_pin {
380 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500381 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
382 HPD_CRT,
383 HPD_SDVO_B,
384 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700385 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500386 HPD_PORT_B,
387 HPD_PORT_C,
388 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800389 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500390 HPD_NUM_PINS
391};
392
Jani Nikulac91711f2015-05-28 15:43:48 +0300393#define for_each_hpd_pin(__pin) \
394 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
395
Jani Nikula5fcece82015-05-27 15:03:42 +0300396struct i915_hotplug {
397 struct work_struct hotplug_work;
398
399 struct {
400 unsigned long last_jiffies;
401 int count;
402 enum {
403 HPD_ENABLED = 0,
404 HPD_DISABLED = 1,
405 HPD_MARK_DISABLED = 2
406 } state;
407 } stats[HPD_NUM_PINS];
408 u32 event_bits;
409 struct delayed_work reenable_work;
410
411 struct intel_digital_port *irq_port[I915_MAX_PORTS];
412 u32 long_port_mask;
413 u32 short_port_mask;
414 struct work_struct dig_port_work;
415
Lyude19625e82016-06-21 17:03:44 -0400416 struct work_struct poll_init_work;
417 bool poll_enabled;
418
Jani Nikula5fcece82015-05-27 15:03:42 +0300419 /*
420 * if we get a HPD irq from DP and a HPD irq from non-DP
421 * the non-DP HPD could block the workqueue on a mode config
422 * mutex getting, that userspace may have taken. However
423 * userspace is waiting on the DP workqueue to run which is
424 * blocked behind the non-DP one.
425 */
426 struct workqueue_struct *dp_wq;
427};
428
Chris Wilson2a2d5482012-12-03 11:49:06 +0000429#define I915_GEM_GPU_DOMAINS \
430 (I915_GEM_DOMAIN_RENDER | \
431 I915_GEM_DOMAIN_SAMPLER | \
432 I915_GEM_DOMAIN_COMMAND | \
433 I915_GEM_DOMAIN_INSTRUCTION | \
434 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700435
Damien Lespiau055e3932014-08-18 13:49:10 +0100436#define for_each_pipe(__dev_priv, __p) \
437 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200438#define for_each_pipe_masked(__dev_priv, __p, __mask) \
439 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
440 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700441#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000442 for ((__p) = 0; \
443 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
444 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000445#define for_each_sprite(__dev_priv, __p, __s) \
446 for ((__s) = 0; \
447 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
448 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800449
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200450#define for_each_port_masked(__port, __ports_mask) \
451 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
452 for_each_if ((__ports_mask) & (1 << (__port)))
453
Damien Lespiaud79b8142014-05-13 23:32:23 +0100454#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100455 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100456
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300457#define for_each_intel_plane(dev, intel_plane) \
458 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100459 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300460 base.head)
461
Matt Roperc107acf2016-05-12 07:06:01 -0700462#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100463 list_for_each_entry(intel_plane, \
464 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700465 base.head) \
466 for_each_if ((plane_mask) & \
467 (1 << drm_plane_index(&intel_plane->base)))
468
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300469#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
470 list_for_each_entry(intel_plane, \
471 &(dev)->mode_config.plane_list, \
472 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200473 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300474
Chris Wilson91c8a322016-07-05 10:40:23 +0100475#define for_each_intel_crtc(dev, intel_crtc) \
476 list_for_each_entry(intel_crtc, \
477 &(dev)->mode_config.crtc_list, \
478 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100479
Chris Wilson91c8a322016-07-05 10:40:23 +0100480#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
481 list_for_each_entry(intel_crtc, \
482 &(dev)->mode_config.crtc_list, \
483 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700484 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
485
Damien Lespiaub2784e12014-08-05 11:29:37 +0100486#define for_each_intel_encoder(dev, intel_encoder) \
487 list_for_each_entry(intel_encoder, \
488 &(dev)->mode_config.encoder_list, \
489 base.head)
490
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200491#define for_each_intel_connector(dev, intel_connector) \
492 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100493 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200494 base.head)
495
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200496#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
497 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200498 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200499
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800500#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
501 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200502 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800503
Borun Fub04c5bd2014-07-12 10:02:27 +0530504#define for_each_power_domain(domain, mask) \
505 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200506 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530507
Daniel Vettere7b903d2013-06-05 13:34:14 +0200508struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100509struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100510struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200511
Chris Wilsona6f766f2015-04-27 13:41:20 +0100512struct drm_i915_file_private {
513 struct drm_i915_private *dev_priv;
514 struct drm_file *file;
515
516 struct {
517 spinlock_t lock;
518 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100519/* 20ms is a fairly arbitrary limit (greater than the average frame time)
520 * chosen to prevent the CPU getting more than a frame ahead of the GPU
521 * (when using lax throttling for the frontbuffer). We also use it to
522 * offer free GPU waitboosts for severely congested workloads.
523 */
524#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100525 } mm;
526 struct idr context_idr;
527
Chris Wilson2e1b8732015-04-27 13:41:22 +0100528 struct intel_rps_client {
529 struct list_head link;
530 unsigned boosts;
531 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100532
Chris Wilsonc80ff162016-07-27 09:07:27 +0100533 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200534
535/* Client can have a maximum of 3 contexts banned before
536 * it is denied of creating new contexts. As one context
537 * ban needs 4 consecutive hangs, and more if there is
538 * progress in between, this is a last resort stop gap measure
539 * to limit the badly behaving clients access to gpu.
540 */
541#define I915_MAX_CLIENT_CONTEXT_BANS 3
542 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100543};
544
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100545/* Used by dp and fdi links */
546struct intel_link_m_n {
547 uint32_t tu;
548 uint32_t gmch_m;
549 uint32_t gmch_n;
550 uint32_t link_m;
551 uint32_t link_n;
552};
553
554void intel_link_compute_m_n(int bpp, int nlanes,
555 int pixel_clock, int link_clock,
556 struct intel_link_m_n *m_n);
557
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558/* Interface history:
559 *
560 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100561 * 1.2: Add Power Management
562 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100563 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000564 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000565 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
566 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 */
568#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000569#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570#define DRIVER_PATCHLEVEL 0
571
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700572struct opregion_header;
573struct opregion_acpi;
574struct opregion_swsci;
575struct opregion_asle;
576
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100577struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000578 struct opregion_header *header;
579 struct opregion_acpi *acpi;
580 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300581 u32 swsci_gbda_sub_functions;
582 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000583 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200584 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200585 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200586 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000587 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200588 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100589};
Chris Wilson44834a62010-08-19 16:09:23 +0100590#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100591
Chris Wilson6ef3d422010-08-04 20:26:07 +0100592struct intel_overlay;
593struct intel_overlay_error_state;
594
yakui_zhao9b9d1722009-05-31 17:17:17 +0800595struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100596 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800597 u8 dvo_port;
598 u8 slave_addr;
599 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100600 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400601 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800602};
603
Jani Nikula7bd688c2013-11-08 16:48:56 +0200604struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200605struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100606struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200607struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000608struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100609struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200610struct intel_limit;
611struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100612
Jesse Barnese70236a2009-09-21 10:42:27 -0700613struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200614 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200615 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100616 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800617 int (*compute_intermediate_wm)(struct drm_device *dev,
618 struct intel_crtc *intel_crtc,
619 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100620 void (*initial_watermarks)(struct intel_atomic_state *state,
621 struct intel_crtc_state *cstate);
622 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
623 struct intel_crtc_state *cstate);
624 void (*optimize_watermarks)(struct intel_atomic_state *state,
625 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700626 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200627 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200628 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
629 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100630 /* Returns the active state of the crtc, and if the crtc is active,
631 * fills out the pipe-config with the hw state. */
632 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200633 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000634 void (*get_initial_plane_config)(struct intel_crtc *,
635 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200636 int (*crtc_compute_clock)(struct intel_crtc *crtc,
637 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200638 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
639 struct drm_atomic_state *old_state);
640 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
641 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200642 void (*update_crtcs)(struct drm_atomic_state *state,
643 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200644 void (*audio_codec_enable)(struct drm_connector *connector,
645 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300646 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200647 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700648 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200649 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200650 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
652 struct drm_i915_gem_object *obj,
653 struct drm_i915_gem_request *req,
654 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700656 /* clock updates for mode set */
657 /* cursor updates */
658 /* render clock increase/decrease */
659 /* display clock increase/decrease */
660 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000661
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200662 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
663 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700664};
665
Mika Kuoppala48c10262015-01-16 11:34:41 +0200666enum forcewake_domain_id {
667 FW_DOMAIN_ID_RENDER = 0,
668 FW_DOMAIN_ID_BLITTER,
669 FW_DOMAIN_ID_MEDIA,
670
671 FW_DOMAIN_ID_COUNT
672};
673
674enum forcewake_domains {
675 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
676 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
677 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
678 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
679 FORCEWAKE_BLITTER |
680 FORCEWAKE_MEDIA)
681};
682
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100683#define FW_REG_READ (1)
684#define FW_REG_WRITE (2)
685
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530686enum decoupled_power_domain {
687 GEN9_DECOUPLED_PD_BLITTER = 0,
688 GEN9_DECOUPLED_PD_RENDER,
689 GEN9_DECOUPLED_PD_MEDIA,
690 GEN9_DECOUPLED_PD_ALL
691};
692
693enum decoupled_ops {
694 GEN9_DECOUPLED_OP_WRITE = 0,
695 GEN9_DECOUPLED_OP_READ
696};
697
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100698enum forcewake_domains
699intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
700 i915_reg_t reg, unsigned int op);
701
Chris Wilson907b28c2013-07-19 20:36:52 +0100702struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530703 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200704 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530705 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200706 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700707
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200708 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
709 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
710 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
711 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200713 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700714 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200715 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700716 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200717 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700718 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300719};
720
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100721struct intel_forcewake_range {
722 u32 start;
723 u32 end;
724
725 enum forcewake_domains domains;
726};
727
Chris Wilson907b28c2013-07-19 20:36:52 +0100728struct intel_uncore {
729 spinlock_t lock; /** lock is also taken in irq contexts. */
730
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100731 const struct intel_forcewake_range *fw_domains_table;
732 unsigned int fw_domains_table_entries;
733
Chris Wilson907b28c2013-07-19 20:36:52 +0100734 struct intel_uncore_funcs funcs;
735
736 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100737
Mika Kuoppala48c10262015-01-16 11:34:41 +0200738 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100739 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100740
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200741 struct intel_uncore_forcewake_domain {
742 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200743 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100744 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200745 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100746 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200747 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200748 u32 val_set;
749 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200750 i915_reg_t reg_ack;
751 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200752 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200753 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200754
755 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100756};
757
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200758/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100759#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
760 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
761 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
762 (domain__)++) \
763 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200764
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100765#define for_each_fw_domain(domain__, dev_priv__) \
766 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200767
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200768#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
769#define CSR_VERSION_MAJOR(version) ((version) >> 16)
770#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
771
Daniel Vettereb805622015-05-04 14:58:44 +0200772struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200773 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200774 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530775 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200776 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200777 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200778 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200779 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200780 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200781 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200782 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200783};
784
Joonas Lahtinen604db652016-10-05 13:50:16 +0300785#define DEV_INFO_FOR_EACH_FLAG(func) \
786 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200787 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200788 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300789 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200790 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800791 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300792 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300793 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800794 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300795 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300796 func(has_fbc); \
797 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800798 func(has_full_ppgtt); \
799 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300800 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300801 func(has_gmch_display); \
802 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300803 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300804 func(has_hw_contexts); \
805 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300806 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300807 func(has_logical_ring_contexts); \
808 func(has_overlay); \
809 func(has_pipe_cxsr); \
810 func(has_pooled_eu); \
811 func(has_psr); \
812 func(has_rc6); \
813 func(has_rc6p); \
814 func(has_resource_streamer); \
815 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300816 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300817 func(cursor_needs_physical); \
818 func(hws_needs_physical); \
819 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800820 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200821
Imre Deak915490d2016-08-31 19:13:01 +0300822struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300823 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300824 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300825 u8 eu_total;
826 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300827 u8 min_eu_in_pool;
828 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
829 u8 subslice_7eu[3];
830 u8 has_slice_pg:1;
831 u8 has_subslice_pg:1;
832 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300833};
834
Imre Deak57ec1712016-08-31 19:13:05 +0300835static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
836{
837 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
838}
839
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200840/* Keep in gen based order, and chronological order within a gen */
841enum intel_platform {
842 INTEL_PLATFORM_UNINITIALIZED = 0,
843 INTEL_I830,
844 INTEL_I845G,
845 INTEL_I85X,
846 INTEL_I865G,
847 INTEL_I915G,
848 INTEL_I915GM,
849 INTEL_I945G,
850 INTEL_I945GM,
851 INTEL_G33,
852 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200853 INTEL_I965G,
854 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200855 INTEL_G45,
856 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200857 INTEL_IRONLAKE,
858 INTEL_SANDYBRIDGE,
859 INTEL_IVYBRIDGE,
860 INTEL_VALLEYVIEW,
861 INTEL_HASWELL,
862 INTEL_BROADWELL,
863 INTEL_CHERRYVIEW,
864 INTEL_SKYLAKE,
865 INTEL_BROXTON,
866 INTEL_KABYLAKE,
867 INTEL_GEMINILAKE,
868};
869
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500870struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200871 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100872 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100873 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000874 u8 num_sprites[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100875 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100876 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200877 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700878 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100879 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300880#define DEFINE_FLAG(name) u8 name:1
881 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
882#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530883 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200884 /* Register offsets for the various display pipes and transcoders */
885 int pipe_offsets[I915_MAX_TRANSCODERS];
886 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200887 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300888 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600889
890 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300891 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000892
893 struct color_luts {
894 u16 degamma_lut_size;
895 u16 gamma_lut_size;
896 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500897};
898
Chris Wilson2bd160a2016-08-15 10:48:45 +0100899struct intel_display_error_state;
900
901struct drm_i915_error_state {
902 struct kref ref;
903 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100904 struct timeval boottime;
905 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100906
Chris Wilson9f267eb2016-10-12 10:05:19 +0100907 struct drm_i915_private *i915;
908
Chris Wilson2bd160a2016-08-15 10:48:45 +0100909 char error_msg[128];
910 bool simulated;
911 int iommu;
912 u32 reset_count;
913 u32 suspend_count;
914 struct intel_device_info device_info;
915
916 /* Generic register state */
917 u32 eir;
918 u32 pgtbl_er;
919 u32 ier;
920 u32 gtier[4];
921 u32 ccid;
922 u32 derrmr;
923 u32 forcewake;
924 u32 error; /* gen6+ */
925 u32 err_int; /* gen7 */
926 u32 fault_data0; /* gen8, gen9 */
927 u32 fault_data1; /* gen8, gen9 */
928 u32 done_reg;
929 u32 gac_eco;
930 u32 gam_ecochk;
931 u32 gab_ctl;
932 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300933
Chris Wilson2bd160a2016-08-15 10:48:45 +0100934 u64 fence[I915_MAX_NUM_FENCES];
935 struct intel_overlay_error_state *overlay;
936 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100937 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530938 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100939
940 struct drm_i915_error_engine {
941 int engine_id;
942 /* Software tracked state */
943 bool waiting;
944 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200945 unsigned long hangcheck_timestamp;
946 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100947 enum intel_engine_hangcheck_action hangcheck_action;
948 struct i915_address_space *vm;
949 int num_requests;
950
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100951 /* position of active request inside the ring */
952 u32 rq_head, rq_post, rq_tail;
953
Chris Wilson2bd160a2016-08-15 10:48:45 +0100954 /* our own tracking of ring head and tail */
955 u32 cpu_ring_head;
956 u32 cpu_ring_tail;
957
958 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100959
960 /* Register state */
961 u32 start;
962 u32 tail;
963 u32 head;
964 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100965 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100966 u32 hws;
967 u32 ipeir;
968 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100969 u32 bbstate;
970 u32 instpm;
971 u32 instps;
972 u32 seqno;
973 u64 bbaddr;
974 u64 acthd;
975 u32 fault_reg;
976 u64 faddr;
977 u32 rc_psmi; /* sleep state */
978 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300979 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100980
981 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100982 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100983 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100984 int page_count;
985 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100986 u32 *pages[0];
987 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
988
989 struct drm_i915_error_object *wa_ctx;
990
991 struct drm_i915_error_request {
992 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100993 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100994 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200995 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100996 u32 seqno;
997 u32 head;
998 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100999 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +01001000
1001 struct drm_i915_error_waiter {
1002 char comm[TASK_COMM_LEN];
1003 pid_t pid;
1004 u32 seqno;
1005 } *waiters;
1006
1007 struct {
1008 u32 gfx_mode;
1009 union {
1010 u64 pdp[4];
1011 u32 pp_dir_base;
1012 };
1013 } vm_info;
1014
1015 pid_t pid;
1016 char comm[TASK_COMM_LEN];
Mika Kuoppalab083a082016-11-18 15:10:47 +02001017 int context_bans;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001018 } engine[I915_NUM_ENGINES];
1019
1020 struct drm_i915_error_buffer {
1021 u32 size;
1022 u32 name;
1023 u32 rseqno[I915_NUM_ENGINES], wseqno;
1024 u64 gtt_offset;
1025 u32 read_domains;
1026 u32 write_domain;
1027 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1028 u32 tiling:2;
1029 u32 dirty:1;
1030 u32 purgeable:1;
1031 u32 userptr:1;
1032 s32 engine:4;
1033 u32 cache_level:3;
1034 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1035 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1036 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1037};
1038
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001039enum i915_cache_level {
1040 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001041 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1042 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1043 caches, eg sampler/render caches, and the
1044 large Last-Level-Cache. LLC is coherent with
1045 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001046 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001047};
1048
Chris Wilson85fd4f52016-12-05 14:29:36 +00001049#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1050
Oscar Mateo821d66d2014-07-03 16:28:00 +01001051#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +03001052
Oscar Mateo31b7a882014-07-03 16:28:01 +01001053/**
Chris Wilsone2efd132016-05-24 14:53:34 +01001054 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +01001055 * @ref: reference count.
1056 * @user_handle: userspace tracking identity for this context.
1057 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +03001058 * @flags: context specific flags:
1059 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +01001060 * @file_priv: filp associated with this context (NULL for global default
1061 * context).
1062 * @hang_stats: information about the role of this context in possible GPU
1063 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +01001064 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +01001065 * @legacy_hw_ctx: render context backing object and whether it is correctly
1066 * initialized (legacy ring submission mechanism only).
1067 * @link: link in the global list of contexts.
1068 *
1069 * Contexts are memory images used by the hardware to store copies of their
1070 * internal state.
1071 */
Chris Wilsone2efd132016-05-24 14:53:34 +01001072struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +03001073 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +01001074 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -07001075 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001076 struct i915_hw_ppgtt *ppgtt;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001077 struct pid *pid;
Chris Wilson562f5d42016-10-28 13:58:54 +01001078 const char *name;
Ben Widawskya33afea2013-09-17 21:12:45 -07001079
Chris Wilson8d59bc62016-05-24 14:53:42 +01001080 unsigned long flags;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001081#define CONTEXT_NO_ZEROMAP BIT(0)
1082#define CONTEXT_NO_ERROR_CAPTURE BIT(1)
Dave Gordon0be81152016-08-19 15:23:42 +01001083
1084 /* Unique identifier for this context, used by the hw for tracking */
1085 unsigned int hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +01001086 u32 user_handle;
Chris Wilson9f792eb2016-11-14 20:41:04 +00001087 int priority; /* greater priorities are serviced first */
Chris Wilson5d1808e2016-04-28 09:56:51 +01001088
Chris Wilson0cb26a82016-06-24 14:55:53 +01001089 u32 ggtt_alignment;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -08001090 u32 ggtt_offset_bias;
Chris Wilson0cb26a82016-06-24 14:55:53 +01001091
Chris Wilson9021ad02016-05-24 14:53:37 +01001092 struct intel_context {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001093 struct i915_vma *state;
Chris Wilson7e37f882016-08-02 22:50:21 +01001094 struct intel_ring *ring;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001095 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +01001096 u64 lrc_desc;
1097 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001098 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001099 } engine[I915_NUM_ENGINES];
Zhi Wangbcd794c2016-06-16 08:07:01 -04001100 u32 ring_size;
Zhi Wangc01fc532016-06-16 08:07:02 -04001101 u32 desc_template;
Zhi Wang3c7ba632016-06-16 08:07:03 -04001102 struct atomic_notifier_head status_notifier;
Zhi Wang80a9a8d2016-06-16 08:07:04 -04001103 bool execlists_force_single_submission;
Oscar Mateoc9e003a2014-07-24 17:04:13 +01001104
Ben Widawskya33afea2013-09-17 21:12:45 -07001105 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +01001106
1107 u8 remap_slice;
Chris Wilson50e046b2016-08-04 07:52:46 +01001108 bool closed:1;
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001109 bool bannable:1;
1110 bool banned:1;
1111
1112 unsigned int guilty_count; /* guilty of a hang */
1113 unsigned int active_count; /* active during hang */
1114
1115#define CONTEXT_SCORE_GUILTY 10
1116#define CONTEXT_SCORE_BAN_THRESHOLD 40
1117 /* Accumulated score of hangs caused by this context */
1118 int ban_score;
Ben Widawsky40521052012-06-04 14:42:43 -07001119};
1120
Paulo Zanonia4001f12015-02-13 17:23:44 -02001121enum fb_op_origin {
1122 ORIGIN_GTT,
1123 ORIGIN_CPU,
1124 ORIGIN_CS,
1125 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001126 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001127};
1128
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001129struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001130 /* This is always the inner lock when overlapping with struct_mutex and
1131 * it's the outer lock when overlapping with stolen_lock. */
1132 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001133 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001134 unsigned int possible_framebuffer_bits;
1135 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001136 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001137 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001138
Ben Widawskyc4213882014-06-19 12:06:10 -07001139 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001140 struct drm_mm_node *compressed_llb;
1141
Rodrigo Vivida46f932014-08-01 02:04:45 -07001142 bool false_color;
1143
Paulo Zanonid029bca2015-10-15 10:44:46 -03001144 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001145 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001146
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001147 bool underrun_detected;
1148 struct work_struct underrun_work;
1149
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001150 struct intel_fbc_state_cache {
1151 struct {
1152 unsigned int mode_flags;
1153 uint32_t hsw_bdw_pixel_rate;
1154 } crtc;
1155
1156 struct {
1157 unsigned int rotation;
1158 int src_w;
1159 int src_h;
1160 bool visible;
1161 } plane;
1162
1163 struct {
1164 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001165 uint32_t pixel_format;
1166 unsigned int stride;
1167 int fence_reg;
1168 unsigned int tiling_mode;
1169 } fb;
1170 } state_cache;
1171
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001172 struct intel_fbc_reg_params {
1173 struct {
1174 enum pipe pipe;
1175 enum plane plane;
1176 unsigned int fence_y_offset;
1177 } crtc;
1178
1179 struct {
1180 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001181 uint32_t pixel_format;
1182 unsigned int stride;
1183 int fence_reg;
1184 } fb;
1185
1186 int cfb_size;
1187 } params;
1188
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001189 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001190 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001191 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001192 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001193 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001194
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001195 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001196};
1197
Vandana Kannan96178ee2015-01-10 02:25:56 +05301198/**
1199 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1200 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1201 * parsing for same resolution.
1202 */
1203enum drrs_refresh_rate_type {
1204 DRRS_HIGH_RR,
1205 DRRS_LOW_RR,
1206 DRRS_MAX_RR, /* RR count */
1207};
1208
1209enum drrs_support_type {
1210 DRRS_NOT_SUPPORTED = 0,
1211 STATIC_DRRS_SUPPORT = 1,
1212 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301213};
1214
Daniel Vetter2807cf62014-07-11 10:30:11 -07001215struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301216struct i915_drrs {
1217 struct mutex mutex;
1218 struct delayed_work work;
1219 struct intel_dp *dp;
1220 unsigned busy_frontbuffer_bits;
1221 enum drrs_refresh_rate_type refresh_rate_type;
1222 enum drrs_support_type type;
1223};
1224
Rodrigo Vivia031d702013-10-03 16:15:06 -03001225struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001226 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001227 bool sink_support;
1228 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001229 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001230 bool active;
1231 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001232 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301233 bool psr2_support;
1234 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001235 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001236};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001237
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001238enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001239 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001240 PCH_IBX, /* Ibexpeak PCH */
1241 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001242 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301243 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001244 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001245 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001246};
1247
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001248enum intel_sbi_destination {
1249 SBI_ICLK,
1250 SBI_MPHY,
1251};
1252
Jesse Barnesb690e962010-07-19 13:53:12 -07001253#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001254#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001255#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001256#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001257#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001258#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001259
Dave Airlie8be48d92010-03-30 05:34:14 +00001260struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001261struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001262
Daniel Vetterc2b91522012-02-14 22:37:19 +01001263struct intel_gmbus {
1264 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001265#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001266 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001267 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001268 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001269 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001270 struct drm_i915_private *dev_priv;
1271};
1272
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001273struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001274 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001275 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001276 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001277 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001278 u32 saveSWF0[16];
1279 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001280 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001281 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001282 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001283 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001284};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001285
Imre Deakddeea5b2014-05-05 15:19:56 +03001286struct vlv_s0ix_state {
1287 /* GAM */
1288 u32 wr_watermark;
1289 u32 gfx_prio_ctrl;
1290 u32 arb_mode;
1291 u32 gfx_pend_tlb0;
1292 u32 gfx_pend_tlb1;
1293 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1294 u32 media_max_req_count;
1295 u32 gfx_max_req_count;
1296 u32 render_hwsp;
1297 u32 ecochk;
1298 u32 bsd_hwsp;
1299 u32 blt_hwsp;
1300 u32 tlb_rd_addr;
1301
1302 /* MBC */
1303 u32 g3dctl;
1304 u32 gsckgctl;
1305 u32 mbctl;
1306
1307 /* GCP */
1308 u32 ucgctl1;
1309 u32 ucgctl3;
1310 u32 rcgctl1;
1311 u32 rcgctl2;
1312 u32 rstctl;
1313 u32 misccpctl;
1314
1315 /* GPM */
1316 u32 gfxpause;
1317 u32 rpdeuhwtc;
1318 u32 rpdeuc;
1319 u32 ecobus;
1320 u32 pwrdwnupctl;
1321 u32 rp_down_timeout;
1322 u32 rp_deucsw;
1323 u32 rcubmabdtmr;
1324 u32 rcedata;
1325 u32 spare2gh;
1326
1327 /* Display 1 CZ domain */
1328 u32 gt_imr;
1329 u32 gt_ier;
1330 u32 pm_imr;
1331 u32 pm_ier;
1332 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1333
1334 /* GT SA CZ domain */
1335 u32 tilectl;
1336 u32 gt_fifoctl;
1337 u32 gtlc_wake_ctrl;
1338 u32 gtlc_survive;
1339 u32 pmwgicz;
1340
1341 /* Display 2 CZ domain */
1342 u32 gu_ctl0;
1343 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001344 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001345 u32 clock_gate_dis2;
1346};
1347
Chris Wilsonbf225f22014-07-10 20:31:18 +01001348struct intel_rps_ei {
1349 u32 cz_clock;
1350 u32 render_c0;
1351 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001352};
1353
Daniel Vetterc85aa882012-11-02 19:55:03 +01001354struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001355 /*
1356 * work, interrupts_enabled and pm_iir are protected by
1357 * dev_priv->irq_lock
1358 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001359 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001360 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001361 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001362
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001363 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301364 u32 pm_intr_keep;
1365
Ben Widawskyb39fb292014-03-19 18:31:11 -07001366 /* Frequencies are stored in potentially platform dependent multiples.
1367 * In other words, *_freq needs to be multiplied by X to be interesting.
1368 * Soft limits are those which are used for the dynamic reclocking done
1369 * by the driver (raise frequencies under heavy loads, and lower for
1370 * lighter loads). Hard limits are those imposed by the hardware.
1371 *
1372 * A distinction is made for overclocking, which is never enabled by
1373 * default, and is considered to be above the hard limit if it's
1374 * possible at all.
1375 */
1376 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1377 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1378 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1379 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1380 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001381 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001382 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001383 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1384 u8 rp1_freq; /* "less than" RP0 power/freqency */
1385 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001386 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001387
Chris Wilson8fb55192015-04-07 16:20:28 +01001388 u8 up_threshold; /* Current %busy required to uplock */
1389 u8 down_threshold; /* Current %busy required to downclock */
1390
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001391 int last_adj;
1392 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1393
Chris Wilson8d3afd72015-05-21 21:01:47 +01001394 spinlock_t client_lock;
1395 struct list_head clients;
1396 bool client_boost;
1397
Chris Wilsonc0951f02013-10-10 21:58:50 +01001398 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001399 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001400 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001401
Chris Wilsonbf225f22014-07-10 20:31:18 +01001402 /* manual wa residency calculations */
1403 struct intel_rps_ei up_ei, down_ei;
1404
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001405 /*
1406 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001407 * Must be taken after struct_mutex if nested. Note that
1408 * this lock may be held for long periods of time when
1409 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001410 */
1411 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001412};
1413
Daniel Vetter1a240d42012-11-29 22:18:51 +01001414/* defined intel_pm.c */
1415extern spinlock_t mchdev_lock;
1416
Daniel Vetterc85aa882012-11-02 19:55:03 +01001417struct intel_ilk_power_mgmt {
1418 u8 cur_delay;
1419 u8 min_delay;
1420 u8 max_delay;
1421 u8 fmax;
1422 u8 fstart;
1423
1424 u64 last_count1;
1425 unsigned long last_time1;
1426 unsigned long chipset_power;
1427 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001428 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001429 unsigned long gfx_power;
1430 u8 corr;
1431
1432 int c_m;
1433 int r_t;
1434};
1435
Imre Deakc6cb5822014-03-04 19:22:55 +02001436struct drm_i915_private;
1437struct i915_power_well;
1438
1439struct i915_power_well_ops {
1440 /*
1441 * Synchronize the well's hw state to match the current sw state, for
1442 * example enable/disable it based on the current refcount. Called
1443 * during driver init and resume time, possibly after first calling
1444 * the enable/disable handlers.
1445 */
1446 void (*sync_hw)(struct drm_i915_private *dev_priv,
1447 struct i915_power_well *power_well);
1448 /*
1449 * Enable the well and resources that depend on it (for example
1450 * interrupts located on the well). Called after the 0->1 refcount
1451 * transition.
1452 */
1453 void (*enable)(struct drm_i915_private *dev_priv,
1454 struct i915_power_well *power_well);
1455 /*
1456 * Disable the well and resources that depend on it. Called after
1457 * the 1->0 refcount transition.
1458 */
1459 void (*disable)(struct drm_i915_private *dev_priv,
1460 struct i915_power_well *power_well);
1461 /* Returns the hw enabled state. */
1462 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1463 struct i915_power_well *power_well);
1464};
1465
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001466/* Power well structure for haswell */
1467struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001468 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001469 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001470 /* power well enable/disable usage count */
1471 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001472 /* cached hw enabled state */
1473 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001474 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001475 /* unique identifier for this power well */
1476 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001477 /*
1478 * Arbitraty data associated with this power well. Platform and power
1479 * well specific.
1480 */
1481 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001482 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001483};
1484
Imre Deak83c00f52013-10-25 17:36:47 +03001485struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001486 /*
1487 * Power wells needed for initialization at driver init and suspend
1488 * time are on. They are kept on until after the first modeset.
1489 */
1490 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001491 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001492 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001493
Imre Deak83c00f52013-10-25 17:36:47 +03001494 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001495 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001496 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001497};
1498
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001499#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001500struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001501 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001502 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001503 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001504};
1505
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001506struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001507 /** Memory allocator for GTT stolen memory */
1508 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001509 /** Protects the usage of the GTT stolen memory allocator. This is
1510 * always the inner lock when overlapping with struct_mutex. */
1511 struct mutex stolen_lock;
1512
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001513 /** List of all objects in gtt_space. Used to restore gtt
1514 * mappings on resume */
1515 struct list_head bound_list;
1516 /**
1517 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001518 * are idle and not used by the GPU). These objects may or may
1519 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001520 */
1521 struct list_head unbound_list;
1522
Chris Wilson275f0392016-10-24 13:42:14 +01001523 /** List of all objects in gtt_space, currently mmaped by userspace.
1524 * All objects within this list must also be on bound_list.
1525 */
1526 struct list_head userfault_list;
1527
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001528 /**
1529 * List of objects which are pending destruction.
1530 */
1531 struct llist_head free_list;
1532 struct work_struct free_work;
1533
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001534 /** Usable portion of the GTT for GEM */
1535 unsigned long stolen_base; /* limited to low memory (32-bit) */
1536
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001537 /** PPGTT used for aliasing the PPGTT with the GTT */
1538 struct i915_hw_ppgtt *aliasing_ppgtt;
1539
Chris Wilson2cfcd322014-05-20 08:28:43 +01001540 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001541 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001542 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001543
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001544 /** LRU list of objects with fence regs on them. */
1545 struct list_head fence_list;
1546
1547 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001548 * Are we in a non-interruptible section of code like
1549 * modesetting?
1550 */
1551 bool interruptible;
1552
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001553 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001554 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001555
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001556 /** Bit 6 swizzling required for X tiling */
1557 uint32_t bit_6_swizzle_x;
1558 /** Bit 6 swizzling required for Y tiling */
1559 uint32_t bit_6_swizzle_y;
1560
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001561 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001562 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001563 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001564 u32 object_count;
1565};
1566
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001567struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001568 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001569 unsigned bytes;
1570 unsigned size;
1571 int err;
1572 u8 *buf;
1573 loff_t start;
1574 loff_t pos;
1575};
1576
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001577struct i915_error_state_file_priv {
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001578 struct drm_i915_private *i915;
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001579 struct drm_i915_error_state *error;
1580};
1581
Chris Wilsonb52992c2016-10-28 13:58:24 +01001582#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1583#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1584
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001585#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1586#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1587
Daniel Vetter99584db2012-11-14 17:14:04 +01001588struct i915_gpu_error {
1589 /* For hangcheck timer */
1590#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1591#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001592
Chris Wilson737b1502015-01-26 18:03:03 +02001593 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001594
1595 /* For reset and error_state handling. */
1596 spinlock_t lock;
1597 /* Protected by the above dev->gpu_error.lock. */
1598 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001599
1600 unsigned long missed_irq_rings;
1601
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001602 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001603 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001604 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001605 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001606 *
1607 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1608 * meaning that any waiters holding onto the struct_mutex should
1609 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001610 *
1611 * If reset is not completed succesfully, the I915_WEDGE bit is
1612 * set meaning that hardware is terminally sour and there is no
1613 * recovery. All waiters on the reset_queue will be woken when
1614 * that happens.
1615 *
1616 * This counter is used by the wait_seqno code to notice that reset
1617 * event happened and it needs to restart the entire ioctl (since most
1618 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001619 *
1620 * This is important for lock-free wait paths, where no contended lock
1621 * naturally enforces the correct ordering between the bail-out of the
1622 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001623 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001624 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001625
Chris Wilson8af29b02016-09-09 14:11:47 +01001626 unsigned long flags;
1627#define I915_RESET_IN_PROGRESS 0
1628#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001629
1630 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001631 * Waitqueue to signal when a hang is detected. Used to for waiters
1632 * to release the struct_mutex for the reset to procede.
1633 */
1634 wait_queue_head_t wait_queue;
1635
1636 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001637 * Waitqueue to signal when the reset has completed. Used by clients
1638 * that wait for dev_priv->mm.wedged to settle.
1639 */
1640 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001641
Chris Wilson094f9a52013-09-25 17:34:55 +01001642 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001643 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001644};
1645
Zhang Ruib8efb172013-02-05 15:41:53 +08001646enum modeset_restore {
1647 MODESET_ON_LID_OPEN,
1648 MODESET_DONE,
1649 MODESET_SUSPENDED,
1650};
1651
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001652#define DP_AUX_A 0x40
1653#define DP_AUX_B 0x10
1654#define DP_AUX_C 0x20
1655#define DP_AUX_D 0x30
1656
Xiong Zhang11c1b652015-08-17 16:04:04 +08001657#define DDC_PIN_B 0x05
1658#define DDC_PIN_C 0x04
1659#define DDC_PIN_D 0x06
1660
Paulo Zanoni6acab152013-09-12 17:06:24 -03001661struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001662 /*
1663 * This is an index in the HDMI/DVI DDI buffer translation table.
1664 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1665 * populate this field.
1666 */
1667#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001668 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001669
1670 uint8_t supports_dvi:1;
1671 uint8_t supports_hdmi:1;
1672 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001673 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001674
1675 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001676 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001677
1678 uint8_t dp_boost_level;
1679 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001680};
1681
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001682enum psr_lines_to_wait {
1683 PSR_0_LINES_TO_WAIT = 0,
1684 PSR_1_LINE_TO_WAIT,
1685 PSR_4_LINES_TO_WAIT,
1686 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301687};
1688
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001689struct intel_vbt_data {
1690 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1691 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1692
1693 /* Feature bits */
1694 unsigned int int_tv_support:1;
1695 unsigned int lvds_dither:1;
1696 unsigned int lvds_vbt:1;
1697 unsigned int int_crt_support:1;
1698 unsigned int lvds_use_ssc:1;
1699 unsigned int display_clock_mode:1;
1700 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001701 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001702 int lvds_ssc_freq;
1703 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1704
Pradeep Bhat83a72802014-03-28 10:14:57 +05301705 enum drrs_support_type drrs_type;
1706
Jani Nikula6aa23e62016-03-24 17:50:20 +02001707 struct {
1708 int rate;
1709 int lanes;
1710 int preemphasis;
1711 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001712 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001713 bool initialized;
1714 bool support;
1715 int bpp;
1716 struct edp_power_seq pps;
1717 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001718
Jani Nikulaf00076d2013-12-14 20:38:29 -02001719 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001720 bool full_link;
1721 bool require_aux_wakeup;
1722 int idle_frames;
1723 enum psr_lines_to_wait lines_to_wait;
1724 int tp1_wakeup_time;
1725 int tp2_tp3_wakeup_time;
1726 } psr;
1727
1728 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001729 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001730 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001731 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001732 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001733 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001734 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001735 } backlight;
1736
Shobhit Kumard17c5442013-08-27 15:12:25 +03001737 /* MIPI DSI */
1738 struct {
1739 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301740 struct mipi_config *config;
1741 struct mipi_pps_data *pps;
1742 u8 seq_version;
1743 u32 size;
1744 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001745 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001746 } dsi;
1747
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001748 int crt_ddc_pin;
1749
1750 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001751 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001752
1753 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001754 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001755};
1756
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001757enum intel_ddb_partitioning {
1758 INTEL_DDB_PART_1_2,
1759 INTEL_DDB_PART_5_6, /* IVB+ */
1760};
1761
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001762struct intel_wm_level {
1763 bool enable;
1764 uint32_t pri_val;
1765 uint32_t spr_val;
1766 uint32_t cur_val;
1767 uint32_t fbc_val;
1768};
1769
Imre Deak820c1982013-12-17 14:46:36 +02001770struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001771 uint32_t wm_pipe[3];
1772 uint32_t wm_lp[3];
1773 uint32_t wm_lp_spr[3];
1774 uint32_t wm_linetime[3];
1775 bool enable_fbc_wm;
1776 enum intel_ddb_partitioning partitioning;
1777};
1778
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001779struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001780 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001781};
1782
1783struct vlv_sr_wm {
1784 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001785 uint16_t cursor;
1786};
1787
1788struct vlv_wm_ddl_values {
1789 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001790};
1791
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001792struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001793 struct vlv_pipe_wm pipe[3];
1794 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001795 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001796 uint8_t level;
1797 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001798};
1799
Damien Lespiauc1939242014-11-04 17:06:41 +00001800struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001801 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001802};
1803
1804static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1805{
Damien Lespiau16160e32014-11-04 17:06:53 +00001806 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001807}
1808
Damien Lespiau08db6652014-11-04 17:06:52 +00001809static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1810 const struct skl_ddb_entry *e2)
1811{
1812 if (e1->start == e2->start && e1->end == e2->end)
1813 return true;
1814
1815 return false;
1816}
1817
Damien Lespiauc1939242014-11-04 17:06:41 +00001818struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001819 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001820 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001821};
1822
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001823struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001824 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001825 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001826};
1827
1828struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001829 bool plane_en;
1830 uint16_t plane_res_b;
1831 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001832};
1833
Paulo Zanonic67a4702013-08-19 13:18:09 -03001834/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001835 * This struct helps tracking the state needed for runtime PM, which puts the
1836 * device in PCI D3 state. Notice that when this happens, nothing on the
1837 * graphics device works, even register access, so we don't get interrupts nor
1838 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001839 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001840 * Every piece of our code that needs to actually touch the hardware needs to
1841 * either call intel_runtime_pm_get or call intel_display_power_get with the
1842 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001843 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001844 * Our driver uses the autosuspend delay feature, which means we'll only really
1845 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001846 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001847 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001848 *
1849 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1850 * goes back to false exactly before we reenable the IRQs. We use this variable
1851 * to check if someone is trying to enable/disable IRQs while they're supposed
1852 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001853 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001854 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001855 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001856 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001857struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001858 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001859 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001860 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001861};
1862
Daniel Vetter926321d2013-10-16 13:30:34 +02001863enum intel_pipe_crc_source {
1864 INTEL_PIPE_CRC_SOURCE_NONE,
1865 INTEL_PIPE_CRC_SOURCE_PLANE1,
1866 INTEL_PIPE_CRC_SOURCE_PLANE2,
1867 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001868 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001869 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1870 INTEL_PIPE_CRC_SOURCE_TV,
1871 INTEL_PIPE_CRC_SOURCE_DP_B,
1872 INTEL_PIPE_CRC_SOURCE_DP_C,
1873 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001874 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001875 INTEL_PIPE_CRC_SOURCE_MAX,
1876};
1877
Shuang He8bf1e9f2013-10-15 18:55:27 +01001878struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001879 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001880 uint32_t crc[5];
1881};
1882
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001883#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001884struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001885 spinlock_t lock;
1886 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001887 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001888 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001889 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001890 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001891};
1892
Daniel Vetterf99d7062014-06-19 16:01:59 +02001893struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001894 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001895
1896 /*
1897 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1898 * scheduled flips.
1899 */
1900 unsigned busy_bits;
1901 unsigned flip_bits;
1902};
1903
Mika Kuoppala72253422014-10-07 17:21:26 +03001904struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001905 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001906 u32 value;
1907 /* bitmask representing WA bits */
1908 u32 mask;
1909};
1910
Arun Siluvery33136b02016-01-21 21:43:47 +00001911/*
1912 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1913 * allowing it for RCS as we don't foresee any requirement of having
1914 * a whitelist for other engines. When it is really required for
1915 * other engines then the limit need to be increased.
1916 */
1917#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001918
1919struct i915_workarounds {
1920 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1921 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001922 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001923};
1924
Yu Zhangcf9d2892015-02-10 19:05:47 +08001925struct i915_virtual_gpu {
1926 bool active;
1927};
1928
Matt Roperaa363132015-09-24 15:53:18 -07001929/* used in computing the new watermarks state */
1930struct intel_wm_config {
1931 unsigned int num_pipes_active;
1932 bool sprites_enabled;
1933 bool sprites_scaled;
1934};
1935
Robert Braggd7965152016-11-07 19:49:52 +00001936struct i915_oa_format {
1937 u32 format;
1938 int size;
1939};
1940
Robert Bragg8a3003d2016-11-07 19:49:51 +00001941struct i915_oa_reg {
1942 i915_reg_t addr;
1943 u32 value;
1944};
1945
Robert Braggeec688e2016-11-07 19:49:47 +00001946struct i915_perf_stream;
1947
Robert Bragg16d98b32016-12-07 21:40:33 +00001948/**
1949 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1950 */
Robert Braggeec688e2016-11-07 19:49:47 +00001951struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001952 /**
1953 * @enable: Enables the collection of HW samples, either in response to
1954 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1955 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001956 */
1957 void (*enable)(struct i915_perf_stream *stream);
1958
Robert Bragg16d98b32016-12-07 21:40:33 +00001959 /**
1960 * @disable: Disables the collection of HW samples, either in response
1961 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1962 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001963 */
1964 void (*disable)(struct i915_perf_stream *stream);
1965
Robert Bragg16d98b32016-12-07 21:40:33 +00001966 /**
1967 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001968 * once there is something ready to read() for the stream
1969 */
1970 void (*poll_wait)(struct i915_perf_stream *stream,
1971 struct file *file,
1972 poll_table *wait);
1973
Robert Bragg16d98b32016-12-07 21:40:33 +00001974 /**
1975 * @wait_unlocked: For handling a blocking read, wait until there is
1976 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001977 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001978 */
1979 int (*wait_unlocked)(struct i915_perf_stream *stream);
1980
Robert Bragg16d98b32016-12-07 21:40:33 +00001981 /**
1982 * @read: Copy buffered metrics as records to userspace
1983 * **buf**: the userspace, destination buffer
1984 * **count**: the number of bytes to copy, requested by userspace
1985 * **offset**: zero at the start of the read, updated as the read
1986 * proceeds, it represents how many bytes have been copied so far and
1987 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001988 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001989 * Copy as many buffered i915 perf samples and records for this stream
1990 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001991 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001992 * Only write complete records; returning -%ENOSPC if there isn't room
1993 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001994 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001995 * Return any error condition that results in a short read such as
1996 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1997 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001998 */
1999 int (*read)(struct i915_perf_stream *stream,
2000 char __user *buf,
2001 size_t count,
2002 size_t *offset);
2003
Robert Bragg16d98b32016-12-07 21:40:33 +00002004 /**
2005 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00002006 *
2007 * The stream will always be disabled before this is called.
2008 */
2009 void (*destroy)(struct i915_perf_stream *stream);
2010};
2011
Robert Bragg16d98b32016-12-07 21:40:33 +00002012/**
2013 * struct i915_perf_stream - state for a single open stream FD
2014 */
Robert Braggeec688e2016-11-07 19:49:47 +00002015struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00002016 /**
2017 * @dev_priv: i915 drm device
2018 */
Robert Braggeec688e2016-11-07 19:49:47 +00002019 struct drm_i915_private *dev_priv;
2020
Robert Bragg16d98b32016-12-07 21:40:33 +00002021 /**
2022 * @link: Links the stream into ``&drm_i915_private->streams``
2023 */
Robert Braggeec688e2016-11-07 19:49:47 +00002024 struct list_head link;
2025
Robert Bragg16d98b32016-12-07 21:40:33 +00002026 /**
2027 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2028 * properties given when opening a stream, representing the contents
2029 * of a single sample as read() by userspace.
2030 */
Robert Braggeec688e2016-11-07 19:49:47 +00002031 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00002032
2033 /**
2034 * @sample_size: Considering the configured contents of a sample
2035 * combined with the required header size, this is the total size
2036 * of a single sample record.
2037 */
Robert Braggd7965152016-11-07 19:49:52 +00002038 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002039
Robert Bragg16d98b32016-12-07 21:40:33 +00002040 /**
2041 * @ctx: %NULL if measuring system-wide across all contexts or a
2042 * specific context that is being monitored.
2043 */
Robert Braggeec688e2016-11-07 19:49:47 +00002044 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002045
2046 /**
2047 * @enabled: Whether the stream is currently enabled, considering
2048 * whether the stream was opened in a disabled state and based
2049 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2050 */
Robert Braggeec688e2016-11-07 19:49:47 +00002051 bool enabled;
2052
Robert Bragg16d98b32016-12-07 21:40:33 +00002053 /**
2054 * @ops: The callbacks providing the implementation of this specific
2055 * type of configured stream.
2056 */
Robert Braggd7965152016-11-07 19:49:52 +00002057 const struct i915_perf_stream_ops *ops;
2058};
2059
Robert Bragg16d98b32016-12-07 21:40:33 +00002060/**
2061 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2062 */
Robert Braggd7965152016-11-07 19:49:52 +00002063struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002064 /**
2065 * @init_oa_buffer: Resets the head and tail pointers of the
2066 * circular buffer for periodic OA reports.
2067 *
2068 * Called when first opening a stream for OA metrics, but also may be
2069 * called in response to an OA buffer overflow or other error
2070 * condition.
2071 *
2072 * Note it may be necessary to clear the full OA buffer here as part of
2073 * maintaining the invariable that new reports must be written to
2074 * zeroed memory for us to be able to reliable detect if an expected
2075 * report has not yet landed in memory. (At least on Haswell the OA
2076 * buffer tail pointer is not synchronized with reports being visible
2077 * to the CPU)
2078 */
Robert Braggd7965152016-11-07 19:49:52 +00002079 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002080
2081 /**
2082 * @enable_metric_set: Applies any MUX configuration to set up the
2083 * Boolean and Custom (B/C) counters that are part of the counter
2084 * reports being sampled. May apply system constraints such as
2085 * disabling EU clock gating as required.
2086 */
Robert Braggd7965152016-11-07 19:49:52 +00002087 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002088
2089 /**
2090 * @disable_metric_set: Remove system constraints associated with using
2091 * the OA unit.
2092 */
Robert Braggd7965152016-11-07 19:49:52 +00002093 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002094
2095 /**
2096 * @oa_enable: Enable periodic sampling
2097 */
Robert Braggd7965152016-11-07 19:49:52 +00002098 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002099
2100 /**
2101 * @oa_disable: Disable periodic sampling
2102 */
Robert Braggd7965152016-11-07 19:49:52 +00002103 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002104
2105 /**
2106 * @read: Copy data from the circular OA buffer into a given userspace
2107 * buffer.
2108 */
Robert Braggd7965152016-11-07 19:49:52 +00002109 int (*read)(struct i915_perf_stream *stream,
2110 char __user *buf,
2111 size_t count,
2112 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002113
2114 /**
2115 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2116 *
2117 * This is either called via fops or the poll check hrtimer (atomic
2118 * ctx) without any locks taken.
2119 *
2120 * It's safe to read OA config state here unlocked, assuming that this
2121 * is only called while the stream is enabled, while the global OA
2122 * configuration can't be modified.
2123 *
2124 * Efficiency is more important than avoiding some false positives
2125 * here, which will be handled gracefully - likely resulting in an
2126 * %EAGAIN error for userspace.
2127 */
Robert Braggd7965152016-11-07 19:49:52 +00002128 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002129};
2130
Jani Nikula77fec552014-03-31 14:27:22 +03002131struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002132 struct drm_device drm;
2133
Chris Wilsonefab6d82015-04-07 16:20:57 +01002134 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002135 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002136 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002137 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002138
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002139 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002140
2141 int relative_constants_mode;
2142
2143 void __iomem *regs;
2144
Chris Wilson907b28c2013-07-19 20:36:52 +01002145 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002146
Yu Zhangcf9d2892015-02-10 19:05:47 +08002147 struct i915_virtual_gpu vgpu;
2148
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002149 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002150
Alex Dai33a732f2015-08-12 15:43:36 +01002151 struct intel_guc guc;
2152
Daniel Vettereb805622015-05-04 14:58:44 +02002153 struct intel_csr csr;
2154
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002155 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002156
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002157 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2158 * controller on different i2c buses. */
2159 struct mutex gmbus_mutex;
2160
2161 /**
2162 * Base address of the gmbus and gpio block.
2163 */
2164 uint32_t gpio_mmio_base;
2165
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302166 /* MMIO base address for MIPI regs */
2167 uint32_t mipi_mmio_base;
2168
Ville Syrjälä443a3892015-11-11 20:34:15 +02002169 uint32_t psr_mmio_base;
2170
Imre Deak44cb7342016-08-10 14:07:29 +03002171 uint32_t pps_mmio_base;
2172
Daniel Vetter28c70f12012-12-01 13:53:45 +01002173 wait_queue_head_t gmbus_wait_queue;
2174
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002175 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002176 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302177 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002178 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002179
Daniel Vetterba8286f2014-09-11 07:43:25 +02002180 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002181 struct resource mch_res;
2182
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002183 /* protects the irq masks */
2184 spinlock_t irq_lock;
2185
Sourab Gupta84c33a62014-06-02 16:47:17 +05302186 /* protects the mmio flip data */
2187 spinlock_t mmio_flip_lock;
2188
Imre Deakf8b79e52014-03-04 19:23:07 +02002189 bool display_irqs_enabled;
2190
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002191 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2192 struct pm_qos_request pm_qos;
2193
Ville Syrjäläa5805162015-05-26 20:42:30 +03002194 /* Sideband mailbox protection */
2195 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002196
2197 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002198 union {
2199 u32 irq_mask;
2200 u32 de_irq_mask[I915_MAX_PIPES];
2201 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002202 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302203 u32 pm_imr;
2204 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302205 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302206 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002207 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002208
Jani Nikula5fcece82015-05-27 15:03:42 +03002209 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002210 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302211 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002212 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002213 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002214
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002215 bool preserve_bios_swizzle;
2216
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002217 /* overlay */
2218 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002219
Jani Nikula58c68772013-11-08 16:48:54 +02002220 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002221 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002222
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002223 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002224 bool no_aux_handshake;
2225
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002226 /* protects panel power sequencer state */
2227 struct mutex pps_mutex;
2228
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002229 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002230 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2231
2232 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002233 unsigned int skl_preferred_vco_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002234 unsigned int cdclk_freq, max_cdclk_freq;
2235
2236 /*
2237 * For reading holding any crtc lock is sufficient,
2238 * for writing must hold all of them.
2239 */
2240 unsigned int atomic_cdclk_freq;
2241
Mika Kaholaadafdc62015-08-18 14:36:59 +03002242 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002243 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002244 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002245 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002246
Ville Syrjälä63911d72016-05-13 23:41:32 +03002247 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03002248 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002249 } cdclk_pll;
2250
Daniel Vetter645416f2013-09-02 16:22:25 +02002251 /**
2252 * wq - Driver workqueue for GEM.
2253 *
2254 * NOTE: Work items scheduled here are not allowed to grab any modeset
2255 * locks, for otherwise the flushing done in the pageflip code will
2256 * result in deadlocks.
2257 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002258 struct workqueue_struct *wq;
2259
2260 /* Display functions */
2261 struct drm_i915_display_funcs display;
2262
2263 /* PCH chipset type */
2264 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002265 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002266
2267 unsigned long quirks;
2268
Zhang Ruib8efb172013-02-05 15:41:53 +08002269 enum modeset_restore modeset_restore;
2270 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002271 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002272 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002273
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002274 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002275 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002276
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002277 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002278 DECLARE_HASHTABLE(mm_structs, 7);
2279 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002280
Chris Wilson5d1808e2016-04-28 09:56:51 +01002281 /* The hw wants to have a stable context identifier for the lifetime
2282 * of the context (for OA, PASID, faults, etc). This is limited
2283 * in execlists to 21 bits.
2284 */
2285 struct ida context_hw_ida;
2286#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2287
Daniel Vetter87813422012-05-02 11:49:32 +02002288 /* Kernel Modesetting */
2289
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002290 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2291 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002292 wait_queue_head_t pending_flip_queue;
2293
Daniel Vetterc4597872013-10-21 21:04:07 +02002294#ifdef CONFIG_DEBUG_FS
2295 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2296#endif
2297
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002298 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002299 int num_shared_dpll;
2300 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002301 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002302
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002303 /*
2304 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2305 * Must be global rather than per dpll, because on some platforms
2306 * plls share registers.
2307 */
2308 struct mutex dpll_lock;
2309
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002310 unsigned int active_crtcs;
2311 unsigned int min_pixclk[I915_MAX_PIPES];
2312
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002313 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002314
Mika Kuoppala72253422014-10-07 17:21:26 +03002315 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002316
Daniel Vetterf99d7062014-06-19 16:01:59 +02002317 struct i915_frontbuffer_tracking fb_tracking;
2318
Jesse Barnes652c3932009-08-17 13:31:43 -07002319 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002320
Zhenyu Wangc48044112009-12-17 14:48:43 +08002321 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002322
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002323 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002324
Ben Widawsky59124502013-07-04 11:02:05 -07002325 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002326 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002327
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002328 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002329 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002330
Daniel Vetter20e4d402012-08-08 23:35:39 +02002331 /* ilk-only ips/rps state. Everything in here is protected by the global
2332 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002333 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002334
Imre Deak83c00f52013-10-25 17:36:47 +03002335 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002336
Rodrigo Vivia031d702013-10-03 16:15:06 -03002337 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002338
Daniel Vetter99584db2012-11-14 17:14:04 +01002339 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002340
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002341 struct drm_i915_gem_object *vlv_pctx;
2342
Daniel Vetter06957262015-08-10 13:34:08 +02002343#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002344 /* list of fbdev register on this device */
2345 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002346 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002347#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002348
2349 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002350 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002351
Imre Deak58fddc22015-01-08 17:54:14 +02002352 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002353 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002354 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002355 /**
2356 * av_mutex - mutex for audio/video sync
2357 *
2358 */
2359 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002360
Ben Widawsky254f9652012-06-04 14:42:42 -07002361 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002362 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002363
Damien Lespiau3e683202012-12-11 18:48:29 +00002364 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002365
Ville Syrjäläc2317752016-03-15 16:39:56 +02002366 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002367 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002368 /*
2369 * Shadows for CHV DPLL_MD regs to keep the state
2370 * checker somewhat working in the presence hardware
2371 * crappiness (can't read out DPLL_MD for pipes B & C).
2372 */
2373 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002374 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002375
Daniel Vetter842f1c82014-03-10 10:01:44 +01002376 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002377 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002378 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002379 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002380
Lyude656d1b82016-08-17 15:55:54 -04002381 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002382 I915_SAGV_UNKNOWN = 0,
2383 I915_SAGV_DISABLED,
2384 I915_SAGV_ENABLED,
2385 I915_SAGV_NOT_CONTROLLED
2386 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002387
Ville Syrjälä53615a52013-08-01 16:18:50 +03002388 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002389 /* protects DSPARB registers on pre-g4x/vlv/chv */
2390 spinlock_t dsparb_lock;
2391
Ville Syrjälä53615a52013-08-01 16:18:50 +03002392 /*
2393 * Raw watermark latency values:
2394 * in 0.1us units for WM0,
2395 * in 0.5us units for WM1+.
2396 */
2397 /* primary */
2398 uint16_t pri_latency[5];
2399 /* sprite */
2400 uint16_t spr_latency[5];
2401 /* cursor */
2402 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002403 /*
2404 * Raw watermark memory latency values
2405 * for SKL for all 8 levels
2406 * in 1us units.
2407 */
2408 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002409
2410 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002411 union {
2412 struct ilk_wm_values hw;
2413 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002414 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002415 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002416
2417 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002418
2419 /*
2420 * Should be held around atomic WM register writing; also
2421 * protects * intel_crtc->wm.active and
2422 * cstate->wm.need_postvbl_update.
2423 */
2424 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002425
2426 /*
2427 * Set during HW readout of watermarks/DDB. Some platforms
2428 * need to know when we're still using BIOS-provided values
2429 * (which we don't fully trust).
2430 */
2431 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002432 } wm;
2433
Paulo Zanoni8a187452013-12-06 20:32:13 -02002434 struct i915_runtime_pm pm;
2435
Robert Braggeec688e2016-11-07 19:49:47 +00002436 struct {
2437 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002438
Robert Bragg442b8c02016-11-07 19:49:53 +00002439 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002440 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002441
Robert Braggeec688e2016-11-07 19:49:47 +00002442 struct mutex lock;
2443 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002444
Robert Braggd7965152016-11-07 19:49:52 +00002445 spinlock_t hook_lock;
2446
Robert Bragg8a3003d2016-11-07 19:49:51 +00002447 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002448 struct i915_perf_stream *exclusive_stream;
2449
2450 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002451
2452 struct hrtimer poll_check_timer;
2453 wait_queue_head_t poll_wq;
2454 bool pollin;
2455
2456 bool periodic;
2457 int period_exponent;
2458 int timestamp_frequency;
2459
2460 int tail_margin;
2461
2462 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002463
2464 const struct i915_oa_reg *mux_regs;
2465 int mux_regs_len;
2466 const struct i915_oa_reg *b_counter_regs;
2467 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002468
2469 struct {
2470 struct i915_vma *vma;
2471 u8 *vaddr;
2472 int format;
2473 int format_size;
2474 } oa_buffer;
2475
2476 u32 gen7_latched_oastatus1;
2477
2478 struct i915_oa_ops ops;
2479 const struct i915_oa_format *oa_formats;
2480 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002481 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002482 } perf;
2483
Oscar Mateoa83014d2014-07-24 17:04:21 +01002484 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2485 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002486 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002487 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002488
Chris Wilson73cb9702016-10-28 13:58:46 +01002489 struct list_head timelines;
2490 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002491 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002492
Chris Wilson67d97da2016-07-04 08:08:31 +01002493 /**
2494 * Is the GPU currently considered idle, or busy executing
2495 * userspace requests? Whilst idle, we allow runtime power
2496 * management to power down the hardware and display clocks.
2497 * In order to reduce the effect on performance, there
2498 * is a slight delay before we do so.
2499 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002500 bool awake;
2501
2502 /**
2503 * We leave the user IRQ off as much as possible,
2504 * but this means that requests will finish and never
2505 * be retired once the system goes idle. Set a timer to
2506 * fire periodically while the ring is running. When it
2507 * fires, go retire requests.
2508 */
2509 struct delayed_work retire_work;
2510
2511 /**
2512 * When we detect an idle GPU, we want to turn on
2513 * powersaving features. So once we see that there
2514 * are no more requests outstanding and no more
2515 * arrive within a small period of time, we fire
2516 * off the idle_work.
2517 */
2518 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002519
2520 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002521 } gt;
2522
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002523 /* perform PHY state sanity checks? */
2524 bool chv_phy_assert[2];
2525
Mahesh Kumara3a89862016-12-01 21:19:34 +05302526 bool ipc_enabled;
2527
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002528 /* Used to save the pipe-to-encoder mapping for audio */
2529 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002530
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002531 /*
2532 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2533 * will be rejected. Instead look for a better place.
2534 */
Jani Nikula77fec552014-03-31 14:27:22 +03002535};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Chris Wilson2c1792a2013-08-01 18:39:55 +01002537static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2538{
Chris Wilson091387c2016-06-24 14:00:21 +01002539 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002540}
2541
David Weinehallc49d13e2016-08-22 13:32:42 +03002542static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002543{
David Weinehallc49d13e2016-08-22 13:32:42 +03002544 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002545}
2546
Alex Dai33a732f2015-08-12 15:43:36 +01002547static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2548{
2549 return container_of(guc, struct drm_i915_private, guc);
2550}
2551
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002552/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302553#define for_each_engine(engine__, dev_priv__, id__) \
2554 for ((id__) = 0; \
2555 (id__) < I915_NUM_ENGINES; \
2556 (id__)++) \
2557 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002558
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002559#define __mask_next_bit(mask) ({ \
2560 int __idx = ffs(mask) - 1; \
2561 mask &= ~BIT(__idx); \
2562 __idx; \
2563})
2564
Dave Gordonc3232b12016-03-23 18:19:53 +00002565/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002566#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2567 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302568 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002569
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002570enum hdmi_force_audio {
2571 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2572 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2573 HDMI_AUDIO_AUTO, /* trust EDID */
2574 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2575};
2576
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002577#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002578
Daniel Vettera071fa02014-06-18 23:28:09 +02002579/*
2580 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302581 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002582 * doesn't mean that the hw necessarily already scans it out, but that any
2583 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2584 *
2585 * We have one bit per pipe and per scanout plane type.
2586 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302587#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2588#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002589#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2590 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2591#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302592 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2593#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2594 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002595#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302596 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002597#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302598 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002599
Dave Gordon85d12252016-05-20 11:54:06 +01002600/*
2601 * Optimised SGL iterator for GEM objects
2602 */
2603static __always_inline struct sgt_iter {
2604 struct scatterlist *sgp;
2605 union {
2606 unsigned long pfn;
2607 dma_addr_t dma;
2608 };
2609 unsigned int curr;
2610 unsigned int max;
2611} __sgt_iter(struct scatterlist *sgl, bool dma) {
2612 struct sgt_iter s = { .sgp = sgl };
2613
2614 if (s.sgp) {
2615 s.max = s.curr = s.sgp->offset;
2616 s.max += s.sgp->length;
2617 if (dma)
2618 s.dma = sg_dma_address(s.sgp);
2619 else
2620 s.pfn = page_to_pfn(sg_page(s.sgp));
2621 }
2622
2623 return s;
2624}
2625
Chris Wilson96d77632016-10-28 13:58:33 +01002626static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2627{
2628 ++sg;
2629 if (unlikely(sg_is_chain(sg)))
2630 sg = sg_chain_ptr(sg);
2631 return sg;
2632}
2633
Dave Gordon85d12252016-05-20 11:54:06 +01002634/**
Dave Gordon63d15322016-05-20 11:54:07 +01002635 * __sg_next - return the next scatterlist entry in a list
2636 * @sg: The current sg entry
2637 *
2638 * Description:
2639 * If the entry is the last, return NULL; otherwise, step to the next
2640 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2641 * otherwise just return the pointer to the current element.
2642 **/
2643static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2644{
2645#ifdef CONFIG_DEBUG_SG
2646 BUG_ON(sg->sg_magic != SG_MAGIC);
2647#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002648 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002649}
2650
2651/**
Dave Gordon85d12252016-05-20 11:54:06 +01002652 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2653 * @__dmap: DMA address (output)
2654 * @__iter: 'struct sgt_iter' (iterator state, internal)
2655 * @__sgt: sg_table to iterate over (input)
2656 */
2657#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2658 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2659 ((__dmap) = (__iter).dma + (__iter).curr); \
2660 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002661 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002662
2663/**
2664 * for_each_sgt_page - iterate over the pages of the given sg_table
2665 * @__pp: page pointer (output)
2666 * @__iter: 'struct sgt_iter' (iterator state, internal)
2667 * @__sgt: sg_table to iterate over (input)
2668 */
2669#define for_each_sgt_page(__pp, __iter, __sgt) \
2670 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2671 ((__pp) = (__iter).pfn == 0 ? NULL : \
2672 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2673 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002674 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002675
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002676static inline const struct intel_device_info *
2677intel_info(const struct drm_i915_private *dev_priv)
2678{
2679 return &dev_priv->info;
2680}
2681
2682#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002683
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002684#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002685#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002686
Jani Nikulae87a0052015-10-20 15:22:02 +03002687#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002688#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002689
2690#define GEN_FOREVER (0)
2691/*
2692 * Returns true if Gen is in inclusive range [Start, End].
2693 *
2694 * Use GEN_FOREVER for unbound start and or end.
2695 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002696#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002697 unsigned int __s = (s), __e = (e); \
2698 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2699 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2700 if ((__s) != GEN_FOREVER) \
2701 __s = (s) - 1; \
2702 if ((__e) == GEN_FOREVER) \
2703 __e = BITS_PER_LONG - 1; \
2704 else \
2705 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002706 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002707})
2708
Jani Nikulae87a0052015-10-20 15:22:02 +03002709/*
2710 * Return true if revision is in range [since,until] inclusive.
2711 *
2712 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2713 */
2714#define IS_REVID(p, since, until) \
2715 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2716
Jani Nikula06bcd842016-11-30 17:43:06 +02002717#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2718#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002719#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002720#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002721#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002722#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2723#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002724#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002725#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2726#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002727#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2728#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2729#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002730#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2731#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002732#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002733#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002734#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002735#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002736#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2737 INTEL_DEVID(dev_priv) == 0x0152 || \
2738 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002739#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2740#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2741#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2742#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2743#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2744#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2745#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2746#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002747#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002748#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2749 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2750#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2751 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2752 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2753 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002754/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002755#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2756 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2757#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2758 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2759#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2760 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2761#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2762 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002763/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002764#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2765 INTEL_DEVID(dev_priv) == 0x0A1E)
2766#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2767 INTEL_DEVID(dev_priv) == 0x1913 || \
2768 INTEL_DEVID(dev_priv) == 0x1916 || \
2769 INTEL_DEVID(dev_priv) == 0x1921 || \
2770 INTEL_DEVID(dev_priv) == 0x1926)
2771#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2772 INTEL_DEVID(dev_priv) == 0x1915 || \
2773 INTEL_DEVID(dev_priv) == 0x191E)
2774#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2775 INTEL_DEVID(dev_priv) == 0x5913 || \
2776 INTEL_DEVID(dev_priv) == 0x5916 || \
2777 INTEL_DEVID(dev_priv) == 0x5921 || \
2778 INTEL_DEVID(dev_priv) == 0x5926)
2779#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2780 INTEL_DEVID(dev_priv) == 0x5915 || \
2781 INTEL_DEVID(dev_priv) == 0x591E)
2782#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2783 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2784#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2785 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302786
Jani Nikulac007fb42016-10-31 12:18:28 +02002787#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002788
Jani Nikulaef712bb2015-10-20 15:22:00 +03002789#define SKL_REVID_A0 0x0
2790#define SKL_REVID_B0 0x1
2791#define SKL_REVID_C0 0x2
2792#define SKL_REVID_D0 0x3
2793#define SKL_REVID_E0 0x4
2794#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002795#define SKL_REVID_G0 0x6
2796#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002797
Jani Nikulae87a0052015-10-20 15:22:02 +03002798#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2799
Jani Nikulaef712bb2015-10-20 15:22:00 +03002800#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002801#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002802#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002803#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002804#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002805
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002806#define IS_BXT_REVID(dev_priv, since, until) \
2807 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002808
Mika Kuoppalac033a372016-06-07 17:18:55 +03002809#define KBL_REVID_A0 0x0
2810#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002811#define KBL_REVID_C0 0x2
2812#define KBL_REVID_D0 0x3
2813#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002814
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002815#define IS_KBL_REVID(dev_priv, since, until) \
2816 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002817
Jesse Barnes85436692011-04-06 12:11:14 -07002818/*
2819 * The genX designation typically refers to the render engine, so render
2820 * capability related checks should use IS_GEN, while display and other checks
2821 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2822 * chips, etc.).
2823 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002824#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2825#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2826#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2827#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2828#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2829#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2830#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2831#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002832
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002833#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002834#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002835
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002836#define ENGINE_MASK(id) BIT(id)
2837#define RENDER_RING ENGINE_MASK(RCS)
2838#define BSD_RING ENGINE_MASK(VCS)
2839#define BLT_RING ENGINE_MASK(BCS)
2840#define VEBOX_RING ENGINE_MASK(VECS)
2841#define BSD2_RING ENGINE_MASK(VCS2)
2842#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002843
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002844#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002845 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002846
2847#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2848#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2849#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2850#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2851
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002852#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2853#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2854#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002855#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2856 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002857
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002858#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002859
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002860#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2861#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2862 ((dev_priv)->info.has_logical_ring_contexts)
2863#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2864#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2865#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2866
2867#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2868#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2869 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002870
Daniel Vetterb45305f2012-12-17 16:21:27 +01002871/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002872#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002873
2874/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002875#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2876 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2877 IS_SKL_GT3(dev_priv) || \
2878 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002879
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002880/*
2881 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2882 * even when in MSI mode. This results in spurious interrupt warnings if the
2883 * legacy irq no. is shared with another device. The kernel then disables that
2884 * interrupt source and so prevents the other device from working properly.
2885 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002886#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2887#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002888
Zou Nan haicae58522010-11-09 17:17:32 +08002889/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2890 * rows, which changed the alignment requirements and fence programming.
2891 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002892#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2893 !(IS_I915G(dev_priv) || \
2894 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002895#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2896#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002897
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002898#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2899#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2900#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002901
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002902#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002903
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002904#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002905
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002906#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2907#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2908#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2909#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2910#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002911
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002912#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002913
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002914#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002915#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2916
Dave Gordon1a3d1892016-05-13 15:36:30 +01002917/*
2918 * For now, anything with a GuC requires uCode loading, and then supports
2919 * command submission once loaded. But these are logically independent
2920 * properties, so we have separate macros to test them.
2921 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002922#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2923#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2924#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002925
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002926#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002927
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002928#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002929
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002930#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2931#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2932#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2933#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2934#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2935#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302936#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2937#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002938#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002939#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002940#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002941#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002942
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002943#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2944#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2945#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2946#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002947#define HAS_PCH_LPT_LP(dev_priv) \
2948 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2949#define HAS_PCH_LPT_H(dev_priv) \
2950 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002951#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2952#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2953#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2954#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002955
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002956#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302957
Shashank Sharma6389dd82016-10-14 19:56:50 +05302958#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2959
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002960/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002961#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002962#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2963 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002964
Ben Widawskyc8735b02012-09-07 19:43:39 -07002965#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302966#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002967
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302968#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2969
Chris Wilson05394f32010-11-08 19:18:58 +00002970#include "i915_trace.h"
2971
Chris Wilson48f112f2016-06-24 14:07:14 +01002972static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2973{
2974#ifdef CONFIG_INTEL_IOMMU
2975 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2976 return true;
2977#endif
2978 return false;
2979}
2980
Chris Wilsonc0336662016-05-06 15:40:21 +01002981int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002982 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002983
Chris Wilson39df9192016-07-20 13:31:57 +01002984bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2985
Chris Wilson0673ad42016-06-24 14:00:22 +01002986/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002987void __printf(3, 4)
2988__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2989 const char *fmt, ...);
2990
2991#define i915_report_error(dev_priv, fmt, ...) \
2992 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2993
Ben Widawskyc43b5632012-04-16 14:07:40 -07002994#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002995extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2996 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002997#else
2998#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002999#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003000extern const struct dev_pm_ops i915_pm_ops;
3001
3002extern int i915_driver_load(struct pci_dev *pdev,
3003 const struct pci_device_id *ent);
3004extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003005extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3006extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01003007extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003008extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003009extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003010extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003011extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3012extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3013extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3014extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003015int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003016
Jani Nikula77913b32015-06-18 13:06:16 +03003017/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003018void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3019 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003020void intel_hpd_init(struct drm_i915_private *dev_priv);
3021void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3022void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003023bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003024bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3025void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003026
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003028static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3029{
3030 unsigned long delay;
3031
3032 if (unlikely(!i915.enable_hangcheck))
3033 return;
3034
3035 /* Don't continually defer the hangcheck so that it is always run at
3036 * least once after work has been scheduled on any ring. Otherwise,
3037 * we will ignore a hung ring if a second ring is kept busy.
3038 */
3039
3040 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3041 queue_delayed_work(system_long_wq,
3042 &dev_priv->gpu_error.hangcheck_work, delay);
3043}
3044
Mika Kuoppala58174462014-02-25 17:11:26 +02003045__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003046void i915_handle_error(struct drm_i915_private *dev_priv,
3047 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003048 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049
Daniel Vetterb9632912014-09-30 10:56:44 +02003050extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003051int intel_irq_install(struct drm_i915_private *dev_priv);
3052void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003053
Chris Wilsondc979972016-05-10 14:10:04 +01003054extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3055extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003056 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003057extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003058extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003059extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003060extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3061extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3062 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003063const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003064void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003065 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003066void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003067 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003068/* Like above but the caller must manage the uncore.lock itself.
3069 * Must be used with I915_READ_FW and friends.
3070 */
3071void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3072 enum forcewake_domains domains);
3073void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3074 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003075u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3076
Mika Kuoppala59bad942015-01-16 11:34:40 +02003077void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003078
Chris Wilson1758b902016-06-30 15:32:44 +01003079int intel_wait_for_register(struct drm_i915_private *dev_priv,
3080 i915_reg_t reg,
3081 const u32 mask,
3082 const u32 value,
3083 const unsigned long timeout_ms);
3084int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3085 i915_reg_t reg,
3086 const u32 mask,
3087 const u32 value,
3088 const unsigned long timeout_ms);
3089
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003090static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3091{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003092 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003093}
3094
Chris Wilsonc0336662016-05-06 15:40:21 +01003095static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003096{
Chris Wilsonc0336662016-05-06 15:40:21 +01003097 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003098}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003099
Keith Packard7c463582008-11-04 02:03:27 -08003100void
Jani Nikula50227e12014-03-31 14:27:21 +03003101i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003102 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003103
3104void
Jani Nikula50227e12014-03-31 14:27:21 +03003105i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003106 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003107
Imre Deakf8b79e52014-03-04 19:23:07 +02003108void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3109void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003110void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3111 uint32_t mask,
3112 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003113void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3114 uint32_t interrupt_mask,
3115 uint32_t enabled_irq_mask);
3116static inline void
3117ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3118{
3119 ilk_update_display_irq(dev_priv, bits, bits);
3120}
3121static inline void
3122ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3123{
3124 ilk_update_display_irq(dev_priv, bits, 0);
3125}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003126void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3127 enum pipe pipe,
3128 uint32_t interrupt_mask,
3129 uint32_t enabled_irq_mask);
3130static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3131 enum pipe pipe, uint32_t bits)
3132{
3133 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3134}
3135static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3136 enum pipe pipe, uint32_t bits)
3137{
3138 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3139}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003140void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3141 uint32_t interrupt_mask,
3142 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003143static inline void
3144ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3145{
3146 ibx_display_interrupt_update(dev_priv, bits, bits);
3147}
3148static inline void
3149ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3150{
3151 ibx_display_interrupt_update(dev_priv, bits, 0);
3152}
3153
Eric Anholt673a3942008-07-30 12:06:12 -07003154/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003155int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
3157int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3158 struct drm_file *file_priv);
3159int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3160 struct drm_file *file_priv);
3161int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3162 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003163int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3164 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003165int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3166 struct drm_file *file_priv);
3167int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file_priv);
3169int i915_gem_execbuffer(struct drm_device *dev, void *data,
3170 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003171int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3172 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003173int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3174 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003175int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3176 struct drm_file *file);
3177int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3178 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003179int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3180 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003181int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3182 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003183int i915_gem_set_tiling(struct drm_device *dev, void *data,
3184 struct drm_file *file_priv);
3185int i915_gem_get_tiling(struct drm_device *dev, void *data,
3186 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003187void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003188int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003190int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003192int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003194int i915_gem_load_init(struct drm_i915_private *dev_priv);
3195void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003196void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003197int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003198int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3199
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003200void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003201void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003202void i915_gem_object_init(struct drm_i915_gem_object *obj,
3203 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003204struct drm_i915_gem_object *
3205i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3206struct drm_i915_gem_object *
3207i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3208 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003209void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003210void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003211
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003212static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3213{
3214 /* A single pass should suffice to release all the freed objects (along
3215 * most call paths) , but be a little more paranoid in that freeing
3216 * the objects does take a little amount of time, during which the rcu
3217 * callbacks could have added new objects into the freed list, and
3218 * armed the work again.
3219 */
3220 do {
3221 rcu_barrier();
3222 } while (flush_work(&i915->mm.free_work));
3223}
3224
Chris Wilson058d88c2016-08-15 10:49:06 +01003225struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003226i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3227 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003228 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003229 u64 alignment,
3230 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003231
Chris Wilsonaa653a62016-08-04 07:52:27 +01003232int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003233void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003234
Chris Wilson7c108fd2016-10-24 13:42:18 +01003235void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3236
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003237static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003238{
Chris Wilsonee286372015-04-07 16:20:25 +01003239 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003240}
Chris Wilsonee286372015-04-07 16:20:25 +01003241
Chris Wilson96d77632016-10-28 13:58:33 +01003242struct scatterlist *
3243i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3244 unsigned int n, unsigned int *offset);
3245
Dave Gordon033908a2015-12-10 18:51:23 +00003246struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003247i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3248 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003249
Chris Wilson96d77632016-10-28 13:58:33 +01003250struct page *
3251i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3252 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303253
Chris Wilson96d77632016-10-28 13:58:33 +01003254dma_addr_t
3255i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3256 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003257
Chris Wilson03ac84f2016-10-28 13:58:36 +01003258void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3259 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003260int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3261
3262static inline int __must_check
3263i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003264{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003265 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003266
Chris Wilson1233e2d2016-10-28 13:58:37 +01003267 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003268 return 0;
3269
3270 return __i915_gem_object_get_pages(obj);
3271}
3272
3273static inline void
3274__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3275{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003276 GEM_BUG_ON(!obj->mm.pages);
3277
Chris Wilson1233e2d2016-10-28 13:58:37 +01003278 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003279}
3280
3281static inline bool
3282i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3283{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003284 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003285}
3286
3287static inline void
3288__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3289{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003290 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3291 GEM_BUG_ON(!obj->mm.pages);
3292
Chris Wilson1233e2d2016-10-28 13:58:37 +01003293 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003294}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003295
Chris Wilson1233e2d2016-10-28 13:58:37 +01003296static inline void
3297i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003298{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003299 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003300}
3301
Chris Wilson548625e2016-11-01 12:11:34 +00003302enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3303 I915_MM_NORMAL = 0,
3304 I915_MM_SHRINKER
3305};
3306
3307void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3308 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003309void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003310
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003311enum i915_map_type {
3312 I915_MAP_WB = 0,
3313 I915_MAP_WC,
3314};
3315
Chris Wilson0a798eb2016-04-08 12:11:11 +01003316/**
3317 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003318 * @obj: the object to map into kernel address space
3319 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003320 *
3321 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3322 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003323 * the kernel address space. Based on the @type of mapping, the PTE will be
3324 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003325 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003326 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3327 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003328 *
Dave Gordon83052162016-04-12 14:46:16 +01003329 * Returns the pointer through which to access the mapped object, or an
3330 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003331 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003332void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3333 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003334
3335/**
3336 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003337 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003338 *
3339 * After pinning the object and mapping its pages, once you are finished
3340 * with your access, call i915_gem_object_unpin_map() to release the pin
3341 * upon the mapping. Once the pin count reaches zero, that mapping may be
3342 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003343 */
3344static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3345{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003346 i915_gem_object_unpin_pages(obj);
3347}
3348
Chris Wilson43394c72016-08-18 17:16:47 +01003349int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3350 unsigned int *needs_clflush);
3351int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3352 unsigned int *needs_clflush);
3353#define CLFLUSH_BEFORE 0x1
3354#define CLFLUSH_AFTER 0x2
3355#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3356
3357static inline void
3358i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3359{
3360 i915_gem_object_unpin_pages(obj);
3361}
3362
Chris Wilson54cf91d2010-11-25 18:00:26 +00003363int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003364void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003365 struct drm_i915_gem_request *req,
3366 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003367int i915_gem_dumb_create(struct drm_file *file_priv,
3368 struct drm_device *dev,
3369 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003370int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3371 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003372int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003373
3374void i915_gem_track_fb(struct drm_i915_gem_object *old,
3375 struct drm_i915_gem_object *new,
3376 unsigned frontbuffer_bits);
3377
Chris Wilson73cb9702016-10-28 13:58:46 +01003378int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003379
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003380struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003381i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003382
Chris Wilson67d97da2016-07-04 08:08:31 +01003383void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303384
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003385static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3386{
Chris Wilson8af29b02016-09-09 14:11:47 +01003387 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003388}
3389
3390static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3391{
Chris Wilson8af29b02016-09-09 14:11:47 +01003392 return unlikely(test_bit(I915_WEDGED, &error->flags));
3393}
3394
3395static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3396{
3397 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003398}
3399
3400static inline u32 i915_reset_count(struct i915_gpu_error *error)
3401{
Chris Wilson8af29b02016-09-09 14:11:47 +01003402 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003403}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003404
Chris Wilson821ed7d2016-09-09 14:11:53 +01003405void i915_gem_reset(struct drm_i915_private *dev_priv);
3406void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003407void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003408int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3409int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003410void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003411void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003412int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003413 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003414int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3415void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003416int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003417int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3418 unsigned int flags,
3419 long timeout,
3420 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003421int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3422 unsigned int flags,
3423 int priority);
3424#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3425
Chris Wilson2e2f3512015-04-27 13:41:14 +01003426int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003427i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3428 bool write);
3429int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003430i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003431struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003432i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3433 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003434 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003435void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003436int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003437 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003438int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003439void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003440
Chris Wilsona9f14812016-08-04 16:32:28 +01003441u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3442 int tiling_mode);
3443u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003444 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003445
Chris Wilsone4ffd172011-04-04 09:44:39 +01003446int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3447 enum i915_cache_level cache_level);
3448
Daniel Vetter1286ff72012-05-10 15:25:09 +02003449struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3450 struct dma_buf *dma_buf);
3451
3452struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3453 struct drm_gem_object *gem_obj, int flags);
3454
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003455struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003456i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003457 struct i915_address_space *vm,
3458 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003459
Ben Widawskyaccfef22013-08-14 11:38:35 +02003460struct i915_vma *
3461i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Chris Wilson058d88c2016-08-15 10:49:06 +01003462 struct i915_address_space *vm,
3463 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003464
Daniel Vetter841cd772014-08-06 15:04:48 +02003465static inline struct i915_hw_ppgtt *
3466i915_vm_to_ppgtt(struct i915_address_space *vm)
3467{
Daniel Vetter841cd772014-08-06 15:04:48 +02003468 return container_of(vm, struct i915_hw_ppgtt, base);
3469}
3470
Chris Wilson058d88c2016-08-15 10:49:06 +01003471static inline struct i915_vma *
3472i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3473 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07003474{
Chris Wilson058d88c2016-08-15 10:49:06 +01003475 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003476}
3477
Chris Wilson058d88c2016-08-15 10:49:06 +01003478static inline unsigned long
3479i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3480 const struct i915_ggtt_view *view)
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003481{
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003482 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003483}
Daniel Vetterb2871102014-02-14 14:01:19 +01003484
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003485/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003486int __must_check i915_vma_get_fence(struct i915_vma *vma);
3487int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003488
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003489void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003490
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003491void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003492void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3493 struct sg_table *pages);
3494void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3495 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003496
Ben Widawsky254f9652012-06-04 14:42:42 -07003497/* i915_gem_context.c */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003498int __must_check i915_gem_context_init(struct drm_i915_private *dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003499void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003500void i915_gem_context_fini(struct drm_i915_private *dev_priv);
Ben Widawskye422b882013-12-06 14:10:58 -08003501int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003502void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003503int i915_switch_context(struct drm_i915_gem_request *req);
Chris Wilson945657b2016-07-15 14:56:19 +01003504int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003505void i915_gem_context_free(struct kref *ctx_ref);
Zhi Wangc8c35792016-06-16 08:07:05 -04003506struct i915_gem_context *
3507i915_gem_context_create_gvt(struct drm_device *dev);
Chris Wilsonca585b52016-05-24 14:53:36 +01003508
3509static inline struct i915_gem_context *
3510i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3511{
3512 struct i915_gem_context *ctx;
3513
Chris Wilson091387c2016-06-24 14:00:21 +01003514 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003515
3516 ctx = idr_find(&file_priv->context_idr, id);
3517 if (!ctx)
3518 return ERR_PTR(-ENOENT);
3519
3520 return ctx;
3521}
3522
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003523static inline struct i915_gem_context *
3524i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003525{
Chris Wilson691e6412014-04-09 09:07:36 +01003526 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003527 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003528}
3529
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003530static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003531{
Chris Wilson091387c2016-06-24 14:00:21 +01003532 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003533 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003534}
3535
Chris Wilson69df05e2016-12-18 15:37:21 +00003536static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3537{
Chris Wilsonbf519972016-12-19 10:13:57 +00003538 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3539
3540 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3541 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003542}
3543
Chris Wilson80b204b2016-10-28 13:58:58 +01003544static inline struct intel_timeline *
3545i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3546 struct intel_engine_cs *engine)
3547{
3548 struct i915_address_space *vm;
3549
3550 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3551 return &vm->timeline.engine[engine->id];
3552}
3553
Chris Wilsone2efd132016-05-24 14:53:34 +01003554static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003555{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003556 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003557}
3558
Ben Widawsky84624812012-06-04 14:42:54 -07003559int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3560 struct drm_file *file);
3561int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3562 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003563int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3564 struct drm_file *file_priv);
3565int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3566 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003567int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3568 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003569
Robert Braggeec688e2016-11-07 19:49:47 +00003570int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3571 struct drm_file *file);
3572
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003573/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003574int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003575 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003576 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003577 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003578 unsigned flags);
Chris Wilson172ae5b2016-12-05 14:29:37 +00003579int __must_check i915_gem_evict_for_vma(struct i915_vma *vma,
3580 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003581int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003582
Ben Widawsky0260c422014-03-22 22:47:21 -07003583/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003584static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003585{
Chris Wilson600f4362016-08-18 17:16:40 +01003586 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003587 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003588 intel_gtt_chipset_flush();
3589}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003590
Chris Wilson9797fbf2012-04-24 15:47:39 +01003591/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003592int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3593 struct drm_mm_node *node, u64 size,
3594 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003595int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3596 struct drm_mm_node *node, u64 size,
3597 unsigned alignment, u64 start,
3598 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003599void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3600 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003601int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003602void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003603struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003604i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003605struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003606i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003607 u32 stolen_offset,
3608 u32 gtt_offset,
3609 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003610
Chris Wilson920cf412016-10-28 13:58:30 +01003611/* i915_gem_internal.c */
3612struct drm_i915_gem_object *
3613i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3614 unsigned int size);
3615
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003616/* i915_gem_shrinker.c */
3617unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003618 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003619 unsigned flags);
3620#define I915_SHRINK_PURGEABLE 0x1
3621#define I915_SHRINK_UNBOUND 0x2
3622#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003623#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003624#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003625unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3626void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003627void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003628
3629
Eric Anholt673a3942008-07-30 12:06:12 -07003630/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003631static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003632{
Chris Wilson091387c2016-06-24 14:00:21 +01003633 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003634
3635 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003636 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003637}
3638
Ben Gamari20172632009-02-17 20:08:50 -05003639/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003640#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003641int i915_debugfs_register(struct drm_i915_private *dev_priv);
3642void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003643int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003644void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003645#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003646static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3647static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003648static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3649{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003650static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003651#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003652
3653/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003654#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3655
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003656__printf(2, 3)
3657void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003658int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3659 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003660int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003661 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003662 size_t count, loff_t pos);
3663static inline void i915_error_state_buf_release(
3664 struct drm_i915_error_state_buf *eb)
3665{
3666 kfree(eb->buf);
3667}
Chris Wilsonc0336662016-05-06 15:40:21 +01003668void i915_capture_error_state(struct drm_i915_private *dev_priv,
3669 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003670 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003671void i915_error_state_get(struct drm_device *dev,
3672 struct i915_error_state_file_priv *error_priv);
3673void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003674void i915_destroy_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003675
Chris Wilson98a2f412016-10-12 10:05:18 +01003676#else
3677
3678static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3679 u32 engine_mask,
3680 const char *error_msg)
3681{
3682}
3683
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003684static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
Chris Wilson98a2f412016-10-12 10:05:18 +01003685{
3686}
3687
3688#endif
3689
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003690const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003691
Brad Volkin351e3db2014-02-18 10:15:46 -08003692/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003693int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003694void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003695void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003696int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3697 struct drm_i915_gem_object *batch_obj,
3698 struct drm_i915_gem_object *shadow_batch_obj,
3699 u32 batch_start_offset,
3700 u32 batch_len,
3701 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003702
Robert Braggeec688e2016-11-07 19:49:47 +00003703/* i915_perf.c */
3704extern void i915_perf_init(struct drm_i915_private *dev_priv);
3705extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003706extern void i915_perf_register(struct drm_i915_private *dev_priv);
3707extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003708
Jesse Barnes317c35d2008-08-25 15:11:06 -07003709/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003710extern int i915_save_state(struct drm_i915_private *dev_priv);
3711extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003712
Ben Widawsky0136db52012-04-10 21:17:01 -07003713/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003714void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3715void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003716
Chris Wilsonf899fc62010-07-20 15:44:45 -07003717/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003718extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3719extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003720extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3721 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003722
Jani Nikula0184df42015-03-27 00:20:20 +02003723extern struct i2c_adapter *
3724intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003725extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3726extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003727static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003728{
3729 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3730}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003731extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003732
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003733/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003734int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003735bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003736bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003737bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003738bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003739bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003740bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003741bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303742bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3743 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303744bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3745 enum port port);
3746
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003747
Chris Wilson3b617962010-08-24 09:02:58 +01003748/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003749#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003750extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003751extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3752extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003753extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003754extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3755 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003756extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003757 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003758extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003759#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003760static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003761static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3762static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003763static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3764{
3765}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003766static inline int
3767intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3768{
3769 return 0;
3770}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003771static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003772intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003773{
3774 return 0;
3775}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003776static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003777{
3778 return -ENODEV;
3779}
Len Brown65e082c2008-10-24 17:18:10 -04003780#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003781
Jesse Barnes723bfd72010-10-07 16:01:13 -07003782/* intel_acpi.c */
3783#ifdef CONFIG_ACPI
3784extern void intel_register_dsm_handler(void);
3785extern void intel_unregister_dsm_handler(void);
3786#else
3787static inline void intel_register_dsm_handler(void) { return; }
3788static inline void intel_unregister_dsm_handler(void) { return; }
3789#endif /* CONFIG_ACPI */
3790
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003791/* intel_device_info.c */
3792static inline struct intel_device_info *
3793mkwrite_device_info(struct drm_i915_private *dev_priv)
3794{
3795 return (struct intel_device_info *)&dev_priv->info;
3796}
3797
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003798const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003799void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3800void intel_device_info_dump(struct drm_i915_private *dev_priv);
3801
Jesse Barnes79e53942008-11-07 14:24:08 -08003802/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003803extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003804extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003805extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003806extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003807extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003808extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003809extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3810 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003811extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003812extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3813extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003814extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003815extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003816extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003817extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003818 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003819
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003820int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3821 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003822
Chris Wilson6ef3d422010-08-04 20:26:07 +01003823/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003824extern struct intel_overlay_error_state *
3825intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003826extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3827 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003828
Chris Wilsonc0336662016-05-06 15:40:21 +01003829extern struct intel_display_error_state *
3830intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003831extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003832 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003833 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003834
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003835int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3836int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003837int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3838 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003839
3840/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303841u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3842void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003843u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003844u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3845void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003846u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3847void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3848u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3849void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003850u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3851void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003852u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3853void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003854u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3855 enum intel_sbi_destination destination);
3856void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3857 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303858u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3859void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003860
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003861/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003862void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003863 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003864void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3865 enum port port, u32 margin, u32 scale,
3866 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003867void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3868void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3869bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3870 enum dpio_phy phy);
3871bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3872 enum dpio_phy phy);
3873uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3874 uint8_t lane_count);
3875void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3876 uint8_t lane_lat_optim_mask);
3877uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3878
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003879void chv_set_phy_signal_level(struct intel_encoder *encoder,
3880 u32 deemph_reg_value, u32 margin_reg_value,
3881 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003882void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3883 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003884void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003885void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3886void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003887void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003888
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003889void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3890 u32 demph_reg_value, u32 preemph_reg_value,
3891 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003892void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003893void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003894void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003895
Ville Syrjälä616bc822015-01-23 21:04:25 +02003896int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3897int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303898
Ben Widawsky0b274482013-10-04 21:22:51 -07003899#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3900#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003901
Ben Widawsky0b274482013-10-04 21:22:51 -07003902#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3903#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3904#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3905#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003906
Ben Widawsky0b274482013-10-04 21:22:51 -07003907#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3908#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3909#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3910#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003911
Chris Wilson698b3132014-03-21 13:16:43 +00003912/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3913 * will be implemented using 2 32-bit writes in an arbitrary order with
3914 * an arbitrary delay between them. This can cause the hardware to
3915 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003916 * machine death. For this reason we do not support I915_WRITE64, or
3917 * dev_priv->uncore.funcs.mmio_writeq.
3918 *
3919 * When reading a 64-bit value as two 32-bit values, the delay may cause
3920 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3921 * occasionally a 64-bit register does not actualy support a full readq
3922 * and must be read using two 32-bit reads.
3923 *
3924 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003925 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003926#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003927
Chris Wilson50877442014-03-21 12:41:53 +00003928#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003929 u32 upper, lower, old_upper, loop = 0; \
3930 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003931 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003932 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003933 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003934 upper = I915_READ(upper_reg); \
3935 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003936 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003937
Zou Nan haicae58522010-11-09 17:17:32 +08003938#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3939#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3940
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003941#define __raw_read(x, s) \
3942static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003943 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003944{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003945 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003946}
3947
3948#define __raw_write(x, s) \
3949static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003950 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003951{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003952 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003953}
3954__raw_read(8, b)
3955__raw_read(16, w)
3956__raw_read(32, l)
3957__raw_read(64, q)
3958
3959__raw_write(8, b)
3960__raw_write(16, w)
3961__raw_write(32, l)
3962__raw_write(64, q)
3963
3964#undef __raw_read
3965#undef __raw_write
3966
Chris Wilsona6111f72015-04-07 16:21:02 +01003967/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003968 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003969 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003970 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003971 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003972 *
3973 * As an example, these accessors can possibly be used between:
3974 *
3975 * spin_lock_irq(&dev_priv->uncore.lock);
3976 * intel_uncore_forcewake_get__locked();
3977 *
3978 * and
3979 *
3980 * intel_uncore_forcewake_put__locked();
3981 * spin_unlock_irq(&dev_priv->uncore.lock);
3982 *
3983 *
3984 * Note: some registers may not need forcewake held, so
3985 * intel_uncore_forcewake_{get,put} can be omitted, see
3986 * intel_uncore_forcewake_for_reg().
3987 *
3988 * Certain architectures will die if the same cacheline is concurrently accessed
3989 * by different clients (e.g. on Ivybridge). Access to registers should
3990 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3991 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003992 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003993#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3994#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003995#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003996#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3997
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003998/* "Broadcast RGB" property */
3999#define INTEL_BROADCAST_RGB_AUTO 0
4000#define INTEL_BROADCAST_RGB_FULL 1
4001#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004002
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004003static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004004{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004005 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004006 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004007 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304008 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004009 else
4010 return VGACNTRL;
4011}
4012
Imre Deakdf977292013-05-21 20:03:17 +03004013static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4014{
4015 unsigned long j = msecs_to_jiffies(m);
4016
4017 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4018}
4019
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004020static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4021{
4022 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4023}
4024
Imre Deakdf977292013-05-21 20:03:17 +03004025static inline unsigned long
4026timespec_to_jiffies_timeout(const struct timespec *value)
4027{
4028 unsigned long j = timespec_to_jiffies(value);
4029
4030 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4031}
4032
Paulo Zanonidce56b32013-12-19 14:29:40 -02004033/*
4034 * If you need to wait X milliseconds between events A and B, but event B
4035 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4036 * when event A happened, then just before event B you call this function and
4037 * pass the timestamp as the first argument, and X as the second argument.
4038 */
4039static inline void
4040wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4041{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004042 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004043
4044 /*
4045 * Don't re-read the value of "jiffies" every time since it may change
4046 * behind our back and break the math.
4047 */
4048 tmp_jiffies = jiffies;
4049 target_jiffies = timestamp_jiffies +
4050 msecs_to_jiffies_timeout(to_wait_ms);
4051
4052 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004053 remaining_jiffies = target_jiffies - tmp_jiffies;
4054 while (remaining_jiffies)
4055 remaining_jiffies =
4056 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004057 }
4058}
Chris Wilson221fe792016-09-09 14:11:51 +01004059
4060static inline bool
4061__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004062{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004063 struct intel_engine_cs *engine = req->engine;
4064
Chris Wilson7ec2c732016-07-01 17:23:22 +01004065 /* Before we do the heavier coherent read of the seqno,
4066 * check the value (hopefully) in the CPU cacheline.
4067 */
Chris Wilson65e47602016-10-28 13:58:49 +01004068 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004069 return true;
4070
Chris Wilson688e6c72016-07-01 17:23:15 +01004071 /* Ensure our read of the seqno is coherent so that we
4072 * do not "miss an interrupt" (i.e. if this is the last
4073 * request and the seqno write from the GPU is not visible
4074 * by the time the interrupt fires, we will see that the
4075 * request is incomplete and go back to sleep awaiting
4076 * another interrupt that will never come.)
4077 *
4078 * Strictly, we only need to do this once after an interrupt,
4079 * but it is easier and safer to do it every time the waiter
4080 * is woken.
4081 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004082 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004083 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01004084 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01004085 struct task_struct *tsk;
4086
Chris Wilson3d5564e2016-07-01 17:23:23 +01004087 /* The ordering of irq_posted versus applying the barrier
4088 * is crucial. The clearing of the current irq_posted must
4089 * be visible before we perform the barrier operation,
4090 * such that if a subsequent interrupt arrives, irq_posted
4091 * is reasserted and our task rewoken (which causes us to
4092 * do another __i915_request_irq_complete() immediately
4093 * and reapply the barrier). Conversely, if the clear
4094 * occurs after the barrier, then an interrupt that arrived
4095 * whilst we waited on the barrier would not trigger a
4096 * barrier on the next pass, and the read may not see the
4097 * seqno update.
4098 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004099 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004100
4101 /* If we consume the irq, but we are no longer the bottom-half,
4102 * the real bottom-half may not have serialised their own
4103 * seqno check with the irq-barrier (i.e. may have inspected
4104 * the seqno before we believe it coherent since they see
4105 * irq_posted == false but we are still running).
4106 */
4107 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004108 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004109 if (tsk && tsk != current)
4110 /* Note that if the bottom-half is changed as we
4111 * are sending the wake-up, the new bottom-half will
4112 * be woken by whomever made the change. We only have
4113 * to worry about when we steal the irq-posted for
4114 * ourself.
4115 */
4116 wake_up_process(tsk);
4117 rcu_read_unlock();
4118
Chris Wilson65e47602016-10-28 13:58:49 +01004119 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004120 return true;
4121 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004122
Chris Wilson688e6c72016-07-01 17:23:15 +01004123 return false;
4124}
4125
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004126void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4127bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4128
Chris Wilsonc58305a2016-08-19 16:54:28 +01004129/* i915_mm.c */
4130int remap_io_mapping(struct vm_area_struct *vma,
4131 unsigned long addr, unsigned long pfn, unsigned long size,
4132 struct io_mapping *iomap);
4133
Chris Wilson4b30cb22016-08-18 17:16:42 +01004134#define ptr_mask_bits(ptr) ({ \
4135 unsigned long __v = (unsigned long)(ptr); \
4136 (typeof(ptr))(__v & PAGE_MASK); \
4137})
4138
Chris Wilsond31d7cb2016-08-12 12:39:58 +01004139#define ptr_unpack_bits(ptr, bits) ({ \
4140 unsigned long __v = (unsigned long)(ptr); \
4141 (bits) = __v & ~PAGE_MASK; \
4142 (typeof(ptr))(__v & PAGE_MASK); \
4143})
4144
4145#define ptr_pack_bits(ptr, bits) \
4146 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
4147
Chris Wilson78ef2d92016-08-15 10:48:49 +01004148#define fetch_and_zero(ptr) ({ \
4149 typeof(*ptr) __T = *(ptr); \
4150 *(ptr) = (typeof(*ptr))0; \
4151 __T; \
4152})
4153
Linus Torvalds1da177e2005-04-16 15:20:36 -07004154#endif