blob: 35a6721b3d25f99f53cf80e7707cdba04226d261 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +100037#include <linux/libfdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/processor.h>
40#include <asm/pgtable.h>
41#include <asm/mmu.h>
42#include <asm/mmu_context.h>
43#include <asm/page.h>
44#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/uaccess.h>
46#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080047#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/tlbflush.h>
49#include <asm/io.h>
50#include <asm/eeh.h>
51#include <asm/tlb.h>
52#include <asm/cacheflush.h>
53#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110055#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110056#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000057#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000058#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000059#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000060#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053061#include <asm/trace.h>
Benjamin Herrenschmidt166dd7d2016-07-05 15:03:51 +100062#include <asm/ps3.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#ifdef DEBUG
65#define DBG(fmt...) udbg_printf(fmt)
66#else
67#define DBG(fmt...)
68#endif
69
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110070#ifdef DEBUG_LOW
71#define DBG_LOW(fmt...) udbg_printf(fmt)
72#else
73#define DBG_LOW(fmt...)
74#endif
75
76#define KB (1024)
77#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070078#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080/*
81 * Note: pte --> Linux PTE
82 * HPTE --> PowerPC Hashed Page Table Entry
83 *
84 * Execution context:
85 * htab_initialize is called with the MMU off (of course), but
86 * the kernel has been copied down to zero so it can directly
87 * reference global data. At this point it is very difficult
88 * to print debug info.
89 *
90 */
91
Paul Mackerras799d6042005-11-10 13:37:51 +110092static unsigned long _SDR1;
93struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100094EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110095
David Gibson8e561e72007-06-13 14:52:56 +100096struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110097unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070098unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +000099EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100101EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000103int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000104#ifdef CONFIG_SPARSEMEM_VMEMMAP
105int mmu_vmemmap_psize = MMU_PAGE_4K;
106#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000107int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000108int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100109EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100111u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000112EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000113#ifdef CONFIG_PPC_64K_PAGES
114int mmu_ci_restrictions;
115#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000116#ifdef CONFIG_DEBUG_PAGEALLOC
117static u8 *linear_map_hash_slots;
118static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000119static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000120#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +1000121struct mmu_hash_ops mmu_hash_ops;
122EXPORT_SYMBOL(mmu_hash_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530162/*
163 * 'R' and 'C' update notes:
164 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
165 * create writeable HPTEs without C set, because the hcall H_PROTECT
166 * that we use in that case will not update C
167 * - The above is however not a problem, because we also don't do that
168 * fancy "no flush" variant of eviction and we use H_REMOVE which will
169 * do the right thing and thus we don't have the race I described earlier
170 *
171 * - Under bare metal, we do have the race, so we need R and C set
172 * - We make sure R is always set and never lost
173 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
174 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530175unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530177 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000178
179 /* _PAGE_EXEC -> NOEXEC */
180 if ((pteflags & _PAGE_EXEC) == 0)
181 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530182 /*
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000183 * PPP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100184 * Linux uses slb key 0 for kernel and 1 for user.
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000185 * kernel RW areas are mapped with PPP=0b000
186 * User area is mapped with PPP=0b010 for read/write
187 * or PPP=0b011 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000188 */
Aneesh Kumar K.Ve58e87a2016-04-29 23:25:36 +1000189 if (pteflags & _PAGE_PRIVILEGED) {
190 /*
191 * Kernel read only mapped with ppp bits 0b110
192 */
193 if (!(pteflags & _PAGE_WRITE))
194 rflags |= (HPTE_R_PP0 | 0x2);
195 } else {
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +1000196 if (pteflags & _PAGE_RWX)
197 rflags |= 0x2;
198 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530199 rflags |= 0x1;
200 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530201 /*
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530202 * We can't allow hardware to update hpte bits. Hence always
203 * set 'R' bit and set 'C' if it is a write fault
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530204 */
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530205 rflags |= HPTE_R_R;
Aneesh Kumar K.Vdc47c0c12016-05-31 11:56:30 +0530206
207 if (pteflags & _PAGE_DIRTY)
208 rflags |= HPTE_R_C;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530209 /*
210 * Add in WIG bits
211 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000212
213 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530214 rflags |= HPTE_R_I;
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530215 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +1000216 rflags |= (HPTE_R_I | HPTE_R_G);
Aneesh Kumar K.Ve5680062016-06-17 11:32:00 +0530217 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
218 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
219 else
220 /*
221 * Add memory coherence if cache inhibited is not set
222 */
223 rflags |= HPTE_R_M;
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530224
225 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000226}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100227
228int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000229 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000230 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100232 unsigned long vaddr, paddr;
233 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100234 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100236 shift = mmu_psize_defs[psize].shift;
237 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000239 prot = htab_convert_pte_flags(prot);
240
241 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
242 vstart, vend, pstart, prot, psize, ssize);
243
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100244 for (vaddr = vstart, paddr = pstart; vaddr < vend;
245 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000246 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000247 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000248 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000249 unsigned long tprot = prot;
250
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000251 /*
252 * If we hit a bad address return error.
253 */
254 if (!vsid)
255 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000256 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000257 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000258 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Alexander Grafb18db0b2014-04-29 12:17:26 +0200260 /* Make kvm guest trampolines executable */
261 if (overlaps_kvm_tmp(vaddr, vaddr + step))
262 tprot &= ~HPTE_R_N;
263
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530264 /*
265 * If relocatable, check if it overlaps interrupt vectors that
266 * are copied down to real 0. For relocatable kernel
267 * (e.g. kdump case) we copy interrupt vectors down to real
268 * address 0. Mark that region as executable. This is
269 * because on p8 system with relocation on exception feature
270 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
271 * in order to execute the interrupt handlers in virtual
272 * mode the vector region need to be marked as executable.
273 */
274 if ((PHYSICAL_START > MEMORY_START) &&
275 overlaps_interrupt_vector_text(vaddr, vaddr + step))
276 tprot &= ~HPTE_R_N;
277
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000278 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
280
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +1000281 BUG_ON(!mmu_hash_ops.hpte_insert);
282 ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
283 HPTE_V_BOLTED, psize, psize,
284 ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000285
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100286 if (ret < 0)
287 break;
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700288
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000289#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700290 if (debug_pagealloc_enabled() &&
291 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000292 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
293#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100295 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296}
297
Li Zhonged5694a2014-06-11 16:23:37 +0800298int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100299 int psize, int ssize)
300{
301 unsigned long vaddr;
302 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000303 int rc;
304 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100305
306 shift = mmu_psize_defs[psize].shift;
307 step = 1 << shift;
308
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +1000309 if (!mmu_hash_ops.hpte_removebolted)
David Gibsonabd0a0e2016-02-09 13:32:40 +1000310 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100311
David Gibson27828f92016-02-09 13:32:41 +1000312 for (vaddr = vstart; vaddr < vend; vaddr += step) {
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +1000313 rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
David Gibson27828f92016-02-09 13:32:41 +1000314 if (rc == -ENOENT) {
315 ret = -ENOENT;
316 continue;
317 }
318 if (rc < 0)
319 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100320 }
321
David Gibson27828f92016-02-09 13:32:41 +1000322 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100323}
324
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000325static bool disable_1tb_segments = false;
326
327static int __init parse_disable_1tb_segments(char *p)
328{
329 disable_1tb_segments = true;
330 return 0;
331}
332early_param("disable_1tb_segments", parse_disable_1tb_segments);
333
Paul Mackerras1189be62007-10-11 20:37:10 +1000334static int __init htab_dt_scan_seg_sizes(unsigned long node,
335 const char *uname, int depth,
336 void *data)
337{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500338 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
339 const __be32 *prop;
340 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000341
342 /* We are scanning "cpu" nodes only */
343 if (type == NULL || strcmp(type, "cpu") != 0)
344 return 0;
345
Anton Blanchard12f04f22013-09-23 12:04:36 +1000346 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000347 if (prop == NULL)
348 return 0;
349 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000350 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000351 DBG("1T segment support detected\n");
Oliver O'Halloranfaf78822016-07-05 11:43:21 +1000352
353 if (disable_1tb_segments) {
354 DBG("1T segments disabled by command line\n");
355 break;
356 }
357
Matt Evans44ae3ab2011-04-06 19:48:50 +0000358 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000359 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000360 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000361 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000362 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000363 return 0;
364}
365
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000366static int __init get_idx_from_shift(unsigned int shift)
367{
368 int idx = -1;
369
370 switch (shift) {
371 case 0xc:
372 idx = MMU_PAGE_4K;
373 break;
374 case 0x10:
375 idx = MMU_PAGE_64K;
376 break;
377 case 0x14:
378 idx = MMU_PAGE_1M;
379 break;
380 case 0x18:
381 idx = MMU_PAGE_16M;
382 break;
383 case 0x22:
384 idx = MMU_PAGE_16G;
385 break;
386 }
387 return idx;
388}
389
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100390static int __init htab_dt_scan_page_sizes(unsigned long node,
391 const char *uname, int depth,
392 void *data)
393{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500394 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
395 const __be32 *prop;
396 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100397
398 /* We are scanning "cpu" nodes only */
399 if (type == NULL || strcmp(type, "cpu") != 0)
400 return 0;
401
Anton Blanchard12f04f22013-09-23 12:04:36 +1000402 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000403 if (!prop)
404 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100405
Michael Ellerman9e349922014-08-07 17:26:33 +1000406 pr_info("Page sizes from device-tree:\n");
407 size /= 4;
408 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
409 while(size > 0) {
410 unsigned int base_shift = be32_to_cpu(prop[0]);
411 unsigned int slbenc = be32_to_cpu(prop[1]);
412 unsigned int lpnum = be32_to_cpu(prop[2]);
413 struct mmu_psize_def *def;
414 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000415
Michael Ellerman9e349922014-08-07 17:26:33 +1000416 size -= 3; prop += 3;
417 base_idx = get_idx_from_shift(base_shift);
418 if (base_idx < 0) {
419 /* skip the pte encoding also */
420 prop += lpnum * 2; size -= lpnum * 2;
421 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100422 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000423 def = &mmu_psize_defs[base_idx];
424 if (base_idx == MMU_PAGE_16M)
425 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
426
427 def->shift = base_shift;
428 if (base_shift <= 23)
429 def->avpnm = 0;
430 else
431 def->avpnm = (1 << (base_shift - 23)) - 1;
432 def->sllp = slbenc;
433 /*
434 * We don't know for sure what's up with tlbiel, so
435 * for now we only set it for 4K and 64K pages
436 */
437 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
438 def->tlbiel = 1;
439 else
440 def->tlbiel = 0;
441
442 while (size > 0 && lpnum) {
443 unsigned int shift = be32_to_cpu(prop[0]);
444 int penc = be32_to_cpu(prop[1]);
445
446 prop += 2; size -= 2;
447 lpnum--;
448
449 idx = get_idx_from_shift(shift);
450 if (idx < 0)
451 continue;
452
453 if (penc == -1)
454 pr_err("Invalid penc for base_shift=%d "
455 "shift=%d\n", base_shift, shift);
456
457 def->penc[idx] = penc;
458 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
459 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
460 base_shift, shift, def->sllp,
461 def->avpnm, def->tlbiel, def->penc[idx]);
462 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100463 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000464
465 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100466}
467
Tony Breedse16a9c02008-07-31 13:51:42 +1000468#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700469/* Scan for 16G memory blocks that have been set aside for huge pages
470 * and reserve those blocks for 16G huge pages.
471 */
472static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
473 const char *uname, int depth,
474 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500475 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
476 const __be64 *addr_prop;
477 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700478 unsigned int expected_pages;
479 long unsigned int phys_addr;
480 long unsigned int block_size;
481
482 /* We are scanning "memory" nodes only */
483 if (type == NULL || strcmp(type, "memory") != 0)
484 return 0;
485
486 /* This property is the log base 2 of the number of virtual pages that
487 * will represent this memory block. */
488 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
489 if (page_count_prop == NULL)
490 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000491 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700492 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
493 if (addr_prop == NULL)
494 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000495 phys_addr = be64_to_cpu(addr_prop[0]);
496 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700497 if (block_size != (16 * GB))
498 return 0;
499 printk(KERN_INFO "Huge page(16GB) memory: "
500 "addr = 0x%lX size = 0x%lX pages = %d\n",
501 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000502 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
503 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000504 add_gpage(phys_addr, block_size, expected_pages);
505 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700506 return 0;
507}
Tony Breedse16a9c02008-07-31 13:51:42 +1000508#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700509
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000510static void mmu_psize_set_default_penc(void)
511{
512 int bpsize, apsize;
513 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
514 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
515 mmu_psize_defs[bpsize].penc[apsize] = -1;
516}
517
Alexander Graf9048e642014-04-01 15:46:05 +0200518#ifdef CONFIG_PPC_64K_PAGES
519
520static bool might_have_hea(void)
521{
522 /*
523 * The HEA ethernet adapter requires awareness of the
524 * GX bus. Without that awareness we can easily assume
525 * we will never see an HEA ethernet device.
526 */
527#ifdef CONFIG_IBMEBUS
Benjamin Herrenschmidt2b4e3ad2016-07-05 15:03:56 +1000528 return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
529 !firmware_has_feature(FW_FEATURE_SPLPAR);
Alexander Graf9048e642014-04-01 15:46:05 +0200530#else
531 return false;
532#endif
533}
534
535#endif /* #ifdef CONFIG_PPC_64K_PAGES */
536
Michael Ellermanbacf9cf2016-07-26 21:31:59 +1000537static void __init htab_scan_page_sizes(void)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100538{
539 int rc;
540
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000541 /* se the invalid penc to -1 */
542 mmu_psize_set_default_penc();
543
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100544 /* Default to 4K pages only */
545 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
546 sizeof(mmu_psize_defaults_old));
547
548 /*
549 * Try to find the available page sizes in the device-tree
550 */
551 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
Aneesh Kumar K.Vb8f1b4f2016-07-23 14:42:35 +0530552 if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
Michael Ellermanbacf9cf2016-07-26 21:31:59 +1000553 /*
554 * Nothing in the device-tree, but the CPU supports 16M pages,
555 * so let's fallback on a known size list for 16M capable CPUs.
556 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100557 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
558 sizeof(mmu_psize_defaults_gp));
Michael Ellermanbacf9cf2016-07-26 21:31:59 +1000559 }
560
561#ifdef CONFIG_HUGETLB_PAGE
562 /* Reserve 16G huge page memory sections for huge pages */
563 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
564#endif /* CONFIG_HUGETLB_PAGE */
565}
566
567static void __init htab_init_page_sizes(void)
568{
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700569 if (!debug_pagealloc_enabled()) {
570 /*
571 * Pick a size for the linear mapping. Currently, we only
572 * support 16M, 1M and 4K which is the default
573 */
574 if (mmu_psize_defs[MMU_PAGE_16M].shift)
575 mmu_linear_psize = MMU_PAGE_16M;
576 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
577 mmu_linear_psize = MMU_PAGE_1M;
578 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100579
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000580#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100581 /*
582 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000583 * 64K for user mappings and vmalloc if supported by the processor.
584 * We only use 64k for ioremap if the processor
585 * (and firmware) support cache-inhibited large pages.
586 * If not, we use 4k and set mmu_ci_restrictions so that
587 * hash_page knows to switch processes that use cache-inhibited
588 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100589 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000590 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100591 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000592 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000593 if (mmu_linear_psize == MMU_PAGE_4K)
594 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000595 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100596 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200597 * When running on pSeries using 64k pages for ioremap
598 * would stop us accessing the HEA ethernet. So if we
599 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100600 */
Benjamin Herrenschmidt2b4e3ad2016-07-05 15:03:56 +1000601 if (!might_have_hea())
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100602 mmu_io_psize = MMU_PAGE_64K;
603 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000604 mmu_ci_restrictions = 1;
605 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000606#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100607
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000608#ifdef CONFIG_SPARSEMEM_VMEMMAP
609 /* We try to use 16M pages for vmemmap if that is supported
610 * and we have at least 1G of RAM at boot
611 */
612 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000613 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000614 mmu_vmemmap_psize = MMU_PAGE_16M;
615 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
616 mmu_vmemmap_psize = MMU_PAGE_64K;
617 else
618 mmu_vmemmap_psize = MMU_PAGE_4K;
619#endif /* CONFIG_SPARSEMEM_VMEMMAP */
620
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000621 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000622 "virtual = %d, io = %d"
623#ifdef CONFIG_SPARSEMEM_VMEMMAP
624 ", vmemmap = %d"
625#endif
626 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100627 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000628 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000629 mmu_psize_defs[mmu_io_psize].shift
630#ifdef CONFIG_SPARSEMEM_VMEMMAP
631 ,mmu_psize_defs[mmu_vmemmap_psize].shift
632#endif
633 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100634}
635
636static int __init htab_dt_scan_pftsize(unsigned long node,
637 const char *uname, int depth,
638 void *data)
639{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500640 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
641 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100642
643 /* We are scanning "cpu" nodes only */
644 if (type == NULL || strcmp(type, "cpu") != 0)
645 return 0;
646
Anton Blanchard12f04f22013-09-23 12:04:36 +1000647 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100648 if (prop != NULL) {
649 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000650 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100651 return 1;
652 }
653 return 0;
654}
655
David Gibson5c3c7ed2016-02-09 13:32:43 +1000656unsigned htab_shift_for_mem_size(unsigned long mem_size)
657{
658 unsigned memshift = __ilog2(mem_size);
659 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
660 unsigned pteg_shift;
661
662 /* round mem_size up to next power of 2 */
663 if ((1UL << memshift) < mem_size)
664 memshift += 1;
665
666 /* aim for 2 pages / pteg */
667 pteg_shift = memshift - (pshift + 1);
668
669 /*
670 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
671 * size permitted by the architecture.
672 */
673 return max(pteg_shift + 7, 18U);
674}
675
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100676static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000677{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100678 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100679 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100680 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000681 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100682 if (ppc64_pft_size == 0)
683 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000684 if (ppc64_pft_size)
685 return 1UL << ppc64_pft_size;
686
David Gibson5c3c7ed2016-02-09 13:32:43 +1000687 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000688}
689
Mike Kravetz54b79242005-11-07 16:25:48 -0800690#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000691int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800692{
David Gibson1dace6c2016-02-09 13:32:42 +1000693 int rc = htab_bolt_mapping(start, end, __pa(start),
694 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
695 mmu_kernel_ssize);
696
697 if (rc < 0) {
698 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
699 mmu_kernel_ssize);
700 BUG_ON(rc2 && (rc2 != -ENOENT));
701 }
702 return rc;
Mike Kravetz54b79242005-11-07 16:25:48 -0800703}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100704
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100705int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100706{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000707 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
708 mmu_kernel_ssize);
709 WARN_ON(rc < 0);
710 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100711}
Mike Kravetz54b79242005-11-07 16:25:48 -0800712#endif /* CONFIG_MEMORY_HOTPLUG */
713
Aneesh Kumar K.Vad410672016-08-24 15:03:39 +0530714static void update_hid_for_hash(void)
715{
716 unsigned long hid0;
717 unsigned long rb = 3UL << PPC_BITLSHIFT(53); /* IS = 3 */
718
719 asm volatile("ptesync": : :"memory");
720 /* prs = 0, ric = 2, rs = 0, r = 1 is = 3 */
721 asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1)
722 : : "r"(rb), "i"(0), "i"(0), "i"(2), "r"(0) : "memory");
723 asm volatile("eieio; tlbsync; ptesync; isync; slbia": : :"memory");
724 /*
725 * now switch the HID
726 */
727 hid0 = mfspr(SPRN_HID0);
728 hid0 &= ~HID0_POWER9_RADIX;
729 mtspr(SPRN_HID0, hid0);
730 asm volatile("isync": : :"memory");
731
732 /* Wait for it to happen */
733 while ((mfspr(SPRN_HID0) & HID0_POWER9_RADIX))
734 cpu_relax();
735}
736
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000737static void __init hash_init_partition_table(phys_addr_t hash_table,
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530738 unsigned long htab_size)
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000739{
740 unsigned long ps_field;
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000741 unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;
742
743 /*
744 * slb llp encoding for the page size used in VPM real mode.
745 * We can ignore that for lpid 0
746 */
747 ps_field = 0;
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530748 htab_size = __ilog2(htab_size) - 18;
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000749
750 BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
751 partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
752 MEMBLOCK_ALLOC_ANYWHERE));
753
754 /* Initialize the Partition Table with no entries */
755 memset((void *)partition_tb, 0, patb_size);
756 partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
757 /*
758 * FIXME!! This should be done via update_partition table
759 * For now UPRT is 0 for us.
760 */
761 partition_tb->patb1 = 0;
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530762 pr_info("Partition table %p\n", partition_tb);
Aneesh Kumar K.Vad410672016-08-24 15:03:39 +0530763 if (cpu_has_feature(CPU_FTR_POWER9_DD1))
764 update_hid_for_hash();
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000765 /*
766 * update partition table control register,
767 * 64 K size.
768 */
769 mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
770
771}
772
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000773static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
Michael Ellerman337a7122006-02-21 17:22:55 +1100775 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000777 unsigned long prot;
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000778 unsigned long base = 0, size = 0;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000779 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 DBG(" -> htab_initialize()\n");
782
Matt Evans44ae3ab2011-04-06 19:48:50 +0000783 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000784 mmu_kernel_ssize = MMU_SEGSIZE_1T;
785 mmu_highuser_ssize = MMU_SEGSIZE_1T;
786 printk(KERN_INFO "Using 1TB segments\n");
787 }
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /*
790 * Calculate the required size of the htab. We want the number of
791 * PTEGs to equal one half the number of real pages.
792 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100793 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 pteg_count = htab_size_bytes >> 7;
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 htab_hash_mask = pteg_count - 1;
797
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000798 if (firmware_has_feature(FW_FEATURE_LPAR) ||
799 firmware_has_feature(FW_FEATURE_PS3_LV1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 /* Using a hypervisor which owns the htab */
801 htab_address = NULL;
802 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000803#ifdef CONFIG_FA_DUMP
804 /*
805 * If firmware assisted dump is active firmware preserves
806 * the contents of htab along with entire partition memory.
807 * Clear the htab if firmware assisted dump is active so
808 * that we dont end up using old mappings.
809 */
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +1000810 if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
811 mmu_hash_ops.hpte_clear_all();
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000812#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 } else {
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000814 unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100815
Benjamin Herrenschmidt5556ecf2016-07-05 15:03:53 +1000816#ifdef CONFIG_PPC_CELL
817 /*
818 * Cell may require the hash table down low when using the
819 * Axon IOMMU in order to fit the dynamic region over it, see
820 * comments in cell/iommu.c
821 */
822 if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
823 limit = 0x80000000;
824 pr_info("Hash table forced below 2G for Axon IOMMU\n");
825 }
826#endif /* CONFIG_PPC_CELL */
827
828 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
829 limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831 DBG("Hash table allocated at %lx, size: %lx\n", table,
832 htab_size_bytes);
833
Michael Ellerman70267a72012-07-25 21:19:50 +0000834 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 /* htab absolute addr + encoded htabsize */
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530837 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 /* Initialize the HPT with no entries */
840 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100841
Aneesh Kumar K.V50de5962016-04-29 23:25:43 +1000842 if (!cpu_has_feature(CPU_FTR_ARCH_300))
843 /* Set SDR1 */
844 mtspr(SPRN_SDR1, _SDR1);
845 else
Aneesh Kumar K.V4b7a3502016-07-13 15:05:26 +0530846 hash_init_partition_table(table, htab_size_bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 }
848
David Gibsonf5ea64d2008-10-12 17:54:24 +0000849 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000851#ifdef CONFIG_DEBUG_PAGEALLOC
Joonsoo Kime7df0d82016-03-17 14:17:59 -0700852 if (debug_pagealloc_enabled()) {
853 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
854 linear_map_hash_slots = __va(memblock_alloc_base(
855 linear_map_hash_count, 1, ppc64_rma_size));
856 memset(linear_map_hash_slots, 0, linear_map_hash_count);
857 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000858#endif /* CONFIG_DEBUG_PAGEALLOC */
859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 /* On U3 based machines, we need to reserve the DART area and
861 * _NOT_ map it to avoid cache paradoxes as it's remapped non
862 * cacheable later on
863 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000866 for_each_memblock(memory, reg) {
867 base = (unsigned long)__va(reg->base);
868 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
Sachin P. Sant5c339912009-12-13 21:15:12 +0000870 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000871 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Michael Ellermancaf80e52006-03-21 20:45:51 +1100873 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000874 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700875 }
876 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
878 /*
879 * If we have a memory_limit and we've allocated TCEs then we need to
880 * explicitly map the TCE area at the top of RAM. We also cope with the
881 * case that the TCEs start below memory_limit.
882 * tce_alloc_start/end are 16MB aligned so the mapping should work
883 * for either 4K or 16MB pages.
884 */
885 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600886 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
887 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
889 if (base + size >= tce_alloc_start)
890 tce_alloc_start = base + size + 1;
891
Michael Ellermancaf80e52006-03-21 20:45:51 +1100892 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000893 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000894 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 }
896
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 DBG(" <- htab_initialize()\n");
899}
900#undef KB
901#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Michael Ellermanbacf9cf2016-07-26 21:31:59 +1000903void __init hash__early_init_devtree(void)
904{
905 /* Initialize segment sizes */
906 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
907
908 /* Initialize page sizes */
909 htab_scan_page_sizes();
910}
911
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000912void __init hash__early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100913{
Michael Ellermanbacf9cf2016-07-26 21:31:59 +1000914 htab_init_page_sizes();
915
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000916 /*
917 * initialize page table size
918 */
Aneesh Kumar K.V5ed7ecd2016-04-29 23:26:23 +1000919 __pte_frag_nr = H_PTE_FRAG_NR;
920 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
921
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +1000922 __pte_index_size = H_PTE_INDEX_SIZE;
923 __pmd_index_size = H_PMD_INDEX_SIZE;
924 __pud_index_size = H_PUD_INDEX_SIZE;
925 __pgd_index_size = H_PGD_INDEX_SIZE;
926 __pmd_cache_index = H_PMD_CACHE_INDEX;
927 __pte_table_size = H_PTE_TABLE_SIZE;
928 __pmd_table_size = H_PMD_TABLE_SIZE;
929 __pud_table_size = H_PUD_TABLE_SIZE;
930 __pgd_table_size = H_PGD_TABLE_SIZE;
Aneesh Kumar K.Va2f41eb2016-04-29 23:26:19 +1000931 /*
932 * 4k use hugepd format, so for hash set then to
933 * zero
934 */
935 __pmd_val_bits = 0;
936 __pud_val_bits = 0;
937 __pgd_val_bits = 0;
Aneesh Kumar K.Vd6a99962016-04-29 23:26:21 +1000938
939 __kernel_virt_start = H_KERN_VIRT_START;
940 __kernel_virt_size = H_KERN_VIRT_SIZE;
941 __vmalloc_start = H_VMALLOC_START;
942 __vmalloc_end = H_VMALLOC_END;
943 vmemmap = (struct page *)H_VMEMMAP_BASE;
944 ioremap_bot = IOREMAP_BASE;
945
Darren Stevensbfa37082016-06-29 21:06:28 +0100946#ifdef CONFIG_PCI
947 pci_io_base = ISA_IO_BASE;
948#endif
949
Benjamin Herrenschmidt166dd7d2016-07-05 15:03:51 +1000950 /* Select appropriate backend */
951 if (firmware_has_feature(FW_FEATURE_PS3_LV1))
952 ps3_early_mm_init();
953 else if (firmware_has_feature(FW_FEATURE_LPAR))
Michael Ellerman6364e842016-07-26 10:33:03 +1000954 hpte_init_pseries();
Stephen Rothwellfbef66f2016-07-28 12:35:02 +1000955 else if (IS_ENABLED(CONFIG_PPC_NATIVE))
Benjamin Herrenschmidt166dd7d2016-07-05 15:03:51 +1000956 hpte_init_native();
957
Michael Ellerman73536442016-07-25 11:54:41 +1000958 if (!mmu_hash_ops.hpte_insert)
959 panic("hash__early_init_mmu: No MMU hash ops defined!\n");
960
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000961 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000962 * of memory. Has to be done before SLB initialization as this is
963 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000964 */
965 htab_initialize();
966
Aneesh Kumar K.V56547412016-07-13 15:05:25 +0530967 pr_info("Initializing hash mmu with SLB\n");
Michael Ellerman376af592014-07-10 12:29:19 +1000968 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000969 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000970}
971
972#ifdef CONFIG_SMP
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000973void hash__early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000974{
975 /* Initialize hash table for that CPU */
Aneesh Kumar K.Vb5dcc602016-04-29 23:26:12 +1000976 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
977 if (!cpu_has_feature(CPU_FTR_ARCH_300))
978 mtspr(SPRN_SDR1, _SDR1);
979 else
980 mtspr(SPRN_PTCR,
981 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
982 }
Michael Ellerman376af592014-07-10 12:29:19 +1000983 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000984 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100985}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000986#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988/*
989 * Called by asm hashtable.S for doing lazy icache flush
990 */
991unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
992{
993 struct page *page;
994
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100995 if (!pfn_valid(pte_pfn(pte)))
996 return pp;
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 page = pte_page(pte);
999
1000 /* page is dirty */
1001 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
1002 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +00001003 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 set_bit(PG_arch_1, &page->flags);
1005 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001006 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 }
1008 return pp;
1009}
1010
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001011#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +10001012static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001013{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001014 u64 lpsizes;
1015 unsigned char *hpsizes;
1016 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001017
1018 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +11001019 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001020 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001021 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001022 }
Michael Neuling2fc251a2015-12-11 09:34:42 +11001023 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001024 index = GET_HIGH_SLICE_INDEX(addr);
1025 mask_index = index & 0x1;
1026 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001027}
1028
1029#else
1030unsigned int get_paca_psize(unsigned long addr)
1031{
Michael Ellermanc33e54f2016-01-09 08:25:01 +11001032 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001033}
1034#endif
1035
Paul Mackerras721151d2007-04-03 21:24:02 +10001036/*
1037 * Demote a segment to using 4k pages.
1038 * For now this makes the whole process use 4k pages.
1039 */
Paul Mackerras721151d2007-04-03 21:24:02 +10001040#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +11001041void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001042{
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001043 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +10001044 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001045 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001046 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001047 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001048
1049 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001050 slb_flush_and_rebolt();
1051 }
Paul Mackerras721151d2007-04-03 21:24:02 +10001052}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001053#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +10001054
Paul Mackerrasfa282372008-01-24 08:35:13 +11001055#ifdef CONFIG_PPC_SUBPAGE_PROT
1056/*
1057 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1058 * Userspace sets the subpage permissions using the subpage_prot system call.
1059 *
1060 * Result is 0: full permissions, _PAGE_RW: read-only,
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001061 * _PAGE_RWX: no access.
Paul Mackerrasfa282372008-01-24 08:35:13 +11001062 */
David Gibsond28513b2009-11-26 18:56:04 +00001063static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001064{
David Gibsond28513b2009-11-26 18:56:04 +00001065 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +11001066 u32 spp = 0;
1067 u32 **sbpm, *sbpp;
1068
1069 if (ea >= spt->maxaddr)
1070 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001071 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001072 /* addresses below 4GB use spt->low_prot */
1073 sbpm = spt->low_prot;
1074 } else {
1075 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1076 if (!sbpm)
1077 return 0;
1078 }
1079 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1080 if (!sbpp)
1081 return 0;
1082 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1083
1084 /* extract 2-bit bitfield for this 4k subpage */
1085 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1086
Aneesh Kumar K.V73a14412016-04-29 23:25:31 +10001087 /*
1088 * 0 -> full premission
1089 * 1 -> Read only
1090 * 2 -> no access.
1091 * We return the flag that need to be cleared.
1092 */
1093 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001094 return spp;
1095}
1096
1097#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +00001098static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +11001099{
1100 return 0;
1101}
1102#endif
1103
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001104void hash_failure_debug(unsigned long ea, unsigned long access,
1105 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001106 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001107{
1108 if (!printk_ratelimit())
1109 return;
1110 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1111 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001112 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1113 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001114}
1115
Michael Ellerman09567e72014-05-28 18:21:17 +10001116static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1117 int psize, bool user_region)
1118{
1119 if (user_region) {
1120 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +11001121 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +10001122 slb_flush_and_rebolt();
1123 }
1124 } else if (get_paca()->vmalloc_sllp !=
1125 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1126 get_paca()->vmalloc_sllp =
1127 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1128 slb_vmalloc_update();
1129 }
1130}
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132/* Result code is:
1133 * 0 - handled
1134 * 1 - normal page fault
1135 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +11001136 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301138int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1139 unsigned long access, unsigned long trap,
1140 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301142 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +00001143 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +00001144 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +00001147 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +00001148 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301149 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +10001150 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001152 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1153 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +05301154 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -07001155
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001156 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 switch (REGION_ID(ea)) {
1158 case USER_REGION_ID:
1159 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001160 if (! mm) {
1161 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001162 rc = 1;
1163 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001164 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001165 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001166 ssize = user_segment_size(ea);
1167 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001170 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001171 if (ea < VMALLOC_END)
1172 psize = mmu_vmalloc_psize;
1173 else
1174 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001175 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 default:
1178 /* Not a valid range
1179 * Send the problem up to do_page_fault
1180 */
Li Zhongba12eed2013-05-13 16:16:41 +00001181 rc = 1;
1182 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001184 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001186 /* Bad address. */
1187 if (!vsid) {
1188 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001189 rc = 1;
1190 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001191 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001192 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001194 if (pgdir == NULL) {
1195 rc = 1;
1196 goto bail;
1197 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001199 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001200 tmp = cpumask_of(smp_processor_id());
1201 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301202 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001204#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001205 /* If we use 4K pages and our psize is not 4K, then we might
1206 * be hitting a special driver mapping, and need to align the
1207 * address before we fetch the PTE.
1208 *
1209 * It could also be a hugepage mapping, in which case this is
1210 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001211 */
1212 if (psize != MMU_PAGE_4K)
1213 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1214#endif /* CONFIG_PPC_64K_PAGES */
1215
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001216 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301217 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001218 if (ptep == NULL || !pte_present(*ptep)) {
1219 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001220 rc = 1;
1221 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001222 }
1223
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001224 /* Add _PAGE_PRESENT to the required access perm */
1225 access |= _PAGE_PRESENT;
1226
1227 /* Pre-check access permissions (will be re-checked atomically
1228 * in __hash_page_XX but this pre-check is a fast path
1229 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001230 if (!check_pte_access(access, pte_val(*ptep))) {
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001231 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001232 rc = 1;
1233 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001234 }
1235
Li Zhongba12eed2013-05-13 16:16:41 +00001236 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301237 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301238 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301239 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301240#ifdef CONFIG_HUGETLB_PAGE
1241 else
1242 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301243 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301244#else
1245 else {
1246 /*
1247 * if we have hugeshift, and is not transhuge with
1248 * hugetlb disabled, something is really wrong.
1249 */
1250 rc = 1;
1251 WARN_ON(1);
1252 }
1253#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001254 if (current->mm == mm)
1255 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001256
Li Zhongba12eed2013-05-13 16:16:41 +00001257 goto bail;
1258 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001259
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001260#ifndef CONFIG_PPC_64K_PAGES
1261 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1262#else
1263 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1264 pte_val(*(ptep + PTRS_PER_PTE)));
1265#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001266 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001267#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001268 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1269 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001270 demote_segment_4k(mm, ea);
1271 psize = MMU_PAGE_4K;
1272 }
1273
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001274 /* If this PTE is non-cacheable and we have restrictions on
1275 * using non cacheable large pages, then we switch to 4k
1276 */
Aneesh Kumar K.V30bda412016-04-29 23:25:38 +10001277 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001278 if (user_region) {
1279 demote_segment_4k(mm, ea);
1280 psize = MMU_PAGE_4K;
1281 } else if (ea < VMALLOC_END) {
1282 /*
1283 * some driver did a non-cacheable mapping
1284 * in vmalloc space, so switch vmalloc
1285 * to 4k pages
1286 */
1287 printk(KERN_ALERT "Reducing vmalloc segment "
1288 "to 4kB pages because of "
1289 "non-cacheable mapping\n");
1290 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001291 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001292 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001293 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001294
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301295#endif /* CONFIG_PPC_64K_PAGES */
1296
Ian Munsiea1dca3462014-10-08 19:54:58 +11001297 if (current->mm == mm)
1298 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001299
Michael Ellerman73b341e2015-08-07 16:19:47 +10001300#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001301 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301302 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1303 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001304 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001305#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001306 {
David Gibsona1128f82009-12-16 14:29:56 +00001307 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001308 if (access & spp)
1309 rc = -2;
1310 else
1311 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301312 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001313 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001314
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001315 /* Dump some info in case of hash insertion failure, they should
1316 * never happen so it is really useful to know if/when they do
1317 */
1318 if (rc == -1)
1319 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001320 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001321#ifndef CONFIG_PPC_64K_PAGES
1322 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1323#else
1324 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1325 pte_val(*(ptep + PTRS_PER_PTE)));
1326#endif
1327 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001328
1329bail:
1330 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001331 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001333EXPORT_SYMBOL_GPL(hash_page_mm);
1334
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301335int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1336 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001337{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301338 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001339 struct mm_struct *mm = current->mm;
1340
1341 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1342 mm = &init_mm;
1343
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301344 if (dsisr & DSISR_NOHPTE)
1345 flags |= HPTE_NOHPTE_UPDATE;
1346
1347 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001348}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001349EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301351int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1352 unsigned long dsisr)
1353{
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001354 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301355 unsigned long flags = 0;
1356 struct mm_struct *mm = current->mm;
1357
1358 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1359 mm = &init_mm;
1360
1361 if (dsisr & DSISR_NOHPTE)
1362 flags |= HPTE_NOHPTE_UPDATE;
1363
1364 if (dsisr & DSISR_ISSTORE)
Aneesh Kumar K.Vc7d54842016-04-29 23:25:30 +10001365 access |= _PAGE_WRITE;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301366 /*
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001367 * We set _PAGE_PRIVILEGED only when
1368 * kernel mode access kernel space.
1369 *
1370 * _PAGE_PRIVILEGED is NOT set
1371 * 1) when kernel mode access user space
1372 * 2) user space access kernel space.
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301373 */
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001374 access |= _PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301375 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
Aneesh Kumar K.Vac29c642016-04-29 23:25:34 +10001376 access &= ~_PAGE_PRIVILEGED;
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301377
1378 if (trap == 0x400)
1379 access |= _PAGE_EXEC;
1380
1381 return hash_page_mm(mm, ea, access, trap, flags);
1382}
1383
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001384#ifdef CONFIG_PPC_MM_SLICES
1385static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1386{
Michael Ellermanaac55d72016-05-06 16:47:12 +10001387 int psize = get_slice_psize(mm, ea);
1388
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001389 /* We only prefault standard pages for now */
Michael Ellermanaac55d72016-05-06 16:47:12 +10001390 if (unlikely(psize != mm->context.user_psize))
1391 return false;
1392
1393 /*
1394 * Don't prefault if subpage protection is enabled for the EA.
1395 */
1396 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001397 return false;
1398
1399 return true;
1400}
1401#else
1402static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1403{
1404 return true;
1405}
1406#endif
1407
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001408void hash_preload(struct mm_struct *mm, unsigned long ea,
1409 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301411 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001412 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001413 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001414 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001415 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301416 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001418 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1419
Michael Ellerman8bbc9b72016-05-06 16:46:00 +10001420 if (!should_hash_preload(mm, ea))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001421 return;
1422
1423 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1424 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1425
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001426 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001427 pgdir = mm->pgd;
1428 if (pgdir == NULL)
1429 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301430
1431 /* Get VSID */
1432 ssize = user_segment_size(ea);
1433 vsid = get_vsid(mm->context.id, ea, ssize);
1434 if (!vsid)
1435 return;
1436 /*
1437 * Hash doesn't like irqs. Walking linux page table with irq disabled
1438 * saves us from holding multiple locks.
1439 */
1440 local_irq_save(flags);
1441
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301442 /*
1443 * THP pages use update_mmu_cache_pmd. We don't do
1444 * hash preload there. Hence can ignore THP here
1445 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301446 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001447 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301448 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001449
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301450 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001451#ifdef CONFIG_PPC_64K_PAGES
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001452 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001453 * a 64K kernel), then we don't preload, hash_page() will take
1454 * care of it once we actually try to access the page.
1455 * That way we don't have to duplicate all of the logic for segment
1456 * page size demotion here
1457 */
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +10001458 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301459 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001460#endif /* CONFIG_PPC_64K_PAGES */
1461
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001462 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001463 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301464 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001465
1466 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001467#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001468 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301469 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1470 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001472#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301473 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1474 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001475
1476 /* Dump some info in case of hash insertion failure, they should
1477 * never happen so it is really useful to know if/when they do
1478 */
1479 if (rc == -1)
1480 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001481 mm->context.user_psize,
1482 mm->context.user_psize,
1483 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301484out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001485 local_irq_restore(flags);
1486}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001488/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1489 * do not forget to update the assembly call site !
1490 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001491void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301492 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001493{
1494 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301495 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001496
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001497 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1498 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1499 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001500 hidx = __rpte_to_hidx(pte, index);
1501 if (hidx & _PTEIDX_SECONDARY)
1502 hash = ~hash;
1503 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1504 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001505 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301506 /*
1507 * We use same base page size and actual psize, because we don't
1508 * use these functions for hugepage
1509 */
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001510 mmu_hash_ops.hpte_invalidate(slot, vpn, psize, psize,
1511 ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001512 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001513
1514#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1515 /* Transactions are not aborted by tlbiel, only tlbie.
1516 * Without, syncing a page back to a block device w/ PIO could pick up
1517 * transactional data (bad!) so we force an abort here. Before the
1518 * sync the page will be made read-only, which will flush_hash_page.
1519 * BIG ISSUE here: if the kernel uses a page from userspace without
1520 * unmapping it first, it may see the speculated version.
1521 */
1522 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001523 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001524 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1525 tm_enable();
1526 tm_abort(TM_CAUSE_TLBI);
1527 }
1528#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529}
1530
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301531#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1532void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301533 pmd_t *pmdp, unsigned int psize, int ssize,
1534 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301535{
1536 int i, max_hpte_count, valid;
1537 unsigned long s_addr;
1538 unsigned char *hpte_slot_array;
1539 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301540 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301541
1542 s_addr = addr & HPAGE_PMD_MASK;
1543 hpte_slot_array = get_hpte_slot_array(pmdp);
1544 /*
1545 * IF we try to do a HUGE PTE update after a withdraw is done.
1546 * we will find the below NULL. This happens when we do
1547 * split_huge_page_pmd
1548 */
1549 if (!hpte_slot_array)
1550 return;
1551
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001552 if (mmu_hash_ops.hugepage_invalidate) {
1553 mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1554 psize, ssize, local);
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301555 goto tm_abort;
1556 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301557 /*
1558 * No bluk hpte removal support, invalidate each entry
1559 */
1560 shift = mmu_psize_defs[psize].shift;
1561 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1562 for (i = 0; i < max_hpte_count; i++) {
1563 /*
1564 * 8 bits per each hpte entries
1565 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1566 */
1567 valid = hpte_valid(hpte_slot_array, i);
1568 if (!valid)
1569 continue;
1570 hidx = hpte_hash_index(hpte_slot_array, i);
1571
1572 /* get the vpn */
1573 addr = s_addr + (i * (1ul << shift));
1574 vpn = hpt_vpn(addr, vsid, ssize);
1575 hash = hpt_hash(vpn, shift, ssize);
1576 if (hidx & _PTEIDX_SECONDARY)
1577 hash = ~hash;
1578
1579 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1580 slot += hidx & _PTEIDX_GROUP_IX;
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001581 mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
1582 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301583 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301584tm_abort:
1585#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1586 /* Transactions are not aborted by tlbiel, only tlbie.
1587 * Without, syncing a page back to a block device w/ PIO could pick up
1588 * transactional data (bad!) so we force an abort here. Before the
1589 * sync the page will be made read-only, which will flush_hash_page.
1590 * BIG ISSUE here: if the kernel uses a page from userspace without
1591 * unmapping it first, it may see the speculated version.
1592 */
1593 if (local && cpu_has_feature(CPU_FTR_TM) &&
1594 current->thread.regs &&
1595 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1596 tm_enable();
1597 tm_abort(TM_CAUSE_TLBI);
1598 }
1599#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301600 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301601}
1602#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1603
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001604void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605{
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001606 if (mmu_hash_ops.flush_hash_range)
1607 mmu_hash_ops.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001608 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001610 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001611 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
1613 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001614 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001615 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 }
1617}
1618
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619/*
1620 * low_hash_fault is called when we the low level hash code failed
1621 * to instert a PTE due to an hypervisor error
1622 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001623void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624{
Li Zhongba12eed2013-05-13 16:16:41 +00001625 enum ctx_state prev_state = exception_enter();
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001628#ifdef CONFIG_PPC_SUBPAGE_PROT
1629 if (rc == -2)
1630 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1631 else
1632#endif
1633 _exception(SIGBUS, regs, BUS_ADRERR, address);
1634 } else
1635 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001636
1637 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001639
Li Zhongb170bd32013-04-15 16:53:19 +00001640long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1641 unsigned long pa, unsigned long rflags,
1642 unsigned long vflags, int psize, int ssize)
1643{
1644 unsigned long hpte_group;
1645 long slot;
1646
1647repeat:
1648 hpte_group = ((hash & htab_hash_mask) *
1649 HPTES_PER_GROUP) & ~0x7UL;
1650
1651 /* Insert into the hash table, primary slot */
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001652 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1653 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001654
1655 /* Primary is full, try the secondary */
1656 if (unlikely(slot == -1)) {
1657 hpte_group = ((~hash & htab_hash_mask) *
1658 HPTES_PER_GROUP) & ~0x7UL;
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001659 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
1660 vflags | HPTE_V_SECONDARY,
1661 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001662 if (slot == -1) {
1663 if (mftb() & 0x1)
1664 hpte_group = ((hash & htab_hash_mask) *
1665 HPTES_PER_GROUP)&~0x7UL;
1666
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001667 mmu_hash_ops.hpte_remove(hpte_group);
Li Zhongb170bd32013-04-15 16:53:19 +00001668 goto repeat;
1669 }
1670 }
1671
1672 return slot;
1673}
1674
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001675#ifdef CONFIG_DEBUG_PAGEALLOC
1676static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1677{
Li Zhong016af592013-04-15 16:53:20 +00001678 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001679 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001680 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001681 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001682 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001683
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001684 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001685
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001686 /* Don't create HPTE entries for bad address */
1687 if (!vsid)
1688 return;
Li Zhong016af592013-04-15 16:53:20 +00001689
1690 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1691 HPTE_V_BOLTED,
1692 mmu_linear_psize, mmu_kernel_ssize);
1693
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001694 BUG_ON (ret < 0);
1695 spin_lock(&linear_map_hash_lock);
1696 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1697 linear_map_hash_slots[lmi] = ret | 0x80;
1698 spin_unlock(&linear_map_hash_lock);
1699}
1700
1701static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1702{
Paul Mackerras1189be62007-10-11 20:37:10 +10001703 unsigned long hash, hidx, slot;
1704 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001705 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001706
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001707 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001708 spin_lock(&linear_map_hash_lock);
1709 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1710 hidx = linear_map_hash_slots[lmi] & 0x7f;
1711 linear_map_hash_slots[lmi] = 0;
1712 spin_unlock(&linear_map_hash_lock);
1713 if (hidx & _PTEIDX_SECONDARY)
1714 hash = ~hash;
1715 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1716 slot += hidx & _PTEIDX_GROUP_IX;
Benjamin Herrenschmidt70257762016-07-05 15:03:58 +10001717 mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
1718 mmu_linear_psize,
1719 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001720}
1721
Joonsoo Kim031bc572014-12-12 16:55:52 -08001722void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001723{
1724 unsigned long flags, vaddr, lmi;
1725 int i;
1726
1727 local_irq_save(flags);
1728 for (i = 0; i < numpages; i++, page++) {
1729 vaddr = (unsigned long)page_address(page);
1730 lmi = __pa(vaddr) >> PAGE_SHIFT;
1731 if (lmi >= linear_map_hash_count)
1732 continue;
1733 if (enable)
1734 kernel_map_linear_page(vaddr, lmi);
1735 else
1736 kernel_unmap_linear_page(vaddr, lmi);
1737 }
1738 local_irq_restore(flags);
1739}
1740#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001741
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +10001742void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001743 phys_addr_t first_memblock_size)
1744{
1745 /* We don't currently support the first MEMBLOCK not mapping 0
1746 * physical on those processors
1747 */
1748 BUG_ON(first_memblock_base != 0);
1749
1750 /* On LPAR systems, the first entry is our RMA region,
1751 * non-LPAR 64-bit hash MMU systems don't have a limitation
1752 * on real mode access, but using the first entry works well
1753 * enough. We also clamp it to 1G to avoid some funky things
1754 * such as RTAS bugs etc...
1755 */
1756 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1757
1758 /* Finally limit subsequent allocations */
1759 memblock_set_current_limit(ppc64_rma_size);
1760}