blob: 6d0b38189a7d7c01edc5ef999c014caad1775c98 [file] [log] [blame]
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonf636edb2017-10-09 12:02:57 +010025#include <drm/drm_print.h>
26
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010027#include "i915_drv.h"
Weinan Li1fd51d92017-10-15 11:55:25 +080028#include "i915_vgpu.h"
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010029#include "intel_ringbuffer.h"
30#include "intel_lrc.h"
31
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030032/* Haswell does have the CXT_SIZE register however it does not appear to be
33 * valid. Now, docs explain in dwords what is in the context object. The full
34 * size is 70720 bytes, however, the power context and execlist context will
35 * never be saved (power context is stored elsewhere, and execlists don't work
36 * on HSW) - so the final size, including the extra state required for the
37 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
38 */
39#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
40/* Same as Haswell, but 72064 bytes now. */
41#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
42
43#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
44#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo3cf19342017-10-04 08:39:52 -070045#define GEN10_LR_CONTEXT_RENDER_SIZE (18 * PAGE_SIZE)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030046
47#define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
48
Oscar Mateob8400f02017-04-10 07:34:32 -070049struct engine_class_info {
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010050 const char *name;
Oscar Mateob8400f02017-04-10 07:34:32 -070051 int (*init_legacy)(struct intel_engine_cs *engine);
52 int (*init_execlists)(struct intel_engine_cs *engine);
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000053
54 u8 uabi_class;
Oscar Mateob8400f02017-04-10 07:34:32 -070055};
56
57static const struct engine_class_info intel_engine_classes[] = {
58 [RENDER_CLASS] = {
59 .name = "rcs",
60 .init_execlists = logical_render_ring_init,
61 .init_legacy = intel_init_render_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000062 .uabi_class = I915_ENGINE_CLASS_RENDER,
Oscar Mateob8400f02017-04-10 07:34:32 -070063 },
64 [COPY_ENGINE_CLASS] = {
65 .name = "bcs",
66 .init_execlists = logical_xcs_ring_init,
67 .init_legacy = intel_init_blt_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000068 .uabi_class = I915_ENGINE_CLASS_COPY,
Oscar Mateob8400f02017-04-10 07:34:32 -070069 },
70 [VIDEO_DECODE_CLASS] = {
71 .name = "vcs",
72 .init_execlists = logical_xcs_ring_init,
73 .init_legacy = intel_init_bsd_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000074 .uabi_class = I915_ENGINE_CLASS_VIDEO,
Oscar Mateob8400f02017-04-10 07:34:32 -070075 },
76 [VIDEO_ENHANCEMENT_CLASS] = {
77 .name = "vecs",
78 .init_execlists = logical_xcs_ring_init,
79 .init_legacy = intel_init_vebox_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000080 .uabi_class = I915_ENGINE_CLASS_VIDEO_ENHANCE,
Oscar Mateob8400f02017-04-10 07:34:32 -070081 },
82};
83
84struct engine_info {
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000085 unsigned int hw_id;
Chris Wilson1d39f282017-04-11 13:43:06 +010086 unsigned int uabi_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070087 u8 class;
88 u8 instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010089 u32 mmio_base;
90 unsigned irq_shift;
Oscar Mateob8400f02017-04-10 07:34:32 -070091};
92
93static const struct engine_info intel_engines[] = {
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010094 [RCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010095 .hw_id = RCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +010096 .uabi_id = I915_EXEC_RENDER,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070097 .class = RENDER_CLASS,
98 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010099 .mmio_base = RENDER_RING_BASE,
100 .irq_shift = GEN8_RCS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100101 },
102 [BCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100103 .hw_id = BCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100104 .uabi_id = I915_EXEC_BLT,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700105 .class = COPY_ENGINE_CLASS,
106 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100107 .mmio_base = BLT_RING_BASE,
108 .irq_shift = GEN8_BCS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100109 },
110 [VCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100111 .hw_id = VCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100112 .uabi_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700113 .class = VIDEO_DECODE_CLASS,
114 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100115 .mmio_base = GEN6_BSD_RING_BASE,
116 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100117 },
118 [VCS2] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100119 .hw_id = VCS2_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100120 .uabi_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700121 .class = VIDEO_DECODE_CLASS,
122 .instance = 1,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100123 .mmio_base = GEN8_BSD2_RING_BASE,
124 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100125 },
126 [VECS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100127 .hw_id = VECS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100128 .uabi_id = I915_EXEC_VEBOX,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700129 .class = VIDEO_ENHANCEMENT_CLASS,
130 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100131 .mmio_base = VEBOX_RING_BASE,
132 .irq_shift = GEN8_VECS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100133 },
134};
135
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300136/**
137 * ___intel_engine_context_size() - return the size of the context for an engine
138 * @dev_priv: i915 device private
139 * @class: engine class
140 *
141 * Each engine class may require a different amount of space for a context
142 * image.
143 *
144 * Return: size (in bytes) of an engine class specific context image
145 *
146 * Note: this size includes the HWSP, which is part of the context image
147 * in LRC mode, but does not include the "shared data page" used with
148 * GuC submission. The caller should account for this if using the GuC.
149 */
150static u32
151__intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
152{
153 u32 cxt_size;
154
155 BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
156
157 switch (class) {
158 case RENDER_CLASS:
159 switch (INTEL_GEN(dev_priv)) {
160 default:
161 MISSING_CASE(INTEL_GEN(dev_priv));
Rodrigo Vivif65f8412017-07-06 14:06:24 -0700162 case 10:
Oscar Mateo7fd0b1a2017-09-21 16:19:49 -0700163 return GEN10_LR_CONTEXT_RENDER_SIZE;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300164 case 9:
165 return GEN9_LR_CONTEXT_RENDER_SIZE;
166 case 8:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000167 return i915_modparams.enable_execlists ?
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300168 GEN8_LR_CONTEXT_RENDER_SIZE :
169 GEN8_CXT_TOTAL_SIZE;
170 case 7:
171 if (IS_HASWELL(dev_priv))
172 return HSW_CXT_TOTAL_SIZE;
173
174 cxt_size = I915_READ(GEN7_CXT_SIZE);
175 return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
176 PAGE_SIZE);
177 case 6:
178 cxt_size = I915_READ(CXT_SIZE);
179 return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
180 PAGE_SIZE);
181 case 5:
182 case 4:
183 case 3:
184 case 2:
185 /* For the special day when i810 gets merged. */
186 case 1:
187 return 0;
188 }
189 break;
190 default:
191 MISSING_CASE(class);
192 case VIDEO_DECODE_CLASS:
193 case VIDEO_ENHANCEMENT_CLASS:
194 case COPY_ENGINE_CLASS:
195 if (INTEL_GEN(dev_priv) < 8)
196 return 0;
197 return GEN8_LR_CONTEXT_OTHER_SIZE;
198 }
199}
200
Akash Goel3b3f1652016-10-13 22:44:48 +0530201static int
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100202intel_engine_setup(struct drm_i915_private *dev_priv,
203 enum intel_engine_id id)
204{
205 const struct engine_info *info = &intel_engines[id];
Oscar Mateob8400f02017-04-10 07:34:32 -0700206 const struct engine_class_info *class_info;
Akash Goel3b3f1652016-10-13 22:44:48 +0530207 struct intel_engine_cs *engine;
208
Oscar Mateob8400f02017-04-10 07:34:32 -0700209 GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
210 class_info = &intel_engine_classes[info->class];
211
Akash Goel3b3f1652016-10-13 22:44:48 +0530212 GEM_BUG_ON(dev_priv->engine[id]);
213 engine = kzalloc(sizeof(*engine), GFP_KERNEL);
214 if (!engine)
215 return -ENOMEM;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100216
217 engine->id = id;
218 engine->i915 = dev_priv;
Oscar Mateo6e516142017-04-10 07:34:31 -0700219 WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
Oscar Mateob8400f02017-04-10 07:34:32 -0700220 class_info->name, info->instance) >=
221 sizeof(engine->name));
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100222 engine->hw_id = engine->guc_id = info->hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100223 engine->mmio_base = info->mmio_base;
224 engine->irq_shift = info->irq_shift;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700225 engine->class = info->class;
226 engine->instance = info->instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100227
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +0000228 engine->uabi_id = info->uabi_id;
229 engine->uabi_class = class_info->uabi_class;
230
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300231 engine->context_size = __intel_engine_context_size(dev_priv,
232 engine->class);
233 if (WARN_ON(engine->context_size > BIT(20)))
234 engine->context_size = 0;
235
Chris Wilson0de91362016-11-14 20:41:01 +0000236 /* Nothing to do here, execute in order of dependencies */
237 engine->schedule = NULL;
238
Changbin Du3fc03062017-03-13 10:47:11 +0800239 ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
240
Akash Goel3b3f1652016-10-13 22:44:48 +0530241 dev_priv->engine[id] = engine;
242 return 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100243}
244
245/**
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300246 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000247 * @dev_priv: i915 device private
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100248 *
249 * Return: non-zero if the initialization failed.
250 */
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300251int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100252{
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100253 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
Chris Wilson5f9be052017-04-11 17:56:58 +0100254 const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
Akash Goel3b3f1652016-10-13 22:44:48 +0530255 struct intel_engine_cs *engine;
256 enum intel_engine_id id;
Chris Wilson5f9be052017-04-11 17:56:58 +0100257 unsigned int mask = 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100258 unsigned int i;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000259 int err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100260
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100261 WARN_ON(ring_mask == 0);
262 WARN_ON(ring_mask &
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100263 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
264
265 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
266 if (!HAS_ENGINE(dev_priv, i))
267 continue;
268
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000269 err = intel_engine_setup(dev_priv, i);
270 if (err)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100271 goto cleanup;
272
273 mask |= ENGINE_MASK(i);
274 }
275
276 /*
277 * Catch failures to update intel_engines table when the new engines
278 * are added to the driver by a warning and disabling the forgotten
279 * engines.
280 */
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100281 if (WARN_ON(mask != ring_mask))
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100282 device_info->ring_mask = mask;
283
Chris Wilson5f9be052017-04-11 17:56:58 +0100284 /* We always presume we have at least RCS available for later probing */
285 if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
286 err = -ENODEV;
287 goto cleanup;
288 }
289
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100290 device_info->num_rings = hweight32(mask);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100291
292 return 0;
293
294cleanup:
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000295 for_each_engine(engine, dev_priv, id)
296 kfree(engine);
297 return err;
298}
299
300/**
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300301 * intel_engines_init() - init the Engine Command Streamers
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000302 * @dev_priv: i915 device private
303 *
304 * Return: non-zero if the initialization failed.
305 */
306int intel_engines_init(struct drm_i915_private *dev_priv)
307{
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000308 struct intel_engine_cs *engine;
309 enum intel_engine_id id, err_id;
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100310 int err;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000311
Akash Goel3b3f1652016-10-13 22:44:48 +0530312 for_each_engine(engine, dev_priv, id) {
Oscar Mateob8400f02017-04-10 07:34:32 -0700313 const struct engine_class_info *class_info =
314 &intel_engine_classes[engine->class];
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000315 int (*init)(struct intel_engine_cs *engine);
316
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000317 if (i915_modparams.enable_execlists)
Oscar Mateob8400f02017-04-10 07:34:32 -0700318 init = class_info->init_execlists;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000319 else
Oscar Mateob8400f02017-04-10 07:34:32 -0700320 init = class_info->init_legacy;
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100321
322 err = -EINVAL;
323 err_id = id;
324
325 if (GEM_WARN_ON(!init))
326 goto cleanup;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000327
328 err = init(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100329 if (err)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000330 goto cleanup;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000331
Chris Wilsonff44ad52017-03-16 17:13:03 +0000332 GEM_BUG_ON(!engine->submit_request);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000333 }
334
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000335 return 0;
336
337cleanup:
338 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100339 if (id >= err_id) {
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000340 kfree(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100341 dev_priv->engine[id] = NULL;
342 } else {
Tvrtko Ursulin8ee7c6e2017-02-16 12:23:22 +0000343 dev_priv->gt.cleanup_engine(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100344 }
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100345 }
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000346 return err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100347}
348
Chris Wilson73cb9702016-10-28 13:58:46 +0100349void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson57f275a2016-08-15 10:49:00 +0100350{
351 struct drm_i915_private *dev_priv = engine->i915;
352
353 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
354 * so long as the semaphore value in the register/page is greater
355 * than the sync value), so whenever we reset the seqno,
356 * so long as we reset the tracking semaphore value to 0, it will
357 * always be before the next request's seqno. If we don't reset
358 * the semaphore value, then when the seqno moves backwards all
359 * future waits will complete instantly (causing rendering corruption).
360 */
361 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
362 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
363 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
364 if (HAS_VEBOX(dev_priv))
365 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
366 }
Chris Wilson51d545d2016-08-15 10:49:02 +0100367 if (dev_priv->semaphore) {
368 struct page *page = i915_vma_first_page(dev_priv->semaphore);
369 void *semaphores;
370
371 /* Semaphores are in noncoherent memory, flush to be safe */
Chris Wilson24caf652017-03-20 14:56:09 +0000372 semaphores = kmap_atomic(page);
Chris Wilson57f275a2016-08-15 10:49:00 +0100373 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
374 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson51d545d2016-08-15 10:49:02 +0100375 drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
376 I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson24caf652017-03-20 14:56:09 +0000377 kunmap_atomic(semaphores);
Chris Wilson57f275a2016-08-15 10:49:00 +0100378 }
Chris Wilson57f275a2016-08-15 10:49:00 +0100379
380 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Chris Wilson14a6bbf2017-03-14 11:14:52 +0000381 clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson73cb9702016-10-28 13:58:46 +0100382
Chris Wilson57f275a2016-08-15 10:49:00 +0100383 /* After manually advancing the seqno, fake the interrupt in case
384 * there are any waiters for that seqno.
385 */
386 intel_engine_wakeup(engine);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100387
388 GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
Chris Wilson57f275a2016-08-15 10:49:00 +0100389}
390
Chris Wilson73cb9702016-10-28 13:58:46 +0100391static void intel_engine_init_timeline(struct intel_engine_cs *engine)
Chris Wilsondcff85c2016-08-05 10:14:11 +0100392{
Chris Wilson73cb9702016-10-28 13:58:46 +0100393 engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
Chris Wilsondcff85c2016-08-05 10:14:11 +0100394}
395
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300396static bool csb_force_mmio(struct drm_i915_private *i915)
397{
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300398 /*
399 * IOMMU adds unpredictable latency causing the CSB write (from the
400 * GPU into the HWSP) to only be visible some time after the interrupt
401 * (missed breadcrumb syndrome).
402 */
403 if (intel_vtd_active())
404 return true;
405
Weinan Li1fd51d92017-10-15 11:55:25 +0800406 /* Older GVT emulation depends upon intercepting CSB mmio */
407 if (intel_vgpu_active(i915) && !intel_vgpu_has_hwsp_emulation(i915))
408 return true;
409
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300410 return false;
411}
412
413static void intel_engine_init_execlist(struct intel_engine_cs *engine)
414{
415 struct intel_engine_execlists * const execlists = &engine->execlists;
416
417 execlists->csb_use_mmio = csb_force_mmio(engine->i915);
418
Mika Kuoppala76e70082017-09-22 15:43:07 +0300419 execlists->port_mask = 1;
420 BUILD_BUG_ON_NOT_POWER_OF_2(execlists_num_ports(execlists));
421 GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
422
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300423 execlists->queue = RB_ROOT;
424 execlists->first = NULL;
425}
426
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100427/**
428 * intel_engines_setup_common - setup engine state not requiring hw access
429 * @engine: Engine to setup.
430 *
431 * Initializes @engine@ structure members shared between legacy and execlists
432 * submission modes which do not require hardware access.
433 *
434 * Typically done early in the submission mode specific engine setup stage.
435 */
436void intel_engine_setup_common(struct intel_engine_cs *engine)
437{
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300438 intel_engine_init_execlist(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100439
Chris Wilson73cb9702016-10-28 13:58:46 +0100440 intel_engine_init_timeline(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100441 intel_engine_init_hangcheck(engine);
Chris Wilson115003e92016-08-04 16:32:19 +0100442 i915_gem_batch_pool_init(engine, &engine->batch_pool);
Chris Wilson7756e452016-08-18 17:17:10 +0100443
444 intel_engine_init_cmd_parser(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100445}
446
Chris Wilsonadc320c2016-08-15 10:48:59 +0100447int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
448{
449 struct drm_i915_gem_object *obj;
450 struct i915_vma *vma;
451 int ret;
452
453 WARN_ON(engine->scratch);
454
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000455 obj = i915_gem_object_create_stolen(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100456 if (!obj)
Chris Wilson920cf412016-10-28 13:58:30 +0100457 obj = i915_gem_object_create_internal(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100458 if (IS_ERR(obj)) {
459 DRM_ERROR("Failed to allocate scratch page\n");
460 return PTR_ERR(obj);
461 }
462
Chris Wilsona01cb372017-01-16 15:21:30 +0000463 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100464 if (IS_ERR(vma)) {
465 ret = PTR_ERR(vma);
466 goto err_unref;
467 }
468
469 ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
470 if (ret)
471 goto err_unref;
472
473 engine->scratch = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100474 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
475 engine->name, i915_ggtt_offset(vma));
Chris Wilsonadc320c2016-08-15 10:48:59 +0100476 return 0;
477
478err_unref:
479 i915_gem_object_put(obj);
480 return ret;
481}
482
483static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
484{
Chris Wilson19880c42016-08-15 10:49:05 +0100485 i915_vma_unpin_and_release(&engine->scratch);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100486}
487
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100488static void cleanup_phys_status_page(struct intel_engine_cs *engine)
489{
490 struct drm_i915_private *dev_priv = engine->i915;
491
492 if (!dev_priv->status_page_dmah)
493 return;
494
495 drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
496 engine->status_page.page_addr = NULL;
497}
498
499static void cleanup_status_page(struct intel_engine_cs *engine)
500{
501 struct i915_vma *vma;
502 struct drm_i915_gem_object *obj;
503
504 vma = fetch_and_zero(&engine->status_page.vma);
505 if (!vma)
506 return;
507
508 obj = vma->obj;
509
510 i915_vma_unpin(vma);
511 i915_vma_close(vma);
512
513 i915_gem_object_unpin_map(obj);
514 __i915_gem_object_release_unless_active(obj);
515}
516
517static int init_status_page(struct intel_engine_cs *engine)
518{
519 struct drm_i915_gem_object *obj;
520 struct i915_vma *vma;
521 unsigned int flags;
522 void *vaddr;
523 int ret;
524
525 obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
526 if (IS_ERR(obj)) {
527 DRM_ERROR("Failed to allocate status page\n");
528 return PTR_ERR(obj);
529 }
530
531 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
532 if (ret)
533 goto err;
534
535 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
536 if (IS_ERR(vma)) {
537 ret = PTR_ERR(vma);
538 goto err;
539 }
540
541 flags = PIN_GLOBAL;
542 if (!HAS_LLC(engine->i915))
543 /* On g33, we cannot place HWS above 256MiB, so
544 * restrict its pinning to the low mappable arena.
545 * Though this restriction is not documented for
546 * gen4, gen5, or byt, they also behave similarly
547 * and hang if the HWS is placed at the top of the
548 * GTT. To generalise, it appears that all !llc
549 * platforms have issues with us placing the HWS
550 * above the mappable region (even though we never
551 * actually map it).
552 */
553 flags |= PIN_MAPPABLE;
Chris Wilson34a04e52017-09-13 09:56:03 +0100554 else
555 flags |= PIN_HIGH;
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100556 ret = i915_vma_pin(vma, 0, 4096, flags);
557 if (ret)
558 goto err;
559
560 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
561 if (IS_ERR(vaddr)) {
562 ret = PTR_ERR(vaddr);
563 goto err_unpin;
564 }
565
566 engine->status_page.vma = vma;
567 engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
568 engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
569
570 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
571 engine->name, i915_ggtt_offset(vma));
572 return 0;
573
574err_unpin:
575 i915_vma_unpin(vma);
576err:
577 i915_gem_object_put(obj);
578 return ret;
579}
580
581static int init_phys_status_page(struct intel_engine_cs *engine)
582{
583 struct drm_i915_private *dev_priv = engine->i915;
584
585 GEM_BUG_ON(engine->id != RCS);
586
587 dev_priv->status_page_dmah =
588 drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
589 if (!dev_priv->status_page_dmah)
590 return -ENOMEM;
591
592 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
593 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
594
595 return 0;
596}
597
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100598/**
599 * intel_engines_init_common - initialize cengine state which might require hw access
600 * @engine: Engine to initialize.
601 *
602 * Initializes @engine@ structure members shared between legacy and execlists
603 * submission modes which do require hardware access.
604 *
605 * Typcally done at later stages of submission mode specific engine setup.
606 *
607 * Returns zero on success or an error code on failure.
608 */
609int intel_engine_init_common(struct intel_engine_cs *engine)
610{
Chris Wilson266a2402017-05-04 10:33:08 +0100611 struct intel_ring *ring;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100612 int ret;
613
Chris Wilsonff44ad52017-03-16 17:13:03 +0000614 engine->set_default_submission(engine);
615
Chris Wilsone8a9c582016-12-18 15:37:20 +0000616 /* We may need to do things with the shrinker which
617 * require us to immediately switch back to the default
618 * context. This can cause a problem as pinning the
619 * default context also requires GTT space which may not
620 * be available. To avoid this we always pin the default
621 * context.
622 */
Chris Wilson266a2402017-05-04 10:33:08 +0100623 ring = engine->context_pin(engine, engine->i915->kernel_context);
624 if (IS_ERR(ring))
625 return PTR_ERR(ring);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100626
Chris Wilsone7af3112017-10-03 21:34:48 +0100627 /*
628 * Similarly the preempt context must always be available so that
629 * we can interrupt the engine at any time.
630 */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200631 if (HAS_LOGICAL_RING_PREEMPTION(engine->i915)) {
Chris Wilsone7af3112017-10-03 21:34:48 +0100632 ring = engine->context_pin(engine,
633 engine->i915->preempt_context);
634 if (IS_ERR(ring)) {
635 ret = PTR_ERR(ring);
636 goto err_unpin_kernel;
637 }
638 }
639
Chris Wilsone8a9c582016-12-18 15:37:20 +0000640 ret = intel_engine_init_breadcrumbs(engine);
641 if (ret)
Chris Wilsone7af3112017-10-03 21:34:48 +0100642 goto err_unpin_preempt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000643
Chris Wilson4e50f082016-10-28 13:58:31 +0100644 ret = i915_gem_render_state_init(engine);
645 if (ret)
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100646 goto err_breadcrumbs;
647
648 if (HWS_NEEDS_PHYSICAL(engine->i915))
649 ret = init_phys_status_page(engine);
650 else
651 ret = init_status_page(engine);
652 if (ret)
653 goto err_rs_fini;
Chris Wilson4e50f082016-10-28 13:58:31 +0100654
Chris Wilson7756e452016-08-18 17:17:10 +0100655 return 0;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000656
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100657err_rs_fini:
658 i915_gem_render_state_fini(engine);
659err_breadcrumbs:
660 intel_engine_fini_breadcrumbs(engine);
Chris Wilsone7af3112017-10-03 21:34:48 +0100661err_unpin_preempt:
Michał Winiarskia4598d12017-10-25 22:00:18 +0200662 if (HAS_LOGICAL_RING_PREEMPTION(engine->i915))
Chris Wilsone7af3112017-10-03 21:34:48 +0100663 engine->context_unpin(engine, engine->i915->preempt_context);
664err_unpin_kernel:
Chris Wilsone8a9c582016-12-18 15:37:20 +0000665 engine->context_unpin(engine, engine->i915->kernel_context);
666 return ret;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100667}
Chris Wilson96a945a2016-08-03 13:19:16 +0100668
669/**
670 * intel_engines_cleanup_common - cleans up the engine state created by
671 * the common initiailizers.
672 * @engine: Engine to cleanup.
673 *
674 * This cleans up everything created by the common helpers.
675 */
676void intel_engine_cleanup_common(struct intel_engine_cs *engine)
677{
Chris Wilsonadc320c2016-08-15 10:48:59 +0100678 intel_engine_cleanup_scratch(engine);
679
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100680 if (HWS_NEEDS_PHYSICAL(engine->i915))
681 cleanup_phys_status_page(engine);
682 else
683 cleanup_status_page(engine);
684
Chris Wilson4e50f082016-10-28 13:58:31 +0100685 i915_gem_render_state_fini(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100686 intel_engine_fini_breadcrumbs(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100687 intel_engine_cleanup_cmd_parser(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100688 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000689
Michał Winiarskia4598d12017-10-25 22:00:18 +0200690 if (HAS_LOGICAL_RING_PREEMPTION(engine->i915))
Chris Wilsone7af3112017-10-03 21:34:48 +0100691 engine->context_unpin(engine, engine->i915->preempt_context);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000692 engine->context_unpin(engine, engine->i915->kernel_context);
Chris Wilson96a945a2016-08-03 13:19:16 +0100693}
Chris Wilson1b365952016-10-04 21:11:31 +0100694
695u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
696{
697 struct drm_i915_private *dev_priv = engine->i915;
698 u64 acthd;
699
700 if (INTEL_GEN(dev_priv) >= 8)
701 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
702 RING_ACTHD_UDW(engine->mmio_base));
703 else if (INTEL_GEN(dev_priv) >= 4)
704 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
705 else
706 acthd = I915_READ(ACTHD);
707
708 return acthd;
709}
710
711u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
712{
713 struct drm_i915_private *dev_priv = engine->i915;
714 u64 bbaddr;
715
716 if (INTEL_GEN(dev_priv) >= 8)
717 bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
718 RING_BBADDR_UDW(engine->mmio_base));
719 else
720 bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
721
722 return bbaddr;
723}
Chris Wilson0e704472016-10-12 10:05:17 +0100724
725const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
726{
727 switch (type) {
728 case I915_CACHE_NONE: return " uncached";
729 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
730 case I915_CACHE_L3_LLC: return " L3+LLC";
731 case I915_CACHE_WT: return " WT";
732 default: return "";
733 }
734}
735
736static inline uint32_t
737read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
738 int subslice, i915_reg_t reg)
739{
740 uint32_t mcr;
741 uint32_t ret;
742 enum forcewake_domains fw_domains;
743
744 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
745 FW_REG_READ);
746 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
747 GEN8_MCR_SELECTOR,
748 FW_REG_READ | FW_REG_WRITE);
749
750 spin_lock_irq(&dev_priv->uncore.lock);
751 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
752
753 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
754 /*
755 * The HW expects the slice and sublice selectors to be reset to 0
756 * after reading out the registers.
757 */
758 WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
759 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
760 mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
761 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
762
763 ret = I915_READ_FW(reg);
764
765 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
766 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
767
768 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
769 spin_unlock_irq(&dev_priv->uncore.lock);
770
771 return ret;
772}
773
774/* NB: please notice the memset */
775void intel_engine_get_instdone(struct intel_engine_cs *engine,
776 struct intel_instdone *instdone)
777{
778 struct drm_i915_private *dev_priv = engine->i915;
779 u32 mmio_base = engine->mmio_base;
780 int slice;
781 int subslice;
782
783 memset(instdone, 0, sizeof(*instdone));
784
785 switch (INTEL_GEN(dev_priv)) {
786 default:
787 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
788
789 if (engine->id != RCS)
790 break;
791
792 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
793 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
794 instdone->sampler[slice][subslice] =
795 read_subslice_reg(dev_priv, slice, subslice,
796 GEN7_SAMPLER_INSTDONE);
797 instdone->row[slice][subslice] =
798 read_subslice_reg(dev_priv, slice, subslice,
799 GEN7_ROW_INSTDONE);
800 }
801 break;
802 case 7:
803 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
804
805 if (engine->id != RCS)
806 break;
807
808 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
809 instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
810 instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
811
812 break;
813 case 6:
814 case 5:
815 case 4:
816 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
817
818 if (engine->id == RCS)
819 /* HACK: Using the wrong struct member */
820 instdone->slice_common = I915_READ(GEN4_INSTDONE1);
821 break;
822 case 3:
823 case 2:
824 instdone->instdone = I915_READ(GEN2_INSTDONE);
825 break;
826 }
827}
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000828
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000829static int wa_add(struct drm_i915_private *dev_priv,
830 i915_reg_t addr,
831 const u32 mask, const u32 val)
832{
833 const u32 idx = dev_priv->workarounds.count;
834
835 if (WARN_ON(idx >= I915_MAX_WA_REGS))
836 return -ENOSPC;
837
838 dev_priv->workarounds.reg[idx].addr = addr;
839 dev_priv->workarounds.reg[idx].value = val;
840 dev_priv->workarounds.reg[idx].mask = mask;
841
842 dev_priv->workarounds.count++;
843
844 return 0;
845}
846
847#define WA_REG(addr, mask, val) do { \
848 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
849 if (r) \
850 return r; \
851 } while (0)
852
853#define WA_SET_BIT_MASKED(addr, mask) \
854 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
855
856#define WA_CLR_BIT_MASKED(addr, mask) \
857 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
858
859#define WA_SET_FIELD_MASKED(addr, mask, value) \
860 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
861
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000862static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
863 i915_reg_t reg)
864{
865 struct drm_i915_private *dev_priv = engine->i915;
866 struct i915_workarounds *wa = &dev_priv->workarounds;
867 const uint32_t index = wa->hw_whitelist_count[engine->id];
868
869 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
870 return -EINVAL;
871
Oscar Mateo32ced392017-09-28 15:40:39 -0700872 I915_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
873 i915_mmio_reg_offset(reg));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000874 wa->hw_whitelist_count[engine->id]++;
875
876 return 0;
877}
878
879static int gen8_init_workarounds(struct intel_engine_cs *engine)
880{
881 struct drm_i915_private *dev_priv = engine->i915;
882
883 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
884
885 /* WaDisableAsyncFlipPerfMode:bdw,chv */
886 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
887
888 /* WaDisablePartialInstShootdown:bdw,chv */
889 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
890 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
891
892 /* Use Force Non-Coherent whenever executing a 3D context. This is a
893 * workaround for for a possible hang in the unlikely event a TLB
894 * invalidation occurs during a PSD flush.
895 */
896 /* WaForceEnableNonCoherent:bdw,chv */
897 /* WaHdcDisableFetchWhenMasked:bdw,chv */
898 WA_SET_BIT_MASKED(HDC_CHICKEN0,
899 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
900 HDC_FORCE_NON_COHERENT);
901
902 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
903 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
904 * polygons in the same 8x4 pixel/sample area to be processed without
905 * stalling waiting for the earlier ones to write to Hierarchical Z
906 * buffer."
907 *
908 * This optimization is off by default for BDW and CHV; turn it on.
909 */
910 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
911
912 /* Wa4x4STCOptimizationDisable:bdw,chv */
913 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
914
915 /*
916 * BSpec recommends 8x4 when MSAA is used,
917 * however in practice 16x4 seems fastest.
918 *
919 * Note that PS/WM thread counts depend on the WIZ hashing
920 * disable bit, which we don't touch here, but it's good
921 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
922 */
923 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
924 GEN6_WIZ_HASHING_MASK,
925 GEN6_WIZ_HASHING_16x4);
926
927 return 0;
928}
929
930static int bdw_init_workarounds(struct intel_engine_cs *engine)
931{
932 struct drm_i915_private *dev_priv = engine->i915;
933 int ret;
934
935 ret = gen8_init_workarounds(engine);
936 if (ret)
937 return ret;
938
939 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
940 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
941
942 /* WaDisableDopClockGating:bdw
943 *
944 * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
945 * to disable EUTC clock gating.
946 */
947 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
948 DOP_CLOCK_GATING_DISABLE);
949
950 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
951 GEN8_SAMPLER_POWER_BYPASS_DIS);
952
953 WA_SET_BIT_MASKED(HDC_CHICKEN0,
954 /* WaForceContextSaveRestoreNonCoherent:bdw */
955 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
956 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
957 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
958
959 return 0;
960}
961
962static int chv_init_workarounds(struct intel_engine_cs *engine)
963{
964 struct drm_i915_private *dev_priv = engine->i915;
965 int ret;
966
967 ret = gen8_init_workarounds(engine);
968 if (ret)
969 return ret;
970
971 /* WaDisableThreadStallDopClockGating:chv */
972 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
973
974 /* Improve HiZ throughput on CHV. */
975 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
976
977 return 0;
978}
979
980static int gen9_init_workarounds(struct intel_engine_cs *engine)
981{
982 struct drm_i915_private *dev_priv = engine->i915;
983 int ret;
984
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700985 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000986 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
987
Rodrigo Vivi46c26662017-06-16 15:49:58 -0700988 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000989 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
990 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
991
Rodrigo Vivi98eed3d2017-06-19 14:21:47 -0700992 /* WaDisableKillLogic:bxt,skl,kbl */
993 if (!IS_COFFEELAKE(dev_priv))
994 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
995 ECOCHK_DIS_TLB);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000996
Ville Syrjälä93564042017-08-24 22:10:51 +0300997 if (HAS_LLC(dev_priv)) {
998 /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
999 *
1000 * Must match Display Engine. See
1001 * WaCompressedResourceDisplayNewHashMode.
1002 */
1003 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1004 GEN9_PBE_COMPRESSED_HASH_SELECTION);
1005 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
1006 GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
Chris Wilson53221e12017-10-04 13:41:52 +01001007
1008 I915_WRITE(MMCD_MISC_CTRL,
1009 I915_READ(MMCD_MISC_CTRL) |
1010 MMCD_PCLA |
1011 MMCD_HOTSPOT_EN);
Ville Syrjälä93564042017-08-24 22:10:51 +03001012 }
1013
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001014 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
1015 /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001016 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1017 FLOW_CONTROL_ENABLE |
1018 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
1019
1020 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001021 if (!IS_COFFEELAKE(dev_priv))
1022 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1023 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001024
1025 /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
1026 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1027 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
1028 GEN9_DG_MIRROR_FIX_ENABLE);
1029
1030 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
1031 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1032 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
1033 GEN9_RHWO_OPTIMIZATION_DISABLE);
1034 /*
1035 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
1036 * but we do that in per ctx batchbuffer as there is an issue
1037 * with this register not getting restored on ctx restore
1038 */
1039 }
1040
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001041 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
1042 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001043 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
Arkadiusz Hiler0b71cea2017-05-12 13:20:15 +02001044 GEN9_ENABLE_YV12_BUGFIX |
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001045 GEN9_ENABLE_GPGPU_PREEMPTION);
1046
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001047 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
1048 /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001049 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
1050 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
1051
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001052 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001053 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
1054 GEN9_CCS_TLB_PREFETCH_ENABLE);
1055
1056 /* WaDisableMaskBasedCammingInRCC:bxt */
1057 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1058 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
1059 PIXEL_MASK_CAMMING_DISABLE);
1060
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001061 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001062 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1063 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
1064 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
1065
1066 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
1067 * both tied to WaForceContextSaveRestoreNonCoherent
1068 * in some hsds for skl. We keep the tie for all gen9. The
1069 * documentation is a bit hazy and so we want to get common behaviour,
1070 * even though there is no clear evidence we would need both on kbl/bxt.
1071 * This area has been source of system hangs so we play it safe
1072 * and mimic the skl regardless of what bspec says.
1073 *
1074 * Use Force Non-Coherent whenever executing a 3D context. This
1075 * is a workaround for a possible hang in the unlikely event
1076 * a TLB invalidation occurs during a PSD flush.
1077 */
1078
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001079 /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001080 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1081 HDC_FORCE_NON_COHERENT);
1082
Rodrigo Vivi98eed3d2017-06-19 14:21:47 -07001083 /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
1084 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1085 BDW_DISABLE_HDC_INVALIDATION);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001086
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001087 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001088 if (IS_SKYLAKE(dev_priv) ||
1089 IS_KABYLAKE(dev_priv) ||
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001090 IS_COFFEELAKE(dev_priv) ||
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001091 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1092 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1093 GEN8_SAMPLER_POWER_BYPASS_DIS);
1094
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001095 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001096 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1097
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001098 /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001099 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1100 GEN8_LQSC_FLUSH_COHERENT_LINES));
1101
Michał Winiarski5152def2017-10-03 21:34:46 +01001102 /*
1103 * Supporting preemption with fine-granularity requires changes in the
1104 * batch buffer programming. Since we can't break old userspace, we
1105 * need to set our default preemption level to safe value. Userspace is
1106 * still able to use more fine-grained preemption levels, since in
1107 * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
1108 * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
1109 * not real HW workarounds, but merely a way to start using preemption
1110 * while maintaining old contract with userspace.
1111 */
1112
1113 /* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
1114 WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
1115
1116 /* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
1117 WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
1118 GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
1119
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001120 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001121 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1122 if (ret)
1123 return ret;
1124
Jeff McGee1e998342017-10-03 21:34:45 +01001125 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
1126 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1127 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1128 ret = wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001129 if (ret)
1130 return ret;
1131
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001132 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001133 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1134 if (ret)
1135 return ret;
1136
1137 return 0;
1138}
1139
1140static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1141{
1142 struct drm_i915_private *dev_priv = engine->i915;
1143 u8 vals[3] = { 0, 0, 0 };
1144 unsigned int i;
1145
1146 for (i = 0; i < 3; i++) {
1147 u8 ss;
1148
1149 /*
1150 * Only consider slices where one, and only one, subslice has 7
1151 * EUs
1152 */
1153 if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
1154 continue;
1155
1156 /*
1157 * subslice_7eu[i] != 0 (because of the check above) and
1158 * ss_max == 4 (maximum number of subslices possible per slice)
1159 *
1160 * -> 0 <= ss <= 3;
1161 */
1162 ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
1163 vals[i] = 3 - ss;
1164 }
1165
1166 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1167 return 0;
1168
1169 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1170 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1171 GEN9_IZ_HASHING_MASK(2) |
1172 GEN9_IZ_HASHING_MASK(1) |
1173 GEN9_IZ_HASHING_MASK(0),
1174 GEN9_IZ_HASHING(2, vals[2]) |
1175 GEN9_IZ_HASHING(1, vals[1]) |
1176 GEN9_IZ_HASHING(0, vals[0]));
1177
1178 return 0;
1179}
1180
1181static int skl_init_workarounds(struct intel_engine_cs *engine)
1182{
1183 struct drm_i915_private *dev_priv = engine->i915;
1184 int ret;
1185
1186 ret = gen9_init_workarounds(engine);
1187 if (ret)
1188 return ret;
1189
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001190 /* WaEnableGapsTsvCreditFix:skl */
1191 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1192 GEN9_GAPS_TSV_CREDIT_DISABLE));
1193
1194 /* WaDisableGafsUnitClkGating:skl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001195 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1196 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001197
1198 /* WaInPlaceDecompressionHang:skl */
1199 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
Oscar Mateoefc886c2017-09-07 08:40:04 -07001200 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1201 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1202 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001203
1204 /* WaDisableLSQCROPERFforOCL:skl */
1205 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1206 if (ret)
1207 return ret;
1208
1209 return skl_tune_iz_hashing(engine);
1210}
1211
1212static int bxt_init_workarounds(struct intel_engine_cs *engine)
1213{
1214 struct drm_i915_private *dev_priv = engine->i915;
1215 int ret;
1216
1217 ret = gen9_init_workarounds(engine);
1218 if (ret)
1219 return ret;
1220
1221 /* WaStoreMultiplePTEenable:bxt */
1222 /* This is a requirement according to Hardware specification */
1223 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
1224 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1225
1226 /* WaSetClckGatingDisableMedia:bxt */
1227 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1228 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1229 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1230 }
1231
1232 /* WaDisableThreadStallDopClockGating:bxt */
1233 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1234 STALL_DOP_GATING_DISABLE);
1235
1236 /* WaDisablePooledEuLoadBalancingFix:bxt */
1237 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
Oscar Mateo212154b2017-09-07 08:40:09 -07001238 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1239 _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001240 }
1241
1242 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1243 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
1244 WA_SET_BIT_MASKED(
1245 GEN7_HALF_SLICE_CHICKEN1,
1246 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1247 }
1248
1249 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1250 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1251 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1252 /* WaDisableLSQCROPERFforOCL:bxt */
1253 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
1254 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1255 if (ret)
1256 return ret;
1257
1258 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1259 if (ret)
1260 return ret;
1261 }
1262
1263 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
Oscar Mateo930a7842017-10-17 13:25:45 -07001264 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
1265 u32 val = I915_READ(GEN8_L3SQCREG1);
1266 val &= ~L3_PRIO_CREDITS_MASK;
1267 val |= L3_GENERAL_PRIO_CREDITS(62) | L3_HIGH_PRIO_CREDITS(2);
1268 I915_WRITE(GEN8_L3SQCREG1, val);
1269 }
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001270
1271 /* WaToEnableHwFixForPushConstHWBug:bxt */
1272 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
1273 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1274 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1275
1276 /* WaInPlaceDecompressionHang:bxt */
1277 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
Oscar Mateoefc886c2017-09-07 08:40:04 -07001278 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1279 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1280 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001281
1282 return 0;
1283}
1284
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001285static int cnl_init_workarounds(struct intel_engine_cs *engine)
1286{
1287 struct drm_i915_private *dev_priv = engine->i915;
1288 int ret;
1289
Oscar Mateo6cf20a02017-09-07 08:40:05 -07001290 /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07001291 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
Oscar Mateo6cf20a02017-09-07 08:40:05 -07001292 I915_WRITE(GAMT_CHKN_BIT_REG,
1293 (I915_READ(GAMT_CHKN_BIT_REG) |
1294 GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07001295
Rodrigo Viviacfb5552017-08-23 13:35:04 -07001296 /* WaForceContextSaveRestoreNonCoherent:cnl */
1297 WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
1298 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
1299
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07001300 /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
1301 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
1302 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
1303
Rodrigo Vivie6d1a4f2017-08-15 16:16:49 -07001304 /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
1305 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1306 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1307
Rodrigo Vivid1d24752017-08-15 16:16:50 -07001308 /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
1309 if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
1310 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1311 GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
1312
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001313 /* WaInPlaceDecompressionHang:cnl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001314 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1315 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1316 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001317
Oscar Mateo2cbecff2017-08-23 12:56:31 -07001318 /* WaPushConstantDereferenceHoldDisable:cnl */
Oscar Mateob27f5902017-09-07 08:40:06 -07001319 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
Oscar Mateo2cbecff2017-08-23 12:56:31 -07001320
Rodrigo Vivi392572f2017-08-29 16:07:23 -07001321 /* FtrEnableFastAnisoL1BankingFix: cnl */
1322 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
1323
Michał Winiarski5152def2017-10-03 21:34:46 +01001324 /* WaDisable3DMidCmdPreemption:cnl */
1325 WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
1326
1327 /* WaDisableGPGPUMidCmdPreemption:cnl */
1328 WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
1329 GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
1330
Rafael Antognolli0a607972017-11-03 11:30:27 -07001331 /* ReadHitWriteOnlyDisable: cnl */
1332 WA_SET_BIT_MASKED(SLICE_UNIT_LEVEL_CLKGATE, RCCUNIT_CLKGATE_DIS);
1333
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001334 /* WaEnablePreemptionGranularityControlByUMD:cnl */
Jeff McGee1e998342017-10-03 21:34:45 +01001335 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1336 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001337 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1338 if (ret)
1339 return ret;
1340
1341 return 0;
1342}
1343
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001344static int kbl_init_workarounds(struct intel_engine_cs *engine)
1345{
1346 struct drm_i915_private *dev_priv = engine->i915;
1347 int ret;
1348
1349 ret = gen9_init_workarounds(engine);
1350 if (ret)
1351 return ret;
1352
1353 /* WaEnableGapsTsvCreditFix:kbl */
1354 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1355 GEN9_GAPS_TSV_CREDIT_DISABLE));
1356
1357 /* WaDisableDynamicCreditSharing:kbl */
1358 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
Oscar Mateoc6ea497c2017-09-07 08:40:08 -07001359 I915_WRITE(GAMT_CHKN_BIT_REG,
1360 (I915_READ(GAMT_CHKN_BIT_REG) |
1361 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001362
1363 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1364 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1365 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1366 HDC_FENCE_DEST_SLM_DISABLE);
1367
1368 /* WaToEnableHwFixForPushConstHWBug:kbl */
1369 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
1370 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1371 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1372
1373 /* WaDisableGafsUnitClkGating:kbl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001374 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1375 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001376
1377 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1378 WA_SET_BIT_MASKED(
1379 GEN7_HALF_SLICE_CHICKEN1,
1380 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1381
1382 /* WaInPlaceDecompressionHang:kbl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001383 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1384 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1385 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001386
1387 /* WaDisableLSQCROPERFforOCL:kbl */
1388 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1389 if (ret)
1390 return ret;
1391
1392 return 0;
1393}
1394
1395static int glk_init_workarounds(struct intel_engine_cs *engine)
1396{
1397 struct drm_i915_private *dev_priv = engine->i915;
1398 int ret;
1399
1400 ret = gen9_init_workarounds(engine);
1401 if (ret)
1402 return ret;
1403
1404 /* WaToEnableHwFixForPushConstHWBug:glk */
1405 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1406 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1407
1408 return 0;
1409}
1410
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001411static int cfl_init_workarounds(struct intel_engine_cs *engine)
1412{
1413 struct drm_i915_private *dev_priv = engine->i915;
1414 int ret;
1415
1416 ret = gen9_init_workarounds(engine);
1417 if (ret)
1418 return ret;
1419
1420 /* WaEnableGapsTsvCreditFix:cfl */
1421 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1422 GEN9_GAPS_TSV_CREDIT_DISABLE));
1423
1424 /* WaToEnableHwFixForPushConstHWBug:cfl */
1425 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1426 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1427
1428 /* WaDisableGafsUnitClkGating:cfl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001429 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1430 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001431
1432 /* WaDisableSbeCacheDispatchPortSharing:cfl */
1433 WA_SET_BIT_MASKED(
1434 GEN7_HALF_SLICE_CHICKEN1,
1435 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1436
1437 /* WaInPlaceDecompressionHang:cfl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001438 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1439 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1440 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001441
1442 return 0;
1443}
1444
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001445int init_workarounds_ring(struct intel_engine_cs *engine)
1446{
1447 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson02e012f2017-03-01 12:11:31 +00001448 int err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001449
1450 WARN_ON(engine->id != RCS);
1451
1452 dev_priv->workarounds.count = 0;
Chris Wilson02e012f2017-03-01 12:11:31 +00001453 dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001454
1455 if (IS_BROADWELL(dev_priv))
Chris Wilson02e012f2017-03-01 12:11:31 +00001456 err = bdw_init_workarounds(engine);
1457 else if (IS_CHERRYVIEW(dev_priv))
1458 err = chv_init_workarounds(engine);
1459 else if (IS_SKYLAKE(dev_priv))
1460 err = skl_init_workarounds(engine);
1461 else if (IS_BROXTON(dev_priv))
1462 err = bxt_init_workarounds(engine);
1463 else if (IS_KABYLAKE(dev_priv))
1464 err = kbl_init_workarounds(engine);
1465 else if (IS_GEMINILAKE(dev_priv))
1466 err = glk_init_workarounds(engine);
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001467 else if (IS_COFFEELAKE(dev_priv))
1468 err = cfl_init_workarounds(engine);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001469 else if (IS_CANNONLAKE(dev_priv))
1470 err = cnl_init_workarounds(engine);
Chris Wilson02e012f2017-03-01 12:11:31 +00001471 else
1472 err = 0;
1473 if (err)
1474 return err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001475
Chris Wilson02e012f2017-03-01 12:11:31 +00001476 DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
1477 engine->name, dev_priv->workarounds.count);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001478 return 0;
1479}
1480
1481int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
1482{
1483 struct i915_workarounds *w = &req->i915->workarounds;
1484 u32 *cs;
1485 int ret, i;
1486
1487 if (w->count == 0)
1488 return 0;
1489
1490 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1491 if (ret)
1492 return ret;
1493
1494 cs = intel_ring_begin(req, (w->count * 2 + 2));
1495 if (IS_ERR(cs))
1496 return PTR_ERR(cs);
1497
1498 *cs++ = MI_LOAD_REGISTER_IMM(w->count);
1499 for (i = 0; i < w->count; i++) {
1500 *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
1501 *cs++ = w->reg[i].value;
1502 }
1503 *cs++ = MI_NOOP;
1504
1505 intel_ring_advance(req, cs);
1506
1507 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1508 if (ret)
1509 return ret;
1510
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001511 return 0;
1512}
1513
Chris Wilsona091d4e2017-05-30 13:13:33 +01001514static bool ring_is_idle(struct intel_engine_cs *engine)
1515{
1516 struct drm_i915_private *dev_priv = engine->i915;
1517 bool idle = true;
1518
1519 intel_runtime_pm_get(dev_priv);
1520
Chris Wilsonaed2fc12017-05-30 13:13:34 +01001521 /* First check that no commands are left in the ring */
1522 if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
1523 (I915_READ_TAIL(engine) & TAIL_ADDR))
1524 idle = false;
1525
Chris Wilsona091d4e2017-05-30 13:13:33 +01001526 /* No bit for gen2, so assume the CS parser is idle */
1527 if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
1528 idle = false;
1529
1530 intel_runtime_pm_put(dev_priv);
1531
1532 return idle;
1533}
1534
Chris Wilson54003672017-03-03 12:19:46 +00001535/**
1536 * intel_engine_is_idle() - Report if the engine has finished process all work
1537 * @engine: the intel_engine_cs
1538 *
1539 * Return true if there are no requests pending, nothing left to be submitted
1540 * to hardware, and that the engine is idle.
1541 */
1542bool intel_engine_is_idle(struct intel_engine_cs *engine)
1543{
1544 struct drm_i915_private *dev_priv = engine->i915;
1545
Chris Wilsona8e9a412017-04-11 20:00:42 +01001546 /* More white lies, if wedged, hw state is inconsistent */
1547 if (i915_terminally_wedged(&dev_priv->gpu_error))
1548 return true;
1549
Chris Wilson54003672017-03-03 12:19:46 +00001550 /* Any inflight/incomplete requests? */
1551 if (!i915_seqno_passed(intel_engine_get_seqno(engine),
1552 intel_engine_last_submit(engine)))
1553 return false;
1554
Chris Wilson8968a362017-04-12 00:44:26 +01001555 if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
1556 return true;
1557
Chris Wilson54003672017-03-03 12:19:46 +00001558 /* Interrupt/tasklet pending? */
1559 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
1560 return false;
1561
Chris Wilson4a118ec2017-10-23 22:32:36 +01001562 /* Waiting to drain ELSP? */
1563 if (READ_ONCE(engine->execlists.active))
Chris Wilson54003672017-03-03 12:19:46 +00001564 return false;
1565
Chris Wilsond6edb6e2017-07-21 13:32:24 +01001566 /* ELSP is empty, but there are ready requests? */
Mika Kuoppalab620e872017-09-22 15:43:03 +03001567 if (READ_ONCE(engine->execlists.first))
Chris Wilsond6edb6e2017-07-21 13:32:24 +01001568 return false;
1569
Chris Wilson54003672017-03-03 12:19:46 +00001570 /* Ring stopped? */
Chris Wilsona091d4e2017-05-30 13:13:33 +01001571 if (!ring_is_idle(engine))
Chris Wilson54003672017-03-03 12:19:46 +00001572 return false;
1573
1574 return true;
1575}
1576
Chris Wilson05425242017-03-03 12:19:47 +00001577bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
1578{
1579 struct intel_engine_cs *engine;
1580 enum intel_engine_id id;
1581
Chris Wilson8490ae202017-03-30 15:50:37 +01001582 if (READ_ONCE(dev_priv->gt.active_requests))
1583 return false;
1584
1585 /* If the driver is wedged, HW state may be very inconsistent and
1586 * report that it is still busy, even though we have stopped using it.
1587 */
1588 if (i915_terminally_wedged(&dev_priv->gpu_error))
1589 return true;
1590
Chris Wilson05425242017-03-03 12:19:47 +00001591 for_each_engine(engine, dev_priv, id) {
1592 if (!intel_engine_is_idle(engine))
1593 return false;
1594 }
1595
1596 return true;
1597}
1598
Chris Wilsonae6c4572017-11-10 14:26:28 +00001599/**
1600 * intel_engine_has_kernel_context:
1601 * @engine: the engine
1602 *
1603 * Returns true if the last context to be executed on this engine, or has been
1604 * executed if the engine is already idle, is the kernel context
1605 * (#i915.kernel_context).
1606 */
Chris Wilson20ccd4d2017-10-24 23:08:55 +01001607bool intel_engine_has_kernel_context(const struct intel_engine_cs *engine)
1608{
Chris Wilsonae6c4572017-11-10 14:26:28 +00001609 const struct i915_gem_context * const kernel_context =
1610 engine->i915->kernel_context;
1611 struct drm_i915_gem_request *rq;
1612
1613 lockdep_assert_held(&engine->i915->drm.struct_mutex);
1614
1615 /*
1616 * Check the last context seen by the engine. If active, it will be
1617 * the last request that remains in the timeline. When idle, it is
1618 * the last executed context as tracked by retirement.
1619 */
1620 rq = __i915_gem_active_peek(&engine->timeline->last_request);
1621 if (rq)
1622 return rq->ctx == kernel_context;
1623 else
1624 return engine->last_retired_context == kernel_context;
Chris Wilson20ccd4d2017-10-24 23:08:55 +01001625}
1626
Chris Wilsonff44ad52017-03-16 17:13:03 +00001627void intel_engines_reset_default_submission(struct drm_i915_private *i915)
1628{
1629 struct intel_engine_cs *engine;
1630 enum intel_engine_id id;
1631
1632 for_each_engine(engine, i915, id)
1633 engine->set_default_submission(engine);
1634}
1635
Chris Wilsonaba5e272017-10-25 15:39:41 +01001636/**
1637 * intel_engines_park: called when the GT is transitioning from busy->idle
1638 * @i915: the i915 device
1639 *
1640 * The GT is now idle and about to go to sleep (maybe never to wake again?).
1641 * Time for us to tidy and put away our toys (release resources back to the
1642 * system).
1643 */
1644void intel_engines_park(struct drm_i915_private *i915)
Chris Wilson6c067572017-05-17 13:10:03 +01001645{
1646 struct intel_engine_cs *engine;
1647 enum intel_engine_id id;
1648
1649 for_each_engine(engine, i915, id) {
Chris Wilson820c5bb2017-11-01 20:21:49 +00001650 /* Flush the residual irq tasklets first. */
1651 intel_engine_disarm_breadcrumbs(engine);
1652 tasklet_kill(&engine->execlists.irq_tasklet);
1653
Chris Wilson32651242017-10-27 12:06:17 +01001654 /*
1655 * We are committed now to parking the engines, make sure there
1656 * will be no more interrupts arriving later and the engines
1657 * are truly idle.
1658 */
Chris Wilson30b29402017-11-10 11:25:50 +00001659 if (wait_for(intel_engine_is_idle(engine), 10)) {
Chris Wilson32651242017-10-27 12:06:17 +01001660 struct drm_printer p = drm_debug_printer(__func__);
1661
Chris Wilson30b29402017-11-10 11:25:50 +00001662 dev_err(i915->drm.dev,
1663 "%s is not idle before parking\n",
1664 engine->name);
Chris Wilson32651242017-10-27 12:06:17 +01001665 intel_engine_dump(engine, &p);
1666 }
1667
Chris Wilsonaba5e272017-10-25 15:39:41 +01001668 if (engine->park)
1669 engine->park(engine);
1670
Chris Wilsonaba5e272017-10-25 15:39:41 +01001671 i915_gem_batch_pool_fini(&engine->batch_pool);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001672 engine->execlists.no_priolist = false;
Chris Wilson6c067572017-05-17 13:10:03 +01001673 }
1674}
1675
Chris Wilsonaba5e272017-10-25 15:39:41 +01001676/**
1677 * intel_engines_unpark: called when the GT is transitioning from idle->busy
1678 * @i915: the i915 device
1679 *
1680 * The GT was idle and now about to fire up with some new user requests.
1681 */
1682void intel_engines_unpark(struct drm_i915_private *i915)
1683{
1684 struct intel_engine_cs *engine;
1685 enum intel_engine_id id;
1686
1687 for_each_engine(engine, i915, id) {
1688 if (engine->unpark)
1689 engine->unpark(engine);
1690 }
1691}
1692
Chris Wilson90cad092017-09-06 16:28:59 +01001693bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
1694{
1695 switch (INTEL_GEN(engine->i915)) {
1696 case 2:
1697 return false; /* uses physical not virtual addresses */
1698 case 3:
1699 /* maybe only uses physical not virtual addresses */
1700 return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
1701 case 6:
1702 return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
1703 default:
1704 return true;
1705 }
1706}
1707
Chris Wilsonf636edb2017-10-09 12:02:57 +01001708static void print_request(struct drm_printer *m,
1709 struct drm_i915_gem_request *rq,
1710 const char *prefix)
1711{
Chris Wilsona27d5a42017-10-15 21:43:10 +01001712 drm_printf(m, "%s%x%s [%x:%x] prio=%d @ %dms: %s\n", prefix,
1713 rq->global_seqno,
1714 i915_gem_request_completed(rq) ? "!" : "",
1715 rq->ctx->hw_id, rq->fence.seqno,
Chris Wilsonf636edb2017-10-09 12:02:57 +01001716 rq->priotree.priority,
1717 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
1718 rq->timeline->common->name);
1719}
1720
1721void intel_engine_dump(struct intel_engine_cs *engine, struct drm_printer *m)
1722{
Chris Wilsona27d5a42017-10-15 21:43:10 +01001723 struct intel_breadcrumbs * const b = &engine->breadcrumbs;
1724 const struct intel_engine_execlists * const execlists = &engine->execlists;
1725 struct i915_gpu_error * const error = &engine->i915->gpu_error;
Chris Wilsonf636edb2017-10-09 12:02:57 +01001726 struct drm_i915_private *dev_priv = engine->i915;
1727 struct drm_i915_gem_request *rq;
1728 struct rb_node *rb;
1729 u64 addr;
1730
1731 drm_printf(m, "%s\n", engine->name);
1732 drm_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
1733 intel_engine_get_seqno(engine),
1734 intel_engine_last_submit(engine),
1735 engine->hangcheck.seqno,
1736 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
1737 engine->timeline->inflight_seqnos);
1738 drm_printf(m, "\tReset count: %d\n",
1739 i915_reset_engine_count(error, engine));
1740
1741 rcu_read_lock();
1742
1743 drm_printf(m, "\tRequests:\n");
1744
1745 rq = list_first_entry(&engine->timeline->requests,
1746 struct drm_i915_gem_request, link);
1747 if (&rq->link != &engine->timeline->requests)
1748 print_request(m, rq, "\t\tfirst ");
1749
1750 rq = list_last_entry(&engine->timeline->requests,
1751 struct drm_i915_gem_request, link);
1752 if (&rq->link != &engine->timeline->requests)
1753 print_request(m, rq, "\t\tlast ");
1754
1755 rq = i915_gem_find_active_request(engine);
1756 if (rq) {
1757 print_request(m, rq, "\t\tactive ");
1758 drm_printf(m,
1759 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
1760 rq->head, rq->postfix, rq->tail,
1761 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
1762 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
1763 }
1764
1765 drm_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
1766 I915_READ(RING_START(engine->mmio_base)),
1767 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
1768 drm_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
1769 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
1770 rq ? rq->ring->head : 0);
1771 drm_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
1772 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
1773 rq ? rq->ring->tail : 0);
Chris Wilson3c75de52017-10-26 12:50:48 +01001774 drm_printf(m, "\tRING_CTL: 0x%08x%s\n",
Chris Wilsonf636edb2017-10-09 12:02:57 +01001775 I915_READ(RING_CTL(engine->mmio_base)),
Chris Wilson3c75de52017-10-26 12:50:48 +01001776 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
1777 if (INTEL_GEN(engine->i915) > 2) {
1778 drm_printf(m, "\tRING_MODE: 0x%08x%s\n",
1779 I915_READ(RING_MI_MODE(engine->mmio_base)),
1780 I915_READ(RING_MI_MODE(engine->mmio_base)) & (MODE_IDLE) ? " [idle]" : "");
1781 }
Chris Wilsonf636edb2017-10-09 12:02:57 +01001782
1783 rcu_read_unlock();
1784
1785 addr = intel_engine_get_active_head(engine);
1786 drm_printf(m, "\tACTHD: 0x%08x_%08x\n",
1787 upper_32_bits(addr), lower_32_bits(addr));
1788 addr = intel_engine_get_last_batch_head(engine);
1789 drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
1790 upper_32_bits(addr), lower_32_bits(addr));
1791
1792 if (i915_modparams.enable_execlists) {
1793 const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonf636edb2017-10-09 12:02:57 +01001794 u32 ptr, read, write;
1795 unsigned int idx;
1796
1797 drm_printf(m, "\tExeclist status: 0x%08x %08x\n",
1798 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
1799 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
1800
1801 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
1802 read = GEN8_CSB_READ_PTR(ptr);
1803 write = GEN8_CSB_WRITE_PTR(ptr);
1804 drm_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
1805 read, execlists->csb_head,
1806 write,
1807 intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
1808 yesno(test_bit(ENGINE_IRQ_EXECLIST,
1809 &engine->irq_posted)));
1810 if (read >= GEN8_CSB_ENTRIES)
1811 read = 0;
1812 if (write >= GEN8_CSB_ENTRIES)
1813 write = 0;
1814 if (read > write)
1815 write += GEN8_CSB_ENTRIES;
1816 while (read < write) {
1817 idx = ++read % GEN8_CSB_ENTRIES;
1818 drm_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
1819 idx,
1820 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
1821 hws[idx * 2],
1822 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
1823 hws[idx * 2 + 1]);
1824 }
1825
1826 rcu_read_lock();
1827 for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
1828 unsigned int count;
1829
1830 rq = port_unpack(&execlists->port[idx], &count);
1831 if (rq) {
1832 drm_printf(m, "\t\tELSP[%d] count=%d, ",
1833 idx, count);
1834 print_request(m, rq, "rq: ");
1835 } else {
1836 drm_printf(m, "\t\tELSP[%d] idle\n",
1837 idx);
1838 }
1839 }
Chris Wilson4a118ec2017-10-23 22:32:36 +01001840 drm_printf(m, "\t\tHW active? 0x%x\n", execlists->active);
Chris Wilsonf636edb2017-10-09 12:02:57 +01001841 rcu_read_unlock();
Chris Wilsonf636edb2017-10-09 12:02:57 +01001842 } else if (INTEL_GEN(dev_priv) > 6) {
1843 drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
1844 I915_READ(RING_PP_DIR_BASE(engine)));
1845 drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
1846 I915_READ(RING_PP_DIR_BASE_READ(engine)));
1847 drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
1848 I915_READ(RING_PP_DIR_DCLV(engine)));
1849 }
1850
Chris Wilsona27d5a42017-10-15 21:43:10 +01001851 spin_lock_irq(&engine->timeline->lock);
1852 list_for_each_entry(rq, &engine->timeline->requests, link)
1853 print_request(m, rq, "\t\tE ");
1854 for (rb = execlists->first; rb; rb = rb_next(rb)) {
1855 struct i915_priolist *p =
1856 rb_entry(rb, typeof(*p), node);
1857
1858 list_for_each_entry(rq, &p->requests, priotree.link)
1859 print_request(m, rq, "\t\tQ ");
1860 }
1861 spin_unlock_irq(&engine->timeline->lock);
1862
Chris Wilsonf636edb2017-10-09 12:02:57 +01001863 spin_lock_irq(&b->rb_lock);
1864 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1865 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1866
1867 drm_printf(m, "\t%s [%d] waiting for %x\n",
1868 w->tsk->comm, w->tsk->pid, w->seqno);
1869 }
1870 spin_unlock_irq(&b->rb_lock);
1871
Chris Wilsonc400cc22017-11-07 15:22:11 +00001872 drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
Chris Wilsonf636edb2017-10-09 12:02:57 +01001873 drm_printf(m, "\n");
1874}
1875
Chris Wilsonf97fbf92017-02-13 17:15:14 +00001876#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1877#include "selftests/mock_engine.c"
1878#endif