blob: 461ea71826fce53472bd9e3067a9439d6ff4807e [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Oscar Mateo82e104c2014-07-24 17:04:26 +010056int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000057{
Dave Gordonebd0fd42014-11-27 11:22:49 +000058 intel_ring_update_space(ringbuf);
59 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000060}
61
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000062bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000065 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020066}
Chris Wilson09246732013-08-10 22:16:32 +010067
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020069{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000070 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010071 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000072 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010073 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000074 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010075}
76
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077static int
John Harrisona84c3ae2015-05-29 17:43:57 +010078gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010079 u32 invalidate_domains,
80 u32 flush_domains)
81{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000082 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010083 u32 cmd;
84 int ret;
85
86 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020087 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 cmd |= MI_NO_WRITE_FLUSH;
89
90 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
91 cmd |= MI_READ_FLUSH;
92
John Harrison5fb9de12015-05-29 17:44:07 +010093 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094 if (ret)
95 return ret;
96
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000097 intel_ring_emit(engine, cmd);
98 intel_ring_emit(engine, MI_NOOP);
99 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100
101 return 0;
102}
103
104static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100105gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100106 u32 invalidate_domains,
107 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700108{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000109 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000110 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100111 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000112 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100113
Chris Wilson36d527d2011-03-19 22:26:49 +0000114 /*
115 * read/write caches:
116 *
117 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
118 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
119 * also flushed at 2d versus 3d pipeline switches.
120 *
121 * read-only caches:
122 *
123 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
124 * MI_READ_FLUSH is set, and is always flushed on 965.
125 *
126 * I915_GEM_DOMAIN_COMMAND may not exist?
127 *
128 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
129 * invalidated when MI_EXE_FLUSH is set.
130 *
131 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
132 * invalidated with every MI_FLUSH.
133 *
134 * TLBs:
135 *
136 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
137 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
138 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
139 * are flushed at any MI_FLUSH.
140 */
141
142 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100143 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000145 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
146 cmd |= MI_EXE_FLUSH;
147
148 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
149 (IS_G4X(dev) || IS_GEN5(dev)))
150 cmd |= MI_INVALIDATE_ISP;
151
John Harrison5fb9de12015-05-29 17:44:07 +0100152 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 if (ret)
154 return ret;
155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 intel_ring_emit(engine, cmd);
157 intel_ring_emit(engine, MI_NOOP);
158 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000159
160 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161}
162
Jesse Barnes8d315282011-10-16 10:23:31 +0200163/**
164 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
165 * implementing two workarounds on gen6. From section 1.4.7.1
166 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
167 *
168 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
169 * produced by non-pipelined state commands), software needs to first
170 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
171 * 0.
172 *
173 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
174 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
175 *
176 * And the workaround for these two requires this workaround first:
177 *
178 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
179 * BEFORE the pipe-control with a post-sync op and no write-cache
180 * flushes.
181 *
182 * And this last workaround is tricky because of the requirements on
183 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
184 * volume 2 part 1:
185 *
186 * "1 of the following must also be set:
187 * - Render Target Cache Flush Enable ([12] of DW1)
188 * - Depth Cache Flush Enable ([0] of DW1)
189 * - Stall at Pixel Scoreboard ([1] of DW1)
190 * - Depth Stall ([13] of DW1)
191 * - Post-Sync Operation ([13] of DW1)
192 * - Notify Enable ([8] of DW1)"
193 *
194 * The cache flushes require the workaround flush that triggered this
195 * one, so we can't use it. Depth stall would trigger the same.
196 * Post-sync nonzero is what triggered this second workaround, so we
197 * can't use that one either. Notify enable is IRQs, which aren't
198 * really our business. That leaves only stall at scoreboard.
199 */
200static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100201intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200202{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000203 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000204 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200205 int ret;
206
John Harrison5fb9de12015-05-29 17:44:07 +0100207 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200208 if (ret)
209 return ret;
210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000211 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
212 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000214 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
215 intel_ring_emit(engine, 0); /* low dword */
216 intel_ring_emit(engine, 0); /* high dword */
217 intel_ring_emit(engine, MI_NOOP);
218 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200219
John Harrison5fb9de12015-05-29 17:44:07 +0100220 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 if (ret)
222 return ret;
223
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000224 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
225 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
226 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, 0);
229 intel_ring_emit(engine, MI_NOOP);
230 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200231
232 return 0;
233}
234
235static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100236gen6_render_ring_flush(struct drm_i915_gem_request *req,
237 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200238{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000239 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000241 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200242 int ret;
243
Paulo Zanonib3111502012-08-17 18:35:42 -0300244 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100245 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 if (ret)
247 return ret;
248
Jesse Barnes8d315282011-10-16 10:23:31 +0200249 /* Just flush everything. Experiments have shown that reducing the
250 * number of bits based on the write domains has little performance
251 * impact.
252 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 if (flush_domains) {
254 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
255 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
256 /*
257 * Ensure that any following seqno writes only happen
258 * when the render cache is indeed flushed.
259 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200260 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 }
262 if (invalidate_domains) {
263 flags |= PIPE_CONTROL_TLB_INVALIDATE;
264 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
269 /*
270 * TLB invalidate requires a post-sync write.
271 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700272 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100273 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200274
John Harrison5fb9de12015-05-29 17:44:07 +0100275 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200276 if (ret)
277 return ret;
278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000279 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
280 intel_ring_emit(engine, flags);
281 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
282 intel_ring_emit(engine, 0);
283 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284
285 return 0;
286}
287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100289gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300290{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000291 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 int ret;
293
John Harrison5fb9de12015-05-29 17:44:07 +0100294 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300295 if (ret)
296 return ret;
297
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000298 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
299 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000301 intel_ring_emit(engine, 0);
302 intel_ring_emit(engine, 0);
303 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300304
305 return 0;
306}
307
308static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100309gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 u32 invalidate_domains, u32 flush_domains)
311{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000312 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300313 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000314 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300315 int ret;
316
Paulo Zanonif3987632012-08-17 18:35:43 -0300317 /*
318 * Ensure that any following seqno writes only happen when the render
319 * cache is indeed flushed.
320 *
321 * Workaround: 4th PIPE_CONTROL command (except the ones with only
322 * read-cache invalidate bits set) must have the CS_STALL bit set. We
323 * don't try to be clever and just set it unconditionally.
324 */
325 flags |= PIPE_CONTROL_CS_STALL;
326
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 /* Just flush everything. Experiments have shown that reducing the
328 * number of bits based on the write domains has little performance
329 * impact.
330 */
331 if (flush_domains) {
332 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
333 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800334 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100335 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 }
337 if (invalidate_domains) {
338 flags |= PIPE_CONTROL_TLB_INVALIDATE;
339 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
343 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000344 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 /*
346 * TLB invalidate requires a post-sync write.
347 */
348 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300350
Chris Wilsonadd284a2014-12-16 08:44:32 +0000351 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
352
Paulo Zanonif3987632012-08-17 18:35:43 -0300353 /* Workaround: we must issue a pipe_control with CS-stall bit
354 * set before a pipe_control command that has the state cache
355 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100356 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358
John Harrison5fb9de12015-05-29 17:44:07 +0100359 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 if (ret)
361 return ret;
362
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
364 intel_ring_emit(engine, flags);
365 intel_ring_emit(engine, scratch_addr);
366 intel_ring_emit(engine, 0);
367 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368
369 return 0;
370}
371
Ben Widawskya5f3d682013-11-02 21:07:27 -0700372static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100373gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 u32 flags, u32 scratch_addr)
375{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000376 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300377 int ret;
378
John Harrison5fb9de12015-05-29 17:44:07 +0100379 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300380 if (ret)
381 return ret;
382
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000383 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
384 intel_ring_emit(engine, flags);
385 intel_ring_emit(engine, scratch_addr);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_emit(engine, 0);
389 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300390
391 return 0;
392}
393
394static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100395gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396 u32 invalidate_domains, u32 flush_domains)
397{
398 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800400 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700401
402 flags |= PIPE_CONTROL_CS_STALL;
403
404 if (flush_domains) {
405 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
406 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800407 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100408 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409 }
410 if (invalidate_domains) {
411 flags |= PIPE_CONTROL_TLB_INVALIDATE;
412 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
417 flags |= PIPE_CONTROL_QW_WRITE;
418 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800419
420 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100421 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800422 PIPE_CONTROL_CS_STALL |
423 PIPE_CONTROL_STALL_AT_SCOREBOARD,
424 0);
425 if (ret)
426 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 }
428
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100429 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700430}
431
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000432static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100433 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
436 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800437}
438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000441 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000442 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000444 if (INTEL_INFO(engine->dev)->gen >= 8)
445 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
446 RING_ACTHD_UDW(engine->mmio_base));
447 else if (INTEL_INFO(engine->dev)->gen >= 4)
448 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000449 else
450 acthd = I915_READ(ACTHD);
451
452 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800453}
454
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200458 u32 addr;
459
460 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000461 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
463 I915_WRITE(HWS_PGA, addr);
464}
465
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000466static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000467{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000468 struct drm_device *dev = engine->dev;
469 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200470 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471
472 /* The ring status page addresses are no longer next to the rest of
473 * the ring registers as of gen7.
474 */
475 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000477 case RCS:
478 mmio = RENDER_HWS_PGA_GEN7;
479 break;
480 case BCS:
481 mmio = BLT_HWS_PGA_GEN7;
482 break;
483 /*
484 * VCS2 actually doesn't exist on Gen7. Only shut up
485 * gcc switch check warning
486 */
487 case VCS2:
488 case VCS:
489 mmio = BSD_HWS_PGA_GEN7;
490 break;
491 case VECS:
492 mmio = VEBOX_HWS_PGA_GEN7;
493 break;
494 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 } else if (IS_GEN6(engine->dev)) {
496 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 } else {
498 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000499 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000500 }
501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000503 POSTING_READ(mmio);
504
505 /*
506 * Flush the TLB for this page
507 *
508 * FIXME: These two bits have disappeared on gen8, so a question
509 * arises: do we still need this and if so how should we go about
510 * invalidating the TLB?
511 */
512 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000513 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000514
515 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000516 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000517
518 I915_WRITE(reg,
519 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
520 INSTPM_SYNC_FLUSH));
521 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
522 1000))
523 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000525 }
526}
527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000528static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100529{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000532 if (!IS_GEN2(engine->dev)) {
533 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
534 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
535 DRM_ERROR("%s : timed out trying to stop ring\n",
536 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100537 /* Sometimes we observe that the idle flag is not
538 * set even though the ring is empty. So double
539 * check before giving up.
540 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000541 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100543 }
544 }
545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 I915_WRITE_CTL(engine, 0);
547 I915_WRITE_HEAD(engine, 0);
548 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000550 if (!IS_GEN2(engine->dev)) {
551 (void)I915_READ_CTL(engine);
552 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 }
554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100556}
557
Tomas Elffc0768c2016-03-21 16:26:59 +0000558void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
559{
560 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
561}
562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000563static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000565 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 engine->name,
578 I915_READ_CTL(engine),
579 I915_READ_HEAD(engine),
580 I915_READ_TAIL(engine),
581 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000583 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000586 engine->name,
587 I915_READ_CTL(engine),
588 I915_READ_HEAD(engine),
589 I915_READ_TAIL(engine),
590 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000597 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100598 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000599 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000608 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000613 engine->name, I915_READ_HEAD(engine));
614 I915_WRITE_HEAD(engine, 0);
615 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000617 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000622 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
623 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
624 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000627 engine->name,
628 I915_READ_CTL(engine),
629 I915_READ_CTL(engine) & RING_VALID,
630 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
631 I915_READ_START(engine),
632 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200633 ret = -EIO;
634 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800635 }
636
Dave Gordonebd0fd42014-11-27 11:22:49 +0000637 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000638 ringbuf->head = I915_READ_HEAD(engine);
639 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000640 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000641
Tomas Elffc0768c2016-03-21 16:26:59 +0000642 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100643
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200645 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200646
647 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700648}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800649
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000651intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100652{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000655 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100656 return;
657
658 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000659 kunmap(sg_page(engine->scratch.obj->pages->sgl));
660 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100661 }
662
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000663 drm_gem_object_unreference(&engine->scratch.obj->base);
664 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100665}
666
667int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000669{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 int ret;
671
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000672 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673
Dave Gordond37cd8a2016-04-22 19:14:32 +0100674 engine->scratch.obj = i915_gem_object_create(engine->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100675 if (IS_ERR(engine->scratch.obj)) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676 DRM_ERROR("Failed to allocate seqno page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +0100677 ret = PTR_ERR(engine->scratch.obj);
678 engine->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679 goto err;
680 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100681
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000682 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
683 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100684 if (ret)
685 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000686
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000687 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 if (ret)
689 goto err_unref;
690
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000691 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
692 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
693 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800694 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000695 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200698 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000699 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return 0;
701
702err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000703 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000705 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000707 return ret;
708}
709
John Harrisone2be4fa2015-05-29 17:43:54 +0100710static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100711{
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000713 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100715 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300716 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100717
Francisco Jerez02235802015-10-07 14:44:01 +0300718 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300719 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100720
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000721 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100722 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100723 if (ret)
724 return ret;
725
John Harrison5fb9de12015-05-29 17:44:07 +0100726 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 if (ret)
728 return ret;
729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300731 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 intel_ring_emit_reg(engine, w->reg[i].addr);
733 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000735 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300736
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000737 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000739 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100740 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300741 if (ret)
742 return ret;
743
744 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
745
746 return 0;
747}
748
John Harrison87531812015-05-29 17:43:44 +0100749static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100750{
751 int ret;
752
John Harrisone2be4fa2015-05-29 17:43:54 +0100753 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754 if (ret != 0)
755 return ret;
756
John Harrisonbe013632015-05-29 17:43:45 +0100757 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100758 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000759 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760
Chris Wilsone26e1b92016-01-29 16:49:05 +0000761 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100762}
763
Mika Kuoppala72253422014-10-07 17:21:26 +0300764static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200765 i915_reg_t addr,
766 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300767{
768 const u32 idx = dev_priv->workarounds.count;
769
770 if (WARN_ON(idx >= I915_MAX_WA_REGS))
771 return -ENOSPC;
772
773 dev_priv->workarounds.reg[idx].addr = addr;
774 dev_priv->workarounds.reg[idx].value = val;
775 dev_priv->workarounds.reg[idx].mask = mask;
776
777 dev_priv->workarounds.count++;
778
779 return 0;
780}
781
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100782#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000783 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300784 if (r) \
785 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100786 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300787
788#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000789 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300790
791#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000792 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
Damien Lespiau98533252014-12-08 17:33:51 +0000794#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000795 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300796
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000797#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
798#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300799
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000800#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300801
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000802static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
803 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000804{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
810 return -EINVAL;
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000813 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000815
816 return 0;
817}
818
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000819static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100820{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000821 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100822 struct drm_i915_private *dev_priv = dev->dev_private;
823
824 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100825
Arun Siluvery717d84d2015-09-25 17:40:39 +0100826 /* WaDisableAsyncFlipPerfMode:bdw,chv */
827 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
828
Arun Siluveryd0581192015-09-25 17:40:40 +0100829 /* WaDisablePartialInstShootdown:bdw,chv */
830 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
831 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
832
Arun Siluverya340af52015-09-25 17:40:45 +0100833 /* Use Force Non-Coherent whenever executing a 3D context. This is a
834 * workaround for for a possible hang in the unlikely event a TLB
835 * invalidation occurs during a PSD flush.
836 */
837 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100838 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100839 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100840 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100841 HDC_FORCE_NON_COHERENT);
842
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100843 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
844 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
845 * polygons in the same 8x4 pixel/sample area to be processed without
846 * stalling waiting for the earlier ones to write to Hierarchical Z
847 * buffer."
848 *
849 * This optimization is off by default for BDW and CHV; turn it on.
850 */
851 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
852
Arun Siluvery48404632015-09-25 17:40:43 +0100853 /* Wa4x4STCOptimizationDisable:bdw,chv */
854 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
855
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100856 /*
857 * BSpec recommends 8x4 when MSAA is used,
858 * however in practice 16x4 seems fastest.
859 *
860 * Note that PS/WM thread counts depend on the WIZ hashing
861 * disable bit, which we don't touch here, but it's good
862 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
863 */
864 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
865 GEN6_WIZ_HASHING_MASK,
866 GEN6_WIZ_HASHING_16x4);
867
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100868 return 0;
869}
870
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000871static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300872{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100873 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000874 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 struct drm_i915_private *dev_priv = dev->dev_private;
876
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000877 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100878 if (ret)
879 return ret;
880
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700881 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100882 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700884 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300885 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
886 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100887
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
889 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890
Mika Kuoppala72253422014-10-07 17:21:26 +0300891 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000892 /* WaForceContextSaveRestoreNonCoherent:bdw */
893 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000894 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300895 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100896
Arun Siluvery86d7f232014-08-26 14:44:50 +0100897 return 0;
898}
899
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000900static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300901{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100902 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000903 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300904 struct drm_i915_private *dev_priv = dev->dev_private;
905
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000906 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100907 if (ret)
908 return ret;
909
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300910 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100911 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300912
Kenneth Graunked60de812015-01-10 18:02:22 -0800913 /* Improve HiZ throughput on CHV. */
914 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
915
Mika Kuoppala72253422014-10-07 17:21:26 +0300916 return 0;
917}
918
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000919static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000920{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000921 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000922 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300923 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000924 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000925
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300926 /* WaEnableLbsSlaRetryTimerDecrement:skl */
927 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
928 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
929
930 /* WaDisableKillLogic:bxt,skl */
931 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
932 ECOCHK_DIS_TLB);
933
Tim Gore950b2aa2016-03-16 16:13:46 +0000934 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100935 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000936 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000937 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000938 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
939
Nick Hoatha119a6e2015-05-07 14:15:30 +0100940 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000941 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
942 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
943
Jani Nikulae87a0052015-10-20 15:22:02 +0300944 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
945 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
946 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000947 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
948 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000949
Jani Nikulae87a0052015-10-20 15:22:02 +0300950 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
951 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
952 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000953 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
954 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100955 /*
956 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
957 * but we do that in per ctx batchbuffer as there is an issue
958 * with this register not getting restored on ctx restore
959 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000960 }
961
Jani Nikulae87a0052015-10-20 15:22:02 +0300962 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100963 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
964 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
965 GEN9_ENABLE_YV12_BUGFIX |
966 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000967
Nick Hoath50683682015-05-07 14:15:35 +0100968 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100969 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100970 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
971 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000972
Nick Hoath16be17a2015-05-07 14:15:37 +0100973 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000974 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
975 GEN9_CCS_TLB_PREFETCH_ENABLE);
976
Imre Deak5a2ae952015-05-19 15:04:59 +0300977 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300978 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
979 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200980 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
981 PIXEL_MASK_CAMMING_DISABLE);
982
Imre Deak8ea6f892015-05-19 17:05:42 +0300983 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
984 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Mika Kuoppala97ea6be2016-04-05 15:56:17 +0300985 if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
Jani Nikulae87a0052015-10-20 15:22:02 +0300986 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300987 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
988 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
989
Arun Siluvery8c761602015-09-08 10:31:48 +0100990 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300991 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100992 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
993 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100994
Robert Beckett6b6d5622015-09-08 10:31:52 +0100995 /* WaDisableSTUnitPowerOptimization:skl,bxt */
996 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
997
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000998 /* WaOCLCoherentLineFlush:skl,bxt */
999 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1000 GEN8_LQSC_FLUSH_COHERENT_LINES));
1001
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001002 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001003 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001004 if (ret)
1005 return ret;
1006
Arun Siluvery3669ab62016-01-21 21:43:49 +00001007 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001008 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001009 if (ret)
1010 return ret;
1011
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001012 return 0;
1013}
1014
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001015static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001016{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001017 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u8 vals[3] = { 0, 0, 0 };
1020 unsigned int i;
1021
1022 for (i = 0; i < 3; i++) {
1023 u8 ss;
1024
1025 /*
1026 * Only consider slices where one, and only one, subslice has 7
1027 * EUs
1028 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001029 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001030 continue;
1031
1032 /*
1033 * subslice_7eu[i] != 0 (because of the check above) and
1034 * ss_max == 4 (maximum number of subslices possible per slice)
1035 *
1036 * -> 0 <= ss <= 3;
1037 */
1038 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1039 vals[i] = 3 - ss;
1040 }
1041
1042 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1043 return 0;
1044
1045 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1046 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1047 GEN9_IZ_HASHING_MASK(2) |
1048 GEN9_IZ_HASHING_MASK(1) |
1049 GEN9_IZ_HASHING_MASK(0),
1050 GEN9_IZ_HASHING(2, vals[2]) |
1051 GEN9_IZ_HASHING(1, vals[1]) |
1052 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001053
Mika Kuoppala72253422014-10-07 17:21:26 +03001054 return 0;
1055}
1056
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001057static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001058{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001059 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001060 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001061 struct drm_i915_private *dev_priv = dev->dev_private;
1062
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001063 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001064 if (ret)
1065 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001066
Arun Siluverya78536e2016-01-21 21:43:53 +00001067 /*
1068 * Actual WA is to disable percontext preemption granularity control
1069 * until D0 which is the default case so this is equivalent to
1070 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1071 */
1072 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1073 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1074 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1075 }
1076
Jani Nikulae87a0052015-10-20 15:22:02 +03001077 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001078 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1079 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1080 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1081 }
1082
1083 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1084 * involving this register should also be added to WA batch as required.
1085 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001086 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001087 /* WaDisableLSQCROPERFforOCL:skl */
1088 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1089 GEN8_LQSC_RO_PERF_DIS);
1090
1091 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001092 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001093 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1094 GEN9_GAPS_TSV_CREDIT_DISABLE));
1095 }
1096
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001097 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001098 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001099 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1100 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1101
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001102 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1103 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001104 /*
1105 *Use Force Non-Coherent whenever executing a 3D context. This
1106 * is a workaround for a possible hang in the unlikely event
1107 * a TLB invalidation occurs during a PSD flush.
1108 */
1109 /* WaForceEnableNonCoherent:skl */
1110 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1111 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001112
1113 /* WaDisableHDCInvalidation:skl */
1114 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1115 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001116 }
1117
Jani Nikulae87a0052015-10-20 15:22:02 +03001118 /* WaBarrierPerformanceFixDisable:skl */
1119 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001120 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1121 HDC_FENCE_DEST_SLM_DISABLE |
1122 HDC_BARRIER_PERFORMANCE_DISABLE);
1123
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001124 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001125 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001126 WA_SET_BIT_MASKED(
1127 GEN7_HALF_SLICE_CHICKEN1,
1128 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001129
Arun Siluvery61074972016-01-21 21:43:52 +00001130 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001131 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001132 if (ret)
1133 return ret;
1134
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001136}
1137
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001138static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001139{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001140 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001141 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001142 struct drm_i915_private *dev_priv = dev->dev_private;
1143
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001144 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001145 if (ret)
1146 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001147
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001148 /* WaStoreMultiplePTEenable:bxt */
1149 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001150 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001151 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1152
1153 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001154 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001155 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1156 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1157 }
1158
Nick Hoathdfb601e2015-04-10 13:12:24 +01001159 /* WaDisableThreadStallDopClockGating:bxt */
1160 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1161 STALL_DOP_GATING_DISABLE);
1162
Nick Hoath983b4b92015-04-10 13:12:25 +01001163 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001164 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001165 WA_SET_BIT_MASKED(
1166 GEN7_HALF_SLICE_CHICKEN1,
1167 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1168 }
1169
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001170 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1171 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1172 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001173 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001174 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001175 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001176 if (ret)
1177 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001178
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001180 if (ret)
1181 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001182 }
1183
Tim Gore050fc462016-04-22 09:46:01 +01001184 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
1185 if (IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
1186 I915_WRITE(GEN8_L3SQCREG1, BXT_WA_L3SQCREG1_DEFAULT);
1187
Nick Hoathcae04372015-03-17 11:39:38 +02001188 return 0;
1189}
1190
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001192{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001193 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001194 struct drm_i915_private *dev_priv = dev->dev_private;
1195
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001197
1198 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001199 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001200
1201 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001202 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001203
1204 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001206
Damien Lespiau8d205492015-02-09 19:33:15 +00001207 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001209
1210 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001211 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001212
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001213 return 0;
1214}
1215
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001216static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001217{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001218 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001219 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001220 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001221 if (ret)
1222 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001223
Akash Goel61a563a2014-03-25 18:01:50 +05301224 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1225 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001226 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001227
1228 /* We need to disable the AsyncFlip performance optimisations in order
1229 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1230 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001231 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001232 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001233 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001234 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001235 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1236
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001237 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301238 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001239 if (INTEL_INFO(dev)->gen == 6)
1240 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001241 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001242
Akash Goel01fa0302014-03-24 23:00:04 +05301243 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001244 if (IS_GEN7(dev))
1245 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301246 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001247 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001248
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001249 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001250 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1251 * "If this bit is set, STCunit will have LRA as replacement
1252 * policy. [...] This bit must be reset. LRA replacement
1253 * policy is not supported."
1254 */
1255 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001256 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001257 }
1258
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001259 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001260 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001261
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001262 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001264
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001265 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001266}
1267
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001268static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001269{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001270 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001271 struct drm_i915_private *dev_priv = dev->dev_private;
1272
1273 if (dev_priv->semaphore_obj) {
1274 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1275 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1276 dev_priv->semaphore_obj = NULL;
1277 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001278
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001279 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001280}
1281
John Harrisonf7169682015-05-29 17:44:05 +01001282static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001283 unsigned int num_dwords)
1284{
1285#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001286 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001287 struct drm_device *dev = signaller->dev;
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001290 enum intel_engine_id id;
1291 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001292
1293 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1294 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1295#undef MBOX_UPDATE_DWORDS
1296
John Harrison5fb9de12015-05-29 17:44:07 +01001297 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001298 if (ret)
1299 return ret;
1300
Dave Gordonc3232b12016-03-23 18:19:53 +00001301 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001302 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001303 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001304 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1305 continue;
1306
John Harrisonf7169682015-05-29 17:44:05 +01001307 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001308 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1309 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1310 PIPE_CONTROL_QW_WRITE |
1311 PIPE_CONTROL_FLUSH_ENABLE);
1312 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1313 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001314 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001315 intel_ring_emit(signaller, 0);
1316 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1317 MI_SEMAPHORE_TARGET(waiter->id));
1318 intel_ring_emit(signaller, 0);
1319 }
1320
1321 return 0;
1322}
1323
John Harrisonf7169682015-05-29 17:44:05 +01001324static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001325 unsigned int num_dwords)
1326{
1327#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001328 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001329 struct drm_device *dev = signaller->dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
1331 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001332 enum intel_engine_id id;
1333 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001334
1335 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1336 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1337#undef MBOX_UPDATE_DWORDS
1338
John Harrison5fb9de12015-05-29 17:44:07 +01001339 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001340 if (ret)
1341 return ret;
1342
Dave Gordonc3232b12016-03-23 18:19:53 +00001343 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001344 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001345 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001346 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1347 continue;
1348
John Harrisonf7169682015-05-29 17:44:05 +01001349 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001350 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1351 MI_FLUSH_DW_OP_STOREDW);
1352 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1353 MI_FLUSH_DW_USE_GTT);
1354 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001355 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001356 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1357 MI_SEMAPHORE_TARGET(waiter->id));
1358 intel_ring_emit(signaller, 0);
1359 }
1360
1361 return 0;
1362}
1363
John Harrisonf7169682015-05-29 17:44:05 +01001364static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001365 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001366{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001367 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001368 struct drm_device *dev = signaller->dev;
1369 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001370 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001371 enum intel_engine_id id;
1372 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001373
Ben Widawskya1444b72014-06-30 09:53:35 -07001374#define MBOX_UPDATE_DWORDS 3
1375 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1376 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1377#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001378
John Harrison5fb9de12015-05-29 17:44:07 +01001379 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001380 if (ret)
1381 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001382
Dave Gordonc3232b12016-03-23 18:19:53 +00001383 for_each_engine_id(useless, dev_priv, id) {
1384 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001385
1386 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001387 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001388
Ben Widawsky78325f22014-04-29 14:52:29 -07001389 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001390 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001391 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001392 }
1393 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001394
Ben Widawskya1444b72014-06-30 09:53:35 -07001395 /* If num_dwords was rounded, make sure the tail pointer is correct */
1396 if (num_rings % 2 == 0)
1397 intel_ring_emit(signaller, MI_NOOP);
1398
Ben Widawsky024a43e2014-04-29 14:52:30 -07001399 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400}
1401
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001402/**
1403 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001404 *
1405 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001406 *
1407 * Update the mailbox registers in the *other* rings with the current seqno.
1408 * This acts like a signal in the canonical semaphore.
1409 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001410static int
John Harrisonee044a82015-05-29 17:44:00 +01001411gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001413 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001414 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001415
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001416 if (engine->semaphore.signal)
1417 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001418 else
John Harrison5fb9de12015-05-29 17:44:07 +01001419 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001420
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001421 if (ret)
1422 return ret;
1423
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001424 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1425 intel_ring_emit(engine,
1426 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1427 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1428 intel_ring_emit(engine, MI_USER_INTERRUPT);
1429 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001430
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001431 return 0;
1432}
1433
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001434static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1435 u32 seqno)
1436{
1437 struct drm_i915_private *dev_priv = dev->dev_private;
1438 return dev_priv->last_seqno < seqno;
1439}
1440
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001441/**
1442 * intel_ring_sync - sync the waiter to the signaller on seqno
1443 *
1444 * @waiter - ring that is waiting
1445 * @signaller - ring which has, or will signal
1446 * @seqno - seqno which the waiter will block on
1447 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001448
1449static int
John Harrison599d9242015-05-29 17:44:04 +01001450gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001451 struct intel_engine_cs *signaller,
1452 u32 seqno)
1453{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001454 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001455 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1456 int ret;
1457
John Harrison5fb9de12015-05-29 17:44:07 +01001458 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001459 if (ret)
1460 return ret;
1461
1462 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1463 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001464 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001465 MI_SEMAPHORE_SAD_GTE_SDD);
1466 intel_ring_emit(waiter, seqno);
1467 intel_ring_emit(waiter,
1468 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1469 intel_ring_emit(waiter,
1470 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1471 intel_ring_advance(waiter);
1472 return 0;
1473}
1474
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001475static int
John Harrison599d9242015-05-29 17:44:04 +01001476gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001477 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001478 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001479{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001480 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001481 u32 dw1 = MI_SEMAPHORE_MBOX |
1482 MI_SEMAPHORE_COMPARE |
1483 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001484 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1485 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001486
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001487 /* Throughout all of the GEM code, seqno passed implies our current
1488 * seqno is >= the last seqno executed. However for hardware the
1489 * comparison is strictly greater than.
1490 */
1491 seqno -= 1;
1492
Ben Widawskyebc348b2014-04-29 14:52:28 -07001493 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001494
John Harrison5fb9de12015-05-29 17:44:07 +01001495 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001496 if (ret)
1497 return ret;
1498
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001499 /* If seqno wrap happened, omit the wait with no-ops */
1500 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001501 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001502 intel_ring_emit(waiter, seqno);
1503 intel_ring_emit(waiter, 0);
1504 intel_ring_emit(waiter, MI_NOOP);
1505 } else {
1506 intel_ring_emit(waiter, MI_NOOP);
1507 intel_ring_emit(waiter, MI_NOOP);
1508 intel_ring_emit(waiter, MI_NOOP);
1509 intel_ring_emit(waiter, MI_NOOP);
1510 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001511 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001512
1513 return 0;
1514}
1515
Chris Wilsonc6df5412010-12-15 09:56:50 +00001516#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1517do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001518 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1519 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001520 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1521 intel_ring_emit(ring__, 0); \
1522 intel_ring_emit(ring__, 0); \
1523} while (0)
1524
1525static int
John Harrisonee044a82015-05-29 17:44:00 +01001526pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001527{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001528 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001529 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001530 int ret;
1531
1532 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1533 * incoherent with writes to memory, i.e. completely fubar,
1534 * so we need to use PIPE_NOTIFY instead.
1535 *
1536 * However, we also need to workaround the qword write
1537 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1538 * memory before requesting an interrupt.
1539 */
John Harrison5fb9de12015-05-29 17:44:07 +01001540 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001541 if (ret)
1542 return ret;
1543
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001544 intel_ring_emit(engine,
1545 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001546 PIPE_CONTROL_WRITE_FLUSH |
1547 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001548 intel_ring_emit(engine,
1549 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1550 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1551 intel_ring_emit(engine, 0);
1552 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001553 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001554 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001555 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001556 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001557 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001558 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001559 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001560 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001561 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001562 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001563
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001564 intel_ring_emit(engine,
1565 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001566 PIPE_CONTROL_WRITE_FLUSH |
1567 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001568 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001569 intel_ring_emit(engine,
1570 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1571 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1572 intel_ring_emit(engine, 0);
1573 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001574
Chris Wilsonc6df5412010-12-15 09:56:50 +00001575 return 0;
1576}
1577
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001578static void
1579gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001580{
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001581 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1582
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001583 /* Workaround to force correct ordering between irq and seqno writes on
1584 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001585 * ACTHD) before reading the status page.
1586 *
1587 * Note that this effectively stalls the read by the time it takes to
1588 * do a memory transaction, which more or less ensures that the write
1589 * from the GPU has sufficient time to invalidate the CPU cacheline.
1590 * Alternatively we could delay the interrupt from the CS ring to give
1591 * the write time to land, but that would incur a delay after every
1592 * batch i.e. much more frequent than a delay when waiting for the
1593 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001594 *
1595 * Also note that to prevent whole machine hangs on gen7, we have to
1596 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001597 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001598 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001599 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001600 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001601}
1602
1603static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001604ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001605{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001606 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001607}
1608
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001609static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001610ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001611{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001612 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001613}
1614
Chris Wilsonc6df5412010-12-15 09:56:50 +00001615static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001616pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001617{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001618 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001619}
1620
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001621static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001622pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001623{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001624 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001625}
1626
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001627static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001628gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001629{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001630 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001632 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001633
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001634 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001635 return false;
1636
Chris Wilson7338aef2012-04-24 21:48:47 +01001637 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001638 if (engine->irq_refcount++ == 0)
1639 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001640 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001641
1642 return true;
1643}
1644
1645static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001646gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001647{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001648 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001649 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001650 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001651
Chris Wilson7338aef2012-04-24 21:48:47 +01001652 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653 if (--engine->irq_refcount == 0)
1654 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001655 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001656}
1657
1658static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001659i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001660{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001662 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001663 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001664
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001665 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001666 return false;
1667
Chris Wilson7338aef2012-04-24 21:48:47 +01001668 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001669 if (engine->irq_refcount++ == 0) {
1670 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001671 I915_WRITE(IMR, dev_priv->irq_mask);
1672 POSTING_READ(IMR);
1673 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001674 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001675
1676 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001677}
1678
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001679static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001680i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001681{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001682 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001683 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001684 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001685
Chris Wilson7338aef2012-04-24 21:48:47 +01001686 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001687 if (--engine->irq_refcount == 0) {
1688 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001689 I915_WRITE(IMR, dev_priv->irq_mask);
1690 POSTING_READ(IMR);
1691 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001692 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001693}
1694
Chris Wilsonc2798b12012-04-22 21:13:57 +01001695static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001696i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001697{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001698 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001699 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001700 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001701
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001702 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001703 return false;
1704
Chris Wilson7338aef2012-04-24 21:48:47 +01001705 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001706 if (engine->irq_refcount++ == 0) {
1707 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001708 I915_WRITE16(IMR, dev_priv->irq_mask);
1709 POSTING_READ16(IMR);
1710 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001711 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001712
1713 return true;
1714}
1715
1716static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001717i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001718{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001719 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001720 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001721 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001722
Chris Wilson7338aef2012-04-24 21:48:47 +01001723 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001724 if (--engine->irq_refcount == 0) {
1725 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001726 I915_WRITE16(IMR, dev_priv->irq_mask);
1727 POSTING_READ16(IMR);
1728 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001729 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001730}
1731
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001732static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001733bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001734 u32 invalidate_domains,
1735 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001736{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001737 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001738 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739
John Harrison5fb9de12015-05-29 17:44:07 +01001740 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001741 if (ret)
1742 return ret;
1743
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001744 intel_ring_emit(engine, MI_FLUSH);
1745 intel_ring_emit(engine, MI_NOOP);
1746 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001747 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001748}
1749
Chris Wilson3cce4692010-10-27 16:11:02 +01001750static int
John Harrisonee044a82015-05-29 17:44:00 +01001751i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001752{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001753 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001754 int ret;
1755
John Harrison5fb9de12015-05-29 17:44:07 +01001756 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001757 if (ret)
1758 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001759
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001760 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1761 intel_ring_emit(engine,
1762 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1763 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1764 intel_ring_emit(engine, MI_USER_INTERRUPT);
1765 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001766
Chris Wilson3cce4692010-10-27 16:11:02 +01001767 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001768}
1769
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001770static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001771gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001772{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001773 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001774 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001775 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001776
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001777 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1778 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001779
Chris Wilson7338aef2012-04-24 21:48:47 +01001780 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001781 if (engine->irq_refcount++ == 0) {
1782 if (HAS_L3_DPF(dev) && engine->id == RCS)
1783 I915_WRITE_IMR(engine,
1784 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001785 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001786 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001787 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1788 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001789 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001790 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001791
1792 return true;
1793}
1794
1795static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001796gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001798 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001799 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001800 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001801
Chris Wilson7338aef2012-04-24 21:48:47 +01001802 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001803 if (--engine->irq_refcount == 0) {
1804 if (HAS_L3_DPF(dev) && engine->id == RCS)
1805 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001806 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001807 I915_WRITE_IMR(engine, ~0);
1808 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001809 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001810 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001811}
1812
Ben Widawskya19d2932013-05-28 19:22:30 -07001813static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001814hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001815{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001816 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001817 struct drm_i915_private *dev_priv = dev->dev_private;
1818 unsigned long flags;
1819
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001820 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001821 return false;
1822
Daniel Vetter59cdb632013-07-04 23:35:28 +02001823 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001824 if (engine->irq_refcount++ == 0) {
1825 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1826 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001827 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001828 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001829
1830 return true;
1831}
1832
1833static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001834hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001835{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001836 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001837 struct drm_i915_private *dev_priv = dev->dev_private;
1838 unsigned long flags;
1839
Daniel Vetter59cdb632013-07-04 23:35:28 +02001840 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 if (--engine->irq_refcount == 0) {
1842 I915_WRITE_IMR(engine, ~0);
1843 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001844 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001845 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001846}
1847
Ben Widawskyabd58f02013-11-02 21:07:09 -07001848static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001849gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001850{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001851 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001852 struct drm_i915_private *dev_priv = dev->dev_private;
1853 unsigned long flags;
1854
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001855 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001856 return false;
1857
1858 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 if (engine->irq_refcount++ == 0) {
1860 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1861 I915_WRITE_IMR(engine,
1862 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001863 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1864 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001865 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001866 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001867 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001868 }
1869 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1870
1871 return true;
1872}
1873
1874static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001875gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001876{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001877 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 unsigned long flags;
1880
1881 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001882 if (--engine->irq_refcount == 0) {
1883 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1884 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001885 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1886 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001888 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001889 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001890 }
1891 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1892}
1893
Zou Nan haid1b851f2010-05-21 09:08:57 +08001894static int
John Harrison53fddaf2015-05-29 17:44:02 +01001895i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001896 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001897 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001898{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001899 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001900 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001901
John Harrison5fb9de12015-05-29 17:44:07 +01001902 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001903 if (ret)
1904 return ret;
1905
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001906 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001907 MI_BATCH_BUFFER_START |
1908 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001909 (dispatch_flags & I915_DISPATCH_SECURE ?
1910 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001911 intel_ring_emit(engine, offset);
1912 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001913
Zou Nan haid1b851f2010-05-21 09:08:57 +08001914 return 0;
1915}
1916
Daniel Vetterb45305f2012-12-17 16:21:27 +01001917/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1918#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001919#define I830_TLB_ENTRIES (2)
1920#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001921static int
John Harrison53fddaf2015-05-29 17:44:02 +01001922i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001923 u64 offset, u32 len,
1924 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001925{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001926 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001927 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001928 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001929
John Harrison5fb9de12015-05-29 17:44:07 +01001930 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001931 if (ret)
1932 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001933
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001934 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001935 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1936 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1937 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1938 intel_ring_emit(engine, cs_offset);
1939 intel_ring_emit(engine, 0xdeadbeef);
1940 intel_ring_emit(engine, MI_NOOP);
1941 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001942
John Harrison8e004ef2015-02-13 11:48:10 +00001943 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001944 if (len > I830_BATCH_LIMIT)
1945 return -ENOSPC;
1946
John Harrison5fb9de12015-05-29 17:44:07 +01001947 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001948 if (ret)
1949 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001950
1951 /* Blit the batch (which has now all relocs applied) to the
1952 * stable batch scratch bo area (so that the CS never
1953 * stumbles over its tlb invalidation bug) ...
1954 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001955 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1956 intel_ring_emit(engine,
1957 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1958 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1959 intel_ring_emit(engine, cs_offset);
1960 intel_ring_emit(engine, 4096);
1961 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001962
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001963 intel_ring_emit(engine, MI_FLUSH);
1964 intel_ring_emit(engine, MI_NOOP);
1965 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001966
1967 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001968 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001969 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001970
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001971 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001972 if (ret)
1973 return ret;
1974
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001975 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1976 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1977 0 : MI_BATCH_NON_SECURE));
1978 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001979
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001980 return 0;
1981}
1982
1983static int
John Harrison53fddaf2015-05-29 17:44:02 +01001984i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001985 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001986 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001987{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001988 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001989 int ret;
1990
John Harrison5fb9de12015-05-29 17:44:07 +01001991 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001992 if (ret)
1993 return ret;
1994
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001995 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1996 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1997 0 : MI_BATCH_NON_SECURE));
1998 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001999
Eric Anholt62fdfea2010-05-21 13:26:39 -07002000 return 0;
2001}
2002
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002003static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002004{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002005 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002006
2007 if (!dev_priv->status_page_dmah)
2008 return;
2009
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002010 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2011 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002012}
2013
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002014static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002015{
Chris Wilson05394f32010-11-08 19:18:58 +00002016 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002017
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002018 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002019 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002021
Chris Wilson9da3da62012-06-01 15:20:22 +01002022 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002023 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002024 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002026}
2027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002028static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002029{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002030 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002031
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002032 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002033 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002034 int ret;
2035
Dave Gordond37cd8a2016-04-22 19:14:32 +01002036 obj = i915_gem_object_create(engine->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002037 if (IS_ERR(obj)) {
Chris Wilsone3efda42014-04-09 09:19:41 +01002038 DRM_ERROR("Failed to allocate status page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002039 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002040 }
2041
2042 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2043 if (ret)
2044 goto err_unref;
2045
Chris Wilson1f767e02014-07-03 17:33:03 -04002046 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002047 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002048 /* On g33, we cannot place HWS above 256MiB, so
2049 * restrict its pinning to the low mappable arena.
2050 * Though this restriction is not documented for
2051 * gen4, gen5, or byt, they also behave similarly
2052 * and hang if the HWS is placed at the top of the
2053 * GTT. To generalise, it appears that all !llc
2054 * platforms have issues with us placing the HWS
2055 * above the mappable region (even though we never
2056 * actualy map it).
2057 */
2058 flags |= PIN_MAPPABLE;
2059 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002060 if (ret) {
2061err_unref:
2062 drm_gem_object_unreference(&obj->base);
2063 return ret;
2064 }
2065
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002066 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002067 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002068
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002069 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2070 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2071 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002072
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002073 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002074 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002075
2076 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077}
2078
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002079static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002080{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002081 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002082
2083 if (!dev_priv->status_page_dmah) {
2084 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002085 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002086 if (!dev_priv->status_page_dmah)
2087 return -ENOMEM;
2088 }
2089
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002090 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2091 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002092
2093 return 0;
2094}
2095
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002096void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2097{
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002098 GEM_BUG_ON(ringbuf->vma == NULL);
2099 GEM_BUG_ON(ringbuf->virtual_start == NULL);
2100
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002101 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002102 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002103 else
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002104 i915_vma_unpin_iomap(ringbuf->vma);
Dave Gordon83052162016-04-12 14:46:16 +01002105 ringbuf->virtual_start = NULL;
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002106
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002107 i915_gem_object_ggtt_unpin(ringbuf->obj);
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002108 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002109}
2110
2111int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2112 struct intel_ringbuffer *ringbuf)
2113{
2114 struct drm_i915_private *dev_priv = to_i915(dev);
2115 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002116 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2117 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002118 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002119 int ret;
2120
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002121 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002122 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002123 if (ret)
2124 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002125
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002126 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002127 if (ret)
2128 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002129
Dave Gordon83052162016-04-12 14:46:16 +01002130 addr = i915_gem_object_pin_map(obj);
2131 if (IS_ERR(addr)) {
2132 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002133 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002134 }
2135 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002136 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2137 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002138 if (ret)
2139 return ret;
2140
2141 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002142 if (ret)
2143 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002144
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002145 /* Access through the GTT requires the device to be awake. */
2146 assert_rpm_wakelock_held(dev_priv);
2147
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002148 addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
2149 if (IS_ERR(addr)) {
2150 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002151 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002152 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002153 }
2154
Dave Gordon83052162016-04-12 14:46:16 +01002155 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002156 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002157 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002158
2159err_unpin:
2160 i915_gem_object_ggtt_unpin(obj);
2161 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002162}
2163
Chris Wilson01101fa2015-09-03 13:01:39 +01002164static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002165{
Oscar Mateo2919d292014-07-03 16:28:02 +01002166 drm_gem_object_unreference(&ringbuf->obj->base);
2167 ringbuf->obj = NULL;
2168}
2169
Chris Wilson01101fa2015-09-03 13:01:39 +01002170static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2171 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002172{
Chris Wilsone3efda42014-04-09 09:19:41 +01002173 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002174
2175 obj = NULL;
2176 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002177 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002178 if (obj == NULL)
Dave Gordond37cd8a2016-04-22 19:14:32 +01002179 obj = i915_gem_object_create(dev, ringbuf->size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002180 if (IS_ERR(obj))
2181 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002182
Akash Goel24f3a8c2014-06-17 10:59:42 +05302183 /* mark ring buffers as read-only from GPU side by default */
2184 obj->gt_ro = 1;
2185
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002186 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002187
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002188 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002189}
2190
Chris Wilson01101fa2015-09-03 13:01:39 +01002191struct intel_ringbuffer *
2192intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2193{
2194 struct intel_ringbuffer *ring;
2195 int ret;
2196
2197 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002198 if (ring == NULL) {
2199 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2200 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002201 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002202 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002203
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002204 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002205 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002206
2207 ring->size = size;
2208 /* Workaround an erratum on the i830 which causes a hang if
2209 * the TAIL pointer points to within the last 2 cachelines
2210 * of the buffer.
2211 */
2212 ring->effective_size = size;
2213 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2214 ring->effective_size -= 2 * CACHELINE_BYTES;
2215
2216 ring->last_retired_head = -1;
2217 intel_ring_update_space(ring);
2218
2219 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2220 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002221 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2222 engine->name, ret);
2223 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002224 kfree(ring);
2225 return ERR_PTR(ret);
2226 }
2227
2228 return ring;
2229}
2230
2231void
2232intel_ringbuffer_free(struct intel_ringbuffer *ring)
2233{
2234 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002235 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002236 kfree(ring);
2237}
2238
Ben Widawskyc43b5632012-04-16 14:07:40 -07002239static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002240 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002241{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002242 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002243 int ret;
2244
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002245 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002246
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002247 engine->dev = dev;
2248 INIT_LIST_HEAD(&engine->active_list);
2249 INIT_LIST_HEAD(&engine->request_list);
2250 INIT_LIST_HEAD(&engine->execlist_queue);
2251 INIT_LIST_HEAD(&engine->buffers);
2252 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2253 memset(engine->semaphore.sync_seqno, 0,
2254 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002255
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002256 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002257
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002258 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002259 if (IS_ERR(ringbuf)) {
2260 ret = PTR_ERR(ringbuf);
2261 goto error;
2262 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002263 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002264
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002265 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002266 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002267 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002268 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002269 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002270 WARN_ON(engine->id != RCS);
2271 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002272 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002273 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002274 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002275
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002276 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2277 if (ret) {
2278 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002279 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002280 intel_destroy_ringbuffer_obj(ringbuf);
2281 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002282 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002283
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002284 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002285 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002286 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002287
Oscar Mateo8ee14972014-05-22 14:13:34 +01002288 return 0;
2289
2290error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002291 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002292 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002293}
2294
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002295void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002296{
John Harrison6402c332014-10-31 12:00:26 +00002297 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002298
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002299 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002300 return;
2301
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002302 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002303
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002304 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002305 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002306 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002307
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002308 intel_unpin_ringbuffer_obj(engine->buffer);
2309 intel_ringbuffer_free(engine->buffer);
2310 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002311 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002312
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002313 if (engine->cleanup)
2314 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002315
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002316 if (I915_NEED_GFX_HWS(engine->dev)) {
2317 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002318 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002319 WARN_ON(engine->id != RCS);
2320 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002321 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002322
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002323 i915_cmd_parser_fini_ring(engine);
2324 i915_gem_batch_pool_fini(&engine->batch_pool);
2325 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002326}
2327
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002328static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002329{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002330 struct intel_ringbuffer *ringbuf = engine->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002331 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002332 unsigned space;
2333 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002334
Dave Gordonebd0fd42014-11-27 11:22:49 +00002335 if (intel_ring_space(ringbuf) >= n)
2336 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002337
John Harrison79bbcc22015-06-30 12:40:55 +01002338 /* The whole point of reserving space is to not wait! */
2339 WARN_ON(ringbuf->reserved_in_use);
2340
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002342 space = __intel_ring_space(request->postfix, ringbuf->tail,
2343 ringbuf->size);
2344 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002345 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002346 }
2347
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002348 if (WARN_ON(&request->list == &engine->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002349 return -ENOSPC;
2350
Daniel Vettera4b3a572014-11-26 14:17:05 +01002351 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002352 if (ret)
2353 return ret;
2354
Chris Wilsonb4716182015-04-27 13:41:17 +01002355 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002356 return 0;
2357}
2358
John Harrison79bbcc22015-06-30 12:40:55 +01002359static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002360{
2361 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002362 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002363
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002364 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002365 rem /= 4;
2366 while (rem--)
2367 iowrite32(MI_NOOP, virt++);
2368
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002369 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002370 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002371}
2372
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002373int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002374{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002375 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002376
Chris Wilson3e960502012-11-27 16:22:54 +00002377 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002378 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002379 return 0;
2380
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002381 req = list_entry(engine->request_list.prev,
2382 struct drm_i915_gem_request,
2383 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002384
Chris Wilsonb4716182015-04-27 13:41:17 +01002385 /* Make sure we do not trigger any retires */
2386 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002387 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002388 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002389}
2390
John Harrison6689cb22015-03-19 12:30:08 +00002391int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002392{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002393 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002394 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002395}
2396
John Harrisonccd98fe2015-05-29 17:44:09 +01002397int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2398{
2399 /*
2400 * The first call merely notes the reserve request and is common for
2401 * all back ends. The subsequent localised _begin() call actually
2402 * ensures that the reservation is available. Without the begin, if
2403 * the request creator immediately submitted the request without
2404 * adding any commands to it then there might not actually be
2405 * sufficient room for the submission commands.
2406 */
2407 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2408
2409 return intel_ring_begin(request, 0);
2410}
2411
John Harrison29b1b412015-06-18 13:10:09 +01002412void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2413{
John Harrisonccd98fe2015-05-29 17:44:09 +01002414 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002415 WARN_ON(ringbuf->reserved_in_use);
2416
2417 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002418}
2419
2420void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2421{
2422 WARN_ON(ringbuf->reserved_in_use);
2423
2424 ringbuf->reserved_size = 0;
2425 ringbuf->reserved_in_use = false;
2426}
2427
2428void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2429{
2430 WARN_ON(ringbuf->reserved_in_use);
2431
2432 ringbuf->reserved_in_use = true;
2433 ringbuf->reserved_tail = ringbuf->tail;
2434}
2435
2436void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2437{
2438 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002439 if (ringbuf->tail > ringbuf->reserved_tail) {
2440 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2441 "request reserved size too small: %d vs %d!\n",
2442 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2443 } else {
2444 /*
2445 * The ring was wrapped while the reserved space was in use.
2446 * That means that some unknown amount of the ring tail was
2447 * no-op filled and skipped. Thus simply adding the ring size
2448 * to the tail and doing the above space check will not work.
2449 * Rather than attempt to track how much tail was skipped,
2450 * it is much simpler to say that also skipping the sanity
2451 * check every once in a while is not a big issue.
2452 */
2453 }
John Harrison29b1b412015-06-18 13:10:09 +01002454
2455 ringbuf->reserved_size = 0;
2456 ringbuf->reserved_in_use = false;
2457}
2458
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002459static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002460{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002461 struct intel_ringbuffer *ringbuf = engine->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002462 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2463 int remain_actual = ringbuf->size - ringbuf->tail;
2464 int ret, total_bytes, wait_bytes = 0;
2465 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002466
John Harrison79bbcc22015-06-30 12:40:55 +01002467 if (ringbuf->reserved_in_use)
2468 total_bytes = bytes;
2469 else
2470 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002471
John Harrison79bbcc22015-06-30 12:40:55 +01002472 if (unlikely(bytes > remain_usable)) {
2473 /*
2474 * Not enough space for the basic request. So need to flush
2475 * out the remainder and then wait for base + reserved.
2476 */
2477 wait_bytes = remain_actual + total_bytes;
2478 need_wrap = true;
2479 } else {
2480 if (unlikely(total_bytes > remain_usable)) {
2481 /*
2482 * The base request will fit but the reserved space
Akash Goel782f6bc2016-03-11 14:56:42 +05302483 * falls off the end. So don't need an immediate wrap
2484 * and only need to effectively wait for the reserved
2485 * size space from the start of ringbuffer.
John Harrison79bbcc22015-06-30 12:40:55 +01002486 */
2487 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002488 } else if (total_bytes > ringbuf->space) {
2489 /* No wrapping required, just waiting. */
2490 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002491 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002492 }
2493
John Harrison79bbcc22015-06-30 12:40:55 +01002494 if (wait_bytes) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002495 ret = ring_wait_for_space(engine, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002496 if (unlikely(ret))
2497 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002498
2499 if (need_wrap)
2500 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002501 }
2502
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002503 return 0;
2504}
2505
John Harrison5fb9de12015-05-29 17:44:07 +01002506int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002507 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002508{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01002509 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002510 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002511
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002512 ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
Chris Wilson304d6952014-01-02 14:32:35 +00002513 if (ret)
2514 return ret;
2515
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002516 engine->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002517 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002518}
2519
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002520/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002521int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002522{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002523 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002524 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002525 int ret;
2526
2527 if (num_dwords == 0)
2528 return 0;
2529
Chris Wilson18393f62014-04-09 09:19:40 +01002530 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002531 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002532 if (ret)
2533 return ret;
2534
2535 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002536 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002537
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002538 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002539
2540 return 0;
2541}
2542
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002543void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002544{
Chris Wilsond04bce42016-04-07 07:29:12 +01002545 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002546
Chris Wilson29dcb572016-04-07 07:29:13 +01002547 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2548 * so long as the semaphore value in the register/page is greater
2549 * than the sync value), so whenever we reset the seqno,
2550 * so long as we reset the tracking semaphore value to 0, it will
2551 * always be before the next request's seqno. If we don't reset
2552 * the semaphore value, then when the seqno moves backwards all
2553 * future waits will complete instantly (causing rendering corruption).
2554 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002555 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002556 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2557 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002558 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002559 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002560 }
Chris Wilsona058d932016-04-07 07:29:15 +01002561 if (dev_priv->semaphore_obj) {
2562 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2563 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2564 void *semaphores = kmap(page);
2565 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2566 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2567 kunmap(page);
2568 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002569 memset(engine->semaphore.sync_seqno, 0,
2570 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002571
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002572 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002573 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002574
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002575 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002576}
2577
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002578static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002579 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002580{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002581 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002582
2583 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002584
Chris Wilson12f55812012-07-05 17:14:01 +01002585 /* Disable notification that the ring is IDLE. The GT
2586 * will then assume that it is busy and bring it out of rc6.
2587 */
2588 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2589 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2590
2591 /* Clear the context id. Here be magic! */
2592 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2593
2594 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002595 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002596 GEN6_BSD_SLEEP_INDICATOR) == 0,
2597 50))
2598 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002599
Chris Wilson12f55812012-07-05 17:14:01 +01002600 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002601 I915_WRITE_TAIL(engine, value);
2602 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002603
2604 /* Let the ring send IDLE messages to the GT again,
2605 * and so let it sleep to conserve power when idle.
2606 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002608 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002609}
2610
John Harrisona84c3ae2015-05-29 17:43:57 +01002611static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002612 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002613{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002614 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002615 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002616 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002617
John Harrison5fb9de12015-05-29 17:44:07 +01002618 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002619 if (ret)
2620 return ret;
2621
Chris Wilson71a77e02011-02-02 12:13:49 +00002622 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002623 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002624 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002625
2626 /* We always require a command barrier so that subsequent
2627 * commands, such as breadcrumb interrupts, are strictly ordered
2628 * wrt the contents of the write cache being flushed to memory
2629 * (and thus being coherent from the CPU).
2630 */
2631 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2632
Jesse Barnes9a289772012-10-26 09:42:42 -07002633 /*
2634 * Bspec vol 1c.5 - video engine command streamer:
2635 * "If ENABLED, all TLBs will be invalidated once the flush
2636 * operation is complete. This bit is only valid when the
2637 * Post-Sync Operation field is a value of 1h or 3h."
2638 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002639 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002640 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2641
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002642 intel_ring_emit(engine, cmd);
2643 intel_ring_emit(engine,
2644 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2645 if (INTEL_INFO(engine->dev)->gen >= 8) {
2646 intel_ring_emit(engine, 0); /* upper addr */
2647 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002648 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002649 intel_ring_emit(engine, 0);
2650 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002651 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002652 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002653 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002654}
2655
2656static int
John Harrison53fddaf2015-05-29 17:44:02 +01002657gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002658 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002659 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002660{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002661 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002662 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002663 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002664 int ret;
2665
John Harrison5fb9de12015-05-29 17:44:07 +01002666 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002667 if (ret)
2668 return ret;
2669
2670 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002671 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002672 (dispatch_flags & I915_DISPATCH_RS ?
2673 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002674 intel_ring_emit(engine, lower_32_bits(offset));
2675 intel_ring_emit(engine, upper_32_bits(offset));
2676 intel_ring_emit(engine, MI_NOOP);
2677 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002678
2679 return 0;
2680}
2681
2682static int
John Harrison53fddaf2015-05-29 17:44:02 +01002683hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002684 u64 offset, u32 len,
2685 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002686{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002687 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002688 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002689
John Harrison5fb9de12015-05-29 17:44:07 +01002690 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002691 if (ret)
2692 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002693
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002694 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002695 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002696 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002697 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2698 (dispatch_flags & I915_DISPATCH_RS ?
2699 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002700 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002701 intel_ring_emit(engine, offset);
2702 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002703
2704 return 0;
2705}
2706
2707static int
John Harrison53fddaf2015-05-29 17:44:02 +01002708gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002709 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002710 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002711{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002712 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002713 int ret;
2714
John Harrison5fb9de12015-05-29 17:44:07 +01002715 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002716 if (ret)
2717 return ret;
2718
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002719 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002720 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002721 (dispatch_flags & I915_DISPATCH_SECURE ?
2722 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002723 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002724 intel_ring_emit(engine, offset);
2725 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002726
Akshay Joshi0206e352011-08-16 15:34:10 -04002727 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002728}
2729
Chris Wilson549f7362010-10-19 11:19:32 +01002730/* Blitter support (SandyBridge+) */
2731
John Harrisona84c3ae2015-05-29 17:43:57 +01002732static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002733 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002734{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002735 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002736 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002737 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002738 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002739
John Harrison5fb9de12015-05-29 17:44:07 +01002740 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002741 if (ret)
2742 return ret;
2743
Chris Wilson71a77e02011-02-02 12:13:49 +00002744 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002745 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002746 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002747
2748 /* We always require a command barrier so that subsequent
2749 * commands, such as breadcrumb interrupts, are strictly ordered
2750 * wrt the contents of the write cache being flushed to memory
2751 * (and thus being coherent from the CPU).
2752 */
2753 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2754
Jesse Barnes9a289772012-10-26 09:42:42 -07002755 /*
2756 * Bspec vol 1c.3 - blitter engine command streamer:
2757 * "If ENABLED, all TLBs will be invalidated once the flush
2758 * operation is complete. This bit is only valid when the
2759 * Post-Sync Operation field is a value of 1h or 3h."
2760 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002761 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002762 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002763 intel_ring_emit(engine, cmd);
2764 intel_ring_emit(engine,
2765 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002766 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002767 intel_ring_emit(engine, 0); /* upper addr */
2768 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002769 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002770 intel_ring_emit(engine, 0);
2771 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002772 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002773 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002774
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002775 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002776}
2777
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002778int intel_init_render_ring_buffer(struct drm_device *dev)
2779{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002780 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002781 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002782 struct drm_i915_gem_object *obj;
2783 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002784
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002785 engine->name = "render ring";
2786 engine->id = RCS;
2787 engine->exec_id = I915_EXEC_RENDER;
2788 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002789
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002790 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002791 if (i915_semaphore_is_enabled(dev)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002792 obj = i915_gem_object_create(dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002793 if (IS_ERR(obj)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002794 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2795 i915.semaphores = 0;
2796 } else {
2797 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2798 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2799 if (ret != 0) {
2800 drm_gem_object_unreference(&obj->base);
2801 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2802 i915.semaphores = 0;
2803 } else
2804 dev_priv->semaphore_obj = obj;
2805 }
2806 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002807
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002808 engine->init_context = intel_rcs_ctx_init;
2809 engine->add_request = gen6_add_request;
2810 engine->flush = gen8_render_ring_flush;
2811 engine->irq_get = gen8_ring_get_irq;
2812 engine->irq_put = gen8_ring_put_irq;
2813 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002814 engine->irq_seqno_barrier = gen6_seqno_barrier;
2815 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002816 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002817 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002818 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002819 engine->semaphore.sync_to = gen8_ring_sync;
2820 engine->semaphore.signal = gen8_rcs_signal;
2821 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002822 }
2823 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002824 engine->init_context = intel_rcs_ctx_init;
2825 engine->add_request = gen6_add_request;
2826 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002827 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002828 engine->flush = gen6_render_ring_flush;
2829 engine->irq_get = gen6_ring_get_irq;
2830 engine->irq_put = gen6_ring_put_irq;
2831 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002832 engine->irq_seqno_barrier = gen6_seqno_barrier;
2833 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002834 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002835 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002836 engine->semaphore.sync_to = gen6_ring_sync;
2837 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002838 /*
2839 * The current semaphore is only applied on pre-gen8
2840 * platform. And there is no VCS2 ring on the pre-gen8
2841 * platform. So the semaphore between RCS and VCS2 is
2842 * initialized as INVALID. Gen8 will initialize the
2843 * sema between VCS2 and RCS later.
2844 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002845 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2846 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2847 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2848 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2849 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2850 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2851 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2852 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2853 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2854 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002855 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002856 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002857 engine->add_request = pc_render_add_request;
2858 engine->flush = gen4_render_ring_flush;
2859 engine->get_seqno = pc_render_get_seqno;
2860 engine->set_seqno = pc_render_set_seqno;
2861 engine->irq_get = gen5_ring_get_irq;
2862 engine->irq_put = gen5_ring_put_irq;
2863 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002864 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002865 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002866 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002867 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002868 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002869 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002870 engine->flush = gen4_render_ring_flush;
2871 engine->get_seqno = ring_get_seqno;
2872 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002873 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002874 engine->irq_get = i8xx_ring_get_irq;
2875 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002876 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002877 engine->irq_get = i9xx_ring_get_irq;
2878 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002879 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002881 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002882 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002883
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002884 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002885 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002886 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002887 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002888 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002889 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002890 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002891 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002892 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002893 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002894 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002895 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2896 engine->init_hw = init_render_ring;
2897 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002898
Daniel Vetterb45305f2012-12-17 16:21:27 +01002899 /* Workaround batchbuffer to combat CS tlb bug. */
2900 if (HAS_BROKEN_CS_TLB(dev)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002901 obj = i915_gem_object_create(dev, I830_WA_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002902 if (IS_ERR(obj)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002903 DRM_ERROR("Failed to allocate batch bo\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002904 return PTR_ERR(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002905 }
2906
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002907 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002908 if (ret != 0) {
2909 drm_gem_object_unreference(&obj->base);
2910 DRM_ERROR("Failed to ping batch bo\n");
2911 return ret;
2912 }
2913
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 engine->scratch.obj = obj;
2915 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002916 }
2917
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002918 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002919 if (ret)
2920 return ret;
2921
2922 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002923 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002924 if (ret)
2925 return ret;
2926 }
2927
2928 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002929}
2930
2931int intel_init_bsd_ring_buffer(struct drm_device *dev)
2932{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002933 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002934 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002935
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002936 engine->name = "bsd ring";
2937 engine->id = VCS;
2938 engine->exec_id = I915_EXEC_BSD;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002939
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002940 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002941 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002942 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002943 /* gen6 bsd needs a special wa for tail updates */
2944 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002945 engine->write_tail = gen6_bsd_ring_write_tail;
2946 engine->flush = gen6_bsd_ring_flush;
2947 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002948 engine->irq_seqno_barrier = gen6_seqno_barrier;
2949 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002950 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002951 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002952 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002953 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002954 engine->irq_get = gen8_ring_get_irq;
2955 engine->irq_put = gen8_ring_put_irq;
2956 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002957 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002958 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002959 engine->semaphore.sync_to = gen8_ring_sync;
2960 engine->semaphore.signal = gen8_xcs_signal;
2961 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002962 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002963 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002964 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2965 engine->irq_get = gen6_ring_get_irq;
2966 engine->irq_put = gen6_ring_put_irq;
2967 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002968 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002969 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->semaphore.sync_to = gen6_ring_sync;
2971 engine->semaphore.signal = gen6_signal;
2972 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2973 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2974 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2975 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2976 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2977 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2978 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2979 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2980 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2981 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002982 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002983 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002984 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002985 engine->mmio_base = BSD_RING_BASE;
2986 engine->flush = bsd_ring_flush;
2987 engine->add_request = i9xx_add_request;
2988 engine->get_seqno = ring_get_seqno;
2989 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002990 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002991 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2992 engine->irq_get = gen5_ring_get_irq;
2993 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002994 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2996 engine->irq_get = i9xx_ring_get_irq;
2997 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002998 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002999 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003000 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003001 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02003002
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003003 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003004}
Chris Wilson549f7362010-10-19 11:19:32 +01003005
Zhao Yakui845f74a2014-04-17 10:37:37 +08003006/**
Damien Lespiau62659922015-01-29 14:13:40 +00003007 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08003008 */
3009int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3010{
3011 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003012 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003013
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003014 engine->name = "bsd2 ring";
3015 engine->id = VCS2;
3016 engine->exec_id = I915_EXEC_BSD;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003017
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 engine->write_tail = ring_write_tail;
3019 engine->mmio_base = GEN8_BSD2_RING_BASE;
3020 engine->flush = gen6_bsd_ring_flush;
3021 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003022 engine->irq_seqno_barrier = gen6_seqno_barrier;
3023 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003024 engine->set_seqno = ring_set_seqno;
3025 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003026 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003027 engine->irq_get = gen8_ring_get_irq;
3028 engine->irq_put = gen8_ring_put_irq;
3029 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003030 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003031 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003032 engine->semaphore.sync_to = gen8_ring_sync;
3033 engine->semaphore.signal = gen8_xcs_signal;
3034 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003035 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003036 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003037
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003038 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003039}
3040
Chris Wilson549f7362010-10-19 11:19:32 +01003041int intel_init_blt_ring_buffer(struct drm_device *dev)
3042{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003043 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003044 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003045
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003046 engine->name = "blitter ring";
3047 engine->id = BCS;
3048 engine->exec_id = I915_EXEC_BLT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003049
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 engine->mmio_base = BLT_RING_BASE;
3051 engine->write_tail = ring_write_tail;
3052 engine->flush = gen6_ring_flush;
3053 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003054 engine->irq_seqno_barrier = gen6_seqno_barrier;
3055 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003056 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003057 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003058 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003059 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003060 engine->irq_get = gen8_ring_get_irq;
3061 engine->irq_put = gen8_ring_put_irq;
3062 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003063 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003064 engine->semaphore.sync_to = gen8_ring_sync;
3065 engine->semaphore.signal = gen8_xcs_signal;
3066 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003067 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003068 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003069 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3070 engine->irq_get = gen6_ring_get_irq;
3071 engine->irq_put = gen6_ring_put_irq;
3072 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003073 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003074 engine->semaphore.signal = gen6_signal;
3075 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003076 /*
3077 * The current semaphore is only applied on pre-gen8
3078 * platform. And there is no VCS2 ring on the pre-gen8
3079 * platform. So the semaphore between BCS and VCS2 is
3080 * initialized as INVALID. Gen8 will initialize the
3081 * sema between BCS and VCS2 later.
3082 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003083 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3084 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3085 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3086 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3087 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3088 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3089 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3090 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3091 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3092 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003093 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003094 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003095 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003096
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003097 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003098}
Chris Wilsona7b97612012-07-20 12:41:08 +01003099
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003100int intel_init_vebox_ring_buffer(struct drm_device *dev)
3101{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003102 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003103 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003104
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003105 engine->name = "video enhancement ring";
3106 engine->id = VECS;
3107 engine->exec_id = I915_EXEC_VEBOX;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003108
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003109 engine->mmio_base = VEBOX_RING_BASE;
3110 engine->write_tail = ring_write_tail;
3111 engine->flush = gen6_ring_flush;
3112 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003113 engine->irq_seqno_barrier = gen6_seqno_barrier;
3114 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003115 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003116
3117 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003118 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003119 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003120 engine->irq_get = gen8_ring_get_irq;
3121 engine->irq_put = gen8_ring_put_irq;
3122 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003123 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003124 engine->semaphore.sync_to = gen8_ring_sync;
3125 engine->semaphore.signal = gen8_xcs_signal;
3126 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003127 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003128 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003129 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3130 engine->irq_get = hsw_vebox_get_irq;
3131 engine->irq_put = hsw_vebox_put_irq;
3132 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003133 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003134 engine->semaphore.sync_to = gen6_ring_sync;
3135 engine->semaphore.signal = gen6_signal;
3136 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3137 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3138 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3139 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3140 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3141 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3142 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3143 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3144 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3145 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003146 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003147 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003148 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003150 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003151}
3152
Chris Wilsona7b97612012-07-20 12:41:08 +01003153int
John Harrison4866d722015-05-29 17:43:55 +01003154intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003155{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003156 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003157 int ret;
3158
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003159 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003160 return 0;
3161
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003162 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003163 if (ret)
3164 return ret;
3165
John Harrisona84c3ae2015-05-29 17:43:57 +01003166 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003167
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003168 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003169 return 0;
3170}
3171
3172int
John Harrison2f200552015-05-29 17:43:53 +01003173intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003174{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003175 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003176 uint32_t flush_domains;
3177 int ret;
3178
3179 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003180 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003181 flush_domains = I915_GEM_GPU_DOMAINS;
3182
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003183 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003184 if (ret)
3185 return ret;
3186
John Harrisona84c3ae2015-05-29 17:43:57 +01003187 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003188
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003189 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003190 return 0;
3191}
Chris Wilsone3efda42014-04-09 09:19:41 +01003192
3193void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003194intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003195{
3196 int ret;
3197
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003198 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003199 return;
3200
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003201 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003202 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003203 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003204 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003205
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003206 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003207}