blob: 0877777c4693818ab0b583c6e6d1229bdce2cafc [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
416
417 for (irq = 0; irq < 16; irq++) {
418 virq = irq_find_mapping(chip->g2_irq.domain, irq);
419 irq_dispose_mapping(virq);
420 }
421
422 irq_domain_remove(chip->g2_irq.domain);
423}
424
425static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
426{
427 int err, irq;
428 u16 reg;
429
430 chip->g1_irq.nirqs = chip->info->g1_irqs;
431 chip->g1_irq.domain = irq_domain_add_simple(
432 NULL, chip->g1_irq.nirqs, 0,
433 &mv88e6xxx_g1_irq_domain_ops, chip);
434 if (!chip->g1_irq.domain)
435 return -ENOMEM;
436
437 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
438 irq_create_mapping(chip->g1_irq.domain, irq);
439
440 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
441 chip->g1_irq.masked = ~0;
442
443 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
444 if (err)
445 goto out;
446
447 reg &= ~GENMASK(chip->g1_irq.nirqs, 0);
448
449 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
450 if (err)
451 goto out;
452
453 /* Reading the interrupt status clears (most of) them */
454 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
455 if (err)
456 goto out;
457
458 err = request_threaded_irq(chip->irq, NULL,
459 mv88e6xxx_g1_irq_thread_fn,
460 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
461 dev_name(chip->dev), chip);
462 if (err)
463 goto out;
464
465 return 0;
466
467out:
468 mv88e6xxx_g1_irq_free(chip);
469
470 return err;
471}
472
Vivien Didelotec561272016-09-02 14:45:33 -0400473int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400474{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200475 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400476
Andrew Lunn6441e6692016-08-19 00:01:55 +0200477 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400478 u16 val;
479 int err;
480
481 err = mv88e6xxx_read(chip, addr, reg, &val);
482 if (err)
483 return err;
484
485 if (!(val & mask))
486 return 0;
487
488 usleep_range(1000, 2000);
489 }
490
Andrew Lunn30853552016-08-19 00:01:57 +0200491 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400492 return -ETIMEDOUT;
493}
494
Vivien Didelotf22ab642016-07-18 20:45:31 -0400495/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400496int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400497{
498 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200499 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400500
501 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200502 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
503 if (err)
504 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400505
506 /* Set the Update bit to trigger a write operation */
507 val = BIT(15) | update;
508
509 return mv88e6xxx_write(chip, addr, reg, val);
510}
511
Vivien Didelota935c052016-09-29 12:21:53 -0400512static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000513{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400514 u16 val;
Vivien Didelota935c052016-09-29 12:21:53 -0400515 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000516
Vivien Didelota935c052016-09-29 12:21:53 -0400517 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400518 if (err)
519 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400520
Vivien Didelota935c052016-09-29 12:21:53 -0400521 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
522 val & ~GLOBAL_CONTROL_PPU_ENABLE);
523 if (err)
524 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000525
Andrew Lunn6441e6692016-08-19 00:01:55 +0200526 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400527 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
528 if (err)
529 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200530
Barry Grussling19b2f972013-01-08 16:05:54 +0000531 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400532 if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000533 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000534 }
535
536 return -ETIMEDOUT;
537}
538
Vivien Didelotfad09c72016-06-21 12:28:20 -0400539static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000540{
Vivien Didelota935c052016-09-29 12:21:53 -0400541 u16 val;
542 int i, err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000543
Vivien Didelota935c052016-09-29 12:21:53 -0400544 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
545 if (err)
546 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200547
Vivien Didelota935c052016-09-29 12:21:53 -0400548 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
549 val | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200550 if (err)
551 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000552
Andrew Lunn6441e6692016-08-19 00:01:55 +0200553 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400554 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
555 if (err)
556 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200557
Barry Grussling19b2f972013-01-08 16:05:54 +0000558 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400559 if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000560 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000561 }
562
563 return -ETIMEDOUT;
564}
565
566static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
567{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400568 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000569
Vivien Didelotfad09c72016-06-21 12:28:20 -0400570 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200573
Vivien Didelotfad09c72016-06-21 12:28:20 -0400574 if (mutex_trylock(&chip->ppu_mutex)) {
575 if (mv88e6xxx_ppu_enable(chip) == 0)
576 chip->ppu_disabled = 0;
577 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200579
Vivien Didelotfad09c72016-06-21 12:28:20 -0400580 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000581}
582
583static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
584{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400585 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000586
Vivien Didelotfad09c72016-06-21 12:28:20 -0400587 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000588}
589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000591{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 int ret;
593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595
Barry Grussling3675c8d2013-01-08 16:05:53 +0000596 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000597 * we can access the PHY registers. If it was already
598 * disabled, cancel the timer that is going to re-enable
599 * it.
600 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 if (!chip->ppu_disabled) {
602 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000603 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000605 return ret;
606 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400607 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400609 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000610 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 }
612
613 return ret;
614}
615
Vivien Didelotfad09c72016-06-21 12:28:20 -0400616static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000617{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000618 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400619 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
620 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000621}
622
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000624{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400625 mutex_init(&chip->ppu_mutex);
626 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000627 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
628 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000629}
630
Andrew Lunn930188c2016-08-22 16:01:03 +0200631static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
632{
633 del_timer_sync(&chip->ppu_timer);
634}
635
Vivien Didelote57e5e72016-08-15 17:19:00 -0400636static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
637 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400639 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000640
Vivien Didelote57e5e72016-08-15 17:19:00 -0400641 err = mv88e6xxx_ppu_access_get(chip);
642 if (!err) {
643 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400644 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000645 }
646
Vivien Didelote57e5e72016-08-15 17:19:00 -0400647 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000648}
649
Vivien Didelote57e5e72016-08-15 17:19:00 -0400650static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
651 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000652{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400653 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000654
Vivien Didelote57e5e72016-08-15 17:19:00 -0400655 err = mv88e6xxx_ppu_access_get(chip);
656 if (!err) {
657 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400658 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000659 }
660
Vivien Didelote57e5e72016-08-15 17:19:00 -0400661 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000662}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663
Vivien Didelotfad09c72016-06-21 12:28:20 -0400664static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200665{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400666 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200667}
668
Vivien Didelotfad09c72016-06-21 12:28:20 -0400669static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200670{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400671 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200672}
673
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200675{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400676 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200677}
678
Vivien Didelotfad09c72016-06-21 12:28:20 -0400679static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200680{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400681 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200682}
683
Vivien Didelotfad09c72016-06-21 12:28:20 -0400684static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200685{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400686 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200687}
688
Vivien Didelotfad09c72016-06-21 12:28:20 -0400689static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700690{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400691 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700692}
693
Vivien Didelotfad09c72016-06-21 12:28:20 -0400694static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200695{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400696 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200697}
698
Vivien Didelotfad09c72016-06-21 12:28:20 -0400699static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200700{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400701 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200702}
703
Andrew Lunndea87022015-08-31 15:56:47 +0200704/* We expect the switch to perform auto negotiation if there is a real
705 * phy. However, in the case of a fixed link phy, we force the port
706 * settings from the fixed link settings.
707 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400708static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
709 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200710{
Vivien Didelot04bed142016-08-31 18:06:13 -0400711 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200712 u16 reg;
713 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200714
715 if (!phy_is_pseudo_fixed_link(phydev))
716 return;
717
Vivien Didelotfad09c72016-06-21 12:28:20 -0400718 mutex_lock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200719
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200720 err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
721 if (err)
Andrew Lunndea87022015-08-31 15:56:47 +0200722 goto out;
723
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200724 reg &= ~(PORT_PCS_CTRL_LINK_UP |
725 PORT_PCS_CTRL_FORCE_LINK |
726 PORT_PCS_CTRL_DUPLEX_FULL |
727 PORT_PCS_CTRL_FORCE_DUPLEX |
728 PORT_PCS_CTRL_UNFORCED);
Andrew Lunndea87022015-08-31 15:56:47 +0200729
730 reg |= PORT_PCS_CTRL_FORCE_LINK;
731 if (phydev->link)
Vivien Didelot57d32312016-06-20 13:13:58 -0400732 reg |= PORT_PCS_CTRL_LINK_UP;
Andrew Lunndea87022015-08-31 15:56:47 +0200733
Vivien Didelotfad09c72016-06-21 12:28:20 -0400734 if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200735 goto out;
736
737 switch (phydev->speed) {
738 case SPEED_1000:
739 reg |= PORT_PCS_CTRL_1000;
740 break;
741 case SPEED_100:
742 reg |= PORT_PCS_CTRL_100;
743 break;
744 case SPEED_10:
745 reg |= PORT_PCS_CTRL_10;
746 break;
747 default:
748 pr_info("Unknown speed");
749 goto out;
750 }
751
752 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
753 if (phydev->duplex == DUPLEX_FULL)
754 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
755
Vivien Didelotfad09c72016-06-21 12:28:20 -0400756 if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400757 (port >= mv88e6xxx_num_ports(chip) - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200758 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
759 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
760 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
761 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
762 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
763 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
764 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
765 }
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200766 mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200767
768out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400769 mutex_unlock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200770}
771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773{
Vivien Didelota935c052016-09-29 12:21:53 -0400774 u16 val;
775 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000776
777 for (i = 0; i < 10; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400778 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
779 if ((val & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780 return 0;
781 }
782
783 return -ETIMEDOUT;
784}
785
Vivien Didelotfad09c72016-06-21 12:28:20 -0400786static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000787{
Vivien Didelota935c052016-09-29 12:21:53 -0400788 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000789
Vivien Didelotfad09c72016-06-21 12:28:20 -0400790 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200791 port = (port + 1) << 5;
792
Barry Grussling3675c8d2013-01-08 16:05:53 +0000793 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelota935c052016-09-29 12:21:53 -0400794 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
795 GLOBAL_STATS_OP_CAPTURE_PORT |
796 GLOBAL_STATS_OP_HIST_RX_TX | port);
797 if (err)
798 return err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000799
Barry Grussling3675c8d2013-01-08 16:05:53 +0000800 /* Wait for the snapshotting to complete. */
Vivien Didelota935c052016-09-29 12:21:53 -0400801 return _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000802}
803
Vivien Didelotfad09c72016-06-21 12:28:20 -0400804static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400805 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Vivien Didelota935c052016-09-29 12:21:53 -0400807 u32 value;
808 u16 reg;
809 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000810
811 *val = 0;
812
Vivien Didelota935c052016-09-29 12:21:53 -0400813 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
814 GLOBAL_STATS_OP_READ_CAPTURED |
815 GLOBAL_STATS_OP_HIST_RX_TX | stat);
816 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000817 return;
818
Vivien Didelota935c052016-09-29 12:21:53 -0400819 err = _mv88e6xxx_stats_wait(chip);
820 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000821 return;
822
Vivien Didelota935c052016-09-29 12:21:53 -0400823 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
824 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000825 return;
826
Vivien Didelota935c052016-09-29 12:21:53 -0400827 value = reg << 16;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000828
Vivien Didelota935c052016-09-29 12:21:53 -0400829 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
830 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000831 return;
832
Vivien Didelota935c052016-09-29 12:21:53 -0400833 *val = value | reg;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000834}
835
Andrew Lunne413e7e2015-04-02 04:06:38 +0200836static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100837 { "in_good_octets", 8, 0x00, BANK0, },
838 { "in_bad_octets", 4, 0x02, BANK0, },
839 { "in_unicast", 4, 0x04, BANK0, },
840 { "in_broadcasts", 4, 0x06, BANK0, },
841 { "in_multicasts", 4, 0x07, BANK0, },
842 { "in_pause", 4, 0x16, BANK0, },
843 { "in_undersize", 4, 0x18, BANK0, },
844 { "in_fragments", 4, 0x19, BANK0, },
845 { "in_oversize", 4, 0x1a, BANK0, },
846 { "in_jabber", 4, 0x1b, BANK0, },
847 { "in_rx_error", 4, 0x1c, BANK0, },
848 { "in_fcs_error", 4, 0x1d, BANK0, },
849 { "out_octets", 8, 0x0e, BANK0, },
850 { "out_unicast", 4, 0x10, BANK0, },
851 { "out_broadcasts", 4, 0x13, BANK0, },
852 { "out_multicasts", 4, 0x12, BANK0, },
853 { "out_pause", 4, 0x15, BANK0, },
854 { "excessive", 4, 0x11, BANK0, },
855 { "collisions", 4, 0x1e, BANK0, },
856 { "deferred", 4, 0x05, BANK0, },
857 { "single", 4, 0x14, BANK0, },
858 { "multiple", 4, 0x17, BANK0, },
859 { "out_fcs_error", 4, 0x03, BANK0, },
860 { "late", 4, 0x1f, BANK0, },
861 { "hist_64bytes", 4, 0x08, BANK0, },
862 { "hist_65_127bytes", 4, 0x09, BANK0, },
863 { "hist_128_255bytes", 4, 0x0a, BANK0, },
864 { "hist_256_511bytes", 4, 0x0b, BANK0, },
865 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
866 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
867 { "sw_in_discards", 4, 0x10, PORT, },
868 { "sw_in_filtered", 2, 0x12, PORT, },
869 { "sw_out_filtered", 2, 0x13, PORT, },
870 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
871 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
872 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
873 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
874 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
875 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
876 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
877 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
878 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
879 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
880 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
881 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
882 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
883 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
884 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
885 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
886 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
887 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
888 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
889 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
890 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
891 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
892 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
893 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
894 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
895 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200896};
897
Vivien Didelotfad09c72016-06-21 12:28:20 -0400898static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200900{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100901 switch (stat->type) {
902 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200903 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100904 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400905 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100906 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400907 return mv88e6xxx_6095_family(chip) ||
908 mv88e6xxx_6185_family(chip) ||
909 mv88e6xxx_6097_family(chip) ||
910 mv88e6xxx_6165_family(chip) ||
911 mv88e6xxx_6351_family(chip) ||
912 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200913 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000915}
916
Vivien Didelotfad09c72016-06-21 12:28:20 -0400917static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200919 int port)
920{
Andrew Lunn80c46272015-06-20 18:42:30 +0200921 u32 low;
922 u32 high = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200923 int err;
924 u16 reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200925 u64 value;
926
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100927 switch (s->type) {
928 case PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200929 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
930 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200931 return UINT64_MAX;
932
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200933 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200934 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200935 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
936 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200937 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200938 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200939 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100940 break;
941 case BANK0:
942 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400943 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200944 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400945 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200946 }
947 value = (((u64)high) << 16) | low;
948 return value;
949}
950
Vivien Didelotf81ec902016-05-09 13:22:58 -0400951static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
952 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100953{
Vivien Didelot04bed142016-08-31 18:06:13 -0400954 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100955 struct mv88e6xxx_hw_stat *stat;
956 int i, j;
957
958 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
959 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400960 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100961 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
962 ETH_GSTRING_LEN);
963 j++;
964 }
965 }
966}
967
Vivien Didelotf81ec902016-05-09 13:22:58 -0400968static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100969{
Vivien Didelot04bed142016-08-31 18:06:13 -0400970 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100971 struct mv88e6xxx_hw_stat *stat;
972 int i, j;
973
974 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
975 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400976 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100977 j++;
978 }
979 return j;
980}
981
Vivien Didelotf81ec902016-05-09 13:22:58 -0400982static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
983 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000984{
Vivien Didelot04bed142016-08-31 18:06:13 -0400985 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100986 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000987 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100988 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000989
Vivien Didelotfad09c72016-06-21 12:28:20 -0400990 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000991
Vivien Didelotfad09c72016-06-21 12:28:20 -0400992 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000993 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400994 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000995 return;
996 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100997 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
998 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400999 if (mv88e6xxx_has_stat(chip, stat)) {
1000 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001001 j++;
1002 }
1003 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001004
Vivien Didelotfad09c72016-06-21 12:28:20 -04001005 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001006}
Ben Hutchings98e67302011-11-25 14:36:19 +00001007
Vivien Didelotf81ec902016-05-09 13:22:58 -04001008static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001009{
1010 return 32 * sizeof(u16);
1011}
1012
Vivien Didelotf81ec902016-05-09 13:22:58 -04001013static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1014 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001015{
Vivien Didelot04bed142016-08-31 18:06:13 -04001016 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001017 int err;
1018 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001019 u16 *p = _p;
1020 int i;
1021
1022 regs->version = 0;
1023
1024 memset(p, 0xff, 32 * sizeof(u16));
1025
Vivien Didelotfad09c72016-06-21 12:28:20 -04001026 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001027
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001028 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001029
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001030 err = mv88e6xxx_port_read(chip, port, i, &reg);
1031 if (!err)
1032 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001033 }
Vivien Didelot23062512016-05-09 13:22:45 -04001034
Vivien Didelotfad09c72016-06-21 12:28:20 -04001035 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001036}
1037
Vivien Didelotfad09c72016-06-21 12:28:20 -04001038static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001039{
Vivien Didelota935c052016-09-29 12:21:53 -04001040 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001041}
1042
Vivien Didelotf81ec902016-05-09 13:22:58 -04001043static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1044 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001045{
Vivien Didelot04bed142016-08-31 18:06:13 -04001046 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001047 u16 reg;
1048 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001049
Vivien Didelotfad09c72016-06-21 12:28:20 -04001050 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001051 return -EOPNOTSUPP;
1052
Vivien Didelotfad09c72016-06-21 12:28:20 -04001053 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001054
Vivien Didelot9c938292016-08-15 17:19:02 -04001055 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1056 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001057 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001058
1059 e->eee_enabled = !!(reg & 0x0200);
1060 e->tx_lpi_enabled = !!(reg & 0x0100);
1061
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001062 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001063 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001064 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001065
Andrew Lunncca8b132015-04-02 04:06:39 +02001066 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001067out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001068 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001069
1070 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001071}
1072
Vivien Didelotf81ec902016-05-09 13:22:58 -04001073static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1074 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001075{
Vivien Didelot04bed142016-08-31 18:06:13 -04001076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001077 u16 reg;
1078 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001081 return -EOPNOTSUPP;
1082
Vivien Didelotfad09c72016-06-21 12:28:20 -04001083 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001084
Vivien Didelot9c938292016-08-15 17:19:02 -04001085 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1086 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001087 goto out;
1088
Vivien Didelot9c938292016-08-15 17:19:02 -04001089 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001090 if (e->eee_enabled)
1091 reg |= 0x0200;
1092 if (e->tx_lpi_enabled)
1093 reg |= 0x0100;
1094
Vivien Didelot9c938292016-08-15 17:19:02 -04001095 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001096out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001097 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001098
Vivien Didelot9c938292016-08-15 17:19:02 -04001099 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100}
1101
Vivien Didelotfad09c72016-06-21 12:28:20 -04001102static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001103{
Vivien Didelota935c052016-09-29 12:21:53 -04001104 u16 val;
1105 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001106
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001107 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001108 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1109 if (err)
1110 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001111 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001112 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001113 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1114 if (err)
1115 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001116
Vivien Didelota935c052016-09-29 12:21:53 -04001117 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1118 (val & 0xfff) | ((fid << 8) & 0xf000));
1119 if (err)
1120 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001121
1122 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1123 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001124 }
1125
Vivien Didelota935c052016-09-29 12:21:53 -04001126 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1127 if (err)
1128 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001129
Vivien Didelotfad09c72016-06-21 12:28:20 -04001130 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001131}
1132
Vivien Didelotfad09c72016-06-21 12:28:20 -04001133static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001134 struct mv88e6xxx_atu_entry *entry)
1135{
1136 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1137
1138 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1139 unsigned int mask, shift;
1140
1141 if (entry->trunk) {
1142 data |= GLOBAL_ATU_DATA_TRUNK;
1143 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1144 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1145 } else {
1146 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1147 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1148 }
1149
1150 data |= (entry->portv_trunkid << shift) & mask;
1151 }
1152
Vivien Didelota935c052016-09-29 12:21:53 -04001153 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001154}
1155
Vivien Didelotfad09c72016-06-21 12:28:20 -04001156static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001157 struct mv88e6xxx_atu_entry *entry,
1158 bool static_too)
1159{
1160 int op;
1161 int err;
1162
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001164 if (err)
1165 return err;
1166
Vivien Didelotfad09c72016-06-21 12:28:20 -04001167 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001168 if (err)
1169 return err;
1170
1171 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001172 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1173 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1174 } else {
1175 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1176 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1177 }
1178
Vivien Didelotfad09c72016-06-21 12:28:20 -04001179 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001180}
1181
Vivien Didelotfad09c72016-06-21 12:28:20 -04001182static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001183 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001184{
1185 struct mv88e6xxx_atu_entry entry = {
1186 .fid = fid,
1187 .state = 0, /* EntryState bits must be 0 */
1188 };
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001191}
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001194 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001195{
1196 struct mv88e6xxx_atu_entry entry = {
1197 .trunk = false,
1198 .fid = fid,
1199 };
1200
1201 /* EntryState bits must be 0xF */
1202 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1203
1204 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1205 entry.portv_trunkid = (to_port & 0x0f) << 4;
1206 entry.portv_trunkid |= from_port & 0x0f;
1207
Vivien Didelotfad09c72016-06-21 12:28:20 -04001208 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001209}
1210
Vivien Didelotfad09c72016-06-21 12:28:20 -04001211static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001212 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001213{
1214 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001215 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001216}
1217
Vivien Didelotfad09c72016-06-21 12:28:20 -04001218static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001219{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001221 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001222 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223 int i;
1224
1225 /* allow CPU port or DSA link(s) to send frames to every port */
1226 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001227 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001228 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001229 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001231 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001232 output_ports |= BIT(i);
1233
1234 /* allow sending frames to CPU port and DSA link(s) */
1235 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1236 output_ports |= BIT(i);
1237 }
1238 }
1239
1240 /* prevent frames from going back out of the port they came in on */
1241 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001242
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001243 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244}
1245
Vivien Didelotf81ec902016-05-09 13:22:58 -04001246static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1247 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001248{
Vivien Didelot04bed142016-08-31 18:06:13 -04001249 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001250 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001251 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001252
1253 switch (state) {
1254 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001255 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001256 break;
1257 case BR_STATE_BLOCKING:
1258 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001259 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001260 break;
1261 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001262 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001263 break;
1264 case BR_STATE_FORWARDING:
1265 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001266 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001267 break;
1268 }
1269
Vivien Didelotfad09c72016-06-21 12:28:20 -04001270 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001271 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001272 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001273
1274 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001275 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001276}
1277
Vivien Didelot749efcb2016-09-22 16:49:24 -04001278static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1279{
1280 struct mv88e6xxx_chip *chip = ds->priv;
1281 int err;
1282
1283 mutex_lock(&chip->reg_lock);
1284 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1285 mutex_unlock(&chip->reg_lock);
1286
1287 if (err)
1288 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1289}
1290
Vivien Didelotfad09c72016-06-21 12:28:20 -04001291static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001292 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001293{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001295 u16 pvid, reg;
1296 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001297
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001298 err = mv88e6xxx_port_read(chip, port, PORT_DEFAULT_VLAN, &reg);
1299 if (err)
1300 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001301
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001302 pvid = reg & PORT_DEFAULT_VLAN_MASK;
Vivien Didelot5da96032016-03-07 18:24:39 -05001303
1304 if (new) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001305 reg &= ~PORT_DEFAULT_VLAN_MASK;
1306 reg |= *new & PORT_DEFAULT_VLAN_MASK;
Vivien Didelot5da96032016-03-07 18:24:39 -05001307
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001308 err = mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, reg);
1309 if (err)
1310 return err;
Vivien Didelot5da96032016-03-07 18:24:39 -05001311
Andrew Lunnc8b09802016-06-04 21:16:57 +02001312 netdev_dbg(ds->ports[port].netdev,
1313 "DefaultVID %d (was %d)\n", *new, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001314 }
1315
1316 if (old)
1317 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001318
1319 return 0;
1320}
1321
Vivien Didelotfad09c72016-06-21 12:28:20 -04001322static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001323 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001324{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001325 return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001326}
1327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001329 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001330{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331 return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001332}
1333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001335{
Vivien Didelota935c052016-09-29 12:21:53 -04001336 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001337}
1338
Vivien Didelotfad09c72016-06-21 12:28:20 -04001339static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001340{
Vivien Didelota935c052016-09-29 12:21:53 -04001341 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001342
Vivien Didelota935c052016-09-29 12:21:53 -04001343 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1344 if (err)
1345 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001346
Vivien Didelotfad09c72016-06-21 12:28:20 -04001347 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001348}
1349
Vivien Didelotfad09c72016-06-21 12:28:20 -04001350static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001351{
1352 int ret;
1353
Vivien Didelotfad09c72016-06-21 12:28:20 -04001354 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001355 if (ret < 0)
1356 return ret;
1357
Vivien Didelotfad09c72016-06-21 12:28:20 -04001358 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001359}
1360
Vivien Didelotfad09c72016-06-21 12:28:20 -04001361static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001362 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001363 unsigned int nibble_offset)
1364{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001365 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001366 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001367
1368 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001369 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001370
Vivien Didelota935c052016-09-29 12:21:53 -04001371 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1372 if (err)
1373 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001374 }
1375
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001376 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001377 unsigned int shift = (i % 4) * 4 + nibble_offset;
1378 u16 reg = regs[i / 4];
1379
1380 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1381 }
1382
1383 return 0;
1384}
1385
Vivien Didelotfad09c72016-06-21 12:28:20 -04001386static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001387 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001388{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001389 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001390}
1391
Vivien Didelotfad09c72016-06-21 12:28:20 -04001392static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001393 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001394{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001395 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001396}
1397
Vivien Didelotfad09c72016-06-21 12:28:20 -04001398static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001399 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001400 unsigned int nibble_offset)
1401{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001402 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001403 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001404
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001405 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001406 unsigned int shift = (i % 4) * 4 + nibble_offset;
1407 u8 data = entry->data[i];
1408
1409 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1410 }
1411
1412 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001413 u16 reg = regs[i];
1414
1415 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1416 if (err)
1417 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001418 }
1419
1420 return 0;
1421}
1422
Vivien Didelotfad09c72016-06-21 12:28:20 -04001423static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001424 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001425{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001426 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001427}
1428
Vivien Didelotfad09c72016-06-21 12:28:20 -04001429static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001430 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001431{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001432 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001433}
1434
Vivien Didelotfad09c72016-06-21 12:28:20 -04001435static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001436{
Vivien Didelota935c052016-09-29 12:21:53 -04001437 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1438 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001439}
1440
Vivien Didelotfad09c72016-06-21 12:28:20 -04001441static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001442 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001443{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001444 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001445 u16 val;
1446 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001447
Vivien Didelota935c052016-09-29 12:21:53 -04001448 err = _mv88e6xxx_vtu_wait(chip);
1449 if (err)
1450 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001451
Vivien Didelota935c052016-09-29 12:21:53 -04001452 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1453 if (err)
1454 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001455
Vivien Didelota935c052016-09-29 12:21:53 -04001456 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1457 if (err)
1458 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001459
Vivien Didelota935c052016-09-29 12:21:53 -04001460 next.vid = val & GLOBAL_VTU_VID_MASK;
1461 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001462
1463 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001464 err = mv88e6xxx_vtu_data_read(chip, &next);
1465 if (err)
1466 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001467
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001468 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001469 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1470 if (err)
1471 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001472
Vivien Didelota935c052016-09-29 12:21:53 -04001473 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001474 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001475 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1476 * VTU DBNum[3:0] are located in VTU Operation 3:0
1477 */
Vivien Didelota935c052016-09-29 12:21:53 -04001478 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1479 if (err)
1480 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001481
Vivien Didelota935c052016-09-29 12:21:53 -04001482 next.fid = (val & 0xf00) >> 4;
1483 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001484 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001485
Vivien Didelotfad09c72016-06-21 12:28:20 -04001486 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001487 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1488 if (err)
1489 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001490
Vivien Didelota935c052016-09-29 12:21:53 -04001491 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001492 }
1493 }
1494
1495 *entry = next;
1496 return 0;
1497}
1498
Vivien Didelotf81ec902016-05-09 13:22:58 -04001499static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1500 struct switchdev_obj_port_vlan *vlan,
1501 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001502{
Vivien Didelot04bed142016-08-31 18:06:13 -04001503 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001504 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001505 u16 pvid;
1506 int err;
1507
Vivien Didelotfad09c72016-06-21 12:28:20 -04001508 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001509 return -EOPNOTSUPP;
1510
Vivien Didelotfad09c72016-06-21 12:28:20 -04001511 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001512
Vivien Didelotfad09c72016-06-21 12:28:20 -04001513 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001514 if (err)
1515 goto unlock;
1516
Vivien Didelotfad09c72016-06-21 12:28:20 -04001517 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001518 if (err)
1519 goto unlock;
1520
1521 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001522 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001523 if (err)
1524 break;
1525
1526 if (!next.valid)
1527 break;
1528
1529 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1530 continue;
1531
1532 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001533 vlan->vid_begin = next.vid;
1534 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001535 vlan->flags = 0;
1536
1537 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1538 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1539
1540 if (next.vid == pvid)
1541 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1542
1543 err = cb(&vlan->obj);
1544 if (err)
1545 break;
1546 } while (next.vid < GLOBAL_VTU_VID_MASK);
1547
1548unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001549 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001550
1551 return err;
1552}
1553
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001555 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001556{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001557 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001558 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001559 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001560
Vivien Didelota935c052016-09-29 12:21:53 -04001561 err = _mv88e6xxx_vtu_wait(chip);
1562 if (err)
1563 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001564
1565 if (!entry->valid)
1566 goto loadpurge;
1567
1568 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001569 err = mv88e6xxx_vtu_data_write(chip, entry);
1570 if (err)
1571 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001572
Vivien Didelotfad09c72016-06-21 12:28:20 -04001573 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001574 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001575 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1576 if (err)
1577 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001578 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001579
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001580 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001581 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001582 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1583 if (err)
1584 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001585 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001586 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1587 * VTU DBNum[3:0] are located in VTU Operation 3:0
1588 */
1589 op |= (entry->fid & 0xf0) << 8;
1590 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001591 }
1592
1593 reg = GLOBAL_VTU_VID_VALID;
1594loadpurge:
1595 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001596 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1597 if (err)
1598 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001599
Vivien Didelotfad09c72016-06-21 12:28:20 -04001600 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001601}
1602
Vivien Didelotfad09c72016-06-21 12:28:20 -04001603static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001604 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001605{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001606 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001607 u16 val;
1608 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001609
Vivien Didelota935c052016-09-29 12:21:53 -04001610 err = _mv88e6xxx_vtu_wait(chip);
1611 if (err)
1612 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001613
Vivien Didelota935c052016-09-29 12:21:53 -04001614 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1615 sid & GLOBAL_VTU_SID_MASK);
1616 if (err)
1617 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001618
Vivien Didelota935c052016-09-29 12:21:53 -04001619 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1620 if (err)
1621 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001622
Vivien Didelota935c052016-09-29 12:21:53 -04001623 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1624 if (err)
1625 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001626
Vivien Didelota935c052016-09-29 12:21:53 -04001627 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001628
Vivien Didelota935c052016-09-29 12:21:53 -04001629 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1630 if (err)
1631 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001632
Vivien Didelota935c052016-09-29 12:21:53 -04001633 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001634
1635 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001636 err = mv88e6xxx_stu_data_read(chip, &next);
1637 if (err)
1638 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001639 }
1640
1641 *entry = next;
1642 return 0;
1643}
1644
Vivien Didelotfad09c72016-06-21 12:28:20 -04001645static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001646 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001647{
1648 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001649 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001650
Vivien Didelota935c052016-09-29 12:21:53 -04001651 err = _mv88e6xxx_vtu_wait(chip);
1652 if (err)
1653 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001654
1655 if (!entry->valid)
1656 goto loadpurge;
1657
1658 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001659 err = mv88e6xxx_stu_data_write(chip, entry);
1660 if (err)
1661 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001662
1663 reg = GLOBAL_VTU_VID_VALID;
1664loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001665 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1666 if (err)
1667 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001668
1669 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001670 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1671 if (err)
1672 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001673
Vivien Didelotfad09c72016-06-21 12:28:20 -04001674 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001675}
1676
Vivien Didelotfad09c72016-06-21 12:28:20 -04001677static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001678 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001679{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001680 struct dsa_switch *ds = chip->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001681 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001682 u16 fid;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001683 u16 reg;
1684 int err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001685
Vivien Didelotfad09c72016-06-21 12:28:20 -04001686 if (mv88e6xxx_num_databases(chip) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001687 upper_mask = 0xff;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001688 else if (mv88e6xxx_num_databases(chip) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001689 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001690 else
1691 return -EOPNOTSUPP;
1692
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001693 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001694 err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
1695 if (err)
1696 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001697
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001698 fid = (reg & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001699
1700 if (new) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001701 reg &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1702 reg |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001703
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001704 err = mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
1705 if (err)
1706 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001707 }
1708
1709 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001710 err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_1, &reg);
1711 if (err)
1712 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001713
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001714 fid |= (reg & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001715
1716 if (new) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001717 reg &= ~upper_mask;
1718 reg |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001719
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001720 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, reg);
1721 if (err)
1722 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001723
Andrew Lunnc8b09802016-06-04 21:16:57 +02001724 netdev_dbg(ds->ports[port].netdev,
1725 "FID %d (was %d)\n", *new, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001726 }
1727
1728 if (old)
1729 *old = fid;
1730
1731 return 0;
1732}
1733
Vivien Didelotfad09c72016-06-21 12:28:20 -04001734static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001735 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001736{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001737 return _mv88e6xxx_port_fid(chip, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001738}
1739
Vivien Didelotfad09c72016-06-21 12:28:20 -04001740static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001741 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001742{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001743 return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001744}
1745
Vivien Didelotfad09c72016-06-21 12:28:20 -04001746static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001747{
1748 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001749 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001750 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001751
1752 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1753
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001754 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001755 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001756 err = _mv88e6xxx_port_fid_get(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001757 if (err)
1758 return err;
1759
1760 set_bit(*fid, fid_bitmap);
1761 }
1762
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001763 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001764 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001765 if (err)
1766 return err;
1767
1768 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001769 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001770 if (err)
1771 return err;
1772
1773 if (!vlan.valid)
1774 break;
1775
1776 set_bit(vlan.fid, fid_bitmap);
1777 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1778
1779 /* The reset value 0x000 is used to indicate that multiple address
1780 * databases are not needed. Return the next positive available.
1781 */
1782 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001783 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001784 return -ENOSPC;
1785
1786 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001787 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001788}
1789
Vivien Didelotfad09c72016-06-21 12:28:20 -04001790static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001791 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001792{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001793 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001794 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001795 .valid = true,
1796 .vid = vid,
1797 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001798 int i, err;
1799
Vivien Didelotfad09c72016-06-21 12:28:20 -04001800 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001801 if (err)
1802 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001803
Vivien Didelot3d131f02015-11-03 10:52:52 -05001804 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001805 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001806 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1807 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1808 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001809
Vivien Didelotfad09c72016-06-21 12:28:20 -04001810 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1811 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001812 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001813
1814 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1815 * implemented, only one STU entry is needed to cover all VTU
1816 * entries. Thus, validate the SID 0.
1817 */
1818 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001819 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001820 if (err)
1821 return err;
1822
1823 if (vstp.sid != vlan.sid || !vstp.valid) {
1824 memset(&vstp, 0, sizeof(vstp));
1825 vstp.valid = true;
1826 vstp.sid = vlan.sid;
1827
Vivien Didelotfad09c72016-06-21 12:28:20 -04001828 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001829 if (err)
1830 return err;
1831 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001832 }
1833
1834 *entry = vlan;
1835 return 0;
1836}
1837
Vivien Didelotfad09c72016-06-21 12:28:20 -04001838static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001839 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001840{
1841 int err;
1842
1843 if (!vid)
1844 return -EINVAL;
1845
Vivien Didelotfad09c72016-06-21 12:28:20 -04001846 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001847 if (err)
1848 return err;
1849
Vivien Didelotfad09c72016-06-21 12:28:20 -04001850 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001851 if (err)
1852 return err;
1853
1854 if (entry->vid != vid || !entry->valid) {
1855 if (!creat)
1856 return -EOPNOTSUPP;
1857 /* -ENOENT would've been more appropriate, but switchdev expects
1858 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1859 */
1860
Vivien Didelotfad09c72016-06-21 12:28:20 -04001861 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001862 }
1863
1864 return err;
1865}
1866
Vivien Didelotda9c3592016-02-12 12:09:40 -05001867static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1868 u16 vid_begin, u16 vid_end)
1869{
Vivien Didelot04bed142016-08-31 18:06:13 -04001870 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001871 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001872 int i, err;
1873
1874 if (!vid_begin)
1875 return -EOPNOTSUPP;
1876
Vivien Didelotfad09c72016-06-21 12:28:20 -04001877 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001878
Vivien Didelotfad09c72016-06-21 12:28:20 -04001879 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001880 if (err)
1881 goto unlock;
1882
1883 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001884 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001885 if (err)
1886 goto unlock;
1887
1888 if (!vlan.valid)
1889 break;
1890
1891 if (vlan.vid > vid_end)
1892 break;
1893
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001894 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001895 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1896 continue;
1897
1898 if (vlan.data[i] ==
1899 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1900 continue;
1901
Vivien Didelotfad09c72016-06-21 12:28:20 -04001902 if (chip->ports[i].bridge_dev ==
1903 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001904 break; /* same bridge, check next VLAN */
1905
Andrew Lunnc8b09802016-06-04 21:16:57 +02001906 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001907 "hardware VLAN %d already used by %s\n",
1908 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001909 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001910 err = -EOPNOTSUPP;
1911 goto unlock;
1912 }
1913 } while (vlan.vid < vid_end);
1914
1915unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001916 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001917
1918 return err;
1919}
1920
Vivien Didelot214cdb92016-02-26 13:16:08 -05001921static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1922 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
1923 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
1924 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
1925 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
1926};
1927
Vivien Didelotf81ec902016-05-09 13:22:58 -04001928static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1929 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001930{
Vivien Didelot04bed142016-08-31 18:06:13 -04001931 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001932 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1933 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001934 u16 reg;
1935 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001936
Vivien Didelotfad09c72016-06-21 12:28:20 -04001937 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001938 return -EOPNOTSUPP;
1939
Vivien Didelotfad09c72016-06-21 12:28:20 -04001940 mutex_lock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001941
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001942 err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
1943 if (err)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001944 goto unlock;
1945
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001946 old = reg & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001947
Vivien Didelot5220ef12016-03-07 18:24:52 -05001948 if (new != old) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001949 reg &= ~PORT_CONTROL_2_8021Q_MASK;
1950 reg |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001951
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001952 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
1953 if (err)
Vivien Didelot5220ef12016-03-07 18:24:52 -05001954 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001955
Andrew Lunnc8b09802016-06-04 21:16:57 +02001956 netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
Vivien Didelot5220ef12016-03-07 18:24:52 -05001957 mv88e6xxx_port_8021q_mode_names[new],
1958 mv88e6xxx_port_8021q_mode_names[old]);
1959 }
1960
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001961 err = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001962unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001963 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001964
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001965 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001966}
1967
Vivien Didelot57d32312016-06-20 13:13:58 -04001968static int
1969mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1970 const struct switchdev_obj_port_vlan *vlan,
1971 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001972{
Vivien Didelot04bed142016-08-31 18:06:13 -04001973 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001974 int err;
1975
Vivien Didelotfad09c72016-06-21 12:28:20 -04001976 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001977 return -EOPNOTSUPP;
1978
Vivien Didelotda9c3592016-02-12 12:09:40 -05001979 /* If the requested port doesn't belong to the same bridge as the VLAN
1980 * members, do not support it (yet) and fallback to software VLAN.
1981 */
1982 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1983 vlan->vid_end);
1984 if (err)
1985 return err;
1986
Vivien Didelot76e398a2015-11-01 12:33:55 -05001987 /* We don't need any dynamic resource from the kernel (yet),
1988 * so skip the prepare phase.
1989 */
1990 return 0;
1991}
1992
Vivien Didelotfad09c72016-06-21 12:28:20 -04001993static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001994 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001995{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001996 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001997 int err;
1998
Vivien Didelotfad09c72016-06-21 12:28:20 -04001999 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002000 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002001 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002002
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002003 vlan.data[port] = untagged ?
2004 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
2005 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
2006
Vivien Didelotfad09c72016-06-21 12:28:20 -04002007 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002008}
2009
Vivien Didelotf81ec902016-05-09 13:22:58 -04002010static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
2011 const struct switchdev_obj_port_vlan *vlan,
2012 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002013{
Vivien Didelot04bed142016-08-31 18:06:13 -04002014 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002015 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2016 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
2017 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002018
Vivien Didelotfad09c72016-06-21 12:28:20 -04002019 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002020 return;
2021
Vivien Didelotfad09c72016-06-21 12:28:20 -04002022 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002023
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002024 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002025 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002026 netdev_err(ds->ports[port].netdev,
2027 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002028 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05002029
Vivien Didelotfad09c72016-06-21 12:28:20 -04002030 if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002031 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002032 vlan->vid_end);
2033
Vivien Didelotfad09c72016-06-21 12:28:20 -04002034 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002035}
2036
Vivien Didelotfad09c72016-06-21 12:28:20 -04002037static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002038 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002039{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002040 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002041 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002042 int i, err;
2043
Vivien Didelotfad09c72016-06-21 12:28:20 -04002044 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002045 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002046 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002047
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05002048 /* Tell switchdev if this VLAN is handled in software */
2049 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002050 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002051
2052 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2053
2054 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002055 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002056 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05002057 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002058 continue;
2059
2060 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002061 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002062 break;
2063 }
2064 }
2065
Vivien Didelotfad09c72016-06-21 12:28:20 -04002066 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002067 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002068 return err;
2069
Vivien Didelotfad09c72016-06-21 12:28:20 -04002070 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002071}
2072
Vivien Didelotf81ec902016-05-09 13:22:58 -04002073static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2074 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002075{
Vivien Didelot04bed142016-08-31 18:06:13 -04002076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002077 u16 pvid, vid;
2078 int err = 0;
2079
Vivien Didelotfad09c72016-06-21 12:28:20 -04002080 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002081 return -EOPNOTSUPP;
2082
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002084
Vivien Didelotfad09c72016-06-21 12:28:20 -04002085 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002086 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002087 goto unlock;
2088
Vivien Didelot76e398a2015-11-01 12:33:55 -05002089 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002090 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002091 if (err)
2092 goto unlock;
2093
2094 if (vid == pvid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 err = _mv88e6xxx_port_pvid_set(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002096 if (err)
2097 goto unlock;
2098 }
2099 }
2100
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002101unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002102 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002103
2104 return err;
2105}
2106
Vivien Didelotfad09c72016-06-21 12:28:20 -04002107static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002108 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002109{
Vivien Didelota935c052016-09-29 12:21:53 -04002110 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002111
2112 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002113 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
2114 (addr[i * 2] << 8) | addr[i * 2 + 1]);
2115 if (err)
2116 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002117 }
2118
2119 return 0;
2120}
2121
Vivien Didelotfad09c72016-06-21 12:28:20 -04002122static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002123 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002124{
Vivien Didelota935c052016-09-29 12:21:53 -04002125 u16 val;
2126 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002127
2128 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002129 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
2130 if (err)
2131 return err;
2132
2133 addr[i * 2] = val >> 8;
2134 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002135 }
2136
2137 return 0;
2138}
2139
Vivien Didelotfad09c72016-06-21 12:28:20 -04002140static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002141 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002142{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002143 int ret;
2144
Vivien Didelotfad09c72016-06-21 12:28:20 -04002145 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002146 if (ret < 0)
2147 return ret;
2148
Vivien Didelotfad09c72016-06-21 12:28:20 -04002149 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002150 if (ret < 0)
2151 return ret;
2152
Vivien Didelotfad09c72016-06-21 12:28:20 -04002153 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002154 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002155 return ret;
2156
Vivien Didelotfad09c72016-06-21 12:28:20 -04002157 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002158}
David S. Millercdf09692015-08-11 12:00:37 -07002159
Vivien Didelot88472932016-09-19 19:56:11 -04002160static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2161 struct mv88e6xxx_atu_entry *entry);
2162
2163static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2164 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2165{
2166 struct mv88e6xxx_atu_entry next;
2167 int err;
2168
2169 eth_broadcast_addr(next.mac);
2170
2171 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2172 if (err)
2173 return err;
2174
2175 do {
2176 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2177 if (err)
2178 return err;
2179
2180 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2181 break;
2182
2183 if (ether_addr_equal(next.mac, addr)) {
2184 *entry = next;
2185 return 0;
2186 }
2187 } while (!is_broadcast_ether_addr(next.mac));
2188
2189 memset(entry, 0, sizeof(*entry));
2190 entry->fid = fid;
2191 ether_addr_copy(entry->mac, addr);
2192
2193 return 0;
2194}
2195
Vivien Didelot83dabd12016-08-31 11:50:04 -04002196static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2197 const unsigned char *addr, u16 vid,
2198 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002199{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002200 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002201 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002202 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002203
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002204 /* Null VLAN ID corresponds to the port private database */
2205 if (vid == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002206 err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002207 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002208 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002209 if (err)
2210 return err;
2211
Vivien Didelot88472932016-09-19 19:56:11 -04002212 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2213 if (err)
2214 return err;
2215
2216 /* Purge the ATU entry only if no port is using it anymore */
2217 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2218 entry.portv_trunkid &= ~BIT(port);
2219 if (!entry.portv_trunkid)
2220 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2221 } else {
2222 entry.portv_trunkid |= BIT(port);
2223 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002224 }
2225
Vivien Didelotfad09c72016-06-21 12:28:20 -04002226 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002227}
2228
Vivien Didelotf81ec902016-05-09 13:22:58 -04002229static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2230 const struct switchdev_obj_port_fdb *fdb,
2231 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002232{
2233 /* We don't need any dynamic resource from the kernel (yet),
2234 * so skip the prepare phase.
2235 */
2236 return 0;
2237}
2238
Vivien Didelotf81ec902016-05-09 13:22:58 -04002239static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2240 const struct switchdev_obj_port_fdb *fdb,
2241 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002242{
Vivien Didelot04bed142016-08-31 18:06:13 -04002243 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002244
Vivien Didelotfad09c72016-06-21 12:28:20 -04002245 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002246 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2247 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2248 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002249 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002250}
2251
Vivien Didelotf81ec902016-05-09 13:22:58 -04002252static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2253 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002254{
Vivien Didelot04bed142016-08-31 18:06:13 -04002255 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002256 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002257
Vivien Didelotfad09c72016-06-21 12:28:20 -04002258 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002259 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2260 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002261 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002262
Vivien Didelot83dabd12016-08-31 11:50:04 -04002263 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002264}
2265
Vivien Didelotfad09c72016-06-21 12:28:20 -04002266static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002267 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002268{
Vivien Didelot1d194042015-08-10 09:09:51 -04002269 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002270 u16 val;
2271 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002272
2273 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002274
Vivien Didelota935c052016-09-29 12:21:53 -04002275 err = _mv88e6xxx_atu_wait(chip);
2276 if (err)
2277 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002278
Vivien Didelota935c052016-09-29 12:21:53 -04002279 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2280 if (err)
2281 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002282
Vivien Didelota935c052016-09-29 12:21:53 -04002283 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2284 if (err)
2285 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002286
Vivien Didelota935c052016-09-29 12:21:53 -04002287 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2288 if (err)
2289 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002290
Vivien Didelota935c052016-09-29 12:21:53 -04002291 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002292 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2293 unsigned int mask, shift;
2294
Vivien Didelota935c052016-09-29 12:21:53 -04002295 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002296 next.trunk = true;
2297 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2298 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2299 } else {
2300 next.trunk = false;
2301 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2302 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2303 }
2304
Vivien Didelota935c052016-09-29 12:21:53 -04002305 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002306 }
2307
2308 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002309 return 0;
2310}
2311
Vivien Didelot83dabd12016-08-31 11:50:04 -04002312static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2313 u16 fid, u16 vid, int port,
2314 struct switchdev_obj *obj,
2315 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002316{
2317 struct mv88e6xxx_atu_entry addr = {
2318 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2319 };
2320 int err;
2321
Vivien Didelotfad09c72016-06-21 12:28:20 -04002322 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002323 if (err)
2324 return err;
2325
2326 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002327 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002328 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002329 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002330
2331 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2332 break;
2333
Vivien Didelot83dabd12016-08-31 11:50:04 -04002334 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2335 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002336
Vivien Didelot83dabd12016-08-31 11:50:04 -04002337 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2338 struct switchdev_obj_port_fdb *fdb;
2339
2340 if (!is_unicast_ether_addr(addr.mac))
2341 continue;
2342
2343 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002344 fdb->vid = vid;
2345 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002346 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2347 fdb->ndm_state = NUD_NOARP;
2348 else
2349 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002350 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2351 struct switchdev_obj_port_mdb *mdb;
2352
2353 if (!is_multicast_ether_addr(addr.mac))
2354 continue;
2355
2356 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2357 mdb->vid = vid;
2358 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002359 } else {
2360 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002361 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002362
2363 err = cb(obj);
2364 if (err)
2365 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002366 } while (!is_broadcast_ether_addr(addr.mac));
2367
2368 return err;
2369}
2370
Vivien Didelot83dabd12016-08-31 11:50:04 -04002371static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2372 struct switchdev_obj *obj,
2373 int (*cb)(struct switchdev_obj *obj))
2374{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002375 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002376 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2377 };
2378 u16 fid;
2379 int err;
2380
2381 /* Dump port's default Filtering Information Database (VLAN ID 0) */
2382 err = _mv88e6xxx_port_fid_get(chip, port, &fid);
2383 if (err)
2384 return err;
2385
2386 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2387 if (err)
2388 return err;
2389
2390 /* Dump VLANs' Filtering Information Databases */
2391 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2392 if (err)
2393 return err;
2394
2395 do {
2396 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2397 if (err)
2398 return err;
2399
2400 if (!vlan.valid)
2401 break;
2402
2403 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2404 obj, cb);
2405 if (err)
2406 return err;
2407 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2408
2409 return err;
2410}
2411
Vivien Didelotf81ec902016-05-09 13:22:58 -04002412static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2413 struct switchdev_obj_port_fdb *fdb,
2414 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002415{
Vivien Didelot04bed142016-08-31 18:06:13 -04002416 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002417 int err;
2418
Vivien Didelotfad09c72016-06-21 12:28:20 -04002419 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002420 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002421 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002422
2423 return err;
2424}
2425
Vivien Didelotf81ec902016-05-09 13:22:58 -04002426static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2427 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002428{
Vivien Didelot04bed142016-08-31 18:06:13 -04002429 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002430 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002431
Vivien Didelotfad09c72016-06-21 12:28:20 -04002432 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002433
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002434 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002435 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002436
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002437 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002438 if (chip->ports[i].bridge_dev == bridge) {
2439 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002440 if (err)
2441 break;
2442 }
2443 }
2444
Vivien Didelotfad09c72016-06-21 12:28:20 -04002445 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002446
Vivien Didelot466dfa02016-02-26 13:16:05 -05002447 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002448}
2449
Vivien Didelotf81ec902016-05-09 13:22:58 -04002450static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002451{
Vivien Didelot04bed142016-08-31 18:06:13 -04002452 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002453 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002454 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002455
Vivien Didelotfad09c72016-06-21 12:28:20 -04002456 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002457
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002458 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002459 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002460
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002461 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002462 if (i == port || chip->ports[i].bridge_dev == bridge)
2463 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002464 netdev_warn(ds->ports[i].netdev,
2465 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002466
Vivien Didelotfad09c72016-06-21 12:28:20 -04002467 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002468}
2469
Vivien Didelotfad09c72016-06-21 12:28:20 -04002470static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002471{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002472 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002473 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002474 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002475 unsigned long timeout;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002476 u16 reg;
Vivien Didelota935c052016-09-29 12:21:53 -04002477 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002478 int i;
2479
2480 /* Set all ports to the disabled state. */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002481 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelote28def332016-11-04 03:23:27 +01002482 err = mv88e6xxx_port_set_state(chip, i,
2483 PORT_CONTROL_STATE_DISABLED);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002484 if (err)
2485 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002486 }
2487
2488 /* Wait for transmit queues to drain. */
2489 usleep_range(2000, 4000);
2490
2491 /* If there is a gpio connected to the reset pin, toggle it */
2492 if (gpiod) {
2493 gpiod_set_value_cansleep(gpiod, 1);
2494 usleep_range(10000, 20000);
2495 gpiod_set_value_cansleep(gpiod, 0);
2496 usleep_range(10000, 20000);
2497 }
2498
2499 /* Reset the switch. Keep the PPU active if requested. The PPU
2500 * needs to be active to support indirect phy register access
2501 * through global registers 0x18 and 0x19.
2502 */
2503 if (ppu_active)
Vivien Didelota935c052016-09-29 12:21:53 -04002504 err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002505 else
Vivien Didelota935c052016-09-29 12:21:53 -04002506 err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002507 if (err)
2508 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002509
2510 /* Wait up to one second for reset to complete. */
2511 timeout = jiffies + 1 * HZ;
2512 while (time_before(jiffies, timeout)) {
Vivien Didelota935c052016-09-29 12:21:53 -04002513 err = mv88e6xxx_g1_read(chip, 0x00, &reg);
2514 if (err)
2515 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002516
Vivien Didelota935c052016-09-29 12:21:53 -04002517 if ((reg & is_reset) == is_reset)
Vivien Didelot552238b2016-05-09 13:22:49 -04002518 break;
2519 usleep_range(1000, 2000);
2520 }
2521 if (time_after(jiffies, timeout))
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002522 err = -ETIMEDOUT;
Vivien Didelot552238b2016-05-09 13:22:49 -04002523 else
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002524 err = 0;
Vivien Didelot552238b2016-05-09 13:22:49 -04002525
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002526 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002527}
2528
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002529static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002530{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002531 u16 val;
2532 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002533
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002534 /* Clear Power Down bit */
2535 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2536 if (err)
2537 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002538
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002539 if (val & BMCR_PDOWN) {
2540 val &= ~BMCR_PDOWN;
2541 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002542 }
2543
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002544 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002545}
2546
Vivien Didelotfad09c72016-06-21 12:28:20 -04002547static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002548{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002549 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002550 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002551 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002552
Vivien Didelotfad09c72016-06-21 12:28:20 -04002553 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2554 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2555 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2556 mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002557 /* MAC Forcing register: don't force link, speed,
2558 * duplex or flow control state to any particular
2559 * values on physical ports, but force the CPU port
2560 * and all DSA ports to their maximum bandwidth and
2561 * full duplex.
2562 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002563 err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002564 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002565 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002566 reg |= PORT_PCS_CTRL_FORCE_LINK |
2567 PORT_PCS_CTRL_LINK_UP |
2568 PORT_PCS_CTRL_DUPLEX_FULL |
2569 PORT_PCS_CTRL_FORCE_DUPLEX;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002570 if (mv88e6xxx_6065_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002571 reg |= PORT_PCS_CTRL_100;
2572 else
2573 reg |= PORT_PCS_CTRL_1000;
2574 } else {
2575 reg |= PORT_PCS_CTRL_UNFORCED;
2576 }
2577
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002578 err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
2579 if (err)
2580 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002581 }
2582
2583 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2584 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2585 * tunneling, determine priority by looking at 802.1p and IP
2586 * priority fields (IP prio has precedence), and set STP state
2587 * to Forwarding.
2588 *
2589 * If this is the CPU link, use DSA or EDSA tagging depending
2590 * on which tagging mode was configured.
2591 *
2592 * If this is a link to another switch, use DSA tagging mode.
2593 *
2594 * If this is the upstream port for this switch, enable
2595 * forwarding of unknown unicasts and multicasts.
2596 */
2597 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002598 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2599 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2600 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2601 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002602 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2603 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2604 PORT_CONTROL_STATE_FORWARDING;
2605 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002606 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
Andrew Lunn5377b802016-06-04 21:17:02 +02002607 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002608 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002609 else
2610 reg |= PORT_CONTROL_DSA_TAG;
Jamie Lentinf027e0c2016-08-22 16:01:04 +02002611 reg |= PORT_CONTROL_EGRESS_ADD_TAG |
2612 PORT_CONTROL_FORWARD_UNKNOWN;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002613 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002614 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002615 if (mv88e6xxx_6095_family(chip) ||
2616 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002617 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002618 if (mv88e6xxx_6352_family(chip) ||
2619 mv88e6xxx_6351_family(chip) ||
2620 mv88e6xxx_6165_family(chip) ||
2621 mv88e6xxx_6097_family(chip) ||
2622 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002623 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002624 }
2625
Andrew Lunn54d792f2015-05-06 01:09:47 +02002626 if (port == dsa_upstream_port(ds))
2627 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2628 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2629 }
2630 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002631 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2632 if (err)
2633 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002634 }
2635
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002636 /* If this port is connected to a SerDes, make sure the SerDes is not
2637 * powered down.
2638 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002639 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002640 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2641 if (err)
2642 return err;
2643 reg &= PORT_STATUS_CMODE_MASK;
2644 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2645 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2646 (reg == PORT_STATUS_CMODE_SGMII)) {
2647 err = mv88e6xxx_serdes_power_on(chip);
2648 if (err < 0)
2649 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002650 }
2651 }
2652
Vivien Didelot8efdda42015-08-13 12:52:23 -04002653 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002654 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002655 * untagged frames on this port, do a destination address lookup on all
2656 * received packets as usual, disable ARP mirroring and don't send a
2657 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002658 */
2659 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002660 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2661 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2662 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2663 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002664 reg = PORT_CONTROL_2_MAP_DA;
2665
Vivien Didelotfad09c72016-06-21 12:28:20 -04002666 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2667 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002668 reg |= PORT_CONTROL_2_JUMBO_10240;
2669
Vivien Didelotfad09c72016-06-21 12:28:20 -04002670 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002671 /* Set the upstream port this port should use */
2672 reg |= dsa_upstream_port(ds);
2673 /* enable forwarding of unknown multicast addresses to
2674 * the upstream port
2675 */
2676 if (port == dsa_upstream_port(ds))
2677 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2678 }
2679
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002680 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002681
Andrew Lunn54d792f2015-05-06 01:09:47 +02002682 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002683 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2684 if (err)
2685 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002686 }
2687
2688 /* Port Association Vector: when learning source addresses
2689 * of packets, add the address to the address database using
2690 * a port bitmap that has only the bit for this port set and
2691 * the other bits clear.
2692 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002693 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002694 /* Disable learning for CPU port */
2695 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002696 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002697
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002698 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2699 if (err)
2700 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002701
2702 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002703 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2704 if (err)
2705 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002706
Vivien Didelotfad09c72016-06-21 12:28:20 -04002707 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2708 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2709 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002710 /* Do not limit the period of time that this port can
2711 * be paused for by the remote end or the period of
2712 * time that this port can pause the remote end.
2713 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002714 err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
2715 if (err)
2716 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002717
2718 /* Port ATU control: disable limiting the number of
2719 * address database entries that this port is allowed
2720 * to use.
2721 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002722 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2723 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002724 /* Priority Override: disable DA, SA and VTU priority
2725 * override.
2726 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002727 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2728 0x0000);
2729 if (err)
2730 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002731
2732 /* Port Ethertype: use the Ethertype DSA Ethertype
2733 * value.
2734 */
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002735 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002736 err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
2737 ETH_P_EDSA);
2738 if (err)
2739 return err;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002740 }
2741
Andrew Lunn54d792f2015-05-06 01:09:47 +02002742 /* Tag Remap: use an identity 802.1p prio -> switch
2743 * prio mapping.
2744 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002745 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
2746 0x3210);
2747 if (err)
2748 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002749
2750 /* Tag Remap 2: use an identity 802.1p prio -> switch
2751 * prio mapping.
2752 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002753 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
2754 0x7654);
2755 if (err)
2756 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002757 }
2758
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002759 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002760 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2761 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
Vivien Didelotfad09c72016-06-21 12:28:20 -04002762 mv88e6xxx_6320_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002763 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2764 0x0001);
2765 if (err)
2766 return err;
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002767 } else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002768 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2769 0x0000);
2770 if (err)
2771 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002772 }
2773
Guenter Roeck366f0a02015-03-26 18:36:30 -07002774 /* Port Control 1: disable trunking, disable sending
2775 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002776 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002777 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2778 if (err)
2779 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002780
Vivien Didelot207afda2016-04-14 14:42:09 -04002781 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002782 * database, and allow bidirectional communication between the
2783 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002784 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002785 err = _mv88e6xxx_port_fid_set(chip, port, 0);
2786 if (err)
2787 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002788
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002789 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2790 if (err)
2791 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002792
2793 /* Default VLAN ID and priority: don't set a default VLAN
2794 * ID, and set the default packet priority to zero.
2795 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002796 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002797}
2798
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002799static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002800{
2801 int err;
2802
Vivien Didelota935c052016-09-29 12:21:53 -04002803 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002804 if (err)
2805 return err;
2806
Vivien Didelota935c052016-09-29 12:21:53 -04002807 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002808 if (err)
2809 return err;
2810
Vivien Didelota935c052016-09-29 12:21:53 -04002811 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2812 if (err)
2813 return err;
2814
2815 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002816}
2817
Vivien Didelotacddbd22016-07-18 20:45:39 -04002818static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2819 unsigned int msecs)
2820{
2821 const unsigned int coeff = chip->info->age_time_coeff;
2822 const unsigned int min = 0x01 * coeff;
2823 const unsigned int max = 0xff * coeff;
2824 u8 age_time;
2825 u16 val;
2826 int err;
2827
2828 if (msecs < min || msecs > max)
2829 return -ERANGE;
2830
2831 /* Round to nearest multiple of coeff */
2832 age_time = (msecs + coeff / 2) / coeff;
2833
Vivien Didelota935c052016-09-29 12:21:53 -04002834 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002835 if (err)
2836 return err;
2837
2838 /* AgeTime is 11:4 bits */
2839 val &= ~0xff0;
2840 val |= age_time << 4;
2841
Vivien Didelota935c052016-09-29 12:21:53 -04002842 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002843}
2844
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002845static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2846 unsigned int ageing_time)
2847{
Vivien Didelot04bed142016-08-31 18:06:13 -04002848 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002849 int err;
2850
2851 mutex_lock(&chip->reg_lock);
2852 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2853 mutex_unlock(&chip->reg_lock);
2854
2855 return err;
2856}
2857
Vivien Didelot97299342016-07-18 20:45:30 -04002858static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002859{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002860 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002861 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002862 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002863 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002864
Vivien Didelot119477b2016-05-09 13:22:51 -04002865 /* Enable the PHY Polling Unit if present, don't discard any packets,
2866 * and mask all interrupt sources.
2867 */
Andrew Lunndc30c352016-10-16 19:56:49 +02002868 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
2869 if (err < 0)
2870 return err;
2871
2872 reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002873 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2874 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002875 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2876
Vivien Didelota935c052016-09-29 12:21:53 -04002877 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002878 if (err)
2879 return err;
2880
Vivien Didelotb0745e872016-05-09 13:22:53 -04002881 /* Configure the upstream port, and configure it as the port to which
2882 * ingress and egress and ARP monitor frames are to be sent.
2883 */
2884 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2885 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2886 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelota935c052016-09-29 12:21:53 -04002887 err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002888 if (err)
2889 return err;
2890
Vivien Didelot50484ff2016-05-09 13:22:54 -04002891 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002892 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2893 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2894 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002895 if (err)
2896 return err;
2897
Vivien Didelotacddbd22016-07-18 20:45:39 -04002898 /* Clear all the VTU and STU entries */
2899 err = _mv88e6xxx_vtu_stu_flush(chip);
2900 if (err < 0)
2901 return err;
2902
Vivien Didelot08a01262016-05-09 13:22:50 -04002903 /* Set the default address aging time to 5 minutes, and
2904 * enable address learn messages to be sent to all message
2905 * ports.
2906 */
Vivien Didelota935c052016-09-29 12:21:53 -04002907 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2908 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002909 if (err)
2910 return err;
2911
Vivien Didelotacddbd22016-07-18 20:45:39 -04002912 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2913 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002914 return err;
2915
2916 /* Clear all ATU entries */
2917 err = _mv88e6xxx_atu_flush(chip, 0, true);
2918 if (err)
2919 return err;
2920
Vivien Didelot08a01262016-05-09 13:22:50 -04002921 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002922 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002923 if (err)
2924 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002925 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002926 if (err)
2927 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002928 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002929 if (err)
2930 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002931 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002932 if (err)
2933 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002934 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002935 if (err)
2936 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002937 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002938 if (err)
2939 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002940 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002941 if (err)
2942 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002943 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002944 if (err)
2945 return err;
2946
2947 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002948 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002949 if (err)
2950 return err;
2951
Vivien Didelot97299342016-07-18 20:45:30 -04002952 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002953 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2954 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002955 if (err)
2956 return err;
2957
2958 /* Wait for the flush to complete. */
2959 err = _mv88e6xxx_stats_wait(chip);
2960 if (err)
2961 return err;
2962
2963 return 0;
2964}
2965
Vivien Didelotf81ec902016-05-09 13:22:58 -04002966static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002967{
Vivien Didelot04bed142016-08-31 18:06:13 -04002968 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002969 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002970 int i;
2971
Vivien Didelotfad09c72016-06-21 12:28:20 -04002972 chip->ds = ds;
2973 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002974
Vivien Didelotfad09c72016-06-21 12:28:20 -04002975 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002976
Vivien Didelot97299342016-07-18 20:45:30 -04002977 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002978 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002979 err = mv88e6xxx_setup_port(chip, i);
2980 if (err)
2981 goto unlock;
2982 }
2983
2984 /* Setup Switch Global 1 Registers */
2985 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002986 if (err)
2987 goto unlock;
2988
Vivien Didelot97299342016-07-18 20:45:30 -04002989 /* Setup Switch Global 2 Registers */
2990 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2991 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002992 if (err)
2993 goto unlock;
2994 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002995
Vivien Didelot6b17e862015-08-13 12:52:18 -04002996unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002997 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002998
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002999 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003000}
3001
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003002static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
3003{
Vivien Didelot04bed142016-08-31 18:06:13 -04003004 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003005 int err;
3006
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003007 if (!chip->info->ops->set_switch_mac)
3008 return -EOPNOTSUPP;
3009
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003010 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003011 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003012 mutex_unlock(&chip->reg_lock);
3013
3014 return err;
3015}
3016
Vivien Didelote57e5e72016-08-15 17:19:00 -04003017static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003018{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003019 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003020 u16 val;
3021 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003022
Vivien Didelot370b4ff2016-09-29 12:21:57 -04003023 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04003024 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003025
Vivien Didelotfad09c72016-06-21 12:28:20 -04003026 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003027 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003028 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003029
3030 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003031}
3032
Vivien Didelote57e5e72016-08-15 17:19:00 -04003033static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003034{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003035 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003036 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003037
Vivien Didelot370b4ff2016-09-29 12:21:57 -04003038 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04003039 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003040
Vivien Didelotfad09c72016-06-21 12:28:20 -04003041 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003042 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003043 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003044
3045 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003046}
3047
Vivien Didelotfad09c72016-06-21 12:28:20 -04003048static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02003049 struct device_node *np)
3050{
3051 static int index;
3052 struct mii_bus *bus;
3053 int err;
3054
Andrew Lunnb516d452016-06-04 21:17:06 +02003055 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003056 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02003057
Vivien Didelotfad09c72016-06-21 12:28:20 -04003058 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02003059 if (!bus)
3060 return -ENOMEM;
3061
Vivien Didelotfad09c72016-06-21 12:28:20 -04003062 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02003063 if (np) {
3064 bus->name = np->full_name;
3065 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
3066 } else {
3067 bus->name = "mv88e6xxx SMI";
3068 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3069 }
3070
3071 bus->read = mv88e6xxx_mdio_read;
3072 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003073 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003074
Vivien Didelotfad09c72016-06-21 12:28:20 -04003075 if (chip->mdio_np)
3076 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003077 else
3078 err = mdiobus_register(bus);
3079 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003080 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003081 goto out;
3082 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003083 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003084
3085 return 0;
3086
3087out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003088 if (chip->mdio_np)
3089 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003090
3091 return err;
3092}
3093
Vivien Didelotfad09c72016-06-21 12:28:20 -04003094static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003095
3096{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003097 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003098
3099 mdiobus_unregister(bus);
3100
Vivien Didelotfad09c72016-06-21 12:28:20 -04003101 if (chip->mdio_np)
3102 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003103}
3104
Guenter Roeckc22995c2015-07-25 09:42:28 -07003105#ifdef CONFIG_NET_DSA_HWMON
3106
3107static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3108{
Vivien Didelot04bed142016-08-31 18:06:13 -04003109 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04003110 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003111 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003112
3113 *temp = 0;
3114
Vivien Didelotfad09c72016-06-21 12:28:20 -04003115 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003116
Vivien Didelot9c938292016-08-15 17:19:02 -04003117 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003118 if (ret < 0)
3119 goto error;
3120
3121 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003122 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003123 if (ret < 0)
3124 goto error;
3125
Vivien Didelot9c938292016-08-15 17:19:02 -04003126 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003127 if (ret < 0)
3128 goto error;
3129
3130 /* Wait for temperature to stabilize */
3131 usleep_range(10000, 12000);
3132
Vivien Didelot9c938292016-08-15 17:19:02 -04003133 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3134 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003135 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003136
3137 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003138 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003139 if (ret < 0)
3140 goto error;
3141
3142 *temp = ((val & 0x1f) - 5) * 5;
3143
3144error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003145 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003146 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003147 return ret;
3148}
3149
3150static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3151{
Vivien Didelot04bed142016-08-31 18:06:13 -04003152 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003153 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003154 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003155 int ret;
3156
3157 *temp = 0;
3158
Vivien Didelot9c938292016-08-15 17:19:02 -04003159 mutex_lock(&chip->reg_lock);
3160 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3161 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003162 if (ret < 0)
3163 return ret;
3164
Vivien Didelot9c938292016-08-15 17:19:02 -04003165 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003166
3167 return 0;
3168}
3169
Vivien Didelotf81ec902016-05-09 13:22:58 -04003170static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003171{
Vivien Didelot04bed142016-08-31 18:06:13 -04003172 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003173
Vivien Didelotfad09c72016-06-21 12:28:20 -04003174 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003175 return -EOPNOTSUPP;
3176
Vivien Didelotfad09c72016-06-21 12:28:20 -04003177 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003178 return mv88e63xx_get_temp(ds, temp);
3179
3180 return mv88e61xx_get_temp(ds, temp);
3181}
3182
Vivien Didelotf81ec902016-05-09 13:22:58 -04003183static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003184{
Vivien Didelot04bed142016-08-31 18:06:13 -04003185 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003186 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003187 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003188 int ret;
3189
Vivien Didelotfad09c72016-06-21 12:28:20 -04003190 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003191 return -EOPNOTSUPP;
3192
3193 *temp = 0;
3194
Vivien Didelot9c938292016-08-15 17:19:02 -04003195 mutex_lock(&chip->reg_lock);
3196 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3197 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003198 if (ret < 0)
3199 return ret;
3200
Vivien Didelot9c938292016-08-15 17:19:02 -04003201 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003202
3203 return 0;
3204}
3205
Vivien Didelotf81ec902016-05-09 13:22:58 -04003206static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003207{
Vivien Didelot04bed142016-08-31 18:06:13 -04003208 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003209 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003210 u16 val;
3211 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003212
Vivien Didelotfad09c72016-06-21 12:28:20 -04003213 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003214 return -EOPNOTSUPP;
3215
Vivien Didelot9c938292016-08-15 17:19:02 -04003216 mutex_lock(&chip->reg_lock);
3217 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3218 if (err)
3219 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003220 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003221 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3222 (val & 0xe0ff) | (temp << 8));
3223unlock:
3224 mutex_unlock(&chip->reg_lock);
3225
3226 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003227}
3228
Vivien Didelotf81ec902016-05-09 13:22:58 -04003229static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003230{
Vivien Didelot04bed142016-08-31 18:06:13 -04003231 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003232 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003233 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003234 int ret;
3235
Vivien Didelotfad09c72016-06-21 12:28:20 -04003236 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003237 return -EOPNOTSUPP;
3238
3239 *alarm = false;
3240
Vivien Didelot9c938292016-08-15 17:19:02 -04003241 mutex_lock(&chip->reg_lock);
3242 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3243 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003244 if (ret < 0)
3245 return ret;
3246
Vivien Didelot9c938292016-08-15 17:19:02 -04003247 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003248
3249 return 0;
3250}
3251#endif /* CONFIG_NET_DSA_HWMON */
3252
Vivien Didelot855b1932016-07-20 18:18:35 -04003253static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3254{
Vivien Didelot04bed142016-08-31 18:06:13 -04003255 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003256
3257 return chip->eeprom_len;
3258}
3259
Vivien Didelot855b1932016-07-20 18:18:35 -04003260static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3261 struct ethtool_eeprom *eeprom, u8 *data)
3262{
Vivien Didelot04bed142016-08-31 18:06:13 -04003263 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003264 int err;
3265
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003266 if (!chip->info->ops->get_eeprom)
3267 return -EOPNOTSUPP;
3268
Vivien Didelot855b1932016-07-20 18:18:35 -04003269 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003270 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003271 mutex_unlock(&chip->reg_lock);
3272
3273 if (err)
3274 return err;
3275
3276 eeprom->magic = 0xc3ec4951;
3277
3278 return 0;
3279}
3280
Vivien Didelot855b1932016-07-20 18:18:35 -04003281static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3282 struct ethtool_eeprom *eeprom, u8 *data)
3283{
Vivien Didelot04bed142016-08-31 18:06:13 -04003284 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003285 int err;
3286
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003287 if (!chip->info->ops->set_eeprom)
3288 return -EOPNOTSUPP;
3289
Vivien Didelot855b1932016-07-20 18:18:35 -04003290 if (eeprom->magic != 0xc3ec4951)
3291 return -EINVAL;
3292
3293 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003294 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003295 mutex_unlock(&chip->reg_lock);
3296
3297 return err;
3298}
3299
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003300static const struct mv88e6xxx_ops mv88e6085_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003301 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003302 .phy_read = mv88e6xxx_phy_ppu_read,
3303 .phy_write = mv88e6xxx_phy_ppu_write,
3304};
3305
3306static const struct mv88e6xxx_ops mv88e6095_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003307 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003308 .phy_read = mv88e6xxx_phy_ppu_read,
3309 .phy_write = mv88e6xxx_phy_ppu_write,
3310};
3311
3312static const struct mv88e6xxx_ops mv88e6123_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003313 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003314 .phy_read = mv88e6xxx_read,
3315 .phy_write = mv88e6xxx_write,
3316};
3317
3318static const struct mv88e6xxx_ops mv88e6131_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003319 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003320 .phy_read = mv88e6xxx_phy_ppu_read,
3321 .phy_write = mv88e6xxx_phy_ppu_write,
3322};
3323
3324static const struct mv88e6xxx_ops mv88e6161_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003325 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003326 .phy_read = mv88e6xxx_read,
3327 .phy_write = mv88e6xxx_write,
3328};
3329
3330static const struct mv88e6xxx_ops mv88e6165_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003331 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003332 .phy_read = mv88e6xxx_read,
3333 .phy_write = mv88e6xxx_write,
3334};
3335
3336static const struct mv88e6xxx_ops mv88e6171_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003337 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003338 .phy_read = mv88e6xxx_g2_smi_phy_read,
3339 .phy_write = mv88e6xxx_g2_smi_phy_write,
3340};
3341
3342static const struct mv88e6xxx_ops mv88e6172_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003343 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3344 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003345 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003346 .phy_read = mv88e6xxx_g2_smi_phy_read,
3347 .phy_write = mv88e6xxx_g2_smi_phy_write,
3348};
3349
3350static const struct mv88e6xxx_ops mv88e6175_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003351 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003352 .phy_read = mv88e6xxx_g2_smi_phy_read,
3353 .phy_write = mv88e6xxx_g2_smi_phy_write,
3354};
3355
3356static const struct mv88e6xxx_ops mv88e6176_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003357 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3358 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003359 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003360 .phy_read = mv88e6xxx_g2_smi_phy_read,
3361 .phy_write = mv88e6xxx_g2_smi_phy_write,
3362};
3363
3364static const struct mv88e6xxx_ops mv88e6185_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003365 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003366 .phy_read = mv88e6xxx_phy_ppu_read,
3367 .phy_write = mv88e6xxx_phy_ppu_write,
3368};
3369
3370static const struct mv88e6xxx_ops mv88e6240_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003371 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3372 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003373 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003374 .phy_read = mv88e6xxx_g2_smi_phy_read,
3375 .phy_write = mv88e6xxx_g2_smi_phy_write,
3376};
3377
3378static const struct mv88e6xxx_ops mv88e6320_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003379 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3380 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003381 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003382 .phy_read = mv88e6xxx_g2_smi_phy_read,
3383 .phy_write = mv88e6xxx_g2_smi_phy_write,
3384};
3385
3386static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003387 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3388 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003389 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003390 .phy_read = mv88e6xxx_g2_smi_phy_read,
3391 .phy_write = mv88e6xxx_g2_smi_phy_write,
3392};
3393
3394static const struct mv88e6xxx_ops mv88e6350_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003395 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003396 .phy_read = mv88e6xxx_g2_smi_phy_read,
3397 .phy_write = mv88e6xxx_g2_smi_phy_write,
3398};
3399
3400static const struct mv88e6xxx_ops mv88e6351_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003401 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003402 .phy_read = mv88e6xxx_g2_smi_phy_read,
3403 .phy_write = mv88e6xxx_g2_smi_phy_write,
3404};
3405
3406static const struct mv88e6xxx_ops mv88e6352_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003407 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3408 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003409 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003410 .phy_read = mv88e6xxx_g2_smi_phy_read,
3411 .phy_write = mv88e6xxx_g2_smi_phy_write,
3412};
3413
Vivien Didelotf81ec902016-05-09 13:22:58 -04003414static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3415 [MV88E6085] = {
3416 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3417 .family = MV88E6XXX_FAMILY_6097,
3418 .name = "Marvell 88E6085",
3419 .num_databases = 4096,
3420 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003421 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003422 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003423 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003424 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003425 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003426 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003427 },
3428
3429 [MV88E6095] = {
3430 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3431 .family = MV88E6XXX_FAMILY_6095,
3432 .name = "Marvell 88E6095/88E6095F",
3433 .num_databases = 256,
3434 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003435 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003436 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003437 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003438 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003439 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003440 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003441 },
3442
3443 [MV88E6123] = {
3444 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3445 .family = MV88E6XXX_FAMILY_6165,
3446 .name = "Marvell 88E6123",
3447 .num_databases = 4096,
3448 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003449 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003450 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003451 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003452 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003453 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003454 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003455 },
3456
3457 [MV88E6131] = {
3458 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3459 .family = MV88E6XXX_FAMILY_6185,
3460 .name = "Marvell 88E6131",
3461 .num_databases = 256,
3462 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003463 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003464 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003465 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003466 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003467 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003468 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003469 },
3470
3471 [MV88E6161] = {
3472 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3473 .family = MV88E6XXX_FAMILY_6165,
3474 .name = "Marvell 88E6161",
3475 .num_databases = 4096,
3476 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003477 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003478 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003479 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003480 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003481 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003482 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003483 },
3484
3485 [MV88E6165] = {
3486 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3487 .family = MV88E6XXX_FAMILY_6165,
3488 .name = "Marvell 88E6165",
3489 .num_databases = 4096,
3490 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003491 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003492 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003493 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003494 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003495 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003496 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003497 },
3498
3499 [MV88E6171] = {
3500 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3501 .family = MV88E6XXX_FAMILY_6351,
3502 .name = "Marvell 88E6171",
3503 .num_databases = 4096,
3504 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003505 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003506 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003507 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003508 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003509 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003510 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003511 },
3512
3513 [MV88E6172] = {
3514 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3515 .family = MV88E6XXX_FAMILY_6352,
3516 .name = "Marvell 88E6172",
3517 .num_databases = 4096,
3518 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003519 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003520 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003521 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003522 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003523 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003524 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003525 },
3526
3527 [MV88E6175] = {
3528 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3529 .family = MV88E6XXX_FAMILY_6351,
3530 .name = "Marvell 88E6175",
3531 .num_databases = 4096,
3532 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003533 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003534 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003535 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003536 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003537 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003538 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003539 },
3540
3541 [MV88E6176] = {
3542 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3543 .family = MV88E6XXX_FAMILY_6352,
3544 .name = "Marvell 88E6176",
3545 .num_databases = 4096,
3546 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003547 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003548 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003549 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003550 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003551 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003552 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003553 },
3554
3555 [MV88E6185] = {
3556 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3557 .family = MV88E6XXX_FAMILY_6185,
3558 .name = "Marvell 88E6185",
3559 .num_databases = 256,
3560 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003561 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003562 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003563 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003564 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003565 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003566 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003567 },
3568
3569 [MV88E6240] = {
3570 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3571 .family = MV88E6XXX_FAMILY_6352,
3572 .name = "Marvell 88E6240",
3573 .num_databases = 4096,
3574 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003575 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003576 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003577 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003578 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003579 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003580 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003581 },
3582
3583 [MV88E6320] = {
3584 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3585 .family = MV88E6XXX_FAMILY_6320,
3586 .name = "Marvell 88E6320",
3587 .num_databases = 4096,
3588 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003589 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003590 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003591 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003592 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003593 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003594 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003595 },
3596
3597 [MV88E6321] = {
3598 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3599 .family = MV88E6XXX_FAMILY_6320,
3600 .name = "Marvell 88E6321",
3601 .num_databases = 4096,
3602 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003603 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003604 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003605 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003606 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003607 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003608 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003609 },
3610
3611 [MV88E6350] = {
3612 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3613 .family = MV88E6XXX_FAMILY_6351,
3614 .name = "Marvell 88E6350",
3615 .num_databases = 4096,
3616 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003617 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003618 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003619 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003620 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003621 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003622 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003623 },
3624
3625 [MV88E6351] = {
3626 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3627 .family = MV88E6XXX_FAMILY_6351,
3628 .name = "Marvell 88E6351",
3629 .num_databases = 4096,
3630 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003631 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003632 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003633 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003634 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003635 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003636 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003637 },
3638
3639 [MV88E6352] = {
3640 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3641 .family = MV88E6XXX_FAMILY_6352,
3642 .name = "Marvell 88E6352",
3643 .num_databases = 4096,
3644 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003645 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003646 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003647 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003648 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003649 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003650 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003651 },
3652};
3653
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003654static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003655{
Vivien Didelota439c062016-04-17 13:23:58 -04003656 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003657
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003658 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3659 if (mv88e6xxx_table[i].prod_num == prod_num)
3660 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003661
Vivien Didelotb9b37712015-10-30 19:39:48 -04003662 return NULL;
3663}
3664
Vivien Didelotfad09c72016-06-21 12:28:20 -04003665static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003666{
3667 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003668 unsigned int prod_num, rev;
3669 u16 id;
3670 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003671
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003672 mutex_lock(&chip->reg_lock);
3673 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3674 mutex_unlock(&chip->reg_lock);
3675 if (err)
3676 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003677
3678 prod_num = (id & 0xfff0) >> 4;
3679 rev = id & 0x000f;
3680
3681 info = mv88e6xxx_lookup_info(prod_num);
3682 if (!info)
3683 return -ENODEV;
3684
Vivien Didelotcaac8542016-06-20 13:14:09 -04003685 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003686 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003687
Vivien Didelotca070c12016-09-02 14:45:34 -04003688 err = mv88e6xxx_g2_require(chip);
3689 if (err)
3690 return err;
3691
Vivien Didelotfad09c72016-06-21 12:28:20 -04003692 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3693 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003694
3695 return 0;
3696}
3697
Vivien Didelotfad09c72016-06-21 12:28:20 -04003698static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003699{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003700 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003701
Vivien Didelotfad09c72016-06-21 12:28:20 -04003702 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3703 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003704 return NULL;
3705
Vivien Didelotfad09c72016-06-21 12:28:20 -04003706 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003707
Vivien Didelotfad09c72016-06-21 12:28:20 -04003708 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003709
Vivien Didelotfad09c72016-06-21 12:28:20 -04003710 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003711}
3712
Vivien Didelote57e5e72016-08-15 17:19:00 -04003713static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3714{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003715 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Vivien Didelote57e5e72016-08-15 17:19:00 -04003716 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003717}
3718
Andrew Lunn930188c2016-08-22 16:01:03 +02003719static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
3720{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003721 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Andrew Lunn930188c2016-08-22 16:01:03 +02003722 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02003723}
3724
Vivien Didelotfad09c72016-06-21 12:28:20 -04003725static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003726 struct mii_bus *bus, int sw_addr)
3727{
3728 /* ADDR[0] pin is unavailable externally and considered zero */
3729 if (sw_addr & 0x1)
3730 return -EINVAL;
3731
Vivien Didelot914b32f2016-06-20 13:14:11 -04003732 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003733 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003734 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003735 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003736 else
3737 return -EINVAL;
3738
Vivien Didelotfad09c72016-06-21 12:28:20 -04003739 chip->bus = bus;
3740 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003741
3742 return 0;
3743}
3744
Andrew Lunn7b314362016-08-22 16:01:01 +02003745static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3746{
Vivien Didelot04bed142016-08-31 18:06:13 -04003747 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003748
3749 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
3750 return DSA_TAG_PROTO_EDSA;
3751
3752 return DSA_TAG_PROTO_DSA;
Andrew Lunn7b314362016-08-22 16:01:01 +02003753}
3754
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003755static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3756 struct device *host_dev, int sw_addr,
3757 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003758{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003759 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003760 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003761 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003762
Vivien Didelota439c062016-04-17 13:23:58 -04003763 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003764 if (!bus)
3765 return NULL;
3766
Vivien Didelotfad09c72016-06-21 12:28:20 -04003767 chip = mv88e6xxx_alloc_chip(dsa_dev);
3768 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003769 return NULL;
3770
Vivien Didelotcaac8542016-06-20 13:14:09 -04003771 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003772 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003773
Vivien Didelotfad09c72016-06-21 12:28:20 -04003774 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003775 if (err)
3776 goto free;
3777
Vivien Didelotfad09c72016-06-21 12:28:20 -04003778 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003779 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003780 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003781
Andrew Lunndc30c352016-10-16 19:56:49 +02003782 mutex_lock(&chip->reg_lock);
3783 err = mv88e6xxx_switch_reset(chip);
3784 mutex_unlock(&chip->reg_lock);
3785 if (err)
3786 goto free;
3787
Vivien Didelote57e5e72016-08-15 17:19:00 -04003788 mv88e6xxx_phy_init(chip);
3789
Vivien Didelotfad09c72016-06-21 12:28:20 -04003790 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003791 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003792 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003793
Vivien Didelotfad09c72016-06-21 12:28:20 -04003794 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003795
Vivien Didelotfad09c72016-06-21 12:28:20 -04003796 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003797free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003798 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003799
3800 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003801}
3802
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003803static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3804 const struct switchdev_obj_port_mdb *mdb,
3805 struct switchdev_trans *trans)
3806{
3807 /* We don't need any dynamic resource from the kernel (yet),
3808 * so skip the prepare phase.
3809 */
3810
3811 return 0;
3812}
3813
3814static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3815 const struct switchdev_obj_port_mdb *mdb,
3816 struct switchdev_trans *trans)
3817{
Vivien Didelot04bed142016-08-31 18:06:13 -04003818 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003819
3820 mutex_lock(&chip->reg_lock);
3821 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3822 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3823 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3824 mutex_unlock(&chip->reg_lock);
3825}
3826
3827static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3828 const struct switchdev_obj_port_mdb *mdb)
3829{
Vivien Didelot04bed142016-08-31 18:06:13 -04003830 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003831 int err;
3832
3833 mutex_lock(&chip->reg_lock);
3834 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3835 GLOBAL_ATU_DATA_STATE_UNUSED);
3836 mutex_unlock(&chip->reg_lock);
3837
3838 return err;
3839}
3840
3841static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3842 struct switchdev_obj_port_mdb *mdb,
3843 int (*cb)(struct switchdev_obj *obj))
3844{
Vivien Didelot04bed142016-08-31 18:06:13 -04003845 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003846 int err;
3847
3848 mutex_lock(&chip->reg_lock);
3849 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3850 mutex_unlock(&chip->reg_lock);
3851
3852 return err;
3853}
3854
Vivien Didelot9d490b42016-08-23 12:38:56 -04003855static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003856 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003857 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003858 .setup = mv88e6xxx_setup,
3859 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003860 .adjust_link = mv88e6xxx_adjust_link,
3861 .get_strings = mv88e6xxx_get_strings,
3862 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3863 .get_sset_count = mv88e6xxx_get_sset_count,
3864 .set_eee = mv88e6xxx_set_eee,
3865 .get_eee = mv88e6xxx_get_eee,
3866#ifdef CONFIG_NET_DSA_HWMON
3867 .get_temp = mv88e6xxx_get_temp,
3868 .get_temp_limit = mv88e6xxx_get_temp_limit,
3869 .set_temp_limit = mv88e6xxx_set_temp_limit,
3870 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3871#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003872 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003873 .get_eeprom = mv88e6xxx_get_eeprom,
3874 .set_eeprom = mv88e6xxx_set_eeprom,
3875 .get_regs_len = mv88e6xxx_get_regs_len,
3876 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003877 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003878 .port_bridge_join = mv88e6xxx_port_bridge_join,
3879 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3880 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003881 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003882 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3883 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3884 .port_vlan_add = mv88e6xxx_port_vlan_add,
3885 .port_vlan_del = mv88e6xxx_port_vlan_del,
3886 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3887 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3888 .port_fdb_add = mv88e6xxx_port_fdb_add,
3889 .port_fdb_del = mv88e6xxx_port_fdb_del,
3890 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003891 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3892 .port_mdb_add = mv88e6xxx_port_mdb_add,
3893 .port_mdb_del = mv88e6xxx_port_mdb_del,
3894 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003895};
3896
Vivien Didelotfad09c72016-06-21 12:28:20 -04003897static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003898 struct device_node *np)
3899{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003900 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003901 struct dsa_switch *ds;
3902
3903 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
3904 if (!ds)
3905 return -ENOMEM;
3906
3907 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003908 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003909 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003910
3911 dev_set_drvdata(dev, ds);
3912
3913 return dsa_register_switch(ds, np);
3914}
3915
Vivien Didelotfad09c72016-06-21 12:28:20 -04003916static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003917{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003918 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003919}
3920
Vivien Didelot57d32312016-06-20 13:13:58 -04003921static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003922{
3923 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003924 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003925 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003926 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003927 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003928 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003929
Vivien Didelotcaac8542016-06-20 13:14:09 -04003930 compat_info = of_device_get_match_data(dev);
3931 if (!compat_info)
3932 return -EINVAL;
3933
Vivien Didelotfad09c72016-06-21 12:28:20 -04003934 chip = mv88e6xxx_alloc_chip(dev);
3935 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003936 return -ENOMEM;
3937
Vivien Didelotfad09c72016-06-21 12:28:20 -04003938 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003939
Vivien Didelotfad09c72016-06-21 12:28:20 -04003940 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003941 if (err)
3942 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003943
Vivien Didelotfad09c72016-06-21 12:28:20 -04003944 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003945 if (err)
3946 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003947
Vivien Didelote57e5e72016-08-15 17:19:00 -04003948 mv88e6xxx_phy_init(chip);
3949
Vivien Didelotfad09c72016-06-21 12:28:20 -04003950 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
3951 if (IS_ERR(chip->reset))
3952 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02003953
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003954 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003955 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003956 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003957
Andrew Lunndc30c352016-10-16 19:56:49 +02003958 mutex_lock(&chip->reg_lock);
3959 err = mv88e6xxx_switch_reset(chip);
3960 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003961 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003962 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003963
Andrew Lunndc30c352016-10-16 19:56:49 +02003964 chip->irq = of_irq_get(np, 0);
3965 if (chip->irq == -EPROBE_DEFER) {
3966 err = chip->irq;
3967 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003968 }
3969
Andrew Lunndc30c352016-10-16 19:56:49 +02003970 if (chip->irq > 0) {
3971 /* Has to be performed before the MDIO bus is created,
3972 * because the PHYs will link there interrupts to these
3973 * interrupt controllers
3974 */
3975 mutex_lock(&chip->reg_lock);
3976 err = mv88e6xxx_g1_irq_setup(chip);
3977 mutex_unlock(&chip->reg_lock);
3978
3979 if (err)
3980 goto out;
3981
3982 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3983 err = mv88e6xxx_g2_irq_setup(chip);
3984 if (err)
3985 goto out_g1_irq;
3986 }
3987 }
3988
3989 err = mv88e6xxx_mdio_register(chip, np);
3990 if (err)
3991 goto out_g2_irq;
3992
3993 err = mv88e6xxx_register_switch(chip, np);
3994 if (err)
3995 goto out_mdio;
3996
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003997 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003998
3999out_mdio:
4000 mv88e6xxx_mdio_unregister(chip);
4001out_g2_irq:
4002 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4003 mv88e6xxx_g2_irq_free(chip);
4004out_g1_irq:
4005 mv88e6xxx_g1_irq_free(chip);
4006out:
4007 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004008}
4009
4010static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4011{
4012 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004013 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004014
Andrew Lunn930188c2016-08-22 16:01:03 +02004015 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004016 mv88e6xxx_unregister_switch(chip);
4017 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004018
4019 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4020 mv88e6xxx_g2_irq_free(chip);
4021 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004022}
4023
4024static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004025 {
4026 .compatible = "marvell,mv88e6085",
4027 .data = &mv88e6xxx_table[MV88E6085],
4028 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004029 { /* sentinel */ },
4030};
4031
4032MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4033
4034static struct mdio_driver mv88e6xxx_driver = {
4035 .probe = mv88e6xxx_probe,
4036 .remove = mv88e6xxx_remove,
4037 .mdiodrv.driver = {
4038 .name = "mv88e6085",
4039 .of_match_table = mv88e6xxx_of_match,
4040 },
4041};
4042
Ben Hutchings98e67302011-11-25 14:36:19 +00004043static int __init mv88e6xxx_init(void)
4044{
Vivien Didelot9d490b42016-08-23 12:38:56 -04004045 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004046 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004047}
4048module_init(mv88e6xxx_init);
4049
4050static void __exit mv88e6xxx_cleanup(void)
4051{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004052 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04004053 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00004054}
4055module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004056
4057MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4058MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4059MODULE_LICENSE("GPL");