blob: 12c1175ce55d22c670b44ede0c27bae541dd602b [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
416
417 for (irq = 0; irq < 16; irq++) {
418 virq = irq_find_mapping(chip->g2_irq.domain, irq);
419 irq_dispose_mapping(virq);
420 }
421
422 irq_domain_remove(chip->g2_irq.domain);
423}
424
425static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
426{
427 int err, irq;
428 u16 reg;
429
430 chip->g1_irq.nirqs = chip->info->g1_irqs;
431 chip->g1_irq.domain = irq_domain_add_simple(
432 NULL, chip->g1_irq.nirqs, 0,
433 &mv88e6xxx_g1_irq_domain_ops, chip);
434 if (!chip->g1_irq.domain)
435 return -ENOMEM;
436
437 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
438 irq_create_mapping(chip->g1_irq.domain, irq);
439
440 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
441 chip->g1_irq.masked = ~0;
442
443 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
444 if (err)
445 goto out;
446
447 reg &= ~GENMASK(chip->g1_irq.nirqs, 0);
448
449 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
450 if (err)
451 goto out;
452
453 /* Reading the interrupt status clears (most of) them */
454 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
455 if (err)
456 goto out;
457
458 err = request_threaded_irq(chip->irq, NULL,
459 mv88e6xxx_g1_irq_thread_fn,
460 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
461 dev_name(chip->dev), chip);
462 if (err)
463 goto out;
464
465 return 0;
466
467out:
468 mv88e6xxx_g1_irq_free(chip);
469
470 return err;
471}
472
Vivien Didelotec561272016-09-02 14:45:33 -0400473int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400474{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200475 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400476
Andrew Lunn6441e6692016-08-19 00:01:55 +0200477 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400478 u16 val;
479 int err;
480
481 err = mv88e6xxx_read(chip, addr, reg, &val);
482 if (err)
483 return err;
484
485 if (!(val & mask))
486 return 0;
487
488 usleep_range(1000, 2000);
489 }
490
Andrew Lunn30853552016-08-19 00:01:57 +0200491 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400492 return -ETIMEDOUT;
493}
494
Vivien Didelotf22ab642016-07-18 20:45:31 -0400495/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400496int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400497{
498 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200499 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400500
501 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200502 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
503 if (err)
504 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400505
506 /* Set the Update bit to trigger a write operation */
507 val = BIT(15) | update;
508
509 return mv88e6xxx_write(chip, addr, reg, val);
510}
511
Vivien Didelota935c052016-09-29 12:21:53 -0400512static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000513{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400514 u16 val;
Vivien Didelota935c052016-09-29 12:21:53 -0400515 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000516
Vivien Didelota935c052016-09-29 12:21:53 -0400517 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400518 if (err)
519 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400520
Vivien Didelota935c052016-09-29 12:21:53 -0400521 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
522 val & ~GLOBAL_CONTROL_PPU_ENABLE);
523 if (err)
524 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000525
Andrew Lunn6441e6692016-08-19 00:01:55 +0200526 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400527 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
528 if (err)
529 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200530
Barry Grussling19b2f972013-01-08 16:05:54 +0000531 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400532 if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000533 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000534 }
535
536 return -ETIMEDOUT;
537}
538
Vivien Didelotfad09c72016-06-21 12:28:20 -0400539static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000540{
Vivien Didelota935c052016-09-29 12:21:53 -0400541 u16 val;
542 int i, err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000543
Vivien Didelota935c052016-09-29 12:21:53 -0400544 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
545 if (err)
546 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200547
Vivien Didelota935c052016-09-29 12:21:53 -0400548 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
549 val | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200550 if (err)
551 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000552
Andrew Lunn6441e6692016-08-19 00:01:55 +0200553 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400554 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
555 if (err)
556 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200557
Barry Grussling19b2f972013-01-08 16:05:54 +0000558 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400559 if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000560 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000561 }
562
563 return -ETIMEDOUT;
564}
565
566static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
567{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400568 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000569
Vivien Didelotfad09c72016-06-21 12:28:20 -0400570 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200573
Vivien Didelotfad09c72016-06-21 12:28:20 -0400574 if (mutex_trylock(&chip->ppu_mutex)) {
575 if (mv88e6xxx_ppu_enable(chip) == 0)
576 chip->ppu_disabled = 0;
577 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200579
Vivien Didelotfad09c72016-06-21 12:28:20 -0400580 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000581}
582
583static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
584{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400585 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000586
Vivien Didelotfad09c72016-06-21 12:28:20 -0400587 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000588}
589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000591{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 int ret;
593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595
Barry Grussling3675c8d2013-01-08 16:05:53 +0000596 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000597 * we can access the PHY registers. If it was already
598 * disabled, cancel the timer that is going to re-enable
599 * it.
600 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 if (!chip->ppu_disabled) {
602 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000603 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000605 return ret;
606 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400607 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000608 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400609 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000610 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 }
612
613 return ret;
614}
615
Vivien Didelotfad09c72016-06-21 12:28:20 -0400616static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000617{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000618 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400619 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
620 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000621}
622
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000624{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400625 mutex_init(&chip->ppu_mutex);
626 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000627 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
628 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000629}
630
Andrew Lunn930188c2016-08-22 16:01:03 +0200631static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
632{
633 del_timer_sync(&chip->ppu_timer);
634}
635
Vivien Didelote57e5e72016-08-15 17:19:00 -0400636static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
637 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400639 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000640
Vivien Didelote57e5e72016-08-15 17:19:00 -0400641 err = mv88e6xxx_ppu_access_get(chip);
642 if (!err) {
643 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400644 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000645 }
646
Vivien Didelote57e5e72016-08-15 17:19:00 -0400647 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000648}
649
Vivien Didelote57e5e72016-08-15 17:19:00 -0400650static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
651 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000652{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400653 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000654
Vivien Didelote57e5e72016-08-15 17:19:00 -0400655 err = mv88e6xxx_ppu_access_get(chip);
656 if (!err) {
657 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400658 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000659 }
660
Vivien Didelote57e5e72016-08-15 17:19:00 -0400661 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000662}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663
Vivien Didelotfad09c72016-06-21 12:28:20 -0400664static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200665{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400666 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200667}
668
Vivien Didelotfad09c72016-06-21 12:28:20 -0400669static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200670{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400671 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200672}
673
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200675{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400676 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200677}
678
Vivien Didelotfad09c72016-06-21 12:28:20 -0400679static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200680{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400681 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200682}
683
Vivien Didelotfad09c72016-06-21 12:28:20 -0400684static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200685{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400686 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200687}
688
Vivien Didelotfad09c72016-06-21 12:28:20 -0400689static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700690{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400691 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700692}
693
Vivien Didelotfad09c72016-06-21 12:28:20 -0400694static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200695{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400696 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200697}
698
Vivien Didelotfad09c72016-06-21 12:28:20 -0400699static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200700{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400701 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200702}
703
Andrew Lunndea87022015-08-31 15:56:47 +0200704/* We expect the switch to perform auto negotiation if there is a real
705 * phy. However, in the case of a fixed link phy, we force the port
706 * settings from the fixed link settings.
707 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400708static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
709 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200710{
Vivien Didelot04bed142016-08-31 18:06:13 -0400711 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200712 u16 reg;
713 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200714
715 if (!phy_is_pseudo_fixed_link(phydev))
716 return;
717
Vivien Didelotfad09c72016-06-21 12:28:20 -0400718 mutex_lock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200719
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200720 err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
721 if (err)
Andrew Lunndea87022015-08-31 15:56:47 +0200722 goto out;
723
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200724 reg &= ~(PORT_PCS_CTRL_LINK_UP |
725 PORT_PCS_CTRL_FORCE_LINK |
726 PORT_PCS_CTRL_DUPLEX_FULL |
727 PORT_PCS_CTRL_FORCE_DUPLEX |
728 PORT_PCS_CTRL_UNFORCED);
Andrew Lunndea87022015-08-31 15:56:47 +0200729
730 reg |= PORT_PCS_CTRL_FORCE_LINK;
731 if (phydev->link)
Vivien Didelot57d32312016-06-20 13:13:58 -0400732 reg |= PORT_PCS_CTRL_LINK_UP;
Andrew Lunndea87022015-08-31 15:56:47 +0200733
Vivien Didelotfad09c72016-06-21 12:28:20 -0400734 if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200735 goto out;
736
737 switch (phydev->speed) {
738 case SPEED_1000:
739 reg |= PORT_PCS_CTRL_1000;
740 break;
741 case SPEED_100:
742 reg |= PORT_PCS_CTRL_100;
743 break;
744 case SPEED_10:
745 reg |= PORT_PCS_CTRL_10;
746 break;
747 default:
748 pr_info("Unknown speed");
749 goto out;
750 }
751
752 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
753 if (phydev->duplex == DUPLEX_FULL)
754 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
755
Vivien Didelotfad09c72016-06-21 12:28:20 -0400756 if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400757 (port >= mv88e6xxx_num_ports(chip) - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200758 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
759 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
760 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
761 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
762 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
763 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
764 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
765 }
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200766 mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200767
768out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400769 mutex_unlock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200770}
771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773{
Vivien Didelota935c052016-09-29 12:21:53 -0400774 u16 val;
775 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000776
777 for (i = 0; i < 10; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400778 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
779 if ((val & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780 return 0;
781 }
782
783 return -ETIMEDOUT;
784}
785
Vivien Didelotfad09c72016-06-21 12:28:20 -0400786static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000787{
Vivien Didelota935c052016-09-29 12:21:53 -0400788 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000789
Vivien Didelotfad09c72016-06-21 12:28:20 -0400790 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200791 port = (port + 1) << 5;
792
Barry Grussling3675c8d2013-01-08 16:05:53 +0000793 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelota935c052016-09-29 12:21:53 -0400794 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
795 GLOBAL_STATS_OP_CAPTURE_PORT |
796 GLOBAL_STATS_OP_HIST_RX_TX | port);
797 if (err)
798 return err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000799
Barry Grussling3675c8d2013-01-08 16:05:53 +0000800 /* Wait for the snapshotting to complete. */
Vivien Didelota935c052016-09-29 12:21:53 -0400801 return _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000802}
803
Vivien Didelotfad09c72016-06-21 12:28:20 -0400804static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400805 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000806{
Vivien Didelota935c052016-09-29 12:21:53 -0400807 u32 value;
808 u16 reg;
809 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000810
811 *val = 0;
812
Vivien Didelota935c052016-09-29 12:21:53 -0400813 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
814 GLOBAL_STATS_OP_READ_CAPTURED |
815 GLOBAL_STATS_OP_HIST_RX_TX | stat);
816 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000817 return;
818
Vivien Didelota935c052016-09-29 12:21:53 -0400819 err = _mv88e6xxx_stats_wait(chip);
820 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000821 return;
822
Vivien Didelota935c052016-09-29 12:21:53 -0400823 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
824 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000825 return;
826
Vivien Didelota935c052016-09-29 12:21:53 -0400827 value = reg << 16;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000828
Vivien Didelota935c052016-09-29 12:21:53 -0400829 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
830 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000831 return;
832
Vivien Didelota935c052016-09-29 12:21:53 -0400833 *val = value | reg;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000834}
835
Andrew Lunne413e7e2015-04-02 04:06:38 +0200836static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100837 { "in_good_octets", 8, 0x00, BANK0, },
838 { "in_bad_octets", 4, 0x02, BANK0, },
839 { "in_unicast", 4, 0x04, BANK0, },
840 { "in_broadcasts", 4, 0x06, BANK0, },
841 { "in_multicasts", 4, 0x07, BANK0, },
842 { "in_pause", 4, 0x16, BANK0, },
843 { "in_undersize", 4, 0x18, BANK0, },
844 { "in_fragments", 4, 0x19, BANK0, },
845 { "in_oversize", 4, 0x1a, BANK0, },
846 { "in_jabber", 4, 0x1b, BANK0, },
847 { "in_rx_error", 4, 0x1c, BANK0, },
848 { "in_fcs_error", 4, 0x1d, BANK0, },
849 { "out_octets", 8, 0x0e, BANK0, },
850 { "out_unicast", 4, 0x10, BANK0, },
851 { "out_broadcasts", 4, 0x13, BANK0, },
852 { "out_multicasts", 4, 0x12, BANK0, },
853 { "out_pause", 4, 0x15, BANK0, },
854 { "excessive", 4, 0x11, BANK0, },
855 { "collisions", 4, 0x1e, BANK0, },
856 { "deferred", 4, 0x05, BANK0, },
857 { "single", 4, 0x14, BANK0, },
858 { "multiple", 4, 0x17, BANK0, },
859 { "out_fcs_error", 4, 0x03, BANK0, },
860 { "late", 4, 0x1f, BANK0, },
861 { "hist_64bytes", 4, 0x08, BANK0, },
862 { "hist_65_127bytes", 4, 0x09, BANK0, },
863 { "hist_128_255bytes", 4, 0x0a, BANK0, },
864 { "hist_256_511bytes", 4, 0x0b, BANK0, },
865 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
866 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
867 { "sw_in_discards", 4, 0x10, PORT, },
868 { "sw_in_filtered", 2, 0x12, PORT, },
869 { "sw_out_filtered", 2, 0x13, PORT, },
870 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
871 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
872 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
873 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
874 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
875 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
876 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
877 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
878 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
879 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
880 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
881 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
882 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
883 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
884 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
885 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
886 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
887 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
888 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
889 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
890 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
891 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
892 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
893 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
894 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
895 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200896};
897
Vivien Didelotfad09c72016-06-21 12:28:20 -0400898static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100899 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200900{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100901 switch (stat->type) {
902 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200903 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100904 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400905 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100906 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400907 return mv88e6xxx_6095_family(chip) ||
908 mv88e6xxx_6185_family(chip) ||
909 mv88e6xxx_6097_family(chip) ||
910 mv88e6xxx_6165_family(chip) ||
911 mv88e6xxx_6351_family(chip) ||
912 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200913 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000915}
916
Vivien Didelotfad09c72016-06-21 12:28:20 -0400917static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100918 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200919 int port)
920{
Andrew Lunn80c46272015-06-20 18:42:30 +0200921 u32 low;
922 u32 high = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200923 int err;
924 u16 reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200925 u64 value;
926
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100927 switch (s->type) {
928 case PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200929 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
930 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200931 return UINT64_MAX;
932
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200933 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200934 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200935 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
936 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200937 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200938 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200939 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100940 break;
941 case BANK0:
942 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400943 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200944 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400945 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200946 }
947 value = (((u64)high) << 16) | low;
948 return value;
949}
950
Vivien Didelotf81ec902016-05-09 13:22:58 -0400951static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
952 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100953{
Vivien Didelot04bed142016-08-31 18:06:13 -0400954 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100955 struct mv88e6xxx_hw_stat *stat;
956 int i, j;
957
958 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
959 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400960 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100961 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
962 ETH_GSTRING_LEN);
963 j++;
964 }
965 }
966}
967
Vivien Didelotf81ec902016-05-09 13:22:58 -0400968static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100969{
Vivien Didelot04bed142016-08-31 18:06:13 -0400970 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100971 struct mv88e6xxx_hw_stat *stat;
972 int i, j;
973
974 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
975 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400976 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100977 j++;
978 }
979 return j;
980}
981
Vivien Didelotf81ec902016-05-09 13:22:58 -0400982static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
983 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000984{
Vivien Didelot04bed142016-08-31 18:06:13 -0400985 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100986 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000987 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100988 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000989
Vivien Didelotfad09c72016-06-21 12:28:20 -0400990 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000991
Vivien Didelotfad09c72016-06-21 12:28:20 -0400992 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000993 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400994 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000995 return;
996 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100997 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
998 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400999 if (mv88e6xxx_has_stat(chip, stat)) {
1000 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001001 j++;
1002 }
1003 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001004
Vivien Didelotfad09c72016-06-21 12:28:20 -04001005 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001006}
Ben Hutchings98e67302011-11-25 14:36:19 +00001007
Vivien Didelotf81ec902016-05-09 13:22:58 -04001008static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001009{
1010 return 32 * sizeof(u16);
1011}
1012
Vivien Didelotf81ec902016-05-09 13:22:58 -04001013static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1014 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001015{
Vivien Didelot04bed142016-08-31 18:06:13 -04001016 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001017 int err;
1018 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001019 u16 *p = _p;
1020 int i;
1021
1022 regs->version = 0;
1023
1024 memset(p, 0xff, 32 * sizeof(u16));
1025
Vivien Didelotfad09c72016-06-21 12:28:20 -04001026 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001027
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001028 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001029
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001030 err = mv88e6xxx_port_read(chip, port, i, &reg);
1031 if (!err)
1032 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001033 }
Vivien Didelot23062512016-05-09 13:22:45 -04001034
Vivien Didelotfad09c72016-06-21 12:28:20 -04001035 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001036}
1037
Vivien Didelotfad09c72016-06-21 12:28:20 -04001038static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001039{
Vivien Didelota935c052016-09-29 12:21:53 -04001040 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001041}
1042
Vivien Didelotf81ec902016-05-09 13:22:58 -04001043static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1044 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001045{
Vivien Didelot04bed142016-08-31 18:06:13 -04001046 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001047 u16 reg;
1048 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001049
Vivien Didelotfad09c72016-06-21 12:28:20 -04001050 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001051 return -EOPNOTSUPP;
1052
Vivien Didelotfad09c72016-06-21 12:28:20 -04001053 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001054
Vivien Didelot9c938292016-08-15 17:19:02 -04001055 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1056 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001057 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001058
1059 e->eee_enabled = !!(reg & 0x0200);
1060 e->tx_lpi_enabled = !!(reg & 0x0100);
1061
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001062 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001063 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001064 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001065
Andrew Lunncca8b132015-04-02 04:06:39 +02001066 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001067out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001068 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001069
1070 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001071}
1072
Vivien Didelotf81ec902016-05-09 13:22:58 -04001073static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1074 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001075{
Vivien Didelot04bed142016-08-31 18:06:13 -04001076 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001077 u16 reg;
1078 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
Vivien Didelotfad09c72016-06-21 12:28:20 -04001080 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001081 return -EOPNOTSUPP;
1082
Vivien Didelotfad09c72016-06-21 12:28:20 -04001083 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001084
Vivien Didelot9c938292016-08-15 17:19:02 -04001085 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1086 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001087 goto out;
1088
Vivien Didelot9c938292016-08-15 17:19:02 -04001089 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001090 if (e->eee_enabled)
1091 reg |= 0x0200;
1092 if (e->tx_lpi_enabled)
1093 reg |= 0x0100;
1094
Vivien Didelot9c938292016-08-15 17:19:02 -04001095 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001096out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001097 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001098
Vivien Didelot9c938292016-08-15 17:19:02 -04001099 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100}
1101
Vivien Didelotfad09c72016-06-21 12:28:20 -04001102static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001103{
Vivien Didelota935c052016-09-29 12:21:53 -04001104 u16 val;
1105 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001106
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001107 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001108 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1109 if (err)
1110 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001111 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001112 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001113 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1114 if (err)
1115 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001116
Vivien Didelota935c052016-09-29 12:21:53 -04001117 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1118 (val & 0xfff) | ((fid << 8) & 0xf000));
1119 if (err)
1120 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001121
1122 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1123 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001124 }
1125
Vivien Didelota935c052016-09-29 12:21:53 -04001126 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1127 if (err)
1128 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001129
Vivien Didelotfad09c72016-06-21 12:28:20 -04001130 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001131}
1132
Vivien Didelotfad09c72016-06-21 12:28:20 -04001133static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001134 struct mv88e6xxx_atu_entry *entry)
1135{
1136 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1137
1138 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1139 unsigned int mask, shift;
1140
1141 if (entry->trunk) {
1142 data |= GLOBAL_ATU_DATA_TRUNK;
1143 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1144 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1145 } else {
1146 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1147 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1148 }
1149
1150 data |= (entry->portv_trunkid << shift) & mask;
1151 }
1152
Vivien Didelota935c052016-09-29 12:21:53 -04001153 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001154}
1155
Vivien Didelotfad09c72016-06-21 12:28:20 -04001156static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001157 struct mv88e6xxx_atu_entry *entry,
1158 bool static_too)
1159{
1160 int op;
1161 int err;
1162
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001164 if (err)
1165 return err;
1166
Vivien Didelotfad09c72016-06-21 12:28:20 -04001167 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001168 if (err)
1169 return err;
1170
1171 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001172 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1173 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1174 } else {
1175 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1176 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1177 }
1178
Vivien Didelotfad09c72016-06-21 12:28:20 -04001179 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001180}
1181
Vivien Didelotfad09c72016-06-21 12:28:20 -04001182static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001183 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001184{
1185 struct mv88e6xxx_atu_entry entry = {
1186 .fid = fid,
1187 .state = 0, /* EntryState bits must be 0 */
1188 };
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001191}
1192
Vivien Didelotfad09c72016-06-21 12:28:20 -04001193static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001194 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001195{
1196 struct mv88e6xxx_atu_entry entry = {
1197 .trunk = false,
1198 .fid = fid,
1199 };
1200
1201 /* EntryState bits must be 0xF */
1202 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1203
1204 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1205 entry.portv_trunkid = (to_port & 0x0f) << 4;
1206 entry.portv_trunkid |= from_port & 0x0f;
1207
Vivien Didelotfad09c72016-06-21 12:28:20 -04001208 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001209}
1210
Vivien Didelotfad09c72016-06-21 12:28:20 -04001211static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001212 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001213{
1214 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001215 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001216}
1217
Vivien Didelotfad09c72016-06-21 12:28:20 -04001218static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001219{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001221 const u16 mask = (1 << mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001222 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001223 u16 output_ports = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001224 u16 reg;
1225 int err;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001226 int i;
1227
1228 /* allow CPU port or DSA link(s) to send frames to every port */
1229 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1230 output_ports = mask;
1231 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001232 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001233 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001234 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001235 output_ports |= BIT(i);
1236
1237 /* allow sending frames to CPU port and DSA link(s) */
1238 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1239 output_ports |= BIT(i);
1240 }
1241 }
1242
1243 /* prevent frames from going back out of the port they came in on */
1244 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001245
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001246 err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
1247 if (err)
1248 return err;
Vivien Didelotede80982015-10-11 18:08:35 -04001249
1250 reg &= ~mask;
1251 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001252
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001253 return mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001254}
1255
Vivien Didelotf81ec902016-05-09 13:22:58 -04001256static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1257 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001258{
Vivien Didelot04bed142016-08-31 18:06:13 -04001259 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001260 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001261 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001262
1263 switch (state) {
1264 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001265 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001266 break;
1267 case BR_STATE_BLOCKING:
1268 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001269 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001270 break;
1271 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001272 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001273 break;
1274 case BR_STATE_FORWARDING:
1275 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001276 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001277 break;
1278 }
1279
Vivien Didelotfad09c72016-06-21 12:28:20 -04001280 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001281 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001283
1284 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001285 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001286}
1287
Vivien Didelot749efcb2016-09-22 16:49:24 -04001288static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1289{
1290 struct mv88e6xxx_chip *chip = ds->priv;
1291 int err;
1292
1293 mutex_lock(&chip->reg_lock);
1294 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1295 mutex_unlock(&chip->reg_lock);
1296
1297 if (err)
1298 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1299}
1300
Vivien Didelotfad09c72016-06-21 12:28:20 -04001301static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001302 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001303{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001304 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001305 u16 pvid, reg;
1306 int err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001307
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001308 err = mv88e6xxx_port_read(chip, port, PORT_DEFAULT_VLAN, &reg);
1309 if (err)
1310 return err;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001311
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001312 pvid = reg & PORT_DEFAULT_VLAN_MASK;
Vivien Didelot5da96032016-03-07 18:24:39 -05001313
1314 if (new) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001315 reg &= ~PORT_DEFAULT_VLAN_MASK;
1316 reg |= *new & PORT_DEFAULT_VLAN_MASK;
Vivien Didelot5da96032016-03-07 18:24:39 -05001317
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001318 err = mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, reg);
1319 if (err)
1320 return err;
Vivien Didelot5da96032016-03-07 18:24:39 -05001321
Andrew Lunnc8b09802016-06-04 21:16:57 +02001322 netdev_dbg(ds->ports[port].netdev,
1323 "DefaultVID %d (was %d)\n", *new, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001324 }
1325
1326 if (old)
1327 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001328
1329 return 0;
1330}
1331
Vivien Didelotfad09c72016-06-21 12:28:20 -04001332static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001333 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001334{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001335 return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001336}
1337
Vivien Didelotfad09c72016-06-21 12:28:20 -04001338static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001339 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001340{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001341 return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001342}
1343
Vivien Didelotfad09c72016-06-21 12:28:20 -04001344static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001345{
Vivien Didelota935c052016-09-29 12:21:53 -04001346 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001347}
1348
Vivien Didelotfad09c72016-06-21 12:28:20 -04001349static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001350{
Vivien Didelota935c052016-09-29 12:21:53 -04001351 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001352
Vivien Didelota935c052016-09-29 12:21:53 -04001353 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1354 if (err)
1355 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001356
Vivien Didelotfad09c72016-06-21 12:28:20 -04001357 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001358}
1359
Vivien Didelotfad09c72016-06-21 12:28:20 -04001360static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001361{
1362 int ret;
1363
Vivien Didelotfad09c72016-06-21 12:28:20 -04001364 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001365 if (ret < 0)
1366 return ret;
1367
Vivien Didelotfad09c72016-06-21 12:28:20 -04001368 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001369}
1370
Vivien Didelotfad09c72016-06-21 12:28:20 -04001371static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001372 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001373 unsigned int nibble_offset)
1374{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001375 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001376 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001377
1378 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001379 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001380
Vivien Didelota935c052016-09-29 12:21:53 -04001381 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1382 if (err)
1383 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001384 }
1385
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001386 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001387 unsigned int shift = (i % 4) * 4 + nibble_offset;
1388 u16 reg = regs[i / 4];
1389
1390 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1391 }
1392
1393 return 0;
1394}
1395
Vivien Didelotfad09c72016-06-21 12:28:20 -04001396static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001397 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001398{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001399 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001400}
1401
Vivien Didelotfad09c72016-06-21 12:28:20 -04001402static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001403 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001404{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001405 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001406}
1407
Vivien Didelotfad09c72016-06-21 12:28:20 -04001408static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001409 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001410 unsigned int nibble_offset)
1411{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001412 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001413 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001414
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001415 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001416 unsigned int shift = (i % 4) * 4 + nibble_offset;
1417 u8 data = entry->data[i];
1418
1419 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1420 }
1421
1422 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001423 u16 reg = regs[i];
1424
1425 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1426 if (err)
1427 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001428 }
1429
1430 return 0;
1431}
1432
Vivien Didelotfad09c72016-06-21 12:28:20 -04001433static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001434 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001435{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001436 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001437}
1438
Vivien Didelotfad09c72016-06-21 12:28:20 -04001439static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001440 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001441{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001442 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001443}
1444
Vivien Didelotfad09c72016-06-21 12:28:20 -04001445static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001446{
Vivien Didelota935c052016-09-29 12:21:53 -04001447 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1448 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001449}
1450
Vivien Didelotfad09c72016-06-21 12:28:20 -04001451static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001452 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001453{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001454 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001455 u16 val;
1456 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001457
Vivien Didelota935c052016-09-29 12:21:53 -04001458 err = _mv88e6xxx_vtu_wait(chip);
1459 if (err)
1460 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001461
Vivien Didelota935c052016-09-29 12:21:53 -04001462 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1463 if (err)
1464 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001465
Vivien Didelota935c052016-09-29 12:21:53 -04001466 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1467 if (err)
1468 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001469
Vivien Didelota935c052016-09-29 12:21:53 -04001470 next.vid = val & GLOBAL_VTU_VID_MASK;
1471 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001472
1473 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001474 err = mv88e6xxx_vtu_data_read(chip, &next);
1475 if (err)
1476 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001477
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001478 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001479 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1480 if (err)
1481 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001482
Vivien Didelota935c052016-09-29 12:21:53 -04001483 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001484 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001485 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1486 * VTU DBNum[3:0] are located in VTU Operation 3:0
1487 */
Vivien Didelota935c052016-09-29 12:21:53 -04001488 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1489 if (err)
1490 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001491
Vivien Didelota935c052016-09-29 12:21:53 -04001492 next.fid = (val & 0xf00) >> 4;
1493 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001494 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001495
Vivien Didelotfad09c72016-06-21 12:28:20 -04001496 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001497 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1498 if (err)
1499 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001500
Vivien Didelota935c052016-09-29 12:21:53 -04001501 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001502 }
1503 }
1504
1505 *entry = next;
1506 return 0;
1507}
1508
Vivien Didelotf81ec902016-05-09 13:22:58 -04001509static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1510 struct switchdev_obj_port_vlan *vlan,
1511 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001512{
Vivien Didelot04bed142016-08-31 18:06:13 -04001513 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001514 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001515 u16 pvid;
1516 int err;
1517
Vivien Didelotfad09c72016-06-21 12:28:20 -04001518 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001519 return -EOPNOTSUPP;
1520
Vivien Didelotfad09c72016-06-21 12:28:20 -04001521 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001522
Vivien Didelotfad09c72016-06-21 12:28:20 -04001523 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001524 if (err)
1525 goto unlock;
1526
Vivien Didelotfad09c72016-06-21 12:28:20 -04001527 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001528 if (err)
1529 goto unlock;
1530
1531 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001532 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001533 if (err)
1534 break;
1535
1536 if (!next.valid)
1537 break;
1538
1539 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1540 continue;
1541
1542 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001543 vlan->vid_begin = next.vid;
1544 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001545 vlan->flags = 0;
1546
1547 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1548 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1549
1550 if (next.vid == pvid)
1551 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1552
1553 err = cb(&vlan->obj);
1554 if (err)
1555 break;
1556 } while (next.vid < GLOBAL_VTU_VID_MASK);
1557
1558unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001559 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001560
1561 return err;
1562}
1563
Vivien Didelotfad09c72016-06-21 12:28:20 -04001564static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001565 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001566{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001567 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001568 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001569 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001570
Vivien Didelota935c052016-09-29 12:21:53 -04001571 err = _mv88e6xxx_vtu_wait(chip);
1572 if (err)
1573 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001574
1575 if (!entry->valid)
1576 goto loadpurge;
1577
1578 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001579 err = mv88e6xxx_vtu_data_write(chip, entry);
1580 if (err)
1581 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001582
Vivien Didelotfad09c72016-06-21 12:28:20 -04001583 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001584 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001585 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1586 if (err)
1587 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001588 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001589
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001590 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001591 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001592 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1593 if (err)
1594 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001595 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001596 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1597 * VTU DBNum[3:0] are located in VTU Operation 3:0
1598 */
1599 op |= (entry->fid & 0xf0) << 8;
1600 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001601 }
1602
1603 reg = GLOBAL_VTU_VID_VALID;
1604loadpurge:
1605 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001606 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1607 if (err)
1608 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001609
Vivien Didelotfad09c72016-06-21 12:28:20 -04001610 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001611}
1612
Vivien Didelotfad09c72016-06-21 12:28:20 -04001613static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001614 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001615{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001616 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001617 u16 val;
1618 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001619
Vivien Didelota935c052016-09-29 12:21:53 -04001620 err = _mv88e6xxx_vtu_wait(chip);
1621 if (err)
1622 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001623
Vivien Didelota935c052016-09-29 12:21:53 -04001624 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1625 sid & GLOBAL_VTU_SID_MASK);
1626 if (err)
1627 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001628
Vivien Didelota935c052016-09-29 12:21:53 -04001629 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1630 if (err)
1631 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001632
Vivien Didelota935c052016-09-29 12:21:53 -04001633 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1634 if (err)
1635 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001636
Vivien Didelota935c052016-09-29 12:21:53 -04001637 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001638
Vivien Didelota935c052016-09-29 12:21:53 -04001639 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1640 if (err)
1641 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001642
Vivien Didelota935c052016-09-29 12:21:53 -04001643 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001644
1645 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001646 err = mv88e6xxx_stu_data_read(chip, &next);
1647 if (err)
1648 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001649 }
1650
1651 *entry = next;
1652 return 0;
1653}
1654
Vivien Didelotfad09c72016-06-21 12:28:20 -04001655static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001656 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001657{
1658 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001659 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001660
Vivien Didelota935c052016-09-29 12:21:53 -04001661 err = _mv88e6xxx_vtu_wait(chip);
1662 if (err)
1663 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001664
1665 if (!entry->valid)
1666 goto loadpurge;
1667
1668 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001669 err = mv88e6xxx_stu_data_write(chip, entry);
1670 if (err)
1671 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001672
1673 reg = GLOBAL_VTU_VID_VALID;
1674loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001675 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1676 if (err)
1677 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001678
1679 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001680 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1681 if (err)
1682 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001683
Vivien Didelotfad09c72016-06-21 12:28:20 -04001684 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001685}
1686
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001688 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001689{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001690 struct dsa_switch *ds = chip->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001691 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001692 u16 fid;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001693 u16 reg;
1694 int err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001695
Vivien Didelotfad09c72016-06-21 12:28:20 -04001696 if (mv88e6xxx_num_databases(chip) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001697 upper_mask = 0xff;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001698 else if (mv88e6xxx_num_databases(chip) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001699 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001700 else
1701 return -EOPNOTSUPP;
1702
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001703 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001704 err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
1705 if (err)
1706 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001707
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001708 fid = (reg & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001709
1710 if (new) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001711 reg &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1712 reg |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001713
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001714 err = mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
1715 if (err)
1716 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001717 }
1718
1719 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001720 err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_1, &reg);
1721 if (err)
1722 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001723
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001724 fid |= (reg & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001725
1726 if (new) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001727 reg &= ~upper_mask;
1728 reg |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001729
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001730 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, reg);
1731 if (err)
1732 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001733
Andrew Lunnc8b09802016-06-04 21:16:57 +02001734 netdev_dbg(ds->ports[port].netdev,
1735 "FID %d (was %d)\n", *new, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001736 }
1737
1738 if (old)
1739 *old = fid;
1740
1741 return 0;
1742}
1743
Vivien Didelotfad09c72016-06-21 12:28:20 -04001744static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001745 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001746{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001747 return _mv88e6xxx_port_fid(chip, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001748}
1749
Vivien Didelotfad09c72016-06-21 12:28:20 -04001750static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001751 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001752{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001753 return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001754}
1755
Vivien Didelotfad09c72016-06-21 12:28:20 -04001756static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001757{
1758 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001759 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001760 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001761
1762 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1763
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001764 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001765 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001766 err = _mv88e6xxx_port_fid_get(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001767 if (err)
1768 return err;
1769
1770 set_bit(*fid, fid_bitmap);
1771 }
1772
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001773 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001774 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001775 if (err)
1776 return err;
1777
1778 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001779 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001780 if (err)
1781 return err;
1782
1783 if (!vlan.valid)
1784 break;
1785
1786 set_bit(vlan.fid, fid_bitmap);
1787 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1788
1789 /* The reset value 0x000 is used to indicate that multiple address
1790 * databases are not needed. Return the next positive available.
1791 */
1792 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001793 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001794 return -ENOSPC;
1795
1796 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001798}
1799
Vivien Didelotfad09c72016-06-21 12:28:20 -04001800static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001801 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001802{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001803 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001804 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001805 .valid = true,
1806 .vid = vid,
1807 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001808 int i, err;
1809
Vivien Didelotfad09c72016-06-21 12:28:20 -04001810 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001811 if (err)
1812 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001813
Vivien Didelot3d131f02015-11-03 10:52:52 -05001814 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001815 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001816 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1817 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1818 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001819
Vivien Didelotfad09c72016-06-21 12:28:20 -04001820 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1821 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001822 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001823
1824 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1825 * implemented, only one STU entry is needed to cover all VTU
1826 * entries. Thus, validate the SID 0.
1827 */
1828 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001829 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001830 if (err)
1831 return err;
1832
1833 if (vstp.sid != vlan.sid || !vstp.valid) {
1834 memset(&vstp, 0, sizeof(vstp));
1835 vstp.valid = true;
1836 vstp.sid = vlan.sid;
1837
Vivien Didelotfad09c72016-06-21 12:28:20 -04001838 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001839 if (err)
1840 return err;
1841 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001842 }
1843
1844 *entry = vlan;
1845 return 0;
1846}
1847
Vivien Didelotfad09c72016-06-21 12:28:20 -04001848static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001849 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001850{
1851 int err;
1852
1853 if (!vid)
1854 return -EINVAL;
1855
Vivien Didelotfad09c72016-06-21 12:28:20 -04001856 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001857 if (err)
1858 return err;
1859
Vivien Didelotfad09c72016-06-21 12:28:20 -04001860 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001861 if (err)
1862 return err;
1863
1864 if (entry->vid != vid || !entry->valid) {
1865 if (!creat)
1866 return -EOPNOTSUPP;
1867 /* -ENOENT would've been more appropriate, but switchdev expects
1868 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1869 */
1870
Vivien Didelotfad09c72016-06-21 12:28:20 -04001871 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001872 }
1873
1874 return err;
1875}
1876
Vivien Didelotda9c3592016-02-12 12:09:40 -05001877static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1878 u16 vid_begin, u16 vid_end)
1879{
Vivien Didelot04bed142016-08-31 18:06:13 -04001880 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001881 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001882 int i, err;
1883
1884 if (!vid_begin)
1885 return -EOPNOTSUPP;
1886
Vivien Didelotfad09c72016-06-21 12:28:20 -04001887 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001888
Vivien Didelotfad09c72016-06-21 12:28:20 -04001889 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001890 if (err)
1891 goto unlock;
1892
1893 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001894 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001895 if (err)
1896 goto unlock;
1897
1898 if (!vlan.valid)
1899 break;
1900
1901 if (vlan.vid > vid_end)
1902 break;
1903
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001904 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001905 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1906 continue;
1907
1908 if (vlan.data[i] ==
1909 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1910 continue;
1911
Vivien Didelotfad09c72016-06-21 12:28:20 -04001912 if (chip->ports[i].bridge_dev ==
1913 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001914 break; /* same bridge, check next VLAN */
1915
Andrew Lunnc8b09802016-06-04 21:16:57 +02001916 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001917 "hardware VLAN %d already used by %s\n",
1918 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001919 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001920 err = -EOPNOTSUPP;
1921 goto unlock;
1922 }
1923 } while (vlan.vid < vid_end);
1924
1925unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001926 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001927
1928 return err;
1929}
1930
Vivien Didelot214cdb92016-02-26 13:16:08 -05001931static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1932 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
1933 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
1934 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
1935 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
1936};
1937
Vivien Didelotf81ec902016-05-09 13:22:58 -04001938static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1939 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001940{
Vivien Didelot04bed142016-08-31 18:06:13 -04001941 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001942 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1943 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001944 u16 reg;
1945 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001946
Vivien Didelotfad09c72016-06-21 12:28:20 -04001947 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001948 return -EOPNOTSUPP;
1949
Vivien Didelotfad09c72016-06-21 12:28:20 -04001950 mutex_lock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001951
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001952 err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
1953 if (err)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001954 goto unlock;
1955
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001956 old = reg & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001957
Vivien Didelot5220ef12016-03-07 18:24:52 -05001958 if (new != old) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001959 reg &= ~PORT_CONTROL_2_8021Q_MASK;
1960 reg |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001961
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001962 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
1963 if (err)
Vivien Didelot5220ef12016-03-07 18:24:52 -05001964 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001965
Andrew Lunnc8b09802016-06-04 21:16:57 +02001966 netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
Vivien Didelot5220ef12016-03-07 18:24:52 -05001967 mv88e6xxx_port_8021q_mode_names[new],
1968 mv88e6xxx_port_8021q_mode_names[old]);
1969 }
1970
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001971 err = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001972unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001973 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001974
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001975 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001976}
1977
Vivien Didelot57d32312016-06-20 13:13:58 -04001978static int
1979mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1980 const struct switchdev_obj_port_vlan *vlan,
1981 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001982{
Vivien Didelot04bed142016-08-31 18:06:13 -04001983 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001984 int err;
1985
Vivien Didelotfad09c72016-06-21 12:28:20 -04001986 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001987 return -EOPNOTSUPP;
1988
Vivien Didelotda9c3592016-02-12 12:09:40 -05001989 /* If the requested port doesn't belong to the same bridge as the VLAN
1990 * members, do not support it (yet) and fallback to software VLAN.
1991 */
1992 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1993 vlan->vid_end);
1994 if (err)
1995 return err;
1996
Vivien Didelot76e398a2015-11-01 12:33:55 -05001997 /* We don't need any dynamic resource from the kernel (yet),
1998 * so skip the prepare phase.
1999 */
2000 return 0;
2001}
2002
Vivien Didelotfad09c72016-06-21 12:28:20 -04002003static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04002004 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002005{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002006 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002007 int err;
2008
Vivien Didelotfad09c72016-06-21 12:28:20 -04002009 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002010 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002011 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002012
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002013 vlan.data[port] = untagged ?
2014 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
2015 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
2016
Vivien Didelotfad09c72016-06-21 12:28:20 -04002017 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002018}
2019
Vivien Didelotf81ec902016-05-09 13:22:58 -04002020static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
2021 const struct switchdev_obj_port_vlan *vlan,
2022 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002023{
Vivien Didelot04bed142016-08-31 18:06:13 -04002024 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002025 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2026 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
2027 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002028
Vivien Didelotfad09c72016-06-21 12:28:20 -04002029 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002030 return;
2031
Vivien Didelotfad09c72016-06-21 12:28:20 -04002032 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002033
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002034 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002035 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002036 netdev_err(ds->ports[port].netdev,
2037 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002038 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05002039
Vivien Didelotfad09c72016-06-21 12:28:20 -04002040 if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002041 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002042 vlan->vid_end);
2043
Vivien Didelotfad09c72016-06-21 12:28:20 -04002044 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002045}
2046
Vivien Didelotfad09c72016-06-21 12:28:20 -04002047static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002048 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002049{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002050 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002051 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002052 int i, err;
2053
Vivien Didelotfad09c72016-06-21 12:28:20 -04002054 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002055 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002056 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002057
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05002058 /* Tell switchdev if this VLAN is handled in software */
2059 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002060 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002061
2062 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2063
2064 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002065 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002066 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05002067 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002068 continue;
2069
2070 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002071 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002072 break;
2073 }
2074 }
2075
Vivien Didelotfad09c72016-06-21 12:28:20 -04002076 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002077 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002078 return err;
2079
Vivien Didelotfad09c72016-06-21 12:28:20 -04002080 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002081}
2082
Vivien Didelotf81ec902016-05-09 13:22:58 -04002083static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2084 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002085{
Vivien Didelot04bed142016-08-31 18:06:13 -04002086 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002087 u16 pvid, vid;
2088 int err = 0;
2089
Vivien Didelotfad09c72016-06-21 12:28:20 -04002090 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002091 return -EOPNOTSUPP;
2092
Vivien Didelotfad09c72016-06-21 12:28:20 -04002093 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002094
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002096 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002097 goto unlock;
2098
Vivien Didelot76e398a2015-11-01 12:33:55 -05002099 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002100 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002101 if (err)
2102 goto unlock;
2103
2104 if (vid == pvid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002105 err = _mv88e6xxx_port_pvid_set(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002106 if (err)
2107 goto unlock;
2108 }
2109 }
2110
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002111unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002112 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002113
2114 return err;
2115}
2116
Vivien Didelotfad09c72016-06-21 12:28:20 -04002117static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002118 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002119{
Vivien Didelota935c052016-09-29 12:21:53 -04002120 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002121
2122 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002123 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
2124 (addr[i * 2] << 8) | addr[i * 2 + 1]);
2125 if (err)
2126 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002127 }
2128
2129 return 0;
2130}
2131
Vivien Didelotfad09c72016-06-21 12:28:20 -04002132static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002133 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002134{
Vivien Didelota935c052016-09-29 12:21:53 -04002135 u16 val;
2136 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002137
2138 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04002139 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
2140 if (err)
2141 return err;
2142
2143 addr[i * 2] = val >> 8;
2144 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002145 }
2146
2147 return 0;
2148}
2149
Vivien Didelotfad09c72016-06-21 12:28:20 -04002150static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002151 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002152{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002153 int ret;
2154
Vivien Didelotfad09c72016-06-21 12:28:20 -04002155 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002156 if (ret < 0)
2157 return ret;
2158
Vivien Didelotfad09c72016-06-21 12:28:20 -04002159 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002160 if (ret < 0)
2161 return ret;
2162
Vivien Didelotfad09c72016-06-21 12:28:20 -04002163 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002164 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002165 return ret;
2166
Vivien Didelotfad09c72016-06-21 12:28:20 -04002167 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002168}
David S. Millercdf09692015-08-11 12:00:37 -07002169
Vivien Didelot88472932016-09-19 19:56:11 -04002170static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2171 struct mv88e6xxx_atu_entry *entry);
2172
2173static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2174 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2175{
2176 struct mv88e6xxx_atu_entry next;
2177 int err;
2178
2179 eth_broadcast_addr(next.mac);
2180
2181 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2182 if (err)
2183 return err;
2184
2185 do {
2186 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2187 if (err)
2188 return err;
2189
2190 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2191 break;
2192
2193 if (ether_addr_equal(next.mac, addr)) {
2194 *entry = next;
2195 return 0;
2196 }
2197 } while (!is_broadcast_ether_addr(next.mac));
2198
2199 memset(entry, 0, sizeof(*entry));
2200 entry->fid = fid;
2201 ether_addr_copy(entry->mac, addr);
2202
2203 return 0;
2204}
2205
Vivien Didelot83dabd12016-08-31 11:50:04 -04002206static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2207 const unsigned char *addr, u16 vid,
2208 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002209{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002210 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002211 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002212 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002213
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002214 /* Null VLAN ID corresponds to the port private database */
2215 if (vid == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002216 err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002217 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002218 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002219 if (err)
2220 return err;
2221
Vivien Didelot88472932016-09-19 19:56:11 -04002222 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2223 if (err)
2224 return err;
2225
2226 /* Purge the ATU entry only if no port is using it anymore */
2227 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2228 entry.portv_trunkid &= ~BIT(port);
2229 if (!entry.portv_trunkid)
2230 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2231 } else {
2232 entry.portv_trunkid |= BIT(port);
2233 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002234 }
2235
Vivien Didelotfad09c72016-06-21 12:28:20 -04002236 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002237}
2238
Vivien Didelotf81ec902016-05-09 13:22:58 -04002239static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2240 const struct switchdev_obj_port_fdb *fdb,
2241 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002242{
2243 /* We don't need any dynamic resource from the kernel (yet),
2244 * so skip the prepare phase.
2245 */
2246 return 0;
2247}
2248
Vivien Didelotf81ec902016-05-09 13:22:58 -04002249static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2250 const struct switchdev_obj_port_fdb *fdb,
2251 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002252{
Vivien Didelot04bed142016-08-31 18:06:13 -04002253 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002254
Vivien Didelotfad09c72016-06-21 12:28:20 -04002255 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002256 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2257 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2258 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002259 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002260}
2261
Vivien Didelotf81ec902016-05-09 13:22:58 -04002262static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2263 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002264{
Vivien Didelot04bed142016-08-31 18:06:13 -04002265 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002266 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002267
Vivien Didelotfad09c72016-06-21 12:28:20 -04002268 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002269 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2270 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002271 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002272
Vivien Didelot83dabd12016-08-31 11:50:04 -04002273 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002274}
2275
Vivien Didelotfad09c72016-06-21 12:28:20 -04002276static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002277 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002278{
Vivien Didelot1d194042015-08-10 09:09:51 -04002279 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002280 u16 val;
2281 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002282
2283 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002284
Vivien Didelota935c052016-09-29 12:21:53 -04002285 err = _mv88e6xxx_atu_wait(chip);
2286 if (err)
2287 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002288
Vivien Didelota935c052016-09-29 12:21:53 -04002289 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2290 if (err)
2291 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002292
Vivien Didelota935c052016-09-29 12:21:53 -04002293 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2294 if (err)
2295 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002296
Vivien Didelota935c052016-09-29 12:21:53 -04002297 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2298 if (err)
2299 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002300
Vivien Didelota935c052016-09-29 12:21:53 -04002301 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002302 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2303 unsigned int mask, shift;
2304
Vivien Didelota935c052016-09-29 12:21:53 -04002305 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002306 next.trunk = true;
2307 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2308 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2309 } else {
2310 next.trunk = false;
2311 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2312 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2313 }
2314
Vivien Didelota935c052016-09-29 12:21:53 -04002315 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002316 }
2317
2318 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002319 return 0;
2320}
2321
Vivien Didelot83dabd12016-08-31 11:50:04 -04002322static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2323 u16 fid, u16 vid, int port,
2324 struct switchdev_obj *obj,
2325 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002326{
2327 struct mv88e6xxx_atu_entry addr = {
2328 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2329 };
2330 int err;
2331
Vivien Didelotfad09c72016-06-21 12:28:20 -04002332 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002333 if (err)
2334 return err;
2335
2336 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002337 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002338 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002339 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002340
2341 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2342 break;
2343
Vivien Didelot83dabd12016-08-31 11:50:04 -04002344 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2345 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002346
Vivien Didelot83dabd12016-08-31 11:50:04 -04002347 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2348 struct switchdev_obj_port_fdb *fdb;
2349
2350 if (!is_unicast_ether_addr(addr.mac))
2351 continue;
2352
2353 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002354 fdb->vid = vid;
2355 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002356 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2357 fdb->ndm_state = NUD_NOARP;
2358 else
2359 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002360 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2361 struct switchdev_obj_port_mdb *mdb;
2362
2363 if (!is_multicast_ether_addr(addr.mac))
2364 continue;
2365
2366 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2367 mdb->vid = vid;
2368 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002369 } else {
2370 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002371 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002372
2373 err = cb(obj);
2374 if (err)
2375 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002376 } while (!is_broadcast_ether_addr(addr.mac));
2377
2378 return err;
2379}
2380
Vivien Didelot83dabd12016-08-31 11:50:04 -04002381static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2382 struct switchdev_obj *obj,
2383 int (*cb)(struct switchdev_obj *obj))
2384{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002385 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002386 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2387 };
2388 u16 fid;
2389 int err;
2390
2391 /* Dump port's default Filtering Information Database (VLAN ID 0) */
2392 err = _mv88e6xxx_port_fid_get(chip, port, &fid);
2393 if (err)
2394 return err;
2395
2396 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2397 if (err)
2398 return err;
2399
2400 /* Dump VLANs' Filtering Information Databases */
2401 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2402 if (err)
2403 return err;
2404
2405 do {
2406 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2407 if (err)
2408 return err;
2409
2410 if (!vlan.valid)
2411 break;
2412
2413 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2414 obj, cb);
2415 if (err)
2416 return err;
2417 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2418
2419 return err;
2420}
2421
Vivien Didelotf81ec902016-05-09 13:22:58 -04002422static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2423 struct switchdev_obj_port_fdb *fdb,
2424 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002425{
Vivien Didelot04bed142016-08-31 18:06:13 -04002426 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002427 int err;
2428
Vivien Didelotfad09c72016-06-21 12:28:20 -04002429 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002430 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002431 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002432
2433 return err;
2434}
2435
Vivien Didelotf81ec902016-05-09 13:22:58 -04002436static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2437 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002438{
Vivien Didelot04bed142016-08-31 18:06:13 -04002439 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002440 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002441
Vivien Didelotfad09c72016-06-21 12:28:20 -04002442 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002443
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002444 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002445 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002446
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002447 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002448 if (chip->ports[i].bridge_dev == bridge) {
2449 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002450 if (err)
2451 break;
2452 }
2453 }
2454
Vivien Didelotfad09c72016-06-21 12:28:20 -04002455 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002456
Vivien Didelot466dfa02016-02-26 13:16:05 -05002457 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002458}
2459
Vivien Didelotf81ec902016-05-09 13:22:58 -04002460static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002461{
Vivien Didelot04bed142016-08-31 18:06:13 -04002462 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002463 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002464 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002465
Vivien Didelotfad09c72016-06-21 12:28:20 -04002466 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002467
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002468 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002469 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002470
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002471 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002472 if (i == port || chip->ports[i].bridge_dev == bridge)
2473 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002474 netdev_warn(ds->ports[i].netdev,
2475 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002476
Vivien Didelotfad09c72016-06-21 12:28:20 -04002477 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002478}
2479
Vivien Didelotfad09c72016-06-21 12:28:20 -04002480static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002481{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002482 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002483 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002484 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002485 unsigned long timeout;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002486 u16 reg;
Vivien Didelota935c052016-09-29 12:21:53 -04002487 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002488 int i;
2489
2490 /* Set all ports to the disabled state. */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002491 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelote28def332016-11-04 03:23:27 +01002492 err = mv88e6xxx_port_set_state(chip, i,
2493 PORT_CONTROL_STATE_DISABLED);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002494 if (err)
2495 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002496 }
2497
2498 /* Wait for transmit queues to drain. */
2499 usleep_range(2000, 4000);
2500
2501 /* If there is a gpio connected to the reset pin, toggle it */
2502 if (gpiod) {
2503 gpiod_set_value_cansleep(gpiod, 1);
2504 usleep_range(10000, 20000);
2505 gpiod_set_value_cansleep(gpiod, 0);
2506 usleep_range(10000, 20000);
2507 }
2508
2509 /* Reset the switch. Keep the PPU active if requested. The PPU
2510 * needs to be active to support indirect phy register access
2511 * through global registers 0x18 and 0x19.
2512 */
2513 if (ppu_active)
Vivien Didelota935c052016-09-29 12:21:53 -04002514 err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002515 else
Vivien Didelota935c052016-09-29 12:21:53 -04002516 err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002517 if (err)
2518 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002519
2520 /* Wait up to one second for reset to complete. */
2521 timeout = jiffies + 1 * HZ;
2522 while (time_before(jiffies, timeout)) {
Vivien Didelota935c052016-09-29 12:21:53 -04002523 err = mv88e6xxx_g1_read(chip, 0x00, &reg);
2524 if (err)
2525 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002526
Vivien Didelota935c052016-09-29 12:21:53 -04002527 if ((reg & is_reset) == is_reset)
Vivien Didelot552238b2016-05-09 13:22:49 -04002528 break;
2529 usleep_range(1000, 2000);
2530 }
2531 if (time_after(jiffies, timeout))
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002532 err = -ETIMEDOUT;
Vivien Didelot552238b2016-05-09 13:22:49 -04002533 else
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002534 err = 0;
Vivien Didelot552238b2016-05-09 13:22:49 -04002535
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002536 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002537}
2538
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002539static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002540{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002541 u16 val;
2542 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002543
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002544 /* Clear Power Down bit */
2545 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2546 if (err)
2547 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002548
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002549 if (val & BMCR_PDOWN) {
2550 val &= ~BMCR_PDOWN;
2551 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002552 }
2553
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002554 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002555}
2556
Vivien Didelotfad09c72016-06-21 12:28:20 -04002557static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002558{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002559 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002560 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002561 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002562
Vivien Didelotfad09c72016-06-21 12:28:20 -04002563 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2564 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2565 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2566 mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002567 /* MAC Forcing register: don't force link, speed,
2568 * duplex or flow control state to any particular
2569 * values on physical ports, but force the CPU port
2570 * and all DSA ports to their maximum bandwidth and
2571 * full duplex.
2572 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002573 err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002574 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002575 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002576 reg |= PORT_PCS_CTRL_FORCE_LINK |
2577 PORT_PCS_CTRL_LINK_UP |
2578 PORT_PCS_CTRL_DUPLEX_FULL |
2579 PORT_PCS_CTRL_FORCE_DUPLEX;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002580 if (mv88e6xxx_6065_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002581 reg |= PORT_PCS_CTRL_100;
2582 else
2583 reg |= PORT_PCS_CTRL_1000;
2584 } else {
2585 reg |= PORT_PCS_CTRL_UNFORCED;
2586 }
2587
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002588 err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
2589 if (err)
2590 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002591 }
2592
2593 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2594 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2595 * tunneling, determine priority by looking at 802.1p and IP
2596 * priority fields (IP prio has precedence), and set STP state
2597 * to Forwarding.
2598 *
2599 * If this is the CPU link, use DSA or EDSA tagging depending
2600 * on which tagging mode was configured.
2601 *
2602 * If this is a link to another switch, use DSA tagging mode.
2603 *
2604 * If this is the upstream port for this switch, enable
2605 * forwarding of unknown unicasts and multicasts.
2606 */
2607 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002608 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2609 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2610 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2611 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002612 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2613 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2614 PORT_CONTROL_STATE_FORWARDING;
2615 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002616 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
Andrew Lunn5377b802016-06-04 21:17:02 +02002617 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002618 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002619 else
2620 reg |= PORT_CONTROL_DSA_TAG;
Jamie Lentinf027e0c2016-08-22 16:01:04 +02002621 reg |= PORT_CONTROL_EGRESS_ADD_TAG |
2622 PORT_CONTROL_FORWARD_UNKNOWN;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002623 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002624 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002625 if (mv88e6xxx_6095_family(chip) ||
2626 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002627 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002628 if (mv88e6xxx_6352_family(chip) ||
2629 mv88e6xxx_6351_family(chip) ||
2630 mv88e6xxx_6165_family(chip) ||
2631 mv88e6xxx_6097_family(chip) ||
2632 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002633 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002634 }
2635
Andrew Lunn54d792f2015-05-06 01:09:47 +02002636 if (port == dsa_upstream_port(ds))
2637 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2638 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2639 }
2640 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002641 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2642 if (err)
2643 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002644 }
2645
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002646 /* If this port is connected to a SerDes, make sure the SerDes is not
2647 * powered down.
2648 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002649 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002650 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2651 if (err)
2652 return err;
2653 reg &= PORT_STATUS_CMODE_MASK;
2654 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2655 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2656 (reg == PORT_STATUS_CMODE_SGMII)) {
2657 err = mv88e6xxx_serdes_power_on(chip);
2658 if (err < 0)
2659 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002660 }
2661 }
2662
Vivien Didelot8efdda42015-08-13 12:52:23 -04002663 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002664 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002665 * untagged frames on this port, do a destination address lookup on all
2666 * received packets as usual, disable ARP mirroring and don't send a
2667 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002668 */
2669 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002670 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2671 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2672 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2673 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002674 reg = PORT_CONTROL_2_MAP_DA;
2675
Vivien Didelotfad09c72016-06-21 12:28:20 -04002676 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2677 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002678 reg |= PORT_CONTROL_2_JUMBO_10240;
2679
Vivien Didelotfad09c72016-06-21 12:28:20 -04002680 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002681 /* Set the upstream port this port should use */
2682 reg |= dsa_upstream_port(ds);
2683 /* enable forwarding of unknown multicast addresses to
2684 * the upstream port
2685 */
2686 if (port == dsa_upstream_port(ds))
2687 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2688 }
2689
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002690 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002691
Andrew Lunn54d792f2015-05-06 01:09:47 +02002692 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002693 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2694 if (err)
2695 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002696 }
2697
2698 /* Port Association Vector: when learning source addresses
2699 * of packets, add the address to the address database using
2700 * a port bitmap that has only the bit for this port set and
2701 * the other bits clear.
2702 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002703 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002704 /* Disable learning for CPU port */
2705 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002706 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002707
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002708 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2709 if (err)
2710 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002711
2712 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002713 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2714 if (err)
2715 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002716
Vivien Didelotfad09c72016-06-21 12:28:20 -04002717 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2718 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2719 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002720 /* Do not limit the period of time that this port can
2721 * be paused for by the remote end or the period of
2722 * time that this port can pause the remote end.
2723 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002724 err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
2725 if (err)
2726 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002727
2728 /* Port ATU control: disable limiting the number of
2729 * address database entries that this port is allowed
2730 * to use.
2731 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002732 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2733 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002734 /* Priority Override: disable DA, SA and VTU priority
2735 * override.
2736 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002737 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2738 0x0000);
2739 if (err)
2740 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002741
2742 /* Port Ethertype: use the Ethertype DSA Ethertype
2743 * value.
2744 */
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002745 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002746 err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
2747 ETH_P_EDSA);
2748 if (err)
2749 return err;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002750 }
2751
Andrew Lunn54d792f2015-05-06 01:09:47 +02002752 /* Tag Remap: use an identity 802.1p prio -> switch
2753 * prio mapping.
2754 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002755 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
2756 0x3210);
2757 if (err)
2758 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002759
2760 /* Tag Remap 2: use an identity 802.1p prio -> switch
2761 * prio mapping.
2762 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002763 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
2764 0x7654);
2765 if (err)
2766 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002767 }
2768
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002769 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002770 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2771 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
Vivien Didelotfad09c72016-06-21 12:28:20 -04002772 mv88e6xxx_6320_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002773 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2774 0x0001);
2775 if (err)
2776 return err;
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002777 } else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002778 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2779 0x0000);
2780 if (err)
2781 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002782 }
2783
Guenter Roeck366f0a02015-03-26 18:36:30 -07002784 /* Port Control 1: disable trunking, disable sending
2785 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002786 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002787 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2788 if (err)
2789 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002790
Vivien Didelot207afda2016-04-14 14:42:09 -04002791 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002792 * database, and allow bidirectional communication between the
2793 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002794 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002795 err = _mv88e6xxx_port_fid_set(chip, port, 0);
2796 if (err)
2797 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002798
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002799 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2800 if (err)
2801 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002802
2803 /* Default VLAN ID and priority: don't set a default VLAN
2804 * ID, and set the default packet priority to zero.
2805 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002806 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002807}
2808
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002809static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002810{
2811 int err;
2812
Vivien Didelota935c052016-09-29 12:21:53 -04002813 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002814 if (err)
2815 return err;
2816
Vivien Didelota935c052016-09-29 12:21:53 -04002817 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002818 if (err)
2819 return err;
2820
Vivien Didelota935c052016-09-29 12:21:53 -04002821 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2822 if (err)
2823 return err;
2824
2825 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002826}
2827
Vivien Didelotacddbd22016-07-18 20:45:39 -04002828static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2829 unsigned int msecs)
2830{
2831 const unsigned int coeff = chip->info->age_time_coeff;
2832 const unsigned int min = 0x01 * coeff;
2833 const unsigned int max = 0xff * coeff;
2834 u8 age_time;
2835 u16 val;
2836 int err;
2837
2838 if (msecs < min || msecs > max)
2839 return -ERANGE;
2840
2841 /* Round to nearest multiple of coeff */
2842 age_time = (msecs + coeff / 2) / coeff;
2843
Vivien Didelota935c052016-09-29 12:21:53 -04002844 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002845 if (err)
2846 return err;
2847
2848 /* AgeTime is 11:4 bits */
2849 val &= ~0xff0;
2850 val |= age_time << 4;
2851
Vivien Didelota935c052016-09-29 12:21:53 -04002852 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002853}
2854
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002855static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2856 unsigned int ageing_time)
2857{
Vivien Didelot04bed142016-08-31 18:06:13 -04002858 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002859 int err;
2860
2861 mutex_lock(&chip->reg_lock);
2862 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2863 mutex_unlock(&chip->reg_lock);
2864
2865 return err;
2866}
2867
Vivien Didelot97299342016-07-18 20:45:30 -04002868static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002869{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002870 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002871 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002872 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002873 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002874
Vivien Didelot119477b2016-05-09 13:22:51 -04002875 /* Enable the PHY Polling Unit if present, don't discard any packets,
2876 * and mask all interrupt sources.
2877 */
Andrew Lunndc30c352016-10-16 19:56:49 +02002878 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
2879 if (err < 0)
2880 return err;
2881
2882 reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002883 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2884 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002885 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2886
Vivien Didelota935c052016-09-29 12:21:53 -04002887 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002888 if (err)
2889 return err;
2890
Vivien Didelotb0745e872016-05-09 13:22:53 -04002891 /* Configure the upstream port, and configure it as the port to which
2892 * ingress and egress and ARP monitor frames are to be sent.
2893 */
2894 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2895 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2896 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelota935c052016-09-29 12:21:53 -04002897 err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002898 if (err)
2899 return err;
2900
Vivien Didelot50484ff2016-05-09 13:22:54 -04002901 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002902 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2903 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2904 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002905 if (err)
2906 return err;
2907
Vivien Didelotacddbd22016-07-18 20:45:39 -04002908 /* Clear all the VTU and STU entries */
2909 err = _mv88e6xxx_vtu_stu_flush(chip);
2910 if (err < 0)
2911 return err;
2912
Vivien Didelot08a01262016-05-09 13:22:50 -04002913 /* Set the default address aging time to 5 minutes, and
2914 * enable address learn messages to be sent to all message
2915 * ports.
2916 */
Vivien Didelota935c052016-09-29 12:21:53 -04002917 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2918 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002919 if (err)
2920 return err;
2921
Vivien Didelotacddbd22016-07-18 20:45:39 -04002922 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2923 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002924 return err;
2925
2926 /* Clear all ATU entries */
2927 err = _mv88e6xxx_atu_flush(chip, 0, true);
2928 if (err)
2929 return err;
2930
Vivien Didelot08a01262016-05-09 13:22:50 -04002931 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002932 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002933 if (err)
2934 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002935 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002936 if (err)
2937 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002938 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002939 if (err)
2940 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002941 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002942 if (err)
2943 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002944 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002945 if (err)
2946 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002947 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002948 if (err)
2949 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002950 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002951 if (err)
2952 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002953 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002954 if (err)
2955 return err;
2956
2957 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002958 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002959 if (err)
2960 return err;
2961
Vivien Didelot97299342016-07-18 20:45:30 -04002962 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002963 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2964 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002965 if (err)
2966 return err;
2967
2968 /* Wait for the flush to complete. */
2969 err = _mv88e6xxx_stats_wait(chip);
2970 if (err)
2971 return err;
2972
2973 return 0;
2974}
2975
Vivien Didelotf81ec902016-05-09 13:22:58 -04002976static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002977{
Vivien Didelot04bed142016-08-31 18:06:13 -04002978 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002979 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002980 int i;
2981
Vivien Didelotfad09c72016-06-21 12:28:20 -04002982 chip->ds = ds;
2983 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002984
Vivien Didelotfad09c72016-06-21 12:28:20 -04002985 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002986
Vivien Didelot97299342016-07-18 20:45:30 -04002987 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002988 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002989 err = mv88e6xxx_setup_port(chip, i);
2990 if (err)
2991 goto unlock;
2992 }
2993
2994 /* Setup Switch Global 1 Registers */
2995 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002996 if (err)
2997 goto unlock;
2998
Vivien Didelot97299342016-07-18 20:45:30 -04002999 /* Setup Switch Global 2 Registers */
3000 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
3001 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003002 if (err)
3003 goto unlock;
3004 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02003005
Vivien Didelot6b17e862015-08-13 12:52:18 -04003006unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003007 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02003008
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003009 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003010}
3011
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003012static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
3013{
Vivien Didelot04bed142016-08-31 18:06:13 -04003014 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003015 int err;
3016
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003017 if (!chip->info->ops->set_switch_mac)
3018 return -EOPNOTSUPP;
3019
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003020 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003021 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003022 mutex_unlock(&chip->reg_lock);
3023
3024 return err;
3025}
3026
Vivien Didelote57e5e72016-08-15 17:19:00 -04003027static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003028{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003029 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003030 u16 val;
3031 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003032
Vivien Didelot370b4ff2016-09-29 12:21:57 -04003033 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04003034 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003035
Vivien Didelotfad09c72016-06-21 12:28:20 -04003036 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003037 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003038 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003039
3040 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003041}
3042
Vivien Didelote57e5e72016-08-15 17:19:00 -04003043static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003044{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003045 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003046 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003047
Vivien Didelot370b4ff2016-09-29 12:21:57 -04003048 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04003049 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003050
Vivien Didelotfad09c72016-06-21 12:28:20 -04003051 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003052 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003053 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003054
3055 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003056}
3057
Vivien Didelotfad09c72016-06-21 12:28:20 -04003058static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02003059 struct device_node *np)
3060{
3061 static int index;
3062 struct mii_bus *bus;
3063 int err;
3064
Andrew Lunnb516d452016-06-04 21:17:06 +02003065 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003066 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02003067
Vivien Didelotfad09c72016-06-21 12:28:20 -04003068 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02003069 if (!bus)
3070 return -ENOMEM;
3071
Vivien Didelotfad09c72016-06-21 12:28:20 -04003072 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02003073 if (np) {
3074 bus->name = np->full_name;
3075 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
3076 } else {
3077 bus->name = "mv88e6xxx SMI";
3078 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3079 }
3080
3081 bus->read = mv88e6xxx_mdio_read;
3082 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003083 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003084
Vivien Didelotfad09c72016-06-21 12:28:20 -04003085 if (chip->mdio_np)
3086 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003087 else
3088 err = mdiobus_register(bus);
3089 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003090 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003091 goto out;
3092 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003093 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003094
3095 return 0;
3096
3097out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003098 if (chip->mdio_np)
3099 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003100
3101 return err;
3102}
3103
Vivien Didelotfad09c72016-06-21 12:28:20 -04003104static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003105
3106{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003107 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003108
3109 mdiobus_unregister(bus);
3110
Vivien Didelotfad09c72016-06-21 12:28:20 -04003111 if (chip->mdio_np)
3112 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003113}
3114
Guenter Roeckc22995c2015-07-25 09:42:28 -07003115#ifdef CONFIG_NET_DSA_HWMON
3116
3117static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3118{
Vivien Didelot04bed142016-08-31 18:06:13 -04003119 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04003120 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003121 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003122
3123 *temp = 0;
3124
Vivien Didelotfad09c72016-06-21 12:28:20 -04003125 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003126
Vivien Didelot9c938292016-08-15 17:19:02 -04003127 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003128 if (ret < 0)
3129 goto error;
3130
3131 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003132 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003133 if (ret < 0)
3134 goto error;
3135
Vivien Didelot9c938292016-08-15 17:19:02 -04003136 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003137 if (ret < 0)
3138 goto error;
3139
3140 /* Wait for temperature to stabilize */
3141 usleep_range(10000, 12000);
3142
Vivien Didelot9c938292016-08-15 17:19:02 -04003143 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3144 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003145 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003146
3147 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003148 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003149 if (ret < 0)
3150 goto error;
3151
3152 *temp = ((val & 0x1f) - 5) * 5;
3153
3154error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003155 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003156 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003157 return ret;
3158}
3159
3160static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3161{
Vivien Didelot04bed142016-08-31 18:06:13 -04003162 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003163 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003164 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003165 int ret;
3166
3167 *temp = 0;
3168
Vivien Didelot9c938292016-08-15 17:19:02 -04003169 mutex_lock(&chip->reg_lock);
3170 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3171 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003172 if (ret < 0)
3173 return ret;
3174
Vivien Didelot9c938292016-08-15 17:19:02 -04003175 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003176
3177 return 0;
3178}
3179
Vivien Didelotf81ec902016-05-09 13:22:58 -04003180static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003181{
Vivien Didelot04bed142016-08-31 18:06:13 -04003182 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003183
Vivien Didelotfad09c72016-06-21 12:28:20 -04003184 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003185 return -EOPNOTSUPP;
3186
Vivien Didelotfad09c72016-06-21 12:28:20 -04003187 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003188 return mv88e63xx_get_temp(ds, temp);
3189
3190 return mv88e61xx_get_temp(ds, temp);
3191}
3192
Vivien Didelotf81ec902016-05-09 13:22:58 -04003193static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003194{
Vivien Didelot04bed142016-08-31 18:06:13 -04003195 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003196 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003197 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003198 int ret;
3199
Vivien Didelotfad09c72016-06-21 12:28:20 -04003200 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003201 return -EOPNOTSUPP;
3202
3203 *temp = 0;
3204
Vivien Didelot9c938292016-08-15 17:19:02 -04003205 mutex_lock(&chip->reg_lock);
3206 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3207 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003208 if (ret < 0)
3209 return ret;
3210
Vivien Didelot9c938292016-08-15 17:19:02 -04003211 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003212
3213 return 0;
3214}
3215
Vivien Didelotf81ec902016-05-09 13:22:58 -04003216static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003217{
Vivien Didelot04bed142016-08-31 18:06:13 -04003218 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003219 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003220 u16 val;
3221 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003222
Vivien Didelotfad09c72016-06-21 12:28:20 -04003223 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003224 return -EOPNOTSUPP;
3225
Vivien Didelot9c938292016-08-15 17:19:02 -04003226 mutex_lock(&chip->reg_lock);
3227 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3228 if (err)
3229 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003230 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003231 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3232 (val & 0xe0ff) | (temp << 8));
3233unlock:
3234 mutex_unlock(&chip->reg_lock);
3235
3236 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003237}
3238
Vivien Didelotf81ec902016-05-09 13:22:58 -04003239static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003240{
Vivien Didelot04bed142016-08-31 18:06:13 -04003241 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003242 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003243 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003244 int ret;
3245
Vivien Didelotfad09c72016-06-21 12:28:20 -04003246 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003247 return -EOPNOTSUPP;
3248
3249 *alarm = false;
3250
Vivien Didelot9c938292016-08-15 17:19:02 -04003251 mutex_lock(&chip->reg_lock);
3252 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3253 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003254 if (ret < 0)
3255 return ret;
3256
Vivien Didelot9c938292016-08-15 17:19:02 -04003257 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003258
3259 return 0;
3260}
3261#endif /* CONFIG_NET_DSA_HWMON */
3262
Vivien Didelot855b1932016-07-20 18:18:35 -04003263static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3264{
Vivien Didelot04bed142016-08-31 18:06:13 -04003265 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003266
3267 return chip->eeprom_len;
3268}
3269
Vivien Didelot855b1932016-07-20 18:18:35 -04003270static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3271 struct ethtool_eeprom *eeprom, u8 *data)
3272{
Vivien Didelot04bed142016-08-31 18:06:13 -04003273 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003274 int err;
3275
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003276 if (!chip->info->ops->get_eeprom)
3277 return -EOPNOTSUPP;
3278
Vivien Didelot855b1932016-07-20 18:18:35 -04003279 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003280 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003281 mutex_unlock(&chip->reg_lock);
3282
3283 if (err)
3284 return err;
3285
3286 eeprom->magic = 0xc3ec4951;
3287
3288 return 0;
3289}
3290
Vivien Didelot855b1932016-07-20 18:18:35 -04003291static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3292 struct ethtool_eeprom *eeprom, u8 *data)
3293{
Vivien Didelot04bed142016-08-31 18:06:13 -04003294 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003295 int err;
3296
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003297 if (!chip->info->ops->set_eeprom)
3298 return -EOPNOTSUPP;
3299
Vivien Didelot855b1932016-07-20 18:18:35 -04003300 if (eeprom->magic != 0xc3ec4951)
3301 return -EINVAL;
3302
3303 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003304 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003305 mutex_unlock(&chip->reg_lock);
3306
3307 return err;
3308}
3309
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003310static const struct mv88e6xxx_ops mv88e6085_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003311 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003312 .phy_read = mv88e6xxx_phy_ppu_read,
3313 .phy_write = mv88e6xxx_phy_ppu_write,
3314};
3315
3316static const struct mv88e6xxx_ops mv88e6095_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003317 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003318 .phy_read = mv88e6xxx_phy_ppu_read,
3319 .phy_write = mv88e6xxx_phy_ppu_write,
3320};
3321
3322static const struct mv88e6xxx_ops mv88e6123_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003323 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003324 .phy_read = mv88e6xxx_read,
3325 .phy_write = mv88e6xxx_write,
3326};
3327
3328static const struct mv88e6xxx_ops mv88e6131_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003329 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003330 .phy_read = mv88e6xxx_phy_ppu_read,
3331 .phy_write = mv88e6xxx_phy_ppu_write,
3332};
3333
3334static const struct mv88e6xxx_ops mv88e6161_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003335 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003336 .phy_read = mv88e6xxx_read,
3337 .phy_write = mv88e6xxx_write,
3338};
3339
3340static const struct mv88e6xxx_ops mv88e6165_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003341 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003342 .phy_read = mv88e6xxx_read,
3343 .phy_write = mv88e6xxx_write,
3344};
3345
3346static const struct mv88e6xxx_ops mv88e6171_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003347 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003348 .phy_read = mv88e6xxx_g2_smi_phy_read,
3349 .phy_write = mv88e6xxx_g2_smi_phy_write,
3350};
3351
3352static const struct mv88e6xxx_ops mv88e6172_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003353 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3354 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003355 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003356 .phy_read = mv88e6xxx_g2_smi_phy_read,
3357 .phy_write = mv88e6xxx_g2_smi_phy_write,
3358};
3359
3360static const struct mv88e6xxx_ops mv88e6175_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003361 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003362 .phy_read = mv88e6xxx_g2_smi_phy_read,
3363 .phy_write = mv88e6xxx_g2_smi_phy_write,
3364};
3365
3366static const struct mv88e6xxx_ops mv88e6176_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003367 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3368 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003369 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003370 .phy_read = mv88e6xxx_g2_smi_phy_read,
3371 .phy_write = mv88e6xxx_g2_smi_phy_write,
3372};
3373
3374static const struct mv88e6xxx_ops mv88e6185_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003375 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003376 .phy_read = mv88e6xxx_phy_ppu_read,
3377 .phy_write = mv88e6xxx_phy_ppu_write,
3378};
3379
3380static const struct mv88e6xxx_ops mv88e6240_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003381 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3382 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003383 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003384 .phy_read = mv88e6xxx_g2_smi_phy_read,
3385 .phy_write = mv88e6xxx_g2_smi_phy_write,
3386};
3387
3388static const struct mv88e6xxx_ops mv88e6320_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003389 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3390 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003391 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003392 .phy_read = mv88e6xxx_g2_smi_phy_read,
3393 .phy_write = mv88e6xxx_g2_smi_phy_write,
3394};
3395
3396static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003397 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3398 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003399 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003400 .phy_read = mv88e6xxx_g2_smi_phy_read,
3401 .phy_write = mv88e6xxx_g2_smi_phy_write,
3402};
3403
3404static const struct mv88e6xxx_ops mv88e6350_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003405 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003406 .phy_read = mv88e6xxx_g2_smi_phy_read,
3407 .phy_write = mv88e6xxx_g2_smi_phy_write,
3408};
3409
3410static const struct mv88e6xxx_ops mv88e6351_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003411 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003412 .phy_read = mv88e6xxx_g2_smi_phy_read,
3413 .phy_write = mv88e6xxx_g2_smi_phy_write,
3414};
3415
3416static const struct mv88e6xxx_ops mv88e6352_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003417 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3418 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003419 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003420 .phy_read = mv88e6xxx_g2_smi_phy_read,
3421 .phy_write = mv88e6xxx_g2_smi_phy_write,
3422};
3423
Vivien Didelotf81ec902016-05-09 13:22:58 -04003424static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3425 [MV88E6085] = {
3426 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3427 .family = MV88E6XXX_FAMILY_6097,
3428 .name = "Marvell 88E6085",
3429 .num_databases = 4096,
3430 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003431 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003432 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003433 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003434 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003435 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003436 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003437 },
3438
3439 [MV88E6095] = {
3440 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3441 .family = MV88E6XXX_FAMILY_6095,
3442 .name = "Marvell 88E6095/88E6095F",
3443 .num_databases = 256,
3444 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003445 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003446 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003447 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003448 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003449 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003450 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003451 },
3452
3453 [MV88E6123] = {
3454 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3455 .family = MV88E6XXX_FAMILY_6165,
3456 .name = "Marvell 88E6123",
3457 .num_databases = 4096,
3458 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003459 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003460 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003461 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003462 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003464 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003465 },
3466
3467 [MV88E6131] = {
3468 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3469 .family = MV88E6XXX_FAMILY_6185,
3470 .name = "Marvell 88E6131",
3471 .num_databases = 256,
3472 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003473 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003474 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003475 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003476 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003477 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003478 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003479 },
3480
3481 [MV88E6161] = {
3482 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3483 .family = MV88E6XXX_FAMILY_6165,
3484 .name = "Marvell 88E6161",
3485 .num_databases = 4096,
3486 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003487 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003488 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003489 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003490 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003491 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003492 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003493 },
3494
3495 [MV88E6165] = {
3496 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3497 .family = MV88E6XXX_FAMILY_6165,
3498 .name = "Marvell 88E6165",
3499 .num_databases = 4096,
3500 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003501 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003502 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003503 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003504 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003505 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003506 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003507 },
3508
3509 [MV88E6171] = {
3510 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3511 .family = MV88E6XXX_FAMILY_6351,
3512 .name = "Marvell 88E6171",
3513 .num_databases = 4096,
3514 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003515 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003516 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003517 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003518 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003519 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003520 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003521 },
3522
3523 [MV88E6172] = {
3524 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3525 .family = MV88E6XXX_FAMILY_6352,
3526 .name = "Marvell 88E6172",
3527 .num_databases = 4096,
3528 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003529 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003530 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003531 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003532 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003533 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003534 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003535 },
3536
3537 [MV88E6175] = {
3538 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3539 .family = MV88E6XXX_FAMILY_6351,
3540 .name = "Marvell 88E6175",
3541 .num_databases = 4096,
3542 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003543 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003544 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003545 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003546 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003547 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003548 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003549 },
3550
3551 [MV88E6176] = {
3552 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3553 .family = MV88E6XXX_FAMILY_6352,
3554 .name = "Marvell 88E6176",
3555 .num_databases = 4096,
3556 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003557 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003558 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003559 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003560 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003561 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003562 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003563 },
3564
3565 [MV88E6185] = {
3566 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3567 .family = MV88E6XXX_FAMILY_6185,
3568 .name = "Marvell 88E6185",
3569 .num_databases = 256,
3570 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003571 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003572 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003573 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003574 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003575 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003576 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003577 },
3578
3579 [MV88E6240] = {
3580 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3581 .family = MV88E6XXX_FAMILY_6352,
3582 .name = "Marvell 88E6240",
3583 .num_databases = 4096,
3584 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003585 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003586 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003587 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003588 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003590 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003591 },
3592
3593 [MV88E6320] = {
3594 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3595 .family = MV88E6XXX_FAMILY_6320,
3596 .name = "Marvell 88E6320",
3597 .num_databases = 4096,
3598 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003599 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003600 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003601 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003602 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003603 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003604 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003605 },
3606
3607 [MV88E6321] = {
3608 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3609 .family = MV88E6XXX_FAMILY_6320,
3610 .name = "Marvell 88E6321",
3611 .num_databases = 4096,
3612 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003613 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003614 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003615 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003616 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003617 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003618 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003619 },
3620
3621 [MV88E6350] = {
3622 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3623 .family = MV88E6XXX_FAMILY_6351,
3624 .name = "Marvell 88E6350",
3625 .num_databases = 4096,
3626 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003627 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003628 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003629 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003630 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003631 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003632 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003633 },
3634
3635 [MV88E6351] = {
3636 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3637 .family = MV88E6XXX_FAMILY_6351,
3638 .name = "Marvell 88E6351",
3639 .num_databases = 4096,
3640 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003641 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003642 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003643 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003644 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003645 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003647 },
3648
3649 [MV88E6352] = {
3650 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3651 .family = MV88E6XXX_FAMILY_6352,
3652 .name = "Marvell 88E6352",
3653 .num_databases = 4096,
3654 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003655 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003656 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003657 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003658 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003659 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003660 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003661 },
3662};
3663
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003664static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003665{
Vivien Didelota439c062016-04-17 13:23:58 -04003666 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003667
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003668 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3669 if (mv88e6xxx_table[i].prod_num == prod_num)
3670 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003671
Vivien Didelotb9b37712015-10-30 19:39:48 -04003672 return NULL;
3673}
3674
Vivien Didelotfad09c72016-06-21 12:28:20 -04003675static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003676{
3677 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003678 unsigned int prod_num, rev;
3679 u16 id;
3680 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003681
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003682 mutex_lock(&chip->reg_lock);
3683 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3684 mutex_unlock(&chip->reg_lock);
3685 if (err)
3686 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003687
3688 prod_num = (id & 0xfff0) >> 4;
3689 rev = id & 0x000f;
3690
3691 info = mv88e6xxx_lookup_info(prod_num);
3692 if (!info)
3693 return -ENODEV;
3694
Vivien Didelotcaac8542016-06-20 13:14:09 -04003695 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003696 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003697
Vivien Didelotca070c12016-09-02 14:45:34 -04003698 err = mv88e6xxx_g2_require(chip);
3699 if (err)
3700 return err;
3701
Vivien Didelotfad09c72016-06-21 12:28:20 -04003702 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3703 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003704
3705 return 0;
3706}
3707
Vivien Didelotfad09c72016-06-21 12:28:20 -04003708static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003709{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003710 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003711
Vivien Didelotfad09c72016-06-21 12:28:20 -04003712 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3713 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003714 return NULL;
3715
Vivien Didelotfad09c72016-06-21 12:28:20 -04003716 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003717
Vivien Didelotfad09c72016-06-21 12:28:20 -04003718 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003719
Vivien Didelotfad09c72016-06-21 12:28:20 -04003720 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003721}
3722
Vivien Didelote57e5e72016-08-15 17:19:00 -04003723static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3724{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003725 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Vivien Didelote57e5e72016-08-15 17:19:00 -04003726 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003727}
3728
Andrew Lunn930188c2016-08-22 16:01:03 +02003729static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
3730{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003731 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Andrew Lunn930188c2016-08-22 16:01:03 +02003732 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02003733}
3734
Vivien Didelotfad09c72016-06-21 12:28:20 -04003735static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003736 struct mii_bus *bus, int sw_addr)
3737{
3738 /* ADDR[0] pin is unavailable externally and considered zero */
3739 if (sw_addr & 0x1)
3740 return -EINVAL;
3741
Vivien Didelot914b32f2016-06-20 13:14:11 -04003742 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003743 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003744 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003745 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003746 else
3747 return -EINVAL;
3748
Vivien Didelotfad09c72016-06-21 12:28:20 -04003749 chip->bus = bus;
3750 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003751
3752 return 0;
3753}
3754
Andrew Lunn7b314362016-08-22 16:01:01 +02003755static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3756{
Vivien Didelot04bed142016-08-31 18:06:13 -04003757 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003758
3759 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
3760 return DSA_TAG_PROTO_EDSA;
3761
3762 return DSA_TAG_PROTO_DSA;
Andrew Lunn7b314362016-08-22 16:01:01 +02003763}
3764
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003765static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3766 struct device *host_dev, int sw_addr,
3767 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003768{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003769 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003770 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003771 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003772
Vivien Didelota439c062016-04-17 13:23:58 -04003773 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003774 if (!bus)
3775 return NULL;
3776
Vivien Didelotfad09c72016-06-21 12:28:20 -04003777 chip = mv88e6xxx_alloc_chip(dsa_dev);
3778 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003779 return NULL;
3780
Vivien Didelotcaac8542016-06-20 13:14:09 -04003781 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003782 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003783
Vivien Didelotfad09c72016-06-21 12:28:20 -04003784 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003785 if (err)
3786 goto free;
3787
Vivien Didelotfad09c72016-06-21 12:28:20 -04003788 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003789 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003790 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003791
Andrew Lunndc30c352016-10-16 19:56:49 +02003792 mutex_lock(&chip->reg_lock);
3793 err = mv88e6xxx_switch_reset(chip);
3794 mutex_unlock(&chip->reg_lock);
3795 if (err)
3796 goto free;
3797
Vivien Didelote57e5e72016-08-15 17:19:00 -04003798 mv88e6xxx_phy_init(chip);
3799
Vivien Didelotfad09c72016-06-21 12:28:20 -04003800 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003801 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003802 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003803
Vivien Didelotfad09c72016-06-21 12:28:20 -04003804 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003805
Vivien Didelotfad09c72016-06-21 12:28:20 -04003806 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003807free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003808 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003809
3810 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003811}
3812
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003813static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3814 const struct switchdev_obj_port_mdb *mdb,
3815 struct switchdev_trans *trans)
3816{
3817 /* We don't need any dynamic resource from the kernel (yet),
3818 * so skip the prepare phase.
3819 */
3820
3821 return 0;
3822}
3823
3824static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3825 const struct switchdev_obj_port_mdb *mdb,
3826 struct switchdev_trans *trans)
3827{
Vivien Didelot04bed142016-08-31 18:06:13 -04003828 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003829
3830 mutex_lock(&chip->reg_lock);
3831 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3832 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3833 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3834 mutex_unlock(&chip->reg_lock);
3835}
3836
3837static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3838 const struct switchdev_obj_port_mdb *mdb)
3839{
Vivien Didelot04bed142016-08-31 18:06:13 -04003840 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003841 int err;
3842
3843 mutex_lock(&chip->reg_lock);
3844 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3845 GLOBAL_ATU_DATA_STATE_UNUSED);
3846 mutex_unlock(&chip->reg_lock);
3847
3848 return err;
3849}
3850
3851static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3852 struct switchdev_obj_port_mdb *mdb,
3853 int (*cb)(struct switchdev_obj *obj))
3854{
Vivien Didelot04bed142016-08-31 18:06:13 -04003855 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003856 int err;
3857
3858 mutex_lock(&chip->reg_lock);
3859 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3860 mutex_unlock(&chip->reg_lock);
3861
3862 return err;
3863}
3864
Vivien Didelot9d490b42016-08-23 12:38:56 -04003865static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003866 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003867 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003868 .setup = mv88e6xxx_setup,
3869 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003870 .adjust_link = mv88e6xxx_adjust_link,
3871 .get_strings = mv88e6xxx_get_strings,
3872 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3873 .get_sset_count = mv88e6xxx_get_sset_count,
3874 .set_eee = mv88e6xxx_set_eee,
3875 .get_eee = mv88e6xxx_get_eee,
3876#ifdef CONFIG_NET_DSA_HWMON
3877 .get_temp = mv88e6xxx_get_temp,
3878 .get_temp_limit = mv88e6xxx_get_temp_limit,
3879 .set_temp_limit = mv88e6xxx_set_temp_limit,
3880 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3881#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003882 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003883 .get_eeprom = mv88e6xxx_get_eeprom,
3884 .set_eeprom = mv88e6xxx_set_eeprom,
3885 .get_regs_len = mv88e6xxx_get_regs_len,
3886 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003887 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003888 .port_bridge_join = mv88e6xxx_port_bridge_join,
3889 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3890 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003891 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003892 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3893 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3894 .port_vlan_add = mv88e6xxx_port_vlan_add,
3895 .port_vlan_del = mv88e6xxx_port_vlan_del,
3896 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3897 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3898 .port_fdb_add = mv88e6xxx_port_fdb_add,
3899 .port_fdb_del = mv88e6xxx_port_fdb_del,
3900 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003901 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3902 .port_mdb_add = mv88e6xxx_port_mdb_add,
3903 .port_mdb_del = mv88e6xxx_port_mdb_del,
3904 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003905};
3906
Vivien Didelotfad09c72016-06-21 12:28:20 -04003907static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003908 struct device_node *np)
3909{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003910 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003911 struct dsa_switch *ds;
3912
3913 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
3914 if (!ds)
3915 return -ENOMEM;
3916
3917 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003918 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003919 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003920
3921 dev_set_drvdata(dev, ds);
3922
3923 return dsa_register_switch(ds, np);
3924}
3925
Vivien Didelotfad09c72016-06-21 12:28:20 -04003926static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003927{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003928 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003929}
3930
Vivien Didelot57d32312016-06-20 13:13:58 -04003931static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003932{
3933 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003934 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003935 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003936 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003937 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003938 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003939
Vivien Didelotcaac8542016-06-20 13:14:09 -04003940 compat_info = of_device_get_match_data(dev);
3941 if (!compat_info)
3942 return -EINVAL;
3943
Vivien Didelotfad09c72016-06-21 12:28:20 -04003944 chip = mv88e6xxx_alloc_chip(dev);
3945 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003946 return -ENOMEM;
3947
Vivien Didelotfad09c72016-06-21 12:28:20 -04003948 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003949
Vivien Didelotfad09c72016-06-21 12:28:20 -04003950 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003951 if (err)
3952 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003953
Vivien Didelotfad09c72016-06-21 12:28:20 -04003954 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003955 if (err)
3956 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003957
Vivien Didelote57e5e72016-08-15 17:19:00 -04003958 mv88e6xxx_phy_init(chip);
3959
Vivien Didelotfad09c72016-06-21 12:28:20 -04003960 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
3961 if (IS_ERR(chip->reset))
3962 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02003963
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003964 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003965 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003966 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003967
Andrew Lunndc30c352016-10-16 19:56:49 +02003968 mutex_lock(&chip->reg_lock);
3969 err = mv88e6xxx_switch_reset(chip);
3970 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003971 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003972 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003973
Andrew Lunndc30c352016-10-16 19:56:49 +02003974 chip->irq = of_irq_get(np, 0);
3975 if (chip->irq == -EPROBE_DEFER) {
3976 err = chip->irq;
3977 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003978 }
3979
Andrew Lunndc30c352016-10-16 19:56:49 +02003980 if (chip->irq > 0) {
3981 /* Has to be performed before the MDIO bus is created,
3982 * because the PHYs will link there interrupts to these
3983 * interrupt controllers
3984 */
3985 mutex_lock(&chip->reg_lock);
3986 err = mv88e6xxx_g1_irq_setup(chip);
3987 mutex_unlock(&chip->reg_lock);
3988
3989 if (err)
3990 goto out;
3991
3992 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3993 err = mv88e6xxx_g2_irq_setup(chip);
3994 if (err)
3995 goto out_g1_irq;
3996 }
3997 }
3998
3999 err = mv88e6xxx_mdio_register(chip, np);
4000 if (err)
4001 goto out_g2_irq;
4002
4003 err = mv88e6xxx_register_switch(chip, np);
4004 if (err)
4005 goto out_mdio;
4006
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004007 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004008
4009out_mdio:
4010 mv88e6xxx_mdio_unregister(chip);
4011out_g2_irq:
4012 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4013 mv88e6xxx_g2_irq_free(chip);
4014out_g1_irq:
4015 mv88e6xxx_g1_irq_free(chip);
4016out:
4017 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004018}
4019
4020static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4021{
4022 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004023 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004024
Andrew Lunn930188c2016-08-22 16:01:03 +02004025 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004026 mv88e6xxx_unregister_switch(chip);
4027 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004028
4029 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4030 mv88e6xxx_g2_irq_free(chip);
4031 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004032}
4033
4034static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004035 {
4036 .compatible = "marvell,mv88e6085",
4037 .data = &mv88e6xxx_table[MV88E6085],
4038 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004039 { /* sentinel */ },
4040};
4041
4042MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4043
4044static struct mdio_driver mv88e6xxx_driver = {
4045 .probe = mv88e6xxx_probe,
4046 .remove = mv88e6xxx_remove,
4047 .mdiodrv.driver = {
4048 .name = "mv88e6085",
4049 .of_match_table = mv88e6xxx_of_match,
4050 },
4051};
4052
Ben Hutchings98e67302011-11-25 14:36:19 +00004053static int __init mv88e6xxx_init(void)
4054{
Vivien Didelot9d490b42016-08-23 12:38:56 -04004055 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004056 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004057}
4058module_init(mv88e6xxx_init);
4059
4060static void __exit mv88e6xxx_cleanup(void)
4061{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004062 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04004063 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00004064}
4065module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004066
4067MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4068MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4069MODULE_LICENSE("GPL");