blob: 4e26f606a7f227ca46f2139b7b04ca9fd46ffa67 [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
Florian Fainellib6e0e872018-03-22 18:19:32 -070018#include <linux/net_dim.h>
Florian Fainelli80105be2014-04-24 18:08:57 -070019#include <linux/etherdevice.h>
20#include <linux/platform_device.h>
21#include <linux/of.h>
22#include <linux/of_net.h>
23#include <linux/of_mdio.h>
24#include <linux/phy.h>
25#include <linux/phy_fixed.h>
Andrew Lunnc6e970a2017-03-28 23:45:06 +020026#include <net/dsa.h>
Florian Fainelli80105be2014-04-24 18:08:57 -070027#include <net/ip.h>
28#include <net/ipv6.h>
29
30#include "bcmsysport.h"
31
32/* I/O accessors register helpers */
33#define BCM_SYSPORT_IO_MACRO(name, offset) \
34static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
35{ \
Florian Fainellif1dd1992017-08-29 13:35:15 -070036 u32 reg = readl_relaxed(priv->base + offset + off); \
Florian Fainelli80105be2014-04-24 18:08:57 -070037 return reg; \
38} \
39static inline void name##_writel(struct bcm_sysport_priv *priv, \
40 u32 val, u32 off) \
41{ \
Florian Fainellif1dd1992017-08-29 13:35:15 -070042 writel_relaxed(val, priv->base + offset + off); \
Florian Fainelli80105be2014-04-24 18:08:57 -070043} \
44
45BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
46BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
47BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
Florian Fainelli44a45242017-01-20 11:08:27 -080048BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070049BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
Florian Fainelli80105be2014-04-24 18:08:57 -070050BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
51BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
52BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
53BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
54BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
55
Florian Fainelli44a45242017-01-20 11:08:27 -080056/* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
57 * same layout, except it has been moved by 4 bytes up, *sigh*
58 */
59static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
60{
61 if (priv->is_lite && off >= RDMA_STATUS)
62 off += 4;
Florian Fainellif1dd1992017-08-29 13:35:15 -070063 return readl_relaxed(priv->base + SYS_PORT_RDMA_OFFSET + off);
Florian Fainelli44a45242017-01-20 11:08:27 -080064}
65
66static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
67{
68 if (priv->is_lite && off >= RDMA_STATUS)
69 off += 4;
Florian Fainellif1dd1992017-08-29 13:35:15 -070070 writel_relaxed(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
Florian Fainelli44a45242017-01-20 11:08:27 -080071}
72
73static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
74{
75 if (!priv->is_lite) {
76 return BIT(bit);
77 } else {
78 if (bit >= ACB_ALGO)
79 return BIT(bit + 1);
80 else
81 return BIT(bit);
82 }
83}
84
Florian Fainelli80105be2014-04-24 18:08:57 -070085/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
86 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
87 */
88#define BCM_SYSPORT_INTR_L2(which) \
89static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
90 u32 mask) \
91{ \
Florian Fainelli80105be2014-04-24 18:08:57 -070092 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli9a0a5c42016-08-24 14:21:41 -070093 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli80105be2014-04-24 18:08:57 -070094} \
95static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
96 u32 mask) \
97{ \
98 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
99 priv->irq##which##_mask |= (mask); \
100} \
101
102BCM_SYSPORT_INTR_L2(0)
103BCM_SYSPORT_INTR_L2(1)
104
105/* Register accesses to GISB/RBUS registers are expensive (few hundred
106 * nanoseconds), so keep the check for 64-bits explicit here to save
107 * one register write per-packet on 32-bits platforms.
108 */
109static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
110 void __iomem *d,
111 dma_addr_t addr)
112{
113#ifdef CONFIG_PHYS_ADDR_T_64BIT
Florian Fainellif1dd1992017-08-29 13:35:15 -0700114 writel_relaxed(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700115 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700116#endif
Florian Fainellif1dd1992017-08-29 13:35:15 -0700117 writel_relaxed(lower_32_bits(addr), d + DESC_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -0700118}
119
120static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700121 struct dma_desc *desc,
122 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -0700123{
124 /* Ports are latched, so write upper address first */
125 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
126 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
127}
128
129/* Ethtool operations */
Florian Fainelli80105be2014-04-24 18:08:57 -0700130static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700131 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700132{
133 struct bcm_sysport_priv *priv = netdev_priv(dev);
134 u32 reg;
135
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700136 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700137 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700138 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700139 reg |= RXCHK_EN;
140 else
141 reg &= ~RXCHK_EN;
142
143 /* If UniMAC forwards CRC, we need to skip over it to get
144 * a valid CHK bit to be set in the per-packet status word
145 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700146 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700147 reg |= RXCHK_SKIP_FCS;
148 else
149 reg &= ~RXCHK_SKIP_FCS;
150
Florian Fainellid09d3032014-08-28 15:11:03 -0700151 /* If Broadcom tags are enabled (e.g: using a switch), make
152 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
153 * tag after the Ethernet MAC Source Address.
154 */
155 if (netdev_uses_dsa(dev))
156 reg |= RXCHK_BRCM_TAG_EN;
157 else
158 reg &= ~RXCHK_BRCM_TAG_EN;
159
Florian Fainelli80105be2014-04-24 18:08:57 -0700160 rxchk_writel(priv, reg, RXCHK_CONTROL);
161
162 return 0;
163}
164
165static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700166 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700167{
168 struct bcm_sysport_priv *priv = netdev_priv(dev);
169 u32 reg;
170
171 /* Hardware transmit checksum requires us to enable the Transmit status
172 * block prepended to the packet contents
173 */
174 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
175 reg = tdma_readl(priv, TDMA_CONTROL);
176 if (priv->tsb_en)
Florian Fainelli44a45242017-01-20 11:08:27 -0800177 reg |= tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700178 else
Florian Fainelli44a45242017-01-20 11:08:27 -0800179 reg &= ~tdma_control_bit(priv, TSB_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700180 tdma_writel(priv, reg, TDMA_CONTROL);
181
182 return 0;
183}
184
185static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700186 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700187{
188 netdev_features_t changed = features ^ dev->features;
189 netdev_features_t wanted = dev->wanted_features;
190 int ret = 0;
191
192 if (changed & NETIF_F_RXCSUM)
193 ret = bcm_sysport_set_rx_csum(dev, wanted);
194 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
195 ret = bcm_sysport_set_tx_csum(dev, wanted);
196
197 return ret;
198}
199
200/* Hardware counters must be kept in sync because the order/offset
201 * is important here (order in structure declaration = order in hardware)
202 */
203static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
204 /* general stats */
kiki good10377ba2017-08-04 00:07:45 +0100205 STAT_NETDEV64(rx_packets),
206 STAT_NETDEV64(tx_packets),
207 STAT_NETDEV64(rx_bytes),
208 STAT_NETDEV64(tx_bytes),
Florian Fainelli80105be2014-04-24 18:08:57 -0700209 STAT_NETDEV(rx_errors),
210 STAT_NETDEV(tx_errors),
211 STAT_NETDEV(rx_dropped),
212 STAT_NETDEV(tx_dropped),
213 STAT_NETDEV(multicast),
214 /* UniMAC RSV counters */
215 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
216 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
217 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
218 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
219 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
220 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
221 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
222 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
223 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
224 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
225 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
226 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
227 STAT_MIB_RX("rx_multicast", mib.rx.mca),
228 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
229 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
230 STAT_MIB_RX("rx_control", mib.rx.cf),
231 STAT_MIB_RX("rx_pause", mib.rx.pf),
232 STAT_MIB_RX("rx_unknown", mib.rx.uo),
233 STAT_MIB_RX("rx_align", mib.rx.aln),
234 STAT_MIB_RX("rx_outrange", mib.rx.flr),
235 STAT_MIB_RX("rx_code", mib.rx.cde),
236 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
237 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
238 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
239 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
240 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
241 STAT_MIB_RX("rx_unicast", mib.rx.uc),
242 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
243 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
244 /* UniMAC TSV counters */
245 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
246 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
247 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
248 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
249 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
250 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
251 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
252 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
253 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
254 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
255 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
256 STAT_MIB_TX("tx_multicast", mib.tx.mca),
257 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
258 STAT_MIB_TX("tx_pause", mib.tx.pf),
259 STAT_MIB_TX("tx_control", mib.tx.cf),
260 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
261 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
262 STAT_MIB_TX("tx_defer", mib.tx.drf),
263 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
264 STAT_MIB_TX("tx_single_col", mib.tx.scl),
265 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
266 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
267 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
268 STAT_MIB_TX("tx_frags", mib.tx.frg),
269 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
270 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
271 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
272 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
273 STAT_MIB_TX("tx_unicast", mib.tx.uc),
274 /* UniMAC RUNT counters */
275 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
276 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
277 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
278 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
279 /* RXCHK misc statistics */
280 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
281 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700282 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700283 /* RBUF misc statistics */
284 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
285 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800286 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
287 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
288 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli30defeb2017-03-23 10:36:46 -0700289 /* Per TX-queue statistics are dynamically appended */
Florian Fainelli80105be2014-04-24 18:08:57 -0700290};
291
292#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
293
294static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700295 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700296{
297 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
298 strlcpy(info->version, "0.1", sizeof(info->version));
299 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
Florian Fainelli80105be2014-04-24 18:08:57 -0700300}
301
302static u32 bcm_sysport_get_msglvl(struct net_device *dev)
303{
304 struct bcm_sysport_priv *priv = netdev_priv(dev);
305
306 return priv->msg_enable;
307}
308
309static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
310{
311 struct bcm_sysport_priv *priv = netdev_priv(dev);
312
313 priv->msg_enable = enable;
314}
315
Florian Fainelli44a45242017-01-20 11:08:27 -0800316static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
317{
318 switch (type) {
319 case BCM_SYSPORT_STAT_NETDEV:
kiki good10377ba2017-08-04 00:07:45 +0100320 case BCM_SYSPORT_STAT_NETDEV64:
Florian Fainelli44a45242017-01-20 11:08:27 -0800321 case BCM_SYSPORT_STAT_RXCHK:
322 case BCM_SYSPORT_STAT_RBUF:
323 case BCM_SYSPORT_STAT_SOFT:
324 return true;
325 default:
326 return false;
327 }
328}
329
Florian Fainelli80105be2014-04-24 18:08:57 -0700330static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
331{
Florian Fainelli44a45242017-01-20 11:08:27 -0800332 struct bcm_sysport_priv *priv = netdev_priv(dev);
333 const struct bcm_sysport_stats *s;
334 unsigned int i, j;
335
Florian Fainelli80105be2014-04-24 18:08:57 -0700336 switch (string_set) {
337 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800338 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
339 s = &bcm_sysport_gstrings_stats[i];
340 if (priv->is_lite &&
341 !bcm_sysport_lite_stat_valid(s->type))
342 continue;
343 j++;
344 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700345 /* Include per-queue statistics */
346 return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
Florian Fainelli80105be2014-04-24 18:08:57 -0700347 default:
348 return -EOPNOTSUPP;
349 }
350}
351
352static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700353 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700354{
Florian Fainelli44a45242017-01-20 11:08:27 -0800355 struct bcm_sysport_priv *priv = netdev_priv(dev);
356 const struct bcm_sysport_stats *s;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700357 char buf[128];
Florian Fainelli44a45242017-01-20 11:08:27 -0800358 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700359
360 switch (stringset) {
361 case ETH_SS_STATS:
Florian Fainelli44a45242017-01-20 11:08:27 -0800362 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
363 s = &bcm_sysport_gstrings_stats[i];
364 if (priv->is_lite &&
365 !bcm_sysport_lite_stat_valid(s->type))
366 continue;
367
368 memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700369 ETH_GSTRING_LEN);
Florian Fainelli44a45242017-01-20 11:08:27 -0800370 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700371 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700372
373 for (i = 0; i < dev->num_tx_queues; i++) {
374 snprintf(buf, sizeof(buf), "txq%d_packets", i);
375 memcpy(data + j * ETH_GSTRING_LEN, buf,
376 ETH_GSTRING_LEN);
377 j++;
378
379 snprintf(buf, sizeof(buf), "txq%d_bytes", i);
380 memcpy(data + j * ETH_GSTRING_LEN, buf,
381 ETH_GSTRING_LEN);
382 j++;
383 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700384 break;
385 default:
386 break;
387 }
388}
389
390static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
391{
392 int i, j = 0;
393
394 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
395 const struct bcm_sysport_stats *s;
396 u8 offset = 0;
397 u32 val = 0;
398 char *p;
399
400 s = &bcm_sysport_gstrings_stats[i];
401 switch (s->type) {
402 case BCM_SYSPORT_STAT_NETDEV:
kiki good10377ba2017-08-04 00:07:45 +0100403 case BCM_SYSPORT_STAT_NETDEV64:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800404 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700405 continue;
406 case BCM_SYSPORT_STAT_MIB_RX:
407 case BCM_SYSPORT_STAT_MIB_TX:
408 case BCM_SYSPORT_STAT_RUNT:
Florian Fainelli44a45242017-01-20 11:08:27 -0800409 if (priv->is_lite)
410 continue;
411
Florian Fainelli80105be2014-04-24 18:08:57 -0700412 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
413 offset = UMAC_MIB_STAT_OFFSET;
414 val = umac_readl(priv, UMAC_MIB_START + j + offset);
415 break;
416 case BCM_SYSPORT_STAT_RXCHK:
417 val = rxchk_readl(priv, s->reg_offset);
418 if (val == ~0)
419 rxchk_writel(priv, 0, s->reg_offset);
420 break;
421 case BCM_SYSPORT_STAT_RBUF:
422 val = rbuf_readl(priv, s->reg_offset);
423 if (val == ~0)
424 rbuf_writel(priv, 0, s->reg_offset);
425 break;
426 }
427
428 j += s->stat_sizeof;
429 p = (char *)priv + s->stat_offset;
430 *(u32 *)p = val;
431 }
432
433 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
434}
435
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700436static void bcm_sysport_update_tx_stats(struct bcm_sysport_priv *priv,
437 u64 *tx_bytes, u64 *tx_packets)
438{
439 struct bcm_sysport_tx_ring *ring;
440 u64 bytes = 0, packets = 0;
441 unsigned int start;
442 unsigned int q;
443
444 for (q = 0; q < priv->netdev->num_tx_queues; q++) {
445 ring = &priv->tx_rings[q];
446 do {
447 start = u64_stats_fetch_begin_irq(&priv->syncp);
448 bytes = ring->bytes;
449 packets = ring->packets;
450 } while (u64_stats_fetch_retry_irq(&priv->syncp, start));
451
452 *tx_bytes += bytes;
453 *tx_packets += packets;
454 }
455}
456
Florian Fainelli80105be2014-04-24 18:08:57 -0700457static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700458 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700459{
460 struct bcm_sysport_priv *priv = netdev_priv(dev);
kiki good10377ba2017-08-04 00:07:45 +0100461 struct bcm_sysport_stats64 *stats64 = &priv->stats64;
462 struct u64_stats_sync *syncp = &priv->syncp;
Florian Fainelli30defeb2017-03-23 10:36:46 -0700463 struct bcm_sysport_tx_ring *ring;
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700464 u64 tx_bytes = 0, tx_packets = 0;
kiki good10377ba2017-08-04 00:07:45 +0100465 unsigned int start;
Florian Fainelli44a45242017-01-20 11:08:27 -0800466 int i, j;
Florian Fainelli80105be2014-04-24 18:08:57 -0700467
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700468 if (netif_running(dev)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700469 bcm_sysport_update_mib_counters(priv);
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700470 bcm_sysport_update_tx_stats(priv, &tx_bytes, &tx_packets);
471 stats64->tx_bytes = tx_bytes;
472 stats64->tx_packets = tx_packets;
473 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700474
Florian Fainelli44a45242017-01-20 11:08:27 -0800475 for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700476 const struct bcm_sysport_stats *s;
477 char *p;
478
479 s = &bcm_sysport_gstrings_stats[i];
480 if (s->type == BCM_SYSPORT_STAT_NETDEV)
481 p = (char *)&dev->stats;
kiki good10377ba2017-08-04 00:07:45 +0100482 else if (s->type == BCM_SYSPORT_STAT_NETDEV64)
483 p = (char *)stats64;
Florian Fainelli80105be2014-04-24 18:08:57 -0700484 else
485 p = (char *)priv;
kiki good10377ba2017-08-04 00:07:45 +0100486
Florian Fainelli50ddfba2017-08-08 14:45:09 -0700487 if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type))
488 continue;
Florian Fainelli80105be2014-04-24 18:08:57 -0700489 p += s->stat_offset;
kiki good10377ba2017-08-04 00:07:45 +0100490
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700491 if (s->stat_sizeof == sizeof(u64) &&
492 s->type == BCM_SYSPORT_STAT_NETDEV64) {
kiki good10377ba2017-08-04 00:07:45 +0100493 do {
494 start = u64_stats_fetch_begin_irq(syncp);
495 data[i] = *(u64 *)p;
496 } while (u64_stats_fetch_retry_irq(syncp, start));
Florian Fainelli8ecb1a22017-09-18 16:31:30 -0700497 } else
kiki good10377ba2017-08-04 00:07:45 +0100498 data[i] = *(u32 *)p;
Florian Fainelli44a45242017-01-20 11:08:27 -0800499 j++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700500 }
Florian Fainelli30defeb2017-03-23 10:36:46 -0700501
502 /* For SYSTEMPORT Lite since we have holes in our statistics, j would
503 * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
504 * needs to point to how many total statistics we have minus the
505 * number of per TX queue statistics
506 */
507 j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
508 dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
509
510 for (i = 0; i < dev->num_tx_queues; i++) {
511 ring = &priv->tx_rings[i];
512 data[j] = ring->packets;
513 j++;
514 data[j] = ring->bytes;
515 j++;
516 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700517}
518
Florian Fainelli83e82f42014-07-01 21:08:40 -0700519static void bcm_sysport_get_wol(struct net_device *dev,
520 struct ethtool_wolinfo *wol)
521{
522 struct bcm_sysport_priv *priv = netdev_priv(dev);
523 u32 reg;
524
525 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
526 wol->wolopts = priv->wolopts;
527
528 if (!(priv->wolopts & WAKE_MAGICSECURE))
529 return;
530
531 /* Return the programmed SecureOn password */
532 reg = umac_readl(priv, UMAC_PSW_MS);
533 put_unaligned_be16(reg, &wol->sopass[0]);
534 reg = umac_readl(priv, UMAC_PSW_LS);
535 put_unaligned_be32(reg, &wol->sopass[2]);
536}
537
538static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700539 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700540{
541 struct bcm_sysport_priv *priv = netdev_priv(dev);
542 struct device *kdev = &priv->pdev->dev;
543 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
544
545 if (!device_can_wakeup(kdev))
546 return -ENOTSUPP;
547
548 if (wol->wolopts & ~supported)
549 return -EINVAL;
550
551 /* Program the SecureOn password */
552 if (wol->wolopts & WAKE_MAGICSECURE) {
553 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700554 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700555 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700556 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700557 }
558
559 /* Flag the device and relevant IRQ as wakeup capable */
560 if (wol->wolopts) {
561 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700562 if (priv->wol_irq_disabled)
563 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700564 priv->wol_irq_disabled = 0;
565 } else {
566 device_set_wakeup_enable(kdev, 0);
567 /* Avoid unbalanced disable_irq_wake calls */
568 if (!priv->wol_irq_disabled)
569 disable_irq_wake(priv->wol_irq);
570 priv->wol_irq_disabled = 1;
571 }
572
573 priv->wolopts = wol->wolopts;
574
575 return 0;
576}
577
Florian Fainellib6e0e872018-03-22 18:19:32 -0700578static void bcm_sysport_set_rx_coalesce(struct bcm_sysport_priv *priv)
579{
580 u32 reg;
581
582 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
583 reg &= ~(RDMA_INTR_THRESH_MASK |
584 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
585 reg |= priv->dim.coal_pkts;
586 reg |= DIV_ROUND_UP(priv->dim.coal_usecs * 1000, 8192) <<
587 RDMA_TIMEOUT_SHIFT;
588 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
589}
590
591static void bcm_sysport_set_tx_coalesce(struct bcm_sysport_tx_ring *ring)
592{
593 struct bcm_sysport_priv *priv = ring->priv;
594 u32 reg;
595
596 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(ring->index));
597 reg &= ~(RING_INTR_THRESH_MASK |
598 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
599 reg |= ring->dim.coal_pkts;
600 reg |= DIV_ROUND_UP(ring->dim.coal_usecs * 1000, 8192) <<
601 RING_TIMEOUT_SHIFT;
602 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(ring->index));
603}
604
Florian Fainellib1a15e82015-05-11 15:12:41 -0700605static int bcm_sysport_get_coalesce(struct net_device *dev,
606 struct ethtool_coalesce *ec)
607{
608 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainellib6e0e872018-03-22 18:19:32 -0700609 struct bcm_sysport_tx_ring *ring;
610 unsigned int i;
Florian Fainellib1a15e82015-05-11 15:12:41 -0700611 u32 reg;
612
613 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
614
615 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
616 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
Florian Fainellib6e0e872018-03-22 18:19:32 -0700617 for (i = 0; i < dev->num_tx_queues; i++) {
618 ring = &priv->tx_rings[i];
619 ec->use_adaptive_tx_coalesce |= ring->dim.use_dim;
620 }
Florian Fainellib1a15e82015-05-11 15:12:41 -0700621
Florian Fainellid0634862015-05-11 15:12:42 -0700622 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
623
624 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
625 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
Florian Fainellib6e0e872018-03-22 18:19:32 -0700626 ec->use_adaptive_rx_coalesce = priv->dim.use_dim;
Florian Fainellid0634862015-05-11 15:12:42 -0700627
Florian Fainellib1a15e82015-05-11 15:12:41 -0700628 return 0;
629}
630
631static int bcm_sysport_set_coalesce(struct net_device *dev,
632 struct ethtool_coalesce *ec)
633{
634 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainellib6e0e872018-03-22 18:19:32 -0700635 struct bcm_sysport_tx_ring *ring;
Florian Fainellib1a15e82015-05-11 15:12:41 -0700636 unsigned int i;
Florian Fainellib1a15e82015-05-11 15:12:41 -0700637
Florian Fainellid0634862015-05-11 15:12:42 -0700638 /* Base system clock is 125Mhz, DMA timeout is this reference clock
639 * divided by 1024, which yield roughly 8.192 us, our maximum value has
640 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700641 */
642 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700643 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
644 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
645 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700646 return -EINVAL;
647
Florian Fainellid0634862015-05-11 15:12:42 -0700648 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
649 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700650 return -EINVAL;
651
652 for (i = 0; i < dev->num_tx_queues; i++) {
Florian Fainellib6e0e872018-03-22 18:19:32 -0700653 ring = &priv->tx_rings[i];
654 ring->dim.coal_pkts = ec->tx_max_coalesced_frames;
655 ring->dim.coal_usecs = ec->tx_coalesce_usecs;
656 if (!ec->use_adaptive_tx_coalesce && ring->dim.use_dim) {
657 ring->dim.coal_pkts = 1;
658 ring->dim.coal_usecs = 0;
659 }
660 ring->dim.use_dim = ec->use_adaptive_tx_coalesce;
661 bcm_sysport_set_tx_coalesce(ring);
Florian Fainellib1a15e82015-05-11 15:12:41 -0700662 }
663
Florian Fainellib6e0e872018-03-22 18:19:32 -0700664 priv->dim.coal_usecs = ec->rx_coalesce_usecs;
665 priv->dim.coal_pkts = ec->rx_max_coalesced_frames;
666
667 if (!ec->use_adaptive_rx_coalesce && priv->dim.use_dim) {
668 priv->dim.coal_pkts = 1;
669 priv->dim.coal_usecs = 0;
670 }
671 priv->dim.use_dim = ec->use_adaptive_rx_coalesce;
672 bcm_sysport_set_rx_coalesce(priv);
Florian Fainellid0634862015-05-11 15:12:42 -0700673
Florian Fainellib1a15e82015-05-11 15:12:41 -0700674 return 0;
675}
676
Florian Fainelli80105be2014-04-24 18:08:57 -0700677static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
678{
Florian Fainellic45182e2017-08-24 15:20:41 -0700679 dev_consume_skb_any(cb->skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700680 cb->skb = NULL;
681 dma_unmap_addr_set(cb, dma_addr, 0);
682}
683
Florian Fainellic73b0182015-05-28 15:24:43 -0700684static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
685 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700686{
687 struct device *kdev = &priv->pdev->dev;
688 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700689 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700690 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700691
Florian Fainellic73b0182015-05-28 15:24:43 -0700692 /* Allocate a new SKB for a new packet */
693 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
694 if (!skb) {
695 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700696 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700697 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700698 }
699
Florian Fainellic73b0182015-05-28 15:24:43 -0700700 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700701 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700702 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800703 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700704 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700705 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700706 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700707 }
708
Florian Fainellic73b0182015-05-28 15:24:43 -0700709 /* Grab the current SKB on the ring */
710 rx_skb = cb->skb;
711 if (likely(rx_skb))
712 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
713 RX_BUF_LENGTH, DMA_FROM_DEVICE);
714
715 /* Put the new SKB on the ring */
716 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700717 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700718 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700719
720 netif_dbg(priv, rx_status, ndev, "RX refill\n");
721
Florian Fainellic73b0182015-05-28 15:24:43 -0700722 /* Return the current SKB to the caller */
723 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700724}
725
726static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
727{
728 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700729 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700730 unsigned int i;
731
732 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700733 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700734 skb = bcm_sysport_rx_refill(priv, cb);
735 if (skb)
736 dev_kfree_skb(skb);
737 if (!cb->skb)
738 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700739 }
740
Florian Fainellic73b0182015-05-28 15:24:43 -0700741 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700742}
743
744/* Poll the hardware for up to budget packets to process */
745static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
746 unsigned int budget)
747{
kiki good10377ba2017-08-04 00:07:45 +0100748 struct bcm_sysport_stats64 *stats64 = &priv->stats64;
Florian Fainelli80105be2014-04-24 18:08:57 -0700749 struct net_device *ndev = priv->netdev;
750 unsigned int processed = 0, to_process;
Florian Fainellib6e0e872018-03-22 18:19:32 -0700751 unsigned int processed_bytes = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700752 struct bcm_sysport_cb *cb;
753 struct sk_buff *skb;
754 unsigned int p_index;
755 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400756 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700757
Florian Fainelli6baa7852017-03-23 10:36:47 -0700758 /* Clear status before servicing to reduce spurious interrupts */
759 intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
760
Florian Fainelli44a45242017-01-20 11:08:27 -0800761 /* Determine how much we should process since last call, SYSTEMPORT Lite
762 * groups the producer and consumer indexes into the same 32-bit
763 * which we access using RDMA_CONS_INDEX
764 */
765 if (!priv->is_lite)
766 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
767 else
768 p_index = rdma_readl(priv, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -0700769 p_index &= RDMA_PROD_INDEX_MASK;
770
Florian Fainellie9d7af72017-03-23 10:36:48 -0700771 to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700772
773 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700774 "p_index=%d rx_c_index=%d to_process=%d\n",
775 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700776
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700777 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700778 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700779 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700780
Florian Fainellife24ba02014-09-08 11:37:51 -0700781
782 /* We do not have a backing SKB, so we do not a corresponding
783 * DMA mapping for this incoming packet since
784 * bcm_sysport_rx_refill always either has both skb and mapping
785 * or none.
786 */
787 if (unlikely(!skb)) {
788 netif_err(priv, rx_err, ndev, "out of memory!\n");
789 ndev->stats.rx_dropped++;
790 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700791 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700792 }
793
Florian Fainelli80105be2014-04-24 18:08:57 -0700794 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400795 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700796 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
797 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700798 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700799
Florian Fainelli80105be2014-04-24 18:08:57 -0700800 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700801 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
802 p_index, priv->rx_c_index, priv->rx_read_ptr,
803 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700804
Florian Fainelli25977ac2015-05-28 15:24:44 -0700805 if (unlikely(len > RX_BUF_LENGTH)) {
806 netif_err(priv, rx_status, ndev, "oversized packet\n");
807 ndev->stats.rx_length_errors++;
808 ndev->stats.rx_errors++;
809 dev_kfree_skb_any(skb);
810 goto next;
811 }
812
Florian Fainelli80105be2014-04-24 18:08:57 -0700813 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
814 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
815 ndev->stats.rx_dropped++;
816 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700817 dev_kfree_skb_any(skb);
818 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700819 }
820
821 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
822 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700823 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700824 ndev->stats.rx_over_errors++;
825 ndev->stats.rx_dropped++;
826 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700827 dev_kfree_skb_any(skb);
828 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700829 }
830
831 skb_put(skb, len);
832
833 /* Hardware validated our checksum */
834 if (likely(status & DESC_L4_CSUM))
835 skb->ip_summed = CHECKSUM_UNNECESSARY;
836
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700837 /* Hardware pre-pends packets with 2bytes before Ethernet
838 * header plus we have the Receive Status Block, strip off all
839 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700840 */
841 skb_pull(skb, sizeof(*rsb) + 2);
842 len -= (sizeof(*rsb) + 2);
Florian Fainellib6e0e872018-03-22 18:19:32 -0700843 processed_bytes += len;
Florian Fainelli80105be2014-04-24 18:08:57 -0700844
845 /* UniMAC may forward CRC */
846 if (priv->crc_fwd) {
847 skb_trim(skb, len - ETH_FCS_LEN);
848 len -= ETH_FCS_LEN;
849 }
850
851 skb->protocol = eth_type_trans(skb, ndev);
852 ndev->stats.rx_packets++;
853 ndev->stats.rx_bytes += len;
kiki good10377ba2017-08-04 00:07:45 +0100854 u64_stats_update_begin(&priv->syncp);
855 stats64->rx_packets++;
856 stats64->rx_bytes += len;
857 u64_stats_update_end(&priv->syncp);
Florian Fainelli80105be2014-04-24 18:08:57 -0700858
859 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700860next:
861 processed++;
862 priv->rx_read_ptr++;
863
864 if (priv->rx_read_ptr == priv->num_rx_bds)
865 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700866 }
867
Florian Fainellib6e0e872018-03-22 18:19:32 -0700868 priv->dim.packets = processed;
869 priv->dim.bytes = processed_bytes;
870
Florian Fainelli80105be2014-04-24 18:08:57 -0700871 return processed;
872}
873
Florian Fainelli30defeb2017-03-23 10:36:46 -0700874static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700875 struct bcm_sysport_cb *cb,
876 unsigned int *bytes_compl,
877 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700878{
Florian Fainelli30defeb2017-03-23 10:36:46 -0700879 struct bcm_sysport_priv *priv = ring->priv;
Florian Fainelli80105be2014-04-24 18:08:57 -0700880 struct device *kdev = &priv->pdev->dev;
Florian Fainelli80105be2014-04-24 18:08:57 -0700881
882 if (cb->skb) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700883 *bytes_compl += cb->skb->len;
884 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700885 dma_unmap_len(cb, dma_len),
886 DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700887 (*pkts_compl)++;
888 bcm_sysport_free_cb(cb);
889 /* SKB fragment */
890 } else if (dma_unmap_addr(cb, dma_addr)) {
kiki good10377ba2017-08-04 00:07:45 +0100891 *bytes_compl += dma_unmap_len(cb, dma_len);
Florian Fainelli80105be2014-04-24 18:08:57 -0700892 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700893 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700894 dma_unmap_addr_set(cb, dma_addr, 0);
895 }
896}
897
898/* Reclaim queued SKBs for transmission completion, lockless version */
899static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
900 struct bcm_sysport_tx_ring *ring)
901{
Florian Fainelli80105be2014-04-24 18:08:57 -0700902 unsigned int pkts_compl = 0, bytes_compl = 0;
kiki good10377ba2017-08-04 00:07:45 +0100903 struct net_device *ndev = priv->netdev;
Florian Fainelli484d8022018-03-13 14:45:07 -0700904 unsigned int txbds_processed = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700905 struct bcm_sysport_cb *cb;
Florian Fainelli484d8022018-03-13 14:45:07 -0700906 unsigned int txbds_ready;
907 unsigned int c_index;
Florian Fainelli80105be2014-04-24 18:08:57 -0700908 u32 hw_ind;
909
Florian Fainelli6baa7852017-03-23 10:36:47 -0700910 /* Clear status before servicing to reduce spurious interrupts */
911 if (!ring->priv->is_lite)
912 intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
913 else
914 intrl2_0_writel(ring->priv, BIT(ring->index +
915 INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
916
Florian Fainelli80105be2014-04-24 18:08:57 -0700917 /* Compute how many descriptors have been processed since last call */
918 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
919 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
Florian Fainelli484d8022018-03-13 14:45:07 -0700920 txbds_ready = (c_index - ring->c_index) & RING_CONS_INDEX_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700921
922 netif_dbg(priv, tx_done, ndev,
Florian Fainelli484d8022018-03-13 14:45:07 -0700923 "ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
924 ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli80105be2014-04-24 18:08:57 -0700925
Florian Fainelli484d8022018-03-13 14:45:07 -0700926 while (txbds_processed < txbds_ready) {
927 cb = &ring->cbs[ring->clean_index];
Florian Fainelli30defeb2017-03-23 10:36:46 -0700928 bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700929
930 ring->desc_count++;
Florian Fainelli484d8022018-03-13 14:45:07 -0700931 txbds_processed++;
932
933 if (likely(ring->clean_index < ring->size - 1))
934 ring->clean_index++;
935 else
936 ring->clean_index = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700937 }
938
kiki good10377ba2017-08-04 00:07:45 +0100939 u64_stats_update_begin(&priv->syncp);
940 ring->packets += pkts_compl;
941 ring->bytes += bytes_compl;
942 u64_stats_update_end(&priv->syncp);
Florian Fainellib6e0e872018-03-22 18:19:32 -0700943 ring->dim.packets = pkts_compl;
944 ring->dim.bytes = bytes_compl;
kiki good10377ba2017-08-04 00:07:45 +0100945
Florian Fainelli80105be2014-04-24 18:08:57 -0700946 ring->c_index = c_index;
947
Florian Fainelli80105be2014-04-24 18:08:57 -0700948 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700949 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
950 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700951
952 return pkts_compl;
953}
954
955/* Locked version of the per-ring TX reclaim routine */
956static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
957 struct bcm_sysport_tx_ring *ring)
958{
Florian Fainelli148d3d02017-01-12 12:09:09 -0800959 struct netdev_queue *txq;
Florian Fainelli80105be2014-04-24 18:08:57 -0700960 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700961 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700962
Florian Fainelli148d3d02017-01-12 12:09:09 -0800963 txq = netdev_get_tx_queue(priv->netdev, ring->index);
964
Florian Fainellid8498082014-06-05 10:22:15 -0700965 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700966 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainelli148d3d02017-01-12 12:09:09 -0800967 if (released)
968 netif_tx_wake_queue(txq);
969
Florian Fainellid8498082014-06-05 10:22:15 -0700970 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700971
972 return released;
973}
974
Florian Fainelli148d3d02017-01-12 12:09:09 -0800975/* Locked version of the per-ring TX reclaim, but does not wake the queue */
976static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
977 struct bcm_sysport_tx_ring *ring)
978{
979 unsigned long flags;
980
981 spin_lock_irqsave(&ring->lock, flags);
982 __bcm_sysport_tx_reclaim(priv, ring);
983 spin_unlock_irqrestore(&ring->lock, flags);
984}
985
Florian Fainelli80105be2014-04-24 18:08:57 -0700986static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
987{
988 struct bcm_sysport_tx_ring *ring =
989 container_of(napi, struct bcm_sysport_tx_ring, napi);
Florian Fainellib6e0e872018-03-22 18:19:32 -0700990 struct net_dim_sample dim_sample;
Florian Fainelli80105be2014-04-24 18:08:57 -0700991 unsigned int work_done = 0;
992
993 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
994
Florian Fainelli16f62d92014-06-26 10:06:46 -0700995 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700996 napi_complete(napi);
997 /* re-enable TX interrupt */
Florian Fainelli44a45242017-01-20 11:08:27 -0800998 if (!ring->priv->is_lite)
999 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
1000 else
1001 intrl2_0_mask_clear(ring->priv, BIT(ring->index +
1002 INTRL2_0_TDMA_MBDONE_SHIFT));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -08001003
1004 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -07001005 }
1006
Florian Fainellib6e0e872018-03-22 18:19:32 -07001007 if (ring->dim.use_dim) {
1008 net_dim_sample(ring->dim.event_ctr, ring->dim.packets,
1009 ring->dim.bytes, &dim_sample);
1010 net_dim(&ring->dim.dim, dim_sample);
1011 }
1012
Florian Fainelli9dfa9a22014-11-12 15:40:43 -08001013 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -07001014}
1015
1016static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
1017{
1018 unsigned int q;
1019
1020 for (q = 0; q < priv->netdev->num_tx_queues; q++)
1021 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
1022}
1023
1024static int bcm_sysport_poll(struct napi_struct *napi, int budget)
1025{
1026 struct bcm_sysport_priv *priv =
1027 container_of(napi, struct bcm_sysport_priv, napi);
Florian Fainellib6e0e872018-03-22 18:19:32 -07001028 struct net_dim_sample dim_sample;
Florian Fainelli80105be2014-04-24 18:08:57 -07001029 unsigned int work_done = 0;
1030
1031 work_done = bcm_sysport_desc_rx(priv, budget);
1032
1033 priv->rx_c_index += work_done;
1034 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
Florian Fainelli44a45242017-01-20 11:08:27 -08001035
1036 /* SYSTEMPORT Lite groups the producer/consumer index, producer is
1037 * maintained by HW, but writes to it will be ignore while RDMA
1038 * is active
1039 */
1040 if (!priv->is_lite)
1041 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
1042 else
1043 rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
Florian Fainelli80105be2014-04-24 18:08:57 -07001044
1045 if (work_done < budget) {
Florian Fainellic82f47e2016-04-20 11:37:09 -07001046 napi_complete_done(napi, work_done);
Florian Fainelli80105be2014-04-24 18:08:57 -07001047 /* re-enable RX interrupts */
1048 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
1049 }
1050
Florian Fainellib6e0e872018-03-22 18:19:32 -07001051 if (priv->dim.use_dim) {
1052 net_dim_sample(priv->dim.event_ctr, priv->dim.packets,
1053 priv->dim.bytes, &dim_sample);
1054 net_dim(&priv->dim.dim, dim_sample);
1055 }
1056
Florian Fainelli80105be2014-04-24 18:08:57 -07001057 return work_done;
1058}
1059
Florian Fainelli83e82f42014-07-01 21:08:40 -07001060static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
1061{
1062 u32 reg;
1063
1064 /* Stop monitoring MPD interrupt */
1065 intrl2_0_mask_set(priv, INTRL2_0_MPD);
1066
1067 /* Clear the MagicPacket detection logic */
1068 reg = umac_readl(priv, UMAC_MPD_CTRL);
1069 reg &= ~MPD_EN;
1070 umac_writel(priv, reg, UMAC_MPD_CTRL);
1071
1072 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
1073}
Florian Fainelli80105be2014-04-24 18:08:57 -07001074
Florian Fainellib6e0e872018-03-22 18:19:32 -07001075static void bcm_sysport_dim_work(struct work_struct *work)
1076{
1077 struct net_dim *dim = container_of(work, struct net_dim, work);
1078 struct bcm_sysport_net_dim *ndim =
1079 container_of(dim, struct bcm_sysport_net_dim, dim);
1080 struct bcm_sysport_priv *priv =
1081 container_of(ndim, struct bcm_sysport_priv, dim);
1082 struct net_dim_cq_moder cur_profile =
1083 net_dim_get_profile(dim->mode, dim->profile_ix);
1084
1085 priv->dim.coal_usecs = cur_profile.usec;
1086 priv->dim.coal_pkts = cur_profile.pkts;
1087
1088 bcm_sysport_set_rx_coalesce(priv);
1089 dim->state = NET_DIM_START_MEASURE;
1090}
1091
1092static void bcm_sysport_dim_tx_work(struct work_struct *work)
1093{
1094 struct net_dim *dim = container_of(work, struct net_dim, work);
1095 struct bcm_sysport_net_dim *ndim =
1096 container_of(dim, struct bcm_sysport_net_dim, dim);
1097 struct bcm_sysport_tx_ring *ring =
1098 container_of(ndim, struct bcm_sysport_tx_ring, dim);
1099 struct net_dim_cq_moder cur_profile =
1100 net_dim_get_profile(dim->mode, dim->profile_ix);
1101
1102 ring->dim.coal_usecs = cur_profile.usec;
1103 ring->dim.coal_pkts = cur_profile.pkts;
1104
1105 bcm_sysport_set_tx_coalesce(ring);
1106 dim->state = NET_DIM_START_MEASURE;
1107}
1108
Florian Fainelli80105be2014-04-24 18:08:57 -07001109/* RX and misc interrupt routine */
1110static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
1111{
1112 struct net_device *dev = dev_id;
1113 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08001114 struct bcm_sysport_tx_ring *txr;
1115 unsigned int ring, ring_bit;
Florian Fainelli80105be2014-04-24 18:08:57 -07001116
1117 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
1118 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
1119 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
1120
1121 if (unlikely(priv->irq0_stat == 0)) {
1122 netdev_warn(priv->netdev, "spurious RX interrupt\n");
1123 return IRQ_NONE;
1124 }
1125
1126 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
Florian Fainellib6e0e872018-03-22 18:19:32 -07001127 priv->dim.event_ctr++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001128 if (likely(napi_schedule_prep(&priv->napi))) {
1129 /* disable RX interrupts */
1130 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
Florian Fainelliba909502016-04-20 11:37:08 -07001131 __napi_schedule_irqoff(&priv->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001132 }
1133 }
1134
1135 /* TX ring is full, perform a full reclaim since we do not know
1136 * which one would trigger this interrupt
1137 */
1138 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
1139 bcm_sysport_tx_reclaim_all(priv);
1140
Florian Fainelli83e82f42014-07-01 21:08:40 -07001141 if (priv->irq0_stat & INTRL2_0_MPD) {
1142 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
1143 bcm_sysport_resume_from_wol(priv);
1144 }
1145
Florian Fainelli44a45242017-01-20 11:08:27 -08001146 if (!priv->is_lite)
1147 goto out;
1148
1149 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1150 ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
1151 if (!(priv->irq0_stat & ring_bit))
1152 continue;
1153
1154 txr = &priv->tx_rings[ring];
Florian Fainellib6e0e872018-03-22 18:19:32 -07001155 txr->dim.event_ctr++;
Florian Fainelli44a45242017-01-20 11:08:27 -08001156
1157 if (likely(napi_schedule_prep(&txr->napi))) {
1158 intrl2_0_mask_set(priv, ring_bit);
1159 __napi_schedule(&txr->napi);
1160 }
1161 }
1162out:
Florian Fainelli80105be2014-04-24 18:08:57 -07001163 return IRQ_HANDLED;
1164}
1165
1166/* TX interrupt service routine */
1167static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
1168{
1169 struct net_device *dev = dev_id;
1170 struct bcm_sysport_priv *priv = netdev_priv(dev);
1171 struct bcm_sysport_tx_ring *txr;
1172 unsigned int ring;
1173
1174 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
1175 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
1176 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1177
1178 if (unlikely(priv->irq1_stat == 0)) {
1179 netdev_warn(priv->netdev, "spurious TX interrupt\n");
1180 return IRQ_NONE;
1181 }
1182
1183 for (ring = 0; ring < dev->num_tx_queues; ring++) {
1184 if (!(priv->irq1_stat & BIT(ring)))
1185 continue;
1186
1187 txr = &priv->tx_rings[ring];
Florian Fainellib6e0e872018-03-22 18:19:32 -07001188 txr->dim.event_ctr++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001189
1190 if (likely(napi_schedule_prep(&txr->napi))) {
1191 intrl2_1_mask_set(priv, BIT(ring));
Florian Fainelliba909502016-04-20 11:37:08 -07001192 __napi_schedule_irqoff(&txr->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -07001193 }
1194 }
1195
1196 return IRQ_HANDLED;
1197}
1198
Florian Fainelli83e82f42014-07-01 21:08:40 -07001199static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
1200{
1201 struct bcm_sysport_priv *priv = dev_id;
1202
1203 pm_wakeup_event(&priv->pdev->dev, 0);
1204
1205 return IRQ_HANDLED;
1206}
1207
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001208#ifdef CONFIG_NET_POLL_CONTROLLER
1209static void bcm_sysport_poll_controller(struct net_device *dev)
1210{
1211 struct bcm_sysport_priv *priv = netdev_priv(dev);
1212
1213 disable_irq(priv->irq0);
1214 bcm_sysport_rx_isr(priv->irq0, priv);
1215 enable_irq(priv->irq0);
1216
Florian Fainelli44a45242017-01-20 11:08:27 -08001217 if (!priv->is_lite) {
1218 disable_irq(priv->irq1);
1219 bcm_sysport_tx_isr(priv->irq1, priv);
1220 enable_irq(priv->irq1);
1221 }
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001222}
1223#endif
1224
Florian Fainellie87474a2014-10-02 09:43:16 -07001225static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
1226 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001227{
1228 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001229 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001230 u32 csum_info;
1231 u8 ip_proto;
1232 u16 csum_start;
1233 u16 ip_ver;
1234
1235 /* Re-allocate SKB if needed */
1236 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
1237 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
1238 dev_kfree_skb(skb);
1239 if (!nskb) {
1240 dev->stats.tx_errors++;
1241 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -07001242 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07001243 }
1244 skb = nskb;
1245 }
1246
Johannes Bergd58ff352017-06-16 14:29:23 +02001247 tsb = skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -07001248 /* Zero-out TSB by default */
1249 memset(tsb, 0, sizeof(*tsb));
1250
1251 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1252 ip_ver = htons(skb->protocol);
1253 switch (ip_ver) {
1254 case ETH_P_IP:
1255 ip_proto = ip_hdr(skb)->protocol;
1256 break;
1257 case ETH_P_IPV6:
1258 ip_proto = ipv6_hdr(skb)->nexthdr;
1259 break;
1260 default:
Florian Fainellie87474a2014-10-02 09:43:16 -07001261 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001262 }
1263
1264 /* Get the checksum offset and the L4 (transport) offset */
1265 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
1266 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
1267 csum_info |= (csum_start << L4_PTR_SHIFT);
1268
1269 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1270 csum_info |= L4_LENGTH_VALID;
1271 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1272 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001273 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -07001274 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001275 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001276
1277 tsb->l4_ptr_dest_map = csum_info;
1278 }
1279
Florian Fainellie87474a2014-10-02 09:43:16 -07001280 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001281}
1282
1283static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
1284 struct net_device *dev)
1285{
1286 struct bcm_sysport_priv *priv = netdev_priv(dev);
1287 struct device *kdev = &priv->pdev->dev;
1288 struct bcm_sysport_tx_ring *ring;
1289 struct bcm_sysport_cb *cb;
1290 struct netdev_queue *txq;
1291 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -07001292 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -07001293 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -07001294 dma_addr_t mapping;
1295 u32 len_status;
1296 u16 queue;
1297 int ret;
1298
1299 queue = skb_get_queue_mapping(skb);
1300 txq = netdev_get_tx_queue(dev, queue);
1301 ring = &priv->tx_rings[queue];
1302
Florian Fainellid8498082014-06-05 10:22:15 -07001303 /* lock against tx reclaim in BH context and TX ring full interrupt */
1304 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001305 if (unlikely(ring->desc_count == 0)) {
1306 netif_tx_stop_queue(txq);
1307 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1308 ret = NETDEV_TX_BUSY;
1309 goto out;
1310 }
1311
Florian Fainelli38e5a852017-01-03 16:34:49 -08001312 /* Insert TSB and checksum infos */
1313 if (priv->tsb_en) {
1314 skb = bcm_sysport_insert_tsb(skb, dev);
1315 if (!skb) {
1316 ret = NETDEV_TX_OK;
1317 goto out;
1318 }
1319 }
1320
Florian Fainellibb7da332017-01-03 16:34:48 -08001321 skb_len = skb->len;
Florian Fainellidab531b2014-05-14 19:32:14 -07001322
1323 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001324 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001325 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001326 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001327 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001328 ret = NETDEV_TX_OK;
1329 goto out;
1330 }
1331
1332 /* Remember the SKB for future freeing */
1333 cb = &ring->cbs[ring->curr_desc];
1334 cb->skb = skb;
1335 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001336 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001337
1338 /* Fetch a descriptor entry from our pool */
1339 desc = ring->desc_cpu;
1340
1341 desc->addr_lo = lower_32_bits(mapping);
1342 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001343 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001344 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001345 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001346 if (skb->ip_summed == CHECKSUM_PARTIAL)
1347 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1348
1349 ring->curr_desc++;
1350 if (ring->curr_desc == ring->size)
1351 ring->curr_desc = 0;
1352 ring->desc_count--;
1353
1354 /* Ensure write completion of the descriptor status/length
1355 * in DRAM before the System Port WRITE_PORT register latches
1356 * the value
1357 */
1358 wmb();
1359 desc->addr_status_len = len_status;
1360 wmb();
1361
1362 /* Write this descriptor address to the RING write port */
1363 tdma_port_write_desc_addr(priv, desc, ring->index);
1364
1365 /* Check ring space and update SW control flow */
1366 if (ring->desc_count == 0)
1367 netif_tx_stop_queue(txq);
1368
1369 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001370 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001371
1372 ret = NETDEV_TX_OK;
1373out:
Florian Fainellid8498082014-06-05 10:22:15 -07001374 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001375 return ret;
1376}
1377
1378static void bcm_sysport_tx_timeout(struct net_device *dev)
1379{
1380 netdev_warn(dev, "transmit timeout!\n");
1381
Florian Westphal860e9532016-05-03 16:33:13 +02001382 netif_trans_update(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001383 dev->stats.tx_errors++;
1384
1385 netif_tx_wake_all_queues(dev);
1386}
1387
1388/* phylib adjust link callback */
1389static void bcm_sysport_adj_link(struct net_device *dev)
1390{
1391 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001392 struct phy_device *phydev = dev->phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001393 unsigned int changed = 0;
1394 u32 cmd_bits = 0, reg;
1395
1396 if (priv->old_link != phydev->link) {
1397 changed = 1;
1398 priv->old_link = phydev->link;
1399 }
1400
1401 if (priv->old_duplex != phydev->duplex) {
1402 changed = 1;
1403 priv->old_duplex = phydev->duplex;
1404 }
1405
Florian Fainelli44a45242017-01-20 11:08:27 -08001406 if (priv->is_lite)
1407 goto out;
1408
Florian Fainelli80105be2014-04-24 18:08:57 -07001409 switch (phydev->speed) {
1410 case SPEED_2500:
1411 cmd_bits = CMD_SPEED_2500;
1412 break;
1413 case SPEED_1000:
1414 cmd_bits = CMD_SPEED_1000;
1415 break;
1416 case SPEED_100:
1417 cmd_bits = CMD_SPEED_100;
1418 break;
1419 case SPEED_10:
1420 cmd_bits = CMD_SPEED_10;
1421 break;
1422 default:
1423 break;
1424 }
1425 cmd_bits <<= CMD_SPEED_SHIFT;
1426
1427 if (phydev->duplex == DUPLEX_HALF)
1428 cmd_bits |= CMD_HD_EN;
1429
1430 if (priv->old_pause != phydev->pause) {
1431 changed = 1;
1432 priv->old_pause = phydev->pause;
1433 }
1434
1435 if (!phydev->pause)
1436 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1437
Florian Fainelli4a804c02014-09-02 11:17:07 -07001438 if (!changed)
1439 return;
1440
1441 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001442 reg = umac_readl(priv, UMAC_CMD);
1443 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001444 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1445 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001446 reg |= cmd_bits;
1447 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001448 }
Florian Fainelli44a45242017-01-20 11:08:27 -08001449out:
1450 if (changed)
1451 phy_print_status(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001452}
1453
Florian Fainellib6e0e872018-03-22 18:19:32 -07001454static void bcm_sysport_init_dim(struct bcm_sysport_net_dim *dim,
1455 void (*cb)(struct work_struct *work))
1456{
1457 INIT_WORK(&dim->dim.work, cb);
1458 dim->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
1459 dim->event_ctr = 0;
1460 dim->packets = 0;
1461 dim->bytes = 0;
1462}
1463
Florian Fainelli80105be2014-04-24 18:08:57 -07001464static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1465 unsigned int index)
1466{
1467 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1468 struct device *kdev = &priv->pdev->dev;
1469 size_t size;
1470 void *p;
1471 u32 reg;
1472
1473 /* Simple descriptors partitioning for now */
1474 size = 256;
1475
1476 /* We just need one DMA descriptor which is DMA-able, since writing to
1477 * the port will allocate a new descriptor in its internal linked-list
1478 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001479 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1480 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001481 if (!p) {
1482 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1483 return -ENOMEM;
1484 }
1485
Florian Fainelli40a8a312014-07-09 17:36:47 -07001486 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001487 if (!ring->cbs) {
Florian Fainellic2062ee2017-08-24 16:01:13 -07001488 dma_free_coherent(kdev, sizeof(struct dma_desc),
1489 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001490 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1491 return -ENOMEM;
1492 }
1493
1494 /* Initialize SW view of the ring */
1495 spin_lock_init(&ring->lock);
1496 ring->priv = priv;
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001497 netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
Florian Fainelli80105be2014-04-24 18:08:57 -07001498 ring->index = index;
1499 ring->size = size;
Florian Fainelli484d8022018-03-13 14:45:07 -07001500 ring->clean_index = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -07001501 ring->alloc_size = ring->size;
1502 ring->desc_cpu = p;
1503 ring->desc_count = ring->size;
1504 ring->curr_desc = 0;
1505
1506 /* Initialize HW ring */
1507 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1508 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1509 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1510 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
Florian Fainellid1565762017-10-11 10:57:50 -07001511
1512 /* Configure QID and port mapping */
1513 reg = tdma_readl(priv, TDMA_DESC_RING_MAPPING(index));
1514 reg &= ~(RING_QID_MASK | RING_PORT_ID_MASK << RING_PORT_ID_SHIFT);
Florian Fainelli3ded76a2017-11-01 11:29:47 -07001515 if (ring->inspect) {
1516 reg |= ring->switch_queue & RING_QID_MASK;
1517 reg |= ring->switch_port << RING_PORT_ID_SHIFT;
1518 } else {
1519 reg |= RING_IGNORE_STATUS;
1520 }
Florian Fainellid1565762017-10-11 10:57:50 -07001521 tdma_writel(priv, reg, TDMA_DESC_RING_MAPPING(index));
Florian Fainelli80105be2014-04-24 18:08:57 -07001522 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1523
Florian Fainelli723934f2017-10-11 10:57:52 -07001524 /* Enable ACB algorithm 2 */
1525 reg = tdma_readl(priv, TDMA_CONTROL);
1526 reg |= tdma_control_bit(priv, ACB_ALGO);
1527 tdma_writel(priv, reg, TDMA_CONTROL);
1528
Florian Fainelli487234c2017-09-01 17:32:34 -07001529 /* Do not use tdma_control_bit() here because TSB_SWAP1 collides
1530 * with the original definition of ACB_ALGO
1531 */
1532 reg = tdma_readl(priv, TDMA_CONTROL);
1533 if (priv->is_lite)
1534 reg &= ~BIT(TSB_SWAP1);
1535 /* Set a correct TSB format based on host endian */
1536 if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
1537 reg |= tdma_control_bit(priv, TSB_SWAP0);
1538 else
1539 reg &= ~tdma_control_bit(priv, TSB_SWAP0);
1540 tdma_writel(priv, reg, TDMA_CONTROL);
1541
Florian Fainelli80105be2014-04-24 18:08:57 -07001542 /* Program the number of descriptors as MAX_THRESHOLD and half of
1543 * its size for the hysteresis trigger
1544 */
1545 tdma_writel(priv, ring->size |
1546 1 << RING_HYST_THRESH_SHIFT,
1547 TDMA_DESC_RING_MAX_HYST(index));
1548
1549 /* Enable the ring queue in the arbiter */
1550 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1551 reg |= (1 << index);
1552 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1553
Florian Fainellib6e0e872018-03-22 18:19:32 -07001554 bcm_sysport_init_dim(&ring->dim, bcm_sysport_dim_tx_work);
Florian Fainelli80105be2014-04-24 18:08:57 -07001555 napi_enable(&ring->napi);
1556
1557 netif_dbg(priv, hw, priv->netdev,
Florian Fainellid1565762017-10-11 10:57:50 -07001558 "TDMA cfg, size=%d, desc_cpu=%p switch q=%d,port=%d\n",
1559 ring->size, ring->desc_cpu, ring->switch_queue,
1560 ring->switch_port);
Florian Fainelli80105be2014-04-24 18:08:57 -07001561
1562 return 0;
1563}
1564
1565static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001566 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001567{
1568 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1569 struct device *kdev = &priv->pdev->dev;
1570 u32 reg;
1571
1572 /* Caller should stop the TDMA engine */
1573 reg = tdma_readl(priv, TDMA_STATUS);
1574 if (!(reg & TDMA_DISABLED))
1575 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1576
Florian Fainelli914adb52014-10-31 15:51:35 -07001577 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1578 * fail, so by checking this pointer we know whether the TX ring was
1579 * fully initialized or not.
1580 */
1581 if (!ring->cbs)
1582 return;
1583
Florian Fainelli80105be2014-04-24 18:08:57 -07001584 napi_disable(&ring->napi);
Florian Fainellib6e0e872018-03-22 18:19:32 -07001585 cancel_work_sync(&ring->dim.dim.work);
Florian Fainelli80105be2014-04-24 18:08:57 -07001586 netif_napi_del(&ring->napi);
1587
Florian Fainelli148d3d02017-01-12 12:09:09 -08001588 bcm_sysport_tx_clean(priv, ring);
Florian Fainelli80105be2014-04-24 18:08:57 -07001589
1590 kfree(ring->cbs);
1591 ring->cbs = NULL;
1592
1593 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001594 dma_free_coherent(kdev, sizeof(struct dma_desc),
1595 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001596 ring->desc_dma = 0;
1597 }
1598 ring->size = 0;
1599 ring->alloc_size = 0;
1600
1601 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1602}
1603
1604/* RDMA helper */
1605static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001606 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001607{
1608 unsigned int timeout = 1000;
1609 u32 reg;
1610
1611 reg = rdma_readl(priv, RDMA_CONTROL);
1612 if (enable)
1613 reg |= RDMA_EN;
1614 else
1615 reg &= ~RDMA_EN;
1616 rdma_writel(priv, reg, RDMA_CONTROL);
1617
1618 /* Poll for RMDA disabling completion */
1619 do {
1620 reg = rdma_readl(priv, RDMA_STATUS);
1621 if (!!(reg & RDMA_DISABLED) == !enable)
1622 return 0;
1623 usleep_range(1000, 2000);
1624 } while (timeout-- > 0);
1625
1626 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1627
1628 return -ETIMEDOUT;
1629}
1630
1631/* TDMA helper */
1632static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001633 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001634{
1635 unsigned int timeout = 1000;
1636 u32 reg;
1637
1638 reg = tdma_readl(priv, TDMA_CONTROL);
1639 if (enable)
Florian Fainelli44a45242017-01-20 11:08:27 -08001640 reg |= tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001641 else
Florian Fainelli44a45242017-01-20 11:08:27 -08001642 reg &= ~tdma_control_bit(priv, TDMA_EN);
Florian Fainelli80105be2014-04-24 18:08:57 -07001643 tdma_writel(priv, reg, TDMA_CONTROL);
1644
1645 /* Poll for TMDA disabling completion */
1646 do {
1647 reg = tdma_readl(priv, TDMA_STATUS);
1648 if (!!(reg & TDMA_DISABLED) == !enable)
1649 return 0;
1650
1651 usleep_range(1000, 2000);
1652 } while (timeout-- > 0);
1653
1654 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1655
1656 return -ETIMEDOUT;
1657}
1658
1659static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1660{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001661 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001662 u32 reg;
1663 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001664 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001665
1666 /* Initialize SW view of the RX ring */
Florian Fainelli44a45242017-01-20 11:08:27 -08001667 priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
Florian Fainelli80105be2014-04-24 18:08:57 -07001668 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001669 priv->rx_c_index = 0;
1670 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001671 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1672 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001673 if (!priv->rx_cbs) {
1674 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1675 return -ENOMEM;
1676 }
1677
Florian Fainellibaf387a2015-05-28 15:24:42 -07001678 for (i = 0; i < priv->num_rx_bds; i++) {
1679 cb = priv->rx_cbs + i;
1680 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1681 }
1682
Florian Fainelli80105be2014-04-24 18:08:57 -07001683 ret = bcm_sysport_alloc_rx_bufs(priv);
1684 if (ret) {
1685 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1686 return ret;
1687 }
1688
1689 /* Initialize HW, ensure RDMA is disabled */
1690 reg = rdma_readl(priv, RDMA_STATUS);
1691 if (!(reg & RDMA_DISABLED))
1692 rdma_enable_set(priv, 0);
1693
1694 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1695 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1696 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1697 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1698 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1699 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1700 /* Operate the queue in ring mode */
1701 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1702 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1703 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
Florian Fainelli44a45242017-01-20 11:08:27 -08001704 rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
Florian Fainelli80105be2014-04-24 18:08:57 -07001705
1706 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1707
1708 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001709 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1710 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001711
1712 return 0;
1713}
1714
1715static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1716{
1717 struct bcm_sysport_cb *cb;
1718 unsigned int i;
1719 u32 reg;
1720
1721 /* Caller should ensure RDMA is disabled */
1722 reg = rdma_readl(priv, RDMA_STATUS);
1723 if (!(reg & RDMA_DISABLED))
1724 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1725
1726 for (i = 0; i < priv->num_rx_bds; i++) {
1727 cb = &priv->rx_cbs[i];
1728 if (dma_unmap_addr(cb, dma_addr))
1729 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001730 dma_unmap_addr(cb, dma_addr),
1731 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001732 bcm_sysport_free_cb(cb);
1733 }
1734
1735 kfree(priv->rx_cbs);
1736 priv->rx_cbs = NULL;
1737
1738 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1739}
1740
1741static void bcm_sysport_set_rx_mode(struct net_device *dev)
1742{
1743 struct bcm_sysport_priv *priv = netdev_priv(dev);
1744 u32 reg;
1745
Florian Fainelli44a45242017-01-20 11:08:27 -08001746 if (priv->is_lite)
1747 return;
1748
Florian Fainelli80105be2014-04-24 18:08:57 -07001749 reg = umac_readl(priv, UMAC_CMD);
1750 if (dev->flags & IFF_PROMISC)
1751 reg |= CMD_PROMISC;
1752 else
1753 reg &= ~CMD_PROMISC;
1754 umac_writel(priv, reg, UMAC_CMD);
1755
1756 /* No support for ALLMULTI */
1757 if (dev->flags & IFF_ALLMULTI)
1758 return;
1759}
1760
1761static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001762 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001763{
1764 u32 reg;
1765
Florian Fainelli44a45242017-01-20 11:08:27 -08001766 if (!priv->is_lite) {
1767 reg = umac_readl(priv, UMAC_CMD);
1768 if (enable)
1769 reg |= mask;
1770 else
1771 reg &= ~mask;
1772 umac_writel(priv, reg, UMAC_CMD);
1773 } else {
1774 reg = gib_readl(priv, GIB_CONTROL);
1775 if (enable)
1776 reg |= mask;
1777 else
1778 reg &= ~mask;
1779 gib_writel(priv, reg, GIB_CONTROL);
1780 }
Florian Fainelli00b91c62014-05-15 14:33:53 -07001781
1782 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1783 * to be processed (1 msec).
1784 */
1785 if (enable == 0)
1786 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001787}
1788
Florian Fainelli412bce82014-06-26 10:06:45 -07001789static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001790{
Florian Fainelli80105be2014-04-24 18:08:57 -07001791 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001792
Florian Fainelli44a45242017-01-20 11:08:27 -08001793 if (priv->is_lite)
1794 return;
1795
Florian Fainelli412bce82014-06-26 10:06:45 -07001796 reg = umac_readl(priv, UMAC_CMD);
1797 reg |= CMD_SW_RESET;
1798 umac_writel(priv, reg, UMAC_CMD);
1799 udelay(10);
1800 reg = umac_readl(priv, UMAC_CMD);
1801 reg &= ~CMD_SW_RESET;
1802 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001803}
1804
1805static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001806 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001807{
Florian Fainelli44a45242017-01-20 11:08:27 -08001808 u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
1809 addr[3];
1810 u32 mac1 = (addr[4] << 8) | addr[5];
1811
1812 if (!priv->is_lite) {
1813 umac_writel(priv, mac0, UMAC_MAC0);
1814 umac_writel(priv, mac1, UMAC_MAC1);
1815 } else {
1816 gib_writel(priv, mac0, GIB_MAC0);
1817 gib_writel(priv, mac1, GIB_MAC1);
1818 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001819}
1820
1821static void topctrl_flush(struct bcm_sysport_priv *priv)
1822{
1823 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1824 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1825 mdelay(1);
1826 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1827 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1828}
1829
Florian Fainellifb3b5962014-12-08 15:59:18 -08001830static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1831{
1832 struct bcm_sysport_priv *priv = netdev_priv(dev);
1833 struct sockaddr *addr = p;
1834
1835 if (!is_valid_ether_addr(addr->sa_data))
1836 return -EINVAL;
1837
1838 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1839
1840 /* interface is disabled, changes to MAC will be reflected on next
1841 * open call
1842 */
1843 if (!netif_running(dev))
1844 return 0;
1845
1846 umac_set_hw_addr(priv, dev->dev_addr);
1847
1848 return 0;
1849}
1850
kiki good10377ba2017-08-04 00:07:45 +01001851static void bcm_sysport_get_stats64(struct net_device *dev,
1852 struct rtnl_link_stats64 *stats)
Florian Fainelli30defeb2017-03-23 10:36:46 -07001853{
1854 struct bcm_sysport_priv *priv = netdev_priv(dev);
kiki good10377ba2017-08-04 00:07:45 +01001855 struct bcm_sysport_stats64 *stats64 = &priv->stats64;
kiki good10377ba2017-08-04 00:07:45 +01001856 unsigned int start;
Florian Fainelli30defeb2017-03-23 10:36:46 -07001857
kiki good10377ba2017-08-04 00:07:45 +01001858 netdev_stats_to_stats64(stats, &dev->stats);
1859
Florian Fainelli8ecb1a22017-09-18 16:31:30 -07001860 bcm_sysport_update_tx_stats(priv, &stats->tx_bytes,
1861 &stats->tx_packets);
kiki good10377ba2017-08-04 00:07:45 +01001862
1863 do {
1864 start = u64_stats_fetch_begin_irq(&priv->syncp);
1865 stats->rx_packets = stats64->rx_packets;
1866 stats->rx_bytes = stats64->rx_bytes;
1867 } while (u64_stats_fetch_retry_irq(&priv->syncp, start));
Florian Fainelli30defeb2017-03-23 10:36:46 -07001868}
1869
Florian Fainellib02e6d92014-07-01 21:08:37 -07001870static void bcm_sysport_netif_start(struct net_device *dev)
1871{
1872 struct bcm_sysport_priv *priv = netdev_priv(dev);
1873
1874 /* Enable NAPI */
Florian Fainellib6e0e872018-03-22 18:19:32 -07001875 bcm_sysport_init_dim(&priv->dim, bcm_sysport_dim_work);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001876 napi_enable(&priv->napi);
1877
Florian Fainelli8edf0042014-10-28 11:12:00 -07001878 /* Enable RX interrupt and TX ring full interrupt */
1879 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1880
Philippe Reynes715a0222016-06-19 20:39:08 +02001881 phy_start(dev->phydev);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001882
Florian Fainelli44a45242017-01-20 11:08:27 -08001883 /* Enable TX interrupts for the TXQs */
1884 if (!priv->is_lite)
1885 intrl2_1_mask_clear(priv, 0xffffffff);
1886 else
1887 intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001888
1889 /* Last call before we start the real business */
1890 netif_tx_start_all_queues(dev);
1891}
1892
Florian Fainelli40755a02014-07-01 21:08:38 -07001893static void rbuf_init(struct bcm_sysport_priv *priv)
1894{
1895 u32 reg;
1896
1897 reg = rbuf_readl(priv, RBUF_CONTROL);
1898 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
Florian Fainelli44a45242017-01-20 11:08:27 -08001899 /* Set a correct RSB format on SYSTEMPORT Lite */
Florian Fainelli389a06b2017-08-29 13:35:17 -07001900 if (priv->is_lite)
Florian Fainelli44a45242017-01-20 11:08:27 -08001901 reg &= ~RBUF_RSB_SWAP1;
Florian Fainelli389a06b2017-08-29 13:35:17 -07001902
1903 /* Set a correct RSB format based on host endian */
1904 if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
Florian Fainelli44a45242017-01-20 11:08:27 -08001905 reg |= RBUF_RSB_SWAP0;
Florian Fainelli389a06b2017-08-29 13:35:17 -07001906 else
1907 reg &= ~RBUF_RSB_SWAP0;
Florian Fainelli40755a02014-07-01 21:08:38 -07001908 rbuf_writel(priv, reg, RBUF_CONTROL);
1909}
1910
Florian Fainelli44a45242017-01-20 11:08:27 -08001911static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
1912{
1913 intrl2_0_mask_set(priv, 0xffffffff);
1914 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1915 if (!priv->is_lite) {
1916 intrl2_1_mask_set(priv, 0xffffffff);
1917 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1918 }
1919}
1920
1921static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
1922{
Florian Fainelli93824c82017-11-02 16:08:40 -07001923 u32 reg;
Florian Fainelli44a45242017-01-20 11:08:27 -08001924
Florian Fainelli93824c82017-11-02 16:08:40 -07001925 reg = gib_readl(priv, GIB_CONTROL);
1926 /* Include Broadcom tag in pad extension and fix up IPG_LENGTH */
Florian Fainelli44a45242017-01-20 11:08:27 -08001927 if (netdev_uses_dsa(priv->netdev)) {
Florian Fainelli44a45242017-01-20 11:08:27 -08001928 reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
1929 reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
Florian Fainelli44a45242017-01-20 11:08:27 -08001930 }
Florian Fainelli93824c82017-11-02 16:08:40 -07001931 reg &= ~(GIB_IPG_LEN_MASK << GIB_IPG_LEN_SHIFT);
1932 reg |= 12 << GIB_IPG_LEN_SHIFT;
1933 gib_writel(priv, reg, GIB_CONTROL);
Florian Fainelli44a45242017-01-20 11:08:27 -08001934}
1935
Florian Fainelli80105be2014-04-24 18:08:57 -07001936static int bcm_sysport_open(struct net_device *dev)
1937{
1938 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001939 struct phy_device *phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001940 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001941 int ret;
1942
1943 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001944 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001945
1946 /* Flush TX and RX FIFOs at TOPCTRL level */
1947 topctrl_flush(priv);
1948
1949 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001950 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001951
1952 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001953 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001954
1955 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08001956 if (!priv->is_lite)
1957 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1958 else
1959 gib_set_pad_extension(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001960
1961 /* Set MAC address */
1962 umac_set_hw_addr(priv, dev->dev_addr);
1963
1964 /* Read CRC forward */
Florian Fainelli44a45242017-01-20 11:08:27 -08001965 if (!priv->is_lite)
1966 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1967 else
1968 priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
1969 GIB_FCS_STRIP);
Florian Fainelli80105be2014-04-24 18:08:57 -07001970
Philippe Reynes715a0222016-06-19 20:39:08 +02001971 phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1972 0, priv->phy_interface);
1973 if (!phydev) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001974 netdev_err(dev, "could not attach to PHY\n");
1975 return -ENODEV;
1976 }
1977
1978 /* Reset house keeping link status */
1979 priv->old_duplex = -1;
1980 priv->old_link = -1;
1981 priv->old_pause = -1;
1982
1983 /* mask all interrupts and request them */
Florian Fainelli44a45242017-01-20 11:08:27 -08001984 bcm_sysport_mask_all_intrs(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001985
1986 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1987 if (ret) {
1988 netdev_err(dev, "failed to request RX interrupt\n");
1989 goto out_phy_disconnect;
1990 }
1991
Florian Fainelli44a45242017-01-20 11:08:27 -08001992 if (!priv->is_lite) {
1993 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
1994 dev->name, dev);
1995 if (ret) {
1996 netdev_err(dev, "failed to request TX interrupt\n");
1997 goto out_free_irq0;
1998 }
Florian Fainelli80105be2014-04-24 18:08:57 -07001999 }
2000
2001 /* Initialize both hardware and software ring */
2002 for (i = 0; i < dev->num_tx_queues; i++) {
2003 ret = bcm_sysport_init_tx_ring(priv, i);
2004 if (ret) {
2005 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002006 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07002007 goto out_free_tx_ring;
2008 }
2009 }
2010
2011 /* Initialize linked-list */
2012 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
2013
2014 /* Initialize RX ring */
2015 ret = bcm_sysport_init_rx_ring(priv);
2016 if (ret) {
2017 netdev_err(dev, "failed to initialize RX ring\n");
2018 goto out_free_rx_ring;
2019 }
2020
2021 /* Turn on RDMA */
2022 ret = rdma_enable_set(priv, 1);
2023 if (ret)
2024 goto out_free_rx_ring;
2025
Florian Fainelli80105be2014-04-24 18:08:57 -07002026 /* Turn on TDMA */
2027 ret = tdma_enable_set(priv, 1);
2028 if (ret)
2029 goto out_clear_rx_int;
2030
Florian Fainelli80105be2014-04-24 18:08:57 -07002031 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07002032 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07002033
Florian Fainellib02e6d92014-07-01 21:08:37 -07002034 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002035
2036 return 0;
2037
2038out_clear_rx_int:
2039 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
2040out_free_rx_ring:
2041 bcm_sysport_fini_rx_ring(priv);
2042out_free_tx_ring:
2043 for (i = 0; i < dev->num_tx_queues; i++)
2044 bcm_sysport_fini_tx_ring(priv, i);
Florian Fainelli44a45242017-01-20 11:08:27 -08002045 if (!priv->is_lite)
2046 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002047out_free_irq0:
2048 free_irq(priv->irq0, dev);
2049out_phy_disconnect:
Philippe Reynes715a0222016-06-19 20:39:08 +02002050 phy_disconnect(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002051 return ret;
2052}
2053
Florian Fainellib02e6d92014-07-01 21:08:37 -07002054static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07002055{
2056 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002057
2058 /* stop all software from updating hardware */
2059 netif_tx_stop_all_queues(dev);
2060 napi_disable(&priv->napi);
Florian Fainellib6e0e872018-03-22 18:19:32 -07002061 cancel_work_sync(&priv->dim.dim.work);
Philippe Reynes715a0222016-06-19 20:39:08 +02002062 phy_stop(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002063
2064 /* mask all interrupts */
Florian Fainelli44a45242017-01-20 11:08:27 -08002065 bcm_sysport_mask_all_intrs(priv);
Florian Fainellib02e6d92014-07-01 21:08:37 -07002066}
2067
2068static int bcm_sysport_stop(struct net_device *dev)
2069{
2070 struct bcm_sysport_priv *priv = netdev_priv(dev);
2071 unsigned int i;
2072 int ret;
2073
2074 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002075
2076 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07002077 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07002078
2079 ret = tdma_enable_set(priv, 0);
2080 if (ret) {
2081 netdev_err(dev, "timeout disabling RDMA\n");
2082 return ret;
2083 }
2084
2085 /* Wait for a maximum packet size to be drained */
2086 usleep_range(2000, 3000);
2087
2088 ret = rdma_enable_set(priv, 0);
2089 if (ret) {
2090 netdev_err(dev, "timeout disabling TDMA\n");
2091 return ret;
2092 }
2093
2094 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07002095 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07002096
2097 /* Free RX/TX rings SW structures */
2098 for (i = 0; i < dev->num_tx_queues; i++)
2099 bcm_sysport_fini_tx_ring(priv, i);
2100 bcm_sysport_fini_rx_ring(priv);
2101
2102 free_irq(priv->irq0, dev);
Florian Fainelli44a45242017-01-20 11:08:27 -08002103 if (!priv->is_lite)
2104 free_irq(priv->irq1, dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002105
2106 /* Disconnect from PHY */
Philippe Reynes715a0222016-06-19 20:39:08 +02002107 phy_disconnect(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002108
2109 return 0;
2110}
2111
Julia Lawallc1ab0e92016-08-31 09:30:48 +02002112static const struct ethtool_ops bcm_sysport_ethtool_ops = {
Florian Fainelli80105be2014-04-24 18:08:57 -07002113 .get_drvinfo = bcm_sysport_get_drvinfo,
2114 .get_msglevel = bcm_sysport_get_msglvl,
2115 .set_msglevel = bcm_sysport_set_msglvl,
2116 .get_link = ethtool_op_get_link,
2117 .get_strings = bcm_sysport_get_strings,
2118 .get_ethtool_stats = bcm_sysport_get_stats,
2119 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07002120 .get_wol = bcm_sysport_get_wol,
2121 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07002122 .get_coalesce = bcm_sysport_get_coalesce,
2123 .set_coalesce = bcm_sysport_set_coalesce,
Philippe Reynes697666e2016-06-19 20:39:09 +02002124 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2125 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli80105be2014-04-24 18:08:57 -07002126};
2127
Florian Fainellid1565762017-10-11 10:57:50 -07002128static u16 bcm_sysport_select_queue(struct net_device *dev, struct sk_buff *skb,
2129 void *accel_priv,
2130 select_queue_fallback_t fallback)
2131{
2132 struct bcm_sysport_priv *priv = netdev_priv(dev);
2133 u16 queue = skb_get_queue_mapping(skb);
2134 struct bcm_sysport_tx_ring *tx_ring;
2135 unsigned int q, port;
2136
2137 if (!netdev_uses_dsa(dev))
2138 return fallback(dev, skb);
2139
2140 /* DSA tagging layer will have configured the correct queue */
2141 q = BRCM_TAG_GET_QUEUE(queue);
2142 port = BRCM_TAG_GET_PORT(queue);
2143 tx_ring = priv->ring_map[q + port * priv->per_port_num_tx_queues];
2144
Florian Fainellie83b1712017-10-20 15:59:30 -07002145 if (unlikely(!tx_ring))
2146 return fallback(dev, skb);
2147
Florian Fainellid1565762017-10-11 10:57:50 -07002148 return tx_ring->index;
2149}
2150
Florian Fainellic0c21452017-10-25 18:01:05 -07002151static const struct net_device_ops bcm_sysport_netdev_ops = {
2152 .ndo_start_xmit = bcm_sysport_xmit,
2153 .ndo_tx_timeout = bcm_sysport_tx_timeout,
2154 .ndo_open = bcm_sysport_open,
2155 .ndo_stop = bcm_sysport_stop,
2156 .ndo_set_features = bcm_sysport_set_features,
2157 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
2158 .ndo_set_mac_address = bcm_sysport_change_mac,
2159#ifdef CONFIG_NET_POLL_CONTROLLER
2160 .ndo_poll_controller = bcm_sysport_poll_controller,
2161#endif
2162 .ndo_get_stats64 = bcm_sysport_get_stats64,
2163 .ndo_select_queue = bcm_sysport_select_queue,
2164};
2165
Florian Fainellid1565762017-10-11 10:57:50 -07002166static int bcm_sysport_map_queues(struct net_device *dev,
2167 struct dsa_notifier_register_info *info)
2168{
2169 struct bcm_sysport_priv *priv = netdev_priv(dev);
2170 struct bcm_sysport_tx_ring *ring;
2171 struct net_device *slave_dev;
2172 unsigned int num_tx_queues;
2173 unsigned int q, start, port;
2174
2175 /* We can't be setting up queue inspection for non directly attached
2176 * switches
2177 */
2178 if (info->switch_number)
2179 return 0;
2180
Florian Fainellic0c21452017-10-25 18:01:05 -07002181 if (dev->netdev_ops != &bcm_sysport_netdev_ops)
2182 return 0;
2183
Florian Fainellid1565762017-10-11 10:57:50 -07002184 port = info->port_number;
2185 slave_dev = info->info.dev;
2186
2187 /* On SYSTEMPORT Lite we have twice as less queues, so we cannot do a
2188 * 1:1 mapping, we can only do a 2:1 mapping. By reducing the number of
2189 * per-port (slave_dev) network devices queue, we achieve just that.
2190 * This need to happen now before any slave network device is used such
2191 * it accurately reflects the number of real TX queues.
2192 */
2193 if (priv->is_lite)
2194 netif_set_real_num_tx_queues(slave_dev,
2195 slave_dev->num_tx_queues / 2);
2196 num_tx_queues = slave_dev->real_num_tx_queues;
2197
2198 if (priv->per_port_num_tx_queues &&
2199 priv->per_port_num_tx_queues != num_tx_queues)
2200 netdev_warn(slave_dev, "asymetric number of per-port queues\n");
2201
2202 priv->per_port_num_tx_queues = num_tx_queues;
2203
2204 start = find_first_zero_bit(&priv->queue_bitmap, dev->num_tx_queues);
2205 for (q = 0; q < num_tx_queues; q++) {
2206 ring = &priv->tx_rings[q + start];
2207
2208 /* Just remember the mapping actual programming done
2209 * during bcm_sysport_init_tx_ring
2210 */
2211 ring->switch_queue = q;
2212 ring->switch_port = port;
Florian Fainelli3ded76a2017-11-01 11:29:47 -07002213 ring->inspect = true;
Florian Fainellid1565762017-10-11 10:57:50 -07002214 priv->ring_map[q + port * num_tx_queues] = ring;
2215
2216 /* Set all queues as being used now */
2217 set_bit(q + start, &priv->queue_bitmap);
2218 }
2219
2220 return 0;
2221}
2222
2223static int bcm_sysport_dsa_notifier(struct notifier_block *unused,
2224 unsigned long event, void *ptr)
2225{
2226 struct dsa_notifier_register_info *info;
2227
2228 if (event != DSA_PORT_REGISTER)
2229 return NOTIFY_DONE;
2230
2231 info = ptr;
2232
2233 return notifier_from_errno(bcm_sysport_map_queues(info->master, info));
2234}
2235
Florian Fainelli80105be2014-04-24 18:08:57 -07002236#define REV_FMT "v%2x.%02x"
2237
Florian Fainelli44a45242017-01-20 11:08:27 -08002238static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
2239 [SYSTEMPORT] = {
2240 .is_lite = false,
2241 .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
2242 },
2243 [SYSTEMPORT_LITE] = {
2244 .is_lite = true,
2245 .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
2246 },
2247};
2248
2249static const struct of_device_id bcm_sysport_of_match[] = {
2250 { .compatible = "brcm,systemportlite-v1.00",
2251 .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
2252 { .compatible = "brcm,systemport-v1.00",
2253 .data = &bcm_sysport_params[SYSTEMPORT] },
2254 { .compatible = "brcm,systemport",
2255 .data = &bcm_sysport_params[SYSTEMPORT] },
2256 { /* sentinel */ }
2257};
2258MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
2259
Florian Fainelli80105be2014-04-24 18:08:57 -07002260static int bcm_sysport_probe(struct platform_device *pdev)
2261{
Florian Fainelli44a45242017-01-20 11:08:27 -08002262 const struct bcm_sysport_hw_params *params;
2263 const struct of_device_id *of_id = NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -07002264 struct bcm_sysport_priv *priv;
2265 struct device_node *dn;
2266 struct net_device *dev;
2267 const void *macaddr;
2268 struct resource *r;
2269 u32 txq, rxq;
2270 int ret;
2271
2272 dn = pdev->dev.of_node;
2273 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Florian Fainelli44a45242017-01-20 11:08:27 -08002274 of_id = of_match_node(bcm_sysport_of_match, dn);
2275 if (!of_id || !of_id->data)
2276 return -EINVAL;
2277
2278 /* Fairly quickly we need to know the type of adapter we have */
2279 params = of_id->data;
Florian Fainelli80105be2014-04-24 18:08:57 -07002280
2281 /* Read the Transmit/Receive Queue properties */
2282 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
2283 txq = TDMA_NUM_RINGS;
2284 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
2285 rxq = 1;
2286
Florian Fainelli7b78be42017-01-20 11:08:26 -08002287 /* Sanity check the number of transmit queues */
2288 if (!txq || txq > TDMA_NUM_RINGS)
2289 return -EINVAL;
2290
Florian Fainelli80105be2014-04-24 18:08:57 -07002291 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
2292 if (!dev)
2293 return -ENOMEM;
2294
2295 /* Initialize private members */
2296 priv = netdev_priv(dev);
2297
Florian Fainelli7b78be42017-01-20 11:08:26 -08002298 /* Allocate number of TX rings */
2299 priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
2300 sizeof(struct bcm_sysport_tx_ring),
2301 GFP_KERNEL);
2302 if (!priv->tx_rings)
2303 return -ENOMEM;
2304
Florian Fainelli44a45242017-01-20 11:08:27 -08002305 priv->is_lite = params->is_lite;
2306 priv->num_rx_desc_words = params->num_rx_desc_words;
2307
Florian Fainelli80105be2014-04-24 18:08:57 -07002308 priv->irq0 = platform_get_irq(pdev, 0);
Florian Fainellid31353c2017-06-01 18:02:39 -07002309 if (!priv->is_lite) {
Florian Fainelli44a45242017-01-20 11:08:27 -08002310 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainellid31353c2017-06-01 18:02:39 -07002311 priv->wol_irq = platform_get_irq(pdev, 2);
2312 } else {
2313 priv->wol_irq = platform_get_irq(pdev, 1);
2314 }
Florian Fainelli44a45242017-01-20 11:08:27 -08002315 if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
Florian Fainelli80105be2014-04-24 18:08:57 -07002316 dev_err(&pdev->dev, "invalid interrupts\n");
2317 ret = -EINVAL;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002318 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002319 }
2320
Jingoo Han126e6122014-05-14 12:15:42 +09002321 priv->base = devm_ioremap_resource(&pdev->dev, r);
2322 if (IS_ERR(priv->base)) {
2323 ret = PTR_ERR(priv->base);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002324 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07002325 }
2326
2327 priv->netdev = dev;
2328 priv->pdev = pdev;
2329
2330 priv->phy_interface = of_get_phy_mode(dn);
2331 /* Default to GMII interface mode */
2332 if (priv->phy_interface < 0)
2333 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
2334
Florian Fainelli186534a2014-05-22 09:47:46 -07002335 /* In the case of a fixed PHY, the DT node associated
2336 * to the PHY is the Ethernet MAC DT node.
2337 */
2338 if (of_phy_is_fixed_link(dn)) {
2339 ret = of_phy_register_fixed_link(dn);
2340 if (ret) {
2341 dev_err(&pdev->dev, "failed to register fixed PHY\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002342 goto err_free_netdev;
Florian Fainelli186534a2014-05-22 09:47:46 -07002343 }
2344
2345 priv->phy_dn = dn;
2346 }
2347
Florian Fainelli80105be2014-04-24 18:08:57 -07002348 /* Initialize netdevice members */
2349 macaddr = of_get_mac_address(dn);
2350 if (!macaddr || !is_valid_ether_addr(macaddr)) {
2351 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
Vaishali Thakkaradb35052015-07-08 10:49:30 +05302352 eth_hw_addr_random(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07002353 } else {
2354 ether_addr_copy(dev->dev_addr, macaddr);
2355 }
2356
2357 SET_NETDEV_DEV(dev, &pdev->dev);
2358 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002359 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07002360 dev->netdev_ops = &bcm_sysport_netdev_ops;
2361 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
2362
2363 /* HW supported features, none enabled by default */
2364 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
2365 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2366
Florian Fainelli83e82f42014-07-01 21:08:40 -07002367 /* Request the WOL interrupt and advertise suspend if available */
2368 priv->wol_irq_disabled = 1;
2369 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002370 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07002371 if (!ret)
2372 device_set_wakeup_capable(&pdev->dev, 1);
2373
Florian Fainelli80105be2014-04-24 18:08:57 -07002374 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04002375 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
2376 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07002377
Florian Fainellif532e742014-06-05 10:22:18 -07002378 /* libphy will adjust the link state accordingly */
2379 netif_carrier_off(dev);
2380
kiki good10377ba2017-08-04 00:07:45 +01002381 u64_stats_init(&priv->syncp);
2382
Florian Fainellid1565762017-10-11 10:57:50 -07002383 priv->dsa_notifier.notifier_call = bcm_sysport_dsa_notifier;
2384
2385 ret = register_dsa_notifier(&priv->dsa_notifier);
2386 if (ret) {
2387 dev_err(&pdev->dev, "failed to register DSA notifier\n");
2388 goto err_deregister_fixed_link;
2389 }
2390
Florian Fainelli80105be2014-04-24 18:08:57 -07002391 ret = register_netdev(dev);
2392 if (ret) {
2393 dev_err(&pdev->dev, "failed to register net_device\n");
Florian Fainellid1565762017-10-11 10:57:50 -07002394 goto err_deregister_notifier;
Florian Fainelli80105be2014-04-24 18:08:57 -07002395 }
2396
2397 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
2398 dev_info(&pdev->dev,
Florian Fainelli44a45242017-01-20 11:08:27 -08002399 "Broadcom SYSTEMPORT%s" REV_FMT
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002400 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
Florian Fainelli44a45242017-01-20 11:08:27 -08002401 priv->is_lite ? " Lite" : "",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002402 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
2403 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07002404
2405 return 0;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002406
Florian Fainellid1565762017-10-11 10:57:50 -07002407err_deregister_notifier:
2408 unregister_dsa_notifier(&priv->dsa_notifier);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002409err_deregister_fixed_link:
2410 if (of_phy_is_fixed_link(dn))
2411 of_phy_deregister_fixed_link(dn);
2412err_free_netdev:
Florian Fainelli80105be2014-04-24 18:08:57 -07002413 free_netdev(dev);
2414 return ret;
2415}
2416
2417static int bcm_sysport_remove(struct platform_device *pdev)
2418{
2419 struct net_device *dev = dev_get_drvdata(&pdev->dev);
Florian Fainellid1565762017-10-11 10:57:50 -07002420 struct bcm_sysport_priv *priv = netdev_priv(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002421 struct device_node *dn = pdev->dev.of_node;
Florian Fainelli80105be2014-04-24 18:08:57 -07002422
2423 /* Not much to do, ndo_close has been called
2424 * and we use managed allocations
2425 */
Florian Fainellid1565762017-10-11 10:57:50 -07002426 unregister_dsa_notifier(&priv->dsa_notifier);
Florian Fainelli80105be2014-04-24 18:08:57 -07002427 unregister_netdev(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01002428 if (of_phy_is_fixed_link(dn))
2429 of_phy_deregister_fixed_link(dn);
Florian Fainelli80105be2014-04-24 18:08:57 -07002430 free_netdev(dev);
2431 dev_set_drvdata(&pdev->dev, NULL);
2432
2433 return 0;
2434}
2435
Florian Fainelli40755a02014-07-01 21:08:38 -07002436#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07002437static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
2438{
2439 struct net_device *ndev = priv->netdev;
2440 unsigned int timeout = 1000;
2441 u32 reg;
2442
2443 /* Password has already been programmed */
2444 reg = umac_readl(priv, UMAC_MPD_CTRL);
2445 reg |= MPD_EN;
2446 reg &= ~PSW_EN;
2447 if (priv->wolopts & WAKE_MAGICSECURE)
2448 reg |= PSW_EN;
2449 umac_writel(priv, reg, UMAC_MPD_CTRL);
2450
2451 /* Make sure RBUF entered WoL mode as result */
2452 do {
2453 reg = rbuf_readl(priv, RBUF_STATUS);
2454 if (reg & RBUF_WOL_MODE)
2455 break;
2456
2457 udelay(10);
2458 } while (timeout-- > 0);
2459
2460 /* Do not leave the UniMAC RBUF matching only MPD packets */
2461 if (!timeout) {
2462 reg = umac_readl(priv, UMAC_MPD_CTRL);
2463 reg &= ~MPD_EN;
2464 umac_writel(priv, reg, UMAC_MPD_CTRL);
2465 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
2466 return -ETIMEDOUT;
2467 }
2468
2469 /* UniMAC receive needs to be turned on */
2470 umac_enable_set(priv, CMD_RX_EN, 1);
2471
2472 /* Enable the interrupt wake-up source */
2473 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
2474
2475 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
2476
2477 return 0;
2478}
2479
Florian Fainelli40755a02014-07-01 21:08:38 -07002480static int bcm_sysport_suspend(struct device *d)
2481{
2482 struct net_device *dev = dev_get_drvdata(d);
2483 struct bcm_sysport_priv *priv = netdev_priv(dev);
2484 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07002485 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07002486 u32 reg;
2487
2488 if (!netif_running(dev))
2489 return 0;
2490
2491 bcm_sysport_netif_stop(dev);
2492
Philippe Reynes715a0222016-06-19 20:39:08 +02002493 phy_suspend(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002494
2495 netif_device_detach(dev);
2496
2497 /* Disable UniMAC RX */
2498 umac_enable_set(priv, CMD_RX_EN, 0);
2499
2500 ret = rdma_enable_set(priv, 0);
2501 if (ret) {
2502 netdev_err(dev, "RDMA timeout!\n");
2503 return ret;
2504 }
2505
2506 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002507 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002508 reg = rxchk_readl(priv, RXCHK_CONTROL);
2509 reg &= ~RXCHK_EN;
2510 rxchk_writel(priv, reg, RXCHK_CONTROL);
2511 }
2512
2513 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07002514 if (!priv->wolopts)
2515 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07002516
2517 ret = tdma_enable_set(priv, 0);
2518 if (ret) {
2519 netdev_err(dev, "TDMA timeout!\n");
2520 return ret;
2521 }
2522
2523 /* Wait for a packet boundary */
2524 usleep_range(2000, 3000);
2525
2526 umac_enable_set(priv, CMD_TX_EN, 0);
2527
2528 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
2529
2530 /* Free RX/TX rings SW structures */
2531 for (i = 0; i < dev->num_tx_queues; i++)
2532 bcm_sysport_fini_tx_ring(priv, i);
2533 bcm_sysport_fini_rx_ring(priv);
2534
Florian Fainelli83e82f42014-07-01 21:08:40 -07002535 /* Get prepared for Wake-on-LAN */
2536 if (device_may_wakeup(d) && priv->wolopts)
2537 ret = bcm_sysport_suspend_to_wol(priv);
2538
2539 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07002540}
2541
2542static int bcm_sysport_resume(struct device *d)
2543{
2544 struct net_device *dev = dev_get_drvdata(d);
2545 struct bcm_sysport_priv *priv = netdev_priv(dev);
2546 unsigned int i;
2547 u32 reg;
2548 int ret;
2549
2550 if (!netif_running(dev))
2551 return 0;
2552
Florian Fainelli704d33e2014-10-28 11:12:01 -07002553 umac_reset(priv);
2554
Florian Fainelli83e82f42014-07-01 21:08:40 -07002555 /* We may have been suspended and never received a WOL event that
2556 * would turn off MPD detection, take care of that now
2557 */
2558 bcm_sysport_resume_from_wol(priv);
2559
Florian Fainelli40755a02014-07-01 21:08:38 -07002560 /* Initialize both hardware and software ring */
2561 for (i = 0; i < dev->num_tx_queues; i++) {
2562 ret = bcm_sysport_init_tx_ring(priv, i);
2563 if (ret) {
2564 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07002565 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07002566 goto out_free_tx_rings;
2567 }
2568 }
2569
2570 /* Initialize linked-list */
2571 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
2572
2573 /* Initialize RX ring */
2574 ret = bcm_sysport_init_rx_ring(priv);
2575 if (ret) {
2576 netdev_err(dev, "failed to initialize RX ring\n");
2577 goto out_free_rx_ring;
2578 }
2579
2580 netif_device_attach(dev);
2581
Florian Fainelli40755a02014-07-01 21:08:38 -07002582 /* RX pipe enable */
2583 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
2584
2585 ret = rdma_enable_set(priv, 1);
2586 if (ret) {
2587 netdev_err(dev, "failed to enable RDMA\n");
2588 goto out_free_rx_ring;
2589 }
2590
2591 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002592 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002593 reg = rxchk_readl(priv, RXCHK_CONTROL);
2594 reg |= RXCHK_EN;
2595 rxchk_writel(priv, reg, RXCHK_CONTROL);
2596 }
2597
2598 rbuf_init(priv);
2599
2600 /* Set maximum frame length */
Florian Fainelli44a45242017-01-20 11:08:27 -08002601 if (!priv->is_lite)
2602 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2603 else
2604 gib_set_pad_extension(priv);
Florian Fainelli40755a02014-07-01 21:08:38 -07002605
2606 /* Set MAC address */
2607 umac_set_hw_addr(priv, dev->dev_addr);
2608
2609 umac_enable_set(priv, CMD_RX_EN, 1);
2610
2611 /* TX pipe enable */
2612 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2613
2614 umac_enable_set(priv, CMD_TX_EN, 1);
2615
2616 ret = tdma_enable_set(priv, 1);
2617 if (ret) {
2618 netdev_err(dev, "TDMA timeout!\n");
2619 goto out_free_rx_ring;
2620 }
2621
Philippe Reynes715a0222016-06-19 20:39:08 +02002622 phy_resume(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002623
2624 bcm_sysport_netif_start(dev);
2625
2626 return 0;
2627
2628out_free_rx_ring:
2629 bcm_sysport_fini_rx_ring(priv);
2630out_free_tx_rings:
2631 for (i = 0; i < dev->num_tx_queues; i++)
2632 bcm_sysport_fini_tx_ring(priv, i);
2633 return ret;
2634}
2635#endif
2636
2637static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2638 bcm_sysport_suspend, bcm_sysport_resume);
2639
Florian Fainelli80105be2014-04-24 18:08:57 -07002640static struct platform_driver bcm_sysport_driver = {
2641 .probe = bcm_sysport_probe,
2642 .remove = bcm_sysport_remove,
2643 .driver = {
2644 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002645 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002646 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002647 },
2648};
2649module_platform_driver(bcm_sysport_driver);
2650
2651MODULE_AUTHOR("Broadcom Corporation");
2652MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2653MODULE_ALIAS("platform:brcm-systemport");
2654MODULE_LICENSE("GPL");