blob: 8d583a2fbf460dd331fde051b09b2f814aab8311 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200228 } else
229 continue;
230
Rui Guo6a9c4b32013-06-19 21:10:23 +0800231 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800233 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800234 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800238}
239
Chris Wilson0673ad42016-06-24 14:00:22 +0100240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100243 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300244 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800252 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100253 /* Reject all old ums/dri params. */
254 return -ENODEV;
255 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
258 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300259 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100260 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100261 case I915_PARAM_NUM_FENCES_AVAIL:
262 value = dev_priv->num_fence_regs;
263 break;
264 case I915_PARAM_HAS_OVERLAY:
265 value = dev_priv->overlay ? 1 : 0;
266 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
276 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530277 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800319 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530320 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800321 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530322 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800323 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100324 case I915_PARAM_MMAP_GTT_VERSION:
325 /* Though we've started our numbering from 1, and so class all
326 * earlier versions as 0, in effect their value is undefined as
327 * the ioctl will report EINVAL for the unknown param!
328 */
329 value = i915_gem_mmap_gtt_version();
330 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000331 case I915_PARAM_HAS_SCHEDULER:
332 value = dev_priv->engine[RCS] &&
333 dev_priv->engine[RCS]->schedule;
334 break;
David Weinehall16162472016-09-02 13:46:17 +0300335 case I915_PARAM_MMAP_VERSION:
336 /* Remember to bump this if the version changes! */
337 case I915_PARAM_HAS_GEM:
338 case I915_PARAM_HAS_PAGEFLIPPING:
339 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
340 case I915_PARAM_HAS_RELAXED_FENCING:
341 case I915_PARAM_HAS_COHERENT_RINGS:
342 case I915_PARAM_HAS_RELAXED_DELTA:
343 case I915_PARAM_HAS_GEN7_SOL_RESET:
344 case I915_PARAM_HAS_WAIT_TIMEOUT:
345 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
346 case I915_PARAM_HAS_PINNED_BATCHES:
347 case I915_PARAM_HAS_EXEC_NO_RELOC:
348 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
349 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
350 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000351 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000352 case I915_PARAM_HAS_EXEC_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300353 /* For the time being all of these are always true;
354 * if some supported hardware does not have one of these
355 * features this value needs to be provided from
356 * INTEL_INFO(), a feature macro, or similar.
357 */
358 value = 1;
359 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 default:
361 DRM_DEBUG("Unknown parameter %d\n", param->param);
362 return -EINVAL;
363 }
364
Chris Wilsondda33002016-06-24 14:00:23 +0100365 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367
368 return 0;
369}
370
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000371static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100372{
Chris Wilson0673ad42016-06-24 14:00:22 +0100373 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
374 if (!dev_priv->bridge_dev) {
375 DRM_ERROR("bridge device not found\n");
376 return -1;
377 }
378 return 0;
379}
380
381/* Allocate space for the MCH regs if needed, return nonzero on error */
382static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000383intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100384{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000385 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100386 u32 temp_lo, temp_hi = 0;
387 u64 mchbar_addr;
388 int ret;
389
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000390 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100391 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
392 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
393 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
394
395 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
396#ifdef CONFIG_PNP
397 if (mchbar_addr &&
398 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
399 return 0;
400#endif
401
402 /* Get some space for it */
403 dev_priv->mch_res.name = "i915 MCHBAR";
404 dev_priv->mch_res.flags = IORESOURCE_MEM;
405 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
406 &dev_priv->mch_res,
407 MCHBAR_SIZE, MCHBAR_SIZE,
408 PCIBIOS_MIN_MEM,
409 0, pcibios_align_resource,
410 dev_priv->bridge_dev);
411 if (ret) {
412 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
413 dev_priv->mch_res.start = 0;
414 return ret;
415 }
416
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000417 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100418 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
419 upper_32_bits(dev_priv->mch_res.start));
420
421 pci_write_config_dword(dev_priv->bridge_dev, reg,
422 lower_32_bits(dev_priv->mch_res.start));
423 return 0;
424}
425
426/* Setup MCHBAR if possible, return true if we should disable it again */
427static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000428intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100429{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000430 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100431 u32 temp;
432 bool enabled;
433
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100434 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100435 return;
436
437 dev_priv->mchbar_need_disable = false;
438
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100439 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100440 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
441 enabled = !!(temp & DEVEN_MCHBAR_EN);
442 } else {
443 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
444 enabled = temp & 1;
445 }
446
447 /* If it's already enabled, don't have to do anything */
448 if (enabled)
449 return;
450
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000451 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100452 return;
453
454 dev_priv->mchbar_need_disable = true;
455
456 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100457 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100458 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
459 temp | DEVEN_MCHBAR_EN);
460 } else {
461 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
462 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
463 }
464}
465
466static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000467intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100468{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000469 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100470
471 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100472 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100473 u32 deven_val;
474
475 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
476 &deven_val);
477 deven_val &= ~DEVEN_MCHBAR_EN;
478 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
479 deven_val);
480 } else {
481 u32 mchbar_val;
482
483 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
484 &mchbar_val);
485 mchbar_val &= ~1;
486 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 mchbar_val);
488 }
489 }
490
491 if (dev_priv->mch_res.start)
492 release_resource(&dev_priv->mch_res);
493}
494
495/* true = enable decode, false = disable decoder */
496static unsigned int i915_vga_set_decode(void *cookie, bool state)
497{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000498 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100499
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000500 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100501 if (state)
502 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
503 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
504 else
505 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
506}
507
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000508static int i915_resume_switcheroo(struct drm_device *dev);
509static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
510
Chris Wilson0673ad42016-06-24 14:00:22 +0100511static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
515
516 if (state == VGA_SWITCHEROO_ON) {
517 pr_info("switched on\n");
518 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
519 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300520 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100521 i915_resume_switcheroo(dev);
522 dev->switch_power_state = DRM_SWITCH_POWER_ON;
523 } else {
524 pr_info("switched off\n");
525 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
526 i915_suspend_switcheroo(dev, pmm);
527 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
528 }
529}
530
531static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
532{
533 struct drm_device *dev = pci_get_drvdata(pdev);
534
535 /*
536 * FIXME: open_count is protected by drm_global_mutex but that would lead to
537 * locking inversion with the driver load path. And the access here is
538 * completely racy anyway. So don't bother with locking for now.
539 */
540 return dev->open_count == 0;
541}
542
543static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
544 .set_gpu_state = i915_switcheroo_set_state,
545 .reprobe = NULL,
546 .can_switch = i915_switcheroo_can_switch,
547};
548
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100549static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100550{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100551 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700552 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000553 i915_gem_cleanup_engines(dev_priv);
554 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100555 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100556
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000557 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100558
559 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100560}
561
562static int i915_load_modeset_init(struct drm_device *dev)
563{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100564 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300565 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100566 int ret;
567
568 if (i915_inject_load_failure())
569 return -ENODEV;
570
Jani Nikula66578852017-03-10 15:27:57 +0200571 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100572
573 /* If we have > 1 VGA cards, then we need to arbitrate access
574 * to the common VGA resources.
575 *
576 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
577 * then we do not take part in VGA arbitration and the
578 * vga_client_register() fails with -ENODEV.
579 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000580 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100581 if (ret && ret != -ENODEV)
582 goto out;
583
584 intel_register_dsm_handler();
585
David Weinehall52a05c32016-08-22 13:32:44 +0300586 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100587 if (ret)
588 goto cleanup_vga_client;
589
590 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
591 intel_update_rawclk(dev_priv);
592
593 intel_power_domains_init_hw(dev_priv, false);
594
595 intel_csr_ucode_init(dev_priv);
596
597 ret = intel_irq_install(dev_priv);
598 if (ret)
599 goto cleanup_csr;
600
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000601 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100602
603 /* Important: The output setup functions called by modeset_init need
604 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300605 ret = intel_modeset_init(dev);
606 if (ret)
607 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100608
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100609 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100610
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000611 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100612 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700613 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100614
615 intel_modeset_gem_init(dev);
616
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000617 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100618 return 0;
619
620 ret = intel_fbdev_init(dev);
621 if (ret)
622 goto cleanup_gem;
623
624 /* Only enable hotplug handling once the fbdev is fully set up. */
625 intel_hpd_init(dev_priv);
626
627 drm_kms_helper_poll_init(dev);
628
629 return 0;
630
631cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000632 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300633 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100634 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700635cleanup_uc:
636 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100637cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100638 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000639 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100640cleanup_csr:
641 intel_csr_ucode_fini(dev_priv);
642 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300643 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100644cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300645 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100646out:
647 return ret;
648}
649
Chris Wilson0673ad42016-06-24 14:00:22 +0100650static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
651{
652 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100653 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100654 struct i915_ggtt *ggtt = &dev_priv->ggtt;
655 bool primary;
656 int ret;
657
658 ap = alloc_apertures(1);
659 if (!ap)
660 return -ENOMEM;
661
662 ap->ranges[0].base = ggtt->mappable_base;
663 ap->ranges[0].size = ggtt->mappable_end;
664
665 primary =
666 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
667
Daniel Vetter44adece2016-08-10 18:52:34 +0200668 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100669
670 kfree(ap);
671
672 return ret;
673}
Chris Wilson0673ad42016-06-24 14:00:22 +0100674
675#if !defined(CONFIG_VGA_CONSOLE)
676static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
677{
678 return 0;
679}
680#elif !defined(CONFIG_DUMMY_CONSOLE)
681static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
682{
683 return -ENODEV;
684}
685#else
686static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
687{
688 int ret = 0;
689
690 DRM_INFO("Replacing VGA console driver\n");
691
692 console_lock();
693 if (con_is_bound(&vga_con))
694 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
695 if (ret == 0) {
696 ret = do_unregister_con_driver(&vga_con);
697
698 /* Ignore "already unregistered". */
699 if (ret == -ENODEV)
700 ret = 0;
701 }
702 console_unlock();
703
704 return ret;
705}
706#endif
707
Chris Wilson0673ad42016-06-24 14:00:22 +0100708static void intel_init_dpio(struct drm_i915_private *dev_priv)
709{
710 /*
711 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
712 * CHV x1 PHY (DP/HDMI D)
713 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
714 */
715 if (IS_CHERRYVIEW(dev_priv)) {
716 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
717 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
718 } else if (IS_VALLEYVIEW(dev_priv)) {
719 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
720 }
721}
722
723static int i915_workqueues_init(struct drm_i915_private *dev_priv)
724{
725 /*
726 * The i915 workqueue is primarily used for batched retirement of
727 * requests (and thus managing bo) once the task has been completed
728 * by the GPU. i915_gem_retire_requests() is called directly when we
729 * need high-priority retirement, such as waiting for an explicit
730 * bo.
731 *
732 * It is also used for periodic low-priority events, such as
733 * idle-timers and recording error state.
734 *
735 * All tasks on the workqueue are expected to acquire the dev mutex
736 * so there is no point in running more than one instance of the
737 * workqueue at any time. Use an ordered one.
738 */
739 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
740 if (dev_priv->wq == NULL)
741 goto out_err;
742
743 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
744 if (dev_priv->hotplug.dp_wq == NULL)
745 goto out_free_wq;
746
Chris Wilson0673ad42016-06-24 14:00:22 +0100747 return 0;
748
Chris Wilson0673ad42016-06-24 14:00:22 +0100749out_free_wq:
750 destroy_workqueue(dev_priv->wq);
751out_err:
752 DRM_ERROR("Failed to allocate workqueues.\n");
753
754 return -ENOMEM;
755}
756
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000757static void i915_engines_cleanup(struct drm_i915_private *i915)
758{
759 struct intel_engine_cs *engine;
760 enum intel_engine_id id;
761
762 for_each_engine(engine, i915, id)
763 kfree(engine);
764}
765
Chris Wilson0673ad42016-06-24 14:00:22 +0100766static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
767{
Chris Wilson0673ad42016-06-24 14:00:22 +0100768 destroy_workqueue(dev_priv->hotplug.dp_wq);
769 destroy_workqueue(dev_priv->wq);
770}
771
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300772/*
773 * We don't keep the workarounds for pre-production hardware, so we expect our
774 * driver to fail on these machines in one way or another. A little warning on
775 * dmesg may help both the user and the bug triagers.
776 */
777static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
778{
Chris Wilson248a1242017-01-30 10:44:56 +0000779 bool pre = false;
780
781 pre |= IS_HSW_EARLY_SDV(dev_priv);
782 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000783 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000784
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000785 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300786 DRM_ERROR("This is a pre-production stepping. "
787 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000788 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
789 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300790}
791
Chris Wilson0673ad42016-06-24 14:00:22 +0100792/**
793 * i915_driver_init_early - setup state not requiring device access
794 * @dev_priv: device private
795 *
796 * Initialize everything that is a "SW-only" state, that is state not
797 * requiring accessing the device or exposing the driver via kernel internal
798 * or userspace interfaces. Example steps belonging here: lock initialization,
799 * system memory allocation, setting up device specific attributes and
800 * function hooks not requiring accessing the device.
801 */
802static int i915_driver_init_early(struct drm_i915_private *dev_priv,
803 const struct pci_device_id *ent)
804{
805 const struct intel_device_info *match_info =
806 (struct intel_device_info *)ent->driver_data;
807 struct intel_device_info *device_info;
808 int ret = 0;
809
810 if (i915_inject_load_failure())
811 return -ENODEV;
812
813 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100814 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100815 memcpy(device_info, match_info, sizeof(*device_info));
816 device_info->device_id = dev_priv->drm.pdev->device;
817
818 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
819 device_info->gen_mask = BIT(device_info->gen - 1);
820
821 spin_lock_init(&dev_priv->irq_lock);
822 spin_lock_init(&dev_priv->gpu_error.lock);
823 mutex_init(&dev_priv->backlight_lock);
824 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500825
Chris Wilson0673ad42016-06-24 14:00:22 +0100826 spin_lock_init(&dev_priv->mm.object_stat_lock);
827 spin_lock_init(&dev_priv->mmio_flip_lock);
828 mutex_init(&dev_priv->sb_lock);
829 mutex_init(&dev_priv->modeset_restore_lock);
830 mutex_init(&dev_priv->av_mutex);
831 mutex_init(&dev_priv->wm.wm_mutex);
832 mutex_init(&dev_priv->pps_mutex);
833
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100834 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100835 i915_memcpy_init_early(dev_priv);
836
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000837 ret = intel_engines_init_early(dev_priv);
838 if (ret)
839 return ret;
840
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 ret = i915_workqueues_init(dev_priv);
842 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000843 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100844
Chris Wilson0673ad42016-06-24 14:00:22 +0100845 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000846 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000848 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100849 intel_init_dpio(dev_priv);
850 intel_power_domains_init(dev_priv);
851 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200852 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100853 intel_init_display_hooks(dev_priv);
854 intel_init_clock_gating_hooks(dev_priv);
855 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000856 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100857 if (ret < 0)
Zhenyu Wang26f837e2017-01-13 10:46:09 +0800858 goto err_workqueues;
Chris Wilson0673ad42016-06-24 14:00:22 +0100859
David Weinehall36cdd012016-08-22 13:59:31 +0300860 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100861
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100862 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100863
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100865
Robert Braggeec688e2016-11-07 19:49:47 +0000866 i915_perf_init(dev_priv);
867
Chris Wilson0673ad42016-06-24 14:00:22 +0100868 return 0;
869
870err_workqueues:
871 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000872err_engines:
873 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 return ret;
875}
876
877/**
878 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
879 * @dev_priv: device private
880 */
881static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
882{
Robert Braggeec688e2016-11-07 19:49:47 +0000883 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000884 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000886 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100887}
888
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000889static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100890{
David Weinehall52a05c32016-08-22 13:32:44 +0300891 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 int mmio_bar;
893 int mmio_size;
894
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100895 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100896 /*
897 * Before gen4, the registers and the GTT are behind different BARs.
898 * However, from gen4 onwards, the registers and the GTT are shared
899 * in the same BAR, so we want to restrict this ioremap from
900 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
901 * the register BAR remains the same size for all the earlier
902 * generations up to Ironlake.
903 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000904 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 mmio_size = 512 * 1024;
906 else
907 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300908 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100909 if (dev_priv->regs == NULL) {
910 DRM_ERROR("failed to map registers\n");
911
912 return -EIO;
913 }
914
915 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000916 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917
918 return 0;
919}
920
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000921static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100922{
David Weinehall52a05c32016-08-22 13:32:44 +0300923 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100924
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000925 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300926 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927}
928
929/**
930 * i915_driver_init_mmio - setup device MMIO
931 * @dev_priv: device private
932 *
933 * Setup minimal device state necessary for MMIO accesses later in the
934 * initialization sequence. The setup here should avoid any other device-wide
935 * side effects or exposing the driver via kernel internal or user space
936 * interfaces.
937 */
938static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
939{
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 int ret;
941
942 if (i915_inject_load_failure())
943 return -ENODEV;
944
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000945 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100946 return -EIO;
947
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000948 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 if (ret < 0)
950 goto put_bridge;
951
952 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000953 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100954
955 return 0;
956
957put_bridge:
958 pci_dev_put(dev_priv->bridge_dev);
959
960 return ret;
961}
962
963/**
964 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
965 * @dev_priv: device private
966 */
967static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
968{
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000970 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100971 pci_dev_put(dev_priv->bridge_dev);
972}
973
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100974static void intel_sanitize_options(struct drm_i915_private *dev_priv)
975{
976 i915.enable_execlists =
977 intel_sanitize_enable_execlists(dev_priv,
978 i915.enable_execlists);
979
980 /*
981 * i915.enable_ppgtt is read-only, so do an early pass to validate the
982 * user's requested state against the hardware/driver capabilities. We
983 * do this now so that we can print out any log messages once rather
984 * than every time we check intel_enable_ppgtt().
985 */
986 i915.enable_ppgtt =
987 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
988 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100989
990 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +0000991 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100992
993 intel_uc_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100994}
995
Chris Wilson0673ad42016-06-24 14:00:22 +0100996/**
997 * i915_driver_init_hw - setup state requiring device access
998 * @dev_priv: device private
999 *
1000 * Setup state that requires accessing the device, but doesn't require
1001 * exposing the driver via kernel internal or userspace interfaces.
1002 */
1003static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1004{
David Weinehall52a05c32016-08-22 13:32:44 +03001005 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001006 int ret;
1007
1008 if (i915_inject_load_failure())
1009 return -ENODEV;
1010
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001011 intel_device_info_runtime_init(dev_priv);
1012
1013 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001015 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 if (ret)
1017 return ret;
1018
Chris Wilson0673ad42016-06-24 14:00:22 +01001019 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1020 * otherwise the vga fbdev driver falls over. */
1021 ret = i915_kick_out_firmware_fb(dev_priv);
1022 if (ret) {
1023 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1024 goto out_ggtt;
1025 }
1026
1027 ret = i915_kick_out_vgacon(dev_priv);
1028 if (ret) {
1029 DRM_ERROR("failed to remove conflicting VGA console\n");
1030 goto out_ggtt;
1031 }
1032
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001033 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001034 if (ret)
1035 return ret;
1036
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001037 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001038 if (ret) {
1039 DRM_ERROR("failed to enable GGTT\n");
1040 goto out_ggtt;
1041 }
1042
David Weinehall52a05c32016-08-22 13:32:44 +03001043 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001044
1045 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001046 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001047 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001048 if (ret) {
1049 DRM_ERROR("failed to set DMA mask\n");
1050
1051 goto out_ggtt;
1052 }
1053 }
1054
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1056 * using 32bit addressing, overwriting memory if HWS is located
1057 * above 4GB.
1058 *
1059 * The documentation also mentions an issue with undefined
1060 * behaviour if any general state is accessed within a page above 4GB,
1061 * which also needs to be handled carefully.
1062 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001063 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001064 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001065
1066 if (ret) {
1067 DRM_ERROR("failed to set DMA mask\n");
1068
1069 goto out_ggtt;
1070 }
1071 }
1072
Chris Wilson0673ad42016-06-24 14:00:22 +01001073 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1074 PM_QOS_DEFAULT_VALUE);
1075
1076 intel_uncore_sanitize(dev_priv);
1077
1078 intel_opregion_setup(dev_priv);
1079
1080 i915_gem_load_init_fences(dev_priv);
1081
1082 /* On the 945G/GM, the chipset reports the MSI capability on the
1083 * integrated graphics even though the support isn't actually there
1084 * according to the published specs. It doesn't appear to function
1085 * correctly in testing on 945G.
1086 * This may be a side effect of MSI having been made available for PEG
1087 * and the registers being closely associated.
1088 *
1089 * According to chipset errata, on the 965GM, MSI interrupts may
1090 * be lost or delayed, but we use them anyways to avoid
1091 * stuck interrupts on some machines.
1092 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001093 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001094 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 DRM_DEBUG_DRIVER("can't enable MSI");
1096 }
1097
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001098 ret = intel_gvt_init(dev_priv);
1099 if (ret)
1100 goto out_ggtt;
1101
Chris Wilson0673ad42016-06-24 14:00:22 +01001102 return 0;
1103
1104out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001105 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001106
1107 return ret;
1108}
1109
1110/**
1111 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1112 * @dev_priv: device private
1113 */
1114static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1115{
David Weinehall52a05c32016-08-22 13:32:44 +03001116 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001117
David Weinehall52a05c32016-08-22 13:32:44 +03001118 if (pdev->msi_enabled)
1119 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001120
1121 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001122 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001123}
1124
1125/**
1126 * i915_driver_register - register the driver with the rest of the system
1127 * @dev_priv: device private
1128 *
1129 * Perform any steps necessary to make the driver available via kernel
1130 * internal or userspace interfaces.
1131 */
1132static void i915_driver_register(struct drm_i915_private *dev_priv)
1133{
Chris Wilson91c8a322016-07-05 10:40:23 +01001134 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001135
1136 i915_gem_shrinker_init(dev_priv);
1137
1138 /*
1139 * Notify a valid surface after modesetting,
1140 * when running inside a VM.
1141 */
1142 if (intel_vgpu_active(dev_priv))
1143 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1144
1145 /* Reveal our presence to userspace */
1146 if (drm_dev_register(dev, 0) == 0) {
1147 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001148 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001149 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001150
1151 /* Depends on sysfs having been initialized */
1152 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001153 } else
1154 DRM_ERROR("Failed to register driver for userspace access!\n");
1155
1156 if (INTEL_INFO(dev_priv)->num_pipes) {
1157 /* Must be done after probing outputs */
1158 intel_opregion_register(dev_priv);
1159 acpi_video_register();
1160 }
1161
1162 if (IS_GEN5(dev_priv))
1163 intel_gpu_ips_init(dev_priv);
1164
Jerome Anandeef57322017-01-25 04:27:49 +05301165 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001166
1167 /*
1168 * Some ports require correctly set-up hpd registers for detection to
1169 * work properly (leading to ghost connected connector status), e.g. VGA
1170 * on gm45. Hence we can only set up the initial fbdev config after hpd
1171 * irqs are fully enabled. We do it last so that the async config
1172 * cannot run before the connectors are registered.
1173 */
1174 intel_fbdev_initial_config_async(dev);
1175}
1176
1177/**
1178 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1179 * @dev_priv: device private
1180 */
1181static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1182{
Jerome Anandeef57322017-01-25 04:27:49 +05301183 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001184
1185 intel_gpu_ips_teardown();
1186 acpi_video_unregister();
1187 intel_opregion_unregister(dev_priv);
1188
Robert Bragg442b8c02016-11-07 19:49:53 +00001189 i915_perf_unregister(dev_priv);
1190
David Weinehall694c2822016-08-22 13:32:43 +03001191 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001192 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001193 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001194
1195 i915_gem_shrinker_cleanup(dev_priv);
1196}
1197
1198/**
1199 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001200 * @pdev: PCI device
1201 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001202 *
1203 * The driver load routine has to do several things:
1204 * - drive output discovery via intel_modeset_init()
1205 * - initialize the memory manager
1206 * - allocate initial config memory
1207 * - setup the DRM framebuffer with the allocated memory
1208 */
Chris Wilson42f55512016-06-24 14:00:26 +01001209int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001210{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001211 const struct intel_device_info *match_info =
1212 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001213 struct drm_i915_private *dev_priv;
1214 int ret;
1215
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001216 /* Enable nuclear pageflip on ILK+, except vlv/chv */
1217 if (!i915.nuclear_pageflip &&
1218 (match_info->gen < 5 || match_info->has_gmch_display))
1219 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001220
Chris Wilson0673ad42016-06-24 14:00:22 +01001221 ret = -ENOMEM;
1222 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1223 if (dev_priv)
1224 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1225 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001226 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001227 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001228 }
1229
Chris Wilson0673ad42016-06-24 14:00:22 +01001230 dev_priv->drm.pdev = pdev;
1231 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001232
1233 ret = pci_enable_device(pdev);
1234 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001235 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001236
1237 pci_set_drvdata(pdev, &dev_priv->drm);
1238
1239 ret = i915_driver_init_early(dev_priv, ent);
1240 if (ret < 0)
1241 goto out_pci_disable;
1242
1243 intel_runtime_pm_get(dev_priv);
1244
1245 ret = i915_driver_init_mmio(dev_priv);
1246 if (ret < 0)
1247 goto out_runtime_pm_put;
1248
1249 ret = i915_driver_init_hw(dev_priv);
1250 if (ret < 0)
1251 goto out_cleanup_mmio;
1252
1253 /*
1254 * TODO: move the vblank init and parts of modeset init steps into one
1255 * of the i915_driver_init_/i915_driver_register functions according
1256 * to the role/effect of the given init step.
1257 */
1258 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001259 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001260 INTEL_INFO(dev_priv)->num_pipes);
1261 if (ret)
1262 goto out_cleanup_hw;
1263 }
1264
Chris Wilson91c8a322016-07-05 10:40:23 +01001265 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001266 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001267 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001268
1269 i915_driver_register(dev_priv);
1270
1271 intel_runtime_pm_enable(dev_priv);
1272
Mahesh Kumara3a89862016-12-01 21:19:34 +05301273 dev_priv->ipc_enabled = false;
1274
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001275 /* Everything is in place, we can now relax! */
1276 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1277 driver.name, driver.major, driver.minor, driver.patchlevel,
1278 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001279 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1280 DRM_INFO("DRM_I915_DEBUG enabled\n");
1281 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1282 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001283
Chris Wilson0673ad42016-06-24 14:00:22 +01001284 intel_runtime_pm_put(dev_priv);
1285
1286 return 0;
1287
Chris Wilson0673ad42016-06-24 14:00:22 +01001288out_cleanup_hw:
1289 i915_driver_cleanup_hw(dev_priv);
1290out_cleanup_mmio:
1291 i915_driver_cleanup_mmio(dev_priv);
1292out_runtime_pm_put:
1293 intel_runtime_pm_put(dev_priv);
1294 i915_driver_cleanup_early(dev_priv);
1295out_pci_disable:
1296 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001297out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001298 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001299 drm_dev_fini(&dev_priv->drm);
1300out_free:
1301 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001302 return ret;
1303}
1304
Chris Wilson42f55512016-06-24 14:00:26 +01001305void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001306{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001307 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001308 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001309
1310 intel_fbdev_fini(dev);
1311
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001312 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001313 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001314
1315 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1316
Daniel Vetter18dddad2017-03-21 17:41:49 +01001317 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001318
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001319 intel_gvt_cleanup(dev_priv);
1320
Chris Wilson0673ad42016-06-24 14:00:22 +01001321 i915_driver_unregister(dev_priv);
1322
Chris Wilson0673ad42016-06-24 14:00:22 +01001323 intel_modeset_cleanup(dev);
1324
1325 /*
1326 * free the memory space allocated for the child device
1327 * config parsed from VBT
1328 */
1329 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1330 kfree(dev_priv->vbt.child_dev);
1331 dev_priv->vbt.child_dev = NULL;
1332 dev_priv->vbt.child_dev_num = 0;
1333 }
1334 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1335 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1336 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1337 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1338
David Weinehall52a05c32016-08-22 13:32:44 +03001339 vga_switcheroo_unregister_client(pdev);
1340 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001341
1342 intel_csr_ucode_fini(dev_priv);
1343
1344 /* Free error state after interrupts are fully disabled. */
1345 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001346 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001347
1348 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001349 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001350
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001351 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001352 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001353 intel_fbc_cleanup_cfb(dev_priv);
1354
1355 intel_power_domains_fini(dev_priv);
1356
1357 i915_driver_cleanup_hw(dev_priv);
1358 i915_driver_cleanup_mmio(dev_priv);
1359
1360 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001361}
1362
1363static void i915_driver_release(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001368 drm_dev_fini(&dev_priv->drm);
1369
1370 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001371}
1372
1373static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1374{
1375 int ret;
1376
1377 ret = i915_gem_open(dev, file);
1378 if (ret)
1379 return ret;
1380
1381 return 0;
1382}
1383
1384/**
1385 * i915_driver_lastclose - clean up after all DRM clients have exited
1386 * @dev: DRM device
1387 *
1388 * Take care of cleaning up after all DRM clients have exited. In the
1389 * mode setting case, we want to restore the kernel's initial mode (just
1390 * in case the last client left us in a bad state).
1391 *
1392 * Additionally, in the non-mode setting case, we'll tear down the GTT
1393 * and DMA structures, since the kernel won't be using them, and clea
1394 * up any GEM state.
1395 */
1396static void i915_driver_lastclose(struct drm_device *dev)
1397{
1398 intel_fbdev_restore_mode(dev);
1399 vga_switcheroo_process_delayed_switch();
1400}
1401
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001402static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001403{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001404 struct drm_i915_file_private *file_priv = file->driver_priv;
1405
Chris Wilson0673ad42016-06-24 14:00:22 +01001406 mutex_lock(&dev->struct_mutex);
1407 i915_gem_context_close(dev, file);
1408 i915_gem_release(dev, file);
1409 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001410
1411 kfree(file_priv);
1412}
1413
Imre Deak07f9cd02014-08-18 14:42:45 +03001414static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1415{
Chris Wilson91c8a322016-07-05 10:40:23 +01001416 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001417 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001418
1419 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001420 for_each_intel_encoder(dev, encoder)
1421 if (encoder->suspend)
1422 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001423 drm_modeset_unlock_all(dev);
1424}
1425
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001426static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1427 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001428static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301429
Imre Deakbc872292015-11-18 17:32:30 +02001430static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1431{
1432#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1433 if (acpi_target_system_state() < ACPI_STATE_S3)
1434 return true;
1435#endif
1436 return false;
1437}
Sagar Kambleebc32822014-08-13 23:07:05 +05301438
Imre Deak5e365c32014-10-23 19:23:25 +03001439static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001441 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001442 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001443 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001444 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001445
Zhang Ruib8efb172013-02-05 15:41:53 +08001446 /* ignore lid events during suspend */
1447 mutex_lock(&dev_priv->modeset_restore_lock);
1448 dev_priv->modeset_restore = MODESET_SUSPENDED;
1449 mutex_unlock(&dev_priv->modeset_restore_lock);
1450
Imre Deak1f814da2015-12-16 02:52:19 +02001451 disable_rpm_wakeref_asserts(dev_priv);
1452
Paulo Zanonic67a4702013-08-19 13:18:09 -03001453 /* We do a lot of poking in a lot of registers, make sure they work
1454 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001455 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001456
Dave Airlie5bcf7192010-12-07 09:20:40 +10001457 drm_kms_helper_poll_disable(dev);
1458
David Weinehall52a05c32016-08-22 13:32:44 +03001459 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001460
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001461 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001462 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001463 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001464 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001465 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001466 }
1467
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001468 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001469
1470 intel_dp_mst_suspend(dev);
1471
1472 intel_runtime_pm_disable_interrupts(dev_priv);
1473 intel_hpd_cancel_work(dev_priv);
1474
1475 intel_suspend_encoders(dev_priv);
1476
Ville Syrjälä712bf362016-10-31 22:37:23 +02001477 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001478
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001479 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001480
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001481 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001482
Imre Deakbc872292015-11-18 17:32:30 +02001483 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001484 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001485
Hans de Goede68f60942017-02-10 11:28:01 +01001486 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001487 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001488
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001489 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001490
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001491 dev_priv->suspend_count++;
1492
Imre Deakf74ed082016-04-18 14:48:21 +03001493 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001494
Imre Deak1f814da2015-12-16 02:52:19 +02001495out:
1496 enable_rpm_wakeref_asserts(dev_priv);
1497
1498 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001499}
1500
David Weinehallc49d13e2016-08-22 13:32:42 +03001501static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001502{
David Weinehallc49d13e2016-08-22 13:32:42 +03001503 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001504 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001505 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001506 int ret;
1507
Imre Deak1f814da2015-12-16 02:52:19 +02001508 disable_rpm_wakeref_asserts(dev_priv);
1509
Imre Deak4c494a52016-10-13 14:34:06 +03001510 intel_display_set_init_power(dev_priv, false);
1511
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001512 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001513 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001514 /*
1515 * In case of firmware assisted context save/restore don't manually
1516 * deinit the power domains. This also means the CSR/DMC firmware will
1517 * stay active, it will power down any HW resources as required and
1518 * also enable deeper system power states that would be blocked if the
1519 * firmware was inactive.
1520 */
1521 if (!fw_csr)
1522 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001523
Imre Deak507e1262016-04-20 20:27:54 +03001524 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001525 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001526 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001527 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001528 hsw_enable_pc8(dev_priv);
1529 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1530 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001531
1532 if (ret) {
1533 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001534 if (!fw_csr)
1535 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001536
Imre Deak1f814da2015-12-16 02:52:19 +02001537 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001538 }
1539
David Weinehall52a05c32016-08-22 13:32:44 +03001540 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001541 /*
Imre Deak54875572015-06-30 17:06:47 +03001542 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001543 * the device even though it's already in D3 and hang the machine. So
1544 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001545 * power down the device properly. The issue was seen on multiple old
1546 * GENs with different BIOS vendors, so having an explicit blacklist
1547 * is inpractical; apply the workaround on everything pre GEN6. The
1548 * platforms where the issue was seen:
1549 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1550 * Fujitsu FSC S7110
1551 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001552 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001553 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001554 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001555
Imre Deakbc872292015-11-18 17:32:30 +02001556 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1557
Imre Deak1f814da2015-12-16 02:52:19 +02001558out:
1559 enable_rpm_wakeref_asserts(dev_priv);
1560
1561 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001562}
1563
Matthew Aulda9a251c2016-12-02 10:24:11 +00001564static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001565{
1566 int error;
1567
Chris Wilsonded8b072016-07-05 10:40:22 +01001568 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001569 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001570 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001571 return -ENODEV;
1572 }
1573
Imre Deak0b14cbd2014-09-10 18:16:55 +03001574 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1575 state.event != PM_EVENT_FREEZE))
1576 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001577
1578 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1579 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001580
Imre Deak5e365c32014-10-23 19:23:25 +03001581 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001582 if (error)
1583 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001584
Imre Deakab3be732015-03-02 13:04:41 +02001585 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001586}
1587
Imre Deak5e365c32014-10-23 19:23:25 +03001588static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001589{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001590 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001591 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001592
Imre Deak1f814da2015-12-16 02:52:19 +02001593 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001594 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001595
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001596 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001597 if (ret)
1598 DRM_ERROR("failed to re-enable GGTT\n");
1599
Imre Deakf74ed082016-04-18 14:48:21 +03001600 intel_csr_ucode_resume(dev_priv);
1601
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001602 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001603
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001604 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001605 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001606 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001607
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001608 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001609
Peter Antoine364aece2015-05-11 08:50:45 +01001610 /*
1611 * Interrupts have to be enabled before any batches are run. If not the
1612 * GPU will hang. i915_gem_init_hw() will initiate batches to
1613 * update/restore the context.
1614 *
Imre Deak908764f2016-11-29 21:40:29 +02001615 * drm_mode_config_reset() needs AUX interrupts.
1616 *
Peter Antoine364aece2015-05-11 08:50:45 +01001617 * Modeset enabling in intel_modeset_init_hw() also needs working
1618 * interrupts.
1619 */
1620 intel_runtime_pm_enable_interrupts(dev_priv);
1621
Imre Deak908764f2016-11-29 21:40:29 +02001622 drm_mode_config_reset(dev);
1623
Daniel Vetterd5818932015-02-23 12:03:26 +01001624 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001625 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001626 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001627 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001628 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001629 mutex_unlock(&dev->struct_mutex);
1630
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001631 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001632
Daniel Vetterd5818932015-02-23 12:03:26 +01001633 intel_modeset_init_hw(dev);
1634
1635 spin_lock_irq(&dev_priv->irq_lock);
1636 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001637 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001638 spin_unlock_irq(&dev_priv->irq_lock);
1639
Daniel Vetterd5818932015-02-23 12:03:26 +01001640 intel_dp_mst_resume(dev);
1641
Lyudea16b7652016-03-11 10:57:01 -05001642 intel_display_resume(dev);
1643
Lyudee0b70062016-11-01 21:06:30 -04001644 drm_kms_helper_poll_enable(dev);
1645
Daniel Vetterd5818932015-02-23 12:03:26 +01001646 /*
1647 * ... but also need to make sure that hotplug processing
1648 * doesn't cause havoc. Like in the driver load code we don't
1649 * bother with the tiny race here where we might loose hotplug
1650 * notifications.
1651 * */
1652 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001653
Chris Wilson03d92e42016-05-23 15:08:10 +01001654 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001655
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001656 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001657
Zhang Ruib8efb172013-02-05 15:41:53 +08001658 mutex_lock(&dev_priv->modeset_restore_lock);
1659 dev_priv->modeset_restore = MODESET_DONE;
1660 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001661
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001662 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001663
Chris Wilson54b4f682016-07-21 21:16:19 +01001664 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001665
Imre Deak1f814da2015-12-16 02:52:19 +02001666 enable_rpm_wakeref_asserts(dev_priv);
1667
Chris Wilson074c6ad2014-04-09 09:19:43 +01001668 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001669}
1670
Imre Deak5e365c32014-10-23 19:23:25 +03001671static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001672{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001673 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001674 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001675 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001676
Imre Deak76c4b252014-04-01 19:55:22 +03001677 /*
1678 * We have a resume ordering issue with the snd-hda driver also
1679 * requiring our device to be power up. Due to the lack of a
1680 * parent/child relationship we currently solve this with an early
1681 * resume hook.
1682 *
1683 * FIXME: This should be solved with a special hdmi sink device or
1684 * similar so that power domains can be employed.
1685 */
Imre Deak44410cd2016-04-18 14:45:54 +03001686
1687 /*
1688 * Note that we need to set the power state explicitly, since we
1689 * powered off the device during freeze and the PCI core won't power
1690 * it back up for us during thaw. Powering off the device during
1691 * freeze is not a hard requirement though, and during the
1692 * suspend/resume phases the PCI core makes sure we get here with the
1693 * device powered on. So in case we change our freeze logic and keep
1694 * the device powered we can also remove the following set power state
1695 * call.
1696 */
David Weinehall52a05c32016-08-22 13:32:44 +03001697 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001698 if (ret) {
1699 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1700 goto out;
1701 }
1702
1703 /*
1704 * Note that pci_enable_device() first enables any parent bridge
1705 * device and only then sets the power state for this device. The
1706 * bridge enabling is a nop though, since bridge devices are resumed
1707 * first. The order of enabling power and enabling the device is
1708 * imposed by the PCI core as described above, so here we preserve the
1709 * same order for the freeze/thaw phases.
1710 *
1711 * TODO: eventually we should remove pci_disable_device() /
1712 * pci_enable_enable_device() from suspend/resume. Due to how they
1713 * depend on the device enable refcount we can't anyway depend on them
1714 * disabling/enabling the device.
1715 */
David Weinehall52a05c32016-08-22 13:32:44 +03001716 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001717 ret = -EIO;
1718 goto out;
1719 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001720
David Weinehall52a05c32016-08-22 13:32:44 +03001721 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001722
Imre Deak1f814da2015-12-16 02:52:19 +02001723 disable_rpm_wakeref_asserts(dev_priv);
1724
Wayne Boyer666a4532015-12-09 12:29:35 -08001725 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001726 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001727 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001728 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1729 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001730
Hans de Goede68f60942017-02-10 11:28:01 +01001731 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001732
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001733 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001734 if (!dev_priv->suspended_to_idle)
1735 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001736 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001737 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001738 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001739 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001740
Chris Wilsondc979972016-05-10 14:10:04 +01001741 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001742
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001743 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001744 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001745 intel_power_domains_init_hw(dev_priv, true);
1746
Chris Wilson24145512017-01-24 11:01:35 +00001747 i915_gem_sanitize(dev_priv);
1748
Imre Deak6e35e8a2016-04-18 10:04:19 +03001749 enable_rpm_wakeref_asserts(dev_priv);
1750
Imre Deakbc872292015-11-18 17:32:30 +02001751out:
1752 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001753
1754 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001755}
1756
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001757static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001758{
Imre Deak50a00722014-10-23 19:23:17 +03001759 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001760
Imre Deak097dd832014-10-23 19:23:19 +03001761 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1762 return 0;
1763
Imre Deak5e365c32014-10-23 19:23:25 +03001764 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001765 if (ret)
1766 return ret;
1767
Imre Deak5a175142014-10-23 19:23:18 +03001768 return i915_drm_resume(dev);
1769}
1770
Ben Gamari11ed50e2009-09-14 17:48:45 -04001771/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001772 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001773 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001774 *
Chris Wilson780f2622016-09-09 14:11:52 +01001775 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1776 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001777 *
Chris Wilson221fe792016-09-09 14:11:51 +01001778 * Caller must hold the struct_mutex.
1779 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001780 * Procedure is fairly simple:
1781 * - reset the chip using the reset reg
1782 * - re-init context state
1783 * - re-init hardware status page
1784 * - re-init ring buffer
1785 * - re-init interrupt state
1786 * - re-init display
1787 */
Chris Wilson780f2622016-09-09 14:11:52 +01001788void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001789{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001790 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001791 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001792
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001793 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001794 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001795
Chris Wilson8c185ec2017-03-16 17:13:02 +00001796 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001797 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001798
Chris Wilsond98c52c2016-04-13 17:35:05 +01001799 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001800 if (!i915_gem_unset_wedged(dev_priv))
1801 goto wakeup;
1802
Chris Wilson8af29b02016-09-09 14:11:47 +01001803 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001804
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001805 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001806 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001807 ret = i915_gem_reset_prepare(dev_priv);
1808 if (ret) {
1809 DRM_ERROR("GPU recovery failed\n");
1810 intel_gpu_reset(dev_priv, ALL_ENGINES);
1811 goto error;
1812 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001813
Chris Wilsondc979972016-05-10 14:10:04 +01001814 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001815 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001816 if (ret != -ENODEV)
1817 DRM_ERROR("Failed to reset chip: %i\n", ret);
1818 else
1819 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001820 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001821 }
1822
Chris Wilsond8027092017-02-08 14:30:32 +00001823 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001824 intel_overlay_reset(dev_priv);
1825
Ben Gamari11ed50e2009-09-14 17:48:45 -04001826 /* Ok, now get things going again... */
1827
1828 /*
1829 * Everything depends on having the GTT running, so we need to start
1830 * there. Fortunately we don't need to do this unless we reset the
1831 * chip at a PCI level.
1832 *
1833 * Next we need to restore the context, but we don't use those
1834 * yet either...
1835 *
1836 * Ring buffer needs to be re-initialized in the KMS case, or if X
1837 * was running at the time of the reset (i.e. we weren't VT
1838 * switched away).
1839 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001840 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001841 if (ret) {
1842 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001843 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001844 }
1845
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001846 i915_queue_hangcheck(dev_priv);
1847
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001848finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001849 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001850 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001851
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001852wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001853 clear_bit(I915_RESET_HANDOFF, &error->flags);
1854 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001855 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001856
1857error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001858 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001859 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001860}
1861
David Weinehallc49d13e2016-08-22 13:32:42 +03001862static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001863{
David Weinehallc49d13e2016-08-22 13:32:42 +03001864 struct pci_dev *pdev = to_pci_dev(kdev);
1865 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001866
David Weinehallc49d13e2016-08-22 13:32:42 +03001867 if (!dev) {
1868 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001869 return -ENODEV;
1870 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001871
David Weinehallc49d13e2016-08-22 13:32:42 +03001872 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001873 return 0;
1874
David Weinehallc49d13e2016-08-22 13:32:42 +03001875 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001876}
1877
David Weinehallc49d13e2016-08-22 13:32:42 +03001878static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001879{
David Weinehallc49d13e2016-08-22 13:32:42 +03001880 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001881
1882 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001883 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001884 * requiring our device to be power up. Due to the lack of a
1885 * parent/child relationship we currently solve this with an late
1886 * suspend hook.
1887 *
1888 * FIXME: This should be solved with a special hdmi sink device or
1889 * similar so that power domains can be employed.
1890 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001891 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001892 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001893
David Weinehallc49d13e2016-08-22 13:32:42 +03001894 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001895}
1896
David Weinehallc49d13e2016-08-22 13:32:42 +03001897static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001898{
David Weinehallc49d13e2016-08-22 13:32:42 +03001899 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001900
David Weinehallc49d13e2016-08-22 13:32:42 +03001901 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001902 return 0;
1903
David Weinehallc49d13e2016-08-22 13:32:42 +03001904 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001905}
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001908{
David Weinehallc49d13e2016-08-22 13:32:42 +03001909 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001912 return 0;
1913
David Weinehallc49d13e2016-08-22 13:32:42 +03001914 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001915}
1916
David Weinehallc49d13e2016-08-22 13:32:42 +03001917static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001918{
David Weinehallc49d13e2016-08-22 13:32:42 +03001919 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001920
David Weinehallc49d13e2016-08-22 13:32:42 +03001921 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001922 return 0;
1923
David Weinehallc49d13e2016-08-22 13:32:42 +03001924 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001925}
1926
Chris Wilson1f19ac22016-05-14 07:26:32 +01001927/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001928static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001929{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001930 int ret;
1931
1932 ret = i915_pm_suspend(kdev);
1933 if (ret)
1934 return ret;
1935
1936 ret = i915_gem_freeze(kdev_to_i915(kdev));
1937 if (ret)
1938 return ret;
1939
1940 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001941}
1942
David Weinehallc49d13e2016-08-22 13:32:42 +03001943static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001944{
Chris Wilson461fb992016-05-14 07:26:33 +01001945 int ret;
1946
David Weinehallc49d13e2016-08-22 13:32:42 +03001947 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001948 if (ret)
1949 return ret;
1950
David Weinehallc49d13e2016-08-22 13:32:42 +03001951 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001952 if (ret)
1953 return ret;
1954
1955 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001956}
1957
1958/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001959static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001960{
David Weinehallc49d13e2016-08-22 13:32:42 +03001961 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001962}
1963
David Weinehallc49d13e2016-08-22 13:32:42 +03001964static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001965{
David Weinehallc49d13e2016-08-22 13:32:42 +03001966 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001967}
1968
1969/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001970static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001971{
David Weinehallc49d13e2016-08-22 13:32:42 +03001972 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001973}
1974
David Weinehallc49d13e2016-08-22 13:32:42 +03001975static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001976{
David Weinehallc49d13e2016-08-22 13:32:42 +03001977 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001978}
1979
Imre Deakddeea5b2014-05-05 15:19:56 +03001980/*
1981 * Save all Gunit registers that may be lost after a D3 and a subsequent
1982 * S0i[R123] transition. The list of registers needing a save/restore is
1983 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1984 * registers in the following way:
1985 * - Driver: saved/restored by the driver
1986 * - Punit : saved/restored by the Punit firmware
1987 * - No, w/o marking: no need to save/restore, since the register is R/O or
1988 * used internally by the HW in a way that doesn't depend
1989 * keeping the content across a suspend/resume.
1990 * - Debug : used for debugging
1991 *
1992 * We save/restore all registers marked with 'Driver', with the following
1993 * exceptions:
1994 * - Registers out of use, including also registers marked with 'Debug'.
1995 * These have no effect on the driver's operation, so we don't save/restore
1996 * them to reduce the overhead.
1997 * - Registers that are fully setup by an initialization function called from
1998 * the resume path. For example many clock gating and RPS/RC6 registers.
1999 * - Registers that provide the right functionality with their reset defaults.
2000 *
2001 * TODO: Except for registers that based on the above 3 criteria can be safely
2002 * ignored, we save/restore all others, practically treating the HW context as
2003 * a black-box for the driver. Further investigation is needed to reduce the
2004 * saved/restored registers even further, by following the same 3 criteria.
2005 */
2006static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2007{
2008 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2009 int i;
2010
2011 /* GAM 0x4000-0x4770 */
2012 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2013 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2014 s->arb_mode = I915_READ(ARB_MODE);
2015 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2016 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2017
2018 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002019 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002020
2021 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002022 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002023
2024 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2025 s->ecochk = I915_READ(GAM_ECOCHK);
2026 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2027 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2028
2029 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2030
2031 /* MBC 0x9024-0x91D0, 0x8500 */
2032 s->g3dctl = I915_READ(VLV_G3DCTL);
2033 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2034 s->mbctl = I915_READ(GEN6_MBCTL);
2035
2036 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2037 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2038 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2039 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2040 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2041 s->rstctl = I915_READ(GEN6_RSTCTL);
2042 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2043
2044 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2045 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2046 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2047 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2048 s->ecobus = I915_READ(ECOBUS);
2049 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2050 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2051 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2052 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2053 s->rcedata = I915_READ(VLV_RCEDATA);
2054 s->spare2gh = I915_READ(VLV_SPAREG2H);
2055
2056 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2057 s->gt_imr = I915_READ(GTIMR);
2058 s->gt_ier = I915_READ(GTIER);
2059 s->pm_imr = I915_READ(GEN6_PMIMR);
2060 s->pm_ier = I915_READ(GEN6_PMIER);
2061
2062 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002063 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002064
2065 /* GT SA CZ domain, 0x100000-0x138124 */
2066 s->tilectl = I915_READ(TILECTL);
2067 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2068 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2069 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2070 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2071
2072 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2073 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2074 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002075 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002076 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2077
2078 /*
2079 * Not saving any of:
2080 * DFT, 0x9800-0x9EC0
2081 * SARB, 0xB000-0xB1FC
2082 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2083 * PCI CFG
2084 */
2085}
2086
2087static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2088{
2089 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2090 u32 val;
2091 int i;
2092
2093 /* GAM 0x4000-0x4770 */
2094 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2095 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2096 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2097 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2098 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2099
2100 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002101 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002102
2103 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002104 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002105
2106 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2107 I915_WRITE(GAM_ECOCHK, s->ecochk);
2108 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2109 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2110
2111 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2112
2113 /* MBC 0x9024-0x91D0, 0x8500 */
2114 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2115 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2116 I915_WRITE(GEN6_MBCTL, s->mbctl);
2117
2118 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2119 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2120 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2121 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2122 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2123 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2124 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2125
2126 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2127 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2128 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2129 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2130 I915_WRITE(ECOBUS, s->ecobus);
2131 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2132 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2133 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2134 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2135 I915_WRITE(VLV_RCEDATA, s->rcedata);
2136 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2137
2138 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2139 I915_WRITE(GTIMR, s->gt_imr);
2140 I915_WRITE(GTIER, s->gt_ier);
2141 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2142 I915_WRITE(GEN6_PMIER, s->pm_ier);
2143
2144 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002145 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002146
2147 /* GT SA CZ domain, 0x100000-0x138124 */
2148 I915_WRITE(TILECTL, s->tilectl);
2149 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2150 /*
2151 * Preserve the GT allow wake and GFX force clock bit, they are not
2152 * be restored, as they are used to control the s0ix suspend/resume
2153 * sequence by the caller.
2154 */
2155 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2156 val &= VLV_GTLC_ALLOWWAKEREQ;
2157 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2158 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2159
2160 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2161 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2162 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2163 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2164
2165 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2166
2167 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2168 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2169 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002170 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002171 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2172}
2173
Chris Wilson96dabe92017-04-21 14:58:15 +01002174static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2175 u32 mask, u32 val)
2176{
2177 /* The HW does not like us polling for PW_STATUS frequently, so
2178 * use the sleeping loop rather than risk the busy spin within
2179 * intel_wait_for_register().
2180 *
2181 * Transitioning between RC6 states should be at most 2ms (see
2182 * valleyview_enable_rps) so use a 3ms timeout.
2183 */
2184 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2185 3);
2186}
2187
Imre Deak650ad972014-04-18 16:35:02 +03002188int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2189{
2190 u32 val;
2191 int err;
2192
Imre Deak650ad972014-04-18 16:35:02 +03002193 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2194 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2195 if (force_on)
2196 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2197 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2198
2199 if (!force_on)
2200 return 0;
2201
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002202 err = intel_wait_for_register(dev_priv,
2203 VLV_GTLC_SURVIVABILITY_REG,
2204 VLV_GFX_CLK_STATUS_BIT,
2205 VLV_GFX_CLK_STATUS_BIT,
2206 20);
Imre Deak650ad972014-04-18 16:35:02 +03002207 if (err)
2208 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2209 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2210
2211 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002212}
2213
Imre Deakddeea5b2014-05-05 15:19:56 +03002214static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2215{
Chris Wilson96dabe92017-04-21 14:58:15 +01002216 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002217 u32 val;
Chris Wilson96dabe92017-04-21 14:58:15 +01002218 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002219
2220 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2221 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2222 if (allow)
2223 val |= VLV_GTLC_ALLOWWAKEREQ;
2224 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2225 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2226
Chris Wilson96dabe92017-04-21 14:58:15 +01002227 mask = VLV_GTLC_ALLOWWAKEACK;
2228 val = allow ? mask : 0;
2229
2230 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002231 if (err)
2232 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002233
Imre Deakddeea5b2014-05-05 15:19:56 +03002234 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002235}
2236
Chris Wilson96dabe92017-04-21 14:58:15 +01002237static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2238 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002239{
2240 u32 mask;
2241 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002242
2243 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2244 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002245
2246 /*
2247 * RC6 transitioning can be delayed up to 2 msec (see
2248 * valleyview_enable_rps), use 3 msec for safety.
2249 */
Chris Wilson96dabe92017-04-21 14:58:15 +01002250 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002251 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002252 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002253}
2254
2255static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2256{
2257 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2258 return;
2259
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002260 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002261 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2262}
2263
Sagar Kambleebc32822014-08-13 23:07:05 +05302264static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002265{
2266 u32 mask;
2267 int err;
2268
2269 /*
2270 * Bspec defines the following GT well on flags as debug only, so
2271 * don't treat them as hard failures.
2272 */
Chris Wilson96dabe92017-04-21 14:58:15 +01002273 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002274
2275 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2276 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2277
2278 vlv_check_no_gt_access(dev_priv);
2279
2280 err = vlv_force_gfx_clock(dev_priv, true);
2281 if (err)
2282 goto err1;
2283
2284 err = vlv_allow_gt_wake(dev_priv, false);
2285 if (err)
2286 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302287
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002288 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302289 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002290
2291 err = vlv_force_gfx_clock(dev_priv, false);
2292 if (err)
2293 goto err2;
2294
2295 return 0;
2296
2297err2:
2298 /* For safety always re-enable waking and disable gfx clock forcing */
2299 vlv_allow_gt_wake(dev_priv, true);
2300err1:
2301 vlv_force_gfx_clock(dev_priv, false);
2302
2303 return err;
2304}
2305
Sagar Kamble016970b2014-08-13 23:07:06 +05302306static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2307 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002308{
Imre Deakddeea5b2014-05-05 15:19:56 +03002309 int err;
2310 int ret;
2311
2312 /*
2313 * If any of the steps fail just try to continue, that's the best we
2314 * can do at this point. Return the first error code (which will also
2315 * leave RPM permanently disabled).
2316 */
2317 ret = vlv_force_gfx_clock(dev_priv, true);
2318
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002319 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302320 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002321
2322 err = vlv_allow_gt_wake(dev_priv, true);
2323 if (!ret)
2324 ret = err;
2325
2326 err = vlv_force_gfx_clock(dev_priv, false);
2327 if (!ret)
2328 ret = err;
2329
2330 vlv_check_no_gt_access(dev_priv);
2331
Chris Wilson7c108fd2016-10-24 13:42:18 +01002332 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002333 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002334
2335 return ret;
2336}
2337
David Weinehallc49d13e2016-08-22 13:32:42 +03002338static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002339{
David Weinehallc49d13e2016-08-22 13:32:42 +03002340 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002341 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002342 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002343 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002344
Chris Wilsondc979972016-05-10 14:10:04 +01002345 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002346 return -ENODEV;
2347
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002348 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002349 return -ENODEV;
2350
Paulo Zanoni8a187452013-12-06 20:32:13 -02002351 DRM_DEBUG_KMS("Suspending device\n");
2352
Imre Deak1f814da2015-12-16 02:52:19 +02002353 disable_rpm_wakeref_asserts(dev_priv);
2354
Imre Deakd6102972014-05-07 19:57:49 +03002355 /*
2356 * We are safe here against re-faults, since the fault handler takes
2357 * an RPM reference.
2358 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002359 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002360
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002361 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002362
Imre Deak2eb52522014-11-19 15:30:05 +02002363 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002364
Imre Deak507e1262016-04-20 20:27:54 +03002365 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002366 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002367 bxt_display_core_uninit(dev_priv);
2368 bxt_enable_dc9(dev_priv);
2369 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2370 hsw_enable_pc8(dev_priv);
2371 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2372 ret = vlv_suspend_complete(dev_priv);
2373 }
2374
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002375 if (ret) {
2376 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002377 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002378
Imre Deak1f814da2015-12-16 02:52:19 +02002379 enable_rpm_wakeref_asserts(dev_priv);
2380
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002381 return ret;
2382 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002383
Hans de Goede68f60942017-02-10 11:28:01 +01002384 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002385
2386 enable_rpm_wakeref_asserts(dev_priv);
2387 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002388
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002389 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002390 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2391
Paulo Zanoni8a187452013-12-06 20:32:13 -02002392 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002393
2394 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002395 * FIXME: We really should find a document that references the arguments
2396 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002397 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002398 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002399 /*
2400 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2401 * being detected, and the call we do at intel_runtime_resume()
2402 * won't be able to restore them. Since PCI_D3hot matches the
2403 * actual specification and appears to be working, use it.
2404 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002405 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002406 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002407 /*
2408 * current versions of firmware which depend on this opregion
2409 * notification have repurposed the D1 definition to mean
2410 * "runtime suspended" vs. what you would normally expect (D3)
2411 * to distinguish it from notifications that might be sent via
2412 * the suspend path.
2413 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002414 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002415 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002416
Mika Kuoppala59bad942015-01-16 11:34:40 +02002417 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002418
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002419 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002420 intel_hpd_poll_init(dev_priv);
2421
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002422 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002423 return 0;
2424}
2425
David Weinehallc49d13e2016-08-22 13:32:42 +03002426static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002427{
David Weinehallc49d13e2016-08-22 13:32:42 +03002428 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002429 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002430 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002431 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002432
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002433 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002434 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002435
2436 DRM_DEBUG_KMS("Resuming device\n");
2437
Imre Deak1f814da2015-12-16 02:52:19 +02002438 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2439 disable_rpm_wakeref_asserts(dev_priv);
2440
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002441 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002442 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002443 if (intel_uncore_unclaimed_mmio(dev_priv))
2444 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002445
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002446 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002447
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002448 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002449 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302450
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002451 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002452 bxt_disable_dc9(dev_priv);
2453 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002454 if (dev_priv->csr.dmc_payload &&
2455 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2456 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002457 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002458 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002459 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002460 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002461 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002462
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002463 /*
2464 * No point of rolling back things in case of an error, as the best
2465 * we can do is to hope that things will still work (and disable RPM).
2466 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002467 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002468 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002469
Daniel Vetterb9632912014-09-30 10:56:44 +02002470 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002471
2472 /*
2473 * On VLV/CHV display interrupts are part of the display
2474 * power well, so hpd is reinitialized from there. For
2475 * everyone else do it here.
2476 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002477 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002478 intel_hpd_init(dev_priv);
2479
Imre Deak1f814da2015-12-16 02:52:19 +02002480 enable_rpm_wakeref_asserts(dev_priv);
2481
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002482 if (ret)
2483 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2484 else
2485 DRM_DEBUG_KMS("Device resumed\n");
2486
2487 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002488}
2489
Chris Wilson42f55512016-06-24 14:00:26 +01002490const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002491 /*
2492 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2493 * PMSG_RESUME]
2494 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002495 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002496 .suspend_late = i915_pm_suspend_late,
2497 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002498 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002499
2500 /*
2501 * S4 event handlers
2502 * @freeze, @freeze_late : called (1) before creating the
2503 * hibernation image [PMSG_FREEZE] and
2504 * (2) after rebooting, before restoring
2505 * the image [PMSG_QUIESCE]
2506 * @thaw, @thaw_early : called (1) after creating the hibernation
2507 * image, before writing it [PMSG_THAW]
2508 * and (2) after failing to create or
2509 * restore the image [PMSG_RECOVER]
2510 * @poweroff, @poweroff_late: called after writing the hibernation
2511 * image, before rebooting [PMSG_HIBERNATE]
2512 * @restore, @restore_early : called after rebooting and restoring the
2513 * hibernation image [PMSG_RESTORE]
2514 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002515 .freeze = i915_pm_freeze,
2516 .freeze_late = i915_pm_freeze_late,
2517 .thaw_early = i915_pm_thaw_early,
2518 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002519 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002520 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002521 .restore_early = i915_pm_restore_early,
2522 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002523
2524 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002525 .runtime_suspend = intel_runtime_suspend,
2526 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002527};
2528
Laurent Pinchart78b68552012-05-17 13:27:22 +02002529static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002531 .open = drm_gem_vm_open,
2532 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002533};
2534
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002535static const struct file_operations i915_driver_fops = {
2536 .owner = THIS_MODULE,
2537 .open = drm_open,
2538 .release = drm_release,
2539 .unlocked_ioctl = drm_ioctl,
2540 .mmap = drm_gem_mmap,
2541 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002542 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002543 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002544 .llseek = noop_llseek,
2545};
2546
Chris Wilson0673ad42016-06-24 14:00:22 +01002547static int
2548i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2549 struct drm_file *file)
2550{
2551 return -ENODEV;
2552}
2553
2554static const struct drm_ioctl_desc i915_ioctls[] = {
2555 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2556 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2557 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2558 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2559 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2560 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2561 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2563 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2564 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2565 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2566 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2567 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2568 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2569 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2570 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2571 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2572 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2573 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002574 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002575 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2576 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2578 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2579 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2580 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2581 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2582 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2583 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2587 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2589 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002590 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002592 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2597 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2598 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002607 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002608};
2609
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002611 /* Don't use MTRRs here; the Xserver or userspace app should
2612 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002613 */
Eric Anholt673a3942008-07-30 12:06:12 -07002614 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002615 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002616 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002617 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002618 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002619 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002620 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002621
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002622 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002623 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002624 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002625
2626 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2627 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2628 .gem_prime_export = i915_gem_prime_export,
2629 .gem_prime_import = i915_gem_prime_import,
2630
Dave Airlieff72145b2011-02-07 12:16:14 +10002631 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002632 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002633 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002635 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002636 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002637 .name = DRIVER_NAME,
2638 .desc = DRIVER_DESC,
2639 .date = DRIVER_DATE,
2640 .major = DRIVER_MAJOR,
2641 .minor = DRIVER_MINOR,
2642 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002644
2645#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2646#include "selftests/mock_drm.c"
2647#endif