blob: bffc880f3fef68653a37d6ac84950237cb612a74 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb9692015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700186int intel_iommu_tboot_noforce;
Joseph Cihulab7792602011-05-03 00:08:37 -0700187
188/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000189 * 0: Present
190 * 1-11: Reserved
191 * 12-63: Context Ptr (12 - (haw-1))
192 * 64-127: Reserved
193 */
194struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000195 u64 lo;
196 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000197};
198#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000199
Joerg Roedel091d42e2015-06-12 11:56:10 +0200200/*
201 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
202 * if marked present.
203 */
204static phys_addr_t root_entry_lctp(struct root_entry *re)
205{
206 if (!(re->lo & 1))
207 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000208
Joerg Roedel091d42e2015-06-12 11:56:10 +0200209 return re->lo & VTD_PAGE_MASK;
210}
211
212/*
213 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
214 * if marked present.
215 */
216static phys_addr_t root_entry_uctp(struct root_entry *re)
217{
218 if (!(re->hi & 1))
219 return 0;
220
221 return re->hi & VTD_PAGE_MASK;
222}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000223/*
224 * low 64 bits:
225 * 0: present
226 * 1: fault processing disable
227 * 2-3: translation type
228 * 12-63: address space root
229 * high 64 bits:
230 * 0-2: address width
231 * 3-6: aval
232 * 8-23: domain id
233 */
234struct context_entry {
235 u64 lo;
236 u64 hi;
237};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000238
Joerg Roedelcf484d02015-06-12 12:21:46 +0200239static inline void context_clear_pasid_enable(struct context_entry *context)
240{
241 context->lo &= ~(1ULL << 11);
242}
243
244static inline bool context_pasid_enabled(struct context_entry *context)
245{
246 return !!(context->lo & (1ULL << 11));
247}
248
249static inline void context_set_copied(struct context_entry *context)
250{
251 context->hi |= (1ull << 3);
252}
253
254static inline bool context_copied(struct context_entry *context)
255{
256 return !!(context->hi & (1ULL << 3));
257}
258
259static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000260{
261 return (context->lo & 1);
262}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200263
264static inline bool context_present(struct context_entry *context)
265{
266 return context_pasid_enabled(context) ?
267 __context_present(context) :
268 __context_present(context) && !context_copied(context);
269}
270
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000271static inline void context_set_present(struct context_entry *context)
272{
273 context->lo |= 1;
274}
275
276static inline void context_set_fault_enable(struct context_entry *context)
277{
278 context->lo &= (((u64)-1) << 2) | 1;
279}
280
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000281static inline void context_set_translation_type(struct context_entry *context,
282 unsigned long value)
283{
284 context->lo &= (((u64)-1) << 4) | 3;
285 context->lo |= (value & 3) << 2;
286}
287
288static inline void context_set_address_root(struct context_entry *context,
289 unsigned long value)
290{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800291 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000292 context->lo |= value & VTD_PAGE_MASK;
293}
294
295static inline void context_set_address_width(struct context_entry *context,
296 unsigned long value)
297{
298 context->hi |= value & 7;
299}
300
301static inline void context_set_domain_id(struct context_entry *context,
302 unsigned long value)
303{
304 context->hi |= (value & ((1 << 16) - 1)) << 8;
305}
306
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200307static inline int context_domain_id(struct context_entry *c)
308{
309 return((c->hi >> 8) & 0xffff);
310}
311
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000312static inline void context_clear_entry(struct context_entry *context)
313{
314 context->lo = 0;
315 context->hi = 0;
316}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000317
Mark McLoughlin622ba122008-11-20 15:49:46 +0000318/*
319 * 0: readable
320 * 1: writable
321 * 2-6: reserved
322 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800323 * 8-10: available
324 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000325 * 12-63: Host physcial address
326 */
327struct dma_pte {
328 u64 val;
329};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000330
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000331static inline void dma_clear_pte(struct dma_pte *pte)
332{
333 pte->val = 0;
334}
335
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000336static inline u64 dma_pte_addr(struct dma_pte *pte)
337{
David Woodhousec85994e2009-07-01 19:21:24 +0100338#ifdef CONFIG_64BIT
339 return pte->val & VTD_PAGE_MASK;
340#else
341 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100342 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100343#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000344}
345
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000346static inline bool dma_pte_present(struct dma_pte *pte)
347{
348 return (pte->val & 3) != 0;
349}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000350
Allen Kay4399c8b2011-10-14 12:32:46 -0700351static inline bool dma_pte_superpage(struct dma_pte *pte)
352{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200353 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700354}
355
David Woodhouse75e6bf92009-07-02 11:21:16 +0100356static inline int first_pte_in_page(struct dma_pte *pte)
357{
358 return !((unsigned long)pte & ~VTD_PAGE_MASK);
359}
360
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700361/*
362 * This domain is a statically identity mapping domain.
363 * 1. This domain creats a static 1:1 mapping to all usable memory.
364 * 2. It maps to each iommu if successful.
365 * 3. Each iommu mapps to this domain if successful.
366 */
David Woodhouse19943b02009-08-04 16:19:20 +0100367static struct dmar_domain *si_domain;
368static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700369
Joerg Roedel28ccce02015-07-21 14:45:31 +0200370/*
371 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372 * across iommus may be owned in one domain, e.g. kvm guest.
373 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800375
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700376/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800377#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700378
Joerg Roedel29a27712015-07-21 17:17:12 +0200379#define for_each_domain_iommu(idx, domain) \
380 for (idx = 0; idx < g_num_of_iommus; idx++) \
381 if (domain->iommu_refcnt[idx])
382
Mark McLoughlin99126f72008-11-20 15:49:47 +0000383struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700384 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200385
386 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
387 /* Refcount of devices per iommu */
388
Mark McLoughlin99126f72008-11-20 15:49:47 +0000389
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200390 u16 iommu_did[DMAR_UNITS_SUPPORTED];
391 /* Domain ids per IOMMU. Use u16 since
392 * domain ids are 16 bit wide according
393 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000394
Omer Peleg0824c592016-04-20 19:03:35 +0300395 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100396 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000397 struct iova_domain iovad; /* iova's that belong to this domain */
398
399 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000400 int gaw; /* max guest address width */
401
402 /* adjusted guest address width, 0 is level 2 30-bit */
403 int agaw;
404
Weidong Han3b5410e2008-12-08 09:17:15 +0800405 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800406
407 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800408 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800409 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100410 int iommu_superpage;/* Level of superpages supported:
411 0 == 4KiB (no superpages), 1 == 2MiB,
412 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800413 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100414
415 struct iommu_domain domain; /* generic domain data structure for
416 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000417};
418
Mark McLoughlina647dac2008-11-20 15:49:48 +0000419/* PCI domain-device relationship */
420struct device_domain_info {
421 struct list_head link; /* link to domain siblings */
422 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100423 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000424 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100425 u8 pasid_supported:3;
426 u8 pasid_enabled:1;
427 u8 pri_supported:1;
428 u8 pri_enabled:1;
429 u8 ats_supported:1;
430 u8 ats_enabled:1;
431 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000432 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800433 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000434 struct dmar_domain *domain; /* pointer to domain */
435};
436
Jiang Liub94e4112014-02-19 14:07:25 +0800437struct dmar_rmrr_unit {
438 struct list_head list; /* list of rmrr units */
439 struct acpi_dmar_header *hdr; /* ACPI header */
440 u64 base_address; /* reserved base address*/
441 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000442 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800443 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000444 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800445};
446
447struct dmar_atsr_unit {
448 struct list_head list; /* list of ATSR units */
449 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000450 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800451 int devices_cnt; /* target device count */
452 u8 include_all:1; /* include all ports */
453};
454
455static LIST_HEAD(dmar_atsr_units);
456static LIST_HEAD(dmar_rmrr_units);
457
458#define for_each_rmrr_units(rmrr) \
459 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
460
mark gross5e0d2a62008-03-04 15:22:08 -0800461static void flush_unmaps_timeout(unsigned long data);
462
Omer Peleg314f1dc2016-04-20 11:32:45 +0300463struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300464 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300465 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300466 struct dmar_domain *domain;
467 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700468};
469
Omer Peleg314f1dc2016-04-20 11:32:45 +0300470#define HIGH_WATER_MARK 250
471struct deferred_flush_table {
472 int next;
473 struct deferred_flush_entry entries[HIGH_WATER_MARK];
474};
475
Omer Pelegaa473242016-04-20 11:33:02 +0300476struct deferred_flush_data {
477 spinlock_t lock;
478 int timer_on;
479 struct timer_list timer;
480 long size;
481 struct deferred_flush_table *tables;
482};
483
Sebastian Andrzej Siewior58c4a95f2017-06-27 18:16:48 +0200484static DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700485
mark gross5e0d2a62008-03-04 15:22:08 -0800486/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800487static int g_num_of_iommus;
488
Jiang Liu92d03cc2014-02-19 14:07:28 +0800489static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700490static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200491static void dmar_remove_one_dev_info(struct dmar_domain *domain,
492 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200493static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200494static void domain_context_clear(struct intel_iommu *iommu,
495 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800496static int domain_detach_iommu(struct dmar_domain *domain,
497 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700498
Suresh Siddhad3f13812011-08-23 17:05:25 -0700499#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800500int dmar_disabled = 0;
501#else
502int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700503#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800504
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200505int intel_iommu_enabled = 0;
506EXPORT_SYMBOL_GPL(intel_iommu_enabled);
507
David Woodhouse2d9e6672010-06-15 10:57:57 +0100508static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700509static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800510static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100511static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100512static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100513static int intel_iommu_pasid28;
514static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100515
David Woodhouseae853dd2015-09-09 11:58:59 +0100516#define IDENTMAP_ALL 1
517#define IDENTMAP_GFX 2
518#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100519
David Woodhoused42fde72015-10-24 21:33:01 +0200520/* Broadwell and Skylake have broken ECS support — normal so-called "second
521 * level" translation of DMA requests-without-PASID doesn't actually happen
522 * unless you also set the NESTE bit in an extended context-entry. Which of
523 * course means that SVM doesn't work because it's trying to do nested
524 * translation of the physical addresses it finds in the process page tables,
525 * through the IOVA->phys mapping found in the "second level" page tables.
526 *
527 * The VT-d specification was retroactively changed to change the definition
528 * of the capability bits and pretend that Broadwell/Skylake never happened...
529 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
530 * for some reason it was the PASID capability bit which was redefined (from
531 * bit 28 on BDW/SKL to bit 40 in future).
532 *
533 * So our test for ECS needs to eschew those implementations which set the old
534 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
535 * Unless we are working around the 'pasid28' limitations, that is, by putting
536 * the device into passthrough mode for normal DMA and thus masking the bug.
537 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100538#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200539 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
540/* PASID support is thus enabled if ECS is enabled and *either* of the old
541 * or new capability bits are set. */
542#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
543 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700544
David Woodhousec0771df2011-10-14 20:59:46 +0100545int intel_iommu_gfx_mapped;
546EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
547
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700548#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
549static DEFINE_SPINLOCK(device_domain_lock);
550static LIST_HEAD(device_domain_list);
551
Joerg Roedelb0119e82017-02-01 13:23:08 +0100552const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100553
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200554static bool translation_pre_enabled(struct intel_iommu *iommu)
555{
556 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
557}
558
Joerg Roedel091d42e2015-06-12 11:56:10 +0200559static void clear_translation_pre_enabled(struct intel_iommu *iommu)
560{
561 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
562}
563
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200564static void init_translation_status(struct intel_iommu *iommu)
565{
566 u32 gsts;
567
568 gsts = readl(iommu->reg + DMAR_GSTS_REG);
569 if (gsts & DMA_GSTS_TES)
570 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
571}
572
Joerg Roedel00a77de2015-03-26 13:43:08 +0100573/* Convert generic 'struct iommu_domain to private struct dmar_domain */
574static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
575{
576 return container_of(dom, struct dmar_domain, domain);
577}
578
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700579static int __init intel_iommu_setup(char *str)
580{
581 if (!str)
582 return -EINVAL;
583 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800584 if (!strncmp(str, "on", 2)) {
585 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200586 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800587 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200589 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700590 } else if (!strncmp(str, "igfx_off", 8)) {
591 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200594 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700595 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800596 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200597 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800598 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200600 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100601 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100602 } else if (!strncmp(str, "ecs_off", 7)) {
603 printk(KERN_INFO
604 "Intel-IOMMU: disable extended context table support\n");
605 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100606 } else if (!strncmp(str, "pasid28", 7)) {
607 printk(KERN_INFO
608 "Intel-IOMMU: enable pre-production PASID support\n");
609 intel_iommu_pasid28 = 1;
610 iommu_identity_mapping |= IDENTMAP_GFX;
Shaohua Libfd20f12017-04-26 09:18:35 -0700611 } else if (!strncmp(str, "tboot_noforce", 13)) {
612 printk(KERN_INFO
613 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
614 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700615 }
616
617 str += strcspn(str, ",");
618 while (*str == ',')
619 str++;
620 }
621 return 0;
622}
623__setup("intel_iommu=", intel_iommu_setup);
624
625static struct kmem_cache *iommu_domain_cache;
626static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700627
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200628static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
629{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200630 struct dmar_domain **domains;
631 int idx = did >> 8;
632
633 domains = iommu->domains[idx];
634 if (!domains)
635 return NULL;
636
637 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200638}
639
640static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
641 struct dmar_domain *domain)
642{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200643 struct dmar_domain **domains;
644 int idx = did >> 8;
645
646 if (!iommu->domains[idx]) {
647 size_t size = 256 * sizeof(struct dmar_domain *);
648 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
649 }
650
651 domains = iommu->domains[idx];
652 if (WARN_ON(!domains))
653 return;
654 else
655 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200656}
657
Suresh Siddha4c923d42009-10-02 11:01:24 -0700658static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700659{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700660 struct page *page;
661 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700662
Suresh Siddha4c923d42009-10-02 11:01:24 -0700663 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
664 if (page)
665 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700666 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700667}
668
669static inline void free_pgtable_page(void *vaddr)
670{
671 free_page((unsigned long)vaddr);
672}
673
674static inline void *alloc_domain_mem(void)
675{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900676 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700677}
678
Kay, Allen M38717942008-09-09 18:37:29 +0300679static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700680{
681 kmem_cache_free(iommu_domain_cache, vaddr);
682}
683
684static inline void * alloc_devinfo_mem(void)
685{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900686 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700687}
688
689static inline void free_devinfo_mem(void *vaddr)
690{
691 kmem_cache_free(iommu_devinfo_cache, vaddr);
692}
693
Jiang Liuab8dfe22014-07-11 14:19:27 +0800694static inline int domain_type_is_vm(struct dmar_domain *domain)
695{
696 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
697}
698
Joerg Roedel28ccce02015-07-21 14:45:31 +0200699static inline int domain_type_is_si(struct dmar_domain *domain)
700{
701 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
702}
703
Jiang Liuab8dfe22014-07-11 14:19:27 +0800704static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
705{
706 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
707 DOMAIN_FLAG_STATIC_IDENTITY);
708}
Weidong Han1b573682008-12-08 15:34:06 +0800709
Jiang Liu162d1b12014-07-11 14:19:35 +0800710static inline int domain_pfn_supported(struct dmar_domain *domain,
711 unsigned long pfn)
712{
713 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
714
715 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
716}
717
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800719{
720 unsigned long sagaw;
721 int agaw = -1;
722
723 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700724 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800725 agaw >= 0; agaw--) {
726 if (test_bit(agaw, &sagaw))
727 break;
728 }
729
730 return agaw;
731}
732
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700733/*
734 * Calculate max SAGAW for each iommu.
735 */
736int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
737{
738 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
739}
740
741/*
742 * calculate agaw for each iommu.
743 * "SAGAW" may be different across iommus, use a default agaw, and
744 * get a supported less agaw for iommus that don't support the default agaw.
745 */
746int iommu_calculate_agaw(struct intel_iommu *iommu)
747{
748 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
749}
750
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700751/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800752static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
753{
754 int iommu_id;
755
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700756 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800757 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200758 for_each_domain_iommu(iommu_id, domain)
759 break;
760
Weidong Han8c11e792008-12-08 15:29:22 +0800761 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
762 return NULL;
763
764 return g_iommus[iommu_id];
765}
766
Weidong Han8e6040972008-12-08 15:49:06 +0800767static void domain_update_iommu_coherency(struct dmar_domain *domain)
768{
David Woodhoused0501962014-03-11 17:10:29 -0700769 struct dmar_drhd_unit *drhd;
770 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 bool found = false;
772 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800773
David Woodhoused0501962014-03-11 17:10:29 -0700774 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800775
Joerg Roedel29a27712015-07-21 17:17:12 +0200776 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100777 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800778 if (!ecap_coherent(g_iommus[i]->ecap)) {
779 domain->iommu_coherency = 0;
780 break;
781 }
Weidong Han8e6040972008-12-08 15:49:06 +0800782 }
David Woodhoused0501962014-03-11 17:10:29 -0700783 if (found)
784 return;
785
786 /* No hardware attached; use lowest common denominator */
787 rcu_read_lock();
788 for_each_active_iommu(iommu, drhd) {
789 if (!ecap_coherent(iommu->ecap)) {
790 domain->iommu_coherency = 0;
791 break;
792 }
793 }
794 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800795}
796
Jiang Liu161f6932014-07-11 14:19:37 +0800797static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100798{
Allen Kay8140a952011-10-14 12:32:17 -0700799 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800800 struct intel_iommu *iommu;
801 int ret = 1;
802
803 rcu_read_lock();
804 for_each_active_iommu(iommu, drhd) {
805 if (iommu != skip) {
806 if (!ecap_sc_support(iommu->ecap)) {
807 ret = 0;
808 break;
809 }
810 }
811 }
812 rcu_read_unlock();
813
814 return ret;
815}
816
817static int domain_update_iommu_superpage(struct intel_iommu *skip)
818{
819 struct dmar_drhd_unit *drhd;
820 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700821 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822
823 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100825 }
826
Allen Kay8140a952011-10-14 12:32:17 -0700827 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800828 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700829 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800830 if (iommu != skip) {
831 mask &= cap_super_page_val(iommu->cap);
832 if (!mask)
833 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100834 }
835 }
Jiang Liu0e242612014-02-19 14:07:34 +0800836 rcu_read_unlock();
837
Jiang Liu161f6932014-07-11 14:19:37 +0800838 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100839}
840
Sheng Yang58c610b2009-03-18 15:33:05 +0800841/* Some capabilities may be different across iommus */
842static void domain_update_iommu_cap(struct dmar_domain *domain)
843{
844 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800845 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
846 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800847}
848
David Woodhouse03ecc322015-02-13 14:35:21 +0000849static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
850 u8 bus, u8 devfn, int alloc)
851{
852 struct root_entry *root = &iommu->root_entry[bus];
853 struct context_entry *context;
854 u64 *entry;
855
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200856 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100857 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (devfn >= 0x80) {
859 devfn -= 0x80;
860 entry = &root->hi;
861 }
862 devfn *= 2;
863 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000864 if (*entry & 1)
865 context = phys_to_virt(*entry & VTD_PAGE_MASK);
866 else {
867 unsigned long phy_addr;
868 if (!alloc)
869 return NULL;
870
871 context = alloc_pgtable_page(iommu->node);
872 if (!context)
873 return NULL;
874
875 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
876 phy_addr = virt_to_phys((void *)context);
877 *entry = phy_addr | 1;
878 __iommu_flush_cache(iommu, entry, sizeof(*entry));
879 }
880 return &context[devfn];
881}
882
David Woodhouse4ed6a542015-05-11 14:59:20 +0100883static int iommu_dummy(struct device *dev)
884{
885 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
886}
887
David Woodhouse156baca2014-03-09 14:00:57 -0700888static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800889{
890 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800891 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700892 struct device *tmp;
893 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800894 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800895 int i;
896
David Woodhouse4ed6a542015-05-11 14:59:20 +0100897 if (iommu_dummy(dev))
898 return NULL;
899
David Woodhouse156baca2014-03-09 14:00:57 -0700900 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700901 struct pci_dev *pf_pdev;
902
David Woodhouse156baca2014-03-09 14:00:57 -0700903 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700904 /* VFs aren't listed in scope tables; we need to look up
905 * the PF instead to find the IOMMU. */
906 pf_pdev = pci_physfn(pdev);
907 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700908 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100909 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700910 dev = &ACPI_COMPANION(dev)->dev;
911
Jiang Liu0e242612014-02-19 14:07:34 +0800912 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800913 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700914 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100915 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800916
Jiang Liub683b232014-02-19 14:07:32 +0800917 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700918 drhd->devices_cnt, i, tmp) {
919 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700920 /* For a VF use its original BDF# not that of the PF
921 * which we used for the IOMMU lookup. Strictly speaking
922 * we could do this for all PCI devices; we only need to
923 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100924 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700925 goto got_pdev;
926
David Woodhouse156baca2014-03-09 14:00:57 -0700927 *bus = drhd->devices[i].bus;
928 *devfn = drhd->devices[i].devfn;
929 goto out;
930 }
931
932 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000933 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700934
935 ptmp = to_pci_dev(tmp);
936 if (ptmp->subordinate &&
937 ptmp->subordinate->number <= pdev->bus->number &&
938 ptmp->subordinate->busn_res.end >= pdev->bus->number)
939 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100940 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800941
David Woodhouse156baca2014-03-09 14:00:57 -0700942 if (pdev && drhd->include_all) {
943 got_pdev:
944 *bus = pdev->bus->number;
945 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800946 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700947 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800948 }
Jiang Liub683b232014-02-19 14:07:32 +0800949 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700950 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800951 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800952
Jiang Liub683b232014-02-19 14:07:32 +0800953 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800954}
955
Weidong Han5331fe62008-12-08 23:00:00 +0800956static void domain_flush_cache(struct dmar_domain *domain,
957 void *addr, int size)
958{
959 if (!domain->iommu_coherency)
960 clflush_cache_range(addr, size);
961}
962
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
964{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700965 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000966 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 unsigned long flags;
968
969 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000970 context = iommu_context_addr(iommu, bus, devfn, 0);
971 if (context)
972 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 spin_unlock_irqrestore(&iommu->lock, flags);
974 return ret;
975}
976
977static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
978{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979 struct context_entry *context;
980 unsigned long flags;
981
982 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000983 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000985 context_clear_entry(context);
986 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987 }
988 spin_unlock_irqrestore(&iommu->lock, flags);
989}
990
991static void free_context_table(struct intel_iommu *iommu)
992{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700993 int i;
994 unsigned long flags;
995 struct context_entry *context;
996
997 spin_lock_irqsave(&iommu->lock, flags);
998 if (!iommu->root_entry) {
999 goto out;
1000 }
1001 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +00001002 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001003 if (context)
1004 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +00001005
David Woodhousec83b2f22015-06-12 10:15:49 +01001006 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001007 continue;
1008
1009 context = iommu_context_addr(iommu, i, 0x80, 0);
1010 if (context)
1011 free_pgtable_page(context);
1012
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001013 }
1014 free_pgtable_page(iommu->root_entry);
1015 iommu->root_entry = NULL;
1016out:
1017 spin_unlock_irqrestore(&iommu->lock, flags);
1018}
1019
David Woodhouseb026fd22009-06-28 10:37:25 +01001020static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001021 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001022{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001023 struct dma_pte *parent, *pte = NULL;
1024 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001025 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001026
1027 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001028
Jiang Liu162d1b12014-07-11 14:19:35 +08001029 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001030 /* Address beyond IOMMU's addressing capabilities. */
1031 return NULL;
1032
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001033 parent = domain->pgd;
1034
David Woodhouse5cf0a762014-03-19 16:07:49 +00001035 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001036 void *tmp_page;
1037
David Woodhouseb026fd22009-06-28 10:37:25 +01001038 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001039 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001040 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001041 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001042 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043 break;
1044
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001045 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001046 uint64_t pteval;
1047
Suresh Siddha4c923d42009-10-02 11:01:24 -07001048 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001049
David Woodhouse206a73c2009-07-01 19:30:28 +01001050 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001051 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +01001052
David Woodhousec85994e2009-07-01 19:21:24 +01001053 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001054 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001055 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001056 /* Someone else set it while we were thinking; use theirs. */
1057 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001058 else
David Woodhousec85994e2009-07-01 19:21:24 +01001059 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001061 if (level == 1)
1062 break;
1063
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001064 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001065 level--;
1066 }
1067
David Woodhouse5cf0a762014-03-19 16:07:49 +00001068 if (!*target_level)
1069 *target_level = level;
1070
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001071 return pte;
1072}
1073
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001074
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001075/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001076static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1077 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001078 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001079{
1080 struct dma_pte *parent, *pte = NULL;
1081 int total = agaw_to_level(domain->agaw);
1082 int offset;
1083
1084 parent = domain->pgd;
1085 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001086 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087 pte = &parent[offset];
1088 if (level == total)
1089 return pte;
1090
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 if (!dma_pte_present(pte)) {
1092 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001093 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001094 }
1095
Yijing Wange16922a2014-05-20 20:37:51 +08001096 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001097 *large_page = total;
1098 return pte;
1099 }
1100
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001101 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 total--;
1103 }
1104 return NULL;
1105}
1106
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001107/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001108static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001109 unsigned long start_pfn,
1110 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001111{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001112 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001113 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114
Jiang Liu162d1b12014-07-11 14:19:35 +08001115 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1116 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001117 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001118
David Woodhouse04b18e62009-06-27 19:15:01 +01001119 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001120 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001121 large_page = 1;
1122 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001123 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001124 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001125 continue;
1126 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001127 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001128 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001129 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001130 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001131 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1132
David Woodhouse310a5ab2009-06-28 18:52:20 +01001133 domain_flush_cache(domain, first_pte,
1134 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001135
1136 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001137}
1138
Alex Williamson3269ee02013-06-15 10:27:19 -06001139static void dma_pte_free_level(struct dmar_domain *domain, int level,
David Dillowbc24c572017-06-28 19:42:23 -07001140 int retain_level, struct dma_pte *pte,
1141 unsigned long pfn, unsigned long start_pfn,
1142 unsigned long last_pfn)
Alex Williamson3269ee02013-06-15 10:27:19 -06001143{
1144 pfn = max(start_pfn, pfn);
1145 pte = &pte[pfn_level_offset(pfn, level)];
1146
1147 do {
1148 unsigned long level_pfn;
1149 struct dma_pte *level_pte;
1150
1151 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1152 goto next;
1153
David Dillowf7116e12017-01-30 19:11:11 -08001154 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001155 level_pte = phys_to_virt(dma_pte_addr(pte));
1156
David Dillowbc24c572017-06-28 19:42:23 -07001157 if (level > 2) {
1158 dma_pte_free_level(domain, level - 1, retain_level,
1159 level_pte, level_pfn, start_pfn,
1160 last_pfn);
1161 }
Alex Williamson3269ee02013-06-15 10:27:19 -06001162
David Dillowbc24c572017-06-28 19:42:23 -07001163 /*
1164 * Free the page table if we're below the level we want to
1165 * retain and the range covers the entire table.
1166 */
1167 if (level < retain_level && !(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001168 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001169 dma_clear_pte(pte);
1170 domain_flush_cache(domain, pte, sizeof(*pte));
1171 free_pgtable_page(level_pte);
1172 }
1173next:
1174 pfn += level_size(level);
1175 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1176}
1177
David Dillowbc24c572017-06-28 19:42:23 -07001178/*
1179 * clear last level (leaf) ptes and free page table pages below the
1180 * level we wish to keep intact.
1181 */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001182static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001183 unsigned long start_pfn,
David Dillowbc24c572017-06-28 19:42:23 -07001184 unsigned long last_pfn,
1185 int retain_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186{
Jiang Liu162d1b12014-07-11 14:19:35 +08001187 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1188 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001189 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001190
Jiang Liud41a4ad2014-07-11 14:19:34 +08001191 dma_pte_clear_range(domain, start_pfn, last_pfn);
1192
David Woodhousef3a0a522009-06-30 03:40:07 +01001193 /* We don't need lock here; nobody else touches the iova range */
David Dillowbc24c572017-06-28 19:42:23 -07001194 dma_pte_free_level(domain, agaw_to_level(domain->agaw), retain_level,
Alex Williamson3269ee02013-06-15 10:27:19 -06001195 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001196
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001197 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001198 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001199 free_pgtable_page(domain->pgd);
1200 domain->pgd = NULL;
1201 }
1202}
1203
David Woodhouseea8ea462014-03-05 17:09:32 +00001204/* When a page at a given level is being unlinked from its parent, we don't
1205 need to *modify* it at all. All we need to do is make a list of all the
1206 pages which can be freed just as soon as we've flushed the IOTLB and we
1207 know the hardware page-walk will no longer touch them.
1208 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1209 be freed. */
1210static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1211 int level, struct dma_pte *pte,
1212 struct page *freelist)
1213{
1214 struct page *pg;
1215
1216 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1217 pg->freelist = freelist;
1218 freelist = pg;
1219
1220 if (level == 1)
1221 return freelist;
1222
Jiang Liuadeb2592014-04-09 10:20:39 +08001223 pte = page_address(pg);
1224 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001225 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1226 freelist = dma_pte_list_pagetables(domain, level - 1,
1227 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001228 pte++;
1229 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001230
1231 return freelist;
1232}
1233
1234static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1235 struct dma_pte *pte, unsigned long pfn,
1236 unsigned long start_pfn,
1237 unsigned long last_pfn,
1238 struct page *freelist)
1239{
1240 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1241
1242 pfn = max(start_pfn, pfn);
1243 pte = &pte[pfn_level_offset(pfn, level)];
1244
1245 do {
1246 unsigned long level_pfn;
1247
1248 if (!dma_pte_present(pte))
1249 goto next;
1250
1251 level_pfn = pfn & level_mask(level);
1252
1253 /* If range covers entire pagetable, free it */
1254 if (start_pfn <= level_pfn &&
1255 last_pfn >= level_pfn + level_size(level) - 1) {
1256 /* These suborbinate page tables are going away entirely. Don't
1257 bother to clear them; we're just going to *free* them. */
1258 if (level > 1 && !dma_pte_superpage(pte))
1259 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1260
1261 dma_clear_pte(pte);
1262 if (!first_pte)
1263 first_pte = pte;
1264 last_pte = pte;
1265 } else if (level > 1) {
1266 /* Recurse down into a level that isn't *entirely* obsolete */
1267 freelist = dma_pte_clear_level(domain, level - 1,
1268 phys_to_virt(dma_pte_addr(pte)),
1269 level_pfn, start_pfn, last_pfn,
1270 freelist);
1271 }
1272next:
1273 pfn += level_size(level);
1274 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1275
1276 if (first_pte)
1277 domain_flush_cache(domain, first_pte,
1278 (void *)++last_pte - (void *)first_pte);
1279
1280 return freelist;
1281}
1282
1283/* We can't just free the pages because the IOMMU may still be walking
1284 the page tables, and may have cached the intermediate levels. The
1285 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001286static struct page *domain_unmap(struct dmar_domain *domain,
1287 unsigned long start_pfn,
1288 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001289{
David Woodhouseea8ea462014-03-05 17:09:32 +00001290 struct page *freelist = NULL;
1291
Jiang Liu162d1b12014-07-11 14:19:35 +08001292 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1293 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001294 BUG_ON(start_pfn > last_pfn);
1295
1296 /* we don't need lock here; nobody else touches the iova range */
1297 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1298 domain->pgd, 0, start_pfn, last_pfn, NULL);
1299
1300 /* free pgd */
1301 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1302 struct page *pgd_page = virt_to_page(domain->pgd);
1303 pgd_page->freelist = freelist;
1304 freelist = pgd_page;
1305
1306 domain->pgd = NULL;
1307 }
1308
1309 return freelist;
1310}
1311
Joerg Roedelb6904202015-08-13 11:32:18 +02001312static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001313{
1314 struct page *pg;
1315
1316 while ((pg = freelist)) {
1317 freelist = pg->freelist;
1318 free_pgtable_page(page_address(pg));
1319 }
1320}
1321
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322/* iommu handling */
1323static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1324{
1325 struct root_entry *root;
1326 unsigned long flags;
1327
Suresh Siddha4c923d42009-10-02 11:01:24 -07001328 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001329 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001330 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001331 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001332 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001333 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001334
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001335 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336
1337 spin_lock_irqsave(&iommu->lock, flags);
1338 iommu->root_entry = root;
1339 spin_unlock_irqrestore(&iommu->lock, flags);
1340
1341 return 0;
1342}
1343
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001344static void iommu_set_root_entry(struct intel_iommu *iommu)
1345{
David Woodhouse03ecc322015-02-13 14:35:21 +00001346 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001347 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348 unsigned long flag;
1349
David Woodhouse03ecc322015-02-13 14:35:21 +00001350 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001351 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001352 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001353
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001354 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001355 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001356
David Woodhousec416daa2009-05-10 20:30:58 +01001357 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001358
1359 /* Make sure hardware complete it */
1360 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001361 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001362
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001363 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364}
1365
1366static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1367{
1368 u32 val;
1369 unsigned long flag;
1370
David Woodhouse9af88142009-02-13 23:18:03 +00001371 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001373
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001374 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001375 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376
1377 /* Make sure hardware complete it */
1378 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001379 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001380
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001381 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382}
1383
1384/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001385static void __iommu_flush_context(struct intel_iommu *iommu,
1386 u16 did, u16 source_id, u8 function_mask,
1387 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001388{
1389 u64 val = 0;
1390 unsigned long flag;
1391
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392 switch (type) {
1393 case DMA_CCMD_GLOBAL_INVL:
1394 val = DMA_CCMD_GLOBAL_INVL;
1395 break;
1396 case DMA_CCMD_DOMAIN_INVL:
1397 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1398 break;
1399 case DMA_CCMD_DEVICE_INVL:
1400 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1401 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1402 break;
1403 default:
1404 BUG();
1405 }
1406 val |= DMA_CCMD_ICC;
1407
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001408 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001409 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1410
1411 /* Make sure hardware complete it */
1412 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1413 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1414
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001415 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416}
1417
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001418/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001419static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1420 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421{
1422 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1423 u64 val = 0, val_iva = 0;
1424 unsigned long flag;
1425
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001426 switch (type) {
1427 case DMA_TLB_GLOBAL_FLUSH:
1428 /* global flush doesn't need set IVA_REG */
1429 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1430 break;
1431 case DMA_TLB_DSI_FLUSH:
1432 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1433 break;
1434 case DMA_TLB_PSI_FLUSH:
1435 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001436 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001437 val_iva = size_order | addr;
1438 break;
1439 default:
1440 BUG();
1441 }
1442 /* Note: set drain read/write */
1443#if 0
1444 /*
1445 * This is probably to be super secure.. Looks like we can
1446 * ignore it without any impact.
1447 */
1448 if (cap_read_drain(iommu->cap))
1449 val |= DMA_TLB_READ_DRAIN;
1450#endif
1451 if (cap_write_drain(iommu->cap))
1452 val |= DMA_TLB_WRITE_DRAIN;
1453
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001454 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001455 /* Note: Only uses first TLB reg currently */
1456 if (val_iva)
1457 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1458 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1459
1460 /* Make sure hardware complete it */
1461 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1462 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1463
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001464 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001465
1466 /* check IOTLB invalidation granularity */
1467 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001468 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001469 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001470 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001471 (unsigned long long)DMA_TLB_IIRG(type),
1472 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473}
1474
David Woodhouse64ae8922014-03-09 12:52:30 -07001475static struct device_domain_info *
1476iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1477 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001478{
Yu Zhao93a23a72009-05-18 13:51:37 +08001479 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001480
Joerg Roedel55d94042015-07-22 16:50:40 +02001481 assert_spin_locked(&device_domain_lock);
1482
Yu Zhao93a23a72009-05-18 13:51:37 +08001483 if (!iommu->qi)
1484 return NULL;
1485
Yu Zhao93a23a72009-05-18 13:51:37 +08001486 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001487 if (info->iommu == iommu && info->bus == bus &&
1488 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001489 if (info->ats_supported && info->dev)
1490 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001491 break;
1492 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001493
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001494 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001495}
1496
Omer Peleg0824c592016-04-20 19:03:35 +03001497static void domain_update_iotlb(struct dmar_domain *domain)
1498{
1499 struct device_domain_info *info;
1500 bool has_iotlb_device = false;
1501
1502 assert_spin_locked(&device_domain_lock);
1503
1504 list_for_each_entry(info, &domain->devices, link) {
1505 struct pci_dev *pdev;
1506
1507 if (!info->dev || !dev_is_pci(info->dev))
1508 continue;
1509
1510 pdev = to_pci_dev(info->dev);
1511 if (pdev->ats_enabled) {
1512 has_iotlb_device = true;
1513 break;
1514 }
1515 }
1516
1517 domain->has_iotlb_device = has_iotlb_device;
1518}
1519
Yu Zhao93a23a72009-05-18 13:51:37 +08001520static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1521{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001522 struct pci_dev *pdev;
1523
Omer Peleg0824c592016-04-20 19:03:35 +03001524 assert_spin_locked(&device_domain_lock);
1525
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001526 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001527 return;
1528
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001529 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001530
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001531#ifdef CONFIG_INTEL_IOMMU_SVM
1532 /* The PCIe spec, in its wisdom, declares that the behaviour of
1533 the device if you enable PASID support after ATS support is
1534 undefined. So always enable PASID support on devices which
1535 have it, even if we can't yet know if we're ever going to
1536 use it. */
1537 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1538 info->pasid_enabled = 1;
1539
1540 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1541 info->pri_enabled = 1;
1542#endif
1543 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1544 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001545 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001546 info->ats_qdep = pci_ats_queue_depth(pdev);
1547 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001548}
1549
1550static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1551{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001552 struct pci_dev *pdev;
1553
Omer Peleg0824c592016-04-20 19:03:35 +03001554 assert_spin_locked(&device_domain_lock);
1555
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001556 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001557 return;
1558
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001559 pdev = to_pci_dev(info->dev);
1560
1561 if (info->ats_enabled) {
1562 pci_disable_ats(pdev);
1563 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001564 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001565 }
1566#ifdef CONFIG_INTEL_IOMMU_SVM
1567 if (info->pri_enabled) {
1568 pci_disable_pri(pdev);
1569 info->pri_enabled = 0;
1570 }
1571 if (info->pasid_enabled) {
1572 pci_disable_pasid(pdev);
1573 info->pasid_enabled = 0;
1574 }
1575#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001576}
1577
1578static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1579 u64 addr, unsigned mask)
1580{
1581 u16 sid, qdep;
1582 unsigned long flags;
1583 struct device_domain_info *info;
1584
Omer Peleg0824c592016-04-20 19:03:35 +03001585 if (!domain->has_iotlb_device)
1586 return;
1587
Yu Zhao93a23a72009-05-18 13:51:37 +08001588 spin_lock_irqsave(&device_domain_lock, flags);
1589 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001590 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001591 continue;
1592
1593 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001594 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001595 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1596 }
1597 spin_unlock_irqrestore(&device_domain_lock, flags);
1598}
1599
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001600static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1601 struct dmar_domain *domain,
1602 unsigned long pfn, unsigned int pages,
1603 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001604{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001605 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001606 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001607 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001608
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001609 BUG_ON(pages == 0);
1610
David Woodhouseea8ea462014-03-05 17:09:32 +00001611 if (ih)
1612 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001613 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001614 * Fallback to domain selective flush if no PSI support or the size is
1615 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001616 * PSI requires page size to be 2 ^ x, and the base address is naturally
1617 * aligned to the size
1618 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001619 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1620 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001621 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001622 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001623 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001624 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001625
1626 /*
Nadav Amit82653632010-04-01 13:24:40 +03001627 * In caching mode, changes of pages from non-present to present require
1628 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001629 */
Nadav Amit82653632010-04-01 13:24:40 +03001630 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001631 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1632 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001633}
1634
mark grossf8bab732008-02-08 04:18:38 -08001635static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1636{
1637 u32 pmen;
1638 unsigned long flags;
1639
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001640 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001641 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1642 pmen &= ~DMA_PMEN_EPM;
1643 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1644
1645 /* wait for the protected region status bit to clear */
1646 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1647 readl, !(pmen & DMA_PMEN_PRS), pmen);
1648
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001649 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001650}
1651
Jiang Liu2a41cce2014-07-11 14:19:33 +08001652static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653{
1654 u32 sts;
1655 unsigned long flags;
1656
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001657 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001658 iommu->gcmd |= DMA_GCMD_TE;
1659 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660
1661 /* Make sure hardware complete it */
1662 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001663 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001665 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666}
1667
Jiang Liu2a41cce2014-07-11 14:19:33 +08001668static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001669{
1670 u32 sts;
1671 unsigned long flag;
1672
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001673 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001674 iommu->gcmd &= ~DMA_GCMD_TE;
1675 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1676
1677 /* Make sure hardware complete it */
1678 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001679 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001680
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001681 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001682}
1683
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001684
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685static int iommu_init_domains(struct intel_iommu *iommu)
1686{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001687 u32 ndomains, nlongs;
1688 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689
1690 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001691 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001692 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001693 nlongs = BITS_TO_LONGS(ndomains);
1694
Donald Dutile94a91b52009-08-20 16:51:34 -04001695 spin_lock_init(&iommu->lock);
1696
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001697 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1698 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001699 pr_err("%s: Allocating domain id array failed\n",
1700 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001701 return -ENOMEM;
1702 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001703
Wei Yang86f004c2016-05-21 02:41:51 +00001704 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001705 iommu->domains = kzalloc(size, GFP_KERNEL);
1706
1707 if (iommu->domains) {
1708 size = 256 * sizeof(struct dmar_domain *);
1709 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1710 }
1711
1712 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001713 pr_err("%s: Allocating domain array failed\n",
1714 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001715 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001716 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001717 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001718 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 return -ENOMEM;
1720 }
1721
Joerg Roedel8bf47812015-07-21 10:41:21 +02001722
1723
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001724 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001725 * If Caching mode is set, then invalid translations are tagged
1726 * with domain-id 0, hence we need to pre-allocate it. We also
1727 * use domain-id 0 as a marker for non-allocated domain-id, so
1728 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001729 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001730 set_bit(0, iommu->domain_ids);
1731
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732 return 0;
1733}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001734
Jiang Liuffebeb42014-11-09 22:48:02 +08001735static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001736{
Joerg Roedel29a27712015-07-21 17:17:12 +02001737 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001738 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001739
Joerg Roedel29a27712015-07-21 17:17:12 +02001740 if (!iommu->domains || !iommu->domain_ids)
1741 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001742
Joerg Roedelbea64032016-11-08 15:08:26 +01001743again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001744 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001745 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1746 struct dmar_domain *domain;
1747
1748 if (info->iommu != iommu)
1749 continue;
1750
1751 if (!info->dev || !info->domain)
1752 continue;
1753
1754 domain = info->domain;
1755
Joerg Roedelbea64032016-11-08 15:08:26 +01001756 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001757
Joerg Roedelbea64032016-11-08 15:08:26 +01001758 if (!domain_type_is_vm_or_si(domain)) {
1759 /*
1760 * The domain_exit() function can't be called under
1761 * device_domain_lock, as it takes this lock itself.
1762 * So release the lock here and re-run the loop
1763 * afterwards.
1764 */
1765 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001766 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001767 goto again;
1768 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001769 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001770 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001771
1772 if (iommu->gcmd & DMA_GCMD_TE)
1773 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001774}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001775
Jiang Liuffebeb42014-11-09 22:48:02 +08001776static void free_dmar_iommu(struct intel_iommu *iommu)
1777{
1778 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001779 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001780 int i;
1781
1782 for (i = 0; i < elems; i++)
1783 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001784 kfree(iommu->domains);
1785 kfree(iommu->domain_ids);
1786 iommu->domains = NULL;
1787 iommu->domain_ids = NULL;
1788 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001789
Weidong Hand9630fe2008-12-08 11:06:32 +08001790 g_iommus[iommu->seq_id] = NULL;
1791
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001792 /* free context mapping */
1793 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001794
1795#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001796 if (pasid_enabled(iommu)) {
1797 if (ecap_prs(iommu->ecap))
1798 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001799 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001800 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001801#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001802}
1803
Jiang Liuab8dfe22014-07-11 14:19:27 +08001804static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001805{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001806 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807
1808 domain = alloc_domain_mem();
1809 if (!domain)
1810 return NULL;
1811
Jiang Liuab8dfe22014-07-11 14:19:27 +08001812 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001813 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001814 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001815 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001816 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001817
1818 return domain;
1819}
1820
Joerg Roedeld160aca2015-07-22 11:52:53 +02001821/* Must be called with iommu->lock */
1822static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001823 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001824{
Jiang Liu44bde612014-07-11 14:19:29 +08001825 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001826 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001827
Joerg Roedel55d94042015-07-22 16:50:40 +02001828 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001829 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001830
Joerg Roedel29a27712015-07-21 17:17:12 +02001831 domain->iommu_refcnt[iommu->seq_id] += 1;
1832 domain->iommu_count += 1;
1833 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001834 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001835 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1836
1837 if (num >= ndomains) {
1838 pr_err("%s: No free domain ids\n", iommu->name);
1839 domain->iommu_refcnt[iommu->seq_id] -= 1;
1840 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001841 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001842 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843
Joerg Roedeld160aca2015-07-22 11:52:53 +02001844 set_bit(num, iommu->domain_ids);
1845 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001846
Joerg Roedeld160aca2015-07-22 11:52:53 +02001847 domain->iommu_did[iommu->seq_id] = num;
1848 domain->nid = iommu->node;
1849
Jiang Liufb170fb2014-07-11 14:19:28 +08001850 domain_update_iommu_cap(domain);
1851 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001852
Joerg Roedel55d94042015-07-22 16:50:40 +02001853 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001854}
1855
1856static int domain_detach_iommu(struct dmar_domain *domain,
1857 struct intel_iommu *iommu)
1858{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001859 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001860
Joerg Roedel55d94042015-07-22 16:50:40 +02001861 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001862 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001863
Joerg Roedel29a27712015-07-21 17:17:12 +02001864 domain->iommu_refcnt[iommu->seq_id] -= 1;
1865 count = --domain->iommu_count;
1866 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001867 num = domain->iommu_did[iommu->seq_id];
1868 clear_bit(num, iommu->domain_ids);
1869 set_iommu_domain(iommu, num, NULL);
1870
Jiang Liufb170fb2014-07-11 14:19:28 +08001871 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001872 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001873 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001874
1875 return count;
1876}
1877
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001878static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001879static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001880
Joseph Cihula51a63e62011-03-21 11:04:24 -07001881static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001882{
1883 struct pci_dev *pdev = NULL;
1884 struct iova *iova;
1885 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001886
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001887 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1888 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001889
Mark Gross8a443df2008-03-04 14:59:31 -08001890 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1891 &reserved_rbtree_key);
1892
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001893 /* IOAPIC ranges shouldn't be accessed by DMA */
1894 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1895 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001896 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001897 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001898 return -ENODEV;
1899 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001900
1901 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1902 for_each_pci_dev(pdev) {
1903 struct resource *r;
1904
1905 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1906 r = &pdev->resource[i];
1907 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1908 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001909 iova = reserve_iova(&reserved_iova_list,
1910 IOVA_PFN(r->start),
1911 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001912 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001913 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001914 return -ENODEV;
1915 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001916 }
1917 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001918 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001919}
1920
1921static void domain_reserve_special_ranges(struct dmar_domain *domain)
1922{
1923 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1924}
1925
1926static inline int guestwidth_to_adjustwidth(int gaw)
1927{
1928 int agaw;
1929 int r = (gaw - 12) % 9;
1930
1931 if (r == 0)
1932 agaw = gaw;
1933 else
1934 agaw = gaw + 9 - r;
1935 if (agaw > 64)
1936 agaw = 64;
1937 return agaw;
1938}
1939
Joerg Roedeldc534b22015-07-22 12:44:02 +02001940static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1941 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001942{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001943 int adjust_width, agaw;
1944 unsigned long sagaw;
1945
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001946 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1947 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001948 domain_reserve_special_ranges(domain);
1949
1950 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001951 if (guest_width > cap_mgaw(iommu->cap))
1952 guest_width = cap_mgaw(iommu->cap);
1953 domain->gaw = guest_width;
1954 adjust_width = guestwidth_to_adjustwidth(guest_width);
1955 agaw = width_to_agaw(adjust_width);
1956 sagaw = cap_sagaw(iommu->cap);
1957 if (!test_bit(agaw, &sagaw)) {
1958 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001959 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001960 agaw = find_next_bit(&sagaw, 5, agaw);
1961 if (agaw >= 5)
1962 return -ENODEV;
1963 }
1964 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001965
Weidong Han8e6040972008-12-08 15:49:06 +08001966 if (ecap_coherent(iommu->ecap))
1967 domain->iommu_coherency = 1;
1968 else
1969 domain->iommu_coherency = 0;
1970
Sheng Yang58c610b2009-03-18 15:33:05 +08001971 if (ecap_sc_support(iommu->ecap))
1972 domain->iommu_snooping = 1;
1973 else
1974 domain->iommu_snooping = 0;
1975
David Woodhouse214e39a2014-03-19 10:38:49 +00001976 if (intel_iommu_superpage)
1977 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1978 else
1979 domain->iommu_superpage = 0;
1980
Suresh Siddha4c923d42009-10-02 11:01:24 -07001981 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001982
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001983 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001984 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001985 if (!domain->pgd)
1986 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001987 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001988 return 0;
1989}
1990
1991static void domain_exit(struct dmar_domain *domain)
1992{
David Woodhouseea8ea462014-03-05 17:09:32 +00001993 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001994
1995 /* Domain 0 is reserved, so dont process it */
1996 if (!domain)
1997 return;
1998
Alex Williamson7b668352011-05-24 12:02:41 +01001999 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03002000 if (!intel_iommu_strict) {
2001 int cpu;
2002
2003 for_each_possible_cpu(cpu)
2004 flush_unmaps_timeout(cpu);
2005 }
Alex Williamson7b668352011-05-24 12:02:41 +01002006
Joerg Roedeld160aca2015-07-22 11:52:53 +02002007 /* Remove associated devices and clear attached or cached domains */
2008 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02002010 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08002011
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002012 /* destroy iovas */
2013 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002014
David Woodhouseea8ea462014-03-05 17:09:32 +00002015 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002016
David Woodhouseea8ea462014-03-05 17:09:32 +00002017 dma_free_pagelist(freelist);
2018
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002019 free_domain_mem(domain);
2020}
2021
David Woodhouse64ae8922014-03-09 12:52:30 -07002022static int domain_context_mapping_one(struct dmar_domain *domain,
2023 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002024 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002025{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002026 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002027 int translation = CONTEXT_TT_MULTI_LEVEL;
2028 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002029 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002030 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002031 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002032 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002033
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002034 WARN_ON(did == 0);
2035
Joerg Roedel28ccce02015-07-21 14:45:31 +02002036 if (hw_pass_through && domain_type_is_si(domain))
2037 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002038
2039 pr_debug("Set context mapping for %02x:%02x.%d\n",
2040 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002041
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002042 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002043
Joerg Roedel55d94042015-07-22 16:50:40 +02002044 spin_lock_irqsave(&device_domain_lock, flags);
2045 spin_lock(&iommu->lock);
2046
2047 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002048 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002049 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002050 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002051
Joerg Roedel55d94042015-07-22 16:50:40 +02002052 ret = 0;
2053 if (context_present(context))
2054 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002055
Xunlei Pangaec0e862016-12-05 20:09:07 +08002056 /*
2057 * For kdump cases, old valid entries may be cached due to the
2058 * in-flight DMA and copied pgtable, but there is no unmapping
2059 * behaviour for them, thus we need an explicit cache flush for
2060 * the newly-mapped device. For kdump, at this point, the device
2061 * is supposed to finish reset at its driver probe stage, so no
2062 * in-flight DMA will exist, and we don't need to worry anymore
2063 * hereafter.
2064 */
2065 if (context_copied(context)) {
2066 u16 did_old = context_domain_id(context);
2067
2068 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap))
2069 iommu->flush.flush_context(iommu, did_old,
2070 (((u16)bus) << 8) | devfn,
2071 DMA_CCMD_MASK_NOBIT,
2072 DMA_CCMD_DEVICE_INVL);
2073 }
2074
Weidong Hanea6606b2008-12-08 23:08:15 +08002075 pgd = domain->pgd;
2076
Joerg Roedelde24e552015-07-21 14:53:04 +02002077 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002078 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002079
Joerg Roedelde24e552015-07-21 14:53:04 +02002080 /*
2081 * Skip top levels of page tables for iommu which has less agaw
2082 * than default. Unnecessary for PT mode.
2083 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002084 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002085 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002086 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002087 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002088 if (!dma_pte_present(pgd))
2089 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002090 }
2091
David Woodhouse64ae8922014-03-09 12:52:30 -07002092 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002093 if (info && info->ats_supported)
2094 translation = CONTEXT_TT_DEV_IOTLB;
2095 else
2096 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002097
Yu Zhao93a23a72009-05-18 13:51:37 +08002098 context_set_address_root(context, virt_to_phys(pgd));
2099 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002100 } else {
2101 /*
2102 * In pass through mode, AW must be programmed to
2103 * indicate the largest AGAW value supported by
2104 * hardware. And ASR is ignored by hardware.
2105 */
2106 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002107 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002108
2109 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002110 context_set_fault_enable(context);
2111 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002112 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002113
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002114 /*
2115 * It's a non-present to present mapping. If hardware doesn't cache
2116 * non-present entry we only need to flush the write-buffer. If the
2117 * _does_ cache non-present entries, then it does so in the special
2118 * domain #0, which we have to flush:
2119 */
2120 if (cap_caching_mode(iommu->cap)) {
2121 iommu->flush.flush_context(iommu, 0,
2122 (((u16)bus) << 8) | devfn,
2123 DMA_CCMD_MASK_NOBIT,
2124 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002125 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002126 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002127 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002128 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002129 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002130
Joerg Roedel55d94042015-07-22 16:50:40 +02002131 ret = 0;
2132
2133out_unlock:
2134 spin_unlock(&iommu->lock);
2135 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002136
Wei Yang5c365d12016-07-13 13:53:21 +00002137 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002138}
2139
Alex Williamson579305f2014-07-03 09:51:43 -06002140struct domain_context_mapping_data {
2141 struct dmar_domain *domain;
2142 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002143};
2144
2145static int domain_context_mapping_cb(struct pci_dev *pdev,
2146 u16 alias, void *opaque)
2147{
2148 struct domain_context_mapping_data *data = opaque;
2149
2150 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002151 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002152}
2153
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002154static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002155domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002156{
David Woodhouse64ae8922014-03-09 12:52:30 -07002157 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002158 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002159 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002160
David Woodhousee1f167f2014-03-09 15:24:46 -07002161 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002162 if (!iommu)
2163 return -ENODEV;
2164
Alex Williamson579305f2014-07-03 09:51:43 -06002165 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002166 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002167
2168 data.domain = domain;
2169 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002170
2171 return pci_for_each_dma_alias(to_pci_dev(dev),
2172 &domain_context_mapping_cb, &data);
2173}
2174
2175static int domain_context_mapped_cb(struct pci_dev *pdev,
2176 u16 alias, void *opaque)
2177{
2178 struct intel_iommu *iommu = opaque;
2179
2180 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002181}
2182
David Woodhousee1f167f2014-03-09 15:24:46 -07002183static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184{
Weidong Han5331fe62008-12-08 23:00:00 +08002185 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002186 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002187
David Woodhousee1f167f2014-03-09 15:24:46 -07002188 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002189 if (!iommu)
2190 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002191
Alex Williamson579305f2014-07-03 09:51:43 -06002192 if (!dev_is_pci(dev))
2193 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002194
Alex Williamson579305f2014-07-03 09:51:43 -06002195 return !pci_for_each_dma_alias(to_pci_dev(dev),
2196 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002197}
2198
Fenghua Yuf5329592009-08-04 15:09:37 -07002199/* Returns a number of VTD pages, but aligned to MM page size */
2200static inline unsigned long aligned_nrpages(unsigned long host_addr,
2201 size_t size)
2202{
2203 host_addr &= ~PAGE_MASK;
2204 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2205}
2206
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002207/* Return largest possible superpage level for a given mapping */
2208static inline int hardware_largepage_caps(struct dmar_domain *domain,
2209 unsigned long iov_pfn,
2210 unsigned long phy_pfn,
2211 unsigned long pages)
2212{
2213 int support, level = 1;
2214 unsigned long pfnmerge;
2215
2216 support = domain->iommu_superpage;
2217
2218 /* To use a large page, the virtual *and* physical addresses
2219 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2220 of them will mean we have to use smaller pages. So just
2221 merge them and check both at once. */
2222 pfnmerge = iov_pfn | phy_pfn;
2223
2224 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2225 pages >>= VTD_STRIDE_SHIFT;
2226 if (!pages)
2227 break;
2228 pfnmerge >>= VTD_STRIDE_SHIFT;
2229 level++;
2230 support--;
2231 }
2232 return level;
2233}
2234
David Woodhouse9051aa02009-06-29 12:30:54 +01002235static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2236 struct scatterlist *sg, unsigned long phys_pfn,
2237 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002238{
2239 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002240 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002241 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002242 unsigned int largepage_lvl = 0;
2243 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002244
Jiang Liu162d1b12014-07-11 14:19:35 +08002245 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002246
2247 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2248 return -EINVAL;
2249
2250 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2251
Jiang Liucc4f14a2014-11-26 09:42:10 +08002252 if (!sg) {
2253 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002254 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2255 }
2256
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002257 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002258 uint64_t tmp;
2259
David Woodhousee1605492009-06-29 11:17:38 +01002260 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002261 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002262 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2263 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002264 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002265 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002266 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002267
David Woodhousee1605492009-06-29 11:17:38 +01002268 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002269 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2270
David Woodhouse5cf0a762014-03-19 16:07:49 +00002271 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002272 if (!pte)
2273 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002274 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002275 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002276 unsigned long nr_superpages, end_pfn;
2277
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002278 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002279 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002280
2281 nr_superpages = sg_res / lvl_pages;
2282 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2283
Jiang Liud41a4ad2014-07-11 14:19:34 +08002284 /*
2285 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002286 * removed to make room for superpage(s).
David Dillowbc24c572017-06-28 19:42:23 -07002287 * We're adding new large pages, so make sure
2288 * we don't remove their parent tables.
Jiang Liud41a4ad2014-07-11 14:19:34 +08002289 */
David Dillowbc24c572017-06-28 19:42:23 -07002290 dma_pte_free_pagetable(domain, iov_pfn, end_pfn,
2291 largepage_lvl + 1);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002292 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002293 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002294 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002295
David Woodhousee1605492009-06-29 11:17:38 +01002296 }
2297 /* We don't need lock here, nobody else
2298 * touches the iova range
2299 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002300 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002301 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002302 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002303 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2304 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002305 if (dumps) {
2306 dumps--;
2307 debug_dma_dump_mappings(NULL);
2308 }
2309 WARN_ON(1);
2310 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002311
2312 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2313
2314 BUG_ON(nr_pages < lvl_pages);
2315 BUG_ON(sg_res < lvl_pages);
2316
2317 nr_pages -= lvl_pages;
2318 iov_pfn += lvl_pages;
2319 phys_pfn += lvl_pages;
2320 pteval += lvl_pages * VTD_PAGE_SIZE;
2321 sg_res -= lvl_pages;
2322
2323 /* If the next PTE would be the first in a new page, then we
2324 need to flush the cache on the entries we've just written.
2325 And then we'll need to recalculate 'pte', so clear it and
2326 let it get set again in the if (!pte) block above.
2327
2328 If we're done (!nr_pages) we need to flush the cache too.
2329
2330 Also if we've been setting superpages, we may need to
2331 recalculate 'pte' and switch back to smaller pages for the
2332 end of the mapping, if the trailing size is not enough to
2333 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002334 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002335 if (!nr_pages || first_pte_in_page(pte) ||
2336 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002337 domain_flush_cache(domain, first_pte,
2338 (void *)pte - (void *)first_pte);
2339 pte = NULL;
2340 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002341
2342 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002343 sg = sg_next(sg);
2344 }
2345 return 0;
2346}
2347
David Woodhouse9051aa02009-06-29 12:30:54 +01002348static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2349 struct scatterlist *sg, unsigned long nr_pages,
2350 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002351{
David Woodhouse9051aa02009-06-29 12:30:54 +01002352 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2353}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002354
David Woodhouse9051aa02009-06-29 12:30:54 +01002355static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2356 unsigned long phys_pfn, unsigned long nr_pages,
2357 int prot)
2358{
2359 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002360}
2361
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002362static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002363{
Weidong Hanc7151a82008-12-08 22:51:37 +08002364 if (!iommu)
2365 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002366
2367 clear_context_table(iommu, bus, devfn);
2368 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002369 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002370 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002371}
2372
David Woodhouse109b9b02012-05-25 17:43:02 +01002373static inline void unlink_domain_info(struct device_domain_info *info)
2374{
2375 assert_spin_locked(&device_domain_lock);
2376 list_del(&info->link);
2377 list_del(&info->global);
2378 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002379 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002380}
2381
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002382static void domain_remove_dev_info(struct dmar_domain *domain)
2383{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002384 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002385 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002386
2387 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002388 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002389 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002390 spin_unlock_irqrestore(&device_domain_lock, flags);
2391}
2392
2393/*
2394 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002395 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002396 */
David Woodhouse1525a292014-03-06 16:19:30 +00002397static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002398{
2399 struct device_domain_info *info;
2400
2401 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002402 info = dev->archdata.iommu;
Peter Xub316d022017-05-22 18:28:51 +08002403 if (likely(info))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002404 return info->domain;
2405 return NULL;
2406}
2407
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002408static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002409dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2410{
2411 struct device_domain_info *info;
2412
2413 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002414 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002415 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002416 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002417
2418 return NULL;
2419}
2420
Joerg Roedel5db31562015-07-22 12:40:43 +02002421static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2422 int bus, int devfn,
2423 struct device *dev,
2424 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002425{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002426 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002427 struct device_domain_info *info;
2428 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002429 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002430
2431 info = alloc_devinfo_mem();
2432 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002433 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002434
Jiang Liu745f2582014-02-19 14:07:26 +08002435 info->bus = bus;
2436 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002437 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2438 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2439 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002440 info->dev = dev;
2441 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002442 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002443
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002444 if (dev && dev_is_pci(dev)) {
2445 struct pci_dev *pdev = to_pci_dev(info->dev);
2446
2447 if (ecap_dev_iotlb_support(iommu->ecap) &&
2448 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2449 dmar_find_matched_atsr_unit(pdev))
2450 info->ats_supported = 1;
2451
2452 if (ecs_enabled(iommu)) {
2453 if (pasid_enabled(iommu)) {
2454 int features = pci_pasid_features(pdev);
2455 if (features >= 0)
2456 info->pasid_supported = features | 1;
2457 }
2458
2459 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2460 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2461 info->pri_supported = 1;
2462 }
2463 }
2464
Jiang Liu745f2582014-02-19 14:07:26 +08002465 spin_lock_irqsave(&device_domain_lock, flags);
2466 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002467 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002468
2469 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002470 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002471 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002472 if (info2) {
2473 found = info2->domain;
2474 info2->dev = dev;
2475 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002476 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002477
Jiang Liu745f2582014-02-19 14:07:26 +08002478 if (found) {
2479 spin_unlock_irqrestore(&device_domain_lock, flags);
2480 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002481 /* Caller must free the original domain */
2482 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002483 }
2484
Joerg Roedeld160aca2015-07-22 11:52:53 +02002485 spin_lock(&iommu->lock);
2486 ret = domain_attach_iommu(domain, iommu);
2487 spin_unlock(&iommu->lock);
2488
2489 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002490 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302491 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002492 return NULL;
2493 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002494
David Woodhouseb718cd32014-03-09 13:11:33 -07002495 list_add(&info->link, &domain->devices);
2496 list_add(&info->global, &device_domain_list);
2497 if (dev)
2498 dev->archdata.iommu = info;
2499 spin_unlock_irqrestore(&device_domain_lock, flags);
2500
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002501 if (dev && domain_context_mapping(domain, dev)) {
2502 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002503 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002504 return NULL;
2505 }
2506
David Woodhouseb718cd32014-03-09 13:11:33 -07002507 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002508}
2509
Alex Williamson579305f2014-07-03 09:51:43 -06002510static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2511{
2512 *(u16 *)opaque = alias;
2513 return 0;
2514}
2515
Joerg Roedel76208352016-08-25 14:25:12 +02002516static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002517{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002518 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002519 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002520 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002521 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002522 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002523 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002524
David Woodhouse146922e2014-03-09 15:44:17 -07002525 iommu = device_to_iommu(dev, &bus, &devfn);
2526 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002527 return NULL;
2528
Joerg Roedel08a7f452015-07-23 18:09:11 +02002529 req_id = ((u16)bus << 8) | devfn;
2530
Alex Williamson579305f2014-07-03 09:51:43 -06002531 if (dev_is_pci(dev)) {
2532 struct pci_dev *pdev = to_pci_dev(dev);
2533
2534 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2535
2536 spin_lock_irqsave(&device_domain_lock, flags);
2537 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2538 PCI_BUS_NUM(dma_alias),
2539 dma_alias & 0xff);
2540 if (info) {
2541 iommu = info->iommu;
2542 domain = info->domain;
2543 }
2544 spin_unlock_irqrestore(&device_domain_lock, flags);
2545
Joerg Roedel76208352016-08-25 14:25:12 +02002546 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002547 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002548 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002549 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002550
David Woodhouse146922e2014-03-09 15:44:17 -07002551 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002552 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002553 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002554 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002555 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002556 domain_exit(domain);
2557 return NULL;
2558 }
2559
Joerg Roedel76208352016-08-25 14:25:12 +02002560out:
Alex Williamson579305f2014-07-03 09:51:43 -06002561
Joerg Roedel76208352016-08-25 14:25:12 +02002562 return domain;
2563}
2564
2565static struct dmar_domain *set_domain_for_dev(struct device *dev,
2566 struct dmar_domain *domain)
2567{
2568 struct intel_iommu *iommu;
2569 struct dmar_domain *tmp;
2570 u16 req_id, dma_alias;
2571 u8 bus, devfn;
2572
2573 iommu = device_to_iommu(dev, &bus, &devfn);
2574 if (!iommu)
2575 return NULL;
2576
2577 req_id = ((u16)bus << 8) | devfn;
2578
2579 if (dev_is_pci(dev)) {
2580 struct pci_dev *pdev = to_pci_dev(dev);
2581
2582 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2583
2584 /* register PCI DMA alias device */
2585 if (req_id != dma_alias) {
2586 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2587 dma_alias & 0xff, NULL, domain);
2588
2589 if (!tmp || tmp != domain)
2590 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002591 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002592 }
2593
Joerg Roedel5db31562015-07-22 12:40:43 +02002594 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002595 if (!tmp || tmp != domain)
2596 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002597
Joerg Roedel76208352016-08-25 14:25:12 +02002598 return domain;
2599}
2600
2601static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2602{
2603 struct dmar_domain *domain, *tmp;
2604
2605 domain = find_domain(dev);
2606 if (domain)
2607 goto out;
2608
2609 domain = find_or_alloc_domain(dev, gaw);
2610 if (!domain)
2611 goto out;
2612
2613 tmp = set_domain_for_dev(dev, domain);
2614 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002615 domain_exit(domain);
2616 domain = tmp;
2617 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002618
Joerg Roedel76208352016-08-25 14:25:12 +02002619out:
2620
David Woodhouseb718cd32014-03-09 13:11:33 -07002621 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002622}
2623
David Woodhouseb2132032009-06-26 18:50:28 +01002624static int iommu_domain_identity_map(struct dmar_domain *domain,
2625 unsigned long long start,
2626 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002627{
David Woodhousec5395d52009-06-28 16:35:56 +01002628 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2629 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002630
David Woodhousec5395d52009-06-28 16:35:56 +01002631 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2632 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002633 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002634 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002635 }
2636
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002637 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002638 /*
2639 * RMRR range might have overlap with physical memory range,
2640 * clear it first
2641 */
David Woodhousec5395d52009-06-28 16:35:56 +01002642 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002643
David Woodhousec5395d52009-06-28 16:35:56 +01002644 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2645 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002646 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002647}
2648
Joerg Roedeld66ce542015-09-23 19:00:10 +02002649static int domain_prepare_identity_map(struct device *dev,
2650 struct dmar_domain *domain,
2651 unsigned long long start,
2652 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002653{
David Woodhouse19943b02009-08-04 16:19:20 +01002654 /* For _hardware_ passthrough, don't bother. But for software
2655 passthrough, we do it anyway -- it may indicate a memory
2656 range which is reserved in E820, so which didn't get set
2657 up to start with in si_domain */
2658 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002659 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2660 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002661 return 0;
2662 }
2663
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002664 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2665 dev_name(dev), start, end);
2666
David Woodhouse5595b522009-12-02 09:21:55 +00002667 if (end < start) {
2668 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2669 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2670 dmi_get_system_info(DMI_BIOS_VENDOR),
2671 dmi_get_system_info(DMI_BIOS_VERSION),
2672 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002673 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002674 }
2675
David Woodhouse2ff729f2009-08-26 14:25:41 +01002676 if (end >> agaw_to_width(domain->agaw)) {
2677 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2678 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2679 agaw_to_width(domain->agaw),
2680 dmi_get_system_info(DMI_BIOS_VENDOR),
2681 dmi_get_system_info(DMI_BIOS_VERSION),
2682 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002683 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002684 }
David Woodhouse19943b02009-08-04 16:19:20 +01002685
Joerg Roedeld66ce542015-09-23 19:00:10 +02002686 return iommu_domain_identity_map(domain, start, end);
2687}
2688
2689static int iommu_prepare_identity_map(struct device *dev,
2690 unsigned long long start,
2691 unsigned long long end)
2692{
2693 struct dmar_domain *domain;
2694 int ret;
2695
2696 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2697 if (!domain)
2698 return -ENOMEM;
2699
2700 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002701 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002702 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002703
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002704 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002705}
2706
2707static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002708 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002709{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002710 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002711 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002712 return iommu_prepare_identity_map(dev, rmrr->base_address,
2713 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002714}
2715
Suresh Siddhad3f13812011-08-23 17:05:25 -07002716#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002717static inline void iommu_prepare_isa(void)
2718{
2719 struct pci_dev *pdev;
2720 int ret;
2721
2722 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2723 if (!pdev)
2724 return;
2725
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002726 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002727 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002728
2729 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002730 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002731
Yijing Wang9b27e822014-05-20 20:37:52 +08002732 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002733}
2734#else
2735static inline void iommu_prepare_isa(void)
2736{
2737 return;
2738}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002739#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002740
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002741static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002742
Matt Kraai071e1372009-08-23 22:30:22 -07002743static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002744{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002745 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002746
Jiang Liuab8dfe22014-07-11 14:19:27 +08002747 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002748 if (!si_domain)
2749 return -EFAULT;
2750
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002751 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2752 domain_exit(si_domain);
2753 return -EFAULT;
2754 }
2755
Joerg Roedel0dc79712015-07-21 15:40:06 +02002756 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002757
David Woodhouse19943b02009-08-04 16:19:20 +01002758 if (hw)
2759 return 0;
2760
David Woodhousec7ab48d2009-06-26 19:10:36 +01002761 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002762 unsigned long start_pfn, end_pfn;
2763 int i;
2764
2765 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2766 ret = iommu_domain_identity_map(si_domain,
2767 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2768 if (ret)
2769 return ret;
2770 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002771 }
2772
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002773 return 0;
2774}
2775
David Woodhouse9b226622014-03-09 14:03:28 -07002776static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002777{
2778 struct device_domain_info *info;
2779
2780 if (likely(!iommu_identity_mapping))
2781 return 0;
2782
David Woodhouse9b226622014-03-09 14:03:28 -07002783 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002784 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2785 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002786
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002787 return 0;
2788}
2789
Joerg Roedel28ccce02015-07-21 14:45:31 +02002790static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002791{
David Woodhouse0ac72662014-03-09 13:19:22 -07002792 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002793 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002794 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002795
David Woodhouse5913c9b2014-03-09 16:27:31 -07002796 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002797 if (!iommu)
2798 return -ENODEV;
2799
Joerg Roedel5db31562015-07-22 12:40:43 +02002800 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002801 if (ndomain != domain)
2802 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002803
2804 return 0;
2805}
2806
David Woodhouse0b9d9752014-03-09 15:48:15 -07002807static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002808{
2809 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002810 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002811 int i;
2812
Jiang Liu0e242612014-02-19 14:07:34 +08002813 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002814 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002815 /*
2816 * Return TRUE if this RMRR contains the device that
2817 * is passed in.
2818 */
2819 for_each_active_dev_scope(rmrr->devices,
2820 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002821 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002822 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002823 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002824 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002825 }
Jiang Liu0e242612014-02-19 14:07:34 +08002826 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002827 return false;
2828}
2829
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002830/*
2831 * There are a couple cases where we need to restrict the functionality of
2832 * devices associated with RMRRs. The first is when evaluating a device for
2833 * identity mapping because problems exist when devices are moved in and out
2834 * of domains and their respective RMRR information is lost. This means that
2835 * a device with associated RMRRs will never be in a "passthrough" domain.
2836 * The second is use of the device through the IOMMU API. This interface
2837 * expects to have full control of the IOVA space for the device. We cannot
2838 * satisfy both the requirement that RMRR access is maintained and have an
2839 * unencumbered IOVA space. We also have no ability to quiesce the device's
2840 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2841 * We therefore prevent devices associated with an RMRR from participating in
2842 * the IOMMU API, which eliminates them from device assignment.
2843 *
2844 * In both cases we assume that PCI USB devices with RMRRs have them largely
2845 * for historical reasons and that the RMRR space is not actively used post
2846 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002847 *
2848 * The same exception is made for graphics devices, with the requirement that
2849 * any use of the RMRR regions will be torn down before assigning the device
2850 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002851 */
2852static bool device_is_rmrr_locked(struct device *dev)
2853{
2854 if (!device_has_rmrr(dev))
2855 return false;
2856
2857 if (dev_is_pci(dev)) {
2858 struct pci_dev *pdev = to_pci_dev(dev);
2859
David Woodhouse18436af2015-03-25 15:05:47 +00002860 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002861 return false;
2862 }
2863
2864 return true;
2865}
2866
David Woodhouse3bdb2592014-03-09 16:03:08 -07002867static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002868{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002869
David Woodhouse3bdb2592014-03-09 16:03:08 -07002870 if (dev_is_pci(dev)) {
2871 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002872
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002873 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002874 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002875
David Woodhouse3bdb2592014-03-09 16:03:08 -07002876 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2877 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002878
David Woodhouse3bdb2592014-03-09 16:03:08 -07002879 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2880 return 1;
2881
2882 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2883 return 0;
2884
2885 /*
2886 * We want to start off with all devices in the 1:1 domain, and
2887 * take them out later if we find they can't access all of memory.
2888 *
2889 * However, we can't do this for PCI devices behind bridges,
2890 * because all PCI devices behind the same bridge will end up
2891 * with the same source-id on their transactions.
2892 *
2893 * Practically speaking, we can't change things around for these
2894 * devices at run-time, because we can't be sure there'll be no
2895 * DMA transactions in flight for any of their siblings.
2896 *
2897 * So PCI devices (unless they're on the root bus) as well as
2898 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2899 * the 1:1 domain, just in _case_ one of their siblings turns out
2900 * not to be able to map all of memory.
2901 */
2902 if (!pci_is_pcie(pdev)) {
2903 if (!pci_is_root_bus(pdev->bus))
2904 return 0;
2905 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2906 return 0;
2907 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2908 return 0;
2909 } else {
2910 if (device_has_rmrr(dev))
2911 return 0;
2912 }
David Woodhouse6941af22009-07-04 18:24:27 +01002913
David Woodhouse3dfc8132009-07-04 19:11:08 +01002914 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002915 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002916 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002917 * take them out of the 1:1 domain later.
2918 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002919 if (!startup) {
2920 /*
2921 * If the device's dma_mask is less than the system's memory
2922 * size then this is not a candidate for identity mapping.
2923 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002924 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002925
David Woodhouse3bdb2592014-03-09 16:03:08 -07002926 if (dev->coherent_dma_mask &&
2927 dev->coherent_dma_mask < dma_mask)
2928 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002929
David Woodhouse3bdb2592014-03-09 16:03:08 -07002930 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002931 }
David Woodhouse6941af22009-07-04 18:24:27 +01002932
2933 return 1;
2934}
2935
David Woodhousecf04eee2014-03-21 16:49:04 +00002936static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2937{
2938 int ret;
2939
2940 if (!iommu_should_identity_map(dev, 1))
2941 return 0;
2942
Joerg Roedel28ccce02015-07-21 14:45:31 +02002943 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002944 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002945 pr_info("%s identity mapping for device %s\n",
2946 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002947 else if (ret == -ENODEV)
2948 /* device not associated with an iommu */
2949 ret = 0;
2950
2951 return ret;
2952}
2953
2954
Matt Kraai071e1372009-08-23 22:30:22 -07002955static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002956{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002957 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002958 struct dmar_drhd_unit *drhd;
2959 struct intel_iommu *iommu;
2960 struct device *dev;
2961 int i;
2962 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002963
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002964 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002965 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2966 if (ret)
2967 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002968 }
2969
David Woodhousecf04eee2014-03-21 16:49:04 +00002970 for_each_active_iommu(iommu, drhd)
2971 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2972 struct acpi_device_physical_node *pn;
2973 struct acpi_device *adev;
2974
2975 if (dev->bus != &acpi_bus_type)
2976 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002977
David Woodhousecf04eee2014-03-21 16:49:04 +00002978 adev= to_acpi_device(dev);
2979 mutex_lock(&adev->physical_node_lock);
2980 list_for_each_entry(pn, &adev->physical_node_list, node) {
2981 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2982 if (ret)
2983 break;
2984 }
2985 mutex_unlock(&adev->physical_node_lock);
2986 if (ret)
2987 return ret;
2988 }
2989
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002990 return 0;
2991}
2992
Jiang Liuffebeb42014-11-09 22:48:02 +08002993static void intel_iommu_init_qi(struct intel_iommu *iommu)
2994{
2995 /*
2996 * Start from the sane iommu hardware state.
2997 * If the queued invalidation is already initialized by us
2998 * (for example, while enabling interrupt-remapping) then
2999 * we got the things already rolling from a sane state.
3000 */
3001 if (!iommu->qi) {
3002 /*
3003 * Clear any previous faults.
3004 */
3005 dmar_fault(-1, iommu);
3006 /*
3007 * Disable queued invalidation if supported and already enabled
3008 * before OS handover.
3009 */
3010 dmar_disable_qi(iommu);
3011 }
3012
3013 if (dmar_enable_qi(iommu)) {
3014 /*
3015 * Queued Invalidate not enabled, use Register Based Invalidate
3016 */
3017 iommu->flush.flush_context = __iommu_flush_context;
3018 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003019 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003020 iommu->name);
3021 } else {
3022 iommu->flush.flush_context = qi_flush_context;
3023 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003024 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003025 }
3026}
3027
Joerg Roedel091d42e2015-06-12 11:56:10 +02003028static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb9692015-10-09 18:16:46 -04003029 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003030 struct context_entry **tbl,
3031 int bus, bool ext)
3032{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003033 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003034 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb9692015-10-09 18:16:46 -04003035 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003036 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003037 phys_addr_t old_ce_phys;
3038
3039 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb9692015-10-09 18:16:46 -04003040 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003041
3042 for (devfn = 0; devfn < 256; devfn++) {
3043 /* First calculate the correct index */
3044 idx = (ext ? devfn * 2 : devfn) % 256;
3045
3046 if (idx == 0) {
3047 /* First save what we may have and clean up */
3048 if (new_ce) {
3049 tbl[tbl_idx] = new_ce;
3050 __iommu_flush_cache(iommu, new_ce,
3051 VTD_PAGE_SIZE);
3052 pos = 1;
3053 }
3054
3055 if (old_ce)
3056 iounmap(old_ce);
3057
3058 ret = 0;
3059 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003060 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003061 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003062 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003063
3064 if (!old_ce_phys) {
3065 if (ext && devfn == 0) {
3066 /* No LCTP, try UCTP */
3067 devfn = 0x7f;
3068 continue;
3069 } else {
3070 goto out;
3071 }
3072 }
3073
3074 ret = -ENOMEM;
Dan Williamsdfddb9692015-10-09 18:16:46 -04003075 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3076 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003077 if (!old_ce)
3078 goto out;
3079
3080 new_ce = alloc_pgtable_page(iommu->node);
3081 if (!new_ce)
3082 goto out_unmap;
3083
3084 ret = 0;
3085 }
3086
3087 /* Now copy the context entry */
Dan Williamsdfddb9692015-10-09 18:16:46 -04003088 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003089
Joerg Roedelcf484d02015-06-12 12:21:46 +02003090 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003091 continue;
3092
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003093 did = context_domain_id(&ce);
3094 if (did >= 0 && did < cap_ndoms(iommu->cap))
3095 set_bit(did, iommu->domain_ids);
3096
Joerg Roedelcf484d02015-06-12 12:21:46 +02003097 /*
3098 * We need a marker for copied context entries. This
3099 * marker needs to work for the old format as well as
3100 * for extended context entries.
3101 *
3102 * Bit 67 of the context entry is used. In the old
3103 * format this bit is available to software, in the
3104 * extended format it is the PGE bit, but PGE is ignored
3105 * by HW if PASIDs are disabled (and thus still
3106 * available).
3107 *
3108 * So disable PASIDs first and then mark the entry
3109 * copied. This means that we don't copy PASID
3110 * translations from the old kernel, but this is fine as
3111 * faults there are not fatal.
3112 */
3113 context_clear_pasid_enable(&ce);
3114 context_set_copied(&ce);
3115
Joerg Roedel091d42e2015-06-12 11:56:10 +02003116 new_ce[idx] = ce;
3117 }
3118
3119 tbl[tbl_idx + pos] = new_ce;
3120
3121 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3122
3123out_unmap:
Dan Williamsdfddb9692015-10-09 18:16:46 -04003124 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003125
3126out:
3127 return ret;
3128}
3129
3130static int copy_translation_tables(struct intel_iommu *iommu)
3131{
3132 struct context_entry **ctxt_tbls;
Dan Williamsdfddb9692015-10-09 18:16:46 -04003133 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003134 phys_addr_t old_rt_phys;
3135 int ctxt_table_entries;
3136 unsigned long flags;
3137 u64 rtaddr_reg;
3138 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003139 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003140
3141 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3142 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003143 new_ext = !!ecap_ecs(iommu->ecap);
3144
3145 /*
3146 * The RTT bit can only be changed when translation is disabled,
3147 * but disabling translation means to open a window for data
3148 * corruption. So bail out and don't copy anything if we would
3149 * have to change the bit.
3150 */
3151 if (new_ext != ext)
3152 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003153
3154 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3155 if (!old_rt_phys)
3156 return -EINVAL;
3157
Dan Williamsdfddb9692015-10-09 18:16:46 -04003158 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003159 if (!old_rt)
3160 return -ENOMEM;
3161
3162 /* This is too big for the stack - allocate it from slab */
3163 ctxt_table_entries = ext ? 512 : 256;
3164 ret = -ENOMEM;
3165 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3166 if (!ctxt_tbls)
3167 goto out_unmap;
3168
3169 for (bus = 0; bus < 256; bus++) {
3170 ret = copy_context_table(iommu, &old_rt[bus],
3171 ctxt_tbls, bus, ext);
3172 if (ret) {
3173 pr_err("%s: Failed to copy context table for bus %d\n",
3174 iommu->name, bus);
3175 continue;
3176 }
3177 }
3178
3179 spin_lock_irqsave(&iommu->lock, flags);
3180
3181 /* Context tables are copied, now write them to the root_entry table */
3182 for (bus = 0; bus < 256; bus++) {
3183 int idx = ext ? bus * 2 : bus;
3184 u64 val;
3185
3186 if (ctxt_tbls[idx]) {
3187 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3188 iommu->root_entry[bus].lo = val;
3189 }
3190
3191 if (!ext || !ctxt_tbls[idx + 1])
3192 continue;
3193
3194 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3195 iommu->root_entry[bus].hi = val;
3196 }
3197
3198 spin_unlock_irqrestore(&iommu->lock, flags);
3199
3200 kfree(ctxt_tbls);
3201
3202 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3203
3204 ret = 0;
3205
3206out_unmap:
Dan Williamsdfddb9692015-10-09 18:16:46 -04003207 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003208
3209 return ret;
3210}
3211
Joseph Cihulab7792602011-05-03 00:08:37 -07003212static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003213{
3214 struct dmar_drhd_unit *drhd;
3215 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003216 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003217 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003218 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003219 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003220
3221 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003222 * for each drhd
3223 * allocate root
3224 * initialize and program root entry to not present
3225 * endfor
3226 */
3227 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003228 /*
3229 * lock not needed as this is only incremented in the single
3230 * threaded kernel __init code path all other access are read
3231 * only
3232 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003233 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003234 g_num_of_iommus++;
3235 continue;
3236 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003237 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003238 }
3239
Jiang Liuffebeb42014-11-09 22:48:02 +08003240 /* Preallocate enough resources for IOMMU hot-addition */
3241 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3242 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3243
Weidong Hand9630fe2008-12-08 11:06:32 +08003244 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3245 GFP_KERNEL);
3246 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003247 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003248 ret = -ENOMEM;
3249 goto error;
3250 }
3251
Omer Pelegaa473242016-04-20 11:33:02 +03003252 for_each_possible_cpu(cpu) {
3253 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3254 cpu);
3255
3256 dfd->tables = kzalloc(g_num_of_iommus *
3257 sizeof(struct deferred_flush_table),
3258 GFP_KERNEL);
3259 if (!dfd->tables) {
3260 ret = -ENOMEM;
3261 goto free_g_iommus;
3262 }
3263
3264 spin_lock_init(&dfd->lock);
3265 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003266 }
3267
Jiang Liu7c919772014-01-06 14:18:18 +08003268 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003269 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003270
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003271 intel_iommu_init_qi(iommu);
3272
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003273 ret = iommu_init_domains(iommu);
3274 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003275 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003276
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003277 init_translation_status(iommu);
3278
Joerg Roedel091d42e2015-06-12 11:56:10 +02003279 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3280 iommu_disable_translation(iommu);
3281 clear_translation_pre_enabled(iommu);
3282 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3283 iommu->name);
3284 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003285
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003286 /*
3287 * TBD:
3288 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003289 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003290 */
3291 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003292 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003293 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003294
Joerg Roedel091d42e2015-06-12 11:56:10 +02003295 if (translation_pre_enabled(iommu)) {
3296 pr_info("Translation already enabled - trying to copy translation structures\n");
3297
3298 ret = copy_translation_tables(iommu);
3299 if (ret) {
3300 /*
3301 * We found the IOMMU with translation
3302 * enabled - but failed to copy over the
3303 * old root-entry table. Try to proceed
3304 * by disabling translation now and
3305 * allocating a clean root-entry table.
3306 * This might cause DMAR faults, but
3307 * probably the dump will still succeed.
3308 */
3309 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3310 iommu->name);
3311 iommu_disable_translation(iommu);
3312 clear_translation_pre_enabled(iommu);
3313 } else {
3314 pr_info("Copied translation tables from previous kernel for %s\n",
3315 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003316 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003317 }
3318 }
3319
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003320 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003321 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003322#ifdef CONFIG_INTEL_IOMMU_SVM
3323 if (pasid_enabled(iommu))
3324 intel_svm_alloc_pasid_tables(iommu);
3325#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003326 }
3327
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003328 /*
3329 * Now that qi is enabled on all iommus, set the root entry and flush
3330 * caches. This is required on some Intel X58 chipsets, otherwise the
3331 * flush_context function will loop forever and the boot hangs.
3332 */
3333 for_each_active_iommu(iommu, drhd) {
3334 iommu_flush_write_buffer(iommu);
3335 iommu_set_root_entry(iommu);
3336 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3337 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3338 }
3339
David Woodhouse19943b02009-08-04 16:19:20 +01003340 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003341 iommu_identity_mapping |= IDENTMAP_ALL;
3342
Suresh Siddhad3f13812011-08-23 17:05:25 -07003343#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003344 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003345#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003346
Ashok Raj21e722c2017-01-30 09:39:53 -08003347 check_tylersburg_isoch();
3348
Joerg Roedel86080cc2015-06-12 12:27:16 +02003349 if (iommu_identity_mapping) {
3350 ret = si_domain_init(hw_pass_through);
3351 if (ret)
3352 goto free_iommu;
3353 }
3354
David Woodhousee0fc7e02009-09-30 09:12:17 -07003355
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003356 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003357 * If we copied translations from a previous kernel in the kdump
3358 * case, we can not assign the devices to domains now, as that
3359 * would eliminate the old mappings. So skip this part and defer
3360 * the assignment to device driver initialization time.
3361 */
3362 if (copied_tables)
3363 goto domains_done;
3364
3365 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003366 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003367 * identity mappings for rmrr, gfx, and isa and may fall back to static
3368 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003369 */
David Woodhouse19943b02009-08-04 16:19:20 +01003370 if (iommu_identity_mapping) {
3371 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3372 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003373 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003374 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003375 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003376 }
David Woodhouse19943b02009-08-04 16:19:20 +01003377 /*
3378 * For each rmrr
3379 * for each dev attached to rmrr
3380 * do
3381 * locate drhd for dev, alloc domain for dev
3382 * allocate free domain
3383 * allocate page table entries for rmrr
3384 * if context not allocated for bus
3385 * allocate and init context
3386 * set present in root table for this bus
3387 * init context with domain, translation etc
3388 * endfor
3389 * endfor
3390 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003391 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003392 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003393 /* some BIOS lists non-exist devices in DMAR table. */
3394 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003395 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003396 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003397 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003398 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003399 }
3400 }
3401
3402 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003403
Joerg Roedela87f4912015-06-12 12:32:54 +02003404domains_done:
3405
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003406 /*
3407 * for each drhd
3408 * enable fault log
3409 * global invalidate context cache
3410 * global invalidate iotlb
3411 * enable translation
3412 */
Jiang Liu7c919772014-01-06 14:18:18 +08003413 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003414 if (drhd->ignored) {
3415 /*
3416 * we always have to disable PMRs or DMA may fail on
3417 * this device
3418 */
3419 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003420 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003421 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003422 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003423
3424 iommu_flush_write_buffer(iommu);
3425
David Woodhousea222a7f2015-10-07 23:35:18 +01003426#ifdef CONFIG_INTEL_IOMMU_SVM
3427 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3428 ret = intel_svm_enable_prq(iommu);
3429 if (ret)
3430 goto free_iommu;
3431 }
3432#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003433 ret = dmar_set_interrupt(iommu);
3434 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003435 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003436
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003437 if (!translation_pre_enabled(iommu))
3438 iommu_enable_translation(iommu);
3439
David Woodhouseb94996c2009-09-19 15:28:12 -07003440 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003441 }
3442
3443 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003444
3445free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003446 for_each_active_iommu(iommu, drhd) {
3447 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003448 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003449 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003450free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003451 for_each_possible_cpu(cpu)
3452 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003453 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003454error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003455 return ret;
3456}
3457
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003458/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003459static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003460 struct dmar_domain *domain,
3461 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003462{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003463 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003464
David Woodhouse875764d2009-06-28 21:20:51 +01003465 /* Restrict dma_mask to the width that the iommu can handle */
3466 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003467 /* Ensure we reserve the whole size-aligned region */
3468 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003469
3470 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003471 /*
3472 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003473 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003474 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003475 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003476 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3477 IOVA_PFN(DMA_BIT_MASK(32)));
3478 if (iova_pfn)
3479 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003480 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003481 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3482 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003483 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003484 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003485 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003486 }
3487
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003488 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003489}
3490
Peter Xub316d022017-05-22 18:28:51 +08003491static struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003492{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003493 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003494 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003495 struct device *i_dev;
3496 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003497
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003498 domain = find_domain(dev);
3499 if (domain)
3500 goto out;
3501
3502 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3503 if (!domain)
3504 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003505
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003506 /* We have a new domain - setup possible RMRRs for the device */
3507 rcu_read_lock();
3508 for_each_rmrr_units(rmrr) {
3509 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3510 i, i_dev) {
3511 if (i_dev != dev)
3512 continue;
3513
3514 ret = domain_prepare_identity_map(dev, domain,
3515 rmrr->base_address,
3516 rmrr->end_address);
3517 if (ret)
3518 dev_err(dev, "Mapping reserved region failed\n");
3519 }
3520 }
3521 rcu_read_unlock();
3522
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003523 tmp = set_domain_for_dev(dev, domain);
3524 if (!tmp || domain != tmp) {
3525 domain_exit(domain);
3526 domain = tmp;
3527 }
3528
3529out:
3530
3531 if (!domain)
3532 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3533
3534
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003535 return domain;
3536}
3537
David Woodhouseecb509e2014-03-09 16:29:55 -07003538/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003539static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003540{
3541 int found;
3542
David Woodhouse3d891942014-03-06 15:59:26 +00003543 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003544 return 1;
3545
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003546 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003547 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003548
David Woodhouse9b226622014-03-09 14:03:28 -07003549 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003550 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003551 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003552 return 1;
3553 else {
3554 /*
3555 * 32 bit DMA is removed from si_domain and fall back
3556 * to non-identity mapping.
3557 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003558 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003559 pr_info("32bit %s uses non-identity mapping\n",
3560 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003561 return 0;
3562 }
3563 } else {
3564 /*
3565 * In case of a detached 64 bit DMA device from vm, the device
3566 * is put into si_domain for identity mapping.
3567 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003568 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003569 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003570 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003571 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003572 pr_info("64bit %s uses identity mapping\n",
3573 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003574 return 1;
3575 }
3576 }
3577 }
3578
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003579 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003580}
3581
David Woodhouse5040a912014-03-09 16:14:00 -07003582static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003583 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003584{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003585 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003586 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003587 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003588 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003589 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003590 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003591 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003592
3593 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003594
David Woodhouse5040a912014-03-09 16:14:00 -07003595 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003596 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003597
David Woodhouse5040a912014-03-09 16:14:00 -07003598 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003599 if (!domain)
3600 return 0;
3601
Weidong Han8c11e792008-12-08 15:29:22 +08003602 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003603 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003604
Omer Peleg2aac6302016-04-20 11:33:57 +03003605 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3606 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003607 goto error;
3608
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003609 /*
3610 * Check if DMAR supports zero-length reads on write only
3611 * mappings..
3612 */
3613 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003614 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003615 prot |= DMA_PTE_READ;
3616 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3617 prot |= DMA_PTE_WRITE;
3618 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003619 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003620 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003621 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003622 * is not a big problem
3623 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003624 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003625 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003626 if (ret)
3627 goto error;
3628
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003629 /* it's a non-present to present mapping. Only flush if caching mode */
3630 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003631 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003632 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003633 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003634 else
Weidong Han8c11e792008-12-08 15:29:22 +08003635 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003636
Omer Peleg2aac6302016-04-20 11:33:57 +03003637 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003638 start_paddr += paddr & ~PAGE_MASK;
3639 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003640
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003641error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003642 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003643 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003644 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003645 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003646 return 0;
3647}
3648
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003649static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3650 unsigned long offset, size_t size,
3651 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003652 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003653{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003654 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003655 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003656}
3657
Omer Pelegaa473242016-04-20 11:33:02 +03003658static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003659{
mark gross80b20dd2008-04-18 13:53:58 -07003660 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003661
Omer Pelegaa473242016-04-20 11:33:02 +03003662 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003663
3664 /* just flush them all */
3665 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003666 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003667 struct deferred_flush_table *flush_table =
3668 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003669 if (!iommu)
3670 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003671
Omer Pelegaa473242016-04-20 11:33:02 +03003672 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003673 continue;
3674
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003675 /* In caching mode, global flushes turn emulation expensive */
3676 if (!cap_caching_mode(iommu->cap))
3677 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003678 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003679 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003680 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003681 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003682 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003683 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003684 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003685 struct dmar_domain *domain = entry->domain;
3686 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003687
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003688 /* On real hardware multiple invalidations are expensive */
3689 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003690 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003691 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003692 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003693 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003694 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003695 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003696 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003697 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003698 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003699 if (freelist)
3700 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003701 }
Omer Pelegaa473242016-04-20 11:33:02 +03003702 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003703 }
3704
Omer Pelegaa473242016-04-20 11:33:02 +03003705 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003706}
3707
Omer Pelegaa473242016-04-20 11:33:02 +03003708static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003709{
Omer Pelegaa473242016-04-20 11:33:02 +03003710 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003711 unsigned long flags;
3712
Omer Pelegaa473242016-04-20 11:33:02 +03003713 spin_lock_irqsave(&flush_data->lock, flags);
3714 flush_unmaps(flush_data);
3715 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003716}
3717
Omer Peleg2aac6302016-04-20 11:33:57 +03003718static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003719 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003720{
3721 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003722 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003723 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003724 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003725 struct deferred_flush_data *flush_data;
mark gross5e0d2a62008-03-04 15:22:08 -08003726
Sebastian Andrzej Siewior58c4a95f2017-06-27 18:16:48 +02003727 flush_data = raw_cpu_ptr(&deferred_flush);
Omer Pelegaa473242016-04-20 11:33:02 +03003728
3729 /* Flush all CPUs' entries to avoid deferring too much. If
3730 * this becomes a bottleneck, can just flush us, and rely on
3731 * flush timer for the rest.
3732 */
3733 if (flush_data->size == HIGH_WATER_MARK) {
3734 int cpu;
3735
3736 for_each_online_cpu(cpu)
3737 flush_unmaps_timeout(cpu);
3738 }
3739
3740 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003741
Weidong Han8c11e792008-12-08 15:29:22 +08003742 iommu = domain_get_iommu(dom);
3743 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003744
Omer Pelegaa473242016-04-20 11:33:02 +03003745 entry_id = flush_data->tables[iommu_id].next;
3746 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003747
Omer Pelegaa473242016-04-20 11:33:02 +03003748 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003749 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003750 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003751 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003752 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003753
Omer Pelegaa473242016-04-20 11:33:02 +03003754 if (!flush_data->timer_on) {
3755 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3756 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003757 }
Omer Pelegaa473242016-04-20 11:33:02 +03003758 flush_data->size++;
3759 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003760}
3761
Omer Peleg769530e2016-04-20 11:33:25 +03003762static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003763{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003764 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003765 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003766 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003767 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003768 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003769 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003770
David Woodhouse73676832009-07-04 14:08:36 +01003771 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003772 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003773
David Woodhouse1525a292014-03-06 16:19:30 +00003774 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003775 BUG_ON(!domain);
3776
Weidong Han8c11e792008-12-08 15:29:22 +08003777 iommu = domain_get_iommu(domain);
3778
Omer Peleg2aac6302016-04-20 11:33:57 +03003779 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003780
Omer Peleg769530e2016-04-20 11:33:25 +03003781 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003782 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003783 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003784
David Woodhoused794dc92009-06-28 00:27:49 +01003785 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003786 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003787
David Woodhouseea8ea462014-03-05 17:09:32 +00003788 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003789
mark gross5e0d2a62008-03-04 15:22:08 -08003790 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003791 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003792 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003793 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003794 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003795 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003796 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003797 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003798 /*
3799 * queue up the release of the unmap to save the 1/6th of the
3800 * cpu used up by the iotlb flush operation...
3801 */
mark gross5e0d2a62008-03-04 15:22:08 -08003802 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003803}
3804
Jiang Liud41a4ad2014-07-11 14:19:34 +08003805static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3806 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003807 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003808{
Omer Peleg769530e2016-04-20 11:33:25 +03003809 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003810}
3811
David Woodhouse5040a912014-03-09 16:14:00 -07003812static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003813 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003814 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003815{
Akinobu Mita36746432014-06-04 16:06:51 -07003816 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003817 int order;
3818
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003819 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003820 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003821
David Woodhouse5040a912014-03-09 16:14:00 -07003822 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003823 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003824 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3825 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003826 flags |= GFP_DMA;
3827 else
3828 flags |= GFP_DMA32;
3829 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003830
Mel Gormand0164ad2015-11-06 16:28:21 -08003831 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003832 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003833
Lucas Stach712c6042017-02-24 14:58:44 -08003834 page = dma_alloc_from_contiguous(dev, count, order, flags);
Akinobu Mita36746432014-06-04 16:06:51 -07003835 if (page && iommu_no_mapping(dev) &&
3836 page_to_phys(page) + size > dev->coherent_dma_mask) {
3837 dma_release_from_contiguous(dev, page, count);
3838 page = NULL;
3839 }
3840 }
3841
3842 if (!page)
3843 page = alloc_pages(flags, order);
3844 if (!page)
3845 return NULL;
3846 memset(page_address(page), 0, size);
3847
3848 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003849 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003850 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003851 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003852 return page_address(page);
3853 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3854 __free_pages(page, order);
3855
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003856 return NULL;
3857}
3858
David Woodhouse5040a912014-03-09 16:14:00 -07003859static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003860 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003861{
3862 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003863 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003864
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003865 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003866 order = get_order(size);
3867
Omer Peleg769530e2016-04-20 11:33:25 +03003868 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003869 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3870 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003871}
3872
David Woodhouse5040a912014-03-09 16:14:00 -07003873static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003874 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003875 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003876{
Omer Peleg769530e2016-04-20 11:33:25 +03003877 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3878 unsigned long nrpages = 0;
3879 struct scatterlist *sg;
3880 int i;
3881
3882 for_each_sg(sglist, sg, nelems, i) {
3883 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3884 }
3885
3886 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003887}
3888
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003889static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003890 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003891{
3892 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003893 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003894
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003895 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003896 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003897 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003898 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003899 }
3900 return nelems;
3901}
3902
David Woodhouse5040a912014-03-09 16:14:00 -07003903static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003904 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003905{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003907 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003908 size_t size = 0;
3909 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003910 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003911 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003912 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003913 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003914 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003915
3916 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003917 if (iommu_no_mapping(dev))
3918 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003919
David Woodhouse5040a912014-03-09 16:14:00 -07003920 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003921 if (!domain)
3922 return 0;
3923
Weidong Han8c11e792008-12-08 15:29:22 +08003924 iommu = domain_get_iommu(domain);
3925
David Woodhouseb536d242009-06-28 14:49:31 +01003926 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003927 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003928
Omer Peleg2aac6302016-04-20 11:33:57 +03003929 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003930 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003931 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003932 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003933 return 0;
3934 }
3935
3936 /*
3937 * Check if DMAR supports zero-length reads on write only
3938 * mappings..
3939 */
3940 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003941 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003942 prot |= DMA_PTE_READ;
3943 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3944 prot |= DMA_PTE_WRITE;
3945
Omer Peleg2aac6302016-04-20 11:33:57 +03003946 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003947
Fenghua Yuf5329592009-08-04 15:09:37 -07003948 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003949 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003950 dma_pte_free_pagetable(domain, start_vpfn,
David Dillowbc24c572017-06-28 19:42:23 -07003951 start_vpfn + size - 1,
3952 agaw_to_level(domain->agaw) + 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003953 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003954 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003955 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003956
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003957 /* it's a non-present to present mapping. Only flush if caching mode */
3958 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003959 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003960 else
Weidong Han8c11e792008-12-08 15:29:22 +08003961 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003962
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003963 return nelems;
3964}
3965
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003966static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3967{
3968 return !dma_addr;
3969}
3970
Arvind Yadav01e19322017-06-28 16:39:32 +05303971const struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003972 .alloc = intel_alloc_coherent,
3973 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003974 .map_sg = intel_map_sg,
3975 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003976 .map_page = intel_map_page,
3977 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003978 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003979};
3980
3981static inline int iommu_domain_cache_init(void)
3982{
3983 int ret = 0;
3984
3985 iommu_domain_cache = kmem_cache_create("iommu_domain",
3986 sizeof(struct dmar_domain),
3987 0,
3988 SLAB_HWCACHE_ALIGN,
3989
3990 NULL);
3991 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003992 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003993 ret = -ENOMEM;
3994 }
3995
3996 return ret;
3997}
3998
3999static inline int iommu_devinfo_cache_init(void)
4000{
4001 int ret = 0;
4002
4003 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
4004 sizeof(struct device_domain_info),
4005 0,
4006 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004007 NULL);
4008 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004009 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004010 ret = -ENOMEM;
4011 }
4012
4013 return ret;
4014}
4015
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004016static int __init iommu_init_mempool(void)
4017{
4018 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004019 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004020 if (ret)
4021 return ret;
4022
4023 ret = iommu_domain_cache_init();
4024 if (ret)
4025 goto domain_error;
4026
4027 ret = iommu_devinfo_cache_init();
4028 if (!ret)
4029 return ret;
4030
4031 kmem_cache_destroy(iommu_domain_cache);
4032domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004033 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004034
4035 return -ENOMEM;
4036}
4037
4038static void __init iommu_exit_mempool(void)
4039{
4040 kmem_cache_destroy(iommu_devinfo_cache);
4041 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004042 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004043}
4044
Dan Williams556ab452010-07-23 15:47:56 -07004045static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4046{
4047 struct dmar_drhd_unit *drhd;
4048 u32 vtbar;
4049 int rc;
4050
4051 /* We know that this device on this chipset has its own IOMMU.
4052 * If we find it under a different IOMMU, then the BIOS is lying
4053 * to us. Hope that the IOMMU for this device is actually
4054 * disabled, and it needs no translation...
4055 */
4056 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4057 if (rc) {
4058 /* "can't" happen */
4059 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4060 return;
4061 }
4062 vtbar &= 0xffff0000;
4063
4064 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4065 drhd = dmar_find_matched_drhd_unit(pdev);
4066 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4067 TAINT_FIRMWARE_WORKAROUND,
4068 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4069 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4070}
4071DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4072
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004073static void __init init_no_remapping_devices(void)
4074{
4075 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004076 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004077 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004078
4079 for_each_drhd_unit(drhd) {
4080 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004081 for_each_active_dev_scope(drhd->devices,
4082 drhd->devices_cnt, i, dev)
4083 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004084 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004085 if (i == drhd->devices_cnt)
4086 drhd->ignored = 1;
4087 }
4088 }
4089
Jiang Liu7c919772014-01-06 14:18:18 +08004090 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004091 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004092 continue;
4093
Jiang Liub683b232014-02-19 14:07:32 +08004094 for_each_active_dev_scope(drhd->devices,
4095 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004096 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004097 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004098 if (i < drhd->devices_cnt)
4099 continue;
4100
David Woodhousec0771df2011-10-14 20:59:46 +01004101 /* This IOMMU has *only* gfx devices. Either bypass it or
4102 set the gfx_mapped flag, as appropriate */
4103 if (dmar_map_gfx) {
4104 intel_iommu_gfx_mapped = 1;
4105 } else {
4106 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004107 for_each_active_dev_scope(drhd->devices,
4108 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004109 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004110 }
4111 }
4112}
4113
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004114#ifdef CONFIG_SUSPEND
4115static int init_iommu_hw(void)
4116{
4117 struct dmar_drhd_unit *drhd;
4118 struct intel_iommu *iommu = NULL;
4119
4120 for_each_active_iommu(iommu, drhd)
4121 if (iommu->qi)
4122 dmar_reenable_qi(iommu);
4123
Joseph Cihulab7792602011-05-03 00:08:37 -07004124 for_each_iommu(iommu, drhd) {
4125 if (drhd->ignored) {
4126 /*
4127 * we always have to disable PMRs or DMA may fail on
4128 * this device
4129 */
4130 if (force_on)
4131 iommu_disable_protect_mem_regions(iommu);
4132 continue;
4133 }
4134
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004135 iommu_flush_write_buffer(iommu);
4136
4137 iommu_set_root_entry(iommu);
4138
4139 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004140 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004141 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4142 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004143 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004144 }
4145
4146 return 0;
4147}
4148
4149static void iommu_flush_all(void)
4150{
4151 struct dmar_drhd_unit *drhd;
4152 struct intel_iommu *iommu;
4153
4154 for_each_active_iommu(iommu, drhd) {
4155 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004156 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004157 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004158 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004159 }
4160}
4161
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004162static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004163{
4164 struct dmar_drhd_unit *drhd;
4165 struct intel_iommu *iommu = NULL;
4166 unsigned long flag;
4167
4168 for_each_active_iommu(iommu, drhd) {
4169 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4170 GFP_ATOMIC);
4171 if (!iommu->iommu_state)
4172 goto nomem;
4173 }
4174
4175 iommu_flush_all();
4176
4177 for_each_active_iommu(iommu, drhd) {
4178 iommu_disable_translation(iommu);
4179
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004180 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004181
4182 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4183 readl(iommu->reg + DMAR_FECTL_REG);
4184 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4185 readl(iommu->reg + DMAR_FEDATA_REG);
4186 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4187 readl(iommu->reg + DMAR_FEADDR_REG);
4188 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4189 readl(iommu->reg + DMAR_FEUADDR_REG);
4190
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004191 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004192 }
4193 return 0;
4194
4195nomem:
4196 for_each_active_iommu(iommu, drhd)
4197 kfree(iommu->iommu_state);
4198
4199 return -ENOMEM;
4200}
4201
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004202static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004203{
4204 struct dmar_drhd_unit *drhd;
4205 struct intel_iommu *iommu = NULL;
4206 unsigned long flag;
4207
4208 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004209 if (force_on)
4210 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4211 else
4212 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004213 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004214 }
4215
4216 for_each_active_iommu(iommu, drhd) {
4217
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004218 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004219
4220 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4221 iommu->reg + DMAR_FECTL_REG);
4222 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4223 iommu->reg + DMAR_FEDATA_REG);
4224 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4225 iommu->reg + DMAR_FEADDR_REG);
4226 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4227 iommu->reg + DMAR_FEUADDR_REG);
4228
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004229 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004230 }
4231
4232 for_each_active_iommu(iommu, drhd)
4233 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004234}
4235
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004236static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004237 .resume = iommu_resume,
4238 .suspend = iommu_suspend,
4239};
4240
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004241static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004242{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004243 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004244}
4245
4246#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004247static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004248#endif /* CONFIG_PM */
4249
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004250
Jiang Liuc2a0b532014-11-09 22:47:56 +08004251int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004252{
4253 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004254 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004255 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004256 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004257
4258 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4259 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004260 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004261
4262 rmrru->hdr = header;
4263 rmrr = (struct acpi_dmar_reserved_memory *)header;
4264 rmrru->base_address = rmrr->base_address;
4265 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004266
4267 length = rmrr->end_address - rmrr->base_address + 1;
4268 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4269 IOMMU_RESV_DIRECT);
4270 if (!rmrru->resv)
4271 goto free_rmrru;
4272
Jiang Liu2e455282014-02-19 14:07:36 +08004273 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4274 ((void *)rmrr) + rmrr->header.length,
4275 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004276 if (rmrru->devices_cnt && rmrru->devices == NULL)
4277 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004278
Jiang Liu2e455282014-02-19 14:07:36 +08004279 list_add(&rmrru->list, &dmar_rmrr_units);
4280
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004281 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004282free_all:
4283 kfree(rmrru->resv);
4284free_rmrru:
4285 kfree(rmrru);
4286out:
4287 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004288}
4289
Jiang Liu6b197242014-11-09 22:47:58 +08004290static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4291{
4292 struct dmar_atsr_unit *atsru;
4293 struct acpi_dmar_atsr *tmp;
4294
4295 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4296 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4297 if (atsr->segment != tmp->segment)
4298 continue;
4299 if (atsr->header.length != tmp->header.length)
4300 continue;
4301 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4302 return atsru;
4303 }
4304
4305 return NULL;
4306}
4307
4308int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004309{
4310 struct acpi_dmar_atsr *atsr;
4311 struct dmar_atsr_unit *atsru;
4312
Jiang Liu6b197242014-11-09 22:47:58 +08004313 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4314 return 0;
4315
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004316 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004317 atsru = dmar_find_atsr(atsr);
4318 if (atsru)
4319 return 0;
4320
4321 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004322 if (!atsru)
4323 return -ENOMEM;
4324
Jiang Liu6b197242014-11-09 22:47:58 +08004325 /*
4326 * If memory is allocated from slab by ACPI _DSM method, we need to
4327 * copy the memory content because the memory buffer will be freed
4328 * on return.
4329 */
4330 atsru->hdr = (void *)(atsru + 1);
4331 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004332 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004333 if (!atsru->include_all) {
4334 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4335 (void *)atsr + atsr->header.length,
4336 &atsru->devices_cnt);
4337 if (atsru->devices_cnt && atsru->devices == NULL) {
4338 kfree(atsru);
4339 return -ENOMEM;
4340 }
4341 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004342
Jiang Liu0e242612014-02-19 14:07:34 +08004343 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004344
4345 return 0;
4346}
4347
Jiang Liu9bdc5312014-01-06 14:18:27 +08004348static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4349{
4350 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4351 kfree(atsru);
4352}
4353
Jiang Liu6b197242014-11-09 22:47:58 +08004354int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4355{
4356 struct acpi_dmar_atsr *atsr;
4357 struct dmar_atsr_unit *atsru;
4358
4359 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4360 atsru = dmar_find_atsr(atsr);
4361 if (atsru) {
4362 list_del_rcu(&atsru->list);
4363 synchronize_rcu();
4364 intel_iommu_free_atsr(atsru);
4365 }
4366
4367 return 0;
4368}
4369
4370int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4371{
4372 int i;
4373 struct device *dev;
4374 struct acpi_dmar_atsr *atsr;
4375 struct dmar_atsr_unit *atsru;
4376
4377 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4378 atsru = dmar_find_atsr(atsr);
4379 if (!atsru)
4380 return 0;
4381
Linus Torvalds194dc872016-07-27 20:03:31 -07004382 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004383 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4384 i, dev)
4385 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004386 }
Jiang Liu6b197242014-11-09 22:47:58 +08004387
4388 return 0;
4389}
4390
Jiang Liuffebeb42014-11-09 22:48:02 +08004391static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4392{
4393 int sp, ret = 0;
4394 struct intel_iommu *iommu = dmaru->iommu;
4395
4396 if (g_iommus[iommu->seq_id])
4397 return 0;
4398
4399 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004400 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004401 iommu->name);
4402 return -ENXIO;
4403 }
4404 if (!ecap_sc_support(iommu->ecap) &&
4405 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004406 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004407 iommu->name);
4408 return -ENXIO;
4409 }
4410 sp = domain_update_iommu_superpage(iommu) - 1;
4411 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004412 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004413 iommu->name);
4414 return -ENXIO;
4415 }
4416
4417 /*
4418 * Disable translation if already enabled prior to OS handover.
4419 */
4420 if (iommu->gcmd & DMA_GCMD_TE)
4421 iommu_disable_translation(iommu);
4422
4423 g_iommus[iommu->seq_id] = iommu;
4424 ret = iommu_init_domains(iommu);
4425 if (ret == 0)
4426 ret = iommu_alloc_root_entry(iommu);
4427 if (ret)
4428 goto out;
4429
David Woodhouse8a94ade2015-03-24 14:54:56 +00004430#ifdef CONFIG_INTEL_IOMMU_SVM
4431 if (pasid_enabled(iommu))
4432 intel_svm_alloc_pasid_tables(iommu);
4433#endif
4434
Jiang Liuffebeb42014-11-09 22:48:02 +08004435 if (dmaru->ignored) {
4436 /*
4437 * we always have to disable PMRs or DMA may fail on this device
4438 */
4439 if (force_on)
4440 iommu_disable_protect_mem_regions(iommu);
4441 return 0;
4442 }
4443
4444 intel_iommu_init_qi(iommu);
4445 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004446
4447#ifdef CONFIG_INTEL_IOMMU_SVM
4448 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4449 ret = intel_svm_enable_prq(iommu);
4450 if (ret)
4451 goto disable_iommu;
4452 }
4453#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004454 ret = dmar_set_interrupt(iommu);
4455 if (ret)
4456 goto disable_iommu;
4457
4458 iommu_set_root_entry(iommu);
4459 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4460 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4461 iommu_enable_translation(iommu);
4462
Jiang Liuffebeb42014-11-09 22:48:02 +08004463 iommu_disable_protect_mem_regions(iommu);
4464 return 0;
4465
4466disable_iommu:
4467 disable_dmar_iommu(iommu);
4468out:
4469 free_dmar_iommu(iommu);
4470 return ret;
4471}
4472
Jiang Liu6b197242014-11-09 22:47:58 +08004473int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4474{
Jiang Liuffebeb42014-11-09 22:48:02 +08004475 int ret = 0;
4476 struct intel_iommu *iommu = dmaru->iommu;
4477
4478 if (!intel_iommu_enabled)
4479 return 0;
4480 if (iommu == NULL)
4481 return -EINVAL;
4482
4483 if (insert) {
4484 ret = intel_iommu_add(dmaru);
4485 } else {
4486 disable_dmar_iommu(iommu);
4487 free_dmar_iommu(iommu);
4488 }
4489
4490 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004491}
4492
Jiang Liu9bdc5312014-01-06 14:18:27 +08004493static void intel_iommu_free_dmars(void)
4494{
4495 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4496 struct dmar_atsr_unit *atsru, *atsr_n;
4497
4498 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4499 list_del(&rmrru->list);
4500 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004501 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004502 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004503 }
4504
Jiang Liu9bdc5312014-01-06 14:18:27 +08004505 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4506 list_del(&atsru->list);
4507 intel_iommu_free_atsr(atsru);
4508 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004509}
4510
4511int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4512{
Jiang Liub683b232014-02-19 14:07:32 +08004513 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004514 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004515 struct pci_dev *bridge = NULL;
4516 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004517 struct acpi_dmar_atsr *atsr;
4518 struct dmar_atsr_unit *atsru;
4519
4520 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004521 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004522 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004523 /* If it's an integrated device, allow ATS */
4524 if (!bridge)
4525 return 1;
4526 /* Connected via non-PCIe: no ATS */
4527 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004528 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004529 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004530 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004531 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004532 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004533 }
4534
Jiang Liu0e242612014-02-19 14:07:34 +08004535 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004536 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4537 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4538 if (atsr->segment != pci_domain_nr(dev->bus))
4539 continue;
4540
Jiang Liub683b232014-02-19 14:07:32 +08004541 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004542 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004543 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004544
4545 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004546 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004547 }
Jiang Liub683b232014-02-19 14:07:32 +08004548 ret = 0;
4549out:
Jiang Liu0e242612014-02-19 14:07:34 +08004550 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004551
Jiang Liub683b232014-02-19 14:07:32 +08004552 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004553}
4554
Jiang Liu59ce0512014-02-19 14:07:35 +08004555int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4556{
4557 int ret = 0;
4558 struct dmar_rmrr_unit *rmrru;
4559 struct dmar_atsr_unit *atsru;
4560 struct acpi_dmar_atsr *atsr;
4561 struct acpi_dmar_reserved_memory *rmrr;
4562
4563 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4564 return 0;
4565
4566 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4567 rmrr = container_of(rmrru->hdr,
4568 struct acpi_dmar_reserved_memory, header);
4569 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4570 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4571 ((void *)rmrr) + rmrr->header.length,
4572 rmrr->segment, rmrru->devices,
4573 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004574 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004575 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004576 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004577 dmar_remove_dev_scope(info, rmrr->segment,
4578 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004579 }
4580 }
4581
4582 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4583 if (atsru->include_all)
4584 continue;
4585
4586 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4587 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4588 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4589 (void *)atsr + atsr->header.length,
4590 atsr->segment, atsru->devices,
4591 atsru->devices_cnt);
4592 if (ret > 0)
4593 break;
4594 else if(ret < 0)
4595 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004596 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004597 if (dmar_remove_dev_scope(info, atsr->segment,
4598 atsru->devices, atsru->devices_cnt))
4599 break;
4600 }
4601 }
4602
4603 return 0;
4604}
4605
Fenghua Yu99dcade2009-11-11 07:23:06 -08004606/*
4607 * Here we only respond to action of unbound device from driver.
4608 *
4609 * Added device is not attached to its DMAR domain here yet. That will happen
4610 * when mapping the device to iova.
4611 */
4612static int device_notifier(struct notifier_block *nb,
4613 unsigned long action, void *data)
4614{
4615 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004616 struct dmar_domain *domain;
4617
David Woodhouse3d891942014-03-06 15:59:26 +00004618 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004619 return 0;
4620
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004621 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004622 return 0;
4623
David Woodhouse1525a292014-03-06 16:19:30 +00004624 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004625 if (!domain)
4626 return 0;
4627
Joerg Roedele6de0f82015-07-22 16:30:36 +02004628 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004629 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004630 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004631
Fenghua Yu99dcade2009-11-11 07:23:06 -08004632 return 0;
4633}
4634
4635static struct notifier_block device_nb = {
4636 .notifier_call = device_notifier,
4637};
4638
Jiang Liu75f05562014-02-19 14:07:37 +08004639static int intel_iommu_memory_notifier(struct notifier_block *nb,
4640 unsigned long val, void *v)
4641{
4642 struct memory_notify *mhp = v;
4643 unsigned long long start, end;
4644 unsigned long start_vpfn, last_vpfn;
4645
4646 switch (val) {
4647 case MEM_GOING_ONLINE:
4648 start = mhp->start_pfn << PAGE_SHIFT;
4649 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4650 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004651 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004652 start, end);
4653 return NOTIFY_BAD;
4654 }
4655 break;
4656
4657 case MEM_OFFLINE:
4658 case MEM_CANCEL_ONLINE:
4659 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4660 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4661 while (start_vpfn <= last_vpfn) {
4662 struct iova *iova;
4663 struct dmar_drhd_unit *drhd;
4664 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004665 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004666
4667 iova = find_iova(&si_domain->iovad, start_vpfn);
4668 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004669 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004670 start_vpfn);
4671 break;
4672 }
4673
4674 iova = split_and_remove_iova(&si_domain->iovad, iova,
4675 start_vpfn, last_vpfn);
4676 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004677 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004678 start_vpfn, last_vpfn);
4679 return NOTIFY_BAD;
4680 }
4681
David Woodhouseea8ea462014-03-05 17:09:32 +00004682 freelist = domain_unmap(si_domain, iova->pfn_lo,
4683 iova->pfn_hi);
4684
Jiang Liu75f05562014-02-19 14:07:37 +08004685 rcu_read_lock();
4686 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004687 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004688 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004689 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004690 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004691 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004692
4693 start_vpfn = iova->pfn_hi + 1;
4694 free_iova_mem(iova);
4695 }
4696 break;
4697 }
4698
4699 return NOTIFY_OK;
4700}
4701
4702static struct notifier_block intel_iommu_memory_nb = {
4703 .notifier_call = intel_iommu_memory_notifier,
4704 .priority = 0
4705};
4706
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004707static void free_all_cpu_cached_iovas(unsigned int cpu)
4708{
4709 int i;
4710
4711 for (i = 0; i < g_num_of_iommus; i++) {
4712 struct intel_iommu *iommu = g_iommus[i];
4713 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004714 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004715
4716 if (!iommu)
4717 continue;
4718
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004719 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004720 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004721
4722 if (!domain)
4723 continue;
4724 free_cpu_cached_iovas(cpu, &domain->iovad);
4725 }
4726 }
4727}
4728
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004729static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004730{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004731 free_all_cpu_cached_iovas(cpu);
4732 flush_unmaps_timeout(cpu);
4733 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004734}
4735
Joerg Roedel161b28a2017-03-28 17:04:52 +02004736static void intel_disable_iommus(void)
4737{
4738 struct intel_iommu *iommu = NULL;
4739 struct dmar_drhd_unit *drhd;
4740
4741 for_each_iommu(iommu, drhd)
4742 iommu_disable_translation(iommu);
4743}
4744
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004745static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4746{
4747 return container_of(dev, struct intel_iommu, iommu.dev);
4748}
4749
Alex Williamsona5459cf2014-06-12 16:12:31 -06004750static ssize_t intel_iommu_show_version(struct device *dev,
4751 struct device_attribute *attr,
4752 char *buf)
4753{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004754 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004755 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4756 return sprintf(buf, "%d:%d\n",
4757 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4758}
4759static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4760
4761static ssize_t intel_iommu_show_address(struct device *dev,
4762 struct device_attribute *attr,
4763 char *buf)
4764{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004765 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004766 return sprintf(buf, "%llx\n", iommu->reg_phys);
4767}
4768static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4769
4770static ssize_t intel_iommu_show_cap(struct device *dev,
4771 struct device_attribute *attr,
4772 char *buf)
4773{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004774 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004775 return sprintf(buf, "%llx\n", iommu->cap);
4776}
4777static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4778
4779static ssize_t intel_iommu_show_ecap(struct device *dev,
4780 struct device_attribute *attr,
4781 char *buf)
4782{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004783 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004784 return sprintf(buf, "%llx\n", iommu->ecap);
4785}
4786static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4787
Alex Williamson2238c082015-07-14 15:24:53 -06004788static ssize_t intel_iommu_show_ndoms(struct device *dev,
4789 struct device_attribute *attr,
4790 char *buf)
4791{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004792 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004793 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4794}
4795static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4796
4797static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4798 struct device_attribute *attr,
4799 char *buf)
4800{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004801 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004802 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4803 cap_ndoms(iommu->cap)));
4804}
4805static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4806
Alex Williamsona5459cf2014-06-12 16:12:31 -06004807static struct attribute *intel_iommu_attrs[] = {
4808 &dev_attr_version.attr,
4809 &dev_attr_address.attr,
4810 &dev_attr_cap.attr,
4811 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004812 &dev_attr_domains_supported.attr,
4813 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004814 NULL,
4815};
4816
4817static struct attribute_group intel_iommu_group = {
4818 .name = "intel-iommu",
4819 .attrs = intel_iommu_attrs,
4820};
4821
4822const struct attribute_group *intel_iommu_groups[] = {
4823 &intel_iommu_group,
4824 NULL,
4825};
4826
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004827int __init intel_iommu_init(void)
4828{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004829 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004830 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004831 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004832
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004833 /* VT-d is required for a TXT/tboot launch, so enforce that */
4834 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004835
Jiang Liu3a5670e2014-02-19 14:07:33 +08004836 if (iommu_init_mempool()) {
4837 if (force_on)
4838 panic("tboot: Failed to initialize iommu memory\n");
4839 return -ENOMEM;
4840 }
4841
4842 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004843 if (dmar_table_init()) {
4844 if (force_on)
4845 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004846 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004847 }
4848
Suresh Siddhac2c72862011-08-23 17:05:19 -07004849 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004850 if (force_on)
4851 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004852 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004853 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004854
Joerg Roedel161b28a2017-03-28 17:04:52 +02004855 if (no_iommu || dmar_disabled) {
4856 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004857 * We exit the function here to ensure IOMMU's remapping and
4858 * mempool aren't setup, which means that the IOMMU's PMRs
4859 * won't be disabled via the call to init_dmars(). So disable
4860 * it explicitly here. The PMRs were setup by tboot prior to
4861 * calling SENTER, but the kernel is expected to reset/tear
4862 * down the PMRs.
4863 */
4864 if (intel_iommu_tboot_noforce) {
4865 for_each_iommu(iommu, drhd)
4866 iommu_disable_protect_mem_regions(iommu);
4867 }
4868
4869 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004870 * Make sure the IOMMUs are switched off, even when we
4871 * boot into a kexec kernel and the previous kernel left
4872 * them enabled
4873 */
4874 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004875 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004876 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004877
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004878 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004879 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004880
4881 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004882 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004883
Joseph Cihula51a63e62011-03-21 11:04:24 -07004884 if (dmar_init_reserved_ranges()) {
4885 if (force_on)
4886 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004887 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004888 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004889
4890 init_no_remapping_devices();
4891
Joseph Cihulab7792602011-05-03 00:08:37 -07004892 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004893 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004894 if (force_on)
4895 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004896 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004897 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004898 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004899 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004900 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004901
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004902#ifdef CONFIG_SWIOTLB
4903 swiotlb = 0;
4904#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004905 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004906
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004907 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004908
Joerg Roedel39ab9552017-02-01 16:56:46 +01004909 for_each_active_iommu(iommu, drhd) {
4910 iommu_device_sysfs_add(&iommu->iommu, NULL,
4911 intel_iommu_groups,
4912 "%s", iommu->name);
4913 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4914 iommu_device_register(&iommu->iommu);
4915 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004916
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004917 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004918 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004919 if (si_domain && !hw_pass_through)
4920 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004921 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4922 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004923 intel_iommu_enabled = 1;
4924
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004925 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004926
4927out_free_reserved_range:
4928 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004929out_free_dmar:
4930 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004931 up_write(&dmar_global_lock);
4932 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004933 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004934}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004935
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004936static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004937{
4938 struct intel_iommu *iommu = opaque;
4939
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004940 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004941 return 0;
4942}
4943
4944/*
4945 * NB - intel-iommu lacks any sort of reference counting for the users of
4946 * dependent devices. If multiple endpoints have intersecting dependent
4947 * devices, unbinding the driver from any one of them will possibly leave
4948 * the others unable to operate.
4949 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004950static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004951{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004952 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004953 return;
4954
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004955 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004956}
4957
Joerg Roedel127c7612015-07-23 17:44:46 +02004958static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004959{
Weidong Hanc7151a82008-12-08 22:51:37 +08004960 struct intel_iommu *iommu;
4961 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004962
Joerg Roedel55d94042015-07-22 16:50:40 +02004963 assert_spin_locked(&device_domain_lock);
4964
Joerg Roedelb608ac32015-07-21 18:19:08 +02004965 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004966 return;
4967
Joerg Roedel127c7612015-07-23 17:44:46 +02004968 iommu = info->iommu;
4969
4970 if (info->dev) {
4971 iommu_disable_dev_iotlb(info);
4972 domain_context_clear(iommu, info->dev);
4973 }
4974
Joerg Roedelb608ac32015-07-21 18:19:08 +02004975 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004976
Joerg Roedeld160aca2015-07-22 11:52:53 +02004977 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004978 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004979 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004980
4981 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004982}
4983
Joerg Roedel55d94042015-07-22 16:50:40 +02004984static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4985 struct device *dev)
4986{
Joerg Roedel127c7612015-07-23 17:44:46 +02004987 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004988 unsigned long flags;
4989
Weidong Hanc7151a82008-12-08 22:51:37 +08004990 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004991 info = dev->archdata.iommu;
4992 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004993 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004994}
4995
4996static int md_domain_init(struct dmar_domain *domain, int guest_width)
4997{
4998 int adjust_width;
4999
Robin Murphy0fb5fe82015-01-12 17:51:16 +00005000 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
5001 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005002 domain_reserve_special_ranges(domain);
5003
5004 /* calculate AGAW */
5005 domain->gaw = guest_width;
5006 adjust_width = guestwidth_to_adjustwidth(guest_width);
5007 domain->agaw = width_to_agaw(adjust_width);
5008
Weidong Han5e98c4b2008-12-08 23:03:27 +08005009 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08005010 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01005011 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005012 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08005013
5014 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07005015 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005016 if (!domain->pgd)
5017 return -ENOMEM;
5018 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
5019 return 0;
5020}
5021
Joerg Roedel00a77de2015-03-26 13:43:08 +01005022static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03005023{
Joerg Roedel5d450802008-12-03 14:52:32 +01005024 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01005025 struct iommu_domain *domain;
5026
5027 if (type != IOMMU_DOMAIN_UNMANAGED)
5028 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005029
Jiang Liuab8dfe22014-07-11 14:19:27 +08005030 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01005031 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005032 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01005033 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005034 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07005035 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005036 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08005037 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005038 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005039 }
Allen Kay8140a952011-10-14 12:32:17 -07005040 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005041
Joerg Roedel00a77de2015-03-26 13:43:08 +01005042 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005043 domain->geometry.aperture_start = 0;
5044 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5045 domain->geometry.force_aperture = true;
5046
Joerg Roedel00a77de2015-03-26 13:43:08 +01005047 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005048}
Kay, Allen M38717942008-09-09 18:37:29 +03005049
Joerg Roedel00a77de2015-03-26 13:43:08 +01005050static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005051{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005052 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005053}
Kay, Allen M38717942008-09-09 18:37:29 +03005054
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005055static int intel_iommu_attach_device(struct iommu_domain *domain,
5056 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005057{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005058 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005059 struct intel_iommu *iommu;
5060 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005061 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005062
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005063 if (device_is_rmrr_locked(dev)) {
5064 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5065 return -EPERM;
5066 }
5067
David Woodhouse7207d8f2014-03-09 16:31:06 -07005068 /* normally dev is not mapped */
5069 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005070 struct dmar_domain *old_domain;
5071
David Woodhouse1525a292014-03-06 16:19:30 +00005072 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005073 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005074 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005075 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005076 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005077
5078 if (!domain_type_is_vm_or_si(old_domain) &&
5079 list_empty(&old_domain->devices))
5080 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005081 }
5082 }
5083
David Woodhouse156baca2014-03-09 14:00:57 -07005084 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005085 if (!iommu)
5086 return -ENODEV;
5087
5088 /* check if this iommu agaw is sufficient for max mapped address */
5089 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005090 if (addr_width > cap_mgaw(iommu->cap))
5091 addr_width = cap_mgaw(iommu->cap);
5092
5093 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005094 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005095 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005096 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005097 return -EFAULT;
5098 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005099 dmar_domain->gaw = addr_width;
5100
5101 /*
5102 * Knock out extra levels of page tables if necessary
5103 */
5104 while (iommu->agaw < dmar_domain->agaw) {
5105 struct dma_pte *pte;
5106
5107 pte = dmar_domain->pgd;
5108 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005109 dmar_domain->pgd = (struct dma_pte *)
5110 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005111 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005112 }
5113 dmar_domain->agaw--;
5114 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005115
Joerg Roedel28ccce02015-07-21 14:45:31 +02005116 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005117}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005118
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005119static void intel_iommu_detach_device(struct iommu_domain *domain,
5120 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005121{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005122 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005123}
Kay, Allen M38717942008-09-09 18:37:29 +03005124
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005125static int intel_iommu_map(struct iommu_domain *domain,
5126 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005127 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005128{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005129 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005130 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005131 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005132 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005133
Joerg Roedeldde57a22008-12-03 15:04:09 +01005134 if (iommu_prot & IOMMU_READ)
5135 prot |= DMA_PTE_READ;
5136 if (iommu_prot & IOMMU_WRITE)
5137 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005138 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5139 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005140
David Woodhouse163cc522009-06-28 00:51:17 +01005141 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005142 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005143 u64 end;
5144
5145 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005146 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005147 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005148 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005149 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005150 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005151 return -EFAULT;
5152 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005153 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005154 }
David Woodhousead051222009-06-28 14:22:28 +01005155 /* Round up size to next multiple of PAGE_SIZE, if it and
5156 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005157 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005158 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5159 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005160 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005161}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005162
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005163static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005164 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005165{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005166 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005167 struct page *freelist = NULL;
5168 struct intel_iommu *iommu;
5169 unsigned long start_pfn, last_pfn;
5170 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005171 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005172
David Woodhouse5cf0a762014-03-19 16:07:49 +00005173 /* Cope with horrid API which requires us to unmap more than the
5174 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005175 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005176
5177 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5178 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5179
David Woodhouseea8ea462014-03-05 17:09:32 +00005180 start_pfn = iova >> VTD_PAGE_SHIFT;
5181 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5182
5183 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5184
5185 npages = last_pfn - start_pfn + 1;
5186
Joerg Roedel29a27712015-07-21 17:17:12 +02005187 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005188 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005189
Joerg Roedel42e8c182015-07-21 15:50:02 +02005190 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5191 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005192 }
5193
5194 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005195
David Woodhouse163cc522009-06-28 00:51:17 +01005196 if (dmar_domain->max_addr == iova + size)
5197 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005198
David Woodhouse5cf0a762014-03-19 16:07:49 +00005199 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005200}
Kay, Allen M38717942008-09-09 18:37:29 +03005201
Joerg Roedeld14d6572008-12-03 15:06:57 +01005202static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305203 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005204{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005205 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005206 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005207 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005208 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005209
David Woodhouse5cf0a762014-03-19 16:07:49 +00005210 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005211 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005212 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005213
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005214 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005215}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005216
Joerg Roedel5d587b82014-09-05 10:50:45 +02005217static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005218{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005219 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005220 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005221 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005222 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005223
Joerg Roedel5d587b82014-09-05 10:50:45 +02005224 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005225}
5226
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005227static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005228{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005229 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005230 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005231 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005232
Alex Williamsona5459cf2014-06-12 16:12:31 -06005233 iommu = device_to_iommu(dev, &bus, &devfn);
5234 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005235 return -ENODEV;
5236
Joerg Roedele3d10af2017-02-01 17:23:22 +01005237 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005238
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005239 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005240
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005241 if (IS_ERR(group))
5242 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005243
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005244 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005245 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005246}
5247
5248static void intel_iommu_remove_device(struct device *dev)
5249{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005250 struct intel_iommu *iommu;
5251 u8 bus, devfn;
5252
5253 iommu = device_to_iommu(dev, &bus, &devfn);
5254 if (!iommu)
5255 return;
5256
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005257 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005258
Joerg Roedele3d10af2017-02-01 17:23:22 +01005259 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005260}
5261
Eric Auger0659b8d2017-01-19 20:57:53 +00005262static void intel_iommu_get_resv_regions(struct device *device,
5263 struct list_head *head)
5264{
5265 struct iommu_resv_region *reg;
5266 struct dmar_rmrr_unit *rmrr;
5267 struct device *i_dev;
5268 int i;
5269
5270 rcu_read_lock();
5271 for_each_rmrr_units(rmrr) {
5272 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5273 i, i_dev) {
5274 if (i_dev != device)
5275 continue;
5276
5277 list_add_tail(&rmrr->resv->list, head);
5278 }
5279 }
5280 rcu_read_unlock();
5281
5282 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5283 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005284 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005285 if (!reg)
5286 return;
5287 list_add_tail(&reg->list, head);
5288}
5289
5290static void intel_iommu_put_resv_regions(struct device *dev,
5291 struct list_head *head)
5292{
5293 struct iommu_resv_region *entry, *next;
5294
5295 list_for_each_entry_safe(entry, next, head, list) {
5296 if (entry->type == IOMMU_RESV_RESERVED)
5297 kfree(entry);
5298 }
Kay, Allen M38717942008-09-09 18:37:29 +03005299}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005300
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005301#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Pan65ca7f52016-12-06 10:14:23 -08005302#define MAX_NR_PASID_BITS (20)
5303static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5304{
5305 /*
5306 * Convert ecap_pss to extend context entry pts encoding, also
5307 * respect the soft pasid_max value set by the iommu.
5308 * - number of PASID bits = ecap_pss + 1
5309 * - number of PASID table entries = 2^(pts + 5)
5310 * Therefore, pts = ecap_pss - 4
5311 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5312 */
5313 if (ecap_pss(iommu->ecap) < 5)
5314 return 0;
5315
5316 /* pasid_max is encoded as actual number of entries not the bits */
5317 return find_first_bit((unsigned long *)&iommu->pasid_max,
5318 MAX_NR_PASID_BITS) - 5;
5319}
5320
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005321int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5322{
5323 struct device_domain_info *info;
5324 struct context_entry *context;
5325 struct dmar_domain *domain;
5326 unsigned long flags;
5327 u64 ctx_lo;
5328 int ret;
5329
5330 domain = get_valid_domain_for_dev(sdev->dev);
5331 if (!domain)
5332 return -EINVAL;
5333
5334 spin_lock_irqsave(&device_domain_lock, flags);
5335 spin_lock(&iommu->lock);
5336
5337 ret = -EINVAL;
5338 info = sdev->dev->archdata.iommu;
5339 if (!info || !info->pasid_supported)
5340 goto out;
5341
5342 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5343 if (WARN_ON(!context))
5344 goto out;
5345
5346 ctx_lo = context[0].lo;
5347
5348 sdev->did = domain->iommu_did[iommu->seq_id];
5349 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5350
5351 if (!(ctx_lo & CONTEXT_PASIDE)) {
5352 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Pan65ca7f52016-12-06 10:14:23 -08005353 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5354 intel_iommu_get_pts(iommu);
5355
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005356 wmb();
5357 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5358 * extended to permit requests-with-PASID if the PASIDE bit
5359 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5360 * however, the PASIDE bit is ignored and requests-with-PASID
5361 * are unconditionally blocked. Which makes less sense.
5362 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5363 * "guest mode" translation types depending on whether ATS
5364 * is available or not. Annoyingly, we can't use the new
5365 * modes *unless* PASIDE is set. */
5366 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5367 ctx_lo &= ~CONTEXT_TT_MASK;
5368 if (info->ats_supported)
5369 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5370 else
5371 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5372 }
5373 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005374 if (iommu->pasid_state_table)
5375 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005376 if (info->pri_supported)
5377 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005378 context[0].lo = ctx_lo;
5379 wmb();
5380 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5381 DMA_CCMD_MASK_NOBIT,
5382 DMA_CCMD_DEVICE_INVL);
5383 }
5384
5385 /* Enable PASID support in the device, if it wasn't already */
5386 if (!info->pasid_enabled)
5387 iommu_enable_dev_iotlb(info);
5388
5389 if (info->ats_enabled) {
5390 sdev->dev_iotlb = 1;
5391 sdev->qdep = info->ats_qdep;
5392 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5393 sdev->qdep = 0;
5394 }
5395 ret = 0;
5396
5397 out:
5398 spin_unlock(&iommu->lock);
5399 spin_unlock_irqrestore(&device_domain_lock, flags);
5400
5401 return ret;
5402}
5403
5404struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5405{
5406 struct intel_iommu *iommu;
5407 u8 bus, devfn;
5408
5409 if (iommu_dummy(dev)) {
5410 dev_warn(dev,
5411 "No IOMMU translation for device; cannot enable SVM\n");
5412 return NULL;
5413 }
5414
5415 iommu = device_to_iommu(dev, &bus, &devfn);
5416 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005417 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005418 return NULL;
5419 }
5420
5421 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005422 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005423 return NULL;
5424 }
5425
5426 return iommu;
5427}
5428#endif /* CONFIG_INTEL_IOMMU_SVM */
5429
Joerg Roedelb0119e82017-02-01 13:23:08 +01005430const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005431 .capable = intel_iommu_capable,
5432 .domain_alloc = intel_iommu_domain_alloc,
5433 .domain_free = intel_iommu_domain_free,
5434 .attach_dev = intel_iommu_attach_device,
5435 .detach_dev = intel_iommu_detach_device,
5436 .map = intel_iommu_map,
5437 .unmap = intel_iommu_unmap,
5438 .map_sg = default_iommu_map_sg,
5439 .iova_to_phys = intel_iommu_iova_to_phys,
5440 .add_device = intel_iommu_add_device,
5441 .remove_device = intel_iommu_remove_device,
5442 .get_resv_regions = intel_iommu_get_resv_regions,
5443 .put_resv_regions = intel_iommu_put_resv_regions,
5444 .device_group = pci_device_group,
5445 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005446};
David Woodhouse9af88142009-02-13 23:18:03 +00005447
Daniel Vetter94526182013-01-20 23:50:13 +01005448static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5449{
5450 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005451 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005452 dmar_map_gfx = 0;
5453}
5454
5455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5462
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005463static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005464{
5465 /*
5466 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005467 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005468 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005469 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005470 rwbf_quirk = 1;
5471}
5472
5473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005474DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5475DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5476DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5477DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5479DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005480
Adam Jacksoneecfd572010-08-25 21:17:34 +01005481#define GGC 0x52
5482#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5483#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5484#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5485#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5486#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5487#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5488#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5489#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5490
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005491static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005492{
5493 unsigned short ggc;
5494
Adam Jacksoneecfd572010-08-25 21:17:34 +01005495 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005496 return;
5497
Adam Jacksoneecfd572010-08-25 21:17:34 +01005498 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005499 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005500 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005501 } else if (dmar_map_gfx) {
5502 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005503 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005504 intel_iommu_strict = 1;
5505 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005506}
5507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5511
David Woodhousee0fc7e02009-09-30 09:12:17 -07005512/* On Tylersburg chipsets, some BIOSes have been known to enable the
5513 ISOCH DMAR unit for the Azalia sound device, but not give it any
5514 TLB entries, which causes it to deadlock. Check for that. We do
5515 this in a function called from init_dmars(), instead of in a PCI
5516 quirk, because we don't want to print the obnoxious "BIOS broken"
5517 message if VT-d is actually disabled.
5518*/
5519static void __init check_tylersburg_isoch(void)
5520{
5521 struct pci_dev *pdev;
5522 uint32_t vtisochctrl;
5523
5524 /* If there's no Azalia in the system anyway, forget it. */
5525 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5526 if (!pdev)
5527 return;
5528 pci_dev_put(pdev);
5529
5530 /* System Management Registers. Might be hidden, in which case
5531 we can't do the sanity check. But that's OK, because the
5532 known-broken BIOSes _don't_ actually hide it, so far. */
5533 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5534 if (!pdev)
5535 return;
5536
5537 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5538 pci_dev_put(pdev);
5539 return;
5540 }
5541
5542 pci_dev_put(pdev);
5543
5544 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5545 if (vtisochctrl & 1)
5546 return;
5547
5548 /* Drop all bits other than the number of TLB entries */
5549 vtisochctrl &= 0x1c;
5550
5551 /* If we have the recommended number of TLB entries (16), fine. */
5552 if (vtisochctrl == 0x10)
5553 return;
5554
5555 /* Zero TLB entries? You get to ride the short bus to school. */
5556 if (!vtisochctrl) {
5557 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5558 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5559 dmi_get_system_info(DMI_BIOS_VENDOR),
5560 dmi_get_system_info(DMI_BIOS_VERSION),
5561 dmi_get_system_info(DMI_PRODUCT_VERSION));
5562 iommu_identity_mapping |= IDENTMAP_AZALIA;
5563 return;
5564 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005565
5566 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005567 vtisochctrl);
5568}