blob: d75238f2c5378264bfa6b0249267f0254565217b [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020039#include <linux/of.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080042
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020044#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020045
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046#define DSS_SZ_REGS SZ_512
47
48struct dss_reg {
49 u16 idx;
50};
51
52#define DSS_REG(idx) ((const struct dss_reg) { idx })
53
54#define DSS_REVISION DSS_REG(0x0000)
55#define DSS_SYSCONFIG DSS_REG(0x0010)
56#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020057#define DSS_CONTROL DSS_REG(0x0040)
58#define DSS_SDI_CONTROL DSS_REG(0x0044)
59#define DSS_PLL_CONTROL DSS_REG(0x0048)
60#define DSS_SDI_STATUS DSS_REG(0x005C)
61
62#define REG_GET(idx, start, end) \
63 FLD_GET(dss_read_reg(idx), start, end)
64
65#define REG_FLD_MOD(idx, val, start, end) \
66 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
67
Tomi Valkeinen852f0832012-02-17 17:58:04 +020068static int dss_runtime_get(void);
69static void dss_runtime_put(void);
70
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053071struct dss_features {
72 u8 fck_div_max;
73 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020074 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020075 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053076 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053077 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053078};
79
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000081 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053083 struct regmap *syscon_pll_ctrl;
84 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030085
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020086 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020088 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020089
90 unsigned long cache_req_pck;
91 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020092 struct dispc_clock_info cache_dispc_cinfo;
93
Archit Taneja5a8b5722011-05-12 17:26:29 +053094 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053095 enum omap_dss_clk_source dispc_clk_source;
96 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020097
Tomi Valkeinen69f06052011-06-01 15:56:39 +030098 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020099 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530100
101 const struct dss_features *feat;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200102} dss;
103
Taneja, Archit235e7db2011-03-14 23:28:21 -0500104static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530105 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
106 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
107 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200108 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
109 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530110};
111
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112static inline void dss_write_reg(const struct dss_reg idx, u32 val)
113{
114 __raw_writel(val, dss.base + idx.idx);
115}
116
117static inline u32 dss_read_reg(const struct dss_reg idx)
118{
119 return __raw_readl(dss.base + idx.idx);
120}
121
122#define SR(reg) \
123 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
124#define RR(reg) \
125 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
126
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300127static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200128{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300129 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200130
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200131 SR(CONTROL);
132
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200133 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
134 OMAP_DISPLAY_TYPE_SDI) {
135 SR(SDI_CONTROL);
136 SR(PLL_CONTROL);
137 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300138
139 dss.ctx_valid = true;
140
141 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142}
143
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300144static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200145{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300146 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300148 if (!dss.ctx_valid)
149 return;
150
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200151 RR(CONTROL);
152
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200153 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
154 OMAP_DISPLAY_TYPE_SDI) {
155 RR(SDI_CONTROL);
156 RR(PLL_CONTROL);
157 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300158
159 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160}
161
162#undef SR
163#undef RR
164
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530165void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
166{
167 unsigned shift;
168 unsigned val;
169
170 if (!dss.syscon_pll_ctrl)
171 return;
172
173 val = !enable;
174
175 switch (pll_id) {
176 case DSS_PLL_VIDEO1:
177 shift = 0;
178 break;
179 case DSS_PLL_VIDEO2:
180 shift = 1;
181 break;
182 case DSS_PLL_HDMI:
183 shift = 2;
184 break;
185 default:
186 DSSERR("illegal DSS PLL ID %d\n", pll_id);
187 return;
188 }
189
190 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
191 1 << shift, val << shift);
192}
193
194void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
195 enum omap_channel channel)
196{
197 unsigned shift, val;
198
199 if (!dss.syscon_pll_ctrl)
200 return;
201
202 switch (channel) {
203 case OMAP_DSS_CHANNEL_LCD:
204 shift = 3;
205
206 switch (pll_id) {
207 case DSS_PLL_VIDEO1:
208 val = 0; break;
209 case DSS_PLL_HDMI:
210 val = 1; break;
211 default:
212 DSSERR("error in PLL mux config for LCD\n");
213 return;
214 }
215
216 break;
217 case OMAP_DSS_CHANNEL_LCD2:
218 shift = 5;
219
220 switch (pll_id) {
221 case DSS_PLL_VIDEO1:
222 val = 0; break;
223 case DSS_PLL_VIDEO2:
224 val = 1; break;
225 case DSS_PLL_HDMI:
226 val = 2; break;
227 default:
228 DSSERR("error in PLL mux config for LCD2\n");
229 return;
230 }
231
232 break;
233 case OMAP_DSS_CHANNEL_LCD3:
234 shift = 7;
235
236 switch (pll_id) {
237 case DSS_PLL_VIDEO1:
238 val = 1; break;
239 case DSS_PLL_VIDEO2:
240 val = 0; break;
241 case DSS_PLL_HDMI:
242 val = 2; break;
243 default:
244 DSSERR("error in PLL mux config for LCD3\n");
245 return;
246 }
247
248 break;
249 default:
250 DSSERR("error in PLL mux config\n");
251 return;
252 }
253
254 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
255 0x3 << shift, val << shift);
256}
257
Archit Taneja889b4fd2012-07-20 17:18:49 +0530258void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259{
260 u32 l;
261
262 BUG_ON(datapairs > 3 || datapairs < 1);
263
264 l = dss_read_reg(DSS_SDI_CONTROL);
265 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
266 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
267 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
268 dss_write_reg(DSS_SDI_CONTROL, l);
269
270 l = dss_read_reg(DSS_PLL_CONTROL);
271 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
272 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
273 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
274 dss_write_reg(DSS_PLL_CONTROL, l);
275}
276
277int dss_sdi_enable(void)
278{
279 unsigned long timeout;
280
281 dispc_pck_free_enable(1);
282
283 /* Reset SDI PLL */
284 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
285 udelay(1); /* wait 2x PCLK */
286
287 /* Lock SDI PLL */
288 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
289
290 /* Waiting for PLL lock request to complete */
291 timeout = jiffies + msecs_to_jiffies(500);
292 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
293 if (time_after_eq(jiffies, timeout)) {
294 DSSERR("PLL lock request timed out\n");
295 goto err1;
296 }
297 }
298
299 /* Clearing PLL_GO bit */
300 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
301
302 /* Waiting for PLL to lock */
303 timeout = jiffies + msecs_to_jiffies(500);
304 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
305 if (time_after_eq(jiffies, timeout)) {
306 DSSERR("PLL lock timed out\n");
307 goto err1;
308 }
309 }
310
311 dispc_lcd_enable_signal(1);
312
313 /* Waiting for SDI reset to complete */
314 timeout = jiffies + msecs_to_jiffies(500);
315 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
316 if (time_after_eq(jiffies, timeout)) {
317 DSSERR("SDI reset timed out\n");
318 goto err2;
319 }
320 }
321
322 return 0;
323
324 err2:
325 dispc_lcd_enable_signal(0);
326 err1:
327 /* Reset SDI PLL */
328 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
329
330 dispc_pck_free_enable(0);
331
332 return -ETIMEDOUT;
333}
334
335void dss_sdi_disable(void)
336{
337 dispc_lcd_enable_signal(0);
338
339 dispc_pck_free_enable(0);
340
341 /* Reset SDI PLL */
342 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
343}
344
Archit Taneja89a35e52011-04-12 13:52:23 +0530345const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530346{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500347 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530348}
349
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200350void dss_dump_clocks(struct seq_file *s)
351{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500352 const char *fclk_name, *fclk_real_name;
353 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200354
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300355 if (dss_runtime_get())
356 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200357
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358 seq_printf(s, "- DSS -\n");
359
Archit Taneja89a35e52011-04-12 13:52:23 +0530360 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
361 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300362 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200363
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200364 seq_printf(s, "%s (%s) = %lu\n",
365 fclk_name, fclk_real_name,
366 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300368 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369}
370
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200371static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372{
373#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
374
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300375 if (dss_runtime_get())
376 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377
378 DUMPREG(DSS_REVISION);
379 DUMPREG(DSS_SYSCONFIG);
380 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200382
383 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
384 OMAP_DISPLAY_TYPE_SDI) {
385 DUMPREG(DSS_SDI_CONTROL);
386 DUMPREG(DSS_PLL_CONTROL);
387 DUMPREG(DSS_SDI_STATUS);
388 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300390 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391#undef DUMPREG
392}
393
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300394static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200396 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600397 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200398
Taneja, Archit66534e82011-03-08 05:50:34 -0600399 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530400 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600401 b = 0;
402 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530403 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600404 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600405 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530406 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
407 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530408 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600409 default:
410 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300411 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600412 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300413
Taneja, Architea751592011-03-08 05:50:35 -0600414 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
415
416 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200417
418 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200419}
420
Archit Taneja5a8b5722011-05-12 17:26:29 +0530421void dss_select_dsi_clk_source(int dsi_module,
422 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200423{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530424 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200425
Taneja, Archit66534e82011-03-08 05:50:34 -0600426 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530427 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600428 b = 0;
429 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530430 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530431 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600432 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600433 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530434 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
435 BUG_ON(dsi_module != 1);
436 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530437 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600438 default:
439 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300440 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600441 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300442
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530443 pos = dsi_module == 0 ? 1 : 10;
444 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200445
Archit Taneja5a8b5722011-05-12 17:26:29 +0530446 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200447}
448
Taneja, Architea751592011-03-08 05:50:35 -0600449void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530450 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600451{
452 int b, ix, pos;
453
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300454 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
455 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600456 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300457 }
Taneja, Architea751592011-03-08 05:50:35 -0600458
459 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530460 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600461 b = 0;
462 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530463 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600464 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
465 b = 1;
Taneja, Architea751592011-03-08 05:50:35 -0600466 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530467 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530468 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
469 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530470 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530471 break;
Taneja, Architea751592011-03-08 05:50:35 -0600472 default:
473 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300474 return;
Taneja, Architea751592011-03-08 05:50:35 -0600475 }
476
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530477 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
478 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600479 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
480
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530481 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
482 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600483 dss.lcd_clk_source[ix] = clk_src;
484}
485
Archit Taneja89a35e52011-04-12 13:52:23 +0530486enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200487{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200488 return dss.dispc_clk_source;
489}
490
Archit Taneja5a8b5722011-05-12 17:26:29 +0530491enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200492{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530493 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494}
495
Archit Taneja89a35e52011-04-12 13:52:23 +0530496enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600497{
Archit Taneja89976f22011-03-31 13:23:35 +0530498 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530499 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
500 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530501 return dss.lcd_clk_source[ix];
502 } else {
503 /* LCD_CLK source is the same as DISPC_FCLK source for
504 * OMAP2 and OMAP3 */
505 return dss.dispc_clk_source;
506 }
Taneja, Architea751592011-03-08 05:50:35 -0600507}
508
Tomi Valkeinen688af022013-10-31 16:41:57 +0200509bool dss_div_calc(unsigned long pck, unsigned long fck_min,
510 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200511{
512 int fckd, fckd_start, fckd_stop;
513 unsigned long fck;
514 unsigned long fck_hw_max;
515 unsigned long fckd_hw_max;
516 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300517 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200518
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200519 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
520
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200521 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200522 unsigned pckd;
523
524 pckd = fck_hw_max / pck;
525
526 fck = pck * pckd;
527
528 fck = clk_round_rate(dss.dss_clk, fck);
529
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200530 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200531 }
532
Tomi Valkeinen43417822013-03-05 16:34:05 +0200533 fckd_hw_max = dss.feat->fck_div_max;
534
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300535 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200536 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200537
538 fck_min = fck_min ? fck_min : 1;
539
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300540 fckd_start = min(prate * m / fck_min, fckd_hw_max);
541 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200542
543 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200544 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200545
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200546 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200547 return true;
548 }
549
550 return false;
551}
552
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200553int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200554{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200555 int r;
556
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200557 DSSDBG("set fck to %lu\n", rate);
558
Tomi Valkeinenada94432013-10-31 16:06:38 +0200559 r = clk_set_rate(dss.dss_clk, rate);
560 if (r)
561 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200562
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200563 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
564
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200565 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300566 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200567 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200568
569 return 0;
570}
571
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200572unsigned long dss_get_dispc_clk_rate(void)
573{
574 return dss.dss_clk_rate;
575}
576
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300577static int dss_setup_default_clock(void)
578{
579 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200580 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300581 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300582 int r;
583
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300584 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
585
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200586 if (dss.parent_clk == NULL) {
587 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
588 } else {
589 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300590
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200591 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
592 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200593 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200594 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300595
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200596 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300597 if (r)
598 return r;
599
600 return 0;
601}
602
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200603void dss_set_venc_output(enum omap_dss_venc_type type)
604{
605 int l = 0;
606
607 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
608 l = 0;
609 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
610 l = 1;
611 else
612 BUG();
613
614 /* venc out selection. 0 = comp, 1 = svideo */
615 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
616}
617
618void dss_set_dac_pwrdn_bgz(bool enable)
619{
620 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
621}
622
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500623void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530624{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500625 enum omap_display_type dp;
626 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
627
628 /* Complain about invalid selections */
629 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
630 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
631
632 /* Select only if we have options */
633 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
634 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530635}
636
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300637enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
638{
639 enum omap_display_type displays;
640
641 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
642 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
643 return DSS_VENC_TV_CLK;
644
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500645 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
646 return DSS_HDMI_M_PCLK;
647
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300648 return REG_GET(DSS_CONTROL, 15, 15);
649}
650
Archit Taneja064c2a42014-04-23 18:00:18 +0530651static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300652{
653 if (channel != OMAP_DSS_CHANNEL_LCD)
654 return -EINVAL;
655
656 return 0;
657}
658
Archit Taneja064c2a42014-04-23 18:00:18 +0530659static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300660{
661 int val;
662
663 switch (channel) {
664 case OMAP_DSS_CHANNEL_LCD2:
665 val = 0;
666 break;
667 case OMAP_DSS_CHANNEL_DIGIT:
668 val = 1;
669 break;
670 default:
671 return -EINVAL;
672 }
673
674 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
675
676 return 0;
677}
678
Archit Taneja064c2a42014-04-23 18:00:18 +0530679static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300680{
681 int val;
682
683 switch (channel) {
684 case OMAP_DSS_CHANNEL_LCD:
685 val = 1;
686 break;
687 case OMAP_DSS_CHANNEL_LCD2:
688 val = 2;
689 break;
690 case OMAP_DSS_CHANNEL_LCD3:
691 val = 3;
692 break;
693 case OMAP_DSS_CHANNEL_DIGIT:
694 val = 0;
695 break;
696 default:
697 return -EINVAL;
698 }
699
700 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
701
702 return 0;
703}
704
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200705static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
706{
707 switch (port) {
708 case 0:
709 return dss_dpi_select_source_omap5(port, channel);
710 case 1:
711 if (channel != OMAP_DSS_CHANNEL_LCD2)
712 return -EINVAL;
713 break;
714 case 2:
715 if (channel != OMAP_DSS_CHANNEL_LCD3)
716 return -EINVAL;
717 break;
718 default:
719 return -EINVAL;
720 }
721
722 return 0;
723}
724
Archit Taneja064c2a42014-04-23 18:00:18 +0530725int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300726{
Archit Taneja064c2a42014-04-23 18:00:18 +0530727 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300728}
729
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000730static int dss_get_clocks(void)
731{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300732 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000733
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300734 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300735 if (IS_ERR(clk)) {
736 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300737 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600738 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000739
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300740 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000741
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200742 if (dss.feat->parent_clk_name) {
743 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200744 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200745 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300746 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200747 }
748 } else {
749 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300750 }
751
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200752 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300753
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000754 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000755}
756
757static void dss_put_clocks(void)
758{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200759 if (dss.parent_clk)
760 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000761}
762
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200763static int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000764{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300765 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000766
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300767 DSSDBG("dss_runtime_get\n");
768
769 r = pm_runtime_get_sync(&dss.pdev->dev);
770 WARN_ON(r < 0);
771 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000772}
773
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200774static void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000775{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300776 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000777
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300778 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000779
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200780 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300781 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000782}
783
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000784/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530785#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000786void dss_debug_dump_clocks(struct seq_file *s)
787{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000788 dss_dump_clocks(s);
789 dispc_dump_clocks(s);
790#ifdef CONFIG_OMAP2_DSS_DSI
791 dsi_dump_clocks(s);
792#endif
793}
794#endif
795
Archit Taneja387ce9f2014-05-22 17:01:57 +0530796
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200797static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530798 OMAP_DISPLAY_TYPE_DPI,
799};
800
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200801static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530802 OMAP_DISPLAY_TYPE_DPI,
803 OMAP_DISPLAY_TYPE_SDI,
804};
805
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200806static const enum omap_display_type dra7xx_ports[] = {
807 OMAP_DISPLAY_TYPE_DPI,
808 OMAP_DISPLAY_TYPE_DPI,
809 OMAP_DISPLAY_TYPE_DPI,
810};
811
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300812static const struct dss_features omap24xx_dss_feats __initconst = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200813 /*
814 * fck div max is really 16, but the divider range has gaps. The range
815 * from 1 to 6 has no gaps, so let's use that as a max.
816 */
817 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300818 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200819 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300820 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530821 .ports = omap2plus_ports,
822 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300823};
824
825static const struct dss_features omap34xx_dss_feats __initconst = {
826 .fck_div_max = 16,
827 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200828 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300829 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530830 .ports = omap34xx_ports,
831 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300832};
833
834static const struct dss_features omap3630_dss_feats __initconst = {
835 .fck_div_max = 32,
836 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200837 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300838 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530839 .ports = omap2plus_ports,
840 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300841};
842
843static const struct dss_features omap44xx_dss_feats __initconst = {
844 .fck_div_max = 32,
845 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200846 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300847 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530848 .ports = omap2plus_ports,
849 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300850};
851
852static const struct dss_features omap54xx_dss_feats __initconst = {
853 .fck_div_max = 64,
854 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200855 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300856 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530857 .ports = omap2plus_ports,
858 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300859};
860
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530861static const struct dss_features am43xx_dss_feats __initconst = {
862 .fck_div_max = 0,
863 .dss_fck_multiplier = 0,
864 .parent_clk_name = NULL,
865 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530866 .ports = omap2plus_ports,
867 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530868};
869
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200870static const struct dss_features dra7xx_dss_feats __initconst = {
871 .fck_div_max = 64,
872 .dss_fck_multiplier = 1,
873 .parent_clk_name = "dpll_per_x2_ck",
874 .dpi_select_source = &dss_dpi_select_source_dra7xx,
875 .ports = dra7xx_ports,
876 .num_ports = ARRAY_SIZE(dra7xx_ports),
877};
878
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300879static int __init dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530880{
881 const struct dss_features *src;
882 struct dss_features *dst;
883
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300884 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530885 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300886 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530887 return -ENOMEM;
888 }
889
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300890 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300891 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530892 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300893 break;
894
895 case OMAPDSS_VER_OMAP34xx_ES1:
896 case OMAPDSS_VER_OMAP34xx_ES3:
897 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530898 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300899 break;
900
901 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530902 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300903 break;
904
905 case OMAPDSS_VER_OMAP4430_ES1:
906 case OMAPDSS_VER_OMAP4430_ES2:
907 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530908 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300909 break;
910
911 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530912 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300913 break;
914
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530915 case OMAPDSS_VER_AM43xx:
916 src = &am43xx_dss_feats;
917 break;
918
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200919 case OMAPDSS_VER_DRA7xx:
920 src = &dra7xx_dss_feats;
921 break;
922
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300923 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530924 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300925 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530926
927 memcpy(dst, src, sizeof(*dst));
928 dss.feat = dst;
929
930 return 0;
931}
932
Tomi Valkeinen5f0bc7a2014-03-20 11:55:02 +0200933static int __init dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200934{
935 struct device_node *parent = pdev->dev.of_node;
936 struct device_node *port;
937 int r;
938
939 if (parent == NULL)
940 return 0;
941
942 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530943 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200944 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200945
Archit Taneja387ce9f2014-05-22 17:01:57 +0530946 if (dss.feat->num_ports == 0)
947 return 0;
948
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200949 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530950 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200951 u32 reg;
952
953 r = of_property_read_u32(port, "reg", &reg);
954 if (r)
955 reg = 0;
956
Archit Taneja387ce9f2014-05-22 17:01:57 +0530957 if (reg >= dss.feat->num_ports)
958 continue;
959
960 port_type = dss.feat->ports[reg];
961
962 switch (port_type) {
963 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200964 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530965 break;
966 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200967 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530968 break;
969 default:
970 break;
971 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200972 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
973
974 return 0;
975}
976
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530977static void __exit dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200978{
Archit Taneja80eb6752014-06-02 14:11:51 +0530979 struct device_node *parent = pdev->dev.of_node;
980 struct device_node *port;
981
982 if (parent == NULL)
983 return;
984
985 port = omapdss_of_get_next_port(parent, NULL);
986 if (!port)
987 return;
988
Archit Taneja387ce9f2014-05-22 17:01:57 +0530989 if (dss.feat->num_ports == 0)
990 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200991
Archit Taneja387ce9f2014-05-22 17:01:57 +0530992 do {
993 enum omap_display_type port_type;
994 u32 reg;
995 int r;
996
997 r = of_property_read_u32(port, "reg", &reg);
998 if (r)
999 reg = 0;
1000
1001 if (reg >= dss.feat->num_ports)
1002 continue;
1003
1004 port_type = dss.feat->ports[reg];
1005
1006 switch (port_type) {
1007 case OMAP_DISPLAY_TYPE_DPI:
1008 dpi_uninit_port(port);
1009 break;
1010 case OMAP_DISPLAY_TYPE_SDI:
1011 sdi_uninit_port(port);
1012 break;
1013 default:
1014 break;
1015 }
1016 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001017}
1018
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001019/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001020static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001021{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001022 struct resource *dss_mem;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301023 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001024 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001025 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001026
1027 dss.pdev = pdev;
1028
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001029 r = dss_init_features(dss.pdev);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301030 if (r)
1031 return r;
1032
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001033 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1034 if (!dss_mem) {
1035 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001036 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001037 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001038
Julia Lawall6e2a14d2012-01-24 14:00:45 +01001039 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1040 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001041 if (!dss.base) {
1042 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001043 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001044 }
1045
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001046 r = dss_get_clocks();
1047 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02001048 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001049
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001050 r = dss_setup_default_clock();
1051 if (r)
1052 goto err_setup_clocks;
1053
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001054 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001055
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001056 r = dss_runtime_get();
1057 if (r)
1058 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001059
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02001060 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1061
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001062 /* Select DPLL */
1063 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1064
Tomi Valkeinena5b83992012-10-22 16:58:36 +03001065 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
1066
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001067#ifdef CONFIG_OMAP2_DSS_VENC
1068 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1069 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1070 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1071#endif
1072 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1073 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1074 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
1075 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1076 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001077
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001078 dss_init_ports(pdev);
1079
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301080 if (np && of_property_read_bool(np, "syscon-pll-ctrl")) {
1081 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1082 "syscon-pll-ctrl");
1083 if (IS_ERR(dss.syscon_pll_ctrl)) {
1084 dev_err(&pdev->dev,
1085 "failed to get syscon-pll-ctrl regmap\n");
1086 return PTR_ERR(dss.syscon_pll_ctrl);
1087 }
1088
1089 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1090 &dss.syscon_pll_ctrl_offset)) {
1091 dev_err(&pdev->dev,
1092 "failed to get syscon-pll-ctrl offset\n");
1093 return -EINVAL;
1094 }
1095 }
1096
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001097 rev = dss_read_reg(DSS_REVISION);
1098 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1099 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1100
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001101 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001102
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001103 dss_debugfs_create_file("dss", dss_dump_regs);
1104
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001105 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001106
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001107err_runtime_get:
1108 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001109err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001110 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001111 return r;
1112}
1113
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001114static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001115{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301116 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001117
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001118 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001119
1120 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001121
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001122 return 0;
1123}
1124
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001125static int dss_runtime_suspend(struct device *dev)
1126{
1127 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001128 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001129 return 0;
1130}
1131
1132static int dss_runtime_resume(struct device *dev)
1133{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001134 int r;
1135 /*
1136 * Set an arbitrarily high tput request to ensure OPP100.
1137 * What we should really do is to make a request to stay in OPP100,
1138 * without any tput requirements, but that is not currently possible
1139 * via the PM layer.
1140 */
1141
1142 r = dss_set_min_bus_tput(dev, 1000000000);
1143 if (r)
1144 return r;
1145
Tomi Valkeinen39020712011-05-26 14:54:05 +03001146 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001147 return 0;
1148}
1149
1150static const struct dev_pm_ops dss_pm_ops = {
1151 .runtime_suspend = dss_runtime_suspend,
1152 .runtime_resume = dss_runtime_resume,
1153};
1154
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001155static const struct of_device_id dss_of_match[] = {
1156 { .compatible = "ti,omap2-dss", },
1157 { .compatible = "ti,omap3-dss", },
1158 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001159 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001160 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001161 {},
1162};
1163
1164MODULE_DEVICE_TABLE(of, dss_of_match);
1165
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001166static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001167 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001168 .driver = {
1169 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001170 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001171 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001172 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001173 },
1174};
1175
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001176int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001177{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02001178 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001179}
1180
1181void dss_uninit_platform_driver(void)
1182{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001183 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001184}