blob: 1baef4ac7ecb1fd8664e4e056108fb47305abc3d [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Sean Paul23201752018-01-08 14:55:42 -050037#include <drm/drm_hdcp.h>
Shashank Sharma15953632017-03-13 16:54:03 +053038#include <drm/drm_scdc_helper.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jerome Anand46d196e2017-01-25 04:27:50 +053041#include <drm/intel_lpe_audio.h>
Eric Anholt7d573822009-01-02 13:33:00 -080042#include "i915_drv.h"
43
Paulo Zanoni30add222012-10-26 19:05:45 -020044static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
45{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020046 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020047}
48
Daniel Vetterafba0182012-06-12 16:36:45 +020049static void
50assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
51{
Paulo Zanoni30add222012-10-26 19:05:45 -020052 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilsonfac5e232016-07-04 11:34:36 +010053 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterafba0182012-06-12 16:36:45 +020054 uint32_t enabled_bits;
55
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010056 enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020057
Paulo Zanonib242b7f2013-02-18 19:00:26 -030058 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020059 "HDMI port enabled, expecting disabled\n");
60}
61
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030062struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010063{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020064 struct intel_digital_port *intel_dig_port =
65 container_of(encoder, struct intel_digital_port, base.base);
66 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010067}
68
Chris Wilsondf0e9242010-09-09 16:20:55 +010069static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
70{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020071 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010072}
73
Ville Syrjälä1d776532017-10-13 22:40:51 +030074static u32 g4x_infoframe_index(unsigned int type)
David Härdeman3c17fe42010-09-24 21:44:32 +020075{
Damien Lespiau178f7362013-08-06 20:32:18 +010076 switch (type) {
77 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030078 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010079 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030080 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010081 case HDMI_INFOFRAME_TYPE_VENDOR:
82 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020084 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030085 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070086 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070087}
88
Ville Syrjälä1d776532017-10-13 22:40:51 +030089static u32 g4x_infoframe_enable(unsigned int type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070090{
Damien Lespiau178f7362013-08-06 20:32:18 +010091 switch (type) {
92 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030093 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010094 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030095 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010096 case HDMI_INFOFRAME_TYPE_VENDOR:
97 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020099 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -0300100 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300101 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300102}
103
Ville Syrjälä1d776532017-10-13 22:40:51 +0300104static u32 hsw_infoframe_enable(unsigned int type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105{
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 switch (type) {
Ville Syrjälä1d776532017-10-13 22:40:51 +0300107 case DP_SDP_VSC:
108 return VIDEO_DIP_ENABLE_VSC_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100109 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100111 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100113 case HDMI_INFOFRAME_TYPE_VENDOR:
114 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300115 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200116 MISSING_CASE(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300117 return 0;
118 }
119}
120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200121static i915_reg_t
122hsw_dip_data_reg(struct drm_i915_private *dev_priv,
123 enum transcoder cpu_transcoder,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300124 unsigned int type,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200125 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300126{
Damien Lespiau178f7362013-08-06 20:32:18 +0100127 switch (type) {
Ville Syrjälä1d776532017-10-13 22:40:51 +0300128 case DP_SDP_VSC:
129 return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100130 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300131 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100132 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300133 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100134 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300135 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300136 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200137 MISSING_CASE(type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200138 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300139 }
140}
141
Daniel Vettera3da1df2012-05-08 15:19:06 +0200142static void g4x_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100143 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300144 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200145 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700146{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200147 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200148 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100149 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300150 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100151 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200152
Paulo Zanoni822974a2012-05-28 16:42:51 -0300153 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
154
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300155 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100156 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700157
Damien Lespiau178f7362013-08-06 20:32:18 +0100158 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300159
160 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700161
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300162 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700163 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200164 I915_WRITE(VIDEO_DIP_DATA, *data);
165 data++;
166 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300167 /* Write every possible data byte to force correct ECC calculation. */
168 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
169 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300170 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200171
Damien Lespiau178f7362013-08-06 20:32:18 +0100172 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300173 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200174 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700175
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300176 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300177 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200178}
179
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200180static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
181 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800182{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200183 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800184 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800185 u32 val = I915_READ(VIDEO_DIP_CTL);
186
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300187 if ((val & VIDEO_DIP_ENABLE) == 0)
188 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800189
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200190 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300191 return false;
192
193 return val & (VIDEO_DIP_ENABLE_AVI |
194 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800195}
196
Paulo Zanonifdf12502012-05-04 17:18:24 -0300197static void ibx_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100198 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300199 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200200 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300201{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200202 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300203 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100204 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200206 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300207 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200208 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300209
Paulo Zanoni822974a2012-05-28 16:42:51 -0300210 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
211
Paulo Zanonifdf12502012-05-04 17:18:24 -0300212 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100213 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300214
Damien Lespiau178f7362013-08-06 20:32:18 +0100215 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300216
217 I915_WRITE(reg, val);
218
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300219 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300220 for (i = 0; i < len; i += 4) {
221 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
222 data++;
223 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300224 /* Write every possible data byte to force correct ECC calculation. */
225 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
226 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300227 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300228
Damien Lespiau178f7362013-08-06 20:32:18 +0100229 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300230 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200231 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300232
233 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300234 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300235}
236
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200237static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
238 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800239{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200240 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300241 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200242 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
243 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800244 u32 val = I915_READ(reg);
245
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300246 if ((val & VIDEO_DIP_ENABLE) == 0)
247 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300248
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200249 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300250 return false;
251
252 return val & (VIDEO_DIP_ENABLE_AVI |
253 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
254 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800255}
256
Paulo Zanonifdf12502012-05-04 17:18:24 -0300257static void cpt_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100258 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300259 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200260 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700261{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200262 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700263 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100264 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200266 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300267 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200268 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700269
Paulo Zanoni822974a2012-05-28 16:42:51 -0300270 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
271
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530272 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100273 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700274
Paulo Zanoniecb97852012-05-04 17:18:21 -0300275 /* The DIP control register spec says that we need to update the AVI
276 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100277 if (type != HDMI_INFOFRAME_TYPE_AVI)
278 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300279
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300280 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700281
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300282 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700283 for (i = 0; i < len; i += 4) {
284 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
285 data++;
286 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300287 /* Write every possible data byte to force correct ECC calculation. */
288 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
289 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300290 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700291
Damien Lespiau178f7362013-08-06 20:32:18 +0100292 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300293 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200294 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700295
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300296 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300297 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700298}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700299
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200300static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
301 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800302{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200303 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
304 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
305 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800306
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300307 if ((val & VIDEO_DIP_ENABLE) == 0)
308 return false;
309
310 return val & (VIDEO_DIP_ENABLE_AVI |
311 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
312 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800313}
314
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700315static void vlv_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100316 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300317 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200318 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700319{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200320 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700321 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100322 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200324 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300325 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200326 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700327
Paulo Zanoni822974a2012-05-28 16:42:51 -0300328 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
329
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700330 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100331 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700332
Damien Lespiau178f7362013-08-06 20:32:18 +0100333 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300334
335 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700336
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300337 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700338 for (i = 0; i < len; i += 4) {
339 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
340 data++;
341 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300342 /* Write every possible data byte to force correct ECC calculation. */
343 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
344 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300345 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700346
Damien Lespiau178f7362013-08-06 20:32:18 +0100347 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300348 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200349 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700350
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300351 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300352 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700353}
354
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200355static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
356 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800357{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200358 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700359 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200360 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
361 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800362
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300363 if ((val & VIDEO_DIP_ENABLE) == 0)
364 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700365
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200366 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300367 return false;
368
369 return val & (VIDEO_DIP_ENABLE_AVI |
370 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
371 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800372}
373
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300374static void hsw_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100375 const struct intel_crtc_state *crtc_state,
Ville Syrjälä1d776532017-10-13 22:40:51 +0300376 unsigned int type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200377 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300378{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200379 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300380 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100381 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100382 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200383 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
384 i915_reg_t data_reg;
Ville Syrjälä1d776532017-10-13 22:40:51 +0300385 int data_size = type == DP_SDP_VSC ?
386 VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
Damien Lespiau178f7362013-08-06 20:32:18 +0100387 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300388 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300389
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300390 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300391
Damien Lespiau178f7362013-08-06 20:32:18 +0100392 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300393 I915_WRITE(ctl_reg, val);
394
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300395 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300396 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300397 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
398 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300399 data++;
400 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300401 /* Write every possible data byte to force correct ECC calculation. */
Ville Syrjälä1d776532017-10-13 22:40:51 +0300402 for (; i < data_size; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300403 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
404 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300405 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300406
Damien Lespiau178f7362013-08-06 20:32:18 +0100407 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300408 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300409 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300410}
411
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200412static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
413 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800414{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200415 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
416 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800417
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300418 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
419 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
420 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800421}
422
Damien Lespiau5adaea72013-08-06 20:32:19 +0100423/*
424 * The data we write to the DIP data buffer registers is 1 byte bigger than the
425 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
426 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
427 * used for both technologies.
428 *
429 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
430 * DW1: DB3 | DB2 | DB1 | DB0
431 * DW2: DB7 | DB6 | DB5 | DB4
432 * DW3: ...
433 *
434 * (HB is Header Byte, DB is Data Byte)
435 *
436 * The hdmi pack() functions don't know about that hardware specific hole so we
437 * trick them by giving an offset into the buffer and moving back the header
438 * bytes by one.
439 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100440static void intel_write_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100441 const struct intel_crtc_state *crtc_state,
Damien Lespiau9198ee52013-08-06 20:32:24 +0100442 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700443{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300444 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100445 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
446 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700447
Damien Lespiau5adaea72013-08-06 20:32:19 +0100448 /* see comment above for the reason for this offset */
449 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
450 if (len < 0)
451 return;
452
453 /* Insert the 'hole' (see big comment above) at position 3 */
454 buffer[0] = buffer[1];
455 buffer[1] = buffer[2];
456 buffer[2] = buffer[3];
457 buffer[3] = 0;
458 len++;
459
Ville Syrjäläf99be1b2017-08-18 16:49:54 +0300460 intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700461}
462
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300463static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100464 const struct intel_crtc_state *crtc_state)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700465{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200466 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200467 const struct drm_display_mode *adjusted_mode =
468 &crtc_state->base.adjusted_mode;
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530469 struct drm_connector *connector = &intel_hdmi->attached_connector->base;
470 bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
Damien Lespiau5adaea72013-08-06 20:32:19 +0100471 union hdmi_infoframe frame;
472 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700473
Damien Lespiau5adaea72013-08-06 20:32:19 +0100474 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530475 adjusted_mode,
476 is_hdmi2_sink);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100477 if (ret < 0) {
478 DRM_ERROR("couldn't fill AVI infoframe\n");
479 return;
480 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300481
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530482 if (crtc_state->ycbcr420)
483 frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
484 else
485 frame.avi.colorspace = HDMI_COLORSPACE_RGB;
486
Ville Syrjälä779c4c22017-01-11 14:57:24 +0200487 drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +0200488 crtc_state->limited_color_range ?
489 HDMI_QUANTIZATION_RANGE_LIMITED :
490 HDMI_QUANTIZATION_RANGE_FULL,
Ville Syrjälä9271c0c2017-11-08 17:25:04 +0200491 intel_hdmi->rgb_quant_range_selectable,
492 is_hdmi2_sink);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200493
Shashank Sharma2d8bd2b2017-07-21 20:55:08 +0530494 /* TODO: handle pixel repetition for YCBCR420 outputs */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100495 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700496}
497
Maarten Lankhorstac240282016-11-23 15:57:00 +0100498static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
499 const struct intel_crtc_state *crtc_state)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700500{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100501 union hdmi_infoframe frame;
502 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700503
Damien Lespiau5adaea72013-08-06 20:32:19 +0100504 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
505 if (ret < 0) {
506 DRM_ERROR("couldn't fill SPD infoframe\n");
507 return;
508 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700509
Damien Lespiau5adaea72013-08-06 20:32:19 +0100510 frame.spd.sdi = HDMI_SPD_SDI_PC;
511
Maarten Lankhorstac240282016-11-23 15:57:00 +0100512 intel_write_infoframe(encoder, crtc_state, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700513}
514
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100515static void
516intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200517 const struct intel_crtc_state *crtc_state,
518 const struct drm_connector_state *conn_state)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100519{
520 union hdmi_infoframe frame;
521 int ret;
522
523 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200524 conn_state->connector,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100525 &crtc_state->base.adjusted_mode);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100526 if (ret < 0)
527 return;
528
Maarten Lankhorstac240282016-11-23 15:57:00 +0100529 intel_write_infoframe(encoder, crtc_state, &frame);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100530}
531
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300532static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200533 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100534 const struct intel_crtc_state *crtc_state,
535 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300536{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100537 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200538 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
539 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200540 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300541 u32 val = I915_READ(reg);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200542 u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300543
Daniel Vetterafba0182012-06-12 16:36:45 +0200544 assert_hdmi_port_disabled(intel_hdmi);
545
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300546 /* If the registers were not initialized yet, they might be zeroes,
547 * which means we're selecting the AVI DIP and we're setting its
548 * frequency to once. This seems to really confuse the HW and make
549 * things stop working (the register spec says the AVI always needs to
550 * be sent every VSync). So here we avoid writing to the register more
551 * than we need and also explicitly select the AVI DIP and explicitly
552 * set its frequency to every VSync. Avoiding to write it twice seems to
553 * be enough to solve the problem, but being defensive shouldn't hurt us
554 * either. */
555 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
556
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200557 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300558 if (!(val & VIDEO_DIP_ENABLE))
559 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300560 if (port != (val & VIDEO_DIP_PORT_MASK)) {
561 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
562 (val & VIDEO_DIP_PORT_MASK) >> 29);
563 return;
564 }
565 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
566 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300567 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300568 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300569 return;
570 }
571
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300572 if (port != (val & VIDEO_DIP_PORT_MASK)) {
573 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300574 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
575 (val & VIDEO_DIP_PORT_MASK) >> 29);
576 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300577 }
578 val &= ~VIDEO_DIP_PORT_MASK;
579 val |= port;
580 }
581
Paulo Zanoni822974a2012-05-28 16:42:51 -0300582 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300583 val &= ~(VIDEO_DIP_ENABLE_AVI |
584 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300585
Paulo Zanonif278d972012-05-28 16:42:50 -0300586 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300587 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300588
Maarten Lankhorstac240282016-11-23 15:57:00 +0100589 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
590 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200591 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300592}
593
Maarten Lankhorstac240282016-11-23 15:57:00 +0100594static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300595{
Maarten Lankhorstac240282016-11-23 15:57:00 +0100596 struct drm_connector *connector = conn_state->connector;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300597
598 /*
599 * HDMI cloning is only supported on g4x which doesn't
600 * support deep color or GCP infoframes anyway so no
601 * need to worry about multiple HDMI sinks here.
602 */
Ville Syrjälä6d674152015-05-05 17:06:20 +0300603
Maarten Lankhorstac240282016-11-23 15:57:00 +0100604 return connector->display_info.bpc > 8;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300605}
606
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300607/*
608 * Determine if default_phase=1 can be indicated in the GCP infoframe.
609 *
610 * From HDMI specification 1.4a:
611 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
612 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
613 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
614 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
615 * phase of 0
616 */
617static bool gcp_default_phase_possible(int pipe_bpp,
618 const struct drm_display_mode *mode)
619{
620 unsigned int pixels_per_group;
621
622 switch (pipe_bpp) {
623 case 30:
624 /* 4 pixels in 5 clocks */
625 pixels_per_group = 4;
626 break;
627 case 36:
628 /* 2 pixels in 3 clocks */
629 pixels_per_group = 2;
630 break;
631 case 48:
632 /* 1 pixel in 2 clocks */
633 pixels_per_group = 1;
634 break;
635 default:
636 /* phase information not relevant for 8bpc */
637 return false;
638 }
639
640 return mode->crtc_hdisplay % pixels_per_group == 0 &&
641 mode->crtc_htotal % pixels_per_group == 0 &&
642 mode->crtc_hblank_start % pixels_per_group == 0 &&
643 mode->crtc_hblank_end % pixels_per_group == 0 &&
644 mode->crtc_hsync_start % pixels_per_group == 0 &&
645 mode->crtc_hsync_end % pixels_per_group == 0 &&
646 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
647 mode->crtc_htotal/2 % pixels_per_group == 0);
648}
649
Maarten Lankhorstac240282016-11-23 15:57:00 +0100650static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
651 const struct intel_crtc_state *crtc_state,
652 const struct drm_connector_state *conn_state)
Ville Syrjälä6d674152015-05-05 17:06:20 +0300653{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100654 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100655 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t reg;
657 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300658
659 if (HAS_DDI(dev_priv))
Maarten Lankhorstac240282016-11-23 15:57:00 +0100660 reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300662 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300663 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300664 reg = TVIDEO_DIP_GCP(crtc->pipe);
665 else
666 return false;
667
668 /* Indicate color depth whenever the sink supports deep color */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100669 if (hdmi_sink_is_deep_color(conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300670 val |= GCP_COLOR_INDICATION;
671
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300672 /* Enable default_phase whenever the display mode is suitably aligned */
Maarten Lankhorstac240282016-11-23 15:57:00 +0100673 if (gcp_default_phase_possible(crtc_state->pipe_bpp,
674 &crtc_state->base.adjusted_mode))
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300675 val |= GCP_DEFAULT_PHASE_ENABLE;
676
Ville Syrjälä6d674152015-05-05 17:06:20 +0300677 I915_WRITE(reg, val);
678
679 return val != 0;
680}
681
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300682static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200683 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100684 const struct intel_crtc_state *crtc_state,
685 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300686{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100687 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200689 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
690 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200691 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300692 u32 val = I915_READ(reg);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200693 u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300694
Daniel Vetterafba0182012-06-12 16:36:45 +0200695 assert_hdmi_port_disabled(intel_hdmi);
696
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300697 /* See the big comment in g4x_set_infoframes() */
698 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
699
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200700 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300701 if (!(val & VIDEO_DIP_ENABLE))
702 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300703 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
704 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
705 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300706 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300707 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300708 return;
709 }
710
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300711 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300712 WARN(val & VIDEO_DIP_ENABLE,
713 "DIP already enabled on port %c\n",
714 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300715 val &= ~VIDEO_DIP_PORT_MASK;
716 val |= port;
717 }
718
Paulo Zanoni822974a2012-05-28 16:42:51 -0300719 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300720 val &= ~(VIDEO_DIP_ENABLE_AVI |
721 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
722 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300723
Maarten Lankhorstac240282016-11-23 15:57:00 +0100724 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300725 val |= VIDEO_DIP_ENABLE_GCP;
726
Paulo Zanonif278d972012-05-28 16:42:50 -0300727 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300728 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300729
Maarten Lankhorstac240282016-11-23 15:57:00 +0100730 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
731 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200732 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300733}
734
735static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200736 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100737 const struct intel_crtc_state *crtc_state,
738 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300739{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100740 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300742 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200743 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300744 u32 val = I915_READ(reg);
745
Daniel Vetterafba0182012-06-12 16:36:45 +0200746 assert_hdmi_port_disabled(intel_hdmi);
747
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300748 /* See the big comment in g4x_set_infoframes() */
749 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
750
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200751 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300752 if (!(val & VIDEO_DIP_ENABLE))
753 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300754 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
755 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
756 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300757 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300758 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300759 return;
760 }
761
Paulo Zanoni822974a2012-05-28 16:42:51 -0300762 /* Set both together, unset both together: see the spec. */
763 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300764 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300765 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300766
Maarten Lankhorstac240282016-11-23 15:57:00 +0100767 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300768 val |= VIDEO_DIP_ENABLE_GCP;
769
Paulo Zanoni822974a2012-05-28 16:42:51 -0300770 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300771 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300772
Maarten Lankhorstac240282016-11-23 15:57:00 +0100773 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
774 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200775 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300776}
777
778static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200779 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100780 const struct intel_crtc_state *crtc_state,
781 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300782{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100783 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700784 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300786 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200787 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300788 u32 val = I915_READ(reg);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200789 u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300790
Daniel Vetterafba0182012-06-12 16:36:45 +0200791 assert_hdmi_port_disabled(intel_hdmi);
792
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300793 /* See the big comment in g4x_set_infoframes() */
794 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
795
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200796 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300797 if (!(val & VIDEO_DIP_ENABLE))
798 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300799 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
800 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
801 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300802 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300803 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300804 return;
805 }
806
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700807 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300808 WARN(val & VIDEO_DIP_ENABLE,
809 "DIP already enabled on port %c\n",
810 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700811 val &= ~VIDEO_DIP_PORT_MASK;
812 val |= port;
813 }
814
Paulo Zanoni822974a2012-05-28 16:42:51 -0300815 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300816 val &= ~(VIDEO_DIP_ENABLE_AVI |
817 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
818 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300819
Maarten Lankhorstac240282016-11-23 15:57:00 +0100820 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300821 val |= VIDEO_DIP_ENABLE_GCP;
822
Paulo Zanoni822974a2012-05-28 16:42:51 -0300823 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300824 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300825
Maarten Lankhorstac240282016-11-23 15:57:00 +0100826 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
827 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200828 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300829}
830
831static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200832 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100833 const struct intel_crtc_state *crtc_state,
834 const struct drm_connector_state *conn_state)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300835{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100836 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300837 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Maarten Lankhorstac240282016-11-23 15:57:00 +0100838 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300839 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300840
Daniel Vetterafba0182012-06-12 16:36:45 +0200841 assert_hdmi_port_disabled(intel_hdmi);
842
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300843 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
844 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
845 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
846
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200847 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300848 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300849 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300850 return;
851 }
852
Maarten Lankhorstac240282016-11-23 15:57:00 +0100853 if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300854 val |= VIDEO_DIP_ENABLE_GCP_HSW;
855
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300856 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300857 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300858
Maarten Lankhorstac240282016-11-23 15:57:00 +0100859 intel_hdmi_set_avi_infoframe(encoder, crtc_state);
860 intel_hdmi_set_spd_infoframe(encoder, crtc_state);
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200861 intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300862}
863
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300864void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
865{
866 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
867 struct i2c_adapter *adapter =
868 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
869
870 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
871 return;
872
873 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
874 enable ? "Enabling" : "Disabling");
875
876 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
877 adapter, enable);
878}
879
Sean Paul23201752018-01-08 14:55:42 -0500880static int intel_hdmi_hdcp_read(struct intel_digital_port *intel_dig_port,
881 unsigned int offset, void *buffer, size_t size)
882{
883 struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
884 struct drm_i915_private *dev_priv =
885 intel_dig_port->base.base.dev->dev_private;
886 struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
887 hdmi->ddc_bus);
888 int ret;
889 u8 start = offset & 0xff;
890 struct i2c_msg msgs[] = {
891 {
892 .addr = DRM_HDCP_DDC_ADDR,
893 .flags = 0,
894 .len = 1,
895 .buf = &start,
896 },
897 {
898 .addr = DRM_HDCP_DDC_ADDR,
899 .flags = I2C_M_RD,
900 .len = size,
901 .buf = buffer
902 }
903 };
904 ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs));
905 if (ret == ARRAY_SIZE(msgs))
906 return 0;
907 return ret >= 0 ? -EIO : ret;
908}
909
910static int intel_hdmi_hdcp_write(struct intel_digital_port *intel_dig_port,
911 unsigned int offset, void *buffer, size_t size)
912{
913 struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
914 struct drm_i915_private *dev_priv =
915 intel_dig_port->base.base.dev->dev_private;
916 struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
917 hdmi->ddc_bus);
918 int ret;
919 u8 *write_buf;
920 struct i2c_msg msg;
921
922 write_buf = kzalloc(size + 1, GFP_KERNEL);
923 if (!write_buf)
924 return -ENOMEM;
925
926 write_buf[0] = offset & 0xff;
927 memcpy(&write_buf[1], buffer, size);
928
929 msg.addr = DRM_HDCP_DDC_ADDR;
930 msg.flags = 0,
931 msg.len = size + 1,
932 msg.buf = write_buf;
933
934 ret = i2c_transfer(adapter, &msg, 1);
935 if (ret == 1)
936 return 0;
937 return ret >= 0 ? -EIO : ret;
938}
939
940static
941int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
942 u8 *an)
943{
944 struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
945 struct drm_i915_private *dev_priv =
946 intel_dig_port->base.base.dev->dev_private;
947 struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
948 hdmi->ddc_bus);
949 int ret;
950
951 ret = intel_hdmi_hdcp_write(intel_dig_port, DRM_HDCP_DDC_AN, an,
952 DRM_HDCP_AN_LEN);
953 if (ret) {
954 DRM_ERROR("Write An over DDC failed (%d)\n", ret);
955 return ret;
956 }
957
958 ret = intel_gmbus_output_aksv(adapter);
959 if (ret < 0) {
960 DRM_ERROR("Failed to output aksv (%d)\n", ret);
961 return ret;
962 }
963 return 0;
964}
965
966static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
967 u8 *bksv)
968{
969 int ret;
970 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BKSV, bksv,
971 DRM_HDCP_KSV_LEN);
972 if (ret)
973 DRM_ERROR("Read Bksv over DDC failed (%d)\n", ret);
974 return ret;
975}
976
977static
978int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
979 u8 *bstatus)
980{
981 int ret;
982 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BSTATUS,
983 bstatus, DRM_HDCP_BSTATUS_LEN);
984 if (ret)
985 DRM_ERROR("Read bstatus over DDC failed (%d)\n", ret);
986 return ret;
987}
988
989static
990int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
991 bool *repeater_present)
992{
993 int ret;
994 u8 val;
995
996 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
997 if (ret) {
998 DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
999 return ret;
1000 }
1001 *repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT;
1002 return 0;
1003}
1004
1005static
1006int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
1007 u8 *ri_prime)
1008{
1009 int ret;
1010 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_RI_PRIME,
1011 ri_prime, DRM_HDCP_RI_LEN);
1012 if (ret)
1013 DRM_ERROR("Read Ri' over DDC failed (%d)\n", ret);
1014 return ret;
1015}
1016
1017static
1018int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
1019 bool *ksv_ready)
1020{
1021 int ret;
1022 u8 val;
1023
1024 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
1025 if (ret) {
1026 DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
1027 return ret;
1028 }
1029 *ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY;
1030 return 0;
1031}
1032
1033static
1034int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
1035 int num_downstream, u8 *ksv_fifo)
1036{
1037 int ret;
1038 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_KSV_FIFO,
1039 ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN);
1040 if (ret) {
1041 DRM_ERROR("Read ksv fifo over DDC failed (%d)\n", ret);
1042 return ret;
1043 }
1044 return 0;
1045}
1046
1047static
1048int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
1049 int i, u32 *part)
1050{
1051 int ret;
1052
1053 if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
1054 return -EINVAL;
1055
1056 ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_V_PRIME(i),
1057 part, DRM_HDCP_V_PRIME_PART_LEN);
1058 if (ret)
1059 DRM_ERROR("Read V'[%d] over DDC failed (%d)\n", i, ret);
1060 return ret;
1061}
1062
1063static
1064int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
1065 bool enable)
1066{
1067 int ret;
1068
1069 if (!enable)
1070 usleep_range(6, 60); /* Bspec says >= 6us */
1071
1072 ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, enable);
1073 if (ret) {
1074 DRM_ERROR("%s HDCP signalling failed (%d)\n",
1075 enable ? "Enable" : "Disable", ret);
1076 return ret;
1077 }
1078 return 0;
1079}
1080
1081static
1082bool intel_hdmi_hdcp_check_link(struct intel_digital_port *intel_dig_port)
1083{
1084 struct drm_i915_private *dev_priv =
1085 intel_dig_port->base.base.dev->dev_private;
1086 enum port port = intel_dig_port->base.port;
1087 int ret;
1088 union {
1089 u32 reg;
1090 u8 shim[DRM_HDCP_RI_LEN];
1091 } ri;
1092
1093 ret = intel_hdmi_hdcp_read_ri_prime(intel_dig_port, ri.shim);
1094 if (ret)
1095 return false;
1096
1097 I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg);
1098
1099 /* Wait for Ri prime match */
1100 if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) &
1101 (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) {
1102 DRM_ERROR("Ri' mismatch detected, link check failed (%x)\n",
1103 I915_READ(PORT_HDCP_STATUS(port)));
1104 return false;
1105 }
1106 return true;
1107}
1108
1109static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = {
1110 .write_an_aksv = intel_hdmi_hdcp_write_an_aksv,
1111 .read_bksv = intel_hdmi_hdcp_read_bksv,
1112 .read_bstatus = intel_hdmi_hdcp_read_bstatus,
1113 .repeater_present = intel_hdmi_hdcp_repeater_present,
1114 .read_ri_prime = intel_hdmi_hdcp_read_ri_prime,
1115 .read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready,
1116 .read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo,
1117 .read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part,
1118 .toggle_signalling = intel_hdmi_hdcp_toggle_signalling,
1119 .check_link = intel_hdmi_hdcp_check_link,
1120};
1121
Maarten Lankhorstac240282016-11-23 15:57:00 +01001122static void intel_hdmi_prepare(struct intel_encoder *encoder,
1123 const struct intel_crtc_state *crtc_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001124{
Daniel Vetterc59423a2013-07-21 21:37:04 +02001125 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001126 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001127 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Daniel Vetterc59423a2013-07-21 21:37:04 +02001128 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001129 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001130 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -08001131
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001132 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
1133
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001134 hdmi_val = SDVO_ENCODING_HDMI;
Maarten Lankhorstac240282016-11-23 15:57:00 +01001135 if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001136 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -04001137 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001138 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -04001139 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001140 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -08001141
Maarten Lankhorstac240282016-11-23 15:57:00 +01001142 if (crtc_state->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001143 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -07001144 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001145 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -07001146
Maarten Lankhorstac240282016-11-23 15:57:00 +01001147 if (crtc_state->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001148 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001149
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001150 if (HAS_PCH_CPT(dev_priv))
Daniel Vetterc59423a2013-07-21 21:37:04 +02001151 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001152 else if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001153 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001154 else
Daniel Vetterc59423a2013-07-21 21:37:04 +02001155 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -08001156
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001157 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
1158 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -08001159}
1160
Daniel Vetter85234cd2012-07-02 13:27:29 +02001161static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
1162 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -08001163{
Daniel Vetter85234cd2012-07-02 13:27:29 +02001164 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001165 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001166 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1167 u32 tmp;
Imre Deak5b092172016-02-12 18:55:20 +02001168 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001169
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001170 if (!intel_display_power_get_if_enabled(dev_priv,
1171 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001172 return false;
1173
Imre Deak5b092172016-02-12 18:55:20 +02001174 ret = false;
1175
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001176 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001177
1178 if (!(tmp & SDVO_ENABLE))
Imre Deak5b092172016-02-12 18:55:20 +02001179 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001180
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001181 if (HAS_PCH_CPT(dev_priv))
Daniel Vetter85234cd2012-07-02 13:27:29 +02001182 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001183 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä71485e02014-04-09 13:28:55 +03001184 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001185 else
1186 *pipe = PORT_TO_PIPE(tmp);
1187
Imre Deak5b092172016-02-12 18:55:20 +02001188 ret = true;
1189
1190out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001191 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak5b092172016-02-12 18:55:20 +02001192
1193 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001194}
1195
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001196static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001197 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001198{
1199 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001200 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03001201 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001202 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001203 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001204 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001205
Ville Syrjäläe1214b92017-10-27 22:31:23 +03001206 pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
1207
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001208 tmp = I915_READ(intel_hdmi->hdmi_reg);
1209
1210 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
1211 flags |= DRM_MODE_FLAG_PHSYNC;
1212 else
1213 flags |= DRM_MODE_FLAG_NHSYNC;
1214
1215 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
1216 flags |= DRM_MODE_FLAG_PVSYNC;
1217 else
1218 flags |= DRM_MODE_FLAG_NVSYNC;
1219
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001220 if (tmp & HDMI_MODE_SELECT_HDMI)
1221 pipe_config->has_hdmi_sink = true;
1222
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001223 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -08001224 pipe_config->has_infoframe = true;
1225
Jani Nikulac84db772014-09-17 15:34:58 +03001226 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001227 pipe_config->has_audio = true;
1228
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001229 if (!HAS_PCH_SPLIT(dev_priv) &&
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03001230 tmp & HDMI_COLOR_RANGE_16_235)
1231 pipe_config->limited_color_range = true;
1232
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001233 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001234
1235 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
1236 dotclock = pipe_config->port_clock * 2 / 3;
1237 else
1238 dotclock = pipe_config->port_clock;
1239
Ville Syrjäläbe69a132015-05-05 17:06:26 +03001240 if (pipe_config->pixel_multiplier)
1241 dotclock /= pipe_config->pixel_multiplier;
1242
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001243 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001244
1245 pipe_config->lane_count = 4;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001246}
1247
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001248static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001249 const struct intel_crtc_state *pipe_config,
1250 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001251{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001252 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001253
Maarten Lankhorstac240282016-11-23 15:57:00 +01001254 WARN_ON(!pipe_config->has_hdmi_sink);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001255 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
1256 pipe_name(crtc->pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001257 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001258}
1259
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001260static void g4x_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001261 const struct intel_crtc_state *pipe_config,
1262 const struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001263{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001264 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001265 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001266 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -08001267 u32 temp;
1268
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001269 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +00001270
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001271 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001272 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001273 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001274
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001275 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1276 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001277
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001278 if (pipe_config->has_audio)
1279 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001280}
1281
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001282static void ibx_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001283 const struct intel_crtc_state *pipe_config,
1284 const struct drm_connector_state *conn_state)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001285{
1286 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001287 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001288 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1289 u32 temp;
1290
1291 temp = I915_READ(intel_hdmi->hdmi_reg);
1292
1293 temp |= SDVO_ENABLE;
Maarten Lankhorstac240282016-11-23 15:57:00 +01001294 if (pipe_config->has_audio)
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001295 temp |= SDVO_AUDIO_ENABLE;
1296
1297 /*
1298 * HW workaround, need to write this twice for issue
1299 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001300 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001301 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1302 POSTING_READ(intel_hdmi->hdmi_reg);
1303 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1304 POSTING_READ(intel_hdmi->hdmi_reg);
1305
1306 /*
1307 * HW workaround, need to toggle enable bit off and on
1308 * for 12bpc with pixel repeat.
1309 *
1310 * FIXME: BSpec says this should be done at the end of
1311 * of the modeset sequence, so not sure if this isn't too soon.
1312 */
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001313 if (pipe_config->pipe_bpp > 24 &&
1314 pipe_config->pixel_multiplier > 1) {
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001315 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1316 POSTING_READ(intel_hdmi->hdmi_reg);
1317
1318 /*
1319 * HW workaround, need to write this twice for issue
1320 * that may result in first write getting masked.
1321 */
1322 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1323 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001324 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1325 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001326 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001327
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001328 if (pipe_config->has_audio)
1329 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001330}
1331
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001332static void cpt_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001333 const struct intel_crtc_state *pipe_config,
1334 const struct drm_connector_state *conn_state)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001335{
1336 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001337 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001338 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001339 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1340 enum pipe pipe = crtc->pipe;
1341 u32 temp;
1342
1343 temp = I915_READ(intel_hdmi->hdmi_reg);
1344
1345 temp |= SDVO_ENABLE;
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001346 if (pipe_config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001347 temp |= SDVO_AUDIO_ENABLE;
1348
1349 /*
1350 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1351 *
1352 * The procedure for 12bpc is as follows:
1353 * 1. disable HDMI clock gating
1354 * 2. enable HDMI with 8bpc
1355 * 3. enable HDMI with 12bpc
1356 * 4. enable HDMI clock gating
1357 */
1358
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001359 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001360 I915_WRITE(TRANS_CHICKEN1(pipe),
1361 I915_READ(TRANS_CHICKEN1(pipe)) |
1362 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1363
1364 temp &= ~SDVO_COLOR_FORMAT_MASK;
1365 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001366 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001367
1368 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1369 POSTING_READ(intel_hdmi->hdmi_reg);
1370
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001371 if (pipe_config->pipe_bpp > 24) {
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001372 temp &= ~SDVO_COLOR_FORMAT_MASK;
1373 temp |= HDMI_COLOR_FORMAT_12bpc;
1374
1375 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1376 POSTING_READ(intel_hdmi->hdmi_reg);
1377
1378 I915_WRITE(TRANS_CHICKEN1(pipe),
1379 I915_READ(TRANS_CHICKEN1(pipe)) &
1380 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1381 }
1382
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001383 if (pipe_config->has_audio)
1384 intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001385}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001386
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001387static void vlv_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001388 const struct intel_crtc_state *pipe_config,
1389 const struct drm_connector_state *conn_state)
Jani Nikulab76cf762013-07-30 12:20:31 +03001390{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001391}
1392
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001393static void intel_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001394 const struct intel_crtc_state *old_crtc_state,
1395 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001396{
1397 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001398 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001399 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001400 struct intel_digital_port *intel_dig_port =
1401 hdmi_to_dig_port(intel_hdmi);
Maarten Lankhorstac240282016-11-23 15:57:00 +01001402 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001403 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001404
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001405 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001406
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001407 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001408 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1409 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001410
1411 /*
1412 * HW workaround for IBX, we need to move the port
1413 * to transcoder A after disabling it to allow the
1414 * matching DP port to be enabled on transcoder A.
1415 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001416 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001417 /*
1418 * We get CPU/PCH FIFO underruns on the other pipe when
1419 * doing the workaround. Sweep them under the rug.
1420 */
1421 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1422 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1423
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001424 temp &= ~SDVO_PIPE_B_SELECT;
1425 temp |= SDVO_ENABLE;
1426 /*
1427 * HW workaround, need to write this twice for issue
1428 * that may result in first write getting masked.
1429 */
1430 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1431 POSTING_READ(intel_hdmi->hdmi_reg);
1432 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1433 POSTING_READ(intel_hdmi->hdmi_reg);
1434
1435 temp &= ~SDVO_ENABLE;
1436 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1437 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001438
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001439 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001440 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1441 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001442 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001443
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001444 intel_dig_port->set_infoframes(&encoder->base, false,
1445 old_crtc_state, old_conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001446
1447 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
Eric Anholt7d573822009-01-02 13:33:00 -08001448}
1449
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001450static void g4x_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001451 const struct intel_crtc_state *old_crtc_state,
1452 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001453{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001454 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001455 intel_audio_codec_disable(encoder,
1456 old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001457
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001458 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001459}
1460
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001461static void pch_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001462 const struct intel_crtc_state *old_crtc_state,
1463 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001464{
Maarten Lankhorstdf18e722016-11-08 13:55:37 +01001465 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02001466 intel_audio_codec_disable(encoder,
1467 old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001468}
1469
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001470static void pch_post_disable_hdmi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001471 const struct intel_crtc_state *old_crtc_state,
1472 const struct drm_connector_state *old_conn_state)
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001473{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001474 intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001475}
1476
Ville Syrjäläd6038612017-10-30 16:57:02 +02001477static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001478{
Ville Syrjäläd6038612017-10-30 16:57:02 +02001479 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1480 const struct ddi_vbt_port_info *info =
1481 &dev_priv->vbt.ddi_port_info[encoder->port];
1482 int max_tmds_clock;
1483
Rodrigo Vivi9672a692017-11-15 10:42:05 -08001484 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Ville Syrjäläd6038612017-10-30 16:57:02 +02001485 max_tmds_clock = 594000;
1486 else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv))
1487 max_tmds_clock = 300000;
1488 else if (INTEL_GEN(dev_priv) >= 5)
1489 max_tmds_clock = 225000;
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001490 else
Ville Syrjäläd6038612017-10-30 16:57:02 +02001491 max_tmds_clock = 165000;
1492
1493 if (info->max_tmds_clock)
1494 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1495
1496 return max_tmds_clock;
Daniel Vetter7d148ef52013-07-22 18:02:39 +02001497}
1498
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001499static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001500 bool respect_downstream_limits,
1501 bool force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001502{
Ville Syrjäläd6038612017-10-30 16:57:02 +02001503 struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
1504 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001505
1506 if (respect_downstream_limits) {
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001507 struct intel_connector *connector = hdmi->attached_connector;
1508 const struct drm_display_info *info = &connector->base.display_info;
1509
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001510 if (hdmi->dp_dual_mode.max_tmds_clock)
1511 max_tmds_clock = min(max_tmds_clock,
1512 hdmi->dp_dual_mode.max_tmds_clock);
Ville Syrjälä8cadab02016-09-28 16:51:43 +03001513
1514 if (info->max_tmds_clock)
1515 max_tmds_clock = min(max_tmds_clock,
1516 info->max_tmds_clock);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001517 else if (!hdmi->has_hdmi_sink || force_dvi)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001518 max_tmds_clock = min(max_tmds_clock, 165000);
1519 }
1520
1521 return max_tmds_clock;
1522}
1523
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001524static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001525hdmi_port_clock_valid(struct intel_hdmi *hdmi,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001526 int clock, bool respect_downstream_limits,
1527 bool force_dvi)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001528{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001529 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001530
1531 if (clock < 25000)
1532 return MODE_CLOCK_LOW;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001533 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001534 return MODE_CLOCK_HIGH;
1535
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001536 /* BXT DPLL can't generate 223-240 MHz */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001537 if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001538 return MODE_CLOCK_RANGE;
1539
1540 /* CHV DPLL can't generate 216-240 MHz */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001541 if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001542 return MODE_CLOCK_RANGE;
1543
1544 return MODE_OK;
1545}
1546
1547static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001548intel_hdmi_mode_valid(struct drm_connector *connector,
1549 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001550{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001551 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1552 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001553 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001554 enum drm_mode_status status;
1555 int clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001556 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001557 bool force_dvi =
1558 READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
Eric Anholt7d573822009-01-02 13:33:00 -08001559
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001560 clock = mode->clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001561
1562 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1563 clock *= 2;
1564
1565 if (clock > max_dotclk)
1566 return MODE_CLOCK_HIGH;
1567
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001568 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1569 clock *= 2;
1570
Shashank Sharmab22ca992017-07-24 19:19:32 +05301571 if (drm_mode_is_420_only(&connector->display_info, mode))
1572 clock /= 2;
1573
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001574 /* check if we can do 8bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001575 status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001576
1577 /* if we can't do 8bpc we may still be able to do 12bpc */
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001578 if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
1579 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001580
1581 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001582}
1583
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001584static bool hdmi_12bpc_possible(const struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001585{
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001586 struct drm_i915_private *dev_priv =
1587 to_i915(crtc_state->base.crtc->dev);
1588 struct drm_atomic_state *state = crtc_state->base.state;
1589 struct drm_connector_state *connector_state;
1590 struct drm_connector *connector;
1591 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001592
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001593 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä71800632014-03-03 16:15:29 +02001594 return false;
1595
Ville Syrjäläbe33be52017-10-26 18:14:04 +03001596 if (crtc_state->pipe_bpp <= 8*3)
1597 return false;
1598
1599 if (!crtc_state->has_hdmi_sink)
1600 return false;
1601
Ville Syrjälä71800632014-03-03 16:15:29 +02001602 /*
1603 * HDMI 12bpc affects the clocks, so it's only possible
1604 * when not cloning with other encoder types.
1605 */
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001606 if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
1607 return false;
1608
Maarten Lankhorstfe5f6b12017-07-12 10:13:34 +02001609 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001610 const struct drm_display_info *info = &connector->display_info;
1611
1612 if (connector_state->crtc != crtc_state->base.crtc)
1613 continue;
1614
Shashank Sharma60436fd2017-07-21 20:55:04 +05301615 if (crtc_state->ycbcr420) {
1616 const struct drm_hdmi_info *hdmi = &info->hdmi;
1617
1618 if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
1619 return false;
1620 } else {
1621 if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
1622 return false;
1623 }
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001624 }
1625
Lucas De Marchi2abf3c02017-12-05 11:01:18 -08001626 /* Display WA #1139: glk */
Ander Conselvan de Oliveira46649d82017-04-24 13:47:18 +03001627 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
1628 crtc_state->base.adjusted_mode.htotal > 5460)
1629 return false;
1630
Ville Syrjäläc750bdd2017-02-13 19:58:18 +02001631 return true;
Ville Syrjälä71800632014-03-03 16:15:29 +02001632}
1633
Shashank Sharma60436fd2017-07-21 20:55:04 +05301634static bool
1635intel_hdmi_ycbcr420_config(struct drm_connector *connector,
1636 struct intel_crtc_state *config,
1637 int *clock_12bpc, int *clock_8bpc)
1638{
Shashank Sharmae5c05932017-07-21 20:55:05 +05301639 struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
1640
Shashank Sharma60436fd2017-07-21 20:55:04 +05301641 if (!connector->ycbcr_420_allowed) {
1642 DRM_ERROR("Platform doesn't support YCBCR420 output\n");
1643 return false;
1644 }
1645
1646 /* YCBCR420 TMDS rate requirement is half the pixel clock */
1647 config->port_clock /= 2;
1648 *clock_12bpc /= 2;
1649 *clock_8bpc /= 2;
1650 config->ycbcr420 = true;
Shashank Sharmae5c05932017-07-21 20:55:05 +05301651
1652 /* YCBCR 420 output conversion needs a scaler */
1653 if (skl_update_scaler_crtc(config)) {
1654 DRM_DEBUG_KMS("Scaler allocation for output failed\n");
1655 return false;
1656 }
1657
1658 intel_pch_panel_fitting(intel_crtc, config,
1659 DRM_MODE_SCALE_FULLSCREEN);
1660
Shashank Sharma60436fd2017-07-21 20:55:04 +05301661 return true;
1662}
1663
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001664bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001665 struct intel_crtc_state *pipe_config,
1666 struct drm_connector_state *conn_state)
Eric Anholt7d573822009-01-02 13:33:00 -08001667{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001668 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001669 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001670 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Shashank Sharma60436fd2017-07-21 20:55:04 +05301671 struct drm_connector *connector = conn_state->connector;
1672 struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001673 struct intel_digital_connector_state *intel_conn_state =
1674 to_intel_digital_connector_state(conn_state);
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001675 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1676 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001677 int desired_bpp;
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001678 bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001679
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001680 pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001681
Jesse Barnese43823e2014-11-05 14:26:08 -08001682 if (pipe_config->has_hdmi_sink)
1683 pipe_config->has_infoframe = true;
1684
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001685 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001686 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001687 pipe_config->limited_color_range =
1688 pipe_config->has_hdmi_sink &&
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001689 drm_default_rgb_quant_range(adjusted_mode) ==
1690 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001691 } else {
1692 pipe_config->limited_color_range =
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001693 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001694 }
1695
Clint Taylor697c4072014-09-02 17:03:36 -07001696 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1697 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001698 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001699 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001700 }
1701
Shashank Sharma60436fd2017-07-21 20:55:04 +05301702 if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
1703 if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
1704 &clock_12bpc, &clock_8bpc)) {
1705 DRM_ERROR("Can't support YCBCR420 output\n");
1706 return false;
1707 }
1708 }
1709
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001710 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001711 pipe_config->has_pch_encoder = true;
1712
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001713 if (pipe_config->has_hdmi_sink) {
1714 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1715 pipe_config->has_audio = intel_hdmi->has_audio;
1716 else
1717 pipe_config->has_audio =
1718 intel_conn_state->force_audio == HDMI_AUDIO_ON;
1719 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001720
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001721 /*
1722 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1723 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001724 * outputs. We also need to check that the higher clock still fits
1725 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001726 */
Ville Syrjäläbe33be52017-10-26 18:14:04 +03001727 if (hdmi_12bpc_possible(pipe_config) &&
1728 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001729 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1730 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001731
1732 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001733 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001734 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001735 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1736 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001737
1738 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001739 }
1740
1741 if (!pipe_config->bw_constrained) {
Dhinakaran Pandiyanb64b7a62017-04-04 11:16:05 -07001742 DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001743 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001744 }
1745
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001746 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001747 false, force_dvi) != MODE_OK) {
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001748 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001749 return false;
1750 }
1751
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001752 /* Set user selected PAR to incoming mode's member */
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02001753 adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001754
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001755 pipe_config->lane_count = 4;
1756
Rodrigo Vivi9672a692017-11-15 10:42:05 -08001757 if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 ||
1758 IS_GEMINILAKE(dev_priv))) {
Shashank Sharma15953632017-03-13 16:54:03 +05301759 if (scdc->scrambling.low_rates)
1760 pipe_config->hdmi_scrambling = true;
1761
1762 if (pipe_config->port_clock > 340000) {
1763 pipe_config->hdmi_scrambling = true;
1764 pipe_config->hdmi_high_tmds_clock_ratio = true;
1765 }
1766 }
1767
Eric Anholt7d573822009-01-02 13:33:00 -08001768 return true;
1769}
1770
Chris Wilson953ece6972014-09-02 20:04:01 +01001771static void
1772intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001773{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001774 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001775
Chris Wilsonea5b2132010-08-04 13:50:23 +01001776 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001777 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001778 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001779
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001780 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1781 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1782
Chris Wilson953ece6972014-09-02 20:04:01 +01001783 kfree(to_intel_connector(connector)->detect_edid);
1784 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001785}
1786
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001787static void
Ville Syrjäläd6199252016-05-04 14:45:22 +03001788intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001789{
1790 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1791 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001792 enum port port = hdmi_to_dig_port(hdmi)->base.port;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001793 struct i2c_adapter *adapter =
1794 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1795 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1796
Ville Syrjäläd6199252016-05-04 14:45:22 +03001797 /*
1798 * Type 1 DVI adaptors are not required to implement any
1799 * registers, so we can't always detect their presence.
1800 * Ideally we should be able to check the state of the
1801 * CONFIG1 pin, but no such luck on our hardware.
1802 *
1803 * The only method left to us is to check the VBT to see
1804 * if the port is a dual mode capable DP port. But let's
1805 * only do that when we sucesfully read the EDID, to avoid
1806 * confusing log messages about DP dual mode adaptors when
1807 * there's nothing connected to the port.
1808 */
1809 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
Abdiel Janulgue30190622017-12-15 12:20:55 +02001810 /* An overridden EDID imply that we want this port for testing.
1811 * Make sure not to set limits for that port.
1812 */
1813 if (has_edid && !connector->override_edid &&
Ville Syrjäläd6199252016-05-04 14:45:22 +03001814 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1815 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1816 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1817 } else {
1818 type = DRM_DP_DUAL_MODE_NONE;
1819 }
1820 }
1821
1822 if (type == DRM_DP_DUAL_MODE_NONE)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001823 return;
1824
1825 hdmi->dp_dual_mode.type = type;
1826 hdmi->dp_dual_mode.max_tmds_clock =
1827 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1828
1829 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1830 drm_dp_get_dual_mode_type_name(type),
1831 hdmi->dp_dual_mode.max_tmds_clock);
1832}
1833
Chris Wilson953ece6972014-09-02 20:04:01 +01001834static bool
David Weinehall23f889b2016-08-17 15:47:48 +03001835intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001836{
Chris Wilson953ece6972014-09-02 20:04:01 +01001837 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1838 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
David Weinehall23f889b2016-08-17 15:47:48 +03001839 struct edid *edid;
Chris Wilson953ece6972014-09-02 20:04:01 +01001840 bool connected = false;
Stefan Brünscfb926e2017-12-31 23:34:54 +01001841 struct i2c_adapter *i2c;
Eric Anholt7d573822009-01-02 13:33:00 -08001842
David Weinehall23f889b2016-08-17 15:47:48 +03001843 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001844
Stefan Brünscfb926e2017-12-31 23:34:54 +01001845 i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
1846
1847 edid = drm_get_edid(connector, i2c);
1848
1849 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
1850 DRM_DEBUG_KMS("HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n");
1851 intel_gmbus_force_bit(i2c, true);
1852 edid = drm_get_edid(connector, i2c);
1853 intel_gmbus_force_bit(i2c, false);
1854 }
Imre Deak671dedd2014-03-05 16:20:53 +02001855
David Weinehall23f889b2016-08-17 15:47:48 +03001856 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001857
David Weinehall23f889b2016-08-17 15:47:48 +03001858 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001859
Chris Wilson953ece6972014-09-02 20:04:01 +01001860 to_intel_connector(connector)->detect_edid = edid;
1861 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1862 intel_hdmi->rgb_quant_range_selectable =
1863 drm_rgb_quant_range_selectable(edid);
1864
1865 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02001866 intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
Chris Wilson953ece6972014-09-02 20:04:01 +01001867
1868 connected = true;
1869 }
1870
1871 return connected;
1872}
1873
Daniel Vetter8166fce2015-10-08 21:50:57 +02001874static enum drm_connector_status
1875intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001876{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001877 enum drm_connector_status status;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001878 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilson953ece6972014-09-02 20:04:01 +01001879
Daniel Vetter8166fce2015-10-08 21:50:57 +02001880 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1881 connector->base.id, connector->name);
1882
Imre Deak29bb94b2015-11-19 20:55:01 +02001883 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1884
Daniel Vetter8166fce2015-10-08 21:50:57 +02001885 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001886
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001887 if (intel_hdmi_set_edid(connector))
Chris Wilson953ece6972014-09-02 20:04:01 +01001888 status = connector_status_connected;
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03001889 else
Chris Wilson953ece6972014-09-02 20:04:01 +01001890 status = connector_status_disconnected;
1891
Imre Deak29bb94b2015-11-19 20:55:01 +02001892 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1893
Chris Wilson953ece6972014-09-02 20:04:01 +01001894 return status;
1895}
1896
1897static void
1898intel_hdmi_force(struct drm_connector *connector)
1899{
Chris Wilson953ece6972014-09-02 20:04:01 +01001900 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1901 connector->base.id, connector->name);
1902
1903 intel_hdmi_unset_edid(connector);
1904
1905 if (connector->status != connector_status_connected)
1906 return;
1907
David Weinehall23f889b2016-08-17 15:47:48 +03001908 intel_hdmi_set_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001909}
1910
1911static int intel_hdmi_get_modes(struct drm_connector *connector)
1912{
1913 struct edid *edid;
1914
1915 edid = to_intel_connector(connector)->detect_edid;
1916 if (edid == NULL)
1917 return 0;
1918
1919 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001920}
1921
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001922static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001923 const struct intel_crtc_state *pipe_config,
1924 const struct drm_connector_state *conn_state)
Jesse Barnes13732ba2014-04-05 11:51:35 -07001925{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001926 struct intel_digital_port *intel_dig_port =
1927 enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001928
Maarten Lankhorstac240282016-11-23 15:57:00 +01001929 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001930
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001931 intel_dig_port->set_infoframes(&encoder->base,
1932 pipe_config->has_infoframe,
1933 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001934}
1935
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001936static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001937 const struct intel_crtc_state *pipe_config,
1938 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001939{
1940 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001941 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001942
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001943 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jani Nikulab76cf762013-07-30 12:20:31 +03001944
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03001945 /* HDMI 1.0V-2dB */
1946 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1947 0x2b247878);
1948
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03001949 dport->set_infoframes(&encoder->base,
1950 pipe_config->has_infoframe,
1951 pipe_config, conn_state);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001952
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001953 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Jani Nikulab76cf762013-07-30 12:20:31 +03001954
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001955 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001956}
1957
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001958static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001959 const struct intel_crtc_state *pipe_config,
1960 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001961{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001962 intel_hdmi_prepare(encoder, pipe_config);
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001963
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001964 vlv_phy_pre_pll_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001965}
1966
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001967static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001968 const struct intel_crtc_state *pipe_config,
1969 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03001970{
Maarten Lankhorstac240282016-11-23 15:57:00 +01001971 intel_hdmi_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03001972
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001973 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001974}
1975
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001976static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001977 const struct intel_crtc_state *old_crtc_state,
1978 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001979{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001980 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001981}
1982
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001983static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001984 const struct intel_crtc_state *old_crtc_state,
1985 const struct drm_connector_state *old_conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001986{
Jesse Barnes89b667f2013-04-18 14:51:36 -07001987 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02001988 vlv_phy_reset_lanes(encoder, old_crtc_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001989}
1990
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001991static void chv_hdmi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001992 const struct intel_crtc_state *old_crtc_state,
1993 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03001994{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001995 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001996 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001997
Ville Syrjäläa5805162015-05-26 20:42:30 +03001998 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001999
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002000 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002001 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002002
Ville Syrjäläa5805162015-05-26 20:42:30 +03002003 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002004}
2005
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002006static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002007 const struct intel_crtc_state *pipe_config,
2008 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002009{
2010 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2011 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(dev);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002013
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002014 chv_phy_pre_encoder_enable(encoder, pipe_config);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002015
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002016 /* FIXME: Program the support xxx V-dB */
2017 /* Use 800mV-0dB */
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03002018 chv_set_phy_signal_level(encoder, 128, 102, false);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002019
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002020 dport->set_infoframes(&encoder->base,
2021 pipe_config->has_infoframe,
2022 pipe_config, conn_state);
Clint Taylorb4eb1562014-11-21 11:13:02 -08002023
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002024 g4x_enable_hdmi(encoder, pipe_config, conn_state);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002025
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002026 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002027
2028 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002029 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002030}
2031
Eric Anholt7d573822009-01-02 13:33:00 -08002032static void intel_hdmi_destroy(struct drm_connector *connector)
2033{
Chris Wilson10e972d2014-09-04 21:43:45 +01002034 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08002035 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08002036 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002037}
2038
Eric Anholt7d573822009-01-02 13:33:00 -08002039static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -08002040 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01002041 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08002042 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02002043 .atomic_get_property = intel_digital_connector_atomic_get_property,
2044 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01002045 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01002046 .early_unregister = intel_connector_unregister,
Eric Anholt7d573822009-01-02 13:33:00 -08002047 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002048 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02002049 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08002050};
2051
2052static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
2053 .get_modes = intel_hdmi_get_modes,
2054 .mode_valid = intel_hdmi_mode_valid,
Maarten Lankhorst7a5ca192017-05-01 15:38:02 +02002055 .atomic_check = intel_digital_connector_atomic_check,
Eric Anholt7d573822009-01-02 13:33:00 -08002056};
2057
Eric Anholt7d573822009-01-02 13:33:00 -08002058static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002059 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08002060};
2061
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002062static void
2063intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
2064{
Chris Wilson3f43c482011-05-12 22:17:24 +01002065 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002066 intel_attach_broadcast_rgb_property(connector);
Vandana Kannan94a11dd2014-06-11 11:06:01 +05302067 intel_attach_aspect_ratio_property(connector);
Maarten Lankhorst0e9f25d2017-05-01 15:37:53 +02002068 connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002069}
2070
Shashank Sharma15953632017-03-13 16:54:03 +05302071/*
2072 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
2073 * @encoder: intel_encoder
2074 * @connector: drm_connector
2075 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
2076 * or reset the high tmds clock ratio for scrambling
2077 * @scrambling: bool to Indicate if the function needs to set or reset
2078 * sink scrambling
2079 *
2080 * This function handles scrambling on HDMI 2.0 capable sinks.
2081 * If required clock rate is > 340 Mhz && scrambling is supported by sink
2082 * it enables scrambling. This should be called before enabling the HDMI
2083 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
2084 * detect a scrambled clock within 100 ms.
2085 */
2086void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
2087 struct drm_connector *connector,
2088 bool high_tmds_clock_ratio,
2089 bool scrambling)
2090{
2091 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2092 struct drm_i915_private *dev_priv = connector->dev->dev_private;
2093 struct drm_scrambling *sink_scrambling =
2094 &connector->display_info.hdmi.scdc.scrambling;
2095 struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
2096 intel_hdmi->ddc_bus);
2097 bool ret;
2098
2099 if (!sink_scrambling->supported)
2100 return;
2101
2102 DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
2103 encoder->base.name, connector->name);
2104
2105 /* Set TMDS bit clock ratio to 1/40 or 1/10 */
2106 ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
2107 if (!ret) {
2108 DRM_ERROR("Set TMDS ratio failed\n");
2109 return;
2110 }
2111
2112 /* Enable/disable sink scrambling */
2113 ret = drm_scdc_set_scrambling(adptr, scrambling);
2114 if (!ret) {
2115 DRM_ERROR("Set sink scrambling failed\n");
2116 return;
2117 }
2118
2119 DRM_DEBUG_KMS("sink scrambling handled\n");
2120}
2121
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002122static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2123{
2124 u8 ddc_pin;
2125
2126 switch (port) {
2127 case PORT_B:
2128 ddc_pin = GMBUS_PIN_DPB;
2129 break;
2130 case PORT_C:
2131 ddc_pin = GMBUS_PIN_DPC;
2132 break;
2133 case PORT_D:
2134 ddc_pin = GMBUS_PIN_DPD_CHV;
2135 break;
2136 default:
2137 MISSING_CASE(port);
2138 ddc_pin = GMBUS_PIN_DPB;
2139 break;
2140 }
2141 return ddc_pin;
2142}
2143
2144static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2145{
2146 u8 ddc_pin;
2147
2148 switch (port) {
2149 case PORT_B:
2150 ddc_pin = GMBUS_PIN_1_BXT;
2151 break;
2152 case PORT_C:
2153 ddc_pin = GMBUS_PIN_2_BXT;
2154 break;
2155 default:
2156 MISSING_CASE(port);
2157 ddc_pin = GMBUS_PIN_1_BXT;
2158 break;
2159 }
2160 return ddc_pin;
2161}
2162
2163static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
2164 enum port port)
2165{
2166 u8 ddc_pin;
2167
2168 switch (port) {
2169 case PORT_B:
2170 ddc_pin = GMBUS_PIN_1_BXT;
2171 break;
2172 case PORT_C:
2173 ddc_pin = GMBUS_PIN_2_BXT;
2174 break;
2175 case PORT_D:
2176 ddc_pin = GMBUS_PIN_4_CNP;
2177 break;
Rodrigo Vivi3a2a59c2018-01-29 15:22:19 -08002178 case PORT_F:
2179 ddc_pin = GMBUS_PIN_3_BXT;
2180 break;
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002181 default:
2182 MISSING_CASE(port);
2183 ddc_pin = GMBUS_PIN_1_BXT;
2184 break;
2185 }
2186 return ddc_pin;
2187}
2188
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02002189static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
2190{
2191 u8 ddc_pin;
2192
2193 switch (port) {
2194 case PORT_A:
2195 ddc_pin = GMBUS_PIN_1_BXT;
2196 break;
2197 case PORT_B:
2198 ddc_pin = GMBUS_PIN_2_BXT;
2199 break;
2200 case PORT_C:
2201 ddc_pin = GMBUS_PIN_9_TC1_ICP;
2202 break;
2203 case PORT_D:
2204 ddc_pin = GMBUS_PIN_10_TC2_ICP;
2205 break;
2206 case PORT_E:
2207 ddc_pin = GMBUS_PIN_11_TC3_ICP;
2208 break;
2209 case PORT_F:
2210 ddc_pin = GMBUS_PIN_12_TC4_ICP;
2211 break;
2212 default:
2213 MISSING_CASE(port);
2214 ddc_pin = GMBUS_PIN_2_BXT;
2215 break;
2216 }
2217 return ddc_pin;
2218}
2219
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002220static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
2221 enum port port)
2222{
2223 u8 ddc_pin;
2224
2225 switch (port) {
2226 case PORT_B:
2227 ddc_pin = GMBUS_PIN_DPB;
2228 break;
2229 case PORT_C:
2230 ddc_pin = GMBUS_PIN_DPC;
2231 break;
2232 case PORT_D:
2233 ddc_pin = GMBUS_PIN_DPD;
2234 break;
2235 default:
2236 MISSING_CASE(port);
2237 ddc_pin = GMBUS_PIN_DPB;
2238 break;
2239 }
2240 return ddc_pin;
2241}
2242
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002243static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
2244 enum port port)
2245{
2246 const struct ddi_vbt_port_info *info =
2247 &dev_priv->vbt.ddi_port_info[port];
2248 u8 ddc_pin;
2249
2250 if (info->alternate_ddc_pin) {
2251 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
2252 info->alternate_ddc_pin, port_name(port));
2253 return info->alternate_ddc_pin;
2254 }
2255
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002256 if (IS_CHERRYVIEW(dev_priv))
2257 ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
2258 else if (IS_GEN9_LP(dev_priv))
2259 ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
2260 else if (HAS_PCH_CNP(dev_priv))
2261 ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02002262 else if (IS_ICELAKE(dev_priv))
2263 ddc_pin = icl_port_to_ddc_pin(dev_priv, port);
Anusha Srivatsacec3bb02017-08-16 16:45:14 -07002264 else
2265 ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002266
2267 DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
2268 ddc_pin, port_name(port));
2269
2270 return ddc_pin;
2271}
2272
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002273void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
2274{
2275 struct drm_i915_private *dev_priv =
2276 to_i915(intel_dig_port->base.base.dev);
2277
2278 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2279 intel_dig_port->write_infoframe = vlv_write_infoframe;
2280 intel_dig_port->set_infoframes = vlv_set_infoframes;
2281 intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
2282 } else if (IS_G4X(dev_priv)) {
2283 intel_dig_port->write_infoframe = g4x_write_infoframe;
2284 intel_dig_port->set_infoframes = g4x_set_infoframes;
2285 intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
2286 } else if (HAS_DDI(dev_priv)) {
2287 intel_dig_port->write_infoframe = hsw_write_infoframe;
2288 intel_dig_port->set_infoframes = hsw_set_infoframes;
2289 intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
2290 } else if (HAS_PCH_IBX(dev_priv)) {
2291 intel_dig_port->write_infoframe = ibx_write_infoframe;
2292 intel_dig_port->set_infoframes = ibx_set_infoframes;
2293 intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
2294 } else {
2295 intel_dig_port->write_infoframe = cpt_write_infoframe;
2296 intel_dig_port->set_infoframes = cpt_set_infoframes;
2297 intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
2298 }
2299}
2300
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002301void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2302 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08002303{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002304 struct drm_connector *connector = &intel_connector->base;
2305 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2306 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2307 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002308 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002309 enum port port = intel_encoder->port;
Eric Anholt7d573822009-01-02 13:33:00 -08002310
Ville Syrjälä22f350422016-06-03 12:17:43 +03002311 DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
2312 port_name(port));
2313
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002314 if (WARN(intel_dig_port->max_lanes < 4,
2315 "Not enough lanes (%d) for HDMI on port %c\n",
2316 intel_dig_port->max_lanes, port_name(port)))
2317 return;
2318
Eric Anholt7d573822009-01-02 13:33:00 -08002319 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04002320 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08002321 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2322
Peter Rossc3febcc2012-01-28 14:49:26 +01002323 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002324 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01002325 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08002326
Rodrigo Vivi9672a692017-11-15 10:42:05 -08002327 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
Shashank Sharmaeadc2e52017-07-21 20:55:09 +05302328 connector->ycbcr_420_allowed = true;
2329
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002330 intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
2331
Rodrigo Vivif761bef22017-08-11 11:26:50 -07002332 if (WARN_ON(port == PORT_A))
Ville Syrjäläe4ab73a2016-10-11 20:52:46 +03002333 return;
Rodrigo Vivicf539022018-01-29 15:22:21 -08002334 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Eric Anholt7d573822009-01-02 13:33:00 -08002335
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002336 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002337 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2338 else
2339 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002340
2341 intel_hdmi_add_properties(intel_hdmi, connector);
2342
Ramalingam Cfdddd082018-01-18 11:18:05 +05302343 if (is_hdcp_supported(dev_priv, port)) {
Sean Paul23201752018-01-08 14:55:42 -05002344 int ret = intel_hdcp_init(intel_connector,
2345 &intel_hdmi_hdcp_shim);
2346 if (ret)
2347 DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
2348 }
2349
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002350 intel_connector_attach_encoder(intel_connector, intel_encoder);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05302351 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002352
2353 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2354 * 0xd. Failure to do so will result in spurious interrupts being
2355 * generated on the port when a cable is not attached.
2356 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002357 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002358 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2359 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2360 }
2361}
2362
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002363void intel_hdmi_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002365{
2366 struct intel_digital_port *intel_dig_port;
2367 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002368 struct intel_connector *intel_connector;
2369
Daniel Vetterb14c5672013-09-19 12:18:32 +02002370 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002371 if (!intel_dig_port)
2372 return;
2373
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002374 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002375 if (!intel_connector) {
2376 kfree(intel_dig_port);
2377 return;
2378 }
2379
2380 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002381
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002382 drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
2383 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
2384 "HDMI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002385
Ville Syrjälädba14b22018-01-17 21:21:46 +02002386 intel_encoder->hotplug = intel_encoder_hotplug;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002387 intel_encoder->compute_config = intel_hdmi_compute_config;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002388 if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03002389 intel_encoder->disable = pch_disable_hdmi;
2390 intel_encoder->post_disable = pch_post_disable_hdmi;
2391 } else {
2392 intel_encoder->disable = g4x_disable_hdmi;
2393 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002394 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002395 intel_encoder->get_config = intel_hdmi_get_config;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002396 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03002397 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002398 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2399 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002400 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002401 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002402 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002403 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2404 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002405 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08002406 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03002407 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07002408 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002409 if (HAS_PCH_CPT(dev_priv))
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002410 intel_encoder->enable = cpt_enable_hdmi;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002411 else if (HAS_PCH_IBX(dev_priv))
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002412 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03002413 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03002414 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002415 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002416
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002417 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002418 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002419 intel_encoder->port = port;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002420 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03002421 if (port == PORT_D)
2422 intel_encoder->crtc_mask = 1 << 2;
2423 else
2424 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2425 } else {
2426 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2427 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02002428 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002429 /*
2430 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2431 * to work on real hardware. And since g4x can send infoframes to
2432 * only one port anyway, nothing is lost by allowing it.
2433 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01002434 if (IS_G4X(dev_priv))
Ville Syrjäläc6f14952014-03-03 16:15:31 +02002435 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08002436
Paulo Zanonib242b7f2013-02-18 19:00:26 -03002437 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002438 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002439 intel_dig_port->max_lanes = 4;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002440
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002441 intel_infoframe_init(intel_dig_port);
2442
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002443 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002444}