blob: d602f8b14c58d49aacfaa8e0edbb92993964c802 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
Andres Rodriguez52c6a622017-06-26 16:17:13 -040031#include "amdgpu_sched.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu_uvd.h"
33#include "amdgpu_vce.h"
Alex Deucher32d8c662018-04-17 08:55:44 -050034#include "atom.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035
36#include <linux/vga_switcheroo.h>
37#include <linux/slab.h>
38#include <linux/pm_runtime.h>
Oded Gabbay130e0372015-06-12 21:35:14 +030039#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041/**
42 * amdgpu_driver_unload_kms - Main unload function for KMS.
43 *
44 * @dev: drm dev pointer
45 *
46 * This is the main unload function for KMS (all asics).
47 * Returns 0 on success.
48 */
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020049void amdgpu_driver_unload_kms(struct drm_device *dev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040050{
51 struct amdgpu_device *adev = dev->dev_private;
52
53 if (adev == NULL)
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -020054 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040055
56 if (adev->rmmio == NULL)
57 goto done_free;
58
Xiangliang Yu3149d9d2017-01-12 15:14:36 +080059 if (amdgpu_sriov_vf(adev))
60 amdgpu_virt_request_full_gpu(adev, false);
61
Lukas Wunner4a788542016-06-08 18:47:27 +020062 if (amdgpu_device_is_px(dev)) {
63 pm_runtime_get_sync(dev->dev);
Lukas Wunner6ce62d82016-06-08 18:47:27 +020064 pm_runtime_forbid(dev->dev);
Lukas Wunner4a788542016-06-08 18:47:27 +020065 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066
67 amdgpu_acpi_fini(adev);
68
69 amdgpu_device_fini(adev);
70
71done_free:
72 kfree(adev);
73 dev->dev_private = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074}
75
76/**
77 * amdgpu_driver_load_kms - Main load function for KMS.
78 *
79 * @dev: drm dev pointer
80 * @flags: device flags
81 *
82 * This is the main load function for KMS (all asics).
83 * Returns 0 on success, error on failure.
84 */
85int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86{
87 struct amdgpu_device *adev;
Pixel Ding1daee8b2017-11-08 11:03:14 +080088 int r, acpi_status;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089
Felix Kuehling6dd13092017-06-05 18:53:55 +090090#ifdef CONFIG_DRM_AMDGPU_SI
91 if (!amdgpu_si_support) {
92 switch (flags & AMD_ASIC_MASK) {
93 case CHIP_TAHITI:
94 case CHIP_PITCAIRN:
95 case CHIP_VERDE:
96 case CHIP_OLAND:
97 case CHIP_HAINAN:
98 dev_info(dev->dev,
99 "SI support provided by radeon.\n");
100 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900101 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
Felix Kuehling6dd13092017-06-05 18:53:55 +0900102 );
103 return -ENODEV;
104 }
105 }
106#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900107#ifdef CONFIG_DRM_AMDGPU_CIK
108 if (!amdgpu_cik_support) {
109 switch (flags & AMD_ASIC_MASK) {
110 case CHIP_KAVERI:
111 case CHIP_BONAIRE:
112 case CHIP_HAWAII:
113 case CHIP_KABINI:
114 case CHIP_MULLINS:
115 dev_info(dev->dev,
Michel Dänzer2b059652017-05-29 18:05:20 +0900116 "CIK support provided by radeon.\n");
117 dev_info(dev->dev,
118 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
119 );
Felix Kuehling7df28982017-06-05 18:43:27 +0900120 return -ENODEV;
121 }
122 }
123#endif
124
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
126 if (adev == NULL) {
127 return -ENOMEM;
128 }
129 dev->dev_private = (void *)adev;
130
131 if ((amdgpu_runtime_pm != 0) &&
132 amdgpu_has_atpx() &&
Alex Deucher84b15282016-10-31 11:02:31 -0400133 (amdgpu_is_atpx_hybrid() ||
134 amdgpu_has_atpx_dgpu_power_cntl()) &&
Lukas Wunner84c8b222017-03-10 21:23:45 +0100135 ((flags & AMD_IS_APU) == 0) &&
136 !pci_is_thunderbolt_attached(dev->pdev))
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800137 flags |= AMD_IS_PX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138
139 /* amdgpu_device_init should report only fatal error
140 * like memory allocation failure or iomapping failure,
141 * or memory manager initialization failure, it must
142 * properly initialize the GPU MC controller and permit
143 * VRAM allocation
144 */
145 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
Pixel Ding1daee8b2017-11-08 11:03:14 +0800146 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
148 goto out;
149 }
150
151 /* Call ACPI methods: require modeset init
152 * but failure is not fatal
153 */
154 if (!r) {
155 acpi_status = amdgpu_acpi_init(adev);
156 if (acpi_status)
157 dev_dbg(&dev->pdev->dev,
158 "Error during ACPI methods call\n");
159 }
160
161 if (amdgpu_device_is_px(dev)) {
162 pm_runtime_use_autosuspend(dev->dev);
163 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
164 pm_runtime_set_active(dev->dev);
165 pm_runtime_allow(dev->dev);
166 pm_runtime_mark_last_busy(dev->dev);
167 pm_runtime_put_autosuspend(dev->dev);
168 }
169
170out:
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200171 if (r) {
172 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
173 if (adev->rmmio && amdgpu_device_is_px(dev))
174 pm_runtime_put_noidle(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175 amdgpu_driver_unload_kms(dev);
Lukas Wunnerc9c9bbd2016-06-08 18:47:27 +0200176 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177
178 return r;
179}
180
Huang Rui000cab92016-06-12 15:44:44 +0800181static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
182 struct drm_amdgpu_query_fw *query_fw,
183 struct amdgpu_device *adev)
184{
185 switch (query_fw->fw_type) {
186 case AMDGPU_INFO_FW_VCE:
187 fw_info->ver = adev->vce.fw_version;
188 fw_info->feature = adev->vce.fb_version;
189 break;
190 case AMDGPU_INFO_FW_UVD:
191 fw_info->ver = adev->uvd.fw_version;
192 fw_info->feature = 0;
193 break;
Alex Deucher3ac952b2018-03-16 11:04:53 -0500194 case AMDGPU_INFO_FW_VCN:
195 fw_info->ver = adev->vcn.fw_version;
196 fw_info->feature = 0;
197 break;
Huang Rui000cab92016-06-12 15:44:44 +0800198 case AMDGPU_INFO_FW_GMC:
Christian König770d13b2018-01-12 14:52:22 +0100199 fw_info->ver = adev->gmc.fw_version;
Huang Rui000cab92016-06-12 15:44:44 +0800200 fw_info->feature = 0;
201 break;
202 case AMDGPU_INFO_FW_GFX_ME:
203 fw_info->ver = adev->gfx.me_fw_version;
204 fw_info->feature = adev->gfx.me_feature_version;
205 break;
206 case AMDGPU_INFO_FW_GFX_PFP:
207 fw_info->ver = adev->gfx.pfp_fw_version;
208 fw_info->feature = adev->gfx.pfp_feature_version;
209 break;
210 case AMDGPU_INFO_FW_GFX_CE:
211 fw_info->ver = adev->gfx.ce_fw_version;
212 fw_info->feature = adev->gfx.ce_feature_version;
213 break;
214 case AMDGPU_INFO_FW_GFX_RLC:
215 fw_info->ver = adev->gfx.rlc_fw_version;
216 fw_info->feature = adev->gfx.rlc_feature_version;
217 break;
218 case AMDGPU_INFO_FW_GFX_MEC:
219 if (query_fw->index == 0) {
220 fw_info->ver = adev->gfx.mec_fw_version;
221 fw_info->feature = adev->gfx.mec_feature_version;
222 } else if (query_fw->index == 1) {
223 fw_info->ver = adev->gfx.mec2_fw_version;
224 fw_info->feature = adev->gfx.mec2_feature_version;
225 } else
226 return -EINVAL;
227 break;
228 case AMDGPU_INFO_FW_SMC:
229 fw_info->ver = adev->pm.fw_version;
230 fw_info->feature = 0;
231 break;
232 case AMDGPU_INFO_FW_SDMA:
233 if (query_fw->index >= adev->sdma.num_instances)
234 return -EINVAL;
235 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
236 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
237 break;
Huang Rui6a7ed072017-03-03 19:15:26 -0500238 case AMDGPU_INFO_FW_SOS:
239 fw_info->ver = adev->psp.sos_fw_version;
240 fw_info->feature = adev->psp.sos_feature_version;
241 break;
242 case AMDGPU_INFO_FW_ASD:
243 fw_info->ver = adev->psp.asd_fw_version;
244 fw_info->feature = adev->psp.asd_feature_version;
245 break;
Huang Rui000cab92016-06-12 15:44:44 +0800246 default:
247 return -EINVAL;
248 }
249 return 0;
250}
251
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400252/*
253 * Userspace get information ioctl
254 */
255/**
256 * amdgpu_info_ioctl - answer a device specific request.
257 *
258 * @adev: amdgpu device pointer
259 * @data: request object
260 * @filp: drm filp
261 *
262 * This function is used to pass device specific parameters to the userspace
263 * drivers. Examples include: pci device id, pipeline parms, tiling params,
264 * etc. (all asics).
265 * Returns 0 on success, -EINVAL on failure.
266 */
267static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
268{
269 struct amdgpu_device *adev = dev->dev_private;
270 struct drm_amdgpu_info *info = data;
271 struct amdgpu_mode_info *minfo = &adev->mode_info;
Alex Xieec2c4672017-04-05 16:33:00 -0400272 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400273 uint32_t size = info->return_size;
274 struct drm_crtc *crtc;
275 uint32_t ui32 = 0;
276 uint64_t ui64 = 0;
277 int i, found;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500278 int ui32_size = sizeof(ui32);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400279
280 if (!info->return_size || !info->return_pointer)
281 return -EINVAL;
282
Shirish S2c773de2018-04-16 12:17:57 +0530283 /* Ensure IB tests are run on ring */
284 flush_delayed_work(&adev->late_init_work);
285
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400286 switch (info->query) {
287 case AMDGPU_INFO_ACCEL_WORKING:
288 ui32 = adev->accel_working;
289 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
290 case AMDGPU_INFO_CRTC_FROM_ID:
291 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
292 crtc = (struct drm_crtc *)minfo->crtcs[i];
293 if (crtc && crtc->base.id == info->mode_crtc.id) {
294 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
295 ui32 = amdgpu_crtc->crtc_id;
296 found = 1;
297 break;
298 }
299 }
300 if (!found) {
301 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
302 return -EINVAL;
303 }
304 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
305 case AMDGPU_INFO_HW_IP_INFO: {
306 struct drm_amdgpu_info_hw_ip ip = {};
yanyang15fc3aee2015-05-22 14:39:35 -0400307 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 uint32_t ring_mask = 0;
Ken Wang71062f42015-06-04 21:26:57 +0800309 uint32_t ib_start_alignment = 0;
310 uint32_t ib_size_alignment = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311
312 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
313 return -EINVAL;
314
315 switch (info->query_hw_ip.type) {
316 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400317 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400318 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
319 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800320 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
321 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322 break;
323 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400324 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325 for (i = 0; i < adev->gfx.num_compute_rings; i++)
326 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800327 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
328 ib_size_alignment = 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 break;
330 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400331 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherc113ea12015-10-08 16:30:37 -0400332 for (i = 0; i < adev->sdma.num_instances; i++)
333 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800334 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
335 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336 break;
337 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400338 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 ring_mask = adev->uvd.ring.ready ? 1 : 0;
Ken Wang71062f42015-06-04 21:26:57 +0800340 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deucherc4795ca2016-08-22 16:31:36 -0400341 ib_size_alignment = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400342 break;
343 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400344 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucher75c65482016-08-24 16:56:21 -0400345 for (i = 0; i < adev->vce.num_rings; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400346 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
Ken Wang71062f42015-06-04 21:26:57 +0800347 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
Alex Deuchera22f8032016-08-23 10:44:16 -0400348 ib_size_alignment = 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 break;
Leo Liu63defd32017-01-10 11:50:08 -0500350 case AMDGPU_HW_IP_UVD_ENC:
351 type = AMD_IP_BLOCK_TYPE_UVD;
352 for (i = 0; i < adev->uvd.num_enc_rings; i++)
353 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
354 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
355 ib_size_alignment = 1;
356 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500357 case AMDGPU_HW_IP_VCN_DEC:
358 type = AMD_IP_BLOCK_TYPE_VCN;
359 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
360 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
361 ib_size_alignment = 16;
362 break;
Leo Liucefbc592017-02-21 11:23:28 -0500363 case AMDGPU_HW_IP_VCN_ENC:
364 type = AMD_IP_BLOCK_TYPE_VCN;
365 for (i = 0; i < adev->vcn.num_enc_rings; i++)
366 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
367 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
368 ib_size_alignment = 1;
369 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400370 default:
371 return -EINVAL;
372 }
373
374 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400375 if (adev->ip_blocks[i].version->type == type &&
376 adev->ip_blocks[i].status.valid) {
377 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
378 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400379 ip.capabilities_flags = 0;
380 ip.available_rings = ring_mask;
Ken Wang71062f42015-06-04 21:26:57 +0800381 ip.ib_start_alignment = ib_start_alignment;
382 ip.ib_size_alignment = ib_size_alignment;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400383 break;
384 }
385 }
386 return copy_to_user(out, &ip,
387 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
388 }
389 case AMDGPU_INFO_HW_IP_COUNT: {
yanyang15fc3aee2015-05-22 14:39:35 -0400390 enum amd_ip_block_type type;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400391 uint32_t count = 0;
392
393 switch (info->query_hw_ip.type) {
394 case AMDGPU_HW_IP_GFX:
yanyang15fc3aee2015-05-22 14:39:35 -0400395 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400396 break;
397 case AMDGPU_HW_IP_COMPUTE:
yanyang15fc3aee2015-05-22 14:39:35 -0400398 type = AMD_IP_BLOCK_TYPE_GFX;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400399 break;
400 case AMDGPU_HW_IP_DMA:
yanyang15fc3aee2015-05-22 14:39:35 -0400401 type = AMD_IP_BLOCK_TYPE_SDMA;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402 break;
403 case AMDGPU_HW_IP_UVD:
yanyang15fc3aee2015-05-22 14:39:35 -0400404 type = AMD_IP_BLOCK_TYPE_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400405 break;
406 case AMDGPU_HW_IP_VCE:
yanyang15fc3aee2015-05-22 14:39:35 -0400407 type = AMD_IP_BLOCK_TYPE_VCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400408 break;
Leo Liu63defd32017-01-10 11:50:08 -0500409 case AMDGPU_HW_IP_UVD_ENC:
410 type = AMD_IP_BLOCK_TYPE_UVD;
411 break;
Leo Liubdc799e2017-01-25 15:04:20 -0500412 case AMDGPU_HW_IP_VCN_DEC:
Leo Liucefbc592017-02-21 11:23:28 -0500413 case AMDGPU_HW_IP_VCN_ENC:
Leo Liubdc799e2017-01-25 15:04:20 -0500414 type = AMD_IP_BLOCK_TYPE_VCN;
415 break;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400416 default:
417 return -EINVAL;
418 }
419
420 for (i = 0; i < adev->num_ip_blocks; i++)
Alex Deuchera1255102016-10-13 17:41:13 -0400421 if (adev->ip_blocks[i].version->type == type &&
422 adev->ip_blocks[i].status.valid &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400423 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
424 count++;
425
426 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
427 }
428 case AMDGPU_INFO_TIMESTAMP:
Alex Deucherb95e31f2016-07-07 15:01:42 -0400429 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400430 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
431 case AMDGPU_INFO_FW_VERSION: {
432 struct drm_amdgpu_info_firmware fw_info;
Huang Rui000cab92016-06-12 15:44:44 +0800433 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400434
435 /* We only support one instance of each IP block right now. */
436 if (info->query_fw.ip_instance != 0)
437 return -EINVAL;
438
Huang Rui000cab92016-06-12 15:44:44 +0800439 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
440 if (ret)
441 return ret;
442
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400443 return copy_to_user(out, &fw_info,
444 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
445 }
446 case AMDGPU_INFO_NUM_BYTES_MOVED:
447 ui64 = atomic64_read(&adev->num_bytes_moved);
448 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák83a59b62016-08-17 23:58:58 +0200449 case AMDGPU_INFO_NUM_EVICTIONS:
450 ui64 = atomic64_read(&adev->num_evictions);
451 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200452 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
453 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
454 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400455 case AMDGPU_INFO_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200456 ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
458 case AMDGPU_INFO_VIS_VRAM_USAGE:
Christian König3c848bb2017-08-07 17:46:49 +0200459 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
461 case AMDGPU_INFO_GTT_USAGE:
Christian König9255d772017-08-07 17:11:33 +0200462 ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
464 case AMDGPU_INFO_GDS_CONFIG: {
465 struct drm_amdgpu_info_gds gds_info;
466
Alex Deucherc92b90c2015-04-30 11:47:03 -0400467 memset(&gds_info, 0, sizeof(gds_info));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
469 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
470 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
471 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
472 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
473 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
474 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
475 return copy_to_user(out, &gds_info,
476 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
477 }
478 case AMDGPU_INFO_VRAM_GTT: {
479 struct drm_amdgpu_info_vram_gtt vram_gtt;
480
Christian König770d13b2018-01-12 14:52:22 +0100481 vram_gtt.vram_size = adev->gmc.real_vram_size;
Chunming Zhou7c0ecda2016-04-01 17:05:30 +0800482 vram_gtt.vram_size -= adev->vram_pin_size;
Christian König770d13b2018-01-12 14:52:22 +0100483 vram_gtt.vram_cpu_accessible_size = adev->gmc.visible_vram_size;
Chunming Zhoue131b912016-04-05 10:48:48 +0800484 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
Christian König09628c32017-06-30 14:37:02 +0200485 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
486 vram_gtt.gtt_size *= PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400487 vram_gtt.gtt_size -= adev->gart_pin_size;
488 return copy_to_user(out, &vram_gtt,
489 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
490 }
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800491 case AMDGPU_INFO_MEMORY: {
492 struct drm_amdgpu_memory_info mem;
Junwei Zhang9f6163e2016-09-21 10:17:22 +0800493
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800494 memset(&mem, 0, sizeof(mem));
Christian König770d13b2018-01-12 14:52:22 +0100495 mem.vram.total_heap_size = adev->gmc.real_vram_size;
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800496 mem.vram.usable_heap_size =
Christian König770d13b2018-01-12 14:52:22 +0100497 adev->gmc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200498 mem.vram.heap_usage =
499 amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800500 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800501
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800502 mem.cpu_accessible_vram.total_heap_size =
Christian König770d13b2018-01-12 14:52:22 +0100503 adev->gmc.visible_vram_size;
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800504 mem.cpu_accessible_vram.usable_heap_size =
Christian König770d13b2018-01-12 14:52:22 +0100505 adev->gmc.visible_vram_size -
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800506 (adev->vram_pin_size - adev->invisible_pin_size);
507 mem.cpu_accessible_vram.heap_usage =
Christian König3c848bb2017-08-07 17:46:49 +0200508 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800509 mem.cpu_accessible_vram.max_allocation =
510 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800511
Christian König09628c32017-06-30 14:37:02 +0200512 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
513 mem.gtt.total_heap_size *= PAGE_SIZE;
514 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
515 - adev->gart_pin_size;
Christian König9255d772017-08-07 17:11:33 +0200516 mem.gtt.heap_usage =
517 amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800518 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
Junwei Zhangcfa32552016-09-21 10:33:26 +0800519
Junwei Zhange0adf6c2016-09-29 09:39:10 +0800520 return copy_to_user(out, &mem,
521 min((size_t)size, sizeof(mem)))
Junwei Zhangcfa32552016-09-21 10:33:26 +0800522 ? -EFAULT : 0;
523 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 case AMDGPU_INFO_READ_MMR_REG: {
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300525 unsigned n, alloc_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 uint32_t *regs;
527 unsigned se_num = (info->read_mmr_reg.instance >>
528 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
529 AMDGPU_INFO_MMR_SE_INDEX_MASK;
530 unsigned sh_num = (info->read_mmr_reg.instance >>
531 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
532 AMDGPU_INFO_MMR_SH_INDEX_MASK;
533
534 /* set full masks if the userspace set all bits
535 * in the bitfields */
536 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
537 se_num = 0xffffffff;
538 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
539 sh_num = 0xffffffff;
540
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300541 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 if (!regs)
543 return -ENOMEM;
Dan Carpenter0d2edd32015-09-23 14:00:12 +0300544 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545
546 for (i = 0; i < info->read_mmr_reg.count; i++)
547 if (amdgpu_asic_read_register(adev, se_num, sh_num,
548 info->read_mmr_reg.dword_offset + i,
549 &regs[i])) {
550 DRM_DEBUG_KMS("unallowed offset %#x\n",
551 info->read_mmr_reg.dword_offset + i);
552 kfree(regs);
553 return -EFAULT;
554 }
555 n = copy_to_user(out, regs, min(size, alloc_size));
556 kfree(regs);
557 return n ? -EFAULT : 0;
558 }
559 case AMDGPU_INFO_DEV_INFO: {
Dan Carpenterc193fa912015-07-28 18:51:29 +0300560 struct drm_amdgpu_info_device dev_info = {};
Christian König5b565e02017-11-07 12:03:31 +0100561 uint64_t vm_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400562
563 dev_info.device_id = dev->pdev->device;
564 dev_info.chip_rev = adev->rev_id;
565 dev_info.external_rev = adev->external_rev_id;
566 dev_info.pci_rev = dev->pdev->revision;
567 dev_info.family = adev->family;
568 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
569 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
570 /* return all clocks in KHz */
571 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800572 if (adev->pm.dpm_enabled) {
Evan Quan1304f0c2016-10-17 09:49:29 +0800573 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
574 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800575 } else {
Xiangliang Yu2014bc32017-05-26 17:29:51 +0800576 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
577 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
Ken Wang32bf7102015-06-03 17:36:54 +0800578 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
Alex Deucher0b100292016-06-17 10:17:17 -0400580 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
581 adev->gfx.config.max_shader_engines;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
583 dev_info._pad = 0;
584 dev_info.ids_flags = 0;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800585 if (adev->flags & AMD_IS_APU)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400586 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
Monk Liuaafcafa2016-10-24 11:36:17 +0800587 if (amdgpu_sriov_vf(adev))
588 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
Christian König5b565e02017-11-07 12:03:31 +0100589
590 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
Christian Königa3e9a152018-01-22 11:19:50 +0100591 vm_size -= AMDGPU_VA_RESERVED_SIZE;
Christian König6b034e22018-01-29 16:03:50 +0100592
593 /* Older VCE FW versions are buggy and can handle only 40bits */
594 if (adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
595 vm_size = min(vm_size, 1ULL << 40);
596
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400597 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100598 dev_info.virtual_address_max =
Christian König5b565e02017-11-07 12:03:31 +0100599 min(vm_size, AMDGPU_VA_HOLE_START);
600
Christian König5b565e02017-11-07 12:03:31 +0100601 if (vm_size > AMDGPU_VA_HOLE_START) {
602 dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
603 dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
604 }
Christian Königc548b342015-08-07 20:22:40 +0200605 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
Roger Hee618d302017-08-11 20:00:41 +0800606 dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400607 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
Alex Deucher7dae69a2016-05-03 16:25:53 -0400608 dev_info.cu_active_number = adev->gfx.cu_info.number;
609 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
Ken Wanga101a892015-06-03 17:47:54 +0800610 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800611 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
612 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
Alex Deucher7dae69a2016-05-03 16:25:53 -0400613 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
614 sizeof(adev->gfx.cu_info.bitmap));
Christian König770d13b2018-01-12 14:52:22 +0100615 dev_info.vram_type = adev->gmc.vram_type;
616 dev_info.vram_bit_width = adev->gmc.vram_width;
Leo Liufa927542015-07-13 12:46:23 -0400617 dev_info.vce_harvest_config = adev->vce.harvest_config;
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800618 dev_info.gc_double_offchip_lds_buf =
619 adev->gfx.config.double_offchip_lds_buf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400620
Alex Deucherbce23e02017-03-28 12:52:08 -0400621 if (amdgpu_ngg) {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700622 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
623 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
624 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
625 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
626 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
627 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
628 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
629 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
Alex Deucherbce23e02017-03-28 12:52:08 -0400630 }
Junwei Zhang408bfe72017-04-27 11:12:07 +0800631 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
632 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
633 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
634 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
635 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
636 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
Alex Deucherf47b77b2017-05-02 15:49:36 -0400637 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
Alex Deucherbce23e02017-03-28 12:52:08 -0400638
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400639 return copy_to_user(out, &dev_info,
640 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
641 }
Alex Deucher07fecde2016-10-07 12:22:02 -0400642 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
643 unsigned i;
644 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
645 struct amd_vce_state *vce_state;
646
647 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
648 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
649 if (vce_state) {
650 vce_clk_table.entries[i].sclk = vce_state->sclk;
651 vce_clk_table.entries[i].mclk = vce_state->mclk;
652 vce_clk_table.entries[i].eclk = vce_state->evclk;
653 vce_clk_table.num_valid_entries++;
654 }
655 }
656
657 return copy_to_user(out, &vce_clk_table,
658 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
659 }
Evan Quan40ee5882016-12-07 10:05:09 +0800660 case AMDGPU_INFO_VBIOS: {
661 uint32_t bios_size = adev->bios_size;
662
663 switch (info->vbios_info.type) {
664 case AMDGPU_INFO_VBIOS_SIZE:
665 return copy_to_user(out, &bios_size,
666 min((size_t)size, sizeof(bios_size)))
667 ? -EFAULT : 0;
668 case AMDGPU_INFO_VBIOS_IMAGE: {
669 uint8_t *bios;
670 uint32_t bios_offset = info->vbios_info.offset;
671
672 if (bios_offset >= bios_size)
673 return -EINVAL;
674
675 bios = adev->bios + bios_offset;
676 return copy_to_user(out, bios,
677 min((size_t)size, (size_t)(bios_size - bios_offset)))
678 ? -EFAULT : 0;
679 }
680 default:
681 DRM_DEBUG_KMS("Invalid request %d\n",
682 info->vbios_info.type);
683 return -EINVAL;
684 }
685 }
Arindam Nath44879b62016-12-12 15:29:33 +0530686 case AMDGPU_INFO_NUM_HANDLES: {
687 struct drm_amdgpu_info_num_handles handle;
688
689 switch (info->query_hw_ip.type) {
690 case AMDGPU_HW_IP_UVD:
691 /* Starting Polaris, we support unlimited UVD handles */
692 if (adev->asic_type < CHIP_POLARIS10) {
693 handle.uvd_max_handles = adev->uvd.max_handles;
694 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
695
696 return copy_to_user(out, &handle,
697 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
698 } else {
699 return -ENODATA;
700 }
701
702 break;
703 default:
704 return -EINVAL;
705 }
706 }
Alex Deucher5ebbac42017-03-08 18:25:15 -0500707 case AMDGPU_INFO_SENSOR: {
Rex Zhub13aa102018-03-26 16:18:34 +0800708 if (!adev->pm.dpm_enabled)
Alex Deucher5ebbac42017-03-08 18:25:15 -0500709 return -ENOENT;
710
711 switch (info->sensor_info.type) {
712 case AMDGPU_INFO_SENSOR_GFX_SCLK:
713 /* get sclk in Mhz */
714 if (amdgpu_dpm_read_sensor(adev,
715 AMDGPU_PP_SENSOR_GFX_SCLK,
716 (void *)&ui32, &ui32_size)) {
717 return -EINVAL;
718 }
719 ui32 /= 100;
720 break;
721 case AMDGPU_INFO_SENSOR_GFX_MCLK:
722 /* get mclk in Mhz */
723 if (amdgpu_dpm_read_sensor(adev,
724 AMDGPU_PP_SENSOR_GFX_MCLK,
725 (void *)&ui32, &ui32_size)) {
726 return -EINVAL;
727 }
728 ui32 /= 100;
729 break;
730 case AMDGPU_INFO_SENSOR_GPU_TEMP:
731 /* get temperature in millidegrees C */
732 if (amdgpu_dpm_read_sensor(adev,
733 AMDGPU_PP_SENSOR_GPU_TEMP,
734 (void *)&ui32, &ui32_size)) {
735 return -EINVAL;
736 }
737 break;
738 case AMDGPU_INFO_SENSOR_GPU_LOAD:
739 /* get GPU load */
740 if (amdgpu_dpm_read_sensor(adev,
741 AMDGPU_PP_SENSOR_GPU_LOAD,
742 (void *)&ui32, &ui32_size)) {
743 return -EINVAL;
744 }
745 break;
746 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
747 /* get average GPU power */
748 if (amdgpu_dpm_read_sensor(adev,
749 AMDGPU_PP_SENSOR_GPU_POWER,
Rex Zhu5b79d042018-04-04 15:37:35 +0800750 (void *)&ui32, &ui32_size)) {
Alex Deucher5ebbac42017-03-08 18:25:15 -0500751 return -EINVAL;
752 }
Rex Zhu5b79d042018-04-04 15:37:35 +0800753 ui32 >>= 8;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500754 break;
755 case AMDGPU_INFO_SENSOR_VDDNB:
756 /* get VDDNB in millivolts */
757 if (amdgpu_dpm_read_sensor(adev,
758 AMDGPU_PP_SENSOR_VDDNB,
759 (void *)&ui32, &ui32_size)) {
760 return -EINVAL;
761 }
762 break;
763 case AMDGPU_INFO_SENSOR_VDDGFX:
764 /* get VDDGFX in millivolts */
765 if (amdgpu_dpm_read_sensor(adev,
766 AMDGPU_PP_SENSOR_VDDGFX,
767 (void *)&ui32, &ui32_size)) {
768 return -EINVAL;
769 }
770 break;
Rex Zhu60bbade2018-01-17 13:18:47 +0800771 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
772 /* get stable pstate sclk in Mhz */
773 if (amdgpu_dpm_read_sensor(adev,
774 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
775 (void *)&ui32, &ui32_size)) {
776 return -EINVAL;
777 }
778 ui32 /= 100;
779 break;
780 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
781 /* get stable pstate mclk in Mhz */
782 if (amdgpu_dpm_read_sensor(adev,
783 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
784 (void *)&ui32, &ui32_size)) {
785 return -EINVAL;
786 }
787 ui32 /= 100;
788 break;
Alex Deucher5ebbac42017-03-08 18:25:15 -0500789 default:
790 DRM_DEBUG_KMS("Invalid request %d\n",
791 info->sensor_info.type);
792 return -EINVAL;
793 }
794 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
795 }
Christian König1f7251b2017-10-09 17:53:06 +0200796 case AMDGPU_INFO_VRAM_LOST_COUNTER:
797 ui32 = atomic_read(&adev->vram_lost_counter);
798 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 default:
800 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
801 return -EINVAL;
802 }
803 return 0;
804}
805
806
807/*
808 * Outdated mess for old drm with Xorg being in charge (void function now).
809 */
810/**
Alex Deucher8b7530b2015-10-02 16:59:34 -0400811 * amdgpu_driver_lastclose_kms - drm callback for last close
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812 *
813 * @dev: drm dev pointer
814 *
Lukas Wunner16944672015-09-05 11:17:35 +0200815 * Switch vga_switcheroo state after last close (all asics).
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400816 */
817void amdgpu_driver_lastclose_kms(struct drm_device *dev)
818{
Noralf Trønnesab77e022017-12-05 19:24:55 +0100819 drm_fb_helper_lastclose(dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 vga_switcheroo_process_delayed_switch();
821}
822
Christian König396bcb42017-10-09 14:45:09 +0200823/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824 * amdgpu_driver_open_kms - drm callback for open
825 *
826 * @dev: drm dev pointer
827 * @file_priv: drm file
828 *
829 * On device open, init vm on cayman+ (all asics).
830 * Returns 0 on success, error on failure.
831 */
832int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
833{
834 struct amdgpu_device *adev = dev->dev_private;
835 struct amdgpu_fpriv *fpriv;
Christian König5c2ff9a62018-01-05 14:17:08 +0100836 int r, pasid;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837
838 file_priv->driver_priv = NULL;
839
840 r = pm_runtime_get_sync(dev->dev);
841 if (r < 0)
842 return r;
843
844 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
Alex Deucherdc082672016-08-27 12:30:25 -0400845 if (unlikely(!fpriv)) {
846 r = -ENOMEM;
847 goto out_suspend;
848 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849
Christian König5c2ff9a62018-01-05 14:17:08 +0100850 pasid = amdgpu_pasid_alloc(16);
851 if (pasid < 0) {
852 dev_warn(adev->dev, "No more PASIDs available!");
853 pasid = 0;
Alex Deucherdc082672016-08-27 12:30:25 -0400854 }
Christian König5c2ff9a62018-01-05 14:17:08 +0100855 r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
856 if (r)
857 goto error_pasid;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400858
Junwei Zhangb85891b2017-01-16 13:59:01 +0800859 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
860 if (!fpriv->prt_va) {
861 r = -ENOMEM;
Christian König5c2ff9a62018-01-05 14:17:08 +0100862 goto error_vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800863 }
864
Monk Liu24936642017-01-09 15:54:32 +0800865 if (amdgpu_sriov_vf(adev)) {
Christian König0f4b3c62017-07-31 15:32:40 +0200866 r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
Christian König5c2ff9a62018-01-05 14:17:08 +0100867 if (r)
868 goto error_vm;
Monk Liu24936642017-01-09 15:54:32 +0800869 }
870
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871 mutex_init(&fpriv->bo_list_lock);
872 idr_init(&fpriv->bo_list_handles);
873
Christian Königefd4ccb2015-08-04 16:20:31 +0200874 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875
876 file_priv->driver_priv = fpriv;
Christian König5c2ff9a62018-01-05 14:17:08 +0100877 goto out_suspend;
878
879error_vm:
880 amdgpu_vm_fini(adev, &fpriv->vm);
881
882error_pasid:
883 if (pasid)
884 amdgpu_pasid_free(pasid);
885
886 kfree(fpriv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400887
Alex Deucherdc082672016-08-27 12:30:25 -0400888out_suspend:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400889 pm_runtime_mark_last_busy(dev->dev);
890 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891
892 return r;
893}
894
895/**
896 * amdgpu_driver_postclose_kms - drm callback for post close
897 *
898 * @dev: drm dev pointer
899 * @file_priv: drm file
900 *
901 * On device post close, tear down vm on cayman+ (all asics).
902 */
903void amdgpu_driver_postclose_kms(struct drm_device *dev,
904 struct drm_file *file_priv)
905{
906 struct amdgpu_device *adev = dev->dev_private;
907 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
908 struct amdgpu_bo_list *list;
Christian König5c2ff9a62018-01-05 14:17:08 +0100909 struct amdgpu_bo *pd;
910 unsigned int pasid;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911 int handle;
912
913 if (!fpriv)
914 return;
915
Daniel Vetter04e30c92017-03-08 15:12:52 +0100916 pm_runtime_get_sync(dev->dev);
Emily Deng8ee3a522018-04-16 10:07:02 +0800917 amdgpu_ctx_mgr_entity_fini(&fpriv->ctx_mgr);
Christian König02537d62015-08-25 15:05:20 +0200918
Leo Liuef80d302017-02-05 15:19:57 -0500919 if (adev->asic_type != CHIP_RAVEN) {
920 amdgpu_uvd_free_handles(adev, file_priv);
921 amdgpu_vce_free_handles(adev, file_priv);
922 }
Leo Liucd437e32016-07-22 14:13:11 -0400923
Junwei Zhangb85891b2017-01-16 13:59:01 +0800924 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
925
Monk Liu24936642017-01-09 15:54:32 +0800926 if (amdgpu_sriov_vf(adev)) {
927 /* TODO: how to handle reserve failure */
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900928 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
Christian König0f4b3c62017-07-31 15:32:40 +0200929 amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
930 fpriv->csa_va = NULL;
Monk Liu24936642017-01-09 15:54:32 +0800931 amdgpu_bo_unreserve(adev->virt.csa_obj);
932 }
933
Christian König5c2ff9a62018-01-05 14:17:08 +0100934 pasid = fpriv->vm.pasid;
935 pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
936
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937 amdgpu_vm_fini(adev, &fpriv->vm);
Emily Deng8ee3a522018-04-16 10:07:02 +0800938 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
939
Christian König5c2ff9a62018-01-05 14:17:08 +0100940 if (pasid)
941 amdgpu_pasid_free_delayed(pd->tbo.resv, pasid);
942 amdgpu_bo_unref(&pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400943
944 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
945 amdgpu_bo_list_free(list);
946
947 idr_destroy(&fpriv->bo_list_handles);
948 mutex_destroy(&fpriv->bo_list_lock);
949
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400950 kfree(fpriv);
951 file_priv->driver_priv = NULL;
Alex Deucherd6bda7b2016-08-27 12:27:24 -0400952
953 pm_runtime_mark_last_busy(dev->dev);
954 pm_runtime_put_autosuspend(dev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400955}
956
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957/*
958 * VBlank related functions.
959 */
960/**
961 * amdgpu_get_vblank_counter_kms - get frame count
962 *
963 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +0200964 * @pipe: crtc to get the frame count from
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400965 *
966 * Gets the frame count on the requested crtc (all asics).
967 * Returns frame count on success, -EINVAL on failure.
968 */
Thierry Reding88e72712015-09-24 18:35:31 +0200969u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400970{
971 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500972 int vpos, hpos, stat;
973 u32 count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974
Thierry Reding88e72712015-09-24 18:35:31 +0200975 if (pipe >= adev->mode_info.num_crtc) {
976 DRM_ERROR("Invalid crtc %u\n", pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400977 return -EINVAL;
978 }
979
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500980 /* The hw increments its frame counter at start of vsync, not at start
981 * of vblank, as is required by DRM core vblank counter handling.
982 * Cook the hw count here to make it appear to the caller as if it
983 * incremented at start of vblank. We measure distance to start of
984 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
985 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
986 * result by 1 to give the proper appearance to caller.
987 */
988 if (adev->mode_info.crtcs[pipe]) {
989 /* Repeat readout if needed to provide stable result if
990 * we cross start of vsync during the queries.
991 */
992 do {
993 count = amdgpu_display_vblank_get_counter(adev, pipe);
Samuel Liaa8e2862018-01-19 15:53:16 -0500994 /* Ask amdgpu_display_get_crtc_scanoutpos to return
995 * vpos as distance to start of vblank, instead of
996 * regular vertical scanout pos.
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500997 */
Samuel Liaa8e2862018-01-19 15:53:16 -0500998 stat = amdgpu_display_get_crtc_scanoutpos(
Alex Deucher8e36f9d2015-12-03 12:31:56 -0500999 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
1000 &vpos, &hpos, NULL, NULL,
1001 &adev->mode_info.crtcs[pipe]->base.hwmode);
1002 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1003
1004 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1005 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1006 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1007 } else {
1008 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1009 pipe, vpos);
1010
1011 /* Bump counter if we are at >= leading edge of vblank,
1012 * but before vsync where vpos would turn negative and
1013 * the hw counter really increments.
1014 */
1015 if (vpos >= 0)
1016 count++;
1017 }
1018 } else {
1019 /* Fallback to use value as is. */
1020 count = amdgpu_display_vblank_get_counter(adev, pipe);
1021 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1022 }
1023
1024 return count;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001025}
1026
1027/**
1028 * amdgpu_enable_vblank_kms - enable vblank interrupt
1029 *
1030 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001031 * @pipe: crtc to enable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001032 *
1033 * Enable the interrupt on the requested crtc (all asics).
1034 * Returns 0 on success, -EINVAL on failure.
1035 */
Thierry Reding88e72712015-09-24 18:35:31 +02001036int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001037{
1038 struct amdgpu_device *adev = dev->dev_private;
Samuel Li734dd012018-01-19 16:06:41 -05001039 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001040
1041 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1042}
1043
1044/**
1045 * amdgpu_disable_vblank_kms - disable vblank interrupt
1046 *
1047 * @dev: drm dev pointer
Thierry Reding88e72712015-09-24 18:35:31 +02001048 * @pipe: crtc to disable vblank interrupt for
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001049 *
1050 * Disable the interrupt on the requested crtc (all asics).
1051 */
Thierry Reding88e72712015-09-24 18:35:31 +02001052void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001053{
1054 struct amdgpu_device *adev = dev->dev_private;
Samuel Li734dd012018-01-19 16:06:41 -05001055 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001056
1057 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1058}
1059
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001060const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001061 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1062 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08001063 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Andres Rodriguez52c6a622017-06-26 16:17:13 -04001064 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001065 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001066 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001067 /* KMS */
Daniel Vetterf8c47142015-09-08 13:56:30 +02001068 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1072 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Junwei Zhangeef18a82016-11-04 16:16:10 -04001073 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Daniel Vetterf8c47142015-09-08 13:56:30 +02001074 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1075 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1076 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Harry Wentland45622362017-09-12 15:58:20 -04001077 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001078};
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001079const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
Huang Rui50ab2532016-06-12 15:51:09 +08001080
1081/*
1082 * Debugfs info
1083 */
1084#if defined(CONFIG_DEBUG_FS)
1085
1086static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1087{
1088 struct drm_info_node *node = (struct drm_info_node *) m->private;
1089 struct drm_device *dev = node->minor->dev;
1090 struct amdgpu_device *adev = dev->dev_private;
1091 struct drm_amdgpu_info_firmware fw_info;
1092 struct drm_amdgpu_query_fw query_fw;
Alex Deucher32d8c662018-04-17 08:55:44 -05001093 struct atom_context *ctx = adev->mode_info.atom_context;
Huang Rui50ab2532016-06-12 15:51:09 +08001094 int ret, i;
1095
1096 /* VCE */
1097 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1098 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1099 if (ret)
1100 return ret;
1101 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1102 fw_info.feature, fw_info.ver);
1103
1104 /* UVD */
1105 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1106 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1107 if (ret)
1108 return ret;
1109 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1110 fw_info.feature, fw_info.ver);
1111
1112 /* GMC */
1113 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1114 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1115 if (ret)
1116 return ret;
1117 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1118 fw_info.feature, fw_info.ver);
1119
1120 /* ME */
1121 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1122 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1123 if (ret)
1124 return ret;
1125 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1126 fw_info.feature, fw_info.ver);
1127
1128 /* PFP */
1129 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1130 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1131 if (ret)
1132 return ret;
1133 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1134 fw_info.feature, fw_info.ver);
1135
1136 /* CE */
1137 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1138 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1139 if (ret)
1140 return ret;
1141 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1142 fw_info.feature, fw_info.ver);
1143
1144 /* RLC */
1145 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1146 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1147 if (ret)
1148 return ret;
1149 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1150 fw_info.feature, fw_info.ver);
1151
1152 /* MEC */
1153 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1154 query_fw.index = 0;
1155 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1156 if (ret)
1157 return ret;
1158 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1159 fw_info.feature, fw_info.ver);
1160
1161 /* MEC2 */
1162 if (adev->asic_type == CHIP_KAVERI ||
1163 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1164 query_fw.index = 1;
1165 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1166 if (ret)
1167 return ret;
1168 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1169 fw_info.feature, fw_info.ver);
1170 }
1171
Huang Rui6a7ed072017-03-03 19:15:26 -05001172 /* PSP SOS */
1173 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1174 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1175 if (ret)
1176 return ret;
1177 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1178 fw_info.feature, fw_info.ver);
1179
1180
1181 /* PSP ASD */
1182 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1183 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1184 if (ret)
1185 return ret;
1186 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1187 fw_info.feature, fw_info.ver);
1188
Huang Rui50ab2532016-06-12 15:51:09 +08001189 /* SMC */
1190 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1191 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1192 if (ret)
1193 return ret;
1194 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1195 fw_info.feature, fw_info.ver);
1196
1197 /* SDMA */
1198 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1199 for (i = 0; i < adev->sdma.num_instances; i++) {
1200 query_fw.index = i;
1201 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1202 if (ret)
1203 return ret;
1204 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1205 i, fw_info.feature, fw_info.ver);
1206 }
1207
Alex Deucher3ac952b2018-03-16 11:04:53 -05001208 /* VCN */
1209 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1210 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1211 if (ret)
1212 return ret;
1213 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1214 fw_info.feature, fw_info.ver);
1215
Alex Deucher32d8c662018-04-17 08:55:44 -05001216
1217 seq_printf(m, "VBIOS version: %s\n", ctx->vbios_version);
1218
Huang Rui50ab2532016-06-12 15:51:09 +08001219 return 0;
1220}
1221
1222static const struct drm_info_list amdgpu_firmware_info_list[] = {
1223 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1224};
1225#endif
1226
1227int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1228{
1229#if defined(CONFIG_DEBUG_FS)
1230 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1231 ARRAY_SIZE(amdgpu_firmware_info_list));
1232#else
1233 return 0;
1234#endif
1235}