blob: 5b4ed0ea77683ff375d8928b12c31820618428e7 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020025
Rob Clark16ea9752013-01-08 15:04:28 -060026#include "tilcdc_drv.h"
27#include "tilcdc_regs.h"
28#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060029#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020030#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060031
32#include "drm_fb_helper.h"
33
34static LIST_HEAD(module_list);
35
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030036static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37
38static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39 DRM_FORMAT_BGR888,
40 DRM_FORMAT_XBGR8888 };
41
42static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43 DRM_FORMAT_RGB888,
44 DRM_FORMAT_XRGB8888 };
45
46static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47 DRM_FORMAT_RGB888,
48 DRM_FORMAT_XRGB8888 };
49
Rob Clark16ea9752013-01-08 15:04:28 -060050void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51 const struct tilcdc_module_ops *funcs)
52{
53 mod->name = name;
54 mod->funcs = funcs;
55 INIT_LIST_HEAD(&mod->list);
56 list_add(&mod->list, &module_list);
57}
58
59void tilcdc_module_cleanup(struct tilcdc_module *mod)
60{
61 list_del(&mod->list);
62}
63
64static struct of_device_id tilcdc_of_match[];
65
66static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020067 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060068{
69 return drm_fb_cma_create(dev, file_priv, mode_cmd);
70}
71
72static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
73{
74 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010075 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060076}
77
Wei Yongjun30457672016-09-10 12:32:57 +000078static int tilcdc_atomic_check(struct drm_device *dev,
79 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020080{
81 int ret;
82
83 ret = drm_atomic_helper_check_modeset(dev, state);
84 if (ret)
85 return ret;
86
87 ret = drm_atomic_helper_check_planes(dev, state);
88 if (ret)
89 return ret;
90
91 /*
92 * tilcdc ->atomic_check can update ->mode_changed if pixel format
93 * changes, hence will we check modeset changes again.
94 */
95 ret = drm_atomic_helper_check_modeset(dev, state);
96 if (ret)
97 return ret;
98
99 return ret;
100}
101
102static int tilcdc_commit(struct drm_device *dev,
103 struct drm_atomic_state *state,
104 bool async)
105{
106 int ret;
107
108 ret = drm_atomic_helper_prepare_planes(dev, state);
109 if (ret)
110 return ret;
111
112 drm_atomic_helper_swap_state(state, true);
113
114 /*
115 * Everything below can be run asynchronously without the need to grab
116 * any modeset locks at all under one condition: It must be guaranteed
117 * that the asynchronous work has either been cancelled (if the driver
118 * supports it, which at least requires that the framebuffers get
119 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
120 * before the new state gets committed on the software side with
121 * drm_atomic_helper_swap_state().
122 *
123 * This scheme allows new atomic state updates to be prepared and
124 * checked in parallel to the asynchronous completion of the previous
125 * update. Which is important since compositors need to figure out the
126 * composition of the next frame right after having submitted the
127 * current layout.
128 */
129
130 drm_atomic_helper_commit_modeset_disables(dev, state);
131
Liu Ying2b58e982016-08-29 17:12:03 +0800132 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200133
134 drm_atomic_helper_commit_modeset_enables(dev, state);
135
136 drm_atomic_helper_wait_for_vblanks(dev, state);
137
138 drm_atomic_helper_cleanup_planes(dev, state);
139
Jyri Sarhaedc43302015-12-30 17:40:24 +0200140 return 0;
141}
142
Rob Clark16ea9752013-01-08 15:04:28 -0600143static const struct drm_mode_config_funcs mode_config_funcs = {
144 .fb_create = tilcdc_fb_create,
145 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200146 .atomic_check = tilcdc_atomic_check,
147 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600148};
149
Jyri Sarha9963d362016-11-15 22:56:46 +0200150static void modeset_init(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600151{
152 struct tilcdc_drm_private *priv = dev->dev_private;
153 struct tilcdc_module *mod;
154
Rob Clark16ea9752013-01-08 15:04:28 -0600155 list_for_each_entry(mod, &module_list, list) {
156 DBG("loading module: %s", mod->name);
157 mod->funcs->modeset_init(mod, dev);
158 }
159
Rob Clark16ea9752013-01-08 15:04:28 -0600160 dev->mode_config.min_width = 0;
161 dev->mode_config.min_height = 0;
162 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
163 dev->mode_config.max_height = 2048;
164 dev->mode_config.funcs = &mode_config_funcs;
Rob Clark16ea9752013-01-08 15:04:28 -0600165}
166
167#ifdef CONFIG_CPU_FREQ
168static int cpufreq_transition(struct notifier_block *nb,
169 unsigned long val, void *data)
170{
171 struct tilcdc_drm_private *priv = container_of(nb,
172 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300173
Jyri Sarha642e5162016-09-06 16:19:54 +0300174 if (val == CPUFREQ_POSTCHANGE)
175 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600176
177 return 0;
178}
179#endif
180
181/*
182 * DRM operations:
183 */
184
Jyri Sarha923310b2016-10-17 17:53:33 +0300185static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600186{
187 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600188
Jyri Sarha9e79e062016-10-18 23:23:27 +0300189 if (priv->crtc)
Jyri Sarha2d53a182016-10-25 12:27:31 +0300190 tilcdc_crtc_shutdown(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200191
Jyri Sarha9e79e062016-10-18 23:23:27 +0300192 if (priv->is_registered)
193 drm_dev_unregister(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300194
Rob Clark16ea9752013-01-08 15:04:28 -0600195 drm_kms_helper_poll_fini(dev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300196
197 if (priv->fbdev)
198 drm_fbdev_cma_fini(priv->fbdev);
199
Rob Clark16ea9752013-01-08 15:04:28 -0600200 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300201 drm_mode_config_cleanup(dev);
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200202 tilcdc_remove_external_device(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600203
204#ifdef CONFIG_CPU_FREQ
Jyri Sarha9e79e062016-10-18 23:23:27 +0300205 if (priv->freq_transition.notifier_call)
206 cpufreq_unregister_notifier(&priv->freq_transition,
207 CPUFREQ_TRANSITION_NOTIFIER);
Rob Clark16ea9752013-01-08 15:04:28 -0600208#endif
209
210 if (priv->clk)
211 clk_put(priv->clk);
212
213 if (priv->mmio)
214 iounmap(priv->mmio);
215
Jyri Sarha9e79e062016-10-18 23:23:27 +0300216 if (priv->wq) {
217 flush_workqueue(priv->wq);
218 destroy_workqueue(priv->wq);
219 }
Rob Clark16ea9752013-01-08 15:04:28 -0600220
221 dev->dev_private = NULL;
222
223 pm_runtime_disable(dev->dev);
224
Jyri Sarha923310b2016-10-17 17:53:33 +0300225 drm_dev_unref(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600226}
227
Jyri Sarha923310b2016-10-17 17:53:33 +0300228static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600229{
Jyri Sarha923310b2016-10-17 17:53:33 +0300230 struct drm_device *ddev;
231 struct platform_device *pdev = to_platform_device(dev);
232 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600233 struct tilcdc_drm_private *priv;
234 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500235 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600236 int ret;
237
Jyri Sarha923310b2016-10-17 17:53:33 +0300238 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300239 if (!priv) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300240 dev_err(dev, "failed to allocate private data\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600241 return -ENOMEM;
242 }
243
Jyri Sarha923310b2016-10-17 17:53:33 +0300244 ddev = drm_dev_alloc(ddrv, dev);
245 if (IS_ERR(ddev))
246 return PTR_ERR(ddev);
247
Jyri Sarha923310b2016-10-17 17:53:33 +0300248 ddev->dev_private = priv;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300249 platform_set_drvdata(pdev, ddev);
250 drm_mode_config_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600251
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200252 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300253 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200254
Rob Clark16ea9752013-01-08 15:04:28 -0600255 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300256 if (!priv->wq) {
257 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300258 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300259 }
Rob Clark16ea9752013-01-08 15:04:28 -0600260
261 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
262 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300263 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600264 ret = -EINVAL;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300265 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600266 }
267
268 priv->mmio = ioremap_nocache(res->start, resource_size(res));
269 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300270 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600271 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300272 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600273 }
274
Jyri Sarha923310b2016-10-17 17:53:33 +0300275 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600276 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300277 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600278 ret = -ENODEV;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300279 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600280 }
281
Rob Clark16ea9752013-01-08 15:04:28 -0600282#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600283 priv->freq_transition.notifier_call = cpufreq_transition;
284 ret = cpufreq_register_notifier(&priv->freq_transition,
285 CPUFREQ_TRANSITION_NOTIFIER);
286 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300287 dev_err(dev, "failed to register cpufreq notifier\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300288 priv->freq_transition.notifier_call = NULL;
289 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600290 }
291#endif
292
293 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500294 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
295
296 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
297
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100298 if (of_property_read_u32(node, "max-width", &priv->max_width))
Darren Etheridge4e564342013-06-21 13:52:23 -0500299 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
300
301 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
302
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100303 if (of_property_read_u32(node, "max-pixelclock",
Darren Etheridge4e564342013-06-21 13:52:23 -0500304 &priv->max_pixelclock))
305 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
306
307 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600308
Jyri Sarha923310b2016-10-17 17:53:33 +0300309 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600310
311 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300312 pm_runtime_get_sync(dev);
313 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600314 case 0x4c100102:
315 priv->rev = 1;
316 break;
317 case 0x4f200800:
318 case 0x4f201000:
319 priv->rev = 2;
320 break;
321 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300322 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
323 "defaulting to LCD revision 1\n",
324 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600325 priv->rev = 1;
326 break;
327 }
328
Jyri Sarha923310b2016-10-17 17:53:33 +0300329 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600330
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300331 if (priv->rev == 1) {
332 DBG("Revision 1 LCDC supports only RGB565 format");
333 priv->pixelformats = tilcdc_rev1_formats;
334 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300335 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300336 } else {
337 const char *str = "\0";
338
339 of_property_read_string(node, "blue-and-red-wiring", &str);
340 if (0 == strcmp(str, "crossed")) {
341 DBG("Configured for crossed blue and red wires");
342 priv->pixelformats = tilcdc_crossed_formats;
343 priv->num_pixelformats =
344 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300345 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300346 } else if (0 == strcmp(str, "straight")) {
347 DBG("Configured for straight blue and red wires");
348 priv->pixelformats = tilcdc_straight_formats;
349 priv->num_pixelformats =
350 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300351 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300352 } else {
353 DBG("Blue and red wiring '%s' unknown, use legacy mode",
354 str);
355 priv->pixelformats = tilcdc_legacy_formats;
356 priv->num_pixelformats =
357 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300358 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300359 }
360 }
361
Jyri Sarha9963d362016-11-15 22:56:46 +0200362 ret = tilcdc_crtc_create(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600363 if (ret < 0) {
Jyri Sarha9963d362016-11-15 22:56:46 +0200364 dev_err(dev, "failed to create crtc\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300365 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600366 }
Jyri Sarha9963d362016-11-15 22:56:46 +0200367 modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600368
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200369 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300370 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200371 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300372 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200373
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200374 ret = tilcdc_add_component_encoder(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200375 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300376 goto init_failed;
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200377 } else {
378 ret = tilcdc_attach_external_device(ddev);
379 if (ret)
380 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200381 }
382
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200383 if (!priv->external_connector &&
384 ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300385 dev_err(dev, "no encoders/connectors found\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200386 ret = -ENXIO;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300387 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200388 }
389
Jyri Sarha923310b2016-10-17 17:53:33 +0300390 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600391 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300392 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300393 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600394 }
395
Jyri Sarha923310b2016-10-17 17:53:33 +0300396 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600397 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300398 dev_err(dev, "failed to install IRQ handler\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300399 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600400 }
401
Jyri Sarha923310b2016-10-17 17:53:33 +0300402 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200403
Jyri Sarha923310b2016-10-17 17:53:33 +0300404 priv->fbdev = drm_fbdev_cma_init(ddev, bpp,
Gabriel Krisman Bertazie4563f62017-02-02 14:26:40 -0200405 ddev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300406 if (IS_ERR(priv->fbdev)) {
407 ret = PTR_ERR(priv->fbdev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300408 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300409 }
Rob Clark16ea9752013-01-08 15:04:28 -0600410
Jyri Sarha923310b2016-10-17 17:53:33 +0300411 drm_kms_helper_poll_init(ddev);
412
413 ret = drm_dev_register(ddev, 0);
414 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300415 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600416
Jyri Sarha9e79e062016-10-18 23:23:27 +0300417 priv->is_registered = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600418 return 0;
419
Jyri Sarha9e79e062016-10-18 23:23:27 +0300420init_failed:
421 tilcdc_fini(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200422
Rob Clark16ea9752013-01-08 15:04:28 -0600423 return ret;
424}
425
Rob Clark16ea9752013-01-08 15:04:28 -0600426static void tilcdc_lastclose(struct drm_device *dev)
427{
428 struct tilcdc_drm_private *priv = dev->dev_private;
429 drm_fbdev_cma_restore_mode(priv->fbdev);
430}
431
Daniel Vettere9f0d762013-12-11 11:34:42 +0100432static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600433{
434 struct drm_device *dev = arg;
435 struct tilcdc_drm_private *priv = dev->dev_private;
436 return tilcdc_crtc_irq(priv->crtc);
437}
438
Jyri Sarha514d1a12016-06-16 11:28:23 +0300439#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600440static const struct {
441 const char *name;
442 uint8_t rev;
443 uint8_t save;
444 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530445} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600446#define REG(rev, save, reg) { #reg, rev, save, reg }
447 /* exists in revision 1: */
448 REG(1, false, LCDC_PID_REG),
449 REG(1, true, LCDC_CTRL_REG),
450 REG(1, false, LCDC_STAT_REG),
451 REG(1, true, LCDC_RASTER_CTRL_REG),
452 REG(1, true, LCDC_RASTER_TIMING_0_REG),
453 REG(1, true, LCDC_RASTER_TIMING_1_REG),
454 REG(1, true, LCDC_RASTER_TIMING_2_REG),
455 REG(1, true, LCDC_DMA_CTRL_REG),
456 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
457 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
458 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
459 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
460 /* new in revision 2: */
461 REG(2, false, LCDC_RAW_STAT_REG),
462 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200463 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600464 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
465 REG(2, false, LCDC_END_OF_INT_IND_REG),
466 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600467#undef REG
468};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300469
Rob Clark16ea9752013-01-08 15:04:28 -0600470#endif
471
472#ifdef CONFIG_DEBUG_FS
473static int tilcdc_regs_show(struct seq_file *m, void *arg)
474{
475 struct drm_info_node *node = (struct drm_info_node *) m->private;
476 struct drm_device *dev = node->minor->dev;
477 struct tilcdc_drm_private *priv = dev->dev_private;
478 unsigned i;
479
480 pm_runtime_get_sync(dev->dev);
481
482 seq_printf(m, "revision: %d\n", priv->rev);
483
484 for (i = 0; i < ARRAY_SIZE(registers); i++)
485 if (priv->rev >= registers[i].rev)
486 seq_printf(m, "%s:\t %08x\n", registers[i].name,
487 tilcdc_read(dev, registers[i].reg));
488
489 pm_runtime_put_sync(dev->dev);
490
491 return 0;
492}
493
494static int tilcdc_mm_show(struct seq_file *m, void *arg)
495{
496 struct drm_info_node *node = (struct drm_info_node *) m->private;
497 struct drm_device *dev = node->minor->dev;
Daniel Vetterb5c37142016-12-29 12:09:24 +0100498 struct drm_printer p = drm_seq_file_printer(m);
499 drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
500 return 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600501}
502
503static struct drm_info_list tilcdc_debugfs_list[] = {
504 { "regs", tilcdc_regs_show, 0 },
505 { "mm", tilcdc_mm_show, 0 },
506 { "fb", drm_fb_cma_debugfs_show, 0 },
507};
508
509static int tilcdc_debugfs_init(struct drm_minor *minor)
510{
511 struct drm_device *dev = minor->dev;
512 struct tilcdc_module *mod;
513 int ret;
514
515 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
516 ARRAY_SIZE(tilcdc_debugfs_list),
517 minor->debugfs_root, minor);
518
519 list_for_each_entry(mod, &module_list, list)
520 if (mod->funcs->debugfs_init)
521 mod->funcs->debugfs_init(mod, minor);
522
523 if (ret) {
524 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
525 return ret;
526 }
527
528 return ret;
529}
Rob Clark16ea9752013-01-08 15:04:28 -0600530#endif
531
532static const struct file_operations fops = {
533 .owner = THIS_MODULE,
534 .open = drm_open,
535 .release = drm_release,
536 .unlocked_ioctl = drm_ioctl,
Rob Clark16ea9752013-01-08 15:04:28 -0600537 .compat_ioctl = drm_compat_ioctl,
Rob Clark16ea9752013-01-08 15:04:28 -0600538 .poll = drm_poll,
539 .read = drm_read,
Rob Clark16ea9752013-01-08 15:04:28 -0600540 .llseek = no_llseek,
541 .mmap = drm_gem_cma_mmap,
542};
543
544static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300545 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300546 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600547 .lastclose = tilcdc_lastclose,
548 .irq_handler = tilcdc_irq,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200549 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600550 .gem_vm_ops = &drm_gem_cma_vm_ops,
551 .dumb_create = drm_gem_cma_dumb_create,
552 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200553 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300554
555 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
556 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
557 .gem_prime_import = drm_gem_prime_import,
558 .gem_prime_export = drm_gem_prime_export,
559 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
560 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
561 .gem_prime_vmap = drm_gem_cma_prime_vmap,
562 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
563 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600564#ifdef CONFIG_DEBUG_FS
565 .debugfs_init = tilcdc_debugfs_init,
Rob Clark16ea9752013-01-08 15:04:28 -0600566#endif
567 .fops = &fops,
568 .name = "tilcdc",
569 .desc = "TI LCD Controller DRM",
570 .date = "20121205",
571 .major = 1,
572 .minor = 0,
573};
574
575/*
576 * Power management:
577 */
578
579#ifdef CONFIG_PM_SLEEP
580static int tilcdc_pm_suspend(struct device *dev)
581{
582 struct drm_device *ddev = dev_get_drvdata(dev);
583 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600584
Jyri Sarha514d1a12016-06-16 11:28:23 +0300585 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600586
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000587 /* Select sleep pin state */
588 pinctrl_pm_select_sleep_state(dev);
589
Rob Clark16ea9752013-01-08 15:04:28 -0600590 return 0;
591}
592
593static int tilcdc_pm_resume(struct device *dev)
594{
595 struct drm_device *ddev = dev_get_drvdata(dev);
596 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300597 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600598
Dave Gerlach416a07f2014-07-29 06:27:58 +0000599 /* Select default pin state */
600 pinctrl_pm_select_default_state(dev);
601
Jyri Sarha514d1a12016-06-16 11:28:23 +0300602 if (priv->saved_state)
603 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600604
Jyri Sarha514d1a12016-06-16 11:28:23 +0300605 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600606}
607#endif
608
609static const struct dev_pm_ops tilcdc_pm_ops = {
610 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
611};
612
613/*
614 * Platform driver:
615 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200616static int tilcdc_bind(struct device *dev)
617{
Jyri Sarha923310b2016-10-17 17:53:33 +0300618 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200619}
620
621static void tilcdc_unbind(struct device *dev)
622{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300623 struct drm_device *ddev = dev_get_drvdata(dev);
624
625 /* Check if a subcomponent has already triggered the unloading. */
626 if (!ddev->dev_private)
627 return;
628
Jyri Sarha923310b2016-10-17 17:53:33 +0300629 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200630}
631
632static const struct component_master_ops tilcdc_comp_ops = {
633 .bind = tilcdc_bind,
634 .unbind = tilcdc_unbind,
635};
636
Rob Clark16ea9752013-01-08 15:04:28 -0600637static int tilcdc_pdev_probe(struct platform_device *pdev)
638{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200639 struct component_match *match = NULL;
640 int ret;
641
Rob Clark16ea9752013-01-08 15:04:28 -0600642 /* bail out early if no DT data: */
643 if (!pdev->dev.of_node) {
644 dev_err(&pdev->dev, "device-tree data is missing\n");
645 return -ENXIO;
646 }
647
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200648 ret = tilcdc_get_external_components(&pdev->dev, &match);
649 if (ret < 0)
650 return ret;
651 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300652 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200653 else
654 return component_master_add_with_match(&pdev->dev,
655 &tilcdc_comp_ops,
656 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600657}
658
659static int tilcdc_pdev_remove(struct platform_device *pdev)
660{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300661 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200662
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300663 ret = tilcdc_get_external_components(&pdev->dev, NULL);
664 if (ret < 0)
665 return ret;
666 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300667 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300668 else
669 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600670
671 return 0;
672}
673
674static struct of_device_id tilcdc_of_match[] = {
675 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200676 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600677 { },
678};
679MODULE_DEVICE_TABLE(of, tilcdc_of_match);
680
681static struct platform_driver tilcdc_platform_driver = {
682 .probe = tilcdc_pdev_probe,
683 .remove = tilcdc_pdev_remove,
684 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600685 .name = "tilcdc",
686 .pm = &tilcdc_pm_ops,
687 .of_match_table = tilcdc_of_match,
688 },
689};
690
691static int __init tilcdc_drm_init(void)
692{
693 DBG("init");
694 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600695 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600696 return platform_driver_register(&tilcdc_platform_driver);
697}
698
699static void __exit tilcdc_drm_fini(void)
700{
701 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600702 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300703 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300704 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600705}
706
Guido Martínez2023d842014-06-17 11:17:11 -0300707module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600708module_exit(tilcdc_drm_fini);
709
710MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
711MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
712MODULE_LICENSE("GPL");