blob: 8d47fb7c4b8f789dd50ae9c2e0200f2fadc5f450 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
48/*#define VERBOSE_IRQ*/
49#define DSI_CATCH_MISSING_TE
50
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051struct dsi_reg { u16 idx; };
52
53#define DSI_REG(idx) ((const struct dsi_reg) { idx })
54
55#define DSI_SZ_REGS SZ_1K
56/* DSI Protocol Engine */
57
58#define DSI_REVISION DSI_REG(0x0000)
59#define DSI_SYSCONFIG DSI_REG(0x0010)
60#define DSI_SYSSTATUS DSI_REG(0x0014)
61#define DSI_IRQSTATUS DSI_REG(0x0018)
62#define DSI_IRQENABLE DSI_REG(0x001C)
63#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053064#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020065#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
66#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
67#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
68#define DSI_CLK_CTRL DSI_REG(0x0054)
69#define DSI_TIMING1 DSI_REG(0x0058)
70#define DSI_TIMING2 DSI_REG(0x005C)
71#define DSI_VM_TIMING1 DSI_REG(0x0060)
72#define DSI_VM_TIMING2 DSI_REG(0x0064)
73#define DSI_VM_TIMING3 DSI_REG(0x0068)
74#define DSI_CLK_TIMING DSI_REG(0x006C)
75#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
76#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
77#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
78#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
79#define DSI_VM_TIMING4 DSI_REG(0x0080)
80#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
81#define DSI_VM_TIMING5 DSI_REG(0x0088)
82#define DSI_VM_TIMING6 DSI_REG(0x008C)
83#define DSI_VM_TIMING7 DSI_REG(0x0090)
84#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
85#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
86#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
89#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
90#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
91#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
92
93/* DSIPHY_SCP */
94
95#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
96#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
97#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
98#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030099#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200100
101/* DSI_PLL_CTRL_SCP */
102
103#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
104#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
105#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
106#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
107#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
108
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530109#define REG_GET(dsidev, idx, start, end) \
110 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530112#define REG_FLD_MOD(dsidev, idx, val, start, end) \
113 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200114
115/* Global interrupts */
116#define DSI_IRQ_VC0 (1 << 0)
117#define DSI_IRQ_VC1 (1 << 1)
118#define DSI_IRQ_VC2 (1 << 2)
119#define DSI_IRQ_VC3 (1 << 3)
120#define DSI_IRQ_WAKEUP (1 << 4)
121#define DSI_IRQ_RESYNC (1 << 5)
122#define DSI_IRQ_PLL_LOCK (1 << 7)
123#define DSI_IRQ_PLL_UNLOCK (1 << 8)
124#define DSI_IRQ_PLL_RECALL (1 << 9)
125#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
126#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
127#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
128#define DSI_IRQ_TE_TRIGGER (1 << 16)
129#define DSI_IRQ_ACK_TRIGGER (1 << 17)
130#define DSI_IRQ_SYNC_LOST (1 << 18)
131#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
132#define DSI_IRQ_TA_TIMEOUT (1 << 20)
133#define DSI_IRQ_ERROR_MASK \
134 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530135 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200136#define DSI_IRQ_CHANNEL_MASK 0xf
137
138/* Virtual channel interrupts */
139#define DSI_VC_IRQ_CS (1 << 0)
140#define DSI_VC_IRQ_ECC_CORR (1 << 1)
141#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
142#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
143#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
144#define DSI_VC_IRQ_BTA (1 << 5)
145#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
146#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
147#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
148#define DSI_VC_IRQ_ERROR_MASK \
149 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
150 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
151 DSI_VC_IRQ_FIFO_TX_UDF)
152
153/* ComplexIO interrupts */
154#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
155#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
156#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200157#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
158#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200159#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
160#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
161#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200162#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
163#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200164#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
165#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
166#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200167#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
168#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200169#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
170#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
171#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200172#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
173#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200174#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200180#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300186#define DSI_CIO_IRQ_ERROR_MASK \
187 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200188 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
189 DSI_CIO_IRQ_ERRSYNCESC5 | \
190 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
191 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
192 DSI_CIO_IRQ_ERRESC5 | \
193 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
194 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
195 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300196 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200198 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200201
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200202typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
203
204#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300205#define DSI_MAX_NR_LANES 5
206
207enum dsi_lane_function {
208 DSI_LANE_UNUSED = 0,
209 DSI_LANE_CLK,
210 DSI_LANE_DATA1,
211 DSI_LANE_DATA2,
212 DSI_LANE_DATA3,
213 DSI_LANE_DATA4,
214};
215
216struct dsi_lane_config {
217 enum dsi_lane_function function;
218 u8 polarity;
219};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200220
221struct dsi_isr_data {
222 omap_dsi_isr_t isr;
223 void *arg;
224 u32 mask;
225};
226
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200227enum fifo_size {
228 DSI_FIFO_SIZE_0 = 0,
229 DSI_FIFO_SIZE_32 = 1,
230 DSI_FIFO_SIZE_64 = 2,
231 DSI_FIFO_SIZE_96 = 3,
232 DSI_FIFO_SIZE_128 = 4,
233};
234
Archit Tanejad6049142011-08-22 11:58:08 +0530235enum dsi_vc_source {
236 DSI_VC_SOURCE_L4 = 0,
237 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200238};
239
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200240struct dsi_irq_stats {
241 unsigned long last_reset;
242 unsigned irq_count;
243 unsigned dsi_irqs[32];
244 unsigned vc_irqs[4][32];
245 unsigned cio_irqs[32];
246};
247
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200248struct dsi_isr_tables {
249 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
252};
253
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530254struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000255 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300257
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200258 int module_id;
259
archit tanejaaffe3602011-02-23 08:41:03 +0000260 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300262 struct clk *dss_clk;
263 struct clk *sys_clk;
264
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265 struct dsi_clock_info current_cinfo;
266
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300267 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200268 struct regulator *vdds_dsi_reg;
269
270 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530271 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct omap_dss_device *dssdev;
273 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530274 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 } vc[4];
276
277 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200278 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279
280 unsigned pll_locked;
281
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200282 spinlock_t irq_lock;
283 struct dsi_isr_tables isr_tables;
284 /* space for a copy used by the interrupt handler */
285 struct dsi_isr_tables isr_tables_copy;
286
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200287 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200288#ifdef DEBUG
289 unsigned update_bytes;
290#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300293 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200295 void (*framedone_callback)(int, void *);
296 void *framedone_data;
297
298 struct delayed_work framedone_timeout_work;
299
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300#ifdef DSI_CATCH_MISSING_TE
301 struct timer_list te_timer;
302#endif
303
304 unsigned long cache_req_pck;
305 unsigned long cache_clk_freq;
306 struct dsi_clock_info cache_cinfo;
307
308 u32 errors;
309 spinlock_t errors_lock;
310#ifdef DEBUG
311 ktime_t perf_setup_time;
312 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313#endif
314 int debug_read;
315 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200316
317#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
318 spinlock_t irq_stats_lock;
319 struct dsi_irq_stats irq_stats;
320#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500321 /* DSI PLL Parameter Ranges */
322 unsigned long regm_max, regn_max;
323 unsigned long regm_dispc_max, regm_dsi_max;
324 unsigned long fint_min, fint_max;
325 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300326
Tomi Valkeinend9820852011-10-12 15:05:59 +0300327 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530328
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300329 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
330 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300331
332 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530333
334 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530335 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530336 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530337 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530338 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530339};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200340
Archit Taneja2e868db2011-05-12 17:26:28 +0530341struct dsi_packet_sent_handler_data {
342 struct platform_device *dsidev;
343 struct completion *completion;
344};
345
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530346static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030349static bool dsi_perf;
350module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351#endif
352
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530353static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
354{
355 return dev_get_drvdata(&dsidev->dev);
356}
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
359{
360 return dsi_pdev_map[dssdev->phy.dsi.module];
361}
362
363struct platform_device *dsi_get_dsidev_from_id(int module)
364{
365 return dsi_pdev_map[module];
366}
367
368static inline void dsi_write_reg(struct platform_device *dsidev,
369 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200370{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530371 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
372
373 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200374}
375
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530376static inline u32 dsi_read_reg(struct platform_device *dsidev,
377 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
380
381 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382}
383
Archit Taneja1ffefe72011-05-12 17:26:24 +0530384void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391EXPORT_SYMBOL(dsi_bus_lock);
392
Archit Taneja1ffefe72011-05-12 17:26:24 +0530393void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
397
398 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200399}
400EXPORT_SYMBOL(dsi_bus_unlock);
401
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530402static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200403{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200407}
408
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200409static void dsi_completion_handler(void *data, u32 mask)
410{
411 complete((struct completion *)data);
412}
413
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530414static inline int wait_for_bit_change(struct platform_device *dsidev,
415 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300417 unsigned long timeout;
418 ktime_t wait;
419 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200420
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300421 /* first busyloop to see if the bit changes right away */
422 t = 100;
423 while (t-- > 0) {
424 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
425 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200426 }
427
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300428 /* then loop for 500ms, sleeping for 1ms in between */
429 timeout = jiffies + msecs_to_jiffies(500);
430 while (time_before(jiffies, timeout)) {
431 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
432 return value;
433
434 wait = ns_to_ktime(1000 * 1000);
435 set_current_state(TASK_UNINTERRUPTIBLE);
436 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
437 }
438
439 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200440}
441
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530442u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
443{
444 switch (fmt) {
445 case OMAP_DSS_DSI_FMT_RGB888:
446 case OMAP_DSS_DSI_FMT_RGB666:
447 return 24;
448 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
449 return 18;
450 case OMAP_DSS_DSI_FMT_RGB565:
451 return 16;
452 default:
453 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300454 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530455 }
456}
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
468 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469}
470
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530471static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474 ktime_t t, setup_time, trans_time;
475 u32 total_bytes;
476 u32 setup_us, trans_us, total_us;
477
478 if (!dsi_perf)
479 return;
480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 t = ktime_get();
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 setup_us = (u32)ktime_to_us(setup_time);
485 if (setup_us == 0)
486 setup_us = 1;
487
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 trans_us = (u32)ktime_to_us(trans_time);
490 if (trans_us == 0)
491 trans_us = 1;
492
493 total_us = setup_us + trans_us;
494
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200495 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200497 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
498 "%u bytes, %u kbytes/sec\n",
499 name,
500 setup_us,
501 trans_us,
502 total_us,
503 1000*1000 / total_us,
504 total_bytes,
505 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300508static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
509{
510}
511
512static inline void dsi_perf_mark_start(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_show(struct platform_device *dsidev,
517 const char *name)
518{
519}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520#endif
521
522static void print_irq_status(u32 status)
523{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200524 if (status == 0)
525 return;
526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#ifndef VERBOSE_IRQ
528 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
529 return;
530#endif
531 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_IRQ_##x) \
535 printk(#x " ");
536#ifdef VERBOSE_IRQ
537 PIS(VC0);
538 PIS(VC1);
539 PIS(VC2);
540 PIS(VC3);
541#endif
542 PIS(WAKEUP);
543 PIS(RESYNC);
544 PIS(PLL_LOCK);
545 PIS(PLL_UNLOCK);
546 PIS(PLL_RECALL);
547 PIS(COMPLEXIO_ERR);
548 PIS(HS_TX_TIMEOUT);
549 PIS(LP_RX_TIMEOUT);
550 PIS(TE_TRIGGER);
551 PIS(ACK_TRIGGER);
552 PIS(SYNC_LOST);
553 PIS(LDO_POWER_GOOD);
554 PIS(TA_TIMEOUT);
555#undef PIS
556
557 printk("\n");
558}
559
560static void print_irq_status_vc(int channel, u32 status)
561{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200562 if (status == 0)
563 return;
564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565#ifndef VERBOSE_IRQ
566 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
567 return;
568#endif
569 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
570
571#define PIS(x) \
572 if (status & DSI_VC_IRQ_##x) \
573 printk(#x " ");
574 PIS(CS);
575 PIS(ECC_CORR);
576#ifdef VERBOSE_IRQ
577 PIS(PACKET_SENT);
578#endif
579 PIS(FIFO_TX_OVF);
580 PIS(FIFO_RX_OVF);
581 PIS(BTA);
582 PIS(ECC_NO_CORR);
583 PIS(FIFO_TX_UDF);
584 PIS(PP_BUSY_CHANGE);
585#undef PIS
586 printk("\n");
587}
588
589static void print_irq_status_cio(u32 status)
590{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200591 if (status == 0)
592 return;
593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
595
596#define PIS(x) \
597 if (status & DSI_CIO_IRQ_##x) \
598 printk(#x " ");
599 PIS(ERRSYNCESC1);
600 PIS(ERRSYNCESC2);
601 PIS(ERRSYNCESC3);
602 PIS(ERRESC1);
603 PIS(ERRESC2);
604 PIS(ERRESC3);
605 PIS(ERRCONTROL1);
606 PIS(ERRCONTROL2);
607 PIS(ERRCONTROL3);
608 PIS(STATEULPS1);
609 PIS(STATEULPS2);
610 PIS(STATEULPS3);
611 PIS(ERRCONTENTIONLP0_1);
612 PIS(ERRCONTENTIONLP1_1);
613 PIS(ERRCONTENTIONLP0_2);
614 PIS(ERRCONTENTIONLP1_2);
615 PIS(ERRCONTENTIONLP0_3);
616 PIS(ERRCONTENTIONLP1_3);
617 PIS(ULPSACTIVENOT_ALL0);
618 PIS(ULPSACTIVENOT_ALL1);
619#undef PIS
620
621 printk("\n");
622}
623
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200624#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530625static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
626 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 int i;
630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dsi->irq_stats.irq_count++;
634 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
636 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642}
643#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200645#endif
646
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647static int debug_irq;
648
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530649static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
650 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 int i;
654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 if (irqstatus & DSI_IRQ_ERROR_MASK) {
656 DSSERR("DSI error, irqstatus %x\n", irqstatus);
657 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_lock(&dsi->errors_lock);
659 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
660 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 } else if (debug_irq) {
662 print_irq_status(irqstatus);
663 }
664
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665 for (i = 0; i < 4; ++i) {
666 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
667 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
668 i, vcstatus[i]);
669 print_irq_status_vc(i, vcstatus[i]);
670 } else if (debug_irq) {
671 print_irq_status_vc(i, vcstatus[i]);
672 }
673 }
674
675 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
676 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
677 print_irq_status_cio(ciostatus);
678 } else if (debug_irq) {
679 print_irq_status_cio(ciostatus);
680 }
681}
682
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200683static void dsi_call_isrs(struct dsi_isr_data *isr_array,
684 unsigned isr_array_size, u32 irqstatus)
685{
686 struct dsi_isr_data *isr_data;
687 int i;
688
689 for (i = 0; i < isr_array_size; i++) {
690 isr_data = &isr_array[i];
691 if (isr_data->isr && isr_data->mask & irqstatus)
692 isr_data->isr(isr_data->arg, irqstatus);
693 }
694}
695
696static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
697 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
698{
699 int i;
700
701 dsi_call_isrs(isr_tables->isr_table,
702 ARRAY_SIZE(isr_tables->isr_table),
703 irqstatus);
704
705 for (i = 0; i < 4; ++i) {
706 if (vcstatus[i] == 0)
707 continue;
708 dsi_call_isrs(isr_tables->isr_table_vc[i],
709 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
710 vcstatus[i]);
711 }
712
713 if (ciostatus != 0)
714 dsi_call_isrs(isr_tables->isr_table_cio,
715 ARRAY_SIZE(isr_tables->isr_table_cio),
716 ciostatus);
717}
718
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
720{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 u32 irqstatus, vcstatus[4], ciostatus;
724 int i;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
733 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742
743 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 if ((irqstatus & (1 << i)) == 0) {
745 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300747 }
748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 }
755
756 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762 } else {
763 ciostatus = 0;
764 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766#ifdef DSI_CATCH_MISSING_TE
767 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769#endif
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 /* make a copy and unlock, so that isrs can unregister
772 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
774 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530778 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783
archit tanejaaffe3602011-02-23 08:41:03 +0000784 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785}
786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
789 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 unsigned isr_array_size, u32 default_mask,
791 const struct dsi_reg enable_reg,
792 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 struct dsi_isr_data *isr_data;
795 u32 mask;
796 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797 int i;
798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 for (i = 0; i < isr_array_size; i++) {
802 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 if (isr_data->isr == NULL)
805 continue;
806
807 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 }
809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
813 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_read_reg(dsidev, enable_reg);
817 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818}
819
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530820/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
829 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_IRQENABLE, DSI_IRQSTATUS);
831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
837
838 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
839 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 DSI_VC_IRQ_ERROR_MASK,
841 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
850 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_CIO_IRQ_ERROR_MASK,
852 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 unsigned long flags;
859 int vc;
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs_vc(dsidev, vc);
868 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871}
872
873static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
874 struct dsi_isr_data *isr_array, unsigned isr_array_size)
875{
876 struct dsi_isr_data *isr_data;
877 int free_idx;
878 int i;
879
880 BUG_ON(isr == NULL);
881
882 /* check for duplicate entry and find a free slot */
883 free_idx = -1;
884 for (i = 0; i < isr_array_size; i++) {
885 isr_data = &isr_array[i];
886
887 if (isr_data->isr == isr && isr_data->arg == arg &&
888 isr_data->mask == mask) {
889 return -EINVAL;
890 }
891
892 if (isr_data->isr == NULL && free_idx == -1)
893 free_idx = i;
894 }
895
896 if (free_idx == -1)
897 return -EBUSY;
898
899 isr_data = &isr_array[free_idx];
900 isr_data->isr = isr;
901 isr_data->arg = arg;
902 isr_data->mask = mask;
903
904 return 0;
905}
906
907static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
908 struct dsi_isr_data *isr_array, unsigned isr_array_size)
909{
910 struct dsi_isr_data *isr_data;
911 int i;
912
913 for (i = 0; i < isr_array_size; i++) {
914 isr_data = &isr_array[i];
915 if (isr_data->isr != isr || isr_data->arg != arg ||
916 isr_data->mask != mask)
917 continue;
918
919 isr_data->isr = NULL;
920 isr_data->arg = NULL;
921 isr_data->mask = 0;
922
923 return 0;
924 }
925
926 return -EINVAL;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
930 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_unregister_isr(struct platform_device *dsidev,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
959 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 dsi->isr_tables.isr_table_vc[channel],
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 unsigned long flags;
1055 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->errors_lock, flags);
1057 e = dsi->errors;
1058 dsi->errors = 0;
1059 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return e;
1061}
1062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001065 int r;
1066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1067
1068 DSSDBG("dsi_runtime_get\n");
1069
1070 r = pm_runtime_get_sync(&dsi->pdev->dev);
1071 WARN_ON(r < 0);
1072 return r < 0 ? r : 0;
1073}
1074
1075void dsi_runtime_put(struct platform_device *dsidev)
1076{
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078 int r;
1079
1080 DSSDBG("dsi_runtime_put\n");
1081
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001082 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001083 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084}
1085
1086/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1088 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301093 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301095 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 DSSERR("cannot lock PLL when enabling clocks\n");
1100 }
1101}
1102
1103#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
1106 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001107 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108
1109 if (!dss_debug)
1110 return;
1111
1112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
1117 printk(KERN_DEBUG "DSI resets: ");
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1124
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001125 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1126 b0 = 28;
1127 b1 = 27;
1128 b2 = 26;
1129 } else {
1130 b0 = 24;
1131 b1 = 25;
1132 b2 = 26;
1133 }
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001136 printk("PHY (%x%x%x, %d, %d, %d)\n",
1137 FLD_GET(l, b0, b0),
1138 FLD_GET(l, b1, b1),
1139 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 FLD_GET(l, 29, 29),
1141 FLD_GET(l, 30, 30),
1142 FLD_GET(l, 31, 31));
1143}
1144#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146#endif
1147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149{
1150 DSSDBG("dsi_if_enable(%d)\n", enable);
1151
1152 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1157 return -EIO;
1158 }
1159
1160 return 0;
1161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1166
1167 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
1186 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001189 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301190 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001191 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301193 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301194 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195 }
1196
1197 return r;
1198}
1199
1200static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1201{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301203 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 unsigned long dsi_fclk;
1205 unsigned lp_clk_div;
1206 unsigned long lp_clk;
1207
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001208 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 return -EINVAL;
1212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301213 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214
1215 lp_clk = dsi_fclk / 2 / lp_clk_div;
1216
1217 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301218 dsi->current_cinfo.lp_clk = lp_clk;
1219 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301221 /* LP_CLK_DIVISOR */
1222 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 /* LP_RX_SYNCHRO_ENABLE */
1225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
1227 return 0;
1228}
1229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001231{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301232 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1233
1234 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301235 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001236}
1237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001239{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1241
1242 WARN_ON(dsi->scp_clk_refcount == 0);
1243 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001245}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246
1247enum dsi_pll_power_state {
1248 DSI_PLL_POWER_OFF = 0x0,
1249 DSI_PLL_POWER_ON_HSCLK = 0x1,
1250 DSI_PLL_POWER_ON_ALL = 0x2,
1251 DSI_PLL_POWER_ON_DIV = 0x3,
1252};
1253
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301254static int dsi_pll_power(struct platform_device *dsidev,
1255 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256{
1257 int t = 0;
1258
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001259 /* DSI-PLL power command 0x3 is not working */
1260 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1261 state == DSI_PLL_POWER_ON_DIV)
1262 state = DSI_PLL_POWER_ON_ALL;
1263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301264 /* PLL_PWR_CMD */
1265 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266
1267 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301268 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001269 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 DSSERR("Failed to set DSI PLL power mode to %d\n",
1271 state);
1272 return -ENODEV;
1273 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001274 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 }
1276
1277 return 0;
1278}
1279
1280/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001281static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001282 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1285
1286 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287 return -EINVAL;
1288
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 return -EINVAL;
1291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301292 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001298 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1299 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301301 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 return -EINVAL;
1303
1304 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1305
1306 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1307 return -EINVAL;
1308
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 if (cinfo->regm_dispc > 0)
1310 cinfo->dsi_pll_hsdiv_dispc_clk =
1311 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301313 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 if (cinfo->regm_dsi > 0)
1316 cinfo->dsi_pll_hsdiv_dsi_clk =
1317 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301319 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320
1321 return 0;
1322}
1323
Archit Taneja6d523e72012-06-21 09:33:55 +05301324int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301325 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 struct dispc_clock_info *dispc_cinfo)
1327{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329 struct dsi_clock_info cur, best;
1330 struct dispc_clock_info best_dispc;
1331 int min_fck_per_pck;
1332 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301333 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001335 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
Taneja, Archit31ef8232011-03-14 23:28:22 -05001337 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301338
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301339 if (req_pck == dsi->cache_req_pck &&
1340 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301342 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301343 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1344 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 return 0;
1346 }
1347
1348 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1349
1350 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301351 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352 DSSERR("Requested pixel clock not possible with the current "
1353 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1354 "the constraint off.\n");
1355 min_fck_per_pck = 0;
1356 }
1357
1358 DSSDBG("dsi_pll_calc\n");
1359
1360retry:
1361 memset(&best, 0, sizeof(best));
1362 memset(&best_dispc, 0, sizeof(best_dispc));
1363
1364 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301365 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001367 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301369 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301372 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373 continue;
1374
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001375 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301376 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001377 unsigned long a, b;
1378
1379 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001380 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001381 cur.clkin4ddr = a / b * 1000;
1382
1383 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1384 break;
1385
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1387 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301388 for (cur.regm_dispc = 1; cur.regm_dispc <
1389 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 cur.dsi_pll_hsdiv_dispc_clk =
1392 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393
1394 /* this will narrow down the search a bit,
1395 * but still give pixclocks below what was
1396 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301397 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 break;
1399
Archit Taneja1bb47832011-02-24 14:17:30 +05301400 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 continue;
1402
1403 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 req_pck * min_fck_per_pck)
1406 continue;
1407
1408 match = 1;
1409
Archit Taneja6d523e72012-06-21 09:33:55 +05301410 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 &cur_dispc);
1413
1414 if (abs(cur_dispc.pck - req_pck) <
1415 abs(best_dispc.pck - req_pck)) {
1416 best = cur;
1417 best_dispc = cur_dispc;
1418
1419 if (cur_dispc.pck == req_pck)
1420 goto found;
1421 }
1422 }
1423 }
1424 }
1425found:
1426 if (!match) {
1427 if (min_fck_per_pck) {
1428 DSSERR("Could not find suitable clock settings.\n"
1429 "Turning FCK/PCK constraint off and"
1430 "trying again.\n");
1431 min_fck_per_pck = 0;
1432 goto retry;
1433 }
1434
1435 DSSERR("Could not find suitable clock settings.\n");
1436
1437 return -EINVAL;
1438 }
1439
Archit Taneja1bb47832011-02-24 14:17:30 +05301440 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1441 best.regm_dsi = 0;
1442 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 if (dsi_cinfo)
1445 *dsi_cinfo = best;
1446 if (dispc_cinfo)
1447 *dispc_cinfo = best_dispc;
1448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 dsi->cache_req_pck = req_pck;
1450 dsi->cache_clk_freq = 0;
1451 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452
1453 return 0;
1454}
1455
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001456static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001457 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001458{
1459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1460 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001461
1462 DSSDBG("dsi_pll_calc_ddrfreq\n");
1463
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001464 memset(&best, 0, sizeof(best));
1465 memset(&cur, 0, sizeof(cur));
1466
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001467 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001468
1469 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1470 cur.fint = cur.clkin / cur.regn;
1471
1472 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1473 continue;
1474
1475 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1476 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1477 unsigned long a, b;
1478
1479 a = 2 * cur.regm * (cur.clkin/1000);
1480 b = cur.regn;
1481 cur.clkin4ddr = a / b * 1000;
1482
1483 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1484 break;
1485
1486 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1487 abs(best.clkin4ddr - req_clkin4ddr)) {
1488 best = cur;
1489 DSSDBG("best %ld\n", best.clkin4ddr);
1490 }
1491
1492 if (cur.clkin4ddr == req_clkin4ddr)
1493 goto found;
1494 }
1495 }
1496found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001497 if (cinfo)
1498 *cinfo = best;
1499
1500 return 0;
1501}
1502
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001503static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1504 struct dsi_clock_info *cinfo)
1505{
1506 unsigned long max_dsi_fck;
1507
1508 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1509
1510 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1511 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1512}
1513
1514static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1515 unsigned long req_pck, struct dsi_clock_info *cinfo,
1516 struct dispc_clock_info *dispc_cinfo)
1517{
1518 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1519 unsigned regm_dispc, best_regm_dispc;
1520 unsigned long dispc_clk, best_dispc_clk;
1521 int min_fck_per_pck;
1522 unsigned long max_dss_fck;
1523 struct dispc_clock_info best_dispc;
1524 bool match;
1525
1526 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1527
1528 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1529
1530 if (min_fck_per_pck &&
1531 req_pck * min_fck_per_pck > max_dss_fck) {
1532 DSSERR("Requested pixel clock not possible with the current "
1533 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1534 "the constraint off.\n");
1535 min_fck_per_pck = 0;
1536 }
1537
1538retry:
1539 best_regm_dispc = 0;
1540 best_dispc_clk = 0;
1541 memset(&best_dispc, 0, sizeof(best_dispc));
1542 match = false;
1543
1544 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1545 struct dispc_clock_info cur_dispc;
1546
1547 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1548
1549 /* this will narrow down the search a bit,
1550 * but still give pixclocks below what was
1551 * requested */
1552 if (dispc_clk < req_pck)
1553 break;
1554
1555 if (dispc_clk > max_dss_fck)
1556 continue;
1557
1558 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1559 continue;
1560
1561 match = true;
1562
1563 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1564
1565 if (abs(cur_dispc.pck - req_pck) <
1566 abs(best_dispc.pck - req_pck)) {
1567 best_regm_dispc = regm_dispc;
1568 best_dispc_clk = dispc_clk;
1569 best_dispc = cur_dispc;
1570
1571 if (cur_dispc.pck == req_pck)
1572 goto found;
1573 }
1574 }
1575
1576 if (!match) {
1577 if (min_fck_per_pck) {
1578 DSSERR("Could not find suitable clock settings.\n"
1579 "Turning FCK/PCK constraint off and"
1580 "trying again.\n");
1581 min_fck_per_pck = 0;
1582 goto retry;
1583 }
1584
1585 DSSERR("Could not find suitable clock settings.\n");
1586
1587 return -EINVAL;
1588 }
1589found:
1590 cinfo->regm_dispc = best_regm_dispc;
1591 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1592
1593 *dispc_cinfo = best_dispc;
1594
1595 return 0;
1596}
1597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301598int dsi_pll_set_clock_div(struct platform_device *dsidev,
1599 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001600{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301601 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602 int r = 0;
1603 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001604 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001605 u8 regn_start, regn_end, regm_start, regm_end;
1606 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001607
1608 DSSDBGF();
1609
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001610 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301611 dsi->current_cinfo.fint = cinfo->fint;
1612 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1613 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301614 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301615 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301616 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301618 dsi->current_cinfo.regn = cinfo->regn;
1619 dsi->current_cinfo.regm = cinfo->regm;
1620 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1621 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622
1623 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1624
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001625 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626
1627 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001628 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629 cinfo->regm,
1630 cinfo->regn,
1631 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001632 cinfo->clkin4ddr);
1633
1634 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1635 cinfo->clkin4ddr / 1000 / 1000 / 2);
1636
1637 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1638
Archit Taneja1bb47832011-02-24 14:17:30 +05301639 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301640 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1641 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301642 cinfo->dsi_pll_hsdiv_dispc_clk);
1643 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301644 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1645 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301646 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647
Taneja, Archit49641112011-03-14 23:28:23 -05001648 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1649 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1650 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1651 &regm_dispc_end);
1652 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1653 &regm_dsi_end);
1654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301655 /* DSI_PLL_AUTOMODE = manual */
1656 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301658 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001660 /* DSI_PLL_REGN */
1661 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1662 /* DSI_PLL_REGM */
1663 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1664 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301665 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001666 regm_dispc_start, regm_dispc_end);
1667 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301668 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001669 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001671
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301672 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001673
1674 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1675 f = cinfo->fint < 1000000 ? 0x3 :
1676 cinfo->fint < 1250000 ? 0x4 :
1677 cinfo->fint < 1500000 ? 0x5 :
1678 cinfo->fint < 1750000 ? 0x6 :
1679 0x7;
1680 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001681
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301682 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001683
1684 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1685 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001686 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1687 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1688 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301689 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301691 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301693 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694 DSSERR("dsi pll go bit not going down.\n");
1695 r = -EIO;
1696 goto err;
1697 }
1698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301699 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700 DSSERR("cannot lock PLL\n");
1701 r = -EIO;
1702 goto err;
1703 }
1704
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301705 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1709 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1710 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1711 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1712 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1713 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1714 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1715 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1716 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1717 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1718 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1719 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1720 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1721 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301722 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
1724 DSSDBG("PLL config done\n");
1725err:
1726 return r;
1727}
1728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301729int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1730 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301732 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733 int r = 0;
1734 enum dsi_pll_power_state pwstate;
1735
1736 DSSDBG("PLL init\n");
1737
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301738 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001739 struct regulator *vdds_dsi;
1740
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301741 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001742
1743 if (IS_ERR(vdds_dsi)) {
1744 DSSERR("can't get VDDS_DSI regulator\n");
1745 return PTR_ERR(vdds_dsi);
1746 }
1747
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301748 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001749 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301751 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001752 /*
1753 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1754 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301755 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001756
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301757 if (!dsi->vdds_dsi_enabled) {
1758 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001759 if (r)
1760 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001762 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001763
1764 /* XXX PLL does not come out of reset without this... */
1765 dispc_pck_free_enable(1);
1766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301767 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001768 DSSERR("PLL not coming out of reset.\n");
1769 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001770 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771 goto err1;
1772 }
1773
1774 /* XXX ... but if left on, we get problems when planes do not
1775 * fill the whole display. No idea about this */
1776 dispc_pck_free_enable(0);
1777
1778 if (enable_hsclk && enable_hsdiv)
1779 pwstate = DSI_PLL_POWER_ON_ALL;
1780 else if (enable_hsclk)
1781 pwstate = DSI_PLL_POWER_ON_HSCLK;
1782 else if (enable_hsdiv)
1783 pwstate = DSI_PLL_POWER_ON_DIV;
1784 else
1785 pwstate = DSI_PLL_POWER_OFF;
1786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301787 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788
1789 if (r)
1790 goto err1;
1791
1792 DSSDBG("PLL init done\n");
1793
1794 return 0;
1795err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301796 if (dsi->vdds_dsi_enabled) {
1797 regulator_disable(dsi->vdds_dsi_reg);
1798 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001799 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001800err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301801 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301802 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001803 return r;
1804}
1805
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301806void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001807{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1809
1810 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301811 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001812 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301813 WARN_ON(!dsi->vdds_dsi_enabled);
1814 regulator_disable(dsi->vdds_dsi_reg);
1815 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001816 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301818 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301819 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001820
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001821 DSSDBG("PLL uninit done\n");
1822}
1823
Archit Taneja5a8b5722011-05-12 17:26:29 +05301824static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1825 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1828 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301829 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001830 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301831
1832 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301833 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001834
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001835 if (dsi_runtime_get(dsidev))
1836 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001837
Archit Taneja5a8b5722011-05-12 17:26:29 +05301838 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001839
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001840 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001841
1842 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1843
1844 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1845 cinfo->clkin4ddr, cinfo->regm);
1846
Archit Taneja84309f12011-12-12 11:47:41 +05301847 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1848 dss_feat_get_clk_source_name(dsi_module == 0 ?
1849 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1850 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301851 cinfo->dsi_pll_hsdiv_dispc_clk,
1852 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301853 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001854 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001855
Archit Taneja84309f12011-12-12 11:47:41 +05301856 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1857 dss_feat_get_clk_source_name(dsi_module == 0 ?
1858 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1859 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301860 cinfo->dsi_pll_hsdiv_dsi_clk,
1861 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301862 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001863 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001864
Archit Taneja5a8b5722011-05-12 17:26:29 +05301865 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001866
Archit Taneja067a57e2011-03-02 11:57:25 +05301867 seq_printf(s, "dsi fclk source = %s (%s)\n",
1868 dss_get_generic_clk_source_name(dsi_clk_src),
1869 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301871 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001872
1873 seq_printf(s, "DDR_CLK\t\t%lu\n",
1874 cinfo->clkin4ddr / 4);
1875
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301876 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877
1878 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1879
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001880 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001881}
1882
Archit Taneja5a8b5722011-05-12 17:26:29 +05301883void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001884{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301885 struct platform_device *dsidev;
1886 int i;
1887
1888 for (i = 0; i < MAX_NUM_DSI; i++) {
1889 dsidev = dsi_get_dsidev_from_id(i);
1890 if (dsidev)
1891 dsi_dump_dsidev_clocks(dsidev, s);
1892 }
1893}
1894
1895#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1896static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1897 struct seq_file *s)
1898{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301899 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001900 unsigned long flags;
1901 struct dsi_irq_stats stats;
1902
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301903 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001904
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301905 stats = dsi->irq_stats;
1906 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1907 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001908
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301909 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001910
1911 seq_printf(s, "period %u ms\n",
1912 jiffies_to_msecs(jiffies - stats.last_reset));
1913
1914 seq_printf(s, "irqs %d\n", stats.irq_count);
1915#define PIS(x) \
1916 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1917
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001918 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001919 PIS(VC0);
1920 PIS(VC1);
1921 PIS(VC2);
1922 PIS(VC3);
1923 PIS(WAKEUP);
1924 PIS(RESYNC);
1925 PIS(PLL_LOCK);
1926 PIS(PLL_UNLOCK);
1927 PIS(PLL_RECALL);
1928 PIS(COMPLEXIO_ERR);
1929 PIS(HS_TX_TIMEOUT);
1930 PIS(LP_RX_TIMEOUT);
1931 PIS(TE_TRIGGER);
1932 PIS(ACK_TRIGGER);
1933 PIS(SYNC_LOST);
1934 PIS(LDO_POWER_GOOD);
1935 PIS(TA_TIMEOUT);
1936#undef PIS
1937
1938#define PIS(x) \
1939 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1940 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1941 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1942 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1943 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1944
1945 seq_printf(s, "-- VC interrupts --\n");
1946 PIS(CS);
1947 PIS(ECC_CORR);
1948 PIS(PACKET_SENT);
1949 PIS(FIFO_TX_OVF);
1950 PIS(FIFO_RX_OVF);
1951 PIS(BTA);
1952 PIS(ECC_NO_CORR);
1953 PIS(FIFO_TX_UDF);
1954 PIS(PP_BUSY_CHANGE);
1955#undef PIS
1956
1957#define PIS(x) \
1958 seq_printf(s, "%-20s %10d\n", #x, \
1959 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1960
1961 seq_printf(s, "-- CIO interrupts --\n");
1962 PIS(ERRSYNCESC1);
1963 PIS(ERRSYNCESC2);
1964 PIS(ERRSYNCESC3);
1965 PIS(ERRESC1);
1966 PIS(ERRESC2);
1967 PIS(ERRESC3);
1968 PIS(ERRCONTROL1);
1969 PIS(ERRCONTROL2);
1970 PIS(ERRCONTROL3);
1971 PIS(STATEULPS1);
1972 PIS(STATEULPS2);
1973 PIS(STATEULPS3);
1974 PIS(ERRCONTENTIONLP0_1);
1975 PIS(ERRCONTENTIONLP1_1);
1976 PIS(ERRCONTENTIONLP0_2);
1977 PIS(ERRCONTENTIONLP1_2);
1978 PIS(ERRCONTENTIONLP0_3);
1979 PIS(ERRCONTENTIONLP1_3);
1980 PIS(ULPSACTIVENOT_ALL0);
1981 PIS(ULPSACTIVENOT_ALL1);
1982#undef PIS
1983}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001984
Archit Taneja5a8b5722011-05-12 17:26:29 +05301985static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001986{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301987 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1988
Archit Taneja5a8b5722011-05-12 17:26:29 +05301989 dsi_dump_dsidev_irqs(dsidev, s);
1990}
1991
1992static void dsi2_dump_irqs(struct seq_file *s)
1993{
1994 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1995
1996 dsi_dump_dsidev_irqs(dsidev, s);
1997}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301998#endif
1999
2000static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2001 struct seq_file *s)
2002{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302003#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002004
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002005 if (dsi_runtime_get(dsidev))
2006 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302007 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002008
2009 DUMPREG(DSI_REVISION);
2010 DUMPREG(DSI_SYSCONFIG);
2011 DUMPREG(DSI_SYSSTATUS);
2012 DUMPREG(DSI_IRQSTATUS);
2013 DUMPREG(DSI_IRQENABLE);
2014 DUMPREG(DSI_CTRL);
2015 DUMPREG(DSI_COMPLEXIO_CFG1);
2016 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2017 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2018 DUMPREG(DSI_CLK_CTRL);
2019 DUMPREG(DSI_TIMING1);
2020 DUMPREG(DSI_TIMING2);
2021 DUMPREG(DSI_VM_TIMING1);
2022 DUMPREG(DSI_VM_TIMING2);
2023 DUMPREG(DSI_VM_TIMING3);
2024 DUMPREG(DSI_CLK_TIMING);
2025 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2026 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2027 DUMPREG(DSI_COMPLEXIO_CFG2);
2028 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2029 DUMPREG(DSI_VM_TIMING4);
2030 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2031 DUMPREG(DSI_VM_TIMING5);
2032 DUMPREG(DSI_VM_TIMING6);
2033 DUMPREG(DSI_VM_TIMING7);
2034 DUMPREG(DSI_STOPCLK_TIMING);
2035
2036 DUMPREG(DSI_VC_CTRL(0));
2037 DUMPREG(DSI_VC_TE(0));
2038 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2039 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2040 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2041 DUMPREG(DSI_VC_IRQSTATUS(0));
2042 DUMPREG(DSI_VC_IRQENABLE(0));
2043
2044 DUMPREG(DSI_VC_CTRL(1));
2045 DUMPREG(DSI_VC_TE(1));
2046 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2047 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2048 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2049 DUMPREG(DSI_VC_IRQSTATUS(1));
2050 DUMPREG(DSI_VC_IRQENABLE(1));
2051
2052 DUMPREG(DSI_VC_CTRL(2));
2053 DUMPREG(DSI_VC_TE(2));
2054 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2055 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2056 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2057 DUMPREG(DSI_VC_IRQSTATUS(2));
2058 DUMPREG(DSI_VC_IRQENABLE(2));
2059
2060 DUMPREG(DSI_VC_CTRL(3));
2061 DUMPREG(DSI_VC_TE(3));
2062 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2063 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2064 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2065 DUMPREG(DSI_VC_IRQSTATUS(3));
2066 DUMPREG(DSI_VC_IRQENABLE(3));
2067
2068 DUMPREG(DSI_DSIPHY_CFG0);
2069 DUMPREG(DSI_DSIPHY_CFG1);
2070 DUMPREG(DSI_DSIPHY_CFG2);
2071 DUMPREG(DSI_DSIPHY_CFG5);
2072
2073 DUMPREG(DSI_PLL_CONTROL);
2074 DUMPREG(DSI_PLL_STATUS);
2075 DUMPREG(DSI_PLL_GO);
2076 DUMPREG(DSI_PLL_CONFIGURATION1);
2077 DUMPREG(DSI_PLL_CONFIGURATION2);
2078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302079 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002080 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002081#undef DUMPREG
2082}
2083
Archit Taneja5a8b5722011-05-12 17:26:29 +05302084static void dsi1_dump_regs(struct seq_file *s)
2085{
2086 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2087
2088 dsi_dump_dsidev_regs(dsidev, s);
2089}
2090
2091static void dsi2_dump_regs(struct seq_file *s)
2092{
2093 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2094
2095 dsi_dump_dsidev_regs(dsidev, s);
2096}
2097
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002098enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099 DSI_COMPLEXIO_POWER_OFF = 0x0,
2100 DSI_COMPLEXIO_POWER_ON = 0x1,
2101 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2102};
2103
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302104static int dsi_cio_power(struct platform_device *dsidev,
2105 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002106{
2107 int t = 0;
2108
2109 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302110 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
2112 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2114 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002115 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002116 DSSERR("failed to set complexio power state to "
2117 "%d\n", state);
2118 return -ENODEV;
2119 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002120 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 }
2122
2123 return 0;
2124}
2125
Archit Taneja0c656222011-05-16 15:17:09 +05302126static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2127{
2128 int val;
2129
2130 /* line buffer on OMAP3 is 1024 x 24bits */
2131 /* XXX: for some reason using full buffer size causes
2132 * considerable TX slowdown with update sizes that fill the
2133 * whole buffer */
2134 if (!dss_has_feature(FEAT_DSI_GNQ))
2135 return 1023 * 3;
2136
2137 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2138
2139 switch (val) {
2140 case 1:
2141 return 512 * 3; /* 512x24 bits */
2142 case 2:
2143 return 682 * 3; /* 682x24 bits */
2144 case 3:
2145 return 853 * 3; /* 853x24 bits */
2146 case 4:
2147 return 1024 * 3; /* 1024x24 bits */
2148 case 5:
2149 return 1194 * 3; /* 1194x24 bits */
2150 case 6:
2151 return 1365 * 3; /* 1365x24 bits */
2152 default:
2153 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002154 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302155 }
2156}
2157
Tomi Valkeinen48368392011-10-13 11:22:39 +03002158static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002159{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302160 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002161 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2162 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2163 static const enum dsi_lane_function functions[] = {
2164 DSI_LANE_CLK,
2165 DSI_LANE_DATA1,
2166 DSI_LANE_DATA2,
2167 DSI_LANE_DATA3,
2168 DSI_LANE_DATA4,
2169 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002171 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302173 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302174
Tomi Valkeinen48368392011-10-13 11:22:39 +03002175 for (i = 0; i < dsi->num_lanes_used; ++i) {
2176 unsigned offset = offsets[i];
2177 unsigned polarity, lane_number;
2178 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302179
Tomi Valkeinen48368392011-10-13 11:22:39 +03002180 for (t = 0; t < dsi->num_lanes_supported; ++t)
2181 if (dsi->lanes[t].function == functions[i])
2182 break;
2183
2184 if (t == dsi->num_lanes_supported)
2185 return -EINVAL;
2186
2187 lane_number = t;
2188 polarity = dsi->lanes[t].polarity;
2189
2190 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2191 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302192 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002193
2194 /* clear the unused lanes */
2195 for (; i < dsi->num_lanes_supported; ++i) {
2196 unsigned offset = offsets[i];
2197
2198 r = FLD_MOD(r, 0, offset + 2, offset);
2199 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2200 }
2201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203
Tomi Valkeinen48368392011-10-13 11:22:39 +03002204 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205}
2206
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302207static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002208{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302209 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2210
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302212 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002213 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2214}
2215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302218 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2219
2220 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002221 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2222}
2223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302224static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002225{
2226 u32 r;
2227 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2228 u32 tlpx_half, tclk_trail, tclk_zero;
2229 u32 tclk_prepare;
2230
2231 /* calculate timings */
2232
2233 /* 1 * DDR_CLK = 2 * UI */
2234
2235 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302236 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002237
2238 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302239 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002240
2241 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302242 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002243
2244 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302245 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002246
2247 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302248 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002249
2250 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302251 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002252
2253 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302254 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002255
2256 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302257 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002258
2259 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 ths_prepare, ddr2ns(dsidev, ths_prepare),
2261 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302263 ths_trail, ddr2ns(dsidev, ths_trail),
2264 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265
2266 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2267 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 tlpx_half, ddr2ns(dsidev, tlpx_half),
2269 tclk_trail, ddr2ns(dsidev, tclk_trail),
2270 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302272 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002273
2274 /* program timings */
2275
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002277 r = FLD_MOD(r, ths_prepare, 31, 24);
2278 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2279 r = FLD_MOD(r, ths_trail, 15, 8);
2280 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002282
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002284 r = FLD_MOD(r, tlpx_half, 22, 16);
2285 r = FLD_MOD(r, tclk_trail, 15, 8);
2286 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302287 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302291 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002292}
2293
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002294/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002295static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002296 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002297{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302298 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302299 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002300 int i;
2301 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002302 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002303
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002304 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002305
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002306 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2307 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002308
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002309 if (mask_p & (1 << i))
2310 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002311
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002312 if (mask_n & (1 << i))
2313 l |= 1 << (i * 2 + (p ? 1 : 0));
2314 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002315
2316 /*
2317 * Bits in REGLPTXSCPDAT4TO0DXDY:
2318 * 17: DY0 18: DX0
2319 * 19: DY1 20: DX1
2320 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302321 * 23: DY3 24: DX3
2322 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002323 */
2324
2325 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302326
2327 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302328 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002329
2330 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302331
2332 /* ENLPTXSCPDAT */
2333 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002334}
2335
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302336static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002337{
2338 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002340 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302341 /* REGLPTXSCPDAT4TO0DXDY */
2342 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002343}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002344
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002345static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2346{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302347 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002348 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2349 int t, i;
2350 bool in_use[DSI_MAX_NR_LANES];
2351 static const u8 offsets_old[] = { 28, 27, 26 };
2352 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2353 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002354
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002355 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2356 offsets = offsets_old;
2357 else
2358 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002359
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002360 for (i = 0; i < dsi->num_lanes_supported; ++i)
2361 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002362
2363 t = 100000;
2364 while (true) {
2365 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002366 int ok;
2367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302368 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002369
2370 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002371 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2372 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002373 ok++;
2374 }
2375
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002376 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002377 break;
2378
2379 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002380 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2381 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002382 continue;
2383
2384 DSSERR("CIO TXCLKESC%d domain not coming " \
2385 "out of reset\n", i);
2386 }
2387 return -EIO;
2388 }
2389 }
2390
2391 return 0;
2392}
2393
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002394/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002395static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2396{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002397 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2398 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2399 unsigned mask = 0;
2400 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002401
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002402 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2403 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2404 mask |= 1 << i;
2405 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002406
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002407 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002408}
2409
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002410static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002411{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002414 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002415 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002417 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002418
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002419 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002420 if (r)
2421 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002422
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302423 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002424
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002425 /* A dummy read using the SCP interface to any DSIPHY register is
2426 * required after DSIPHY reset to complete the reset of the DSI complex
2427 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302428 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302430 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002431 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2432 r = -EIO;
2433 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434 }
2435
Tomi Valkeinen48368392011-10-13 11:22:39 +03002436 r = dsi_set_lane_config(dssdev);
2437 if (r)
2438 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002440 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302441 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002442 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2443 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2444 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2445 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002447
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302448 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002449 unsigned mask_p;
2450 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302451
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002452 DSSDBG("manual ulps exit\n");
2453
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002454 /* ULPS is exited by Mark-1 state for 1ms, followed by
2455 * stop state. DSS HW cannot do this via the normal
2456 * ULPS exit sequence, as after reset the DSS HW thinks
2457 * that we are not in ULPS mode, and refuses to send the
2458 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002459 * manually by setting positive lines high and negative lines
2460 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002461 */
2462
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002463 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302464
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002465 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2466 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2467 continue;
2468 mask_p |= 1 << i;
2469 }
Archit Taneja75d72472011-05-16 15:17:08 +05302470
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002471 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002472 }
2473
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002475 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002476 goto err_cio_pwr;
2477
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002479 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2480 r = -ENODEV;
2481 goto err_cio_pwr_dom;
2482 }
2483
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 dsi_if_enable(dsidev, true);
2485 dsi_if_enable(dsidev, false);
2486 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002487
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002488 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2489 if (r)
2490 goto err_tx_clk_esc_rst;
2491
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302492 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002493 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2494 ktime_t wait = ns_to_ktime(1000 * 1000);
2495 set_current_state(TASK_UNINTERRUPTIBLE);
2496 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2497
2498 /* Disable the override. The lanes should be set to Mark-11
2499 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302500 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002501 }
2502
2503 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302506 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002507
Archit Tanejadca2b152012-08-16 18:02:00 +05302508 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302509 /* DDR_CLK_ALWAYS_ON */
2510 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302511 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302512 }
2513
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302514 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002515
2516 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002517
2518 return 0;
2519
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002520err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302521 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002522err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302523 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002524err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302525 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002527err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002529 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002530 return r;
2531}
2532
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002533static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002535 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002536 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302537
Archit Taneja8af6ff02011-09-05 16:48:27 +05302538 /* DDR_CLK_ALWAYS_ON */
2539 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302541 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2542 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002543 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002544}
2545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302546static void dsi_config_tx_fifo(struct platform_device *dsidev,
2547 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002548 enum fifo_size size3, enum fifo_size size4)
2549{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302550 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002551 u32 r = 0;
2552 int add = 0;
2553 int i;
2554
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302555 dsi->vc[0].fifo_size = size1;
2556 dsi->vc[1].fifo_size = size2;
2557 dsi->vc[2].fifo_size = size3;
2558 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559
2560 for (i = 0; i < 4; i++) {
2561 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302562 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563
2564 if (add + size > 4) {
2565 DSSERR("Illegal FIFO configuration\n");
2566 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002567 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568 }
2569
2570 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2571 r |= v << (8 * i);
2572 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2573 add += size;
2574 }
2575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302576 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002577}
2578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579static void dsi_config_rx_fifo(struct platform_device *dsidev,
2580 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581 enum fifo_size size3, enum fifo_size size4)
2582{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302583 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584 u32 r = 0;
2585 int add = 0;
2586 int i;
2587
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302588 dsi->vc[0].fifo_size = size1;
2589 dsi->vc[1].fifo_size = size2;
2590 dsi->vc[2].fifo_size = size3;
2591 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592
2593 for (i = 0; i < 4; i++) {
2594 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302595 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002596
2597 if (add + size > 4) {
2598 DSSERR("Illegal FIFO configuration\n");
2599 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002600 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002601 }
2602
2603 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2604 r |= v << (8 * i);
2605 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2606 add += size;
2607 }
2608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302609 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002610}
2611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002613{
2614 u32 r;
2615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302616 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302618 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302620 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002621 DSSERR("TX_STOP bit not going down\n");
2622 return -EIO;
2623 }
2624
2625 return 0;
2626}
2627
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302628static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002629{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002631}
2632
2633static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2634{
Archit Taneja2e868db2011-05-12 17:26:28 +05302635 struct dsi_packet_sent_handler_data *vp_data =
2636 (struct dsi_packet_sent_handler_data *) data;
2637 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302638 const int channel = dsi->update_channel;
2639 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002640
Archit Taneja2e868db2011-05-12 17:26:28 +05302641 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2642 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002643}
2644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002646{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302647 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302648 DECLARE_COMPLETION_ONSTACK(completion);
2649 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650 int r = 0;
2651 u8 bit;
2652
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302653 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302655 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302656 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002657 if (r)
2658 goto err0;
2659
2660 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002662 if (wait_for_completion_timeout(&completion,
2663 msecs_to_jiffies(10)) == 0) {
2664 DSSERR("Failed to complete previous frame transfer\n");
2665 r = -EIO;
2666 goto err1;
2667 }
2668 }
2669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302671 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672
2673 return 0;
2674err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302676 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002677err0:
2678 return r;
2679}
2680
2681static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2682{
Archit Taneja2e868db2011-05-12 17:26:28 +05302683 struct dsi_packet_sent_handler_data *l4_data =
2684 (struct dsi_packet_sent_handler_data *) data;
2685 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302686 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687
Archit Taneja2e868db2011-05-12 17:26:28 +05302688 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2689 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002690}
2691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302692static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002693{
Archit Taneja2e868db2011-05-12 17:26:28 +05302694 DECLARE_COMPLETION_ONSTACK(completion);
2695 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002696 int r = 0;
2697
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302698 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302699 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002700 if (r)
2701 goto err0;
2702
2703 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002705 if (wait_for_completion_timeout(&completion,
2706 msecs_to_jiffies(10)) == 0) {
2707 DSSERR("Failed to complete previous l4 transfer\n");
2708 r = -EIO;
2709 goto err1;
2710 }
2711 }
2712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302714 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002715
2716 return 0;
2717err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302718 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302719 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002720err0:
2721 return r;
2722}
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002725{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302726 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302728 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002729
2730 WARN_ON(in_interrupt());
2731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302732 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002733 return 0;
2734
Archit Tanejad6049142011-08-22 11:58:08 +05302735 switch (dsi->vc[channel].source) {
2736 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302737 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302738 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302739 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002740 default:
2741 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002742 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002743 }
2744}
2745
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302746static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2747 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002749 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2750 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751
2752 enable = enable ? 1 : 0;
2753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2757 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2759 return -EIO;
2760 }
2761
2762 return 0;
2763}
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766{
2767 u32 r;
2768
2769 DSSDBGF("%d", channel);
2770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772
2773 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2774 DSSERR("VC(%d) busy when trying to configure it!\n",
2775 channel);
2776
2777 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2778 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2779 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2780 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2781 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2782 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2783 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002784 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2785 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
2787 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2788 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791}
2792
Archit Tanejad6049142011-08-22 11:58:08 +05302793static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2794 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302796 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2797
Archit Tanejad6049142011-08-22 11:58:08 +05302798 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002799 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002800
2801 DSSDBGF("%d", channel);
2802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302803 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002804
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302805 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002807 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302808 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002810 return -EIO;
2811 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812
Archit Tanejad6049142011-08-22 11:58:08 +05302813 /* SOURCE, 0 = L4, 1 = video port */
2814 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002815
Archit Taneja9613c022011-03-22 06:33:36 -05002816 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302817 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2818 bool enable = source == DSI_VC_SOURCE_VP;
2819 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2820 }
Archit Taneja9613c022011-03-22 06:33:36 -05002821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002823
Archit Tanejad6049142011-08-22 11:58:08 +05302824 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002825
2826 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827}
2828
Archit Taneja1ffefe72011-05-12 17:26:24 +05302829void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2830 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302833 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302834
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302837 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002838
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 dsi_vc_enable(dsidev, channel, 0);
2840 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302842 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302844 dsi_vc_enable(dsidev, channel, 1);
2845 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302847 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302848
2849 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302850 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302851 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002853EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2861 (val >> 0) & 0xff,
2862 (val >> 8) & 0xff,
2863 (val >> 16) & 0xff,
2864 (val >> 24) & 0xff);
2865 }
2866}
2867
2868static void dsi_show_rx_ack_with_err(u16 err)
2869{
2870 DSSERR("\tACK with ERROR (%#x):\n", err);
2871 if (err & (1 << 0))
2872 DSSERR("\t\tSoT Error\n");
2873 if (err & (1 << 1))
2874 DSSERR("\t\tSoT Sync Error\n");
2875 if (err & (1 << 2))
2876 DSSERR("\t\tEoT Sync Error\n");
2877 if (err & (1 << 3))
2878 DSSERR("\t\tEscape Mode Entry Command Error\n");
2879 if (err & (1 << 4))
2880 DSSERR("\t\tLP Transmit Sync Error\n");
2881 if (err & (1 << 5))
2882 DSSERR("\t\tHS Receive Timeout Error\n");
2883 if (err & (1 << 6))
2884 DSSERR("\t\tFalse Control Error\n");
2885 if (err & (1 << 7))
2886 DSSERR("\t\t(reserved7)\n");
2887 if (err & (1 << 8))
2888 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2889 if (err & (1 << 9))
2890 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2891 if (err & (1 << 10))
2892 DSSERR("\t\tChecksum Error\n");
2893 if (err & (1 << 11))
2894 DSSERR("\t\tData type not recognized\n");
2895 if (err & (1 << 12))
2896 DSSERR("\t\tInvalid VC ID\n");
2897 if (err & (1 << 13))
2898 DSSERR("\t\tInvalid Transmission Length\n");
2899 if (err & (1 << 14))
2900 DSSERR("\t\t(reserved14)\n");
2901 if (err & (1 << 15))
2902 DSSERR("\t\tDSI Protocol Violation\n");
2903}
2904
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302905static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2906 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907{
2908 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302909 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910 u32 val;
2911 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302912 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002913 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302915 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916 u16 err = FLD_GET(val, 23, 8);
2917 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302918 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002919 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302921 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002922 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302924 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002925 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302927 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928 } else {
2929 DSSERR("\tunknown datatype 0x%02x\n", dt);
2930 }
2931 }
2932 return 0;
2933}
2934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2938
2939 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940 DSSDBG("dsi_vc_send_bta %d\n", channel);
2941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302944 /* RX_FIFO_NOT_EMPTY */
2945 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302947 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948 }
2949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002952 /* flush posted write */
2953 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2954
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955 return 0;
2956}
2957
Archit Taneja1ffefe72011-05-12 17:26:24 +05302958int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002961 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962 int r = 0;
2963 u32 err;
2964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002966 &completion, DSI_VC_IRQ_BTA);
2967 if (r)
2968 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302970 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002971 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002972 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002973 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002976 if (r)
2977 goto err2;
2978
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002979 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980 msecs_to_jiffies(500)) == 0) {
2981 DSSERR("Failed to receive BTA\n");
2982 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002983 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984 }
2985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 if (err) {
2988 DSSERR("Error while sending BTA: %x\n", err);
2989 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002990 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002992err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302993 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002994 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002995err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302996 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002997 &completion, DSI_VC_IRQ_BTA);
2998err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999 return r;
3000}
3001EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303003static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3004 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003007 u32 val;
3008 u8 data_id;
3009
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303010 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303012 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013
3014 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3015 FLD_VAL(ecc, 31, 24);
3016
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303017 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018}
3019
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303020static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3021 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022{
3023 u32 val;
3024
3025 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3026
3027/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3028 b1, b2, b3, b4, val); */
3029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031}
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3034 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035{
3036 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303037 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038 int i;
3039 u8 *p;
3040 int r = 0;
3041 u8 b1, b2, b3, b4;
3042
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303043 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3045
3046 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303047 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048 DSSERR("unable to send long packet: packet too long.\n");
3049 return -EINVAL;
3050 }
3051
Archit Tanejad6049142011-08-22 11:58:08 +05303052 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303054 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056 p = data;
3057 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303058 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060
3061 b1 = *p++;
3062 b2 = *p++;
3063 b3 = *p++;
3064 b4 = *p++;
3065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303066 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067 }
3068
3069 i = len % 4;
3070 if (i) {
3071 b1 = 0; b2 = 0; b3 = 0;
3072
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303073 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003074 DSSDBG("\tsending remainder bytes %d\n", i);
3075
3076 switch (i) {
3077 case 3:
3078 b1 = *p++;
3079 b2 = *p++;
3080 b3 = *p++;
3081 break;
3082 case 2:
3083 b1 = *p++;
3084 b2 = *p++;
3085 break;
3086 case 1:
3087 b1 = *p++;
3088 break;
3089 }
3090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303091 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003092 }
3093
3094 return r;
3095}
3096
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303097static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3098 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303100 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003101 u32 r;
3102 u8 data_id;
3103
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303104 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303106 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3108 channel,
3109 data_type, data & 0xff, (data >> 8) & 0xff);
3110
Archit Tanejad6049142011-08-22 11:58:08 +05303111 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303113 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3115 return -EINVAL;
3116 }
3117
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303118 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003119
3120 r = (data_id << 0) | (data << 8) | (ecc << 24);
3121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303122 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003123
3124 return 0;
3125}
3126
Archit Taneja1ffefe72011-05-12 17:26:24 +05303127int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003128{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303129 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303130
Archit Taneja18b7d092011-09-05 17:01:08 +05303131 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3132 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003133}
3134EXPORT_SYMBOL(dsi_vc_send_null);
3135
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303136static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3137 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303139 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140 int r;
3141
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303142 if (len == 0) {
3143 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303144 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303145 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3146 } else if (len == 1) {
3147 r = dsi_vc_send_short(dsidev, channel,
3148 type == DSS_DSI_CONTENT_GENERIC ?
3149 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303150 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003151 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303152 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303153 type == DSS_DSI_CONTENT_GENERIC ?
3154 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303155 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003156 data[0] | (data[1] << 8), 0);
3157 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303158 r = dsi_vc_send_long(dsidev, channel,
3159 type == DSS_DSI_CONTENT_GENERIC ?
3160 MIPI_DSI_GENERIC_LONG_WRITE :
3161 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162 }
3163
3164 return r;
3165}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303166
3167int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3168 u8 *data, int len)
3169{
3170 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3171 DSS_DSI_CONTENT_DCS);
3172}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003173EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3174
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303175int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3176 u8 *data, int len)
3177{
3178 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3179 DSS_DSI_CONTENT_GENERIC);
3180}
3181EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3182
3183static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3184 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003185{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303186 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003187 int r;
3188
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303189 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003191 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192
Archit Taneja1ffefe72011-05-12 17:26:24 +05303193 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003194 if (r)
3195 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303197 /* RX_FIFO_NOT_EMPTY */
3198 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003199 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303200 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003201 r = -EIO;
3202 goto err;
3203 }
3204
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003205 return 0;
3206err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303207 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003208 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209 return r;
3210}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303211
3212int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3213 int len)
3214{
3215 return dsi_vc_write_common(dssdev, channel, data, len,
3216 DSS_DSI_CONTENT_DCS);
3217}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218EXPORT_SYMBOL(dsi_vc_dcs_write);
3219
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303220int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3221 int len)
3222{
3223 return dsi_vc_write_common(dssdev, channel, data, len,
3224 DSS_DSI_CONTENT_GENERIC);
3225}
3226EXPORT_SYMBOL(dsi_vc_generic_write);
3227
Archit Taneja1ffefe72011-05-12 17:26:24 +05303228int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003229{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303230 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003231}
3232EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3233
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303234int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3235{
3236 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3237}
3238EXPORT_SYMBOL(dsi_vc_generic_write_0);
3239
Archit Taneja1ffefe72011-05-12 17:26:24 +05303240int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3241 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003242{
3243 u8 buf[2];
3244 buf[0] = dcs_cmd;
3245 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303246 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003247}
3248EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3249
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303250int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3251 u8 param)
3252{
3253 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3254}
3255EXPORT_SYMBOL(dsi_vc_generic_write_1);
3256
3257int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3258 u8 param1, u8 param2)
3259{
3260 u8 buf[2];
3261 buf[0] = param1;
3262 buf[1] = param2;
3263 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3264}
3265EXPORT_SYMBOL(dsi_vc_generic_write_2);
3266
Archit Tanejab8509752011-08-30 15:48:23 +05303267static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3268 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003269{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303270 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303271 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303272 int r;
3273
3274 if (dsi->debug_read)
3275 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3276 channel, dcs_cmd);
3277
3278 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3279 if (r) {
3280 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3281 " failed\n", channel, dcs_cmd);
3282 return r;
3283 }
3284
3285 return 0;
3286}
3287
Archit Tanejab3b89c02011-08-30 16:07:39 +05303288static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3289 int channel, u8 *reqdata, int reqlen)
3290{
3291 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3292 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3293 u16 data;
3294 u8 data_type;
3295 int r;
3296
3297 if (dsi->debug_read)
3298 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3299 channel, reqlen);
3300
3301 if (reqlen == 0) {
3302 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3303 data = 0;
3304 } else if (reqlen == 1) {
3305 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3306 data = reqdata[0];
3307 } else if (reqlen == 2) {
3308 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3309 data = reqdata[0] | (reqdata[1] << 8);
3310 } else {
3311 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003312 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303313 }
3314
3315 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3316 if (r) {
3317 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3318 " failed\n", channel, reqlen);
3319 return r;
3320 }
3321
3322 return 0;
3323}
3324
3325static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3326 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303327{
3328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003329 u32 val;
3330 u8 dt;
3331 int r;
3332
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003333 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303334 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003335 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003336 r = -EIO;
3337 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003338 }
3339
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303340 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303341 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342 DSSDBG("\theader: %08x\n", val);
3343 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303344 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003345 u16 err = FLD_GET(val, 23, 8);
3346 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003347 r = -EIO;
3348 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003349
Archit Tanejab3b89c02011-08-30 16:07:39 +05303350 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3351 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3352 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003353 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303354 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303355 DSSDBG("\t%s short response, 1 byte: %02x\n",
3356 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3357 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003358
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003359 if (buflen < 1) {
3360 r = -EIO;
3361 goto err;
3362 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003363
3364 buf[0] = data;
3365
3366 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303367 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3368 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3369 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003370 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303371 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303372 DSSDBG("\t%s short response, 2 byte: %04x\n",
3373 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3374 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003376 if (buflen < 2) {
3377 r = -EIO;
3378 goto err;
3379 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380
3381 buf[0] = data & 0xff;
3382 buf[1] = (data >> 8) & 0xff;
3383
3384 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303385 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3386 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3387 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003388 int w;
3389 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303390 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303391 DSSDBG("\t%s long response, len %d\n",
3392 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3393 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003394
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003395 if (len > buflen) {
3396 r = -EIO;
3397 goto err;
3398 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003399
3400 /* two byte checksum ends the packet, not included in len */
3401 for (w = 0; w < len + 2;) {
3402 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303403 val = dsi_read_reg(dsidev,
3404 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303405 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003406 DSSDBG("\t\t%02x %02x %02x %02x\n",
3407 (val >> 0) & 0xff,
3408 (val >> 8) & 0xff,
3409 (val >> 16) & 0xff,
3410 (val >> 24) & 0xff);
3411
3412 for (b = 0; b < 4; ++b) {
3413 if (w < len)
3414 buf[w] = (val >> (b * 8)) & 0xff;
3415 /* we discard the 2 byte checksum */
3416 ++w;
3417 }
3418 }
3419
3420 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003421 } else {
3422 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003423 r = -EIO;
3424 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003425 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003426
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003427err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303428 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3429 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003430
Archit Tanejab8509752011-08-30 15:48:23 +05303431 return r;
3432}
3433
3434int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3435 u8 *buf, int buflen)
3436{
3437 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3438 int r;
3439
3440 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3441 if (r)
3442 goto err;
3443
3444 r = dsi_vc_send_bta_sync(dssdev, channel);
3445 if (r)
3446 goto err;
3447
Archit Tanejab3b89c02011-08-30 16:07:39 +05303448 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3449 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303450 if (r < 0)
3451 goto err;
3452
3453 if (r != buflen) {
3454 r = -EIO;
3455 goto err;
3456 }
3457
3458 return 0;
3459err:
3460 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3461 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003462}
3463EXPORT_SYMBOL(dsi_vc_dcs_read);
3464
Archit Tanejab3b89c02011-08-30 16:07:39 +05303465static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3466 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3467{
3468 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3469 int r;
3470
3471 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3472 if (r)
3473 return r;
3474
3475 r = dsi_vc_send_bta_sync(dssdev, channel);
3476 if (r)
3477 return r;
3478
3479 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3480 DSS_DSI_CONTENT_GENERIC);
3481 if (r < 0)
3482 return r;
3483
3484 if (r != buflen) {
3485 r = -EIO;
3486 return r;
3487 }
3488
3489 return 0;
3490}
3491
3492int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3493 int buflen)
3494{
3495 int r;
3496
3497 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3498 if (r) {
3499 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3500 return r;
3501 }
3502
3503 return 0;
3504}
3505EXPORT_SYMBOL(dsi_vc_generic_read_0);
3506
3507int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3508 u8 *buf, int buflen)
3509{
3510 int r;
3511
3512 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3513 if (r) {
3514 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3515 return r;
3516 }
3517
3518 return 0;
3519}
3520EXPORT_SYMBOL(dsi_vc_generic_read_1);
3521
3522int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3523 u8 param1, u8 param2, u8 *buf, int buflen)
3524{
3525 int r;
3526 u8 reqdata[2];
3527
3528 reqdata[0] = param1;
3529 reqdata[1] = param2;
3530
3531 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3532 if (r) {
3533 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3534 return r;
3535 }
3536
3537 return 0;
3538}
3539EXPORT_SYMBOL(dsi_vc_generic_read_2);
3540
Archit Taneja1ffefe72011-05-12 17:26:24 +05303541int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3542 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303544 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3545
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303546 return dsi_vc_send_short(dsidev, channel,
3547 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003548}
3549EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303551static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003552{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003554 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003555 int r, i;
3556 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003557
3558 DSSDBGF();
3559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003561
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303562 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303564 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003565 return 0;
3566
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003567 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303568 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003569 dsi_if_enable(dsidev, 0);
3570 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3571 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003572 }
3573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303574 dsi_sync_vc(dsidev, 0);
3575 dsi_sync_vc(dsidev, 1);
3576 dsi_sync_vc(dsidev, 2);
3577 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581 dsi_vc_enable(dsidev, 0, false);
3582 dsi_vc_enable(dsidev, 1, false);
3583 dsi_vc_enable(dsidev, 2, false);
3584 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003587 DSSERR("HS busy when enabling ULPS\n");
3588 return -EIO;
3589 }
3590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003592 DSSERR("LP busy when enabling ULPS\n");
3593 return -EIO;
3594 }
3595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3598 if (r)
3599 return r;
3600
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003601 mask = 0;
3602
3603 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3604 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3605 continue;
3606 mask |= 1 << i;
3607 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003608 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3609 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003610 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003611
Tomi Valkeinena702c852011-10-12 10:10:21 +03003612 /* flush posted write and wait for SCP interface to finish the write */
3613 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003614
3615 if (wait_for_completion_timeout(&completion,
3616 msecs_to_jiffies(1000)) == 0) {
3617 DSSERR("ULPS enable timeout\n");
3618 r = -EIO;
3619 goto err;
3620 }
3621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303622 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003623 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3624
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003625 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003626 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003627
Tomi Valkeinena702c852011-10-12 10:10:21 +03003628 /* flush posted write and wait for SCP interface to finish the write */
3629 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003630
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303631 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003632
3633 dsi_if_enable(dsidev, false);
3634
3635 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303636
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003637 return 0;
3638
3639err:
3640 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303641 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3642 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003645static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3646 unsigned ticks, bool x4, bool x16)
3647{
3648 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003649 unsigned long total_ticks;
3650 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303651
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003652 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003655 fck = dsi_fclk_rate(dsidev);
3656
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003660 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3661 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3662 dsi_write_reg(dsidev, DSI_TIMING2, r);
3663
3664 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3665
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003666 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3667 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303668 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3669 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003670}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003672static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3673 bool x8, bool x16)
3674{
3675 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676 unsigned long total_ticks;
3677 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303678
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303680
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003682 fck = dsi_fclk_rate(dsidev);
3683
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003687 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3688 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3689 dsi_write_reg(dsidev, DSI_TIMING1, r);
3690
3691 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3692
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3694 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303695 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3696 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003697}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003699static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3700 unsigned ticks, bool x4, bool x16)
3701{
3702 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003703 unsigned long total_ticks;
3704 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303705
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003706 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303707
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003708 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003709 fck = dsi_fclk_rate(dsidev);
3710
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003714 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3715 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3716 dsi_write_reg(dsidev, DSI_TIMING1, r);
3717
3718 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3719
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3721 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303722 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3723 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003724}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003726static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3727 unsigned ticks, bool x4, bool x16)
3728{
3729 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730 unsigned long total_ticks;
3731 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303732
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003733 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303734
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003735 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003736 fck = dsi_get_txbyteclkhs(dsidev);
3737
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303739 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003741 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3742 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3743 dsi_write_reg(dsidev, DSI_TIMING2, r);
3744
3745 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3746
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003747 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3748 total_ticks,
3749 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303750 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003751}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303752
3753static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3754{
3755 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303756 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303757 int num_line_buffers;
3758
Archit Tanejadca2b152012-08-16 18:02:00 +05303759 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05303760 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05303761 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303762 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303763 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303764 /*
3765 * Don't use line buffers if width is greater than the video
3766 * port's line buffer size
3767 */
3768 if (line_buf_size <= timings->x_res * bpp / 8)
3769 num_line_buffers = 0;
3770 else
3771 num_line_buffers = 2;
3772 } else {
3773 /* Use maximum number of line buffers in command mode */
3774 num_line_buffers = 2;
3775 }
3776
3777 /* LINE_BUFFER */
3778 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3779}
3780
3781static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3782{
3783 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303784 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3785 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3786 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303787 u32 r;
3788
3789 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303790 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3791 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3792 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303793 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3794 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3795 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3796 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3797 dsi_write_reg(dsidev, DSI_CTRL, r);
3798}
3799
3800static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3801{
3802 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303803 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3804 int blanking_mode = dsi->vm_timings.blanking_mode;
3805 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3806 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3807 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303808 u32 r;
3809
3810 /*
3811 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3812 * 1 = Long blanking packets are sent in corresponding blanking periods
3813 */
3814 r = dsi_read_reg(dsidev, DSI_CTRL);
3815 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3816 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3817 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3818 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3819 dsi_write_reg(dsidev, DSI_CTRL, r);
3820}
3821
Archit Taneja6f28c292012-05-15 11:32:18 +05303822/*
3823 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3824 * results in maximum transition time for data and clock lanes to enter and
3825 * exit HS mode. Hence, this is the scenario where the least amount of command
3826 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3827 * clock cycles that can be used to interleave command mode data in HS so that
3828 * all scenarios are satisfied.
3829 */
3830static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3831 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3832{
3833 int transition;
3834
3835 /*
3836 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3837 * time of data lanes only, if it isn't set, we need to consider HS
3838 * transition time of both data and clock lanes. HS transition time
3839 * of Scenario 3 is considered.
3840 */
3841 if (ddr_alwon) {
3842 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3843 } else {
3844 int trans1, trans2;
3845 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3846 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3847 enter_hs + 1;
3848 transition = max(trans1, trans2);
3849 }
3850
3851 return blank > transition ? blank - transition : 0;
3852}
3853
3854/*
3855 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3856 * results in maximum transition time for data lanes to enter and exit LP mode.
3857 * Hence, this is the scenario where the least amount of command mode data can
3858 * be interleaved. We program the minimum amount of bytes that can be
3859 * interleaved in LP so that all scenarios are satisfied.
3860 */
3861static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3862 int lp_clk_div, int tdsi_fclk)
3863{
3864 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3865 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3866 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3867 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3868 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3869
3870 /* maximum LP transition time according to Scenario 1 */
3871 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3872
3873 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3874 tlp_avail = thsbyte_clk * (blank - trans_lp);
3875
Archit Taneja2e063c32012-06-04 13:36:34 +05303876 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303877
3878 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3879 26) / 16;
3880
3881 return max(lp_inter, 0);
3882}
3883
3884static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3885{
3886 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3887 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3888 int blanking_mode;
3889 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3890 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3891 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3892 int tclk_trail, ths_exit, exiths_clk;
3893 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303894 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303895 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303896 int ndl = dsi->num_lanes_used - 1;
3897 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3898 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3899 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3900 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3901 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3902 u32 r;
3903
3904 r = dsi_read_reg(dsidev, DSI_CTRL);
3905 blanking_mode = FLD_GET(r, 20, 20);
3906 hfp_blanking_mode = FLD_GET(r, 21, 21);
3907 hbp_blanking_mode = FLD_GET(r, 22, 22);
3908 hsa_blanking_mode = FLD_GET(r, 23, 23);
3909
3910 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3911 hbp = FLD_GET(r, 11, 0);
3912 hfp = FLD_GET(r, 23, 12);
3913 hsa = FLD_GET(r, 31, 24);
3914
3915 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3916 ddr_clk_post = FLD_GET(r, 7, 0);
3917 ddr_clk_pre = FLD_GET(r, 15, 8);
3918
3919 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3920 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3921 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3922
3923 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3924 lp_clk_div = FLD_GET(r, 12, 0);
3925 ddr_alwon = FLD_GET(r, 13, 13);
3926
3927 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3928 ths_exit = FLD_GET(r, 7, 0);
3929
3930 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3931 tclk_trail = FLD_GET(r, 15, 8);
3932
3933 exiths_clk = ths_exit + tclk_trail;
3934
3935 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3936 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3937
3938 if (!hsa_blanking_mode) {
3939 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3940 enter_hs_mode_lat, exit_hs_mode_lat,
3941 exiths_clk, ddr_clk_pre, ddr_clk_post);
3942 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3943 enter_hs_mode_lat, exit_hs_mode_lat,
3944 lp_clk_div, dsi_fclk_hsdiv);
3945 }
3946
3947 if (!hfp_blanking_mode) {
3948 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3949 enter_hs_mode_lat, exit_hs_mode_lat,
3950 exiths_clk, ddr_clk_pre, ddr_clk_post);
3951 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3952 enter_hs_mode_lat, exit_hs_mode_lat,
3953 lp_clk_div, dsi_fclk_hsdiv);
3954 }
3955
3956 if (!hbp_blanking_mode) {
3957 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3958 enter_hs_mode_lat, exit_hs_mode_lat,
3959 exiths_clk, ddr_clk_pre, ddr_clk_post);
3960
3961 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3962 enter_hs_mode_lat, exit_hs_mode_lat,
3963 lp_clk_div, dsi_fclk_hsdiv);
3964 }
3965
3966 if (!blanking_mode) {
3967 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3968 enter_hs_mode_lat, exit_hs_mode_lat,
3969 exiths_clk, ddr_clk_pre, ddr_clk_post);
3970
3971 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3972 enter_hs_mode_lat, exit_hs_mode_lat,
3973 lp_clk_div, dsi_fclk_hsdiv);
3974 }
3975
3976 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3977 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3978 bl_interleave_hs);
3979
3980 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3981 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3982 bl_interleave_lp);
3983
3984 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3985 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3986 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3987 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3988 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3989
3990 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3991 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3992 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3993 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3994 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3995
3996 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3997 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3998 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3999 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4000}
4001
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004002static int dsi_proto_config(struct omap_dss_device *dssdev)
4003{
4004 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05304005 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004006 u32 r;
4007 int buswidth = 0;
4008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304009 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004010 DSI_FIFO_SIZE_32,
4011 DSI_FIFO_SIZE_32,
4012 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004013
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304014 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004015 DSI_FIFO_SIZE_32,
4016 DSI_FIFO_SIZE_32,
4017 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004018
4019 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304020 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4021 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4022 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4023 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004024
Archit Taneja02c39602012-08-10 15:01:33 +05304025 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026 case 16:
4027 buswidth = 0;
4028 break;
4029 case 18:
4030 buswidth = 1;
4031 break;
4032 case 24:
4033 buswidth = 2;
4034 break;
4035 default:
4036 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004037 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038 }
4039
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304040 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4042 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4043 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4044 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4045 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4046 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004047 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4048 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004049 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4050 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4051 /* DCS_CMD_CODE, 1=start, 0=continue */
4052 r = FLD_MOD(r, 0, 25, 25);
4053 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304055 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004056
Archit Taneja8af6ff02011-09-05 16:48:27 +05304057 dsi_config_vp_num_line_buffers(dssdev);
4058
Archit Tanejadca2b152012-08-16 18:02:00 +05304059 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304060 dsi_config_vp_sync_events(dssdev);
4061 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05304062 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304063 }
4064
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304065 dsi_vc_initial_config(dsidev, 0);
4066 dsi_vc_initial_config(dsidev, 1);
4067 dsi_vc_initial_config(dsidev, 2);
4068 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069
4070 return 0;
4071}
4072
4073static void dsi_proto_timings(struct omap_dss_device *dssdev)
4074{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304075 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03004076 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004077 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4078 unsigned tclk_pre, tclk_post;
4079 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4080 unsigned ths_trail, ths_exit;
4081 unsigned ddr_clk_pre, ddr_clk_post;
4082 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4083 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004084 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004085 u32 r;
4086
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304087 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 ths_prepare = FLD_GET(r, 31, 24);
4089 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4090 ths_zero = ths_prepare_ths_zero - ths_prepare;
4091 ths_trail = FLD_GET(r, 15, 8);
4092 ths_exit = FLD_GET(r, 7, 0);
4093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304094 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004095 tlpx = FLD_GET(r, 22, 16) * 2;
4096 tclk_trail = FLD_GET(r, 15, 8);
4097 tclk_zero = FLD_GET(r, 7, 0);
4098
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304099 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004100 tclk_prepare = FLD_GET(r, 7, 0);
4101
4102 /* min 8*UI */
4103 tclk_pre = 20;
4104 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304105 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106
Archit Taneja8af6ff02011-09-05 16:48:27 +05304107 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004108
4109 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4110 4);
4111 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4112
4113 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4114 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304116 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004117 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4118 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304119 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120
4121 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4122 ddr_clk_pre,
4123 ddr_clk_post);
4124
4125 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4126 DIV_ROUND_UP(ths_prepare, 4) +
4127 DIV_ROUND_UP(ths_zero + 3, 4);
4128
4129 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4130
4131 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4132 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304133 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004134
4135 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4136 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304137
Archit Tanejadca2b152012-08-16 18:02:00 +05304138 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304140 int hsa = dsi->vm_timings.hsa;
4141 int hfp = dsi->vm_timings.hfp;
4142 int hbp = dsi->vm_timings.hbp;
4143 int vsa = dsi->vm_timings.vsa;
4144 int vfp = dsi->vm_timings.vfp;
4145 int vbp = dsi->vm_timings.vbp;
4146 int window_sync = dsi->vm_timings.window_sync;
4147 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304148 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304149 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304150 int tl, t_he, width_bytes;
4151
4152 t_he = hsync_end ?
4153 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4154
4155 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4156
4157 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4158 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4159 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4160
4161 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4162 hfp, hsync_end ? hsa : 0, tl);
4163 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4164 vsa, timings->y_res);
4165
4166 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4167 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4168 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4169 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4170 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4171
4172 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4173 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4174 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4175 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4176 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4177 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4178
4179 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4180 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4181 r = FLD_MOD(r, tl, 31, 16); /* TL */
4182 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4183 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004184}
4185
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004186int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4187 const struct omap_dsi_pin_config *pin_cfg)
4188{
4189 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4191 int num_pins;
4192 const int *pins;
4193 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4194 int num_lanes;
4195 int i;
4196
4197 static const enum dsi_lane_function functions[] = {
4198 DSI_LANE_CLK,
4199 DSI_LANE_DATA1,
4200 DSI_LANE_DATA2,
4201 DSI_LANE_DATA3,
4202 DSI_LANE_DATA4,
4203 };
4204
4205 num_pins = pin_cfg->num_pins;
4206 pins = pin_cfg->pins;
4207
4208 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4209 || num_pins % 2 != 0)
4210 return -EINVAL;
4211
4212 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4213 lanes[i].function = DSI_LANE_UNUSED;
4214
4215 num_lanes = 0;
4216
4217 for (i = 0; i < num_pins; i += 2) {
4218 u8 lane, pol;
4219 int dx, dy;
4220
4221 dx = pins[i];
4222 dy = pins[i + 1];
4223
4224 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4225 return -EINVAL;
4226
4227 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4228 return -EINVAL;
4229
4230 if (dx & 1) {
4231 if (dy != dx - 1)
4232 return -EINVAL;
4233 pol = 1;
4234 } else {
4235 if (dy != dx + 1)
4236 return -EINVAL;
4237 pol = 0;
4238 }
4239
4240 lane = dx / 2;
4241
4242 lanes[lane].function = functions[i / 2];
4243 lanes[lane].polarity = pol;
4244 num_lanes++;
4245 }
4246
4247 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4248 dsi->num_lanes_used = num_lanes;
4249
4250 return 0;
4251}
4252EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4253
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004254int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4255 unsigned long ddr_clk, unsigned long lp_clk)
4256{
4257 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4258 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4259 struct dsi_clock_info cinfo;
4260 struct dispc_clock_info dispc_cinfo;
4261 unsigned lp_clk_div;
4262 unsigned long dsi_fclk;
4263 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4264 unsigned long pck;
4265 int r;
4266
4267 DSSDBGF("ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
4268
4269 mutex_lock(&dsi->lock);
4270
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004271 /* Calculate PLL output clock */
4272 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004273 if (r)
4274 goto err;
4275
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004276 /* Calculate PLL's DSI clock */
4277 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4278
4279 /* Calculate PLL's DISPC clock and pck & lck divs */
4280 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4281 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4282 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4283 if (r)
4284 goto err;
4285
4286 /* Calculate LP clock */
4287 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4288 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4289
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004290 dssdev->clocks.dsi.regn = cinfo.regn;
4291 dssdev->clocks.dsi.regm = cinfo.regm;
4292 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4293 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4294
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004295 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4296
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004297 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4298 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4299
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004300 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4301
4302 dssdev->clocks.dispc.channel.lcd_clk_src =
4303 dsi->module_id == 0 ?
4304 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4305 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4306
4307 dssdev->clocks.dsi.dsi_fclk_src =
4308 dsi->module_id == 0 ?
4309 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4310 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4311
4312 mutex_unlock(&dsi->lock);
4313 return 0;
4314err:
4315 mutex_unlock(&dsi->lock);
4316 return r;
4317}
4318EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4319
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004320int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304321{
4322 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05304324 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304325 u8 data_type;
4326 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004327 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304328
Archit Tanejadca2b152012-08-16 18:02:00 +05304329 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304330 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004331 case OMAP_DSS_DSI_FMT_RGB888:
4332 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4333 break;
4334 case OMAP_DSS_DSI_FMT_RGB666:
4335 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4336 break;
4337 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4338 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4339 break;
4340 case OMAP_DSS_DSI_FMT_RGB565:
4341 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4342 break;
4343 default:
4344 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004345 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004346 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304347
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004348 dsi_if_enable(dsidev, false);
4349 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304350
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004351 /* MODE, 1 = video mode */
4352 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304353
Archit Tanejae67458a2012-08-13 14:17:30 +05304354 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304355
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004356 dsi_vc_write_long_header(dsidev, channel, data_type,
4357 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304358
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004359 dsi_vc_enable(dsidev, channel, true);
4360 dsi_if_enable(dsidev, true);
4361 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304362
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004363 r = dss_mgr_enable(dssdev->manager);
4364 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304365 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004366 dsi_if_enable(dsidev, false);
4367 dsi_vc_enable(dsidev, channel, false);
4368 }
4369
4370 return r;
4371 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304372
4373 return 0;
4374}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004375EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304376
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004377void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304378{
4379 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304381
Archit Tanejadca2b152012-08-16 18:02:00 +05304382 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004383 dsi_if_enable(dsidev, false);
4384 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304385
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004386 /* MODE, 0 = command mode */
4387 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304388
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004389 dsi_vc_enable(dsidev, channel, true);
4390 dsi_if_enable(dsidev, true);
4391 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304392
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004393 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304394}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004395EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304396
Archit Taneja55cd63a2012-08-09 15:41:13 +05304397static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004398{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304399 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304400 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004401 unsigned bytespp;
4402 unsigned bytespl;
4403 unsigned bytespf;
4404 unsigned total_len;
4405 unsigned packet_payload;
4406 unsigned packet_len;
4407 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004408 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304409 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304410 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304411 u16 w = dsi->timings.x_res;
4412 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004413
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004414 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004415
Archit Tanejad6049142011-08-22 11:58:08 +05304416 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004417
Archit Taneja02c39602012-08-10 15:01:33 +05304418 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004419 bytespl = w * bytespp;
4420 bytespf = bytespl * h;
4421
4422 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4423 * number of lines in a packet. See errata about VP_CLK_RATIO */
4424
4425 if (bytespf < line_buf_size)
4426 packet_payload = bytespf;
4427 else
4428 packet_payload = (line_buf_size) / bytespl * bytespl;
4429
4430 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4431 total_len = (bytespf / packet_payload) * packet_len;
4432
4433 if (bytespf % packet_payload)
4434 total_len += (bytespf % packet_payload) + 1;
4435
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304437 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304439 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304440 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304442 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4444 else
4445 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304446 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004447
4448 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4449 * because DSS interrupts are not capable of waking up the CPU and the
4450 * framedone interrupt could be delayed for quite a long time. I think
4451 * the same goes for any DSS interrupts, but for some reason I have not
4452 * seen the problem anywhere else than here.
4453 */
4454 dispc_disable_sidle();
4455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304456 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004457
Archit Taneja49dbf582011-05-16 15:17:07 +05304458 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4459 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004460 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004461
Archit Taneja55cd63a2012-08-09 15:41:13 +05304462 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
4463
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004464 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304466 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4468 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304469 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304471 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004472
4473#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304474 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004475#endif
4476 }
4477}
4478
4479#ifdef DSI_CATCH_MISSING_TE
4480static void dsi_te_timeout(unsigned long arg)
4481{
4482 DSSERR("TE not received for 250ms!\n");
4483}
4484#endif
4485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304486static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4489
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004490 /* SIDLEMODE back to smart-idle */
4491 dispc_enable_sidle();
4492
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304493 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004494 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304495 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004496 }
4497
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304498 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004499
4500 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304501 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004502}
4503
4504static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4505{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304506 struct dsi_data *dsi = container_of(work, struct dsi_data,
4507 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004508 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4509 * 250ms which would conflict with this timeout work. What should be
4510 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004511 * possibly scheduled framedone work. However, cancelling the transfer
4512 * on the HW is buggy, and would probably require resetting the whole
4513 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004514
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004515 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004516
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304517 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004518}
4519
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004520static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004521{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304522 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4523 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304524 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4525
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004526 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4527 * turns itself off. However, DSI still has the pixels in its buffers,
4528 * and is sending the data.
4529 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304533 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004534}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004536int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004537 void (*callback)(int, void *), void *data)
4538{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304539 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304540 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004541 u16 dw, dh;
4542
4543 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304544
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304545 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004546
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004547 dsi->framedone_callback = callback;
4548 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004549
Archit Tanejae3525742012-08-09 15:23:43 +05304550 dw = dsi->timings.x_res;
4551 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004552
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004553#ifdef DEBUG
4554 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304555 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004556#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304557 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004558
4559 return 0;
4560}
4561EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004562
4563/* Display funcs */
4564
Archit Taneja7d2572f2012-06-29 14:31:07 +05304565static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4566{
4567 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4568 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4569 struct dispc_clock_info dispc_cinfo;
4570 int r;
4571 unsigned long long fck;
4572
4573 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4574
4575 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4576 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4577
4578 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4579 if (r) {
4580 DSSERR("Failed to calc dispc clocks\n");
4581 return r;
4582 }
4583
4584 dsi->mgr_config.clock_info = dispc_cinfo;
4585
4586 return 0;
4587}
4588
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004589static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4590{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304591 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4592 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304593 int r;
4594 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304595
Archit Tanejadca2b152012-08-16 18:02:00 +05304596 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304597 dsi->timings.hsw = 1;
4598 dsi->timings.hfp = 1;
4599 dsi->timings.hbp = 1;
4600 dsi->timings.vsw = 1;
4601 dsi->timings.vfp = 0;
4602 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004603
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304604 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304605
4606 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4607 (void *) dssdev, irq);
4608 if (r) {
4609 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304610 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304611 }
4612
Archit Taneja7d2572f2012-06-29 14:31:07 +05304613 dsi->mgr_config.stallmode = true;
4614 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304615 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304616 dsi->mgr_config.stallmode = false;
4617 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618 }
4619
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304620 /*
4621 * override interlace, logic level and edge related parameters in
4622 * omap_video_timings with default values
4623 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304624 dsi->timings.interlace = false;
4625 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4626 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4627 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4628 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4629 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304630
Archit Tanejae67458a2012-08-13 14:17:30 +05304631 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304632
Archit Taneja7d2572f2012-06-29 14:31:07 +05304633 r = dsi_configure_dispc_clocks(dssdev);
4634 if (r)
4635 goto err1;
4636
4637 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4638 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304639 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304640 dsi->mgr_config.lcden_sig_polarity = 0;
4641
Archit Tanejaf476ae92012-06-29 14:37:03 +05304642 dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304643
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004644 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304645err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304646 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304647 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4648 (void *) dssdev, irq);
4649err:
4650 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004651}
4652
4653static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4654{
Archit Tanejadca2b152012-08-16 18:02:00 +05304655 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4657
4658 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304659 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304660
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304661 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304662
Archit Taneja8af6ff02011-09-05 16:48:27 +05304663 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4664 (void *) dssdev, irq);
4665 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004666}
4667
4668static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4669{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304670 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004671 struct dsi_clock_info cinfo;
4672 int r;
4673
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004674 cinfo.regn = dssdev->clocks.dsi.regn;
4675 cinfo.regm = dssdev->clocks.dsi.regm;
4676 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4677 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004678 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004679 if (r) {
4680 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004681 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004682 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304684 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004685 if (r) {
4686 DSSERR("Failed to set dsi clocks\n");
4687 return r;
4688 }
4689
4690 return 0;
4691}
4692
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004693static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4694{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304695 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004696 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004697 int r;
4698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304699 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004700 if (r)
4701 goto err0;
4702
4703 r = dsi_configure_dsi_clocks(dssdev);
4704 if (r)
4705 goto err1;
4706
Archit Tanejae8881662011-04-12 13:52:24 +05304707 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004708 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004709 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304710 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004711
4712 DSSDBG("PLL OK\n");
4713
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004714 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004715 if (r)
4716 goto err2;
4717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304718 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004719
4720 dsi_proto_timings(dssdev);
4721 dsi_set_lp_clk_divisor(dssdev);
4722
4723 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304724 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004725
4726 r = dsi_proto_config(dssdev);
4727 if (r)
4728 goto err3;
4729
4730 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304731 dsi_vc_enable(dsidev, 0, 1);
4732 dsi_vc_enable(dsidev, 1, 1);
4733 dsi_vc_enable(dsidev, 2, 1);
4734 dsi_vc_enable(dsidev, 3, 1);
4735 dsi_if_enable(dsidev, 1);
4736 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004738 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004739err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004740 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304742 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004743 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004744 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4745
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004746err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304747 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004748err0:
4749 return r;
4750}
4751
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004752static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004753 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304755 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304756 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304758 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304759 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004760
Ville Syrjäläd7370102010-04-22 22:50:09 +02004761 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304762 dsi_if_enable(dsidev, 0);
4763 dsi_vc_enable(dsidev, 0, 0);
4764 dsi_vc_enable(dsidev, 1, 0);
4765 dsi_vc_enable(dsidev, 2, 0);
4766 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004767
Archit Taneja89a35e52011-04-12 13:52:23 +05304768 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004769 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004770 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004771 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304772 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004773}
4774
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004775int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004776{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304777 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304778 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004779 int r = 0;
4780
4781 DSSDBG("dsi_display_enable\n");
4782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304783 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004784
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304785 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004786
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004787 if (dssdev->manager == NULL) {
4788 DSSERR("failed to enable display: no manager\n");
4789 r = -ENODEV;
4790 goto err_start_dev;
4791 }
4792
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004793 r = omap_dss_start_device(dssdev);
4794 if (r) {
4795 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004796 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004797 }
4798
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004799 r = dsi_runtime_get(dsidev);
4800 if (r)
4801 goto err_get_dsi;
4802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304803 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004804
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004805 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004806
4807 r = dsi_display_init_dispc(dssdev);
4808 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004809 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004810
4811 r = dsi_display_init_dsi(dssdev);
4812 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004813 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004814
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304815 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816
4817 return 0;
4818
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004819err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004820 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004821err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304822 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004823 dsi_runtime_put(dsidev);
4824err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004825 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004826err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304827 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004828 DSSDBG("dsi_display_enable FAILED\n");
4829 return r;
4830}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004831EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004833void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004834 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004835{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304836 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304838
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004839 DSSDBG("dsi_display_disable\n");
4840
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304841 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004842
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004844
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004845 dsi_sync_vc(dsidev, 0);
4846 dsi_sync_vc(dsidev, 1);
4847 dsi_sync_vc(dsidev, 2);
4848 dsi_sync_vc(dsidev, 3);
4849
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004850 dsi_display_uninit_dispc(dssdev);
4851
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004852 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004853
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004854 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304855 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004856
4857 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004858
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304859 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004860}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004861EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004863int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004864{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304865 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4866 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4867
4868 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004869 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004870}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004871EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004872
Archit Tanejae67458a2012-08-13 14:17:30 +05304873void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4874 struct omap_video_timings *timings)
4875{
4876 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4877 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4878
4879 mutex_lock(&dsi->lock);
4880
4881 dsi->timings = *timings;
4882
4883 mutex_unlock(&dsi->lock);
4884}
4885EXPORT_SYMBOL(omapdss_dsi_set_timings);
4886
Archit Tanejae3525742012-08-09 15:23:43 +05304887void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4888{
4889 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4890 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4891
4892 mutex_lock(&dsi->lock);
4893
4894 dsi->timings.x_res = w;
4895 dsi->timings.y_res = h;
4896
4897 mutex_unlock(&dsi->lock);
4898}
4899EXPORT_SYMBOL(omapdss_dsi_set_size);
4900
Archit Taneja02c39602012-08-10 15:01:33 +05304901void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4902 enum omap_dss_dsi_pixel_format fmt)
4903{
4904 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4906
4907 mutex_lock(&dsi->lock);
4908
4909 dsi->pix_fmt = fmt;
4910
4911 mutex_unlock(&dsi->lock);
4912}
4913EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4914
Archit Tanejadca2b152012-08-16 18:02:00 +05304915void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4916 enum omap_dss_dsi_mode mode)
4917{
4918 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4919 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4920
4921 mutex_lock(&dsi->lock);
4922
4923 dsi->mode = mode;
4924
4925 mutex_unlock(&dsi->lock);
4926}
4927EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4928
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304929void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4930 struct omap_dss_dsi_videomode_timings *timings)
4931{
4932 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4933 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4934
4935 mutex_lock(&dsi->lock);
4936
4937 dsi->vm_timings = *timings;
4938
4939 mutex_unlock(&dsi->lock);
4940}
4941EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4942
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004943static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004944{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304945 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4946 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4947
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004948 DSSDBG("DSI init\n");
4949
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304950 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004951 struct regulator *vdds_dsi;
4952
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304953 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004954
4955 if (IS_ERR(vdds_dsi)) {
4956 DSSERR("can't get VDDS_DSI regulator\n");
4957 return PTR_ERR(vdds_dsi);
4958 }
4959
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304960 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004961 }
4962
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004963 return 0;
4964}
4965
Archit Taneja5ee3c142011-03-02 12:35:53 +05304966int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4967{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304968 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4969 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304970 int i;
4971
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304972 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4973 if (!dsi->vc[i].dssdev) {
4974 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304975 *channel = i;
4976 return 0;
4977 }
4978 }
4979
4980 DSSERR("cannot get VC for display %s", dssdev->name);
4981 return -ENOSPC;
4982}
4983EXPORT_SYMBOL(omap_dsi_request_vc);
4984
4985int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4986{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304987 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4988 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4989
Archit Taneja5ee3c142011-03-02 12:35:53 +05304990 if (vc_id < 0 || vc_id > 3) {
4991 DSSERR("VC ID out of range\n");
4992 return -EINVAL;
4993 }
4994
4995 if (channel < 0 || channel > 3) {
4996 DSSERR("Virtual Channel out of range\n");
4997 return -EINVAL;
4998 }
4999
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305000 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305001 DSSERR("Virtual Channel not allocated to display %s\n",
5002 dssdev->name);
5003 return -EINVAL;
5004 }
5005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305006 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305007
5008 return 0;
5009}
5010EXPORT_SYMBOL(omap_dsi_set_vc_id);
5011
5012void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305014 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5015 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5016
Archit Taneja5ee3c142011-03-02 12:35:53 +05305017 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305018 dsi->vc[channel].dssdev == dssdev) {
5019 dsi->vc[channel].dssdev = NULL;
5020 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305021 }
5022}
5023EXPORT_SYMBOL(omap_dsi_release_vc);
5024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305025void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005026{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305027 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305028 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305029 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5030 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005031}
5032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305033void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005034{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305035 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305036 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305037 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5038 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005039}
5040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305041static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005042{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305043 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5044
5045 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5046 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5047 dsi->regm_dispc_max =
5048 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5049 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5050 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5051 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5052 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005053}
5054
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005055static int dsi_get_clocks(struct platform_device *dsidev)
5056{
5057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5058 struct clk *clk;
5059
5060 clk = clk_get(&dsidev->dev, "fck");
5061 if (IS_ERR(clk)) {
5062 DSSERR("can't get fck\n");
5063 return PTR_ERR(clk);
5064 }
5065
5066 dsi->dss_clk = clk;
5067
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005068 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005069 if (IS_ERR(clk)) {
5070 DSSERR("can't get sys_clk\n");
5071 clk_put(dsi->dss_clk);
5072 dsi->dss_clk = NULL;
5073 return PTR_ERR(clk);
5074 }
5075
5076 dsi->sys_clk = clk;
5077
5078 return 0;
5079}
5080
5081static void dsi_put_clocks(struct platform_device *dsidev)
5082{
5083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5084
5085 if (dsi->dss_clk)
5086 clk_put(dsi->dss_clk);
5087 if (dsi->sys_clk)
5088 clk_put(dsi->sys_clk);
5089}
5090
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005091static void __init dsi_probe_pdata(struct platform_device *dsidev)
5092{
5093 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5094 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
5095 int i, r;
5096
5097 for (i = 0; i < pdata->num_devices; ++i) {
5098 struct omap_dss_device *dssdev = pdata->devices[i];
5099
5100 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5101 continue;
5102
5103 if (dssdev->phy.dsi.module != dsi->module_id)
5104 continue;
5105
5106 r = dsi_init_display(dssdev);
5107 if (r) {
5108 DSSERR("device %s init failed: %d\n", dssdev->name, r);
5109 continue;
5110 }
5111
5112 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
5113 if (r)
5114 DSSERR("device %s register failed: %d\n",
5115 dssdev->name, r);
5116 }
5117}
5118
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005119/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005120static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005121{
5122 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005123 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005124 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305125 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005126
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005127 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005128 if (!dsi)
5129 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305130
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005131 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305132 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005133 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305134 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305135
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305136 spin_lock_init(&dsi->irq_lock);
5137 spin_lock_init(&dsi->errors_lock);
5138 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005139
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005140#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305141 spin_lock_init(&dsi->irq_stats_lock);
5142 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005143#endif
5144
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305145 mutex_init(&dsi->lock);
5146 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005147
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305148 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
5149 dsi_framedone_timeout_work_callback);
5150
5151#ifdef DSI_CATCH_MISSING_TE
5152 init_timer(&dsi->te_timer);
5153 dsi->te_timer.function = dsi_te_timeout;
5154 dsi->te_timer.data = 0;
5155#endif
5156 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5157 if (!dsi_mem) {
5158 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005159 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005160 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005161
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005162 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5163 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305164 if (!dsi->base) {
5165 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005166 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305167 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005168
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305169 dsi->irq = platform_get_irq(dsi->pdev, 0);
5170 if (dsi->irq < 0) {
5171 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005172 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305173 }
archit tanejaaffe3602011-02-23 08:41:03 +00005174
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005175 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5176 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005177 if (r < 0) {
5178 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005179 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005180 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005181
Archit Taneja5ee3c142011-03-02 12:35:53 +05305182 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305183 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305184 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305185 dsi->vc[i].dssdev = NULL;
5186 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305187 }
5188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305189 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005190
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005191 r = dsi_get_clocks(dsidev);
5192 if (r)
5193 return r;
5194
5195 pm_runtime_enable(&dsidev->dev);
5196
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005197 r = dsi_runtime_get(dsidev);
5198 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005199 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005200
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305201 rev = dsi_read_reg(dsidev, DSI_REVISION);
5202 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005203 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5204
Tomi Valkeinend9820852011-10-12 15:05:59 +03005205 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5206 * of data to 3 by default */
5207 if (dss_has_feature(FEAT_DSI_GNQ))
5208 /* NB_DATA_LANES */
5209 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5210 else
5211 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305212
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005213 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005214
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005215 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005216
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005217 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005218 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005219 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005220 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5221
5222#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005223 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005224 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005225 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005226 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5227#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005228 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005229
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005230err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005231 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005232 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005233 return r;
5234}
5235
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005236static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005237{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305238 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5239
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005240 WARN_ON(dsi->scp_clk_refcount > 0);
5241
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005242 omap_dss_unregister_child_devices(&dsidev->dev);
5243
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005244 pm_runtime_disable(&dsidev->dev);
5245
5246 dsi_put_clocks(dsidev);
5247
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305248 if (dsi->vdds_dsi_reg != NULL) {
5249 if (dsi->vdds_dsi_enabled) {
5250 regulator_disable(dsi->vdds_dsi_reg);
5251 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005252 }
5253
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305254 regulator_put(dsi->vdds_dsi_reg);
5255 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005256 }
5257
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005258 return 0;
5259}
5260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005261static int dsi_runtime_suspend(struct device *dev)
5262{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005263 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005264
5265 return 0;
5266}
5267
5268static int dsi_runtime_resume(struct device *dev)
5269{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005270 int r;
5271
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005272 r = dispc_runtime_get();
5273 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005274 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005275
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005276 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005277}
5278
5279static const struct dev_pm_ops dsi_pm_ops = {
5280 .runtime_suspend = dsi_runtime_suspend,
5281 .runtime_resume = dsi_runtime_resume,
5282};
5283
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005284static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005285 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005286 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005287 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005288 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005289 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005290 },
5291};
5292
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005293int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005294{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005295 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005296}
5297
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005298void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005299{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005300 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005301}