blob: 9e73cbcfce44c6da8383318713264f5a750f844e [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
Alex Deucher9ce6aae2017-11-30 21:29:47 -05002 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -04004 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Rafał Miłecki <zajec5@gmail.com>
23 * Alex Deucher <alexdeucher@gmail.com>
24 */
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_drv.h"
28#include "amdgpu_pm.h"
29#include "amdgpu_dpm.h"
30#include "atom.h"
31#include <linux/power_supply.h>
32#include <linux/hwmon.h>
33#include <linux/hwmon-sysfs.h>
34
Rex Zhu1b5708f2015-11-10 18:25:24 -050035
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
37
Huang Ruia8503b12017-01-05 19:17:13 +080038static const struct cg_flag_name clocks[] = {
39 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
40 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
41 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
42 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
Huang Rui54170222017-01-11 09:55:34 +080043 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080044 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
45 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
46 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
Huang Rui12ad27f2017-03-24 09:58:11 +080047 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
48 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080049 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
50 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
51 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
52 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
Huang Ruie96487a2017-03-24 10:12:32 +080053 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080054 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
55 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
56 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
57 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
58 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080059 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
60 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080061 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080062 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080063 {0, NULL},
64};
65
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
67{
68 if (adev->pm.dpm_enabled) {
69 mutex_lock(&adev->pm.mutex);
70 if (power_supply_is_system_supplied() > 0)
71 adev->pm.dpm.ac_power = true;
72 else
73 adev->pm.dpm.ac_power = false;
Rex Zhucd4d7462017-09-06 18:43:52 +080074 if (adev->powerplay.pp_funcs->enable_bapm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
76 mutex_unlock(&adev->pm.mutex);
77 }
78}
79
80static ssize_t amdgpu_get_dpm_state(struct device *dev,
81 struct device_attribute *attr,
82 char *buf)
83{
84 struct drm_device *ddev = dev_get_drvdata(dev);
85 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050086 enum amd_pm_state_type pm;
87
Rex Zhucd4d7462017-09-06 18:43:52 +080088 if (adev->powerplay.pp_funcs->get_current_power_state)
Rex Zhu1b5708f2015-11-10 18:25:24 -050089 pm = amdgpu_dpm_get_current_power_state(adev);
Rex Zhucd4d7462017-09-06 18:43:52 +080090 else
Rex Zhu1b5708f2015-11-10 18:25:24 -050091 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092
93 return snprintf(buf, PAGE_SIZE, "%s\n",
94 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
95 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
96}
97
98static ssize_t amdgpu_set_dpm_state(struct device *dev,
99 struct device_attribute *attr,
100 const char *buf,
101 size_t count)
102{
103 struct drm_device *ddev = dev_get_drvdata(dev);
104 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500105 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500108 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500112 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114 count = -EINVAL;
115 goto fail;
116 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117
Rex Zhu6d07fe72017-09-25 18:51:50 +0800118 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800119 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
Rex Zhu1b5708f2015-11-10 18:25:24 -0500120 } else {
121 mutex_lock(&adev->pm.mutex);
122 adev->pm.dpm.user_state = state;
123 mutex_unlock(&adev->pm.mutex);
124
125 /* Can't set dpm state when the card is off */
126 if (!(adev->flags & AMD_IS_PX) ||
127 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
128 amdgpu_pm_compute_clocks(adev);
129 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130fail:
131 return count;
132}
133
134static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500135 struct device_attribute *attr,
136 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137{
138 struct drm_device *ddev = dev_get_drvdata(dev);
139 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800140 enum amd_dpm_forced_level level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141
Alex Deucher0c67df42016-02-19 15:30:15 -0500142 if ((adev->flags & AMD_IS_PX) &&
143 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
144 return snprintf(buf, PAGE_SIZE, "off\n");
145
Rex Zhucd4d7462017-09-06 18:43:52 +0800146 if (adev->powerplay.pp_funcs->get_performance_level)
147 level = amdgpu_dpm_get_performance_level(adev);
148 else
149 level = adev->pm.dpm.forced_level;
150
Rex Zhue5d03ac2016-12-23 14:39:41 +0800151 return snprintf(buf, PAGE_SIZE, "%s\n",
Rex Zhu570272d2017-01-06 13:32:49 +0800152 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
153 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
154 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
155 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
156 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
157 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
158 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
159 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
160 "unknown");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161}
162
163static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
164 struct device_attribute *attr,
165 const char *buf,
166 size_t count)
167{
168 struct drm_device *ddev = dev_get_drvdata(dev);
169 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800170 enum amd_dpm_forced_level level;
Rex Zhucd4d7462017-09-06 18:43:52 +0800171 enum amd_dpm_forced_level current_level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 int ret = 0;
173
Alex Deucher0c67df42016-02-19 15:30:15 -0500174 /* Can't force performance level when the card is off */
175 if ((adev->flags & AMD_IS_PX) &&
176 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
177 return -EINVAL;
178
Rex Zhucd4d7462017-09-06 18:43:52 +0800179 if (adev->powerplay.pp_funcs->get_performance_level)
180 current_level = amdgpu_dpm_get_performance_level(adev);
Rex Zhu3bd58972016-12-23 15:24:37 +0800181
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 if (strncmp("low", buf, strlen("low")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800183 level = AMD_DPM_FORCED_LEVEL_LOW;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 } else if (strncmp("high", buf, strlen("high")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800185 level = AMD_DPM_FORCED_LEVEL_HIGH;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800187 level = AMD_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500188 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800189 level = AMD_DPM_FORCED_LEVEL_MANUAL;
Rex Zhu570272d2017-01-06 13:32:49 +0800190 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
191 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
192 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
193 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
194 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
195 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
196 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
197 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
198 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
199 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
200 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 count = -EINVAL;
202 goto fail;
203 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500204
Rex Zhu3bd58972016-12-23 15:24:37 +0800205 if (current_level == level)
Rex Zhu8e7afd32017-01-09 15:18:01 +0800206 return count;
Rex Zhu3bd58972016-12-23 15:24:37 +0800207
Rex Zhucd4d7462017-09-06 18:43:52 +0800208 if (adev->powerplay.pp_funcs->force_performance_level) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500209 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210 if (adev->pm.dpm.thermal_active) {
211 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500212 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400213 goto fail;
214 }
215 ret = amdgpu_dpm_force_performance_level(adev, level);
216 if (ret)
217 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500218 else
219 adev->pm.dpm.forced_level = level;
220 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 }
Rex Zhu570272d2017-01-06 13:32:49 +0800222
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400223fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224 return count;
225}
226
Eric Huangf3898ea2015-12-11 16:24:34 -0500227static ssize_t amdgpu_get_pp_num_states(struct device *dev,
228 struct device_attribute *attr,
229 char *buf)
230{
231 struct drm_device *ddev = dev_get_drvdata(dev);
232 struct amdgpu_device *adev = ddev->dev_private;
233 struct pp_states_info data;
234 int i, buf_len;
235
Rex Zhucd4d7462017-09-06 18:43:52 +0800236 if (adev->powerplay.pp_funcs->get_pp_num_states)
Eric Huangf3898ea2015-12-11 16:24:34 -0500237 amdgpu_dpm_get_pp_num_states(adev, &data);
238
239 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
240 for (i = 0; i < data.nums; i++)
241 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
242 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
243 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
244 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
245 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
246
247 return buf_len;
248}
249
250static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
251 struct device_attribute *attr,
252 char *buf)
253{
254 struct drm_device *ddev = dev_get_drvdata(dev);
255 struct amdgpu_device *adev = ddev->dev_private;
256 struct pp_states_info data;
257 enum amd_pm_state_type pm = 0;
258 int i = 0;
259
Rex Zhucd4d7462017-09-06 18:43:52 +0800260 if (adev->powerplay.pp_funcs->get_current_power_state
261 && adev->powerplay.pp_funcs->get_pp_num_states) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500262 pm = amdgpu_dpm_get_current_power_state(adev);
263 amdgpu_dpm_get_pp_num_states(adev, &data);
264
265 for (i = 0; i < data.nums; i++) {
266 if (pm == data.states[i])
267 break;
268 }
269
270 if (i == data.nums)
271 i = -EINVAL;
272 }
273
274 return snprintf(buf, PAGE_SIZE, "%d\n", i);
275}
276
277static ssize_t amdgpu_get_pp_force_state(struct device *dev,
278 struct device_attribute *attr,
279 char *buf)
280{
281 struct drm_device *ddev = dev_get_drvdata(dev);
282 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500283
Rex Zhucd4d7462017-09-06 18:43:52 +0800284 if (adev->pp_force_state_enabled)
285 return amdgpu_get_pp_cur_state(dev, attr, buf);
286 else
Eric Huangf3898ea2015-12-11 16:24:34 -0500287 return snprintf(buf, PAGE_SIZE, "\n");
288}
289
290static ssize_t amdgpu_set_pp_force_state(struct device *dev,
291 struct device_attribute *attr,
292 const char *buf,
293 size_t count)
294{
295 struct drm_device *ddev = dev_get_drvdata(dev);
296 struct amdgpu_device *adev = ddev->dev_private;
297 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300298 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500299 int ret;
300
301 if (strlen(buf) == 1)
302 adev->pp_force_state_enabled = false;
Rex Zhu6d07fe72017-09-25 18:51:50 +0800303 else if (adev->powerplay.pp_funcs->dispatch_tasks &&
304 adev->powerplay.pp_funcs->get_pp_num_states) {
Dan Carpenter041bf022016-06-16 11:30:23 +0300305 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500306
Dan Carpenter041bf022016-06-16 11:30:23 +0300307 ret = kstrtoul(buf, 0, &idx);
308 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500309 count = -EINVAL;
310 goto fail;
311 }
312
Dan Carpenter041bf022016-06-16 11:30:23 +0300313 amdgpu_dpm_get_pp_num_states(adev, &data);
314 state = data.states[idx];
315 /* only set user selected power states */
316 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
317 state != POWER_STATE_TYPE_DEFAULT) {
318 amdgpu_dpm_dispatch_task(adev,
Evan Quan39199b82017-12-29 14:46:13 +0800319 AMD_PP_TASK_ENABLE_USER_STATE, &state);
Dan Carpenter041bf022016-06-16 11:30:23 +0300320 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500321 }
322 }
323fail:
324 return count;
325}
326
327static ssize_t amdgpu_get_pp_table(struct device *dev,
328 struct device_attribute *attr,
329 char *buf)
330{
331 struct drm_device *ddev = dev_get_drvdata(dev);
332 struct amdgpu_device *adev = ddev->dev_private;
333 char *table = NULL;
Eric Huang1684d3b2016-07-28 17:25:01 -0400334 int size;
Eric Huangf3898ea2015-12-11 16:24:34 -0500335
Rex Zhucd4d7462017-09-06 18:43:52 +0800336 if (adev->powerplay.pp_funcs->get_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500337 size = amdgpu_dpm_get_pp_table(adev, &table);
338 else
339 return 0;
340
341 if (size >= PAGE_SIZE)
342 size = PAGE_SIZE - 1;
343
Eric Huang1684d3b2016-07-28 17:25:01 -0400344 memcpy(buf, table, size);
Eric Huangf3898ea2015-12-11 16:24:34 -0500345
346 return size;
347}
348
349static ssize_t amdgpu_set_pp_table(struct device *dev,
350 struct device_attribute *attr,
351 const char *buf,
352 size_t count)
353{
354 struct drm_device *ddev = dev_get_drvdata(dev);
355 struct amdgpu_device *adev = ddev->dev_private;
356
Rex Zhucd4d7462017-09-06 18:43:52 +0800357 if (adev->powerplay.pp_funcs->set_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500358 amdgpu_dpm_set_pp_table(adev, buf, count);
359
360 return count;
361}
362
Rex Zhue3933f22018-01-16 18:35:15 +0800363static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
364 struct device_attribute *attr,
365 const char *buf,
366 size_t count)
367{
368 struct drm_device *ddev = dev_get_drvdata(dev);
369 struct amdgpu_device *adev = ddev->dev_private;
370 int ret;
371 uint32_t parameter_size = 0;
372 long parameter[64];
373 char buf_cpy[128];
374 char *tmp_str;
375 char *sub_str;
376 const char delimiter[3] = {' ', '\n', '\0'};
377 uint32_t type;
378
379 if (count > 127)
380 return -EINVAL;
381
382 if (*buf == 's')
383 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
384 else if (*buf == 'm')
385 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
386 else if(*buf == 'r')
387 type = PP_OD_RESTORE_DEFAULT_TABLE;
388 else if (*buf == 'c')
389 type = PP_OD_COMMIT_DPM_TABLE;
390 else
391 return -EINVAL;
392
393 memcpy(buf_cpy, buf, count+1);
394
395 tmp_str = buf_cpy;
396
397 while (isspace(*++tmp_str));
398
399 while (tmp_str[0]) {
400 sub_str = strsep(&tmp_str, delimiter);
401 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
402 if (ret)
403 return -EINVAL;
404 parameter_size++;
405
406 while (isspace(*tmp_str))
407 tmp_str++;
408 }
409
410 if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
411 ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
412 parameter, parameter_size);
413
414 if (ret)
415 return -EINVAL;
416
417 if (type == PP_OD_COMMIT_DPM_TABLE) {
418 if (adev->powerplay.pp_funcs->dispatch_tasks) {
419 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
420 return count;
421 } else {
422 return -EINVAL;
423 }
424 }
425
426 return count;
427}
428
429static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
430 struct device_attribute *attr,
431 char *buf)
432{
433 struct drm_device *ddev = dev_get_drvdata(dev);
434 struct amdgpu_device *adev = ddev->dev_private;
435 uint32_t size = 0;
436
437 if (adev->powerplay.pp_funcs->print_clock_levels) {
438 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
439 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
440 return size;
441 } else {
442 return snprintf(buf, PAGE_SIZE, "\n");
443 }
444
445}
446
Eric Huangf3898ea2015-12-11 16:24:34 -0500447static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
448 struct device_attribute *attr,
449 char *buf)
450{
451 struct drm_device *ddev = dev_get_drvdata(dev);
452 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500453
Rex Zhucd4d7462017-09-06 18:43:52 +0800454 if (adev->powerplay.pp_funcs->print_clock_levels)
455 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
456 else
457 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500458}
459
460static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
461 struct device_attribute *attr,
462 const char *buf,
463 size_t count)
464{
465 struct drm_device *ddev = dev_get_drvdata(dev);
466 struct amdgpu_device *adev = ddev->dev_private;
467 int ret;
468 long level;
Eric Huang56327082016-04-12 14:57:23 -0400469 uint32_t i, mask = 0;
470 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500471
Eric Huang14b33072016-06-14 15:08:22 -0400472 for (i = 0; i < strlen(buf); i++) {
473 if (*(buf + i) == '\n')
474 continue;
Eric Huang56327082016-04-12 14:57:23 -0400475 sub_str[0] = *(buf + i);
476 sub_str[1] = '\0';
477 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500478
Eric Huang56327082016-04-12 14:57:23 -0400479 if (ret) {
480 count = -EINVAL;
481 goto fail;
482 }
483 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500484 }
485
Rex Zhucd4d7462017-09-06 18:43:52 +0800486 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400487 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800488
Eric Huangf3898ea2015-12-11 16:24:34 -0500489fail:
490 return count;
491}
492
493static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
494 struct device_attribute *attr,
495 char *buf)
496{
497 struct drm_device *ddev = dev_get_drvdata(dev);
498 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500499
Rex Zhucd4d7462017-09-06 18:43:52 +0800500 if (adev->powerplay.pp_funcs->print_clock_levels)
501 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
502 else
503 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500504}
505
506static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
507 struct device_attribute *attr,
508 const char *buf,
509 size_t count)
510{
511 struct drm_device *ddev = dev_get_drvdata(dev);
512 struct amdgpu_device *adev = ddev->dev_private;
513 int ret;
514 long level;
Eric Huang56327082016-04-12 14:57:23 -0400515 uint32_t i, mask = 0;
516 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500517
Eric Huang14b33072016-06-14 15:08:22 -0400518 for (i = 0; i < strlen(buf); i++) {
519 if (*(buf + i) == '\n')
520 continue;
Eric Huang56327082016-04-12 14:57:23 -0400521 sub_str[0] = *(buf + i);
522 sub_str[1] = '\0';
523 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500524
Eric Huang56327082016-04-12 14:57:23 -0400525 if (ret) {
526 count = -EINVAL;
527 goto fail;
528 }
529 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500530 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800531 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400532 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800533
Eric Huangf3898ea2015-12-11 16:24:34 -0500534fail:
535 return count;
536}
537
538static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
539 struct device_attribute *attr,
540 char *buf)
541{
542 struct drm_device *ddev = dev_get_drvdata(dev);
543 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500544
Rex Zhucd4d7462017-09-06 18:43:52 +0800545 if (adev->powerplay.pp_funcs->print_clock_levels)
546 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
547 else
548 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500549}
550
551static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
552 struct device_attribute *attr,
553 const char *buf,
554 size_t count)
555{
556 struct drm_device *ddev = dev_get_drvdata(dev);
557 struct amdgpu_device *adev = ddev->dev_private;
558 int ret;
559 long level;
Eric Huang56327082016-04-12 14:57:23 -0400560 uint32_t i, mask = 0;
561 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500562
Eric Huang14b33072016-06-14 15:08:22 -0400563 for (i = 0; i < strlen(buf); i++) {
564 if (*(buf + i) == '\n')
565 continue;
Eric Huang56327082016-04-12 14:57:23 -0400566 sub_str[0] = *(buf + i);
567 sub_str[1] = '\0';
568 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500569
Eric Huang56327082016-04-12 14:57:23 -0400570 if (ret) {
571 count = -EINVAL;
572 goto fail;
573 }
574 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500575 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800576 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400577 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800578
Eric Huangf3898ea2015-12-11 16:24:34 -0500579fail:
580 return count;
581}
582
Eric Huang428bafa2016-05-12 14:51:21 -0400583static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
584 struct device_attribute *attr,
585 char *buf)
586{
587 struct drm_device *ddev = dev_get_drvdata(dev);
588 struct amdgpu_device *adev = ddev->dev_private;
589 uint32_t value = 0;
590
Rex Zhucd4d7462017-09-06 18:43:52 +0800591 if (adev->powerplay.pp_funcs->get_sclk_od)
Eric Huang428bafa2016-05-12 14:51:21 -0400592 value = amdgpu_dpm_get_sclk_od(adev);
593
594 return snprintf(buf, PAGE_SIZE, "%d\n", value);
595}
596
597static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
598 struct device_attribute *attr,
599 const char *buf,
600 size_t count)
601{
602 struct drm_device *ddev = dev_get_drvdata(dev);
603 struct amdgpu_device *adev = ddev->dev_private;
604 int ret;
605 long int value;
606
607 ret = kstrtol(buf, 0, &value);
608
609 if (ret) {
610 count = -EINVAL;
611 goto fail;
612 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800613 if (adev->powerplay.pp_funcs->set_sclk_od)
614 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang428bafa2016-05-12 14:51:21 -0400615
Rex Zhu6d07fe72017-09-25 18:51:50 +0800616 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800617 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800618 } else {
Eric Huang8b2e5742016-05-19 15:46:10 -0400619 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
620 amdgpu_pm_compute_clocks(adev);
621 }
Eric Huang428bafa2016-05-12 14:51:21 -0400622
623fail:
624 return count;
625}
626
Eric Huangf2bdc052016-05-24 15:11:17 -0400627static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
628 struct device_attribute *attr,
629 char *buf)
630{
631 struct drm_device *ddev = dev_get_drvdata(dev);
632 struct amdgpu_device *adev = ddev->dev_private;
633 uint32_t value = 0;
634
Rex Zhucd4d7462017-09-06 18:43:52 +0800635 if (adev->powerplay.pp_funcs->get_mclk_od)
Eric Huangf2bdc052016-05-24 15:11:17 -0400636 value = amdgpu_dpm_get_mclk_od(adev);
Eric Huangf2bdc052016-05-24 15:11:17 -0400637
638 return snprintf(buf, PAGE_SIZE, "%d\n", value);
639}
640
641static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
642 struct device_attribute *attr,
643 const char *buf,
644 size_t count)
645{
646 struct drm_device *ddev = dev_get_drvdata(dev);
647 struct amdgpu_device *adev = ddev->dev_private;
648 int ret;
649 long int value;
650
651 ret = kstrtol(buf, 0, &value);
652
653 if (ret) {
654 count = -EINVAL;
655 goto fail;
656 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800657 if (adev->powerplay.pp_funcs->set_mclk_od)
658 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
Eric Huangf2bdc052016-05-24 15:11:17 -0400659
Rex Zhu6d07fe72017-09-25 18:51:50 +0800660 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800661 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800662 } else {
Eric Huangf2bdc052016-05-24 15:11:17 -0400663 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
664 amdgpu_pm_compute_clocks(adev);
665 }
666
667fail:
668 return count;
669}
670
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800671static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
672 struct device_attribute *attr,
673 char *buf)
674{
675 struct drm_device *ddev = dev_get_drvdata(dev);
676 struct amdgpu_device *adev = ddev->dev_private;
677
678 if (adev->powerplay.pp_funcs->get_power_profile_mode)
679 return amdgpu_dpm_get_power_profile_mode(adev, buf);
680
681 return snprintf(buf, PAGE_SIZE, "\n");
682}
683
684
685static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
686 struct device_attribute *attr,
687 const char *buf,
688 size_t count)
689{
690 int ret = 0xff;
691 struct drm_device *ddev = dev_get_drvdata(dev);
692 struct amdgpu_device *adev = ddev->dev_private;
693 uint32_t parameter_size = 0;
694 long parameter[64];
695 char *sub_str, buf_cpy[128];
696 char *tmp_str;
697 uint32_t i = 0;
698 char tmp[2];
699 long int profile_mode = 0;
700 const char delimiter[3] = {' ', '\n', '\0'};
701
702 tmp[0] = *(buf);
703 tmp[1] = '\0';
704 ret = kstrtol(tmp, 0, &profile_mode);
705 if (ret)
706 goto fail;
707
708 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
709 if (count < 2 || count > 127)
710 return -EINVAL;
711 while (isspace(*++buf))
712 i++;
713 memcpy(buf_cpy, buf, count-i);
714 tmp_str = buf_cpy;
715 while (tmp_str[0]) {
716 sub_str = strsep(&tmp_str, delimiter);
717 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
718 if (ret) {
719 count = -EINVAL;
720 goto fail;
721 }
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800722 parameter_size++;
723 while (isspace(*tmp_str))
724 tmp_str++;
725 }
726 }
727 parameter[parameter_size] = profile_mode;
728 if (adev->powerplay.pp_funcs->set_power_profile_mode)
729 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
730
731 if (!ret)
732 return count;
733fail:
734 return -EINVAL;
735}
736
Eric Huang34bb2732016-09-12 16:17:44 -0400737static ssize_t amdgpu_get_pp_power_profile(struct device *dev,
738 char *buf, struct amd_pp_profile *query)
739{
740 struct drm_device *ddev = dev_get_drvdata(dev);
741 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800742 int ret = 0xff;
Eric Huang34bb2732016-09-12 16:17:44 -0400743
Rex Zhucd4d7462017-09-06 18:43:52 +0800744 if (adev->powerplay.pp_funcs->get_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400745 ret = amdgpu_dpm_get_power_profile_state(
746 adev, query);
Eric Huang34bb2732016-09-12 16:17:44 -0400747
748 if (ret)
749 return ret;
750
751 return snprintf(buf, PAGE_SIZE,
752 "%d %d %d %d %d\n",
753 query->min_sclk / 100,
754 query->min_mclk / 100,
755 query->activity_threshold,
756 query->up_hyst,
757 query->down_hyst);
758}
759
760static ssize_t amdgpu_get_pp_gfx_power_profile(struct device *dev,
761 struct device_attribute *attr,
762 char *buf)
763{
764 struct amd_pp_profile query = {0};
765
766 query.type = AMD_PP_GFX_PROFILE;
767
768 return amdgpu_get_pp_power_profile(dev, buf, &query);
769}
770
771static ssize_t amdgpu_get_pp_compute_power_profile(struct device *dev,
772 struct device_attribute *attr,
773 char *buf)
774{
775 struct amd_pp_profile query = {0};
776
777 query.type = AMD_PP_COMPUTE_PROFILE;
778
779 return amdgpu_get_pp_power_profile(dev, buf, &query);
780}
781
782static ssize_t amdgpu_set_pp_power_profile(struct device *dev,
783 const char *buf,
784 size_t count,
785 struct amd_pp_profile *request)
786{
787 struct drm_device *ddev = dev_get_drvdata(dev);
788 struct amdgpu_device *adev = ddev->dev_private;
789 uint32_t loop = 0;
790 char *sub_str, buf_cpy[128], *tmp_str;
791 const char delimiter[3] = {' ', '\n', '\0'};
792 long int value;
Rex Zhucd4d7462017-09-06 18:43:52 +0800793 int ret = 0xff;
Eric Huang34bb2732016-09-12 16:17:44 -0400794
795 if (strncmp("reset", buf, strlen("reset")) == 0) {
Rex Zhucd4d7462017-09-06 18:43:52 +0800796 if (adev->powerplay.pp_funcs->reset_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400797 ret = amdgpu_dpm_reset_power_profile_state(
798 adev, request);
Eric Huang34bb2732016-09-12 16:17:44 -0400799 if (ret) {
800 count = -EINVAL;
801 goto fail;
802 }
803 return count;
804 }
805
806 if (strncmp("set", buf, strlen("set")) == 0) {
Rex Zhucd4d7462017-09-06 18:43:52 +0800807 if (adev->powerplay.pp_funcs->set_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400808 ret = amdgpu_dpm_set_power_profile_state(
809 adev, request);
Rex Zhucd4d7462017-09-06 18:43:52 +0800810
Eric Huang34bb2732016-09-12 16:17:44 -0400811 if (ret) {
812 count = -EINVAL;
813 goto fail;
814 }
815 return count;
816 }
817
818 if (count + 1 >= 128) {
819 count = -EINVAL;
820 goto fail;
821 }
822
823 memcpy(buf_cpy, buf, count + 1);
824 tmp_str = buf_cpy;
825
826 while (tmp_str[0]) {
827 sub_str = strsep(&tmp_str, delimiter);
828 ret = kstrtol(sub_str, 0, &value);
829 if (ret) {
830 count = -EINVAL;
831 goto fail;
832 }
833
834 switch (loop) {
835 case 0:
836 /* input unit MHz convert to dpm table unit 10KHz*/
837 request->min_sclk = (uint32_t)value * 100;
838 break;
839 case 1:
840 /* input unit MHz convert to dpm table unit 10KHz*/
841 request->min_mclk = (uint32_t)value * 100;
842 break;
843 case 2:
844 request->activity_threshold = (uint16_t)value;
845 break;
846 case 3:
847 request->up_hyst = (uint8_t)value;
848 break;
849 case 4:
850 request->down_hyst = (uint8_t)value;
851 break;
852 default:
853 break;
854 }
855
856 loop++;
857 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800858 if (adev->powerplay.pp_funcs->set_power_profile_state)
859 ret = amdgpu_dpm_set_power_profile_state(adev, request);
Eric Huang34bb2732016-09-12 16:17:44 -0400860
861 if (ret)
862 count = -EINVAL;
863
864fail:
865 return count;
866}
867
868static ssize_t amdgpu_set_pp_gfx_power_profile(struct device *dev,
869 struct device_attribute *attr,
870 const char *buf,
871 size_t count)
872{
873 struct amd_pp_profile request = {0};
874
875 request.type = AMD_PP_GFX_PROFILE;
876
877 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
878}
879
880static ssize_t amdgpu_set_pp_compute_power_profile(struct device *dev,
881 struct device_attribute *attr,
882 const char *buf,
883 size_t count)
884{
885 struct amd_pp_profile request = {0};
886
887 request.type = AMD_PP_COMPUTE_PROFILE;
888
889 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
890}
891
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
893static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
894 amdgpu_get_dpm_forced_performance_level,
895 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500896static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
897static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
898static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
899 amdgpu_get_pp_force_state,
900 amdgpu_set_pp_force_state);
901static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
902 amdgpu_get_pp_table,
903 amdgpu_set_pp_table);
904static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
905 amdgpu_get_pp_dpm_sclk,
906 amdgpu_set_pp_dpm_sclk);
907static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
908 amdgpu_get_pp_dpm_mclk,
909 amdgpu_set_pp_dpm_mclk);
910static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
911 amdgpu_get_pp_dpm_pcie,
912 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400913static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
914 amdgpu_get_pp_sclk_od,
915 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400916static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
917 amdgpu_get_pp_mclk_od,
918 amdgpu_set_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -0400919static DEVICE_ATTR(pp_gfx_power_profile, S_IRUGO | S_IWUSR,
920 amdgpu_get_pp_gfx_power_profile,
921 amdgpu_set_pp_gfx_power_profile);
922static DEVICE_ATTR(pp_compute_power_profile, S_IRUGO | S_IWUSR,
923 amdgpu_get_pp_compute_power_profile,
924 amdgpu_set_pp_compute_power_profile);
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800925static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
926 amdgpu_get_pp_power_profile_mode,
927 amdgpu_set_pp_power_profile_mode);
Rex Zhue3933f22018-01-16 18:35:15 +0800928static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
929 amdgpu_get_pp_od_clk_voltage,
930 amdgpu_set_pp_od_clk_voltage);
931
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400932static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
933 struct device_attribute *attr,
934 char *buf)
935{
936 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500937 struct drm_device *ddev = adev->ddev;
Alex Deucher71c9b9a2018-01-24 17:27:54 -0500938 int r, temp, size = sizeof(temp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939
Alex Deucher0c67df42016-02-19 15:30:15 -0500940 /* Can't get temperature when the card is off */
941 if ((adev->flags & AMD_IS_PX) &&
942 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
943 return -EINVAL;
944
Alex Deucher71c9b9a2018-01-24 17:27:54 -0500945 /* sanity check PP is enabled */
946 if (!(adev->powerplay.pp_funcs &&
947 adev->powerplay.pp_funcs->read_sensor))
948 return -EINVAL;
949
950 /* get the temperature */
951 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
952 (void *)&temp, &size);
953 if (r)
954 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400955
956 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
957}
958
959static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
960 struct device_attribute *attr,
961 char *buf)
962{
963 struct amdgpu_device *adev = dev_get_drvdata(dev);
964 int hyst = to_sensor_dev_attr(attr)->index;
965 int temp;
966
967 if (hyst)
968 temp = adev->pm.dpm.thermal.min_temp;
969 else
970 temp = adev->pm.dpm.thermal.max_temp;
971
972 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
973}
974
975static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
976 struct device_attribute *attr,
977 char *buf)
978{
979 struct amdgpu_device *adev = dev_get_drvdata(dev);
980 u32 pwm_mode = 0;
981
Rex Zhucd4d7462017-09-06 18:43:52 +0800982 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500983 return -EINVAL;
984
985 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400986
Rex Zhuaad22ca2017-05-05 16:56:45 +0800987 return sprintf(buf, "%i\n", pwm_mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988}
989
990static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
991 struct device_attribute *attr,
992 const char *buf,
993 size_t count)
994{
995 struct amdgpu_device *adev = dev_get_drvdata(dev);
996 int err;
997 int value;
998
Alex Deucher5ec36e22018-01-24 16:41:50 -0500999 /* Can't adjust fan when the card is off */
1000 if ((adev->flags & AMD_IS_PX) &&
1001 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1002 return -EINVAL;
1003
Rex Zhucd4d7462017-09-06 18:43:52 +08001004 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005 return -EINVAL;
1006
1007 err = kstrtoint(buf, 10, &value);
1008 if (err)
1009 return err;
1010
Rex Zhuaad22ca2017-05-05 16:56:45 +08001011 amdgpu_dpm_set_fan_control_mode(adev, value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001012
1013 return count;
1014}
1015
1016static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
1017 struct device_attribute *attr,
1018 char *buf)
1019{
1020 return sprintf(buf, "%i\n", 0);
1021}
1022
1023static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
1024 struct device_attribute *attr,
1025 char *buf)
1026{
1027 return sprintf(buf, "%i\n", 255);
1028}
1029
1030static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
1031 struct device_attribute *attr,
1032 const char *buf, size_t count)
1033{
1034 struct amdgpu_device *adev = dev_get_drvdata(dev);
1035 int err;
1036 u32 value;
1037
Alex Deucher5ec36e22018-01-24 16:41:50 -05001038 /* Can't adjust fan when the card is off */
1039 if ((adev->flags & AMD_IS_PX) &&
1040 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1041 return -EINVAL;
1042
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001043 err = kstrtou32(buf, 10, &value);
1044 if (err)
1045 return err;
1046
1047 value = (value * 100) / 255;
1048
Rex Zhucd4d7462017-09-06 18:43:52 +08001049 if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
1050 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
1051 if (err)
1052 return err;
1053 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001054
1055 return count;
1056}
1057
1058static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
1059 struct device_attribute *attr,
1060 char *buf)
1061{
1062 struct amdgpu_device *adev = dev_get_drvdata(dev);
1063 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +08001064 u32 speed = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001065
Alex Deucher5ec36e22018-01-24 16:41:50 -05001066 /* Can't adjust fan when the card is off */
1067 if ((adev->flags & AMD_IS_PX) &&
1068 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1069 return -EINVAL;
1070
Rex Zhucd4d7462017-09-06 18:43:52 +08001071 if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
1072 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
1073 if (err)
1074 return err;
1075 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001076
1077 speed = (speed * 255) / 100;
1078
1079 return sprintf(buf, "%i\n", speed);
1080}
1081
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001082static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
1083 struct device_attribute *attr,
1084 char *buf)
1085{
1086 struct amdgpu_device *adev = dev_get_drvdata(dev);
1087 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +08001088 u32 speed = 0;
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001089
Alex Deucher5ec36e22018-01-24 16:41:50 -05001090 /* Can't adjust fan when the card is off */
1091 if ((adev->flags & AMD_IS_PX) &&
1092 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1093 return -EINVAL;
1094
Rex Zhucd4d7462017-09-06 18:43:52 +08001095 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1096 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
1097 if (err)
1098 return err;
1099 }
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001100
1101 return sprintf(buf, "%i\n", speed);
1102}
1103
Alex Deucher2bd376b2018-01-24 17:19:33 -05001104static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
1105 struct device_attribute *attr,
1106 char *buf)
1107{
1108 struct amdgpu_device *adev = dev_get_drvdata(dev);
1109 struct drm_device *ddev = adev->ddev;
1110 u32 vddgfx;
1111 int r, size = sizeof(vddgfx);
1112
1113 /* Can't get voltage when the card is off */
1114 if ((adev->flags & AMD_IS_PX) &&
1115 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1116 return -EINVAL;
1117
1118 /* sanity check PP is enabled */
1119 if (!(adev->powerplay.pp_funcs &&
1120 adev->powerplay.pp_funcs->read_sensor))
1121 return -EINVAL;
1122
1123 /* get the voltage */
1124 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
1125 (void *)&vddgfx, &size);
1126 if (r)
1127 return r;
1128
1129 return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
1130}
1131
1132static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
1133 struct device_attribute *attr,
1134 char *buf)
1135{
1136 return snprintf(buf, PAGE_SIZE, "vddgfx\n");
1137}
1138
1139static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
1140 struct device_attribute *attr,
1141 char *buf)
1142{
1143 struct amdgpu_device *adev = dev_get_drvdata(dev);
1144 struct drm_device *ddev = adev->ddev;
1145 u32 vddnb;
1146 int r, size = sizeof(vddnb);
1147
1148 /* only APUs have vddnb */
1149 if (adev->flags & AMD_IS_APU)
1150 return -EINVAL;
1151
1152 /* Can't get voltage when the card is off */
1153 if ((adev->flags & AMD_IS_PX) &&
1154 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1155 return -EINVAL;
1156
1157 /* sanity check PP is enabled */
1158 if (!(adev->powerplay.pp_funcs &&
1159 adev->powerplay.pp_funcs->read_sensor))
1160 return -EINVAL;
1161
1162 /* get the voltage */
1163 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
1164 (void *)&vddnb, &size);
1165 if (r)
1166 return r;
1167
1168 return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
1169}
1170
1171static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
1172 struct device_attribute *attr,
1173 char *buf)
1174{
1175 return snprintf(buf, PAGE_SIZE, "vddnb\n");
1176}
1177
Alex Deucher2976fc22018-01-24 18:34:26 -05001178static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
1179 struct device_attribute *attr,
1180 char *buf)
1181{
1182 struct amdgpu_device *adev = dev_get_drvdata(dev);
1183 struct drm_device *ddev = adev->ddev;
1184 struct pp_gpu_power query = {0};
1185 int r, size = sizeof(query);
1186 unsigned uw;
1187
1188 /* Can't get power when the card is off */
1189 if ((adev->flags & AMD_IS_PX) &&
1190 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1191 return -EINVAL;
1192
1193 /* sanity check PP is enabled */
1194 if (!(adev->powerplay.pp_funcs &&
1195 adev->powerplay.pp_funcs->read_sensor))
1196 return -EINVAL;
1197
1198 /* get the voltage */
1199 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
1200 (void *)&query, &size);
1201 if (r)
1202 return r;
1203
1204 /* convert to microwatts */
1205 uw = (query.average_gpu_power >> 8) * 1000000;
1206
1207 return snprintf(buf, PAGE_SIZE, "%u\n", uw);
1208}
1209
Rex Zhu8d81bce2018-01-29 18:07:01 +08001210static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
1211 struct device_attribute *attr,
1212 char *buf)
1213{
1214 return sprintf(buf, "%i\n", 0);
1215}
1216
1217static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
1218 struct device_attribute *attr,
1219 char *buf)
1220{
1221 struct amdgpu_device *adev = dev_get_drvdata(dev);
1222 uint32_t limit = 0;
1223
1224 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1225 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
1226 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1227 } else {
1228 return snprintf(buf, PAGE_SIZE, "\n");
1229 }
1230}
1231
1232static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
1233 struct device_attribute *attr,
1234 char *buf)
1235{
1236 struct amdgpu_device *adev = dev_get_drvdata(dev);
1237 uint32_t limit = 0;
1238
1239 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1240 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
1241 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1242 } else {
1243 return snprintf(buf, PAGE_SIZE, "\n");
1244 }
1245}
1246
1247
1248static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
1249 struct device_attribute *attr,
1250 const char *buf,
1251 size_t count)
1252{
1253 struct amdgpu_device *adev = dev_get_drvdata(dev);
1254 int err;
1255 u32 value;
1256
1257 err = kstrtou32(buf, 10, &value);
1258 if (err)
1259 return err;
1260
1261 value = value / 1000000; /* convert to Watt */
1262 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
1263 err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
1264 if (err)
1265 return err;
1266 } else {
1267 return -EINVAL;
1268 }
1269
1270 return count;
1271}
1272
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001273static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
1274static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
1275static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
1276static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
1277static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
1278static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
1279static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001280static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
Alex Deucher2bd376b2018-01-24 17:19:33 -05001281static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
1282static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
1283static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
1284static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
Alex Deucher2976fc22018-01-24 18:34:26 -05001285static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
Rex Zhu8d81bce2018-01-29 18:07:01 +08001286static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
1287static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
1288static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001289
1290static struct attribute *hwmon_attributes[] = {
1291 &sensor_dev_attr_temp1_input.dev_attr.attr,
1292 &sensor_dev_attr_temp1_crit.dev_attr.attr,
1293 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
1294 &sensor_dev_attr_pwm1.dev_attr.attr,
1295 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
1296 &sensor_dev_attr_pwm1_min.dev_attr.attr,
1297 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001298 &sensor_dev_attr_fan1_input.dev_attr.attr,
Alex Deucher2bd376b2018-01-24 17:19:33 -05001299 &sensor_dev_attr_in0_input.dev_attr.attr,
1300 &sensor_dev_attr_in0_label.dev_attr.attr,
1301 &sensor_dev_attr_in1_input.dev_attr.attr,
1302 &sensor_dev_attr_in1_label.dev_attr.attr,
Alex Deucher2976fc22018-01-24 18:34:26 -05001303 &sensor_dev_attr_power1_average.dev_attr.attr,
Rex Zhu8d81bce2018-01-29 18:07:01 +08001304 &sensor_dev_attr_power1_cap_max.dev_attr.attr,
1305 &sensor_dev_attr_power1_cap_min.dev_attr.attr,
1306 &sensor_dev_attr_power1_cap.dev_attr.attr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307 NULL
1308};
1309
1310static umode_t hwmon_attributes_visible(struct kobject *kobj,
1311 struct attribute *attr, int index)
1312{
Geliang Tangcc29ec82016-01-13 22:48:42 +08001313 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001314 struct amdgpu_device *adev = dev_get_drvdata(dev);
1315 umode_t effective_mode = attr->mode;
1316
Alex Deucher0d35bc782018-01-24 17:57:19 -05001317 /* handle non-powerplay limitations */
1318 if (!adev->powerplay.cgs_device) {
1319 /* Skip fan attributes if fan is not present */
1320 if (adev->pm.no_fan &&
1321 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1322 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1323 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1324 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1325 return 0;
1326 /* requires powerplay */
1327 if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
1328 return 0;
1329 }
Alex Deucher135f9712017-11-20 17:49:53 -05001330
Rex Zhu1b5708f2015-11-10 18:25:24 -05001331 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001332 if (!adev->pm.dpm_enabled &&
1333 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -04001334 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
1335 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1336 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1337 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1338 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339 return 0;
1340
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001341 /* mask fan attributes if we have no bindings for this asic to expose */
Rex Zhucd4d7462017-09-06 18:43:52 +08001342 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001343 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001344 (!adev->powerplay.pp_funcs->get_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001345 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
1346 effective_mode &= ~S_IRUGO;
1347
Rex Zhucd4d7462017-09-06 18:43:52 +08001348 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001349 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001350 (!adev->powerplay.pp_funcs->set_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001351 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
1352 effective_mode &= ~S_IWUSR;
1353
Rex Zhu8d81bce2018-01-29 18:07:01 +08001354 if ((adev->flags & AMD_IS_APU) &&
1355 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
1356 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
1357 attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
1358 return 0;
1359
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001360 /* hide max/min values if we can't both query and manage the fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001361 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1362 !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001363 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1364 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1365 return 0;
1366
Alex Deucher0d35bc782018-01-24 17:57:19 -05001367 /* only APUs have vddnb */
1368 if (!(adev->flags & AMD_IS_APU) &&
1369 (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
1370 attr == &sensor_dev_attr_in1_label.dev_attr.attr))
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001371 return 0;
1372
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001373 return effective_mode;
1374}
1375
1376static const struct attribute_group hwmon_attrgroup = {
1377 .attrs = hwmon_attributes,
1378 .is_visible = hwmon_attributes_visible,
1379};
1380
1381static const struct attribute_group *hwmon_groups[] = {
1382 &hwmon_attrgroup,
1383 NULL
1384};
1385
1386void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1387{
1388 struct amdgpu_device *adev =
1389 container_of(work, struct amdgpu_device,
1390 pm.dpm.thermal.work);
1391 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +08001392 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucher71c9b9a2018-01-24 17:27:54 -05001393 int temp, size = sizeof(temp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001394
1395 if (!adev->pm.dpm_enabled)
1396 return;
1397
Alex Deucher71c9b9a2018-01-24 17:27:54 -05001398 if (adev->powerplay.pp_funcs &&
1399 adev->powerplay.pp_funcs->read_sensor &&
1400 !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1401 (void *)&temp, &size)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001402 if (temp < adev->pm.dpm.thermal.min_temp)
1403 /* switch back the user state */
1404 dpm_state = adev->pm.dpm.user_state;
1405 } else {
1406 if (adev->pm.dpm.thermal.high_to_low)
1407 /* switch back the user state */
1408 dpm_state = adev->pm.dpm.user_state;
1409 }
1410 mutex_lock(&adev->pm.mutex);
1411 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1412 adev->pm.dpm.thermal_active = true;
1413 else
1414 adev->pm.dpm.thermal_active = false;
1415 adev->pm.dpm.state = dpm_state;
1416 mutex_unlock(&adev->pm.mutex);
1417
1418 amdgpu_pm_compute_clocks(adev);
1419}
1420
1421static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +08001422 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001423{
1424 int i;
1425 struct amdgpu_ps *ps;
1426 u32 ui_class;
1427 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1428 true : false;
1429
1430 /* check if the vblank period is too short to adjust the mclk */
Rex Zhucd4d7462017-09-06 18:43:52 +08001431 if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001432 if (amdgpu_dpm_vblank_too_short(adev))
1433 single_display = false;
1434 }
1435
1436 /* certain older asics have a separare 3D performance state,
1437 * so try that first if the user selected performance
1438 */
1439 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1440 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1441 /* balanced states don't exist at the moment */
1442 if (dpm_state == POWER_STATE_TYPE_BALANCED)
1443 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1444
1445restart_search:
1446 /* Pick the best power state based on current conditions */
1447 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1448 ps = &adev->pm.dpm.ps[i];
1449 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1450 switch (dpm_state) {
1451 /* user states */
1452 case POWER_STATE_TYPE_BATTERY:
1453 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1454 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1455 if (single_display)
1456 return ps;
1457 } else
1458 return ps;
1459 }
1460 break;
1461 case POWER_STATE_TYPE_BALANCED:
1462 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1463 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1464 if (single_display)
1465 return ps;
1466 } else
1467 return ps;
1468 }
1469 break;
1470 case POWER_STATE_TYPE_PERFORMANCE:
1471 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1472 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1473 if (single_display)
1474 return ps;
1475 } else
1476 return ps;
1477 }
1478 break;
1479 /* internal states */
1480 case POWER_STATE_TYPE_INTERNAL_UVD:
1481 if (adev->pm.dpm.uvd_ps)
1482 return adev->pm.dpm.uvd_ps;
1483 else
1484 break;
1485 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1486 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1487 return ps;
1488 break;
1489 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1490 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1491 return ps;
1492 break;
1493 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1494 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1495 return ps;
1496 break;
1497 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1498 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1499 return ps;
1500 break;
1501 case POWER_STATE_TYPE_INTERNAL_BOOT:
1502 return adev->pm.dpm.boot_ps;
1503 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1504 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1505 return ps;
1506 break;
1507 case POWER_STATE_TYPE_INTERNAL_ACPI:
1508 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1509 return ps;
1510 break;
1511 case POWER_STATE_TYPE_INTERNAL_ULV:
1512 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1513 return ps;
1514 break;
1515 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1516 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1517 return ps;
1518 break;
1519 default:
1520 break;
1521 }
1522 }
1523 /* use a fallback state if we didn't match */
1524 switch (dpm_state) {
1525 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1526 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1527 goto restart_search;
1528 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1529 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1530 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1531 if (adev->pm.dpm.uvd_ps) {
1532 return adev->pm.dpm.uvd_ps;
1533 } else {
1534 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1535 goto restart_search;
1536 }
1537 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1538 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1539 goto restart_search;
1540 case POWER_STATE_TYPE_INTERNAL_ACPI:
1541 dpm_state = POWER_STATE_TYPE_BATTERY;
1542 goto restart_search;
1543 case POWER_STATE_TYPE_BATTERY:
1544 case POWER_STATE_TYPE_BALANCED:
1545 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1546 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1547 goto restart_search;
1548 default:
1549 break;
1550 }
1551
1552 return NULL;
1553}
1554
1555static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1556{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001557 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001558 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001559 int ret;
Rex Zhucd4d7462017-09-06 18:43:52 +08001560 bool equal = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001561
1562 /* if dpm init failed */
1563 if (!adev->pm.dpm_enabled)
1564 return;
1565
1566 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1567 /* add other state override checks here */
1568 if ((!adev->pm.dpm.thermal_active) &&
1569 (!adev->pm.dpm.uvd_active))
1570 adev->pm.dpm.state = adev->pm.dpm.user_state;
1571 }
1572 dpm_state = adev->pm.dpm.state;
1573
1574 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1575 if (ps)
1576 adev->pm.dpm.requested_ps = ps;
1577 else
1578 return;
1579
Rex Zhucd4d7462017-09-06 18:43:52 +08001580 if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581 printk("switching from power state:\n");
1582 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1583 printk("switching to power state:\n");
1584 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1585 }
1586
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001587 /* update whether vce is active */
1588 ps->vce_active = adev->pm.dpm.vce_active;
Rex Zhucd4d7462017-09-06 18:43:52 +08001589 if (adev->powerplay.pp_funcs->display_configuration_changed)
1590 amdgpu_dpm_display_configuration_changed(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001591
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001592 ret = amdgpu_dpm_pre_set_power_state(adev);
1593 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001594 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001595
Rex Zhucd4d7462017-09-06 18:43:52 +08001596 if (adev->powerplay.pp_funcs->check_state_equal) {
1597 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
1598 equal = false;
1599 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001600
Rex Zhu5e876c62016-10-14 19:23:34 +08001601 if (equal)
1602 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001603
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001604 amdgpu_dpm_set_power_state(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001605 amdgpu_dpm_post_set_power_state(adev);
1606
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001607 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1608 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1609
Rex Zhucd4d7462017-09-06 18:43:52 +08001610 if (adev->powerplay.pp_funcs->force_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001611 if (adev->pm.dpm.thermal_active) {
Rex Zhue5d03ac2016-12-23 14:39:41 +08001612 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001613 /* force low perf level for thermal */
Rex Zhue5d03ac2016-12-23 14:39:41 +08001614 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001615 /* save the user's level */
1616 adev->pm.dpm.forced_level = level;
1617 } else {
1618 /* otherwise, user selected level */
1619 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1620 }
1621 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001622}
1623
1624void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1625{
Rex Zhucd4d7462017-09-06 18:43:52 +08001626 if (adev->powerplay.pp_funcs->powergate_uvd) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001627 /* enable/disable UVD */
1628 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001629 amdgpu_dpm_powergate_uvd(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001630 mutex_unlock(&adev->pm.mutex);
1631 } else {
1632 if (enable) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001633 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001634 adev->pm.dpm.uvd_active = true;
1635 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001636 mutex_unlock(&adev->pm.mutex);
1637 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001638 mutex_lock(&adev->pm.mutex);
1639 adev->pm.dpm.uvd_active = false;
1640 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001641 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001642 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001643 }
1644}
1645
1646void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1647{
Rex Zhucd4d7462017-09-06 18:43:52 +08001648 if (adev->powerplay.pp_funcs->powergate_vce) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001649 /* enable/disable VCE */
1650 mutex_lock(&adev->pm.mutex);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001651 amdgpu_dpm_powergate_vce(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001652 mutex_unlock(&adev->pm.mutex);
1653 } else {
1654 if (enable) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001655 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001656 adev->pm.dpm.vce_active = true;
1657 /* XXX select vce level based on ring/task */
Rex Zhu0d8de7c2016-10-12 15:13:29 +08001658 adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
Sonny Jiangb7a077692015-05-28 15:47:53 -04001659 mutex_unlock(&adev->pm.mutex);
Alex Deucher2990a1f2017-12-15 16:18:00 -05001660 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1661 AMD_CG_STATE_UNGATE);
1662 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1663 AMD_PG_STATE_UNGATE);
Rex Zhu03a5f1d2017-03-06 11:29:26 +08001664 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001665 } else {
Alex Deucher2990a1f2017-12-15 16:18:00 -05001666 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1667 AMD_PG_STATE_GATE);
1668 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1669 AMD_CG_STATE_GATE);
Tom St Denise95a14a2016-07-28 09:40:07 -04001670 mutex_lock(&adev->pm.mutex);
1671 adev->pm.dpm.vce_active = false;
1672 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001673 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001674 }
Rex Zhubeeea982017-01-26 16:25:05 +08001675
Sonny Jiangb7a077692015-05-28 15:47:53 -04001676 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677}
1678
1679void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1680{
1681 int i;
1682
Rex Zhucd4d7462017-09-06 18:43:52 +08001683 if (adev->powerplay.pp_funcs->print_power_state == NULL)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001684 return;
1685
1686 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001687 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001688
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001689}
1690
1691int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1692{
1693 int ret;
1694
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001695 if (adev->pm.sysfs_initialized)
1696 return 0;
1697
Rex Zhud2f52ac2017-09-22 17:47:27 +08001698 if (adev->pm.dpm_enabled == 0)
1699 return 0;
1700
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001701 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1702 DRIVER_NAME, adev,
1703 hwmon_groups);
1704 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1705 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1706 dev_err(adev->dev,
1707 "Unable to register hwmon device: %d\n", ret);
1708 return ret;
1709 }
1710
1711 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1712 if (ret) {
1713 DRM_ERROR("failed to create device file for dpm state\n");
1714 return ret;
1715 }
1716 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1717 if (ret) {
1718 DRM_ERROR("failed to create device file for dpm state\n");
1719 return ret;
1720 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001721
Rex Zhu6d07fe72017-09-25 18:51:50 +08001722
1723 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1724 if (ret) {
1725 DRM_ERROR("failed to create device file pp_num_states\n");
1726 return ret;
1727 }
1728 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1729 if (ret) {
1730 DRM_ERROR("failed to create device file pp_cur_state\n");
1731 return ret;
1732 }
1733 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1734 if (ret) {
1735 DRM_ERROR("failed to create device file pp_force_state\n");
1736 return ret;
1737 }
1738 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1739 if (ret) {
1740 DRM_ERROR("failed to create device file pp_table\n");
1741 return ret;
Eric Huangf3898ea2015-12-11 16:24:34 -05001742 }
Eric Huangc85e2992016-05-19 15:41:25 -04001743
1744 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1745 if (ret) {
1746 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1747 return ret;
1748 }
1749 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1750 if (ret) {
1751 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1752 return ret;
1753 }
1754 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1755 if (ret) {
1756 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1757 return ret;
1758 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001759 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1760 if (ret) {
1761 DRM_ERROR("failed to create device file pp_sclk_od\n");
1762 return ret;
1763 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001764 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1765 if (ret) {
1766 DRM_ERROR("failed to create device file pp_mclk_od\n");
1767 return ret;
1768 }
Eric Huang34bb2732016-09-12 16:17:44 -04001769 ret = device_create_file(adev->dev,
1770 &dev_attr_pp_gfx_power_profile);
1771 if (ret) {
1772 DRM_ERROR("failed to create device file "
1773 "pp_gfx_power_profile\n");
1774 return ret;
1775 }
1776 ret = device_create_file(adev->dev,
1777 &dev_attr_pp_compute_power_profile);
1778 if (ret) {
1779 DRM_ERROR("failed to create device file "
1780 "pp_compute_power_profile\n");
1781 return ret;
1782 }
Eric Huangc85e2992016-05-19 15:41:25 -04001783
Rex Zhu37c5c4d2018-01-10 18:42:36 +08001784 ret = device_create_file(adev->dev,
1785 &dev_attr_pp_power_profile_mode);
1786 if (ret) {
1787 DRM_ERROR("failed to create device file "
1788 "pp_power_profile_mode\n");
1789 return ret;
1790 }
Rex Zhue3933f22018-01-16 18:35:15 +08001791 ret = device_create_file(adev->dev,
1792 &dev_attr_pp_od_clk_voltage);
1793 if (ret) {
1794 DRM_ERROR("failed to create device file "
1795 "pp_od_clk_voltage\n");
1796 return ret;
1797 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001798 ret = amdgpu_debugfs_pm_init(adev);
1799 if (ret) {
1800 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1801 return ret;
1802 }
1803
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001804 adev->pm.sysfs_initialized = true;
1805
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001806 return 0;
1807}
1808
1809void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1810{
Rex Zhud2f52ac2017-09-22 17:47:27 +08001811 if (adev->pm.dpm_enabled == 0)
1812 return;
1813
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001814 if (adev->pm.int_hwmon_dev)
1815 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1816 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1817 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Rex Zhu6d07fe72017-09-25 18:51:50 +08001818
1819 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1820 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1821 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1822 device_remove_file(adev->dev, &dev_attr_pp_table);
1823
Eric Huangc85e2992016-05-19 15:41:25 -04001824 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1825 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1826 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001827 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001828 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -04001829 device_remove_file(adev->dev,
1830 &dev_attr_pp_gfx_power_profile);
1831 device_remove_file(adev->dev,
1832 &dev_attr_pp_compute_power_profile);
Rex Zhu37c5c4d2018-01-10 18:42:36 +08001833 device_remove_file(adev->dev,
1834 &dev_attr_pp_power_profile_mode);
Rex Zhue3933f22018-01-16 18:35:15 +08001835 device_remove_file(adev->dev,
1836 &dev_attr_pp_od_clk_voltage);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001837}
1838
1839void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1840{
1841 struct drm_device *ddev = adev->ddev;
1842 struct drm_crtc *crtc;
1843 struct amdgpu_crtc *amdgpu_crtc;
Rex Zhu5e876c62016-10-14 19:23:34 +08001844 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001845
1846 if (!adev->pm.dpm_enabled)
1847 return;
1848
Alex Deucherc10c8f72017-02-10 18:09:32 -05001849 if (adev->mode_info.num_crtc)
1850 amdgpu_display_bandwidth_update(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001851
1852 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1853 struct amdgpu_ring *ring = adev->rings[i];
1854 if (ring && ring->ready)
1855 amdgpu_fence_wait_empty(ring);
1856 }
1857
Rex Zhu6d07fe72017-09-25 18:51:50 +08001858 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +08001859 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001860 } else {
1861 mutex_lock(&adev->pm.mutex);
1862 adev->pm.dpm.new_active_crtcs = 0;
1863 adev->pm.dpm.new_active_crtc_count = 0;
1864 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1865 list_for_each_entry(crtc,
1866 &ddev->mode_config.crtc_list, head) {
1867 amdgpu_crtc = to_amdgpu_crtc(crtc);
Harry Wentland45622362017-09-12 15:58:20 -04001868 if (amdgpu_crtc->enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001869 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1870 adev->pm.dpm.new_active_crtc_count++;
1871 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001872 }
1873 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001874 /* update battery/ac status */
1875 if (power_supply_is_system_supplied() > 0)
1876 adev->pm.dpm.ac_power = true;
1877 else
1878 adev->pm.dpm.ac_power = false;
1879
1880 amdgpu_dpm_change_power_state_locked(adev);
1881
1882 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001883 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001884}
1885
1886/*
1887 * Debugfs info
1888 */
1889#if defined(CONFIG_DEBUG_FS)
1890
Tom St Denis3de4ec52016-09-19 12:48:52 -04001891static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
1892{
Eric Huangcd7b0c62017-02-07 16:37:48 -05001893 uint32_t value;
Eric Huang4f9afc92017-01-24 16:59:27 -05001894 struct pp_gpu_power query = {0};
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001895 int size;
Tom St Denis3de4ec52016-09-19 12:48:52 -04001896
1897 /* sanity check PP is enabled */
1898 if (!(adev->powerplay.pp_funcs &&
1899 adev->powerplay.pp_funcs->read_sensor))
1900 return -EINVAL;
1901
1902 /* GPU Clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001903 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001904 seq_printf(m, "GFX Clocks and Power:\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001905 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001906 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001907 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001908 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
Rex Zhu5ed8d652018-01-08 13:59:05 +08001909 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
1910 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
1911 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
1912 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001913 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001914 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001915 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001916 seq_printf(m, "\t%u mV (VDDNB)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001917 size = sizeof(query);
1918 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) {
Eric Huang4f9afc92017-01-24 16:59:27 -05001919 seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8,
1920 query.vddc_power & 0xff);
1921 seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
1922 query.vddci_power & 0xff);
1923 seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
1924 query.max_gpu_power & 0xff);
1925 seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
1926 query.average_gpu_power & 0xff);
1927 }
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001928 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001929 seq_printf(m, "\n");
1930
1931 /* GPU Temp */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001932 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001933 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
1934
1935 /* GPU Load */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001936 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001937 seq_printf(m, "GPU Load: %u %%\n", value);
1938 seq_printf(m, "\n");
1939
1940 /* UVD clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001941 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001942 if (!value) {
1943 seq_printf(m, "UVD: Disabled\n");
1944 } else {
1945 seq_printf(m, "UVD: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001946 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001947 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001948 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001949 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
1950 }
1951 }
1952 seq_printf(m, "\n");
1953
1954 /* VCE clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001955 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001956 if (!value) {
1957 seq_printf(m, "VCE: Disabled\n");
1958 } else {
1959 seq_printf(m, "VCE: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001960 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001961 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
1962 }
1963 }
1964
1965 return 0;
1966}
1967
Huang Ruia8503b12017-01-05 19:17:13 +08001968static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
1969{
1970 int i;
1971
1972 for (i = 0; clocks[i].flag; i++)
1973 seq_printf(m, "\t%s: %s\n", clocks[i].name,
1974 (flags & clocks[i].flag) ? "On" : "Off");
1975}
1976
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001977static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1978{
1979 struct drm_info_node *node = (struct drm_info_node *) m->private;
1980 struct drm_device *dev = node->minor->dev;
1981 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001982 struct drm_device *ddev = adev->ddev;
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001983 u32 flags = 0;
1984
Alex Deucher2990a1f2017-12-15 16:18:00 -05001985 amdgpu_device_ip_get_clockgating_state(adev, &flags);
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001986 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
Huang Ruia8503b12017-01-05 19:17:13 +08001987 amdgpu_parse_cg_state(m, flags);
1988 seq_printf(m, "\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001989
Rex Zhu1b5708f2015-11-10 18:25:24 -05001990 if (!adev->pm.dpm_enabled) {
1991 seq_printf(m, "dpm not enabled\n");
1992 return 0;
1993 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001994 if ((adev->flags & AMD_IS_PX) &&
1995 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1996 seq_printf(m, "PX asic powered off\n");
Rex Zhu6d07fe72017-09-25 18:51:50 +08001997 } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001998 mutex_lock(&adev->pm.mutex);
Rex Zhucd4d7462017-09-06 18:43:52 +08001999 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
2000 adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002001 else
2002 seq_printf(m, "Debugfs support not implemented for this asic\n");
2003 mutex_unlock(&adev->pm.mutex);
Rex Zhu6d07fe72017-09-25 18:51:50 +08002004 } else {
2005 return amdgpu_debugfs_pm_info_pp(m, adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002006 }
2007
2008 return 0;
2009}
2010
Nils Wallménius06ab6832016-05-02 12:46:15 -04002011static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002012 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
2013};
2014#endif
2015
2016static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
2017{
2018#if defined(CONFIG_DEBUG_FS)
2019 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
2020#else
2021 return 0;
2022#endif
2023}