blob: 64f0c1aa1b09215cce3d8cfefa75263af0fb312d [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
Somnath Kotur3de09452011-09-30 07:25:05 +000022static int be_get_temp_freq = 64;
23
24static inline void *embedded_payload(struct be_mcc_wrb *wrb)
25{
26 return wrb->payload.embedded_payload;
27}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000028
Sathya Perla8788fdc2009-07-27 22:52:03 +000029static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000030{
Sathya Perla8788fdc2009-07-27 22:52:03 +000031 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000032 u32 val = 0;
33
Sathya Perla6589ade2011-11-10 19:18:00 +000034 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000035 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000036
Sathya Perla5fb379e2009-06-18 00:02:59 +000037 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
38 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000039
40 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000041 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000042}
43
44/* To check if valid bit is set, check the entire word as we don't know
45 * the endianness of the data (old entry is host endian while a new entry is
46 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000047static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000048{
49 if (compl->flags != 0) {
50 compl->flags = le32_to_cpu(compl->flags);
51 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
52 return true;
53 } else {
54 return false;
55 }
56}
57
58/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000059static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000060{
61 compl->flags = 0;
62}
63
Sathya Perla8788fdc2009-07-27 22:52:03 +000064static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000065 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000066{
67 u16 compl_status, extd_status;
68
69 /* Just swap the status to host endian; mcc tag is opaquely copied
70 * from mcc_wrb */
71 be_dws_le_to_cpu(compl, 4);
72
73 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
74 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070075
Shripad Nunjundarao485bf562011-05-16 07:36:59 +000076 if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
77 (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070078 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
79 adapter->flash_status = compl_status;
80 complete(&adapter->flash_compl);
81 }
82
Sathya Perlab31c50a2009-09-17 10:30:13 -070083 if (compl_status == MCC_STATUS_SUCCESS) {
Selvin Xavier005d5692011-05-16 07:36:35 +000084 if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
85 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
Ajit Khaparde63499352011-04-19 12:11:02 +000086 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000087 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +000088 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -070089 }
Somnath Kotur3de09452011-09-30 07:25:05 +000090 if (compl->tag0 ==
91 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
92 struct be_mcc_wrb *mcc_wrb =
93 queue_index_node(&adapter->mcc_obj.q,
94 compl->tag1);
95 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
96 embedded_payload(mcc_wrb);
97 adapter->drv_stats.be_on_die_temperature =
98 resp->on_die_temperature;
99 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000100 } else {
Somnath Kotur3de09452011-09-30 07:25:05 +0000101 if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
102 be_get_temp_freq = 0;
103
Sathya Perla2b3f2912011-06-29 23:32:56 +0000104 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
105 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
106 goto done;
107
108 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
109 dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
110 "permitted to execute this cmd (opcode %d)\n",
111 compl->tag0);
112 } else {
113 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
114 CQE_STATUS_EXTD_MASK;
115 dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
116 "status %d, extd-status %d\n",
117 compl->tag0, compl_status, extd_status);
118 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000119 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000120done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700121 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000122}
123
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000124/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000125static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000126 struct be_async_event_link_state *evt)
127{
Sathya Perlaea172a02011-08-02 19:57:42 +0000128 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000129}
130
Somnath Koturcc4ce022010-10-21 07:11:14 -0700131/* Grp5 CoS Priority evt */
132static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
133 struct be_async_event_grp5_cos_priority *evt)
134{
135 if (evt->valid) {
136 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000137 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700138 adapter->recommended_prio =
139 evt->reco_default_priority << VLAN_PRIO_SHIFT;
140 }
141}
142
143/* Grp5 QOS Speed evt */
144static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
145 struct be_async_event_grp5_qos_link_speed *evt)
146{
147 if (evt->physical_port == adapter->port_num) {
148 /* qos_link_speed is in units of 10 Mbps */
149 adapter->link_speed = evt->qos_link_speed * 10;
150 }
151}
152
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000153/*Grp5 PVID evt*/
154static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
155 struct be_async_event_grp5_pvid_state *evt)
156{
157 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700158 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000159 else
160 adapter->pvid = 0;
161}
162
Somnath Koturcc4ce022010-10-21 07:11:14 -0700163static void be_async_grp5_evt_process(struct be_adapter *adapter,
164 u32 trailer, struct be_mcc_compl *evt)
165{
166 u8 event_type = 0;
167
168 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
169 ASYNC_TRAILER_EVENT_TYPE_MASK;
170
171 switch (event_type) {
172 case ASYNC_EVENT_COS_PRIORITY:
173 be_async_grp5_cos_priority_process(adapter,
174 (struct be_async_event_grp5_cos_priority *)evt);
175 break;
176 case ASYNC_EVENT_QOS_SPEED:
177 be_async_grp5_qos_speed_process(adapter,
178 (struct be_async_event_grp5_qos_link_speed *)evt);
179 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000180 case ASYNC_EVENT_PVID_STATE:
181 be_async_grp5_pvid_state_process(adapter,
182 (struct be_async_event_grp5_pvid_state *)evt);
183 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700184 default:
185 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
186 break;
187 }
188}
189
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000190static inline bool is_link_state_evt(u32 trailer)
191{
Eric Dumazet807540b2010-09-23 05:40:09 +0000192 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000193 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000194 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000195}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196
Somnath Koturcc4ce022010-10-21 07:11:14 -0700197static inline bool is_grp5_evt(u32 trailer)
198{
199 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
200 ASYNC_TRAILER_EVENT_CODE_MASK) ==
201 ASYNC_EVENT_CODE_GRP_5);
202}
203
Sathya Perlaefd2e402009-07-27 22:53:10 +0000204static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000205{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000206 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000207 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000208
209 if (be_mcc_compl_is_new(compl)) {
210 queue_tail_inc(mcc_cq);
211 return compl;
212 }
213 return NULL;
214}
215
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000216void be_async_mcc_enable(struct be_adapter *adapter)
217{
218 spin_lock_bh(&adapter->mcc_cq_lock);
219
220 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
221 adapter->mcc_obj.rearm_cq = true;
222
223 spin_unlock_bh(&adapter->mcc_cq_lock);
224}
225
226void be_async_mcc_disable(struct be_adapter *adapter)
227{
228 adapter->mcc_obj.rearm_cq = false;
229}
230
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800231int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000232{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000233 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800234 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000235 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000236
Sathya Perla8788fdc2009-07-27 22:52:03 +0000237 spin_lock_bh(&adapter->mcc_cq_lock);
238 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000239 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
240 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000241 if (is_link_state_evt(compl->flags))
242 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000243 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700244 else if (is_grp5_evt(compl->flags))
245 be_async_grp5_evt_process(adapter,
246 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700247 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800248 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000249 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000250 }
251 be_mcc_compl_use(compl);
252 num++;
253 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700254
Sathya Perla8788fdc2009-07-27 22:52:03 +0000255 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800256 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000257}
258
Sathya Perla6ac7b682009-06-18 00:05:54 +0000259/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700260static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000261{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700262#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800263 int i, num, status = 0;
264 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700265
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800266 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000267 if (be_error(adapter))
268 return -EIO;
269
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800270 num = be_process_mcc(adapter, &status);
271 if (num)
272 be_cq_notify(adapter, mcc_obj->cq.id,
273 mcc_obj->rearm_cq, num);
274
275 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000276 break;
277 udelay(100);
278 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700279 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000280 dev_err(&adapter->pdev->dev, "FW not responding\n");
281 adapter->fw_timeout = true;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700282 return -1;
283 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800284 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000285}
286
287/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700288static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000289{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000290 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700291 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000292}
293
Sathya Perla5f0b8492009-07-27 22:52:56 +0000294static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700295{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000296 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700297 u32 ready;
298
299 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000300 if (be_error(adapter))
301 return -EIO;
302
Sathya Perlacf588472010-02-14 21:22:01 +0000303 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000304 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000305 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000306
307 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700308 if (ready)
309 break;
310
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000311 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000312 dev_err(&adapter->pdev->dev, "FW not responding\n");
313 adapter->fw_timeout = true;
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +0000314 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700315 return -1;
316 }
317
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000318 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000319 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700320 } while (true);
321
322 return 0;
323}
324
325/*
326 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000327 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700328 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700329static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700330{
331 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000333 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
334 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700335 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000336 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700337
Sathya Perlacf588472010-02-14 21:22:01 +0000338 /* wait for ready to be set */
339 status = be_mbox_db_ready_wait(adapter, db);
340 if (status != 0)
341 return status;
342
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700343 val |= MPU_MAILBOX_DB_HI_MASK;
344 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
345 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
346 iowrite32(val, db);
347
348 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000349 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700350 if (status != 0)
351 return status;
352
353 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700354 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
355 val |= (u32)(mbox_mem->dma >> 4) << 2;
356 iowrite32(val, db);
357
Sathya Perla5f0b8492009-07-27 22:52:56 +0000358 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359 if (status != 0)
360 return status;
361
Sathya Perla5fb379e2009-06-18 00:02:59 +0000362 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000363 if (be_mcc_compl_is_new(compl)) {
364 status = be_mcc_compl_process(adapter, &mbox->compl);
365 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000366 if (status)
367 return status;
368 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000369 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700370 return -1;
371 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000372 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700373}
374
Sathya Perla8788fdc2009-07-27 22:52:03 +0000375static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700376{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000377 u32 sem;
378
379 if (lancer_chip(adapter))
380 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
381 else
382 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700383
384 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
385 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
386 return -1;
387 else
388 return 0;
389}
390
Sathya Perla8788fdc2009-07-27 22:52:03 +0000391int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700392{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000393 u16 stage;
394 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000395 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000397 do {
398 status = be_POST_stage_get(adapter, &stage);
399 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000400 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000401 return -1;
402 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000403 if (msleep_interruptible(2000)) {
404 dev_err(dev, "Waiting for POST aborted\n");
405 return -EINTR;
406 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000407 timeout += 2;
408 } else {
409 return 0;
410 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000411 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700412
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000413 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000414 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700415}
416
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417
418static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
419{
420 return &wrb->payload.sgl[0];
421}
422
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423
424/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000425/* mem will be NULL for embedded commands */
426static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
427 u8 subsystem, u8 opcode, int cmd_len,
428 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000430 struct be_sge *sge;
431
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700432 req_hdr->opcode = opcode;
433 req_hdr->subsystem = subsystem;
434 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000435 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000436
437 wrb->tag0 = opcode;
438 wrb->tag1 = subsystem;
439 wrb->payload_length = cmd_len;
440 if (mem) {
441 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
442 MCC_WRB_SGE_CNT_SHIFT;
443 sge = nonembedded_sgl(wrb);
444 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
445 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
446 sge->len = cpu_to_le32(mem->size);
447 } else
448 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
449 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700450}
451
452static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
453 struct be_dma_mem *mem)
454{
455 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
456 u64 dma = (u64)mem->dma;
457
458 for (i = 0; i < buf_pages; i++) {
459 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
460 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
461 dma += PAGE_SIZE_4K;
462 }
463}
464
465/* Converts interrupt delay in microseconds to multiplier value */
466static u32 eq_delay_to_mult(u32 usec_delay)
467{
468#define MAX_INTR_RATE 651042
469 const u32 round = 10;
470 u32 multiplier;
471
472 if (usec_delay == 0)
473 multiplier = 0;
474 else {
475 u32 interrupt_rate = 1000000 / usec_delay;
476 /* Max delay, corresponding to the lowest interrupt rate */
477 if (interrupt_rate == 0)
478 multiplier = 1023;
479 else {
480 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
481 multiplier /= interrupt_rate;
482 /* Round the multiplier to the closest value.*/
483 multiplier = (multiplier + round/2) / round;
484 multiplier = min(multiplier, (u32)1023);
485 }
486 }
487 return multiplier;
488}
489
Sathya Perlab31c50a2009-09-17 10:30:13 -0700490static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700492 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
493 struct be_mcc_wrb *wrb
494 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
495 memset(wrb, 0, sizeof(*wrb));
496 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700497}
498
Sathya Perlab31c50a2009-09-17 10:30:13 -0700499static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000500{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700501 struct be_queue_info *mccq = &adapter->mcc_obj.q;
502 struct be_mcc_wrb *wrb;
503
Sathya Perla713d03942009-11-22 22:02:45 +0000504 if (atomic_read(&mccq->used) >= mccq->len) {
505 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
506 return NULL;
507 }
508
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509 wrb = queue_head_node(mccq);
510 queue_head_inc(mccq);
511 atomic_inc(&mccq->used);
512 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000513 return wrb;
514}
515
Sathya Perla2243e2e2009-11-22 22:02:03 +0000516/* Tell fw we're about to start firing cmds by writing a
517 * special pattern across the wrb hdr; uses mbox
518 */
519int be_cmd_fw_init(struct be_adapter *adapter)
520{
521 u8 *wrb;
522 int status;
523
Ivan Vecera29849612010-12-14 05:43:19 +0000524 if (mutex_lock_interruptible(&adapter->mbox_lock))
525 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000526
527 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000528 *wrb++ = 0xFF;
529 *wrb++ = 0x12;
530 *wrb++ = 0x34;
531 *wrb++ = 0xFF;
532 *wrb++ = 0xFF;
533 *wrb++ = 0x56;
534 *wrb++ = 0x78;
535 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000536
537 status = be_mbox_notify_wait(adapter);
538
Ivan Vecera29849612010-12-14 05:43:19 +0000539 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000540 return status;
541}
542
543/* Tell fw we're done with firing cmds by writing a
544 * special pattern across the wrb hdr; uses mbox
545 */
546int be_cmd_fw_clean(struct be_adapter *adapter)
547{
548 u8 *wrb;
549 int status;
550
Ivan Vecera29849612010-12-14 05:43:19 +0000551 if (mutex_lock_interruptible(&adapter->mbox_lock))
552 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000553
554 wrb = (u8 *)wrb_from_mbox(adapter);
555 *wrb++ = 0xFF;
556 *wrb++ = 0xAA;
557 *wrb++ = 0xBB;
558 *wrb++ = 0xFF;
559 *wrb++ = 0xFF;
560 *wrb++ = 0xCC;
561 *wrb++ = 0xDD;
562 *wrb = 0xFF;
563
564 status = be_mbox_notify_wait(adapter);
565
Ivan Vecera29849612010-12-14 05:43:19 +0000566 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000567 return status;
568}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000569int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570 struct be_queue_info *eq, int eq_delay)
571{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700572 struct be_mcc_wrb *wrb;
573 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700574 struct be_dma_mem *q_mem = &eq->dma_mem;
575 int status;
576
Ivan Vecera29849612010-12-14 05:43:19 +0000577 if (mutex_lock_interruptible(&adapter->mbox_lock))
578 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700579
580 wrb = wrb_from_mbox(adapter);
581 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700582
Somnath Kotur106df1e2011-10-27 07:12:13 +0000583 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
584 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585
586 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
587
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
589 /* 4byte eqe*/
590 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
591 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
592 __ilog2_u32(eq->len/256));
593 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
594 eq_delay_to_mult(eq_delay));
595 be_dws_cpu_to_le(req->context, sizeof(req->context));
596
597 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
598
Sathya Perlab31c50a2009-09-17 10:30:13 -0700599 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700601 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602 eq->id = le16_to_cpu(resp->eq_id);
603 eq->created = true;
604 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700605
Ivan Vecera29849612010-12-14 05:43:19 +0000606 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700607 return status;
608}
609
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000610/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000611int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700612 u8 type, bool permanent, u32 if_handle)
613{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700614 struct be_mcc_wrb *wrb;
615 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700616 int status;
617
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000618 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700619
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000620 wrb = wrb_from_mccq(adapter);
621 if (!wrb) {
622 status = -EBUSY;
623 goto err;
624 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700625 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626
Somnath Kotur106df1e2011-10-27 07:12:13 +0000627 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
628 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629 req->type = type;
630 if (permanent) {
631 req->permanent = 1;
632 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700633 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700634 req->permanent = 0;
635 }
636
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000637 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700638 if (!status) {
639 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700640 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700641 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700642
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000643err:
644 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700645 return status;
646}
647
Sathya Perlab31c50a2009-09-17 10:30:13 -0700648/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000649int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000650 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700652 struct be_mcc_wrb *wrb;
653 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700654 int status;
655
Sathya Perlab31c50a2009-09-17 10:30:13 -0700656 spin_lock_bh(&adapter->mcc_lock);
657
658 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000659 if (!wrb) {
660 status = -EBUSY;
661 goto err;
662 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700663 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700664
Somnath Kotur106df1e2011-10-27 07:12:13 +0000665 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
666 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700667
Ajit Khapardef8617e02011-02-11 13:36:37 +0000668 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700669 req->if_id = cpu_to_le32(if_id);
670 memcpy(req->mac_address, mac_addr, ETH_ALEN);
671
Sathya Perlab31c50a2009-09-17 10:30:13 -0700672 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673 if (!status) {
674 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
675 *pmac_id = le32_to_cpu(resp->pmac_id);
676 }
677
Sathya Perla713d03942009-11-22 22:02:45 +0000678err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700679 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000680
681 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
682 status = -EPERM;
683
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684 return status;
685}
686
Sathya Perlab31c50a2009-09-17 10:30:13 -0700687/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000688int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700690 struct be_mcc_wrb *wrb;
691 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700692 int status;
693
Sathya Perla30128032011-11-10 19:17:57 +0000694 if (pmac_id == -1)
695 return 0;
696
Sathya Perlab31c50a2009-09-17 10:30:13 -0700697 spin_lock_bh(&adapter->mcc_lock);
698
699 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000700 if (!wrb) {
701 status = -EBUSY;
702 goto err;
703 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700704 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705
Somnath Kotur106df1e2011-10-27 07:12:13 +0000706 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
707 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708
Ajit Khapardef8617e02011-02-11 13:36:37 +0000709 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710 req->if_id = cpu_to_le32(if_id);
711 req->pmac_id = cpu_to_le32(pmac_id);
712
Sathya Perlab31c50a2009-09-17 10:30:13 -0700713 status = be_mcc_notify_wait(adapter);
714
Sathya Perla713d03942009-11-22 22:02:45 +0000715err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700716 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717 return status;
718}
719
Sathya Perlab31c50a2009-09-17 10:30:13 -0700720/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000721int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700722 struct be_queue_info *cq, struct be_queue_info *eq,
723 bool sol_evts, bool no_delay, int coalesce_wm)
724{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700725 struct be_mcc_wrb *wrb;
726 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700727 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700728 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700729 int status;
730
Ivan Vecera29849612010-12-14 05:43:19 +0000731 if (mutex_lock_interruptible(&adapter->mbox_lock))
732 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700733
734 wrb = wrb_from_mbox(adapter);
735 req = embedded_payload(wrb);
736 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737
Somnath Kotur106df1e2011-10-27 07:12:13 +0000738 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
739 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700740
741 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000742 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000743 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000744 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000745 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
746 no_delay);
747 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
748 __ilog2_u32(cq->len/256));
749 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
750 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
751 ctxt, 1);
752 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
753 ctxt, eq->id);
754 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
755 } else {
756 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
757 coalesce_wm);
758 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
759 ctxt, no_delay);
760 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
761 __ilog2_u32(cq->len/256));
762 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
763 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
764 ctxt, sol_evts);
765 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
766 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
767 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
768 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700769
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700770 be_dws_cpu_to_le(ctxt, sizeof(req->context));
771
772 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
773
Sathya Perlab31c50a2009-09-17 10:30:13 -0700774 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700775 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700776 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777 cq->id = le16_to_cpu(resp->cq_id);
778 cq->created = true;
779 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700780
Ivan Vecera29849612010-12-14 05:43:19 +0000781 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000782
783 return status;
784}
785
786static u32 be_encoded_q_len(int q_len)
787{
788 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
789 if (len_encoded == 16)
790 len_encoded = 0;
791 return len_encoded;
792}
793
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000794int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000795 struct be_queue_info *mccq,
796 struct be_queue_info *cq)
797{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700798 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000799 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000800 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700801 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000802 int status;
803
Ivan Vecera29849612010-12-14 05:43:19 +0000804 if (mutex_lock_interruptible(&adapter->mbox_lock))
805 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700806
807 wrb = wrb_from_mbox(adapter);
808 req = embedded_payload(wrb);
809 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000810
Somnath Kotur106df1e2011-10-27 07:12:13 +0000811 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
812 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000813
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000814 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000815 if (lancer_chip(adapter)) {
816 req->hdr.version = 1;
817 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000818
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000819 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
820 be_encoded_q_len(mccq->len));
821 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
822 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
823 ctxt, cq->id);
824 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
825 ctxt, 1);
826
827 } else {
828 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
829 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
830 be_encoded_q_len(mccq->len));
831 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
832 }
833
Somnath Koturcc4ce022010-10-21 07:11:14 -0700834 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000835 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000836 be_dws_cpu_to_le(ctxt, sizeof(req->context));
837
838 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
839
Sathya Perlab31c50a2009-09-17 10:30:13 -0700840 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000841 if (!status) {
842 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
843 mccq->id = le16_to_cpu(resp->id);
844 mccq->created = true;
845 }
Ivan Vecera29849612010-12-14 05:43:19 +0000846 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700847
848 return status;
849}
850
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000851int be_cmd_mccq_org_create(struct be_adapter *adapter,
852 struct be_queue_info *mccq,
853 struct be_queue_info *cq)
854{
855 struct be_mcc_wrb *wrb;
856 struct be_cmd_req_mcc_create *req;
857 struct be_dma_mem *q_mem = &mccq->dma_mem;
858 void *ctxt;
859 int status;
860
861 if (mutex_lock_interruptible(&adapter->mbox_lock))
862 return -1;
863
864 wrb = wrb_from_mbox(adapter);
865 req = embedded_payload(wrb);
866 ctxt = &req->context;
867
Somnath Kotur106df1e2011-10-27 07:12:13 +0000868 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
869 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000870
871 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
872
873 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
874 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
875 be_encoded_q_len(mccq->len));
876 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
877
878 be_dws_cpu_to_le(ctxt, sizeof(req->context));
879
880 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
881
882 status = be_mbox_notify_wait(adapter);
883 if (!status) {
884 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
885 mccq->id = le16_to_cpu(resp->id);
886 mccq->created = true;
887 }
888
889 mutex_unlock(&adapter->mbox_lock);
890 return status;
891}
892
893int be_cmd_mccq_create(struct be_adapter *adapter,
894 struct be_queue_info *mccq,
895 struct be_queue_info *cq)
896{
897 int status;
898
899 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
900 if (status && !lancer_chip(adapter)) {
901 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
902 "or newer to avoid conflicting priorities between NIC "
903 "and FCoE traffic");
904 status = be_cmd_mccq_org_create(adapter, mccq, cq);
905 }
906 return status;
907}
908
Sathya Perla8788fdc2009-07-27 22:52:03 +0000909int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700910 struct be_queue_info *txq,
911 struct be_queue_info *cq)
912{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700913 struct be_mcc_wrb *wrb;
914 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700916 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700918
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000919 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000921 wrb = wrb_from_mccq(adapter);
922 if (!wrb) {
923 status = -EBUSY;
924 goto err;
925 }
926
Sathya Perlab31c50a2009-09-17 10:30:13 -0700927 req = embedded_payload(wrb);
928 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929
Somnath Kotur106df1e2011-10-27 07:12:13 +0000930 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
931 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000933 if (lancer_chip(adapter)) {
934 req->hdr.version = 1;
935 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
936 adapter->if_handle);
937 }
938
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700939 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
940 req->ulp_num = BE_ULP1_NUM;
941 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
942
Sathya Perlab31c50a2009-09-17 10:30:13 -0700943 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
944 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700945 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
946 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
947
948 be_dws_cpu_to_le(ctxt, sizeof(req->context));
949
950 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
951
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000952 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 if (!status) {
954 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
955 txq->id = le16_to_cpu(resp->cid);
956 txq->created = true;
957 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700958
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +0000959err:
960 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961
962 return status;
963}
964
Sathya Perla482c9e72011-06-29 23:33:17 +0000965/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000966int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700967 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700968 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 struct be_mcc_wrb *wrb;
971 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972 struct be_dma_mem *q_mem = &rxq->dma_mem;
973 int status;
974
Sathya Perla482c9e72011-06-29 23:33:17 +0000975 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700976
Sathya Perla482c9e72011-06-29 23:33:17 +0000977 wrb = wrb_from_mccq(adapter);
978 if (!wrb) {
979 status = -EBUSY;
980 goto err;
981 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700982 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700983
Somnath Kotur106df1e2011-10-27 07:12:13 +0000984 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
985 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700986
987 req->cq_id = cpu_to_le16(cq_id);
988 req->frag_size = fls(frag_size) - 1;
989 req->num_pages = 2;
990 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
991 req->interface_id = cpu_to_le32(if_id);
992 req->max_frame_size = cpu_to_le16(max_frame_size);
993 req->rss_queue = cpu_to_le32(rss);
994
Sathya Perla482c9e72011-06-29 23:33:17 +0000995 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996 if (!status) {
997 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
998 rxq->id = le16_to_cpu(resp->id);
999 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001000 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001002
Sathya Perla482c9e72011-06-29 23:33:17 +00001003err:
1004 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005 return status;
1006}
1007
Sathya Perlab31c50a2009-09-17 10:30:13 -07001008/* Generic destroyer function for all types of queues
1009 * Uses Mbox
1010 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001011int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 int queue_type)
1013{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001014 struct be_mcc_wrb *wrb;
1015 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016 u8 subsys = 0, opcode = 0;
1017 int status;
1018
Ivan Vecera29849612010-12-14 05:43:19 +00001019 if (mutex_lock_interruptible(&adapter->mbox_lock))
1020 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022 wrb = wrb_from_mbox(adapter);
1023 req = embedded_payload(wrb);
1024
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001025 switch (queue_type) {
1026 case QTYPE_EQ:
1027 subsys = CMD_SUBSYSTEM_COMMON;
1028 opcode = OPCODE_COMMON_EQ_DESTROY;
1029 break;
1030 case QTYPE_CQ:
1031 subsys = CMD_SUBSYSTEM_COMMON;
1032 opcode = OPCODE_COMMON_CQ_DESTROY;
1033 break;
1034 case QTYPE_TXQ:
1035 subsys = CMD_SUBSYSTEM_ETH;
1036 opcode = OPCODE_ETH_TX_DESTROY;
1037 break;
1038 case QTYPE_RXQ:
1039 subsys = CMD_SUBSYSTEM_ETH;
1040 opcode = OPCODE_ETH_RX_DESTROY;
1041 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001042 case QTYPE_MCCQ:
1043 subsys = CMD_SUBSYSTEM_COMMON;
1044 opcode = OPCODE_COMMON_MCC_DESTROY;
1045 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001047 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001049
Somnath Kotur106df1e2011-10-27 07:12:13 +00001050 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1051 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001052 req->id = cpu_to_le16(q->id);
1053
Sathya Perlab31c50a2009-09-17 10:30:13 -07001054 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001055 if (!status)
1056 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001057
Ivan Vecera29849612010-12-14 05:43:19 +00001058 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001059 return status;
1060}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001061
Sathya Perla482c9e72011-06-29 23:33:17 +00001062/* Uses MCC */
1063int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1064{
1065 struct be_mcc_wrb *wrb;
1066 struct be_cmd_req_q_destroy *req;
1067 int status;
1068
1069 spin_lock_bh(&adapter->mcc_lock);
1070
1071 wrb = wrb_from_mccq(adapter);
1072 if (!wrb) {
1073 status = -EBUSY;
1074 goto err;
1075 }
1076 req = embedded_payload(wrb);
1077
Somnath Kotur106df1e2011-10-27 07:12:13 +00001078 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1079 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001080 req->id = cpu_to_le16(q->id);
1081
1082 status = be_mcc_notify_wait(adapter);
1083 if (!status)
1084 q->created = false;
1085
1086err:
1087 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088 return status;
1089}
1090
Sathya Perlab31c50a2009-09-17 10:30:13 -07001091/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001092 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001093 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001094int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001095 u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001097 struct be_mcc_wrb *wrb;
1098 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099 int status;
1100
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001101 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001102
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001103 wrb = wrb_from_mccq(adapter);
1104 if (!wrb) {
1105 status = -EBUSY;
1106 goto err;
1107 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001108 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001109
Somnath Kotur106df1e2011-10-27 07:12:13 +00001110 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1111 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001112 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001113 req->capability_flags = cpu_to_le32(cap_flags);
1114 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001115 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001116 memcpy(req->mac_addr, mac, ETH_ALEN);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001117 else
1118 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001119
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001120 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001121 if (!status) {
1122 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1123 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001124 if (mac)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001125 *pmac_id = le32_to_cpu(resp->pmac_id);
1126 }
1127
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001128err:
1129 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001130 return status;
1131}
1132
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001133/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001134int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001135{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136 struct be_mcc_wrb *wrb;
1137 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001138 int status;
1139
Sathya Perla30128032011-11-10 19:17:57 +00001140 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001141 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001142
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001143 spin_lock_bh(&adapter->mcc_lock);
1144
1145 wrb = wrb_from_mccq(adapter);
1146 if (!wrb) {
1147 status = -EBUSY;
1148 goto err;
1149 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001150 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001151
Somnath Kotur106df1e2011-10-27 07:12:13 +00001152 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1153 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001154 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001155 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001156
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001157 status = be_mcc_notify_wait(adapter);
1158err:
1159 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001160 return status;
1161}
1162
1163/* Get stats is a non embedded command: the request is not embedded inside
1164 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001165 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001166 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001167int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001168{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001169 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001170 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001171 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001172
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001173 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1174 be_cmd_get_die_temperature(adapter);
1175
Sathya Perlab31c50a2009-09-17 10:30:13 -07001176 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001177
Sathya Perlab31c50a2009-09-17 10:30:13 -07001178 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001179 if (!wrb) {
1180 status = -EBUSY;
1181 goto err;
1182 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001183 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001184
Somnath Kotur106df1e2011-10-27 07:12:13 +00001185 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1186 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001187
1188 if (adapter->generation == BE_GEN3)
1189 hdr->version = 1;
1190
Sathya Perlab31c50a2009-09-17 10:30:13 -07001191 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001192 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001193
Sathya Perla713d03942009-11-22 22:02:45 +00001194err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001195 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001196 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001197}
1198
Selvin Xavier005d5692011-05-16 07:36:35 +00001199/* Lancer Stats */
1200int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1201 struct be_dma_mem *nonemb_cmd)
1202{
1203
1204 struct be_mcc_wrb *wrb;
1205 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001206 int status = 0;
1207
1208 spin_lock_bh(&adapter->mcc_lock);
1209
1210 wrb = wrb_from_mccq(adapter);
1211 if (!wrb) {
1212 status = -EBUSY;
1213 goto err;
1214 }
1215 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001216
Somnath Kotur106df1e2011-10-27 07:12:13 +00001217 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1218 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1219 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001220
1221 req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
1222 req->cmd_params.params.reset_stats = 0;
1223
Selvin Xavier005d5692011-05-16 07:36:35 +00001224 be_mcc_notify(adapter);
1225 adapter->stats_cmd_sent = true;
1226
1227err:
1228 spin_unlock_bh(&adapter->mcc_lock);
1229 return status;
1230}
1231
Sathya Perlab31c50a2009-09-17 10:30:13 -07001232/* Uses synchronous mcc */
Sathya Perlaea172a02011-08-02 19:57:42 +00001233int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
1234 u16 *link_speed, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001235{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001236 struct be_mcc_wrb *wrb;
1237 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001238 int status;
1239
Sathya Perlab31c50a2009-09-17 10:30:13 -07001240 spin_lock_bh(&adapter->mcc_lock);
1241
1242 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001243 if (!wrb) {
1244 status = -EBUSY;
1245 goto err;
1246 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001247 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001248
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001249 if (lancer_chip(adapter))
1250 req->hdr.version = 1;
1251
Somnath Kotur106df1e2011-10-27 07:12:13 +00001252 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1253 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001254
Sathya Perlab31c50a2009-09-17 10:30:13 -07001255 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001256 if (!status) {
1257 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001258 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001259 *link_speed = le16_to_cpu(resp->link_speed);
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001260 if (mac_speed)
1261 *mac_speed = resp->mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001262 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001263 }
1264
Sathya Perla713d03942009-11-22 22:02:45 +00001265err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001266 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001267 return status;
1268}
1269
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001270/* Uses synchronous mcc */
1271int be_cmd_get_die_temperature(struct be_adapter *adapter)
1272{
1273 struct be_mcc_wrb *wrb;
1274 struct be_cmd_req_get_cntl_addnl_attribs *req;
Somnath Kotur3de09452011-09-30 07:25:05 +00001275 u16 mccq_index;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001276 int status;
1277
1278 spin_lock_bh(&adapter->mcc_lock);
1279
Somnath Kotur3de09452011-09-30 07:25:05 +00001280 mccq_index = adapter->mcc_obj.q.head;
1281
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001282 wrb = wrb_from_mccq(adapter);
1283 if (!wrb) {
1284 status = -EBUSY;
1285 goto err;
1286 }
1287 req = embedded_payload(wrb);
1288
Somnath Kotur106df1e2011-10-27 07:12:13 +00001289 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1290 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1291 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001292
Somnath Kotur3de09452011-09-30 07:25:05 +00001293 wrb->tag1 = mccq_index;
1294
1295 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001296
1297err:
1298 spin_unlock_bh(&adapter->mcc_lock);
1299 return status;
1300}
1301
Somnath Kotur311fddc2011-03-16 21:22:43 +00001302/* Uses synchronous mcc */
1303int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1304{
1305 struct be_mcc_wrb *wrb;
1306 struct be_cmd_req_get_fat *req;
1307 int status;
1308
1309 spin_lock_bh(&adapter->mcc_lock);
1310
1311 wrb = wrb_from_mccq(adapter);
1312 if (!wrb) {
1313 status = -EBUSY;
1314 goto err;
1315 }
1316 req = embedded_payload(wrb);
1317
Somnath Kotur106df1e2011-10-27 07:12:13 +00001318 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1319 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001320 req->fat_operation = cpu_to_le32(QUERY_FAT);
1321 status = be_mcc_notify_wait(adapter);
1322 if (!status) {
1323 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1324 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001325 *log_size = le32_to_cpu(resp->log_size) -
1326 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001327 }
1328err:
1329 spin_unlock_bh(&adapter->mcc_lock);
1330 return status;
1331}
1332
1333void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1334{
1335 struct be_dma_mem get_fat_cmd;
1336 struct be_mcc_wrb *wrb;
1337 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001338 u32 offset = 0, total_size, buf_size,
1339 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001340 int status;
1341
1342 if (buf_len == 0)
1343 return;
1344
1345 total_size = buf_len;
1346
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001347 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1348 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1349 get_fat_cmd.size,
1350 &get_fat_cmd.dma);
1351 if (!get_fat_cmd.va) {
1352 status = -ENOMEM;
1353 dev_err(&adapter->pdev->dev,
1354 "Memory allocation failure while retrieving FAT data\n");
1355 return;
1356 }
1357
Somnath Kotur311fddc2011-03-16 21:22:43 +00001358 spin_lock_bh(&adapter->mcc_lock);
1359
Somnath Kotur311fddc2011-03-16 21:22:43 +00001360 while (total_size) {
1361 buf_size = min(total_size, (u32)60*1024);
1362 total_size -= buf_size;
1363
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001364 wrb = wrb_from_mccq(adapter);
1365 if (!wrb) {
1366 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001367 goto err;
1368 }
1369 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001370
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001371 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001372 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1373 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1374 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001375
1376 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1377 req->read_log_offset = cpu_to_le32(log_offset);
1378 req->read_log_length = cpu_to_le32(buf_size);
1379 req->data_buffer_size = cpu_to_le32(buf_size);
1380
1381 status = be_mcc_notify_wait(adapter);
1382 if (!status) {
1383 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1384 memcpy(buf + offset,
1385 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001386 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001387 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001388 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001389 goto err;
1390 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001391 offset += buf_size;
1392 log_offset += buf_size;
1393 }
1394err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001395 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1396 get_fat_cmd.va,
1397 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001398 spin_unlock_bh(&adapter->mcc_lock);
1399}
1400
Sathya Perla04b71172011-09-27 13:30:27 -04001401/* Uses synchronous mcc */
1402int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1403 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001404{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001405 struct be_mcc_wrb *wrb;
1406 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407 int status;
1408
Sathya Perla04b71172011-09-27 13:30:27 -04001409 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001410
Sathya Perla04b71172011-09-27 13:30:27 -04001411 wrb = wrb_from_mccq(adapter);
1412 if (!wrb) {
1413 status = -EBUSY;
1414 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001415 }
1416
Sathya Perla04b71172011-09-27 13:30:27 -04001417 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001418
Somnath Kotur106df1e2011-10-27 07:12:13 +00001419 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1420 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001421 status = be_mcc_notify_wait(adapter);
1422 if (!status) {
1423 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1424 strcpy(fw_ver, resp->firmware_version_string);
1425 if (fw_on_flash)
1426 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1427 }
1428err:
1429 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001430 return status;
1431}
1432
Sathya Perlab31c50a2009-09-17 10:30:13 -07001433/* set the EQ delay interval of an EQ to specified value
1434 * Uses async mcc
1435 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001436int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001437{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001438 struct be_mcc_wrb *wrb;
1439 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001440 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001441
Sathya Perlab31c50a2009-09-17 10:30:13 -07001442 spin_lock_bh(&adapter->mcc_lock);
1443
1444 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001445 if (!wrb) {
1446 status = -EBUSY;
1447 goto err;
1448 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001449 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001450
Somnath Kotur106df1e2011-10-27 07:12:13 +00001451 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1452 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001453
1454 req->num_eq = cpu_to_le32(1);
1455 req->delay[0].eq_id = cpu_to_le32(eq_id);
1456 req->delay[0].phase = 0;
1457 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1458
Sathya Perlab31c50a2009-09-17 10:30:13 -07001459 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001460
Sathya Perla713d03942009-11-22 22:02:45 +00001461err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001462 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001463 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001464}
1465
Sathya Perlab31c50a2009-09-17 10:30:13 -07001466/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001467int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001468 u32 num, bool untagged, bool promiscuous)
1469{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001470 struct be_mcc_wrb *wrb;
1471 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001472 int status;
1473
Sathya Perlab31c50a2009-09-17 10:30:13 -07001474 spin_lock_bh(&adapter->mcc_lock);
1475
1476 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001477 if (!wrb) {
1478 status = -EBUSY;
1479 goto err;
1480 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001481 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001482
Somnath Kotur106df1e2011-10-27 07:12:13 +00001483 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1484 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001485
1486 req->interface_id = if_id;
1487 req->promiscuous = promiscuous;
1488 req->untagged = untagged;
1489 req->num_vlan = num;
1490 if (!promiscuous) {
1491 memcpy(req->normal_vlan, vtag_array,
1492 req->num_vlan * sizeof(vtag_array[0]));
1493 }
1494
Sathya Perlab31c50a2009-09-17 10:30:13 -07001495 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001496
Sathya Perla713d03942009-11-22 22:02:45 +00001497err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001498 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001499 return status;
1500}
1501
Sathya Perla5b8821b2011-08-02 19:57:44 +00001502int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001504 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001505 struct be_dma_mem *mem = &adapter->rx_filter;
1506 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001507 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001508
Sathya Perla8788fdc2009-07-27 22:52:03 +00001509 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001510
Sathya Perlab31c50a2009-09-17 10:30:13 -07001511 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001512 if (!wrb) {
1513 status = -EBUSY;
1514 goto err;
1515 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001516 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001517 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1518 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1519 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001520
Sathya Perla5b8821b2011-08-02 19:57:44 +00001521 req->if_id = cpu_to_le32(adapter->if_handle);
1522 if (flags & IFF_PROMISC) {
1523 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1524 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1525 if (value == ON)
1526 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001527 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001528 } else if (flags & IFF_ALLMULTI) {
1529 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001530 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001531 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001532 struct netdev_hw_addr *ha;
1533 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001534
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001535 req->if_flags_mask = req->if_flags =
1536 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001537
1538 /* Reset mcast promisc mode if already set by setting mask
1539 * and not setting flags field
1540 */
1541 req->if_flags_mask |=
1542 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1543
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001544 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001545 netdev_for_each_mc_addr(ha, adapter->netdev)
1546 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1547 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001548
Sathya Perla0d1d5872011-08-03 05:19:27 -07001549 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001550err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001551 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001552 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001553}
1554
Sathya Perlab31c50a2009-09-17 10:30:13 -07001555/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001556int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001557{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001558 struct be_mcc_wrb *wrb;
1559 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001560 int status;
1561
Sathya Perlab31c50a2009-09-17 10:30:13 -07001562 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001563
Sathya Perlab31c50a2009-09-17 10:30:13 -07001564 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001565 if (!wrb) {
1566 status = -EBUSY;
1567 goto err;
1568 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001569 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001570
Somnath Kotur106df1e2011-10-27 07:12:13 +00001571 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1572 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001573
1574 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1575 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1576
Sathya Perlab31c50a2009-09-17 10:30:13 -07001577 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001578
Sathya Perla713d03942009-11-22 22:02:45 +00001579err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001580 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001581 return status;
1582}
1583
Sathya Perlab31c50a2009-09-17 10:30:13 -07001584/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001585int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001586{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001587 struct be_mcc_wrb *wrb;
1588 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001589 int status;
1590
Sathya Perlab31c50a2009-09-17 10:30:13 -07001591 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001592
Sathya Perlab31c50a2009-09-17 10:30:13 -07001593 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001594 if (!wrb) {
1595 status = -EBUSY;
1596 goto err;
1597 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001598 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001599
Somnath Kotur106df1e2011-10-27 07:12:13 +00001600 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1601 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001602
Sathya Perlab31c50a2009-09-17 10:30:13 -07001603 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001604 if (!status) {
1605 struct be_cmd_resp_get_flow_control *resp =
1606 embedded_payload(wrb);
1607 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1608 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1609 }
1610
Sathya Perla713d03942009-11-22 22:02:45 +00001611err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001612 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001613 return status;
1614}
1615
Sathya Perlab31c50a2009-09-17 10:30:13 -07001616/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001617int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1618 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001619{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001620 struct be_mcc_wrb *wrb;
1621 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001622 int status;
1623
Ivan Vecera29849612010-12-14 05:43:19 +00001624 if (mutex_lock_interruptible(&adapter->mbox_lock))
1625 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001626
Sathya Perlab31c50a2009-09-17 10:30:13 -07001627 wrb = wrb_from_mbox(adapter);
1628 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001629
Somnath Kotur106df1e2011-10-27 07:12:13 +00001630 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1631 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001632
Sathya Perlab31c50a2009-09-17 10:30:13 -07001633 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001634 if (!status) {
1635 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1636 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001637 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001638 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001639 }
1640
Ivan Vecera29849612010-12-14 05:43:19 +00001641 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001642 return status;
1643}
sarveshwarb14074ea2009-08-05 13:05:24 -07001644
Sathya Perlab31c50a2009-09-17 10:30:13 -07001645/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001646int be_cmd_reset_function(struct be_adapter *adapter)
1647{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001648 struct be_mcc_wrb *wrb;
1649 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001650 int status;
1651
Ivan Vecera29849612010-12-14 05:43:19 +00001652 if (mutex_lock_interruptible(&adapter->mbox_lock))
1653 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001654
Sathya Perlab31c50a2009-09-17 10:30:13 -07001655 wrb = wrb_from_mbox(adapter);
1656 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001657
Somnath Kotur106df1e2011-10-27 07:12:13 +00001658 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1659 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001660
Sathya Perlab31c50a2009-09-17 10:30:13 -07001661 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001662
Ivan Vecera29849612010-12-14 05:43:19 +00001663 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001664 return status;
1665}
Ajit Khaparde84517482009-09-04 03:12:16 +00001666
Sathya Perla3abcded2010-10-03 22:12:27 -07001667int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1668{
1669 struct be_mcc_wrb *wrb;
1670 struct be_cmd_req_rss_config *req;
Sathya Perla5d8bee62011-05-23 20:29:09 +00001671 u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
1672 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
Sathya Perla3abcded2010-10-03 22:12:27 -07001673 int status;
1674
Ivan Vecera29849612010-12-14 05:43:19 +00001675 if (mutex_lock_interruptible(&adapter->mbox_lock))
1676 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001677
1678 wrb = wrb_from_mbox(adapter);
1679 req = embedded_payload(wrb);
1680
Somnath Kotur106df1e2011-10-27 07:12:13 +00001681 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1682 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001683
1684 req->if_id = cpu_to_le32(adapter->if_handle);
1685 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1686 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1687 memcpy(req->cpu_table, rsstable, table_size);
1688 memcpy(req->hash, myhash, sizeof(myhash));
1689 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1690
1691 status = be_mbox_notify_wait(adapter);
1692
Ivan Vecera29849612010-12-14 05:43:19 +00001693 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001694 return status;
1695}
1696
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001697/* Uses sync mcc */
1698int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1699 u8 bcn, u8 sts, u8 state)
1700{
1701 struct be_mcc_wrb *wrb;
1702 struct be_cmd_req_enable_disable_beacon *req;
1703 int status;
1704
1705 spin_lock_bh(&adapter->mcc_lock);
1706
1707 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001708 if (!wrb) {
1709 status = -EBUSY;
1710 goto err;
1711 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001712 req = embedded_payload(wrb);
1713
Somnath Kotur106df1e2011-10-27 07:12:13 +00001714 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1715 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001716
1717 req->port_num = port_num;
1718 req->beacon_state = state;
1719 req->beacon_duration = bcn;
1720 req->status_duration = sts;
1721
1722 status = be_mcc_notify_wait(adapter);
1723
Sathya Perla713d03942009-11-22 22:02:45 +00001724err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001725 spin_unlock_bh(&adapter->mcc_lock);
1726 return status;
1727}
1728
1729/* Uses sync mcc */
1730int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1731{
1732 struct be_mcc_wrb *wrb;
1733 struct be_cmd_req_get_beacon_state *req;
1734 int status;
1735
1736 spin_lock_bh(&adapter->mcc_lock);
1737
1738 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001739 if (!wrb) {
1740 status = -EBUSY;
1741 goto err;
1742 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001743 req = embedded_payload(wrb);
1744
Somnath Kotur106df1e2011-10-27 07:12:13 +00001745 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1746 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001747
1748 req->port_num = port_num;
1749
1750 status = be_mcc_notify_wait(adapter);
1751 if (!status) {
1752 struct be_cmd_resp_get_beacon_state *resp =
1753 embedded_payload(wrb);
1754 *state = resp->beacon_state;
1755 }
1756
Sathya Perla713d03942009-11-22 22:02:45 +00001757err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001758 spin_unlock_bh(&adapter->mcc_lock);
1759 return status;
1760}
1761
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001762int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1763 u32 data_size, u32 data_offset, const char *obj_name,
1764 u32 *data_written, u8 *addn_status)
1765{
1766 struct be_mcc_wrb *wrb;
1767 struct lancer_cmd_req_write_object *req;
1768 struct lancer_cmd_resp_write_object *resp;
1769 void *ctxt = NULL;
1770 int status;
1771
1772 spin_lock_bh(&adapter->mcc_lock);
1773 adapter->flash_status = 0;
1774
1775 wrb = wrb_from_mccq(adapter);
1776 if (!wrb) {
1777 status = -EBUSY;
1778 goto err_unlock;
1779 }
1780
1781 req = embedded_payload(wrb);
1782
Somnath Kotur106df1e2011-10-27 07:12:13 +00001783 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001784 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001785 sizeof(struct lancer_cmd_req_write_object), wrb,
1786 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001787
1788 ctxt = &req->context;
1789 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1790 write_length, ctxt, data_size);
1791
1792 if (data_size == 0)
1793 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1794 eof, ctxt, 1);
1795 else
1796 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1797 eof, ctxt, 0);
1798
1799 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1800 req->write_offset = cpu_to_le32(data_offset);
1801 strcpy(req->object_name, obj_name);
1802 req->descriptor_count = cpu_to_le32(1);
1803 req->buf_len = cpu_to_le32(data_size);
1804 req->addr_low = cpu_to_le32((cmd->dma +
1805 sizeof(struct lancer_cmd_req_write_object))
1806 & 0xFFFFFFFF);
1807 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1808 sizeof(struct lancer_cmd_req_write_object)));
1809
1810 be_mcc_notify(adapter);
1811 spin_unlock_bh(&adapter->mcc_lock);
1812
1813 if (!wait_for_completion_timeout(&adapter->flash_compl,
1814 msecs_to_jiffies(12000)))
1815 status = -1;
1816 else
1817 status = adapter->flash_status;
1818
1819 resp = embedded_payload(wrb);
1820 if (!status) {
1821 *data_written = le32_to_cpu(resp->actual_write_len);
1822 } else {
1823 *addn_status = resp->additional_status;
1824 status = resp->status;
1825 }
1826
1827 return status;
1828
1829err_unlock:
1830 spin_unlock_bh(&adapter->mcc_lock);
1831 return status;
1832}
1833
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001834int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1835 u32 data_size, u32 data_offset, const char *obj_name,
1836 u32 *data_read, u32 *eof, u8 *addn_status)
1837{
1838 struct be_mcc_wrb *wrb;
1839 struct lancer_cmd_req_read_object *req;
1840 struct lancer_cmd_resp_read_object *resp;
1841 int status;
1842
1843 spin_lock_bh(&adapter->mcc_lock);
1844
1845 wrb = wrb_from_mccq(adapter);
1846 if (!wrb) {
1847 status = -EBUSY;
1848 goto err_unlock;
1849 }
1850
1851 req = embedded_payload(wrb);
1852
1853 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1854 OPCODE_COMMON_READ_OBJECT,
1855 sizeof(struct lancer_cmd_req_read_object), wrb,
1856 NULL);
1857
1858 req->desired_read_len = cpu_to_le32(data_size);
1859 req->read_offset = cpu_to_le32(data_offset);
1860 strcpy(req->object_name, obj_name);
1861 req->descriptor_count = cpu_to_le32(1);
1862 req->buf_len = cpu_to_le32(data_size);
1863 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
1864 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
1865
1866 status = be_mcc_notify_wait(adapter);
1867
1868 resp = embedded_payload(wrb);
1869 if (!status) {
1870 *data_read = le32_to_cpu(resp->actual_read_len);
1871 *eof = le32_to_cpu(resp->eof);
1872 } else {
1873 *addn_status = resp->additional_status;
1874 }
1875
1876err_unlock:
1877 spin_unlock_bh(&adapter->mcc_lock);
1878 return status;
1879}
1880
Ajit Khaparde84517482009-09-04 03:12:16 +00001881int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1882 u32 flash_type, u32 flash_opcode, u32 buf_size)
1883{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001884 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001885 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00001886 int status;
1887
Sathya Perlab31c50a2009-09-17 10:30:13 -07001888 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001889 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001890
1891 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001892 if (!wrb) {
1893 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001894 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001895 }
1896 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001897
Somnath Kotur106df1e2011-10-27 07:12:13 +00001898 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1899 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00001900
1901 req->params.op_type = cpu_to_le32(flash_type);
1902 req->params.op_code = cpu_to_le32(flash_opcode);
1903 req->params.data_buf_size = cpu_to_le32(buf_size);
1904
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001905 be_mcc_notify(adapter);
1906 spin_unlock_bh(&adapter->mcc_lock);
1907
1908 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00001909 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001910 status = -1;
1911 else
1912 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001913
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001914 return status;
1915
1916err_unlock:
1917 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001918 return status;
1919}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001920
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001921int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1922 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001923{
1924 struct be_mcc_wrb *wrb;
1925 struct be_cmd_write_flashrom *req;
1926 int status;
1927
1928 spin_lock_bh(&adapter->mcc_lock);
1929
1930 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001931 if (!wrb) {
1932 status = -EBUSY;
1933 goto err;
1934 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001935 req = embedded_payload(wrb);
1936
Somnath Kotur106df1e2011-10-27 07:12:13 +00001937 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1938 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001939
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001940 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001941 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001942 req->params.offset = cpu_to_le32(offset);
1943 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001944
1945 status = be_mcc_notify_wait(adapter);
1946 if (!status)
1947 memcpy(flashed_crc, req->params.data_buf, 4);
1948
Sathya Perla713d03942009-11-22 22:02:45 +00001949err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001950 spin_unlock_bh(&adapter->mcc_lock);
1951 return status;
1952}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001953
Dan Carpenterc196b022010-05-26 04:47:39 +00001954int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001955 struct be_dma_mem *nonemb_cmd)
1956{
1957 struct be_mcc_wrb *wrb;
1958 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001959 int status;
1960
1961 spin_lock_bh(&adapter->mcc_lock);
1962
1963 wrb = wrb_from_mccq(adapter);
1964 if (!wrb) {
1965 status = -EBUSY;
1966 goto err;
1967 }
1968 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001969
Somnath Kotur106df1e2011-10-27 07:12:13 +00001970 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1971 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
1972 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001973 memcpy(req->magic_mac, mac, ETH_ALEN);
1974
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001975 status = be_mcc_notify_wait(adapter);
1976
1977err:
1978 spin_unlock_bh(&adapter->mcc_lock);
1979 return status;
1980}
Suresh Rff33a6e2009-12-03 16:15:52 -08001981
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001982int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1983 u8 loopback_type, u8 enable)
1984{
1985 struct be_mcc_wrb *wrb;
1986 struct be_cmd_req_set_lmode *req;
1987 int status;
1988
1989 spin_lock_bh(&adapter->mcc_lock);
1990
1991 wrb = wrb_from_mccq(adapter);
1992 if (!wrb) {
1993 status = -EBUSY;
1994 goto err;
1995 }
1996
1997 req = embedded_payload(wrb);
1998
Somnath Kotur106df1e2011-10-27 07:12:13 +00001999 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2000 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2001 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002002
2003 req->src_port = port_num;
2004 req->dest_port = port_num;
2005 req->loopback_type = loopback_type;
2006 req->loopback_state = enable;
2007
2008 status = be_mcc_notify_wait(adapter);
2009err:
2010 spin_unlock_bh(&adapter->mcc_lock);
2011 return status;
2012}
2013
Suresh Rff33a6e2009-12-03 16:15:52 -08002014int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2015 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2016{
2017 struct be_mcc_wrb *wrb;
2018 struct be_cmd_req_loopback_test *req;
2019 int status;
2020
2021 spin_lock_bh(&adapter->mcc_lock);
2022
2023 wrb = wrb_from_mccq(adapter);
2024 if (!wrb) {
2025 status = -EBUSY;
2026 goto err;
2027 }
2028
2029 req = embedded_payload(wrb);
2030
Somnath Kotur106df1e2011-10-27 07:12:13 +00002031 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2032 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002033 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002034
2035 req->pattern = cpu_to_le64(pattern);
2036 req->src_port = cpu_to_le32(port_num);
2037 req->dest_port = cpu_to_le32(port_num);
2038 req->pkt_size = cpu_to_le32(pkt_size);
2039 req->num_pkts = cpu_to_le32(num_pkts);
2040 req->loopback_type = cpu_to_le32(loopback_type);
2041
2042 status = be_mcc_notify_wait(adapter);
2043 if (!status) {
2044 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2045 status = le32_to_cpu(resp->status);
2046 }
2047
2048err:
2049 spin_unlock_bh(&adapter->mcc_lock);
2050 return status;
2051}
2052
2053int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2054 u32 byte_cnt, struct be_dma_mem *cmd)
2055{
2056 struct be_mcc_wrb *wrb;
2057 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002058 int status;
2059 int i, j = 0;
2060
2061 spin_lock_bh(&adapter->mcc_lock);
2062
2063 wrb = wrb_from_mccq(adapter);
2064 if (!wrb) {
2065 status = -EBUSY;
2066 goto err;
2067 }
2068 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002069 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2070 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002071
2072 req->pattern = cpu_to_le64(pattern);
2073 req->byte_count = cpu_to_le32(byte_cnt);
2074 for (i = 0; i < byte_cnt; i++) {
2075 req->snd_buff[i] = (u8)(pattern >> (j*8));
2076 j++;
2077 if (j > 7)
2078 j = 0;
2079 }
2080
2081 status = be_mcc_notify_wait(adapter);
2082
2083 if (!status) {
2084 struct be_cmd_resp_ddrdma_test *resp;
2085 resp = cmd->va;
2086 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2087 resp->snd_err) {
2088 status = -1;
2089 }
2090 }
2091
2092err:
2093 spin_unlock_bh(&adapter->mcc_lock);
2094 return status;
2095}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002096
Dan Carpenterc196b022010-05-26 04:47:39 +00002097int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002098 struct be_dma_mem *nonemb_cmd)
2099{
2100 struct be_mcc_wrb *wrb;
2101 struct be_cmd_req_seeprom_read *req;
2102 struct be_sge *sge;
2103 int status;
2104
2105 spin_lock_bh(&adapter->mcc_lock);
2106
2107 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002108 if (!wrb) {
2109 status = -EBUSY;
2110 goto err;
2111 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002112 req = nonemb_cmd->va;
2113 sge = nonembedded_sgl(wrb);
2114
Somnath Kotur106df1e2011-10-27 07:12:13 +00002115 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2116 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2117 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002118
2119 status = be_mcc_notify_wait(adapter);
2120
Ajit Khapardee45ff012011-02-04 17:18:28 +00002121err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002122 spin_unlock_bh(&adapter->mcc_lock);
2123 return status;
2124}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002125
Sathya Perla306f1342011-08-02 19:57:45 +00002126int be_cmd_get_phy_info(struct be_adapter *adapter,
2127 struct be_phy_info *phy_info)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002128{
2129 struct be_mcc_wrb *wrb;
2130 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002131 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002132 int status;
2133
2134 spin_lock_bh(&adapter->mcc_lock);
2135
2136 wrb = wrb_from_mccq(adapter);
2137 if (!wrb) {
2138 status = -EBUSY;
2139 goto err;
2140 }
Sathya Perla306f1342011-08-02 19:57:45 +00002141 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2142 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2143 &cmd.dma);
2144 if (!cmd.va) {
2145 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2146 status = -ENOMEM;
2147 goto err;
2148 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002149
Sathya Perla306f1342011-08-02 19:57:45 +00002150 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002151
Somnath Kotur106df1e2011-10-27 07:12:13 +00002152 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2153 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2154 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002155
2156 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002157 if (!status) {
2158 struct be_phy_info *resp_phy_info =
2159 cmd.va + sizeof(struct be_cmd_req_hdr);
2160 phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
2161 phy_info->interface_type =
2162 le16_to_cpu(resp_phy_info->interface_type);
2163 }
2164 pci_free_consistent(adapter->pdev, cmd.size,
2165 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002166err:
2167 spin_unlock_bh(&adapter->mcc_lock);
2168 return status;
2169}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002170
2171int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2172{
2173 struct be_mcc_wrb *wrb;
2174 struct be_cmd_req_set_qos *req;
2175 int status;
2176
2177 spin_lock_bh(&adapter->mcc_lock);
2178
2179 wrb = wrb_from_mccq(adapter);
2180 if (!wrb) {
2181 status = -EBUSY;
2182 goto err;
2183 }
2184
2185 req = embedded_payload(wrb);
2186
Somnath Kotur106df1e2011-10-27 07:12:13 +00002187 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2188 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002189
2190 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002191 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2192 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002193
2194 status = be_mcc_notify_wait(adapter);
2195
2196err:
2197 spin_unlock_bh(&adapter->mcc_lock);
2198 return status;
2199}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002200
2201int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2202{
2203 struct be_mcc_wrb *wrb;
2204 struct be_cmd_req_cntl_attribs *req;
2205 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002206 int status;
2207 int payload_len = max(sizeof(*req), sizeof(*resp));
2208 struct mgmt_controller_attrib *attribs;
2209 struct be_dma_mem attribs_cmd;
2210
2211 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2212 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2213 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2214 &attribs_cmd.dma);
2215 if (!attribs_cmd.va) {
2216 dev_err(&adapter->pdev->dev,
2217 "Memory allocation failure\n");
2218 return -ENOMEM;
2219 }
2220
2221 if (mutex_lock_interruptible(&adapter->mbox_lock))
2222 return -1;
2223
2224 wrb = wrb_from_mbox(adapter);
2225 if (!wrb) {
2226 status = -EBUSY;
2227 goto err;
2228 }
2229 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002230
Somnath Kotur106df1e2011-10-27 07:12:13 +00002231 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2232 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2233 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002234
2235 status = be_mbox_notify_wait(adapter);
2236 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002237 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002238 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2239 }
2240
2241err:
2242 mutex_unlock(&adapter->mbox_lock);
2243 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2244 attribs_cmd.dma);
2245 return status;
2246}
Sathya Perla2e588f82011-03-11 02:49:26 +00002247
2248/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002249int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002250{
2251 struct be_mcc_wrb *wrb;
2252 struct be_cmd_req_set_func_cap *req;
2253 int status;
2254
2255 if (mutex_lock_interruptible(&adapter->mbox_lock))
2256 return -1;
2257
2258 wrb = wrb_from_mbox(adapter);
2259 if (!wrb) {
2260 status = -EBUSY;
2261 goto err;
2262 }
2263
2264 req = embedded_payload(wrb);
2265
Somnath Kotur106df1e2011-10-27 07:12:13 +00002266 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2267 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002268
2269 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2270 CAPABILITY_BE3_NATIVE_ERX_API);
2271 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2272
2273 status = be_mbox_notify_wait(adapter);
2274 if (!status) {
2275 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2276 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2277 CAPABILITY_BE3_NATIVE_ERX_API;
2278 }
2279err:
2280 mutex_unlock(&adapter->mbox_lock);
2281 return status;
2282}