blob: 36d64f83cdfb6563af96a2bce9039d92ed911653 [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/processor.h
3 *
4 * Copyright (C) 1995-1999 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_PROCESSOR_H
20#define __ASM_PROCESSOR_H
21
Yury Noroveef94a32017-08-31 11:30:50 +030022#define TASK_SIZE_64 (UL(1) << VA_BITS)
23
Robin Murphy51369e32018-02-05 15:34:18 +000024#define KERNEL_DS UL(-1)
25#define USER_DS (TASK_SIZE_64 - 1)
26
Yury Noroveef94a32017-08-31 11:30:50 +030027#ifndef __ASSEMBLY__
28
Catalin Marinas9cce7a42012-03-05 11:49:28 +000029/*
30 * Default implementation of macro that returns current
31 * instruction pointer ("program counter").
32 */
33#define current_text_addr() ({ __label__ _l; _l: &&_l;})
34
35#ifdef __KERNEL__
36
Dave Martin65896542018-03-28 10:50:49 +010037#include <linux/build_bug.h>
38#include <linux/stddef.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000039#include <linux/string.h>
40
Will Deaconcd5e10b2016-02-02 12:46:23 +000041#include <asm/alternative.h>
Dave Martinc0cda3b2018-03-26 15:12:28 +010042#include <asm/cpufeature.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000043#include <asm/hw_breakpoint.h>
Will Deaconafb83cc2016-02-10 10:07:30 +000044#include <asm/lse.h>
Paul Walmsley2ec45602015-01-05 17:38:41 -070045#include <asm/pgtable-hwdef.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000046#include <asm/ptrace.h>
47#include <asm/types.h>
48
Yury Noroveef94a32017-08-31 11:30:50 +030049/*
50 * TASK_SIZE - the maximum size of a user space task.
51 * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
52 */
53#ifdef CONFIG_COMPAT
54#define TASK_SIZE_32 UL(0x100000000)
55#define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
56 TASK_SIZE_32 : TASK_SIZE_64)
57#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
58 TASK_SIZE_32 : TASK_SIZE_64)
59#else
60#define TASK_SIZE TASK_SIZE_64
61#endif /* CONFIG_COMPAT */
62
63#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4))
64
Catalin Marinas9cce7a42012-03-05 11:49:28 +000065#define STACK_TOP_MAX TASK_SIZE_64
66#ifdef CONFIG_COMPAT
67#define AARCH32_VECTORS_BASE 0xffff0000
68#define STACK_TOP (test_thread_flag(TIF_32BIT) ? \
69 AARCH32_VECTORS_BASE : STACK_TOP_MAX)
70#else
71#define STACK_TOP STACK_TOP_MAX
72#endif /* CONFIG_COMPAT */
Will Deaconf483a852012-11-08 16:00:16 +000073
Catalin Marinasa1e50a82015-02-05 18:01:53 +000074extern phys_addr_t arm64_dma_phys_limit;
75#define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1)
Catalin Marinas9cce7a42012-03-05 11:49:28 +000076
77struct debug_info {
Chris Redmonfda89d92017-03-16 18:10:43 -040078#ifdef CONFIG_HAVE_HW_BREAKPOINT
Catalin Marinas9cce7a42012-03-05 11:49:28 +000079 /* Have we suspended stepping by a debugger? */
80 int suspended_step;
81 /* Allow breakpoints and watchpoints to be disabled for this thread. */
82 int bps_disabled;
83 int wps_disabled;
84 /* Hardware breakpoints pinned to this task. */
85 struct perf_event *hbp_break[ARM_MAX_BRP];
86 struct perf_event *hbp_watch[ARM_MAX_WRP];
Chris Redmonfda89d92017-03-16 18:10:43 -040087#endif
Catalin Marinas9cce7a42012-03-05 11:49:28 +000088};
89
90struct cpu_context {
91 unsigned long x19;
92 unsigned long x20;
93 unsigned long x21;
94 unsigned long x22;
95 unsigned long x23;
96 unsigned long x24;
97 unsigned long x25;
98 unsigned long x26;
99 unsigned long x27;
100 unsigned long x28;
101 unsigned long fp;
102 unsigned long sp;
103 unsigned long pc;
104};
105
106struct thread_struct {
107 struct cpu_context cpu_context; /* cpu context */
Dave Martin65896542018-03-28 10:50:49 +0100108
109 /*
110 * Whitelisted fields for hardened usercopy:
111 * Maintainers must ensure manually that this contains no
112 * implicit padding.
113 */
114 struct {
115 unsigned long tp_value; /* TLS register */
116 unsigned long tp2_value;
117 struct user_fpsimd_state fpsimd_state;
118 } uw;
119
Dave Martin20b85472018-03-28 10:50:48 +0100120 unsigned int fpsimd_cpu;
Dave Martinbc0ee472017-10-31 15:51:05 +0000121 void *sve_state; /* SVE registers, if any */
122 unsigned int sve_vl; /* SVE vector length */
Dave Martin79ab0472017-10-31 15:51:06 +0000123 unsigned int sve_vl_onexec; /* SVE vl after next exec */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000124 unsigned long fault_address; /* fault info */
Catalin Marinas91413002014-04-06 23:04:12 +0100125 unsigned long fault_code; /* ESR_EL1 value */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000126 struct debug_info debug; /* debugging */
127};
128
Kees Cook9e8084d2017-08-16 14:05:09 -0700129static inline void arch_thread_struct_whitelist(unsigned long *offset,
130 unsigned long *size)
131{
Dave Martin65896542018-03-28 10:50:49 +0100132 /* Verify that there is no padding among the whitelisted fields: */
133 BUILD_BUG_ON(sizeof_field(struct thread_struct, uw) !=
134 sizeof_field(struct thread_struct, uw.tp_value) +
135 sizeof_field(struct thread_struct, uw.tp2_value) +
136 sizeof_field(struct thread_struct, uw.fpsimd_state));
137
138 *offset = offsetof(struct thread_struct, uw);
139 *size = sizeof_field(struct thread_struct, uw);
Kees Cook9e8084d2017-08-16 14:05:09 -0700140}
141
Will Deacond00a3812015-05-27 15:39:40 +0100142#ifdef CONFIG_COMPAT
143#define task_user_tls(t) \
144({ \
145 unsigned long *__tls; \
146 if (is_compat_thread(task_thread_info(t))) \
Dave Martin65896542018-03-28 10:50:49 +0100147 __tls = &(t)->thread.uw.tp2_value; \
Will Deacond00a3812015-05-27 15:39:40 +0100148 else \
Dave Martin65896542018-03-28 10:50:49 +0100149 __tls = &(t)->thread.uw.tp_value; \
Will Deacond00a3812015-05-27 15:39:40 +0100150 __tls; \
151 })
152#else
Dave Martin65896542018-03-28 10:50:49 +0100153#define task_user_tls(t) (&(t)->thread.uw.tp_value)
Will Deacond00a3812015-05-27 15:39:40 +0100154#endif
155
Dave Martin936eb652017-06-21 16:00:44 +0100156/* Sync TPIDR_EL0 back to thread_struct for current */
157void tls_preserve_current_state(void);
158
Dave Martindf3fb962018-05-21 19:08:15 +0100159#define INIT_THREAD { \
160 .fpsimd_cpu = NR_CPUS, \
161}
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000162
163static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
164{
165 memset(regs, 0, sizeof(*regs));
Dave Martin17c28952017-08-01 15:35:54 +0100166 forget_syscall(regs);
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000167 regs->pc = pc;
168}
169
170static inline void start_thread(struct pt_regs *regs, unsigned long pc,
171 unsigned long sp)
172{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000173 start_thread_common(regs, pc);
174 regs->pstate = PSR_MODE_EL0t;
175 regs->sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000176}
177
178#ifdef CONFIG_COMPAT
179static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
180 unsigned long sp)
181{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000182 start_thread_common(regs, pc);
183 regs->pstate = COMPAT_PSR_MODE_USR;
184 if (pc & 1)
185 regs->pstate |= COMPAT_PSR_T_BIT;
Will Deacona795a382013-10-11 14:52:12 +0100186
187#ifdef __AARCH64EB__
188 regs->pstate |= COMPAT_PSR_E_BIT;
189#endif
190
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000191 regs->compat_sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000192}
193#endif
194
195/* Forward declaration, a strange C thing */
196struct task_struct;
197
198/* Free all resources held by a thread. */
199extern void release_thread(struct task_struct *);
200
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000201unsigned long get_wchan(struct task_struct *p);
202
Peter Crosthwaite1baa82f2015-03-02 19:19:14 +0000203static inline void cpu_relax(void)
204{
205 asm volatile("yield" ::: "memory");
206}
207
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000208/* Thread switching */
209extern struct task_struct *cpu_switch_to(struct task_struct *prev,
210 struct task_struct *next);
211
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000212#define task_pt_regs(p) \
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100213 ((struct pt_regs *)(THREAD_SIZE + task_stack_page(p)) - 1)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000214
Catalin Marinasebe61522014-07-10 11:37:40 +0100215#define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc)
Will Deacon3168a742014-08-29 16:11:10 +0100216#define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk))
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000217
218/*
219 * Prefetching support
220 */
221#define ARCH_HAS_PREFETCH
222static inline void prefetch(const void *ptr)
223{
224 asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
225}
226
227#define ARCH_HAS_PREFETCHW
228static inline void prefetchw(const void *ptr)
229{
230 asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
231}
232
233#define ARCH_HAS_SPINLOCK_PREFETCH
Will Deaconcd5e10b2016-02-02 12:46:23 +0000234static inline void spin_lock_prefetch(const void *ptr)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000235{
Will Deaconcd5e10b2016-02-02 12:46:23 +0000236 asm volatile(ARM64_LSE_ATOMIC_INSN(
237 "prfm pstl1strm, %a0",
238 "nop") : : "p" (ptr));
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000239}
240
241#define HAVE_ARCH_PICK_MMAP_LAYOUT
242
243#endif
244
Dave Martinc0cda3b2018-03-26 15:12:28 +0100245void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused);
246void cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused);
247void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused);
James Morse338d4f42015-07-22 19:05:54 +0100248
Dave Martin2d2123b2017-10-31 15:51:14 +0000249/* Userspace interface for PR_SVE_{SET,GET}_VL prctl()s: */
250#define SVE_SET_VL(arg) sve_set_current_vl(arg)
251#define SVE_GET_VL() sve_get_current_vl()
252
Yury Noroveef94a32017-08-31 11:30:50 +0300253#endif /* __ASSEMBLY__ */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000254#endif /* __ASM_PROCESSOR_H */