blob: f86894622070e9804a353065953bd1ed98c0cce4 [file] [log] [blame]
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001/*
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002 * DesignWare High-Definition Multimedia Interface (HDMI) driver
3 *
4 * Copyright (C) 2013-2015 Mentor Graphics Inc.
Fabio Estevam9aaf8802013-11-29 08:46:32 -02005 * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03006 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Fabio Estevam9aaf8802013-11-29 08:46:32 -02007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
Fabio Estevam9aaf8802013-11-29 08:46:32 -020013 */
Andy Yanb21f4b62014-12-05 14:26:31 +080014#include <linux/module.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020015#include <linux/irq.h>
16#include <linux/delay.h>
17#include <linux/err.h>
18#include <linux/clk.h>
Sachin Kamat5a819ed2014-01-28 10:33:16 +053019#include <linux/hdmi.h>
Russell King6bcf4952015-02-02 11:01:08 +000020#include <linux/mutex.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020021#include <linux/of_device.h>
Russell Kingb90120a2015-03-27 12:59:58 +000022#include <linux/spinlock.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020023
Andy Yan3d1b35a2014-12-05 14:25:05 +080024#include <drm/drm_of.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020025#include <drm/drmP.h>
Mark Yao2c5b2cc2015-11-30 18:33:40 +080026#include <drm/drm_atomic_helper.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020027#include <drm/drm_crtc_helper.h>
28#include <drm/drm_edid.h>
29#include <drm/drm_encoder_slave.h>
Andy Yanb21f4b62014-12-05 14:26:31 +080030#include <drm/bridge/dw_hdmi.h>
Fabio Estevam9aaf8802013-11-29 08:46:32 -020031
Thierry Reding248a86f2015-11-24 17:52:58 +010032#include "dw-hdmi.h"
33#include "dw-hdmi-audio.h"
Fabio Estevam9aaf8802013-11-29 08:46:32 -020034
35#define HDMI_EDID_LEN 512
36
37#define RGB 0
38#define YCBCR444 1
39#define YCBCR422_16BITS 2
40#define YCBCR422_8BITS 3
41#define XVYCC444 4
42
43enum hdmi_datamap {
44 RGB444_8B = 0x01,
45 RGB444_10B = 0x03,
46 RGB444_12B = 0x05,
47 RGB444_16B = 0x07,
48 YCbCr444_8B = 0x09,
49 YCbCr444_10B = 0x0B,
50 YCbCr444_12B = 0x0D,
51 YCbCr444_16B = 0x0F,
52 YCbCr422_8B = 0x16,
53 YCbCr422_10B = 0x14,
54 YCbCr422_12B = 0x12,
55};
56
Fabio Estevam9aaf8802013-11-29 08:46:32 -020057static const u16 csc_coeff_default[3][4] = {
58 { 0x2000, 0x0000, 0x0000, 0x0000 },
59 { 0x0000, 0x2000, 0x0000, 0x0000 },
60 { 0x0000, 0x0000, 0x2000, 0x0000 }
61};
62
63static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
64 { 0x2000, 0x6926, 0x74fd, 0x010e },
65 { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
66 { 0x2000, 0x0000, 0x38b4, 0x7e3b }
67};
68
69static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
70 { 0x2000, 0x7106, 0x7a02, 0x00a7 },
71 { 0x2000, 0x3264, 0x0000, 0x7e6d },
72 { 0x2000, 0x0000, 0x3b61, 0x7e25 }
73};
74
75static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
76 { 0x2591, 0x1322, 0x074b, 0x0000 },
77 { 0x6535, 0x2000, 0x7acc, 0x0200 },
78 { 0x6acd, 0x7534, 0x2000, 0x0200 }
79};
80
81static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
82 { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
83 { 0x62f0, 0x2000, 0x7d11, 0x0200 },
84 { 0x6756, 0x78ab, 0x2000, 0x0200 }
85};
86
87struct hdmi_vmode {
Fabio Estevam9aaf8802013-11-29 08:46:32 -020088 bool mdataenablepolarity;
89
90 unsigned int mpixelclock;
91 unsigned int mpixelrepetitioninput;
92 unsigned int mpixelrepetitionoutput;
93};
94
95struct hdmi_data_info {
96 unsigned int enc_in_format;
97 unsigned int enc_out_format;
98 unsigned int enc_color_depth;
99 unsigned int colorimetry;
100 unsigned int pix_repet_factor;
101 unsigned int hdcp_enable;
102 struct hdmi_vmode video_mode;
103};
104
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +0300105struct dw_hdmi_i2c {
106 struct i2c_adapter adap;
107
108 struct mutex lock; /* used to serialize data transfers */
109 struct completion cmp;
110 u8 stat;
111
112 u8 slave_reg;
113 bool is_regaddr;
114};
115
Andy Yanb21f4b62014-12-05 14:26:31 +0800116struct dw_hdmi {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200117 struct drm_connector connector;
Andy Yan3d1b35a2014-12-05 14:25:05 +0800118 struct drm_encoder *encoder;
119 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200120
Russell King7ed6c662013-11-07 16:01:45 +0000121 struct platform_device *audio;
Andy Yanb21f4b62014-12-05 14:26:31 +0800122 enum dw_hdmi_devtype dev_type;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200123 struct device *dev;
124 struct clk *isfr_clk;
125 struct clk *iahb_clk;
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +0300126 struct dw_hdmi_i2c *i2c;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200127
128 struct hdmi_data_info hdmi_data;
Andy Yanb21f4b62014-12-05 14:26:31 +0800129 const struct dw_hdmi_plat_data *plat_data;
130
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200131 int vic;
132
133 u8 edid[HDMI_EDID_LEN];
134 bool cable_plugin;
135
136 bool phy_enabled;
137 struct drm_display_mode previous_mode;
138
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200139 struct i2c_adapter *ddc;
140 void __iomem *regs;
Russell King05b13422015-07-21 15:35:52 +0100141 bool sink_is_hdmi;
Russell Kingf709ec02015-07-21 16:09:39 +0100142 bool sink_has_audio;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200143
Russell Kingb872a8e2015-06-05 12:22:46 +0100144 struct mutex mutex; /* for state below and previous_mode */
Russell King381f05a2015-06-05 15:25:08 +0100145 enum drm_connector_force force; /* mutex-protected force state */
Russell Kingb872a8e2015-06-05 12:22:46 +0100146 bool disabled; /* DRM has disabled our bridge */
Russell King381f05a2015-06-05 15:25:08 +0100147 bool bridge_is_on; /* indicates the bridge is on */
Russell Kingaeac23b2015-06-05 13:46:22 +0100148 bool rxsense; /* rxsense state */
149 u8 phy_mask; /* desired phy int mask settings */
Russell Kingb872a8e2015-06-05 12:22:46 +0100150
Russell Kingb90120a2015-03-27 12:59:58 +0000151 spinlock_t audio_lock;
Russell King6bcf4952015-02-02 11:01:08 +0000152 struct mutex audio_mutex;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200153 unsigned int sample_rate;
Russell Kingb90120a2015-03-27 12:59:58 +0000154 unsigned int audio_cts;
155 unsigned int audio_n;
156 bool audio_enable;
Andy Yan0cd9d142014-12-05 14:28:24 +0800157
158 void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
159 u8 (*read)(struct dw_hdmi *hdmi, int offset);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200160};
161
Russell Kingaeac23b2015-06-05 13:46:22 +0100162#define HDMI_IH_PHY_STAT0_RX_SENSE \
163 (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
164 HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
165
166#define HDMI_PHY_RX_SENSE \
167 (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
168 HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
169
Andy Yan0cd9d142014-12-05 14:28:24 +0800170static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
171{
172 writel(val, hdmi->regs + (offset << 2));
173}
174
175static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
176{
177 return readl(hdmi->regs + (offset << 2));
178}
179
180static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200181{
182 writeb(val, hdmi->regs + offset);
183}
184
Andy Yan0cd9d142014-12-05 14:28:24 +0800185static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200186{
187 return readb(hdmi->regs + offset);
188}
189
Andy Yan0cd9d142014-12-05 14:28:24 +0800190static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
191{
192 hdmi->write(hdmi, val, offset);
193}
194
195static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
196{
197 return hdmi->read(hdmi, offset);
198}
199
Andy Yanb21f4b62014-12-05 14:26:31 +0800200static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
Russell King812bc612013-11-04 12:42:02 +0000201{
202 u8 val = hdmi_readb(hdmi, reg) & ~mask;
Fabio Estevamb44ab1b2014-04-28 08:01:07 -0300203
Russell King812bc612013-11-04 12:42:02 +0000204 val |= data & mask;
205 hdmi_writeb(hdmi, val, reg);
206}
207
Andy Yanb21f4b62014-12-05 14:26:31 +0800208static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
Andy Yanb5878332014-12-05 14:23:52 +0800209 u8 shift, u8 mask)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200210{
Russell King812bc612013-11-04 12:42:02 +0000211 hdmi_modb(hdmi, data << shift, mask, reg);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200212}
213
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +0300214static void dw_hdmi_i2c_init(struct dw_hdmi *hdmi)
215{
216 /* Software reset */
217 hdmi_writeb(hdmi, 0x00, HDMI_I2CM_SOFTRSTZ);
218
219 /* Set Standard Mode speed (determined to be 100KHz on iMX6) */
220 hdmi_writeb(hdmi, 0x00, HDMI_I2CM_DIV);
221
222 /* Set done, not acknowledged and arbitration interrupt polarities */
223 hdmi_writeb(hdmi, HDMI_I2CM_INT_DONE_POL, HDMI_I2CM_INT);
224 hdmi_writeb(hdmi, HDMI_I2CM_CTLINT_NAC_POL | HDMI_I2CM_CTLINT_ARB_POL,
225 HDMI_I2CM_CTLINT);
226
227 /* Clear DONE and ERROR interrupts */
228 hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
229 HDMI_IH_I2CM_STAT0);
230
231 /* Mute DONE and ERROR interrupts */
232 hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
233 HDMI_IH_MUTE_I2CM_STAT0);
234}
235
236static int dw_hdmi_i2c_read(struct dw_hdmi *hdmi,
237 unsigned char *buf, unsigned int length)
238{
239 struct dw_hdmi_i2c *i2c = hdmi->i2c;
240 int stat;
241
242 if (!i2c->is_regaddr) {
243 dev_dbg(hdmi->dev, "set read register address to 0\n");
244 i2c->slave_reg = 0x00;
245 i2c->is_regaddr = true;
246 }
247
248 while (length--) {
249 reinit_completion(&i2c->cmp);
250
251 hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS);
252 hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ,
253 HDMI_I2CM_OPERATION);
254
255 stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10);
256 if (!stat)
257 return -EAGAIN;
258
259 /* Check for error condition on the bus */
260 if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR)
261 return -EIO;
262
263 *buf++ = hdmi_readb(hdmi, HDMI_I2CM_DATAI);
264 }
265
266 return 0;
267}
268
269static int dw_hdmi_i2c_write(struct dw_hdmi *hdmi,
270 unsigned char *buf, unsigned int length)
271{
272 struct dw_hdmi_i2c *i2c = hdmi->i2c;
273 int stat;
274
275 if (!i2c->is_regaddr) {
276 /* Use the first write byte as register address */
277 i2c->slave_reg = buf[0];
278 length--;
279 buf++;
280 i2c->is_regaddr = true;
281 }
282
283 while (length--) {
284 reinit_completion(&i2c->cmp);
285
286 hdmi_writeb(hdmi, *buf++, HDMI_I2CM_DATAO);
287 hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS);
288 hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_WRITE,
289 HDMI_I2CM_OPERATION);
290
291 stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10);
292 if (!stat)
293 return -EAGAIN;
294
295 /* Check for error condition on the bus */
296 if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR)
297 return -EIO;
298 }
299
300 return 0;
301}
302
303static int dw_hdmi_i2c_xfer(struct i2c_adapter *adap,
304 struct i2c_msg *msgs, int num)
305{
306 struct dw_hdmi *hdmi = i2c_get_adapdata(adap);
307 struct dw_hdmi_i2c *i2c = hdmi->i2c;
308 u8 addr = msgs[0].addr;
309 int i, ret = 0;
310
311 dev_dbg(hdmi->dev, "xfer: num: %d, addr: %#x\n", num, addr);
312
313 for (i = 0; i < num; i++) {
314 if (msgs[i].addr != addr) {
315 dev_warn(hdmi->dev,
316 "unsupported transfer, changed slave address\n");
317 return -EOPNOTSUPP;
318 }
319
320 if (msgs[i].len == 0) {
321 dev_dbg(hdmi->dev,
322 "unsupported transfer %d/%d, no data\n",
323 i + 1, num);
324 return -EOPNOTSUPP;
325 }
326 }
327
328 mutex_lock(&i2c->lock);
329
330 /* Unmute DONE and ERROR interrupts */
331 hdmi_writeb(hdmi, 0x00, HDMI_IH_MUTE_I2CM_STAT0);
332
333 /* Set slave device address taken from the first I2C message */
334 hdmi_writeb(hdmi, addr, HDMI_I2CM_SLAVE);
335
336 /* Set slave device register address on transfer */
337 i2c->is_regaddr = false;
338
339 for (i = 0; i < num; i++) {
340 dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n",
341 i + 1, num, msgs[i].len, msgs[i].flags);
342
343 if (msgs[i].flags & I2C_M_RD)
344 ret = dw_hdmi_i2c_read(hdmi, msgs[i].buf, msgs[i].len);
345 else
346 ret = dw_hdmi_i2c_write(hdmi, msgs[i].buf, msgs[i].len);
347
348 if (ret < 0)
349 break;
350 }
351
352 if (!ret)
353 ret = num;
354
355 /* Mute DONE and ERROR interrupts */
356 hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
357 HDMI_IH_MUTE_I2CM_STAT0);
358
359 mutex_unlock(&i2c->lock);
360
361 return ret;
362}
363
364static u32 dw_hdmi_i2c_func(struct i2c_adapter *adapter)
365{
366 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
367}
368
369static const struct i2c_algorithm dw_hdmi_algorithm = {
370 .master_xfer = dw_hdmi_i2c_xfer,
371 .functionality = dw_hdmi_i2c_func,
372};
373
374static struct i2c_adapter *dw_hdmi_i2c_adapter(struct dw_hdmi *hdmi)
375{
376 struct i2c_adapter *adap;
377 struct dw_hdmi_i2c *i2c;
378 int ret;
379
380 i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
381 if (!i2c)
382 return ERR_PTR(-ENOMEM);
383
384 mutex_init(&i2c->lock);
385 init_completion(&i2c->cmp);
386
387 adap = &i2c->adap;
388 adap->class = I2C_CLASS_DDC;
389 adap->owner = THIS_MODULE;
390 adap->dev.parent = hdmi->dev;
391 adap->algo = &dw_hdmi_algorithm;
392 strlcpy(adap->name, "DesignWare HDMI", sizeof(adap->name));
393 i2c_set_adapdata(adap, hdmi);
394
395 ret = i2c_add_adapter(adap);
396 if (ret) {
397 dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
398 devm_kfree(hdmi->dev, i2c);
399 return ERR_PTR(ret);
400 }
401
402 hdmi->i2c = i2c;
403
404 dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
405
406 return adap;
407}
408
Russell King351e1352015-01-31 14:50:23 +0000409static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
410 unsigned int n)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200411{
Russell King622494a2015-02-02 10:55:38 +0000412 /* Must be set/cleared first */
413 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200414
415 /* nshift factor = 0 */
Russell King812bc612013-11-04 12:42:02 +0000416 hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200417
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200418 hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
419 HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
Russell King622494a2015-02-02 10:55:38 +0000420 hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
421 hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
422
423 hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
424 hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
425 hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200426}
427
Russell Kingb195fbd2015-07-22 11:28:16 +0100428static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200429{
430 unsigned int n = (128 * freq) / 1000;
Russell Kingd0c96d12015-07-22 10:35:41 +0100431 unsigned int mult = 1;
432
433 while (freq > 48000) {
434 mult *= 2;
435 freq /= 2;
436 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200437
438 switch (freq) {
439 case 32000:
Russell King426701d2015-07-22 10:39:27 +0100440 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100441 n = 4576;
Russell King426701d2015-07-22 10:39:27 +0100442 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100443 n = 4096;
Russell King426701d2015-07-22 10:39:27 +0100444 else if (pixel_clk == 74176000 || pixel_clk == 148352000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200445 n = 11648;
446 else
447 n = 4096;
Russell Kingd0c96d12015-07-22 10:35:41 +0100448 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200449 break;
450
451 case 44100:
Russell King426701d2015-07-22 10:39:27 +0100452 if (pixel_clk == 25175000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200453 n = 7007;
Russell King426701d2015-07-22 10:39:27 +0100454 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200455 n = 17836;
Russell King426701d2015-07-22 10:39:27 +0100456 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100457 n = 8918;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200458 else
459 n = 6272;
Russell Kingd0c96d12015-07-22 10:35:41 +0100460 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200461 break;
462
463 case 48000:
Russell King426701d2015-07-22 10:39:27 +0100464 if (pixel_clk == 25175000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100465 n = 6864;
Russell King426701d2015-07-22 10:39:27 +0100466 else if (pixel_clk == 27027000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100467 n = 6144;
Russell King426701d2015-07-22 10:39:27 +0100468 else if (pixel_clk == 74176000)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200469 n = 11648;
Russell King426701d2015-07-22 10:39:27 +0100470 else if (pixel_clk == 148352000)
Russell Kingb195fbd2015-07-22 11:28:16 +0100471 n = 5824;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200472 else
473 n = 6144;
Russell Kingd0c96d12015-07-22 10:35:41 +0100474 n *= mult;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200475 break;
476
477 default:
478 break;
479 }
480
481 return n;
482}
483
Andy Yanb21f4b62014-12-05 14:26:31 +0800484static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
Russell Kingb195fbd2015-07-22 11:28:16 +0100485 unsigned long pixel_clk, unsigned int sample_rate)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200486{
Russell Kingdfbdaf52015-07-22 16:54:37 +0100487 unsigned long ftdms = pixel_clk;
Russell Kingf879b382015-03-27 12:53:29 +0000488 unsigned int n, cts;
Russell Kingdfbdaf52015-07-22 16:54:37 +0100489 u64 tmp;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200490
Russell Kingb195fbd2015-07-22 11:28:16 +0100491 n = hdmi_compute_n(sample_rate, pixel_clk);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200492
Russell Kingdfbdaf52015-07-22 16:54:37 +0100493 /*
494 * Compute the CTS value from the N value. Note that CTS and N
495 * can be up to 20 bits in total, so we need 64-bit math. Also
496 * note that our TDMS clock is not fully accurate; it is accurate
497 * to kHz. This can introduce an unnecessary remainder in the
498 * calculation below, so we don't try to warn about that.
499 */
500 tmp = (u64)ftdms * n;
501 do_div(tmp, 128 * sample_rate);
502 cts = tmp;
503
504 dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
505 __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
506 n, cts);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200507
Russell Kingb90120a2015-03-27 12:59:58 +0000508 spin_lock_irq(&hdmi->audio_lock);
509 hdmi->audio_n = n;
510 hdmi->audio_cts = cts;
511 hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
512 spin_unlock_irq(&hdmi->audio_lock);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200513}
514
Andy Yanb21f4b62014-12-05 14:26:31 +0800515static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200516{
Russell King6bcf4952015-02-02 11:01:08 +0000517 mutex_lock(&hdmi->audio_mutex);
Russell Kingb195fbd2015-07-22 11:28:16 +0100518 hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000519 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200520}
521
Andy Yanb21f4b62014-12-05 14:26:31 +0800522static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200523{
Russell King6bcf4952015-02-02 11:01:08 +0000524 mutex_lock(&hdmi->audio_mutex);
Russell Kingf879b382015-03-27 12:53:29 +0000525 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100526 hdmi->sample_rate);
Russell King6bcf4952015-02-02 11:01:08 +0000527 mutex_unlock(&hdmi->audio_mutex);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200528}
529
Russell Kingb5814ff2015-03-27 12:50:58 +0000530void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
531{
532 mutex_lock(&hdmi->audio_mutex);
533 hdmi->sample_rate = rate;
534 hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
Russell Kingb195fbd2015-07-22 11:28:16 +0100535 hdmi->sample_rate);
Russell Kingb5814ff2015-03-27 12:50:58 +0000536 mutex_unlock(&hdmi->audio_mutex);
537}
538EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
539
Russell Kingb90120a2015-03-27 12:59:58 +0000540void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
541{
542 unsigned long flags;
543
544 spin_lock_irqsave(&hdmi->audio_lock, flags);
545 hdmi->audio_enable = true;
546 hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
547 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
548}
549EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
550
551void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
552{
553 unsigned long flags;
554
555 spin_lock_irqsave(&hdmi->audio_lock, flags);
556 hdmi->audio_enable = false;
557 hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
558 spin_unlock_irqrestore(&hdmi->audio_lock, flags);
559}
560EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
561
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200562/*
563 * this submodule is responsible for the video data synchronization.
564 * for example, for RGB 4:4:4 input, the data map is defined as
565 * pin{47~40} <==> R[7:0]
566 * pin{31~24} <==> G[7:0]
567 * pin{15~8} <==> B[7:0]
568 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800569static void hdmi_video_sample(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200570{
571 int color_format = 0;
572 u8 val;
573
574 if (hdmi->hdmi_data.enc_in_format == RGB) {
575 if (hdmi->hdmi_data.enc_color_depth == 8)
576 color_format = 0x01;
577 else if (hdmi->hdmi_data.enc_color_depth == 10)
578 color_format = 0x03;
579 else if (hdmi->hdmi_data.enc_color_depth == 12)
580 color_format = 0x05;
581 else if (hdmi->hdmi_data.enc_color_depth == 16)
582 color_format = 0x07;
583 else
584 return;
585 } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
586 if (hdmi->hdmi_data.enc_color_depth == 8)
587 color_format = 0x09;
588 else if (hdmi->hdmi_data.enc_color_depth == 10)
589 color_format = 0x0B;
590 else if (hdmi->hdmi_data.enc_color_depth == 12)
591 color_format = 0x0D;
592 else if (hdmi->hdmi_data.enc_color_depth == 16)
593 color_format = 0x0F;
594 else
595 return;
596 } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
597 if (hdmi->hdmi_data.enc_color_depth == 8)
598 color_format = 0x16;
599 else if (hdmi->hdmi_data.enc_color_depth == 10)
600 color_format = 0x14;
601 else if (hdmi->hdmi_data.enc_color_depth == 12)
602 color_format = 0x12;
603 else
604 return;
605 }
606
607 val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
608 ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
609 HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
610 hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
611
612 /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
613 val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
614 HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
615 HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
616 hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
617 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
618 hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
619 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
620 hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
621 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
622 hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
623}
624
Andy Yanb21f4b62014-12-05 14:26:31 +0800625static int is_color_space_conversion(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200626{
Fabio Estevamba92b222014-02-06 10:12:03 -0200627 return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200628}
629
Andy Yanb21f4b62014-12-05 14:26:31 +0800630static int is_color_space_decimation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200631{
Fabio Estevamba92b222014-02-06 10:12:03 -0200632 if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
633 return 0;
634 if (hdmi->hdmi_data.enc_in_format == RGB ||
635 hdmi->hdmi_data.enc_in_format == YCBCR444)
636 return 1;
637 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200638}
639
Andy Yanb21f4b62014-12-05 14:26:31 +0800640static int is_color_space_interpolation(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200641{
Fabio Estevamba92b222014-02-06 10:12:03 -0200642 if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
643 return 0;
644 if (hdmi->hdmi_data.enc_out_format == RGB ||
645 hdmi->hdmi_data.enc_out_format == YCBCR444)
646 return 1;
647 return 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200648}
649
Andy Yanb21f4b62014-12-05 14:26:31 +0800650static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200651{
652 const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
Russell Kingc082f9d2013-11-04 12:10:40 +0000653 unsigned i;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200654 u32 csc_scale = 1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200655
656 if (is_color_space_conversion(hdmi)) {
657 if (hdmi->hdmi_data.enc_out_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200658 if (hdmi->hdmi_data.colorimetry ==
659 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200660 csc_coeff = &csc_coeff_rgb_out_eitu601;
661 else
662 csc_coeff = &csc_coeff_rgb_out_eitu709;
663 } else if (hdmi->hdmi_data.enc_in_format == RGB) {
Gulsah Kose256a38b2014-03-09 20:11:07 +0200664 if (hdmi->hdmi_data.colorimetry ==
665 HDMI_COLORIMETRY_ITU_601)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200666 csc_coeff = &csc_coeff_rgb_in_eitu601;
667 else
668 csc_coeff = &csc_coeff_rgb_in_eitu709;
669 csc_scale = 0;
670 }
671 }
672
Russell Kingc082f9d2013-11-04 12:10:40 +0000673 /* The CSC registers are sequential, alternating MSB then LSB */
674 for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
675 u16 coeff_a = (*csc_coeff)[0][i];
676 u16 coeff_b = (*csc_coeff)[1][i];
677 u16 coeff_c = (*csc_coeff)[2][i];
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200678
Andy Yanb5878332014-12-05 14:23:52 +0800679 hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000680 hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
681 hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
682 hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
Andy Yanb5878332014-12-05 14:23:52 +0800683 hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
Russell Kingc082f9d2013-11-04 12:10:40 +0000684 hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
685 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200686
Russell King812bc612013-11-04 12:42:02 +0000687 hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
688 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200689}
690
Andy Yanb21f4b62014-12-05 14:26:31 +0800691static void hdmi_video_csc(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200692{
693 int color_depth = 0;
694 int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
695 int decimation = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200696
697 /* YCC422 interpolation to 444 mode */
698 if (is_color_space_interpolation(hdmi))
699 interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
700 else if (is_color_space_decimation(hdmi))
701 decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
702
703 if (hdmi->hdmi_data.enc_color_depth == 8)
704 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
705 else if (hdmi->hdmi_data.enc_color_depth == 10)
706 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
707 else if (hdmi->hdmi_data.enc_color_depth == 12)
708 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
709 else if (hdmi->hdmi_data.enc_color_depth == 16)
710 color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
711 else
712 return;
713
714 /* Configure the CSC registers */
715 hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
Russell King812bc612013-11-04 12:42:02 +0000716 hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
717 HDMI_CSC_SCALE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200718
Andy Yanb21f4b62014-12-05 14:26:31 +0800719 dw_hdmi_update_csc_coeffs(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200720}
721
722/*
723 * HDMI video packetizer is used to packetize the data.
724 * for example, if input is YCC422 mode or repeater is used,
725 * data should be repacked this module can be bypassed.
726 */
Andy Yanb21f4b62014-12-05 14:26:31 +0800727static void hdmi_video_packetize(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200728{
729 unsigned int color_depth = 0;
730 unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
731 unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
732 struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
Russell Kingbebdf662013-11-04 12:55:30 +0000733 u8 val, vp_conf;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200734
Andy Yanb5878332014-12-05 14:23:52 +0800735 if (hdmi_data->enc_out_format == RGB ||
736 hdmi_data->enc_out_format == YCBCR444) {
737 if (!hdmi_data->enc_color_depth) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200738 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800739 } else if (hdmi_data->enc_color_depth == 8) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200740 color_depth = 4;
741 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
Andy Yanb5878332014-12-05 14:23:52 +0800742 } else if (hdmi_data->enc_color_depth == 10) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200743 color_depth = 5;
Andy Yanb5878332014-12-05 14:23:52 +0800744 } else if (hdmi_data->enc_color_depth == 12) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200745 color_depth = 6;
Andy Yanb5878332014-12-05 14:23:52 +0800746 } else if (hdmi_data->enc_color_depth == 16) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200747 color_depth = 7;
Andy Yanb5878332014-12-05 14:23:52 +0800748 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200749 return;
Andy Yanb5878332014-12-05 14:23:52 +0800750 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200751 } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
752 if (!hdmi_data->enc_color_depth ||
753 hdmi_data->enc_color_depth == 8)
754 remap_size = HDMI_VP_REMAP_YCC422_16bit;
755 else if (hdmi_data->enc_color_depth == 10)
756 remap_size = HDMI_VP_REMAP_YCC422_20bit;
757 else if (hdmi_data->enc_color_depth == 12)
758 remap_size = HDMI_VP_REMAP_YCC422_24bit;
759 else
760 return;
761 output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
Andy Yanb5878332014-12-05 14:23:52 +0800762 } else {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200763 return;
Andy Yanb5878332014-12-05 14:23:52 +0800764 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200765
766 /* set the packetizer registers */
767 val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
768 HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
769 ((hdmi_data->pix_repet_factor <<
770 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
771 HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
772 hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
773
Russell King812bc612013-11-04 12:42:02 +0000774 hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
775 HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200776
777 /* Data from pixel repeater block */
778 if (hdmi_data->pix_repet_factor > 1) {
Russell Kingbebdf662013-11-04 12:55:30 +0000779 vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
780 HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200781 } else { /* data from packetizer block */
Russell Kingbebdf662013-11-04 12:55:30 +0000782 vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
783 HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200784 }
785
Russell Kingbebdf662013-11-04 12:55:30 +0000786 hdmi_modb(hdmi, vp_conf,
787 HDMI_VP_CONF_PR_EN_MASK |
788 HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
789
Russell King812bc612013-11-04 12:42:02 +0000790 hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
791 HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200792
793 hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
794
795 if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
Russell Kingbebdf662013-11-04 12:55:30 +0000796 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
797 HDMI_VP_CONF_PP_EN_ENABLE |
798 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200799 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
Russell Kingbebdf662013-11-04 12:55:30 +0000800 vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
801 HDMI_VP_CONF_PP_EN_DISABLE |
802 HDMI_VP_CONF_YCC422_EN_ENABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200803 } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
Russell Kingbebdf662013-11-04 12:55:30 +0000804 vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
805 HDMI_VP_CONF_PP_EN_DISABLE |
806 HDMI_VP_CONF_YCC422_EN_DISABLE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200807 } else {
808 return;
809 }
810
Russell Kingbebdf662013-11-04 12:55:30 +0000811 hdmi_modb(hdmi, vp_conf,
812 HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
813 HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200814
Russell King812bc612013-11-04 12:42:02 +0000815 hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
816 HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
817 HDMI_VP_STUFF_PP_STUFFING_MASK |
818 HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200819
Russell King812bc612013-11-04 12:42:02 +0000820 hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
821 HDMI_VP_CONF);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200822}
823
Andy Yanb21f4b62014-12-05 14:26:31 +0800824static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800825 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200826{
Russell King812bc612013-11-04 12:42:02 +0000827 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
828 HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200829}
830
Andy Yanb21f4b62014-12-05 14:26:31 +0800831static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800832 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200833{
Russell King812bc612013-11-04 12:42:02 +0000834 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
835 HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200836}
837
Andy Yanb21f4b62014-12-05 14:26:31 +0800838static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800839 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200840{
Russell King812bc612013-11-04 12:42:02 +0000841 hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
842 HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200843}
844
Andy Yanb21f4b62014-12-05 14:26:31 +0800845static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800846 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200847{
848 hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
849}
850
Andy Yanb21f4b62014-12-05 14:26:31 +0800851static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
Andy Yanb5878332014-12-05 14:23:52 +0800852 unsigned char bit)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200853{
854 hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
855}
856
Andy Yanb21f4b62014-12-05 14:26:31 +0800857static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200858{
Andy Yana4d3b8b2014-12-05 14:31:09 +0800859 u32 val;
860
861 while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200862 if (msec-- == 0)
863 return false;
Emil Renner Berthing0e6bcf32014-03-30 00:21:21 +0100864 udelay(1000);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200865 }
Andy Yana4d3b8b2014-12-05 14:31:09 +0800866 hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
867
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200868 return true;
869}
870
Laurent Pinchartcc7e9622017-01-17 10:28:51 +0200871static void hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
Andy Yanb5878332014-12-05 14:23:52 +0800872 unsigned char addr)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200873{
874 hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
875 hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
876 hdmi_writeb(hdmi, (unsigned char)(data >> 8),
Andy Yanb5878332014-12-05 14:23:52 +0800877 HDMI_PHY_I2CM_DATAO_1_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200878 hdmi_writeb(hdmi, (unsigned char)(data >> 0),
Andy Yanb5878332014-12-05 14:23:52 +0800879 HDMI_PHY_I2CM_DATAO_0_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200880 hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
Andy Yanb5878332014-12-05 14:23:52 +0800881 HDMI_PHY_I2CM_OPERATION_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200882 hdmi_phy_wait_i2c_done(hdmi, 1000);
883}
884
Russell King2fada102015-07-28 12:21:34 +0100885static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200886{
Russell King2fada102015-07-28 12:21:34 +0100887 hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200888 HDMI_PHY_CONF0_PDZ_OFFSET,
889 HDMI_PHY_CONF0_PDZ_MASK);
890}
891
Andy Yanb21f4b62014-12-05 14:26:31 +0800892static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200893{
894 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
895 HDMI_PHY_CONF0_ENTMDS_OFFSET,
896 HDMI_PHY_CONF0_ENTMDS_MASK);
897}
898
Andy Yand346c142014-12-05 14:31:53 +0800899static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
900{
901 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
902 HDMI_PHY_CONF0_SPARECTRL_OFFSET,
903 HDMI_PHY_CONF0_SPARECTRL_MASK);
904}
905
Andy Yanb21f4b62014-12-05 14:26:31 +0800906static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200907{
908 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
909 HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
910 HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
911}
912
Andy Yanb21f4b62014-12-05 14:26:31 +0800913static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200914{
915 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
916 HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
917 HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
918}
919
Andy Yanb21f4b62014-12-05 14:26:31 +0800920static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200921{
922 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
923 HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
924 HDMI_PHY_CONF0_SELDATAENPOL_MASK);
925}
926
Andy Yanb21f4b62014-12-05 14:26:31 +0800927static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200928{
929 hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
930 HDMI_PHY_CONF0_SELDIPIF_OFFSET,
931 HDMI_PHY_CONF0_SELDIPIF_MASK);
932}
933
Andy Yanb21f4b62014-12-05 14:26:31 +0800934static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200935 unsigned char res, int cscon)
936{
Russell King39cc1532015-03-31 18:34:11 +0100937 unsigned res_idx;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200938 u8 val, msec;
Russell King39cc1532015-03-31 18:34:11 +0100939 const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
940 const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
941 const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
942 const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200943
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200944 if (prep)
945 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000946
947 switch (res) {
948 case 0: /* color resolution 0 is 8 bit colour depth */
949 case 8:
Andy Yanb21f4b62014-12-05 14:26:31 +0800950 res_idx = DW_HDMI_RES_8;
Russell King3e46f152013-11-04 11:24:00 +0000951 break;
952 case 10:
Andy Yanb21f4b62014-12-05 14:26:31 +0800953 res_idx = DW_HDMI_RES_10;
Russell King3e46f152013-11-04 11:24:00 +0000954 break;
955 case 12:
Andy Yanb21f4b62014-12-05 14:26:31 +0800956 res_idx = DW_HDMI_RES_12;
Russell King3e46f152013-11-04 11:24:00 +0000957 break;
958 default:
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200959 return -EINVAL;
Russell King3e46f152013-11-04 11:24:00 +0000960 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200961
Russell King39cc1532015-03-31 18:34:11 +0100962 /* PLL/MPLL Cfg - always match on final entry */
963 for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
964 if (hdmi->hdmi_data.video_mode.mpixelclock <=
965 mpll_config->mpixelclock)
966 break;
967
968 for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
969 if (hdmi->hdmi_data.video_mode.mpixelclock <=
970 curr_ctrl->mpixelclock)
971 break;
972
973 for (; phy_config->mpixelclock != ~0UL; phy_config++)
974 if (hdmi->hdmi_data.video_mode.mpixelclock <=
975 phy_config->mpixelclock)
976 break;
977
978 if (mpll_config->mpixelclock == ~0UL ||
979 curr_ctrl->mpixelclock == ~0UL ||
980 phy_config->mpixelclock == ~0UL) {
981 dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
982 hdmi->hdmi_data.video_mode.mpixelclock);
983 return -EINVAL;
984 }
985
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200986 /* Enable csc path */
987 if (cscon)
988 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
989 else
990 val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
991
992 hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
993
994 /* gen2 tx power off */
Andy Yanb21f4b62014-12-05 14:26:31 +0800995 dw_hdmi_phy_gen2_txpwron(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200996
997 /* gen2 pddq */
Andy Yanb21f4b62014-12-05 14:26:31 +0800998 dw_hdmi_phy_gen2_pddq(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -0200999
1000 /* PHY reset */
1001 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
1002 hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
1003
1004 hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
1005
1006 hdmi_phy_test_clear(hdmi, 1);
1007 hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
Andy Yanb5878332014-12-05 14:23:52 +08001008 HDMI_PHY_I2CM_SLAVE_ADDR);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001009 hdmi_phy_test_clear(hdmi, 0);
1010
Russell King39cc1532015-03-31 18:34:11 +01001011 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
1012 hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001013
Russell King3e46f152013-11-04 11:24:00 +00001014 /* CURRCTRL */
Russell King39cc1532015-03-31 18:34:11 +01001015 hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
Russell King3e46f152013-11-04 11:24:00 +00001016
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001017 hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
1018 hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
Andy Yanaaa757a2014-12-05 14:25:50 +08001019
Russell King39cc1532015-03-31 18:34:11 +01001020 hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
1021 hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
1022 hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
Yakir Yang034705a2015-03-31 23:56:10 -04001023
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001024 /* REMOVE CLK TERM */
1025 hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
1026
Russell King2fada102015-07-28 12:21:34 +01001027 dw_hdmi_phy_enable_powerdown(hdmi, false);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001028
1029 /* toggle TMDS enable */
Andy Yanb21f4b62014-12-05 14:26:31 +08001030 dw_hdmi_phy_enable_tmds(hdmi, 0);
1031 dw_hdmi_phy_enable_tmds(hdmi, 1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001032
1033 /* gen2 tx power on */
Andy Yanb21f4b62014-12-05 14:26:31 +08001034 dw_hdmi_phy_gen2_txpwron(hdmi, 1);
1035 dw_hdmi_phy_gen2_pddq(hdmi, 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001036
Andy Yan12b9f202015-01-07 15:48:27 +08001037 if (hdmi->dev_type == RK3288_HDMI)
1038 dw_hdmi_phy_enable_spare(hdmi, 1);
1039
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001040 /*Wait for PHY PLL lock */
1041 msec = 5;
1042 do {
1043 val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
1044 if (!val)
1045 break;
1046
1047 if (msec == 0) {
1048 dev_err(hdmi->dev, "PHY PLL not locked\n");
1049 return -ETIMEDOUT;
1050 }
1051
1052 udelay(1000);
1053 msec--;
1054 } while (1);
1055
1056 return 0;
1057}
1058
Andy Yanb21f4b62014-12-05 14:26:31 +08001059static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001060{
1061 int i, ret;
Russell King05b13422015-07-21 15:35:52 +01001062 bool cscon;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001063
1064 /*check csc whether needed activated in HDMI mode */
Russell King05b13422015-07-21 15:35:52 +01001065 cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001066
1067 /* HDMI Phy spec says to do the phy initialization sequence twice */
1068 for (i = 0; i < 2; i++) {
Andy Yanb21f4b62014-12-05 14:26:31 +08001069 dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
1070 dw_hdmi_phy_sel_interface_control(hdmi, 0);
1071 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001072 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001073
1074 /* Enable CSC */
1075 ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
1076 if (ret)
1077 return ret;
1078 }
1079
1080 hdmi->phy_enabled = true;
1081 return 0;
1082}
1083
Andy Yanb21f4b62014-12-05 14:26:31 +08001084static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001085{
Russell King812bc612013-11-04 12:42:02 +00001086 u8 de;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001087
1088 if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
1089 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
1090 else
1091 de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
1092
1093 /* disable rx detect */
Russell King812bc612013-11-04 12:42:02 +00001094 hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
1095 HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001096
Russell King812bc612013-11-04 12:42:02 +00001097 hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001098
Russell King812bc612013-11-04 12:42:02 +00001099 hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
1100 HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001101}
1102
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001103static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001104{
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001105 struct hdmi_avi_infoframe frame;
1106 u8 val;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001107
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001108 /* Initialise info frame from DRM mode */
1109 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001110
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001111 if (hdmi->hdmi_data.enc_out_format == YCBCR444)
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001112 frame.colorspace = HDMI_COLORSPACE_YUV444;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001113 else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001114 frame.colorspace = HDMI_COLORSPACE_YUV422;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001115 else
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001116 frame.colorspace = HDMI_COLORSPACE_RGB;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001117
1118 /* Set up colorimetry */
1119 if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001120 frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301121 if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001122 frame.extended_colorimetry =
1123 HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301124 else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001125 frame.extended_colorimetry =
1126 HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001127 } else if (hdmi->hdmi_data.enc_out_format != RGB) {
Russell Kingd083c312015-03-27 23:14:16 +00001128 frame.colorimetry = hdmi->hdmi_data.colorimetry;
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001129 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001130 } else { /* Carries no data */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001131 frame.colorimetry = HDMI_COLORIMETRY_NONE;
1132 frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001133 }
1134
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001135 frame.scan_mode = HDMI_SCAN_MODE_NONE;
1136
1137 /*
1138 * The Designware IP uses a different byte format from standard
1139 * AVI info frames, though generally the bits are in the correct
1140 * bytes.
1141 */
1142
1143 /*
Jose Abreub0118e72016-08-29 10:30:51 +01001144 * AVI data byte 1 differences: Colorspace in bits 0,1 rather than 5,6,
1145 * scan info in bits 4,5 rather than 0,1 and active aspect present in
1146 * bit 6 rather than 4.
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001147 */
Jose Abreub0118e72016-08-29 10:30:51 +01001148 val = (frame.scan_mode & 3) << 4 | (frame.colorspace & 3);
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001149 if (frame.active_aspect & 15)
1150 val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
1151 if (frame.top_bar || frame.bottom_bar)
1152 val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
1153 if (frame.left_bar || frame.right_bar)
1154 val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
1155 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
1156
1157 /* AVI data byte 2 differences: none */
1158 val = ((frame.colorimetry & 0x3) << 6) |
1159 ((frame.picture_aspect & 0x3) << 4) |
1160 (frame.active_aspect & 0xf);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001161 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
1162
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001163 /* AVI data byte 3 differences: none */
1164 val = ((frame.extended_colorimetry & 0x7) << 4) |
1165 ((frame.quantization_range & 0x3) << 2) |
1166 (frame.nups & 0x3);
1167 if (frame.itc)
1168 val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001169 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
1170
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001171 /* AVI data byte 4 differences: none */
1172 val = frame.video_code & 0x7f;
1173 hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001174
1175 /* AVI Data Byte 5- set up input and output pixel repetition */
1176 val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
1177 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
1178 HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
1179 ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
1180 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
1181 HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
1182 hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
1183
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001184 /*
1185 * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
1186 * ycc range in bits 2,3 rather than 6,7
1187 */
1188 val = ((frame.ycc_quantization_range & 0x3) << 2) |
1189 (frame.content_type & 0x3);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001190 hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
1191
1192 /* AVI Data Bytes 6-13 */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001193 hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
1194 hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
1195 hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
1196 hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
1197 hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
1198 hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
1199 hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
1200 hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001201}
1202
Andy Yanb21f4b62014-12-05 14:26:31 +08001203static void hdmi_av_composer(struct dw_hdmi *hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001204 const struct drm_display_mode *mode)
1205{
1206 u8 inv_val;
1207 struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
1208 int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
Russell Kinge80b9f42015-07-21 11:08:25 +01001209 unsigned int vdisplay;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001210
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001211 vmode->mpixelclock = mode->clock * 1000;
1212
1213 dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
1214
1215 /* Set up HDMI_FC_INVIDCONF */
1216 inv_val = (hdmi->hdmi_data.hdcp_enable ?
1217 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
1218 HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
1219
Russell Kingb91eee82015-03-27 23:27:17 +00001220 inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001221 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001222 HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001223
Russell Kingb91eee82015-03-27 23:27:17 +00001224 inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001225 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001226 HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001227
1228 inv_val |= (vmode->mdataenablepolarity ?
1229 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
1230 HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
1231
1232 if (hdmi->vic == 39)
1233 inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
1234 else
Russell Kingb91eee82015-03-27 23:27:17 +00001235 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001236 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
Russell Kingb91eee82015-03-27 23:27:17 +00001237 HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001238
Russell Kingb91eee82015-03-27 23:27:17 +00001239 inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001240 HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
Russell Kingb91eee82015-03-27 23:27:17 +00001241 HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001242
Russell King05b13422015-07-21 15:35:52 +01001243 inv_val |= hdmi->sink_is_hdmi ?
1244 HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
1245 HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001246
1247 hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
1248
Russell Kinge80b9f42015-07-21 11:08:25 +01001249 vdisplay = mode->vdisplay;
1250 vblank = mode->vtotal - mode->vdisplay;
1251 v_de_vs = mode->vsync_start - mode->vdisplay;
1252 vsync_len = mode->vsync_end - mode->vsync_start;
1253
1254 /*
1255 * When we're setting an interlaced mode, we need
1256 * to adjust the vertical timing to suit.
1257 */
1258 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1259 vdisplay /= 2;
1260 vblank /= 2;
1261 v_de_vs /= 2;
1262 vsync_len /= 2;
1263 }
1264
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001265 /* Set up horizontal active pixel width */
1266 hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
1267 hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
1268
1269 /* Set up vertical active lines */
Russell Kinge80b9f42015-07-21 11:08:25 +01001270 hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
1271 hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001272
1273 /* Set up horizontal blanking pixel region width */
1274 hblank = mode->htotal - mode->hdisplay;
1275 hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
1276 hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
1277
1278 /* Set up vertical blanking pixel region width */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001279 hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
1280
1281 /* Set up HSYNC active edge delay width (in pixel clks) */
1282 h_de_hs = mode->hsync_start - mode->hdisplay;
1283 hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
1284 hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
1285
1286 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001287 hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
1288
1289 /* Set up HSYNC active pulse width (in pixel clks) */
1290 hsync_len = mode->hsync_end - mode->hsync_start;
1291 hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
1292 hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
1293
1294 /* Set up VSYNC active edge delay (in lines) */
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001295 hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
1296}
1297
Andy Yanb21f4b62014-12-05 14:26:31 +08001298static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001299{
1300 if (!hdmi->phy_enabled)
1301 return;
1302
Andy Yanb21f4b62014-12-05 14:26:31 +08001303 dw_hdmi_phy_enable_tmds(hdmi, 0);
Russell King2fada102015-07-28 12:21:34 +01001304 dw_hdmi_phy_enable_powerdown(hdmi, true);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001305
1306 hdmi->phy_enabled = false;
1307}
1308
1309/* HDMI Initialization Step B.4 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001310static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001311{
1312 u8 clkdis;
1313
1314 /* control period minimum duration */
1315 hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
1316 hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
1317 hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
1318
1319 /* Set to fill TMDS data channels */
1320 hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
1321 hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
1322 hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
1323
1324 /* Enable pixel clock and tmds data path */
1325 clkdis = 0x7F;
1326 clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
1327 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1328
1329 clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
1330 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1331
1332 /* Enable csc path */
1333 if (is_color_space_conversion(hdmi)) {
1334 clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
1335 hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
1336 }
1337}
1338
Andy Yanb21f4b62014-12-05 14:26:31 +08001339static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001340{
Russell King812bc612013-11-04 12:42:02 +00001341 hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001342}
1343
1344/* Workaround to clear the overflow condition */
Andy Yanb21f4b62014-12-05 14:26:31 +08001345static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001346{
1347 int count;
1348 u8 val;
1349
1350 /* TMDS software reset */
1351 hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
1352
1353 val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
1354 if (hdmi->dev_type == IMX6DL_HDMI) {
1355 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1356 return;
1357 }
1358
1359 for (count = 0; count < 4; count++)
1360 hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
1361}
1362
Andy Yanb21f4b62014-12-05 14:26:31 +08001363static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001364{
1365 hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
1366 hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
1367}
1368
Andy Yanb21f4b62014-12-05 14:26:31 +08001369static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001370{
1371 hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
1372 HDMI_IH_MUTE_FC_STAT2);
1373}
1374
Andy Yanb21f4b62014-12-05 14:26:31 +08001375static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001376{
1377 int ret;
1378
1379 hdmi_disable_overflow_interrupts(hdmi);
1380
1381 hdmi->vic = drm_match_cea_mode(mode);
1382
1383 if (!hdmi->vic) {
1384 dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001385 } else {
1386 dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001387 }
1388
1389 if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
Andy Yanb5878332014-12-05 14:23:52 +08001390 (hdmi->vic == 21) || (hdmi->vic == 22) ||
1391 (hdmi->vic == 2) || (hdmi->vic == 3) ||
1392 (hdmi->vic == 17) || (hdmi->vic == 18))
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301393 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001394 else
Sachin Kamat5a819ed2014-01-28 10:33:16 +05301395 hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001396
Russell Kingd10ca822015-07-21 11:25:00 +01001397 hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001398 hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
1399
1400 /* TODO: Get input format from IPU (via FB driver interface) */
1401 hdmi->hdmi_data.enc_in_format = RGB;
1402
1403 hdmi->hdmi_data.enc_out_format = RGB;
1404
1405 hdmi->hdmi_data.enc_color_depth = 8;
1406 hdmi->hdmi_data.pix_repet_factor = 0;
1407 hdmi->hdmi_data.hdcp_enable = 0;
1408 hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
1409
1410 /* HDMI Initialization Step B.1 */
1411 hdmi_av_composer(hdmi, mode);
1412
1413 /* HDMI Initializateion Step B.2 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001414 ret = dw_hdmi_phy_init(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001415 if (ret)
1416 return ret;
1417
1418 /* HDMI Initialization Step B.3 */
Andy Yanb21f4b62014-12-05 14:26:31 +08001419 dw_hdmi_enable_video_path(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001420
Russell Kingf709ec02015-07-21 16:09:39 +01001421 if (hdmi->sink_has_audio) {
1422 dev_dbg(hdmi->dev, "sink has audio support\n");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001423
1424 /* HDMI Initialization Step E - Configure audio */
1425 hdmi_clk_regenerator_update_pixel_clock(hdmi);
1426 hdmi_enable_audio_clk(hdmi);
Russell Kingf709ec02015-07-21 16:09:39 +01001427 }
1428
1429 /* not for DVI mode */
1430 if (hdmi->sink_is_hdmi) {
1431 dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001432
1433 /* HDMI Initialization Step F - Configure AVI InfoFrame */
Russell Kingd4ac4cb2015-03-27 20:06:50 +00001434 hdmi_config_AVI(hdmi, mode);
Russell King05b13422015-07-21 15:35:52 +01001435 } else {
1436 dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001437 }
1438
1439 hdmi_video_packetize(hdmi);
1440 hdmi_video_csc(hdmi);
1441 hdmi_video_sample(hdmi);
1442 hdmi_tx_hdcp_config(hdmi);
1443
Andy Yanb21f4b62014-12-05 14:26:31 +08001444 dw_hdmi_clear_overflow(hdmi);
Russell King05b13422015-07-21 15:35:52 +01001445 if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001446 hdmi_enable_overflow_interrupts(hdmi);
1447
1448 return 0;
1449}
1450
1451/* Wait until we are registered to enable interrupts */
Andy Yanb21f4b62014-12-05 14:26:31 +08001452static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001453{
1454 hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
1455 HDMI_PHY_I2CM_INT_ADDR);
1456
1457 hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
1458 HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
1459 HDMI_PHY_I2CM_CTLINT_ADDR);
1460
1461 /* enable cable hot plug irq */
Russell Kingaeac23b2015-06-05 13:46:22 +01001462 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001463
1464 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001465 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1466 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001467
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001468 return 0;
1469}
1470
Andy Yanb21f4b62014-12-05 14:26:31 +08001471static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001472{
1473 u8 ih_mute;
1474
1475 /*
1476 * Boot up defaults are:
1477 * HDMI_IH_MUTE = 0x03 (disabled)
1478 * HDMI_IH_MUTE_* = 0x00 (enabled)
1479 *
1480 * Disable top level interrupt bits in HDMI block
1481 */
1482 ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
1483 HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1484 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
1485
1486 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1487
1488 /* by default mask all interrupts */
1489 hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
1490 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
1491 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
1492 hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
1493 hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
1494 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
1495 hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
1496 hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
1497 hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
1498 hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
1499 hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
1500 hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
1501 hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
1502 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
1503 hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
1504
1505 /* Disable interrupts in the IH_MUTE_* registers */
1506 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
1507 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
1508 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
1509 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
1510 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
1511 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
1512 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
1513 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
1514 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
1515 hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
1516
1517 /* Enable top level interrupt bits in HDMI block */
1518 ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
1519 HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
1520 hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
1521}
1522
Andy Yanb21f4b62014-12-05 14:26:31 +08001523static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001524{
Russell King381f05a2015-06-05 15:25:08 +01001525 hdmi->bridge_is_on = true;
Andy Yanb21f4b62014-12-05 14:26:31 +08001526 dw_hdmi_setup(hdmi, &hdmi->previous_mode);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001527}
1528
Andy Yanb21f4b62014-12-05 14:26:31 +08001529static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001530{
Andy Yanb21f4b62014-12-05 14:26:31 +08001531 dw_hdmi_phy_disable(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001532 hdmi->bridge_is_on = false;
1533}
1534
1535static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
1536{
1537 int force = hdmi->force;
1538
1539 if (hdmi->disabled) {
1540 force = DRM_FORCE_OFF;
1541 } else if (force == DRM_FORCE_UNSPECIFIED) {
Russell Kingaeac23b2015-06-05 13:46:22 +01001542 if (hdmi->rxsense)
Russell King381f05a2015-06-05 15:25:08 +01001543 force = DRM_FORCE_ON;
1544 else
1545 force = DRM_FORCE_OFF;
1546 }
1547
1548 if (force == DRM_FORCE_OFF) {
1549 if (hdmi->bridge_is_on)
1550 dw_hdmi_poweroff(hdmi);
1551 } else {
1552 if (!hdmi->bridge_is_on)
1553 dw_hdmi_poweron(hdmi);
1554 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001555}
1556
Russell Kingaeac23b2015-06-05 13:46:22 +01001557/*
1558 * Adjust the detection of RXSENSE according to whether we have a forced
1559 * connection mode enabled, or whether we have been disabled. There is
1560 * no point processing RXSENSE interrupts if we have a forced connection
1561 * state, or DRM has us disabled.
1562 *
1563 * We also disable rxsense interrupts when we think we're disconnected
1564 * to avoid floating TDMS signals giving false rxsense interrupts.
1565 *
1566 * Note: we still need to listen for HPD interrupts even when DRM has us
1567 * disabled so that we can detect a connect event.
1568 */
1569static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
1570{
1571 u8 old_mask = hdmi->phy_mask;
1572
1573 if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
1574 hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
1575 else
1576 hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
1577
1578 if (old_mask != hdmi->phy_mask)
1579 hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
1580}
1581
Andy Yanb21f4b62014-12-05 14:26:31 +08001582static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
Steve Longerbeameb10d632014-12-18 18:00:24 -08001583 struct drm_display_mode *orig_mode,
1584 struct drm_display_mode *mode)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001585{
Andy Yanb21f4b62014-12-05 14:26:31 +08001586 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001587
Russell Kingb872a8e2015-06-05 12:22:46 +01001588 mutex_lock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001589
1590 /* Store the display mode for plugin/DKMS poweron events */
1591 memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
Russell Kingb872a8e2015-06-05 12:22:46 +01001592
1593 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001594}
1595
Andy Yanb21f4b62014-12-05 14:26:31 +08001596static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001597{
Andy Yanb21f4b62014-12-05 14:26:31 +08001598 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001599
Russell Kingb872a8e2015-06-05 12:22:46 +01001600 mutex_lock(&hdmi->mutex);
1601 hdmi->disabled = true;
Russell King381f05a2015-06-05 15:25:08 +01001602 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001603 dw_hdmi_update_phy_mask(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001604 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001605}
1606
Andy Yanb21f4b62014-12-05 14:26:31 +08001607static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
Andy Yan3d1b35a2014-12-05 14:25:05 +08001608{
Andy Yanb21f4b62014-12-05 14:26:31 +08001609 struct dw_hdmi *hdmi = bridge->driver_private;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001610
Russell Kingb872a8e2015-06-05 12:22:46 +01001611 mutex_lock(&hdmi->mutex);
Russell Kingb872a8e2015-06-05 12:22:46 +01001612 hdmi->disabled = false;
Russell King381f05a2015-06-05 15:25:08 +01001613 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001614 dw_hdmi_update_phy_mask(hdmi);
Russell Kingb872a8e2015-06-05 12:22:46 +01001615 mutex_unlock(&hdmi->mutex);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001616}
1617
Andy Yanb21f4b62014-12-05 14:26:31 +08001618static enum drm_connector_status
1619dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001620{
Andy Yanb21f4b62014-12-05 14:26:31 +08001621 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Russell Kingd94905e2013-11-03 22:23:24 +00001622 connector);
Russell King98dbead2014-04-18 10:46:45 +01001623
Russell King381f05a2015-06-05 15:25:08 +01001624 mutex_lock(&hdmi->mutex);
1625 hdmi->force = DRM_FORCE_UNSPECIFIED;
1626 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001627 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001628 mutex_unlock(&hdmi->mutex);
1629
Russell King98dbead2014-04-18 10:46:45 +01001630 return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
1631 connector_status_connected : connector_status_disconnected;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001632}
1633
Andy Yanb21f4b62014-12-05 14:26:31 +08001634static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001635{
Andy Yanb21f4b62014-12-05 14:26:31 +08001636 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001637 connector);
1638 struct edid *edid;
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001639 int ret = 0;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001640
1641 if (!hdmi->ddc)
1642 return 0;
1643
1644 edid = drm_get_edid(connector, hdmi->ddc);
1645 if (edid) {
1646 dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
1647 edid->width_cm, edid->height_cm);
1648
Russell King05b13422015-07-21 15:35:52 +01001649 hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
Russell Kingf709ec02015-07-21 16:09:39 +01001650 hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001651 drm_mode_connector_update_edid_property(connector, edid);
1652 ret = drm_add_edid_modes(connector, edid);
Russell Kingf5ce4052013-11-07 16:06:01 +00001653 /* Store the ELD */
1654 drm_edid_to_eld(connector, edid);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001655 kfree(edid);
1656 } else {
1657 dev_dbg(hdmi->dev, "failed to get edid\n");
1658 }
1659
Doug Anderson6c7e66e2015-06-04 11:04:36 -07001660 return ret;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001661}
1662
Andy Yan632d0352014-12-05 14:30:21 +08001663static enum drm_mode_status
1664dw_hdmi_connector_mode_valid(struct drm_connector *connector,
1665 struct drm_display_mode *mode)
1666{
1667 struct dw_hdmi *hdmi = container_of(connector,
1668 struct dw_hdmi, connector);
1669 enum drm_mode_status mode_status = MODE_OK;
1670
Russell King8add4192015-07-22 11:14:00 +01001671 /* We don't support double-clocked modes */
1672 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1673 return MODE_BAD;
1674
Andy Yan632d0352014-12-05 14:30:21 +08001675 if (hdmi->plat_data->mode_valid)
1676 mode_status = hdmi->plat_data->mode_valid(connector, mode);
1677
1678 return mode_status;
1679}
1680
Russell King381f05a2015-06-05 15:25:08 +01001681static void dw_hdmi_connector_force(struct drm_connector *connector)
1682{
1683 struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
1684 connector);
1685
1686 mutex_lock(&hdmi->mutex);
1687 hdmi->force = connector->force;
1688 dw_hdmi_update_power(hdmi);
Russell Kingaeac23b2015-06-05 13:46:22 +01001689 dw_hdmi_update_phy_mask(hdmi);
Russell King381f05a2015-06-05 15:25:08 +01001690 mutex_unlock(&hdmi->mutex);
1691}
1692
Ville Syrjälädae91e42015-12-15 12:21:02 +01001693static const struct drm_connector_funcs dw_hdmi_connector_funcs = {
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001694 .dpms = drm_atomic_helper_connector_dpms,
1695 .fill_modes = drm_helper_probe_single_connector_modes,
1696 .detect = dw_hdmi_connector_detect,
Marek Vasutfdd83262016-10-05 16:31:33 +02001697 .destroy = drm_connector_cleanup,
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001698 .force = dw_hdmi_connector_force,
1699 .reset = drm_atomic_helper_connector_reset,
1700 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1701 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1702};
1703
Ville Syrjälädae91e42015-12-15 12:21:02 +01001704static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001705 .get_modes = dw_hdmi_connector_get_modes,
Andy Yan632d0352014-12-05 14:30:21 +08001706 .mode_valid = dw_hdmi_connector_mode_valid,
Boris Brezillonc2a441f2016-06-07 13:48:15 +02001707 .best_encoder = drm_atomic_helper_best_encoder,
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001708};
1709
Ville Syrjälädae91e42015-12-15 12:21:02 +01001710static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
Andy Yanb21f4b62014-12-05 14:26:31 +08001711 .enable = dw_hdmi_bridge_enable,
1712 .disable = dw_hdmi_bridge_disable,
Andy Yanb21f4b62014-12-05 14:26:31 +08001713 .mode_set = dw_hdmi_bridge_mode_set,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001714};
1715
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001716static irqreturn_t dw_hdmi_i2c_irq(struct dw_hdmi *hdmi)
1717{
1718 struct dw_hdmi_i2c *i2c = hdmi->i2c;
1719 unsigned int stat;
1720
1721 stat = hdmi_readb(hdmi, HDMI_IH_I2CM_STAT0);
1722 if (!stat)
1723 return IRQ_NONE;
1724
1725 hdmi_writeb(hdmi, stat, HDMI_IH_I2CM_STAT0);
1726
1727 i2c->stat = stat;
1728
1729 complete(&i2c->cmp);
1730
1731 return IRQ_HANDLED;
1732}
1733
Andy Yanb21f4b62014-12-05 14:26:31 +08001734static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
Russell Kingd94905e2013-11-03 22:23:24 +00001735{
Andy Yanb21f4b62014-12-05 14:26:31 +08001736 struct dw_hdmi *hdmi = dev_id;
Russell Kingd94905e2013-11-03 22:23:24 +00001737 u8 intr_stat;
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001738 irqreturn_t ret = IRQ_NONE;
1739
1740 if (hdmi->i2c)
1741 ret = dw_hdmi_i2c_irq(hdmi);
Russell Kingd94905e2013-11-03 22:23:24 +00001742
1743 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001744 if (intr_stat) {
Russell Kingd94905e2013-11-03 22:23:24 +00001745 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001746 return IRQ_WAKE_THREAD;
1747 }
Russell Kingd94905e2013-11-03 22:23:24 +00001748
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001749 return ret;
Russell Kingd94905e2013-11-03 22:23:24 +00001750}
1751
Andy Yanb21f4b62014-12-05 14:26:31 +08001752static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001753{
Andy Yanb21f4b62014-12-05 14:26:31 +08001754 struct dw_hdmi *hdmi = dev_id;
Russell Kingaeac23b2015-06-05 13:46:22 +01001755 u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001756
1757 intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001758 phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001759 phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001760
Russell Kingaeac23b2015-06-05 13:46:22 +01001761 phy_pol_mask = 0;
1762 if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
1763 phy_pol_mask |= HDMI_PHY_HPD;
1764 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
1765 phy_pol_mask |= HDMI_PHY_RX_SENSE0;
1766 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
1767 phy_pol_mask |= HDMI_PHY_RX_SENSE1;
1768 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
1769 phy_pol_mask |= HDMI_PHY_RX_SENSE2;
1770 if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
1771 phy_pol_mask |= HDMI_PHY_RX_SENSE3;
1772
1773 if (phy_pol_mask)
1774 hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
1775
1776 /*
1777 * RX sense tells us whether the TDMS transmitters are detecting
1778 * load - in other words, there's something listening on the
1779 * other end of the link. Use this to decide whether we should
1780 * power on the phy as HPD may be toggled by the sink to merely
1781 * ask the source to re-read the EDID.
1782 */
1783 if (intr_stat &
1784 (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
Russell Kingb872a8e2015-06-05 12:22:46 +01001785 mutex_lock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001786 if (!hdmi->disabled && !hdmi->force) {
1787 /*
1788 * If the RX sense status indicates we're disconnected,
1789 * clear the software rxsense status.
1790 */
1791 if (!(phy_stat & HDMI_PHY_RX_SENSE))
1792 hdmi->rxsense = false;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001793
Russell Kingaeac23b2015-06-05 13:46:22 +01001794 /*
1795 * Only set the software rxsense status when both
1796 * rxsense and hpd indicates we're connected.
1797 * This avoids what seems to be bad behaviour in
1798 * at least iMX6S versions of the phy.
1799 */
1800 if (phy_stat & HDMI_PHY_HPD)
1801 hdmi->rxsense = true;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001802
Russell Kingaeac23b2015-06-05 13:46:22 +01001803 dw_hdmi_update_power(hdmi);
1804 dw_hdmi_update_phy_mask(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001805 }
Russell Kingb872a8e2015-06-05 12:22:46 +01001806 mutex_unlock(&hdmi->mutex);
Russell Kingaeac23b2015-06-05 13:46:22 +01001807 }
1808
1809 if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
1810 dev_dbg(hdmi->dev, "EVENT=%s\n",
1811 phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
Russell King4b9bcaa2015-06-06 00:12:41 +01001812 drm_helper_hpd_irq_event(hdmi->bridge->dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001813 }
1814
1815 hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
Russell Kingaeac23b2015-06-05 13:46:22 +01001816 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1817 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001818
1819 return IRQ_HANDLED;
1820}
1821
Andy Yanb21f4b62014-12-05 14:26:31 +08001822static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001823{
Andy Yan3d1b35a2014-12-05 14:25:05 +08001824 struct drm_encoder *encoder = hdmi->encoder;
1825 struct drm_bridge *bridge;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001826 int ret;
1827
Andy Yan3d1b35a2014-12-05 14:25:05 +08001828 bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
1829 if (!bridge) {
1830 DRM_ERROR("Failed to allocate drm bridge\n");
1831 return -ENOMEM;
1832 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001833
Andy Yan3d1b35a2014-12-05 14:25:05 +08001834 hdmi->bridge = bridge;
1835 bridge->driver_private = hdmi;
Fabio Estevamb5217bf2015-01-27 10:21:49 -02001836 bridge->funcs = &dw_hdmi_bridge_funcs;
Laurent Pinchart3bb80f22016-11-28 17:59:08 +02001837 ret = drm_bridge_attach(encoder, bridge, NULL);
Andy Yan3d1b35a2014-12-05 14:25:05 +08001838 if (ret) {
1839 DRM_ERROR("Failed to initialize bridge with drm\n");
1840 return -EINVAL;
1841 }
1842
Russell Kingd94905e2013-11-03 22:23:24 +00001843 hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001844
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001845 drm_connector_helper_add(&hdmi->connector,
Andy Yanb21f4b62014-12-05 14:26:31 +08001846 &dw_hdmi_connector_helper_funcs);
Mark Yao2c5b2cc2015-11-30 18:33:40 +08001847
Liu Ying6b7279e2016-07-08 17:41:00 +08001848 drm_connector_init(drm, &hdmi->connector,
1849 &dw_hdmi_connector_funcs,
1850 DRM_MODE_CONNECTOR_HDMIA);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001851
Andy Yan3d1b35a2014-12-05 14:25:05 +08001852 drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001853
1854 return 0;
1855}
1856
Laurent Pinchartecaa98f2017-01-17 10:28:52 +02001857int dw_hdmi_bind(struct device *dev, struct drm_encoder *encoder,
Andy Yan3d1b35a2014-12-05 14:25:05 +08001858 struct resource *iores, int irq,
1859 const struct dw_hdmi_plat_data *plat_data)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001860{
Russell King17b50012013-11-03 11:23:34 +00001861 struct device_node *np = dev->of_node;
Russell King7ed6c662013-11-07 16:01:45 +00001862 struct platform_device_info pdevinfo;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001863 struct device_node *ddc_node;
Andy Yanb21f4b62014-12-05 14:26:31 +08001864 struct dw_hdmi *hdmi;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001865 int ret;
Andy Yan0cd9d142014-12-05 14:28:24 +08001866 u32 val = 1;
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00001867 u8 config0;
1868 u8 config1;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001869
Russell King17b50012013-11-03 11:23:34 +00001870 hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001871 if (!hdmi)
1872 return -ENOMEM;
1873
Russell Kinge80b9f42015-07-21 11:08:25 +01001874 hdmi->connector.interlace_allowed = 1;
1875
Andy Yan3d1b35a2014-12-05 14:25:05 +08001876 hdmi->plat_data = plat_data;
Russell King17b50012013-11-03 11:23:34 +00001877 hdmi->dev = dev;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001878 hdmi->dev_type = plat_data->dev_type;
Russell King40678382013-11-07 15:35:06 +00001879 hdmi->sample_rate = 48000;
Andy Yan3d1b35a2014-12-05 14:25:05 +08001880 hdmi->encoder = encoder;
Russell Kingb872a8e2015-06-05 12:22:46 +01001881 hdmi->disabled = true;
Russell Kingaeac23b2015-06-05 13:46:22 +01001882 hdmi->rxsense = true;
1883 hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001884
Russell Kingb872a8e2015-06-05 12:22:46 +01001885 mutex_init(&hdmi->mutex);
Russell King6bcf4952015-02-02 11:01:08 +00001886 mutex_init(&hdmi->audio_mutex);
Russell Kingb90120a2015-03-27 12:59:58 +00001887 spin_lock_init(&hdmi->audio_lock);
Russell King6bcf4952015-02-02 11:01:08 +00001888
Andy Yan0cd9d142014-12-05 14:28:24 +08001889 of_property_read_u32(np, "reg-io-width", &val);
1890
1891 switch (val) {
1892 case 4:
1893 hdmi->write = dw_hdmi_writel;
1894 hdmi->read = dw_hdmi_readl;
1895 break;
1896 case 1:
1897 hdmi->write = dw_hdmi_writeb;
1898 hdmi->read = dw_hdmi_readb;
1899 break;
1900 default:
1901 dev_err(dev, "reg-io-width must be 1 or 4\n");
1902 return -EINVAL;
1903 }
1904
Philipp Zabelb5d45902014-03-05 10:20:56 +01001905 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001906 if (ddc_node) {
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001907 hdmi->ddc = of_get_i2c_adapter_by_node(ddc_node);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001908 of_node_put(ddc_node);
Andy Yanc2c38482014-12-05 14:24:28 +08001909 if (!hdmi->ddc) {
1910 dev_dbg(hdmi->dev, "failed to read ddc node\n");
1911 return -EPROBE_DEFER;
1912 }
1913
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001914 } else {
1915 dev_dbg(hdmi->dev, "no ddc property found\n");
1916 }
1917
Russell King17b50012013-11-03 11:23:34 +00001918 hdmi->regs = devm_ioremap_resource(dev, iores);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001919 if (IS_ERR(hdmi->regs)) {
1920 ret = PTR_ERR(hdmi->regs);
1921 goto err_res;
1922 }
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001923
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001924 hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
1925 if (IS_ERR(hdmi->isfr_clk)) {
1926 ret = PTR_ERR(hdmi->isfr_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001927 dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001928 goto err_res;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001929 }
1930
1931 ret = clk_prepare_enable(hdmi->isfr_clk);
1932 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001933 dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03001934 goto err_res;
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001935 }
1936
1937 hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
1938 if (IS_ERR(hdmi->iahb_clk)) {
1939 ret = PTR_ERR(hdmi->iahb_clk);
Andy Yanb5878332014-12-05 14:23:52 +08001940 dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001941 goto err_isfr;
1942 }
1943
1944 ret = clk_prepare_enable(hdmi->iahb_clk);
1945 if (ret) {
Andy Yanb5878332014-12-05 14:23:52 +08001946 dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001947 goto err_isfr;
1948 }
1949
1950 /* Product and revision IDs */
Russell King17b50012013-11-03 11:23:34 +00001951 dev_info(dev,
Andy Yanb5878332014-12-05 14:23:52 +08001952 "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
1953 hdmi_readb(hdmi, HDMI_DESIGN_ID),
1954 hdmi_readb(hdmi, HDMI_REVISION_ID),
1955 hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
1956 hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001957
1958 initialize_hdmi_ih_mutes(hdmi);
1959
Philipp Zabel639a2022015-01-07 13:43:50 +01001960 ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
1961 dw_hdmi_irq, IRQF_SHARED,
1962 dev_name(dev), hdmi);
1963 if (ret)
Fabio Estevamb33ef612015-01-27 10:54:12 -02001964 goto err_iahb;
Philipp Zabel639a2022015-01-07 13:43:50 +01001965
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001966 /*
1967 * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
1968 * N and cts values before enabling phy
1969 */
1970 hdmi_init_clk_regenerator(hdmi);
1971
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03001972 /* If DDC bus is not specified, try to register HDMI I2C bus */
1973 if (!hdmi->ddc) {
1974 hdmi->ddc = dw_hdmi_i2c_adapter(hdmi);
1975 if (IS_ERR(hdmi->ddc))
1976 hdmi->ddc = NULL;
1977 }
1978
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001979 /*
1980 * Configure registers related to HDMI interrupt
1981 * generation before registering IRQ.
1982 */
Russell Kingaeac23b2015-06-05 13:46:22 +01001983 hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001984
1985 /* Clear Hotplug interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001986 hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
1987 HDMI_IH_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001988
Andy Yanb21f4b62014-12-05 14:26:31 +08001989 ret = dw_hdmi_fb_registered(hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001990 if (ret)
1991 goto err_iahb;
1992
Laurent Pinchartecaa98f2017-01-17 10:28:52 +02001993 ret = dw_hdmi_register(encoder->dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02001994 if (ret)
1995 goto err_iahb;
1996
Russell Kingd94905e2013-11-03 22:23:24 +00001997 /* Unmute interrupts */
Russell Kingaeac23b2015-06-05 13:46:22 +01001998 hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
1999 HDMI_IH_MUTE_PHY_STAT0);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002000
Russell King7ed6c662013-11-07 16:01:45 +00002001 memset(&pdevinfo, 0, sizeof(pdevinfo));
2002 pdevinfo.parent = dev;
2003 pdevinfo.id = PLATFORM_DEVID_AUTO;
2004
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00002005 config0 = hdmi_readb(hdmi, HDMI_CONFIG0_ID);
2006 config1 = hdmi_readb(hdmi, HDMI_CONFIG1_ID);
2007
2008 if (config1 & HDMI_CONFIG1_AHB) {
2009 struct dw_hdmi_audio_data audio;
2010
Russell King7ed6c662013-11-07 16:01:45 +00002011 audio.phys = iores->start;
2012 audio.base = hdmi->regs;
2013 audio.irq = irq;
2014 audio.hdmi = hdmi;
Russell Kingf5ce4052013-11-07 16:06:01 +00002015 audio.eld = hdmi->connector.eld;
Russell King7ed6c662013-11-07 16:01:45 +00002016
2017 pdevinfo.name = "dw-hdmi-ahb-audio";
2018 pdevinfo.data = &audio;
2019 pdevinfo.size_data = sizeof(audio);
2020 pdevinfo.dma_mask = DMA_BIT_MASK(32);
2021 hdmi->audio = platform_device_register_full(&pdevinfo);
Kuninori Morimoto2761ba62016-11-08 01:00:57 +00002022 } else if (config0 & HDMI_CONFIG0_I2S) {
2023 struct dw_hdmi_i2s_audio_data audio;
2024
2025 audio.hdmi = hdmi;
2026 audio.write = hdmi_writeb;
2027 audio.read = hdmi_readb;
2028
2029 pdevinfo.name = "dw-hdmi-i2s-audio";
2030 pdevinfo.data = &audio;
2031 pdevinfo.size_data = sizeof(audio);
2032 pdevinfo.dma_mask = DMA_BIT_MASK(32);
2033 hdmi->audio = platform_device_register_full(&pdevinfo);
Russell King7ed6c662013-11-07 16:01:45 +00002034 }
2035
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002036 /* Reset HDMI DDC I2C master controller and mute I2CM interrupts */
2037 if (hdmi->i2c)
2038 dw_hdmi_i2c_init(hdmi);
2039
Russell King17b50012013-11-03 11:23:34 +00002040 dev_set_drvdata(dev, hdmi);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002041
2042 return 0;
2043
2044err_iahb:
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002045 if (hdmi->i2c) {
2046 i2c_del_adapter(&hdmi->i2c->adap);
2047 hdmi->ddc = NULL;
2048 }
2049
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002050 clk_disable_unprepare(hdmi->iahb_clk);
2051err_isfr:
2052 clk_disable_unprepare(hdmi->isfr_clk);
Vladimir Zapolskiy9f04a1f2016-08-16 23:26:43 +03002053err_res:
2054 i2c_put_adapter(hdmi->ddc);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002055
2056 return ret;
2057}
Andy Yanb21f4b62014-12-05 14:26:31 +08002058EXPORT_SYMBOL_GPL(dw_hdmi_bind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002059
Laurent Pinchartecaa98f2017-01-17 10:28:52 +02002060void dw_hdmi_unbind(struct device *dev)
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002061{
Andy Yanb21f4b62014-12-05 14:26:31 +08002062 struct dw_hdmi *hdmi = dev_get_drvdata(dev);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002063
Russell King7ed6c662013-11-07 16:01:45 +00002064 if (hdmi->audio && !IS_ERR(hdmi->audio))
2065 platform_device_unregister(hdmi->audio);
2066
Russell Kingd94905e2013-11-03 22:23:24 +00002067 /* Disable all interrupts */
2068 hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
2069
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002070 clk_disable_unprepare(hdmi->iahb_clk);
2071 clk_disable_unprepare(hdmi->isfr_clk);
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002072
2073 if (hdmi->i2c)
2074 i2c_del_adapter(&hdmi->i2c->adap);
2075 else
2076 i2c_put_adapter(hdmi->ddc);
Russell King17b50012013-11-03 11:23:34 +00002077}
Andy Yanb21f4b62014-12-05 14:26:31 +08002078EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002079
2080MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
Andy Yan3d1b35a2014-12-05 14:25:05 +08002081MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
2082MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
Vladimir Zapolskiy3efc2fa2016-08-24 08:46:37 +03002083MODULE_AUTHOR("Vladimir Zapolskiy <vladimir_zapolskiy@mentor.com>");
Andy Yanb21f4b62014-12-05 14:26:31 +08002084MODULE_DESCRIPTION("DW HDMI transmitter driver");
Fabio Estevam9aaf8802013-11-29 08:46:32 -02002085MODULE_LICENSE("GPL");
Andy Yanb21f4b62014-12-05 14:26:31 +08002086MODULE_ALIAS("platform:dw-hdmi");