blob: 2d0e8465a68b308449d2657e492e8ef5c9320110 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000047#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040048#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000049#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070050
51#include "ixgbe.h"
52#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000053#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000054#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070055
56char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070057static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000058 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000059#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000060char ixgbe_default_device_descr[] =
61 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000062#else
63static char ixgbe_default_device_descr[] =
64 "Intel(R) 10 Gigabit Network Connection";
65#endif
Don Skidmore93ac03b2013-05-15 07:34:50 +000066#define DRV_VERSION "3.15.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070067const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000068static const char ixgbe_copyright[] =
Don Skidmore434c5e32013-01-08 05:02:28 +000069 "Copyright (c) 1999-2013 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070070
71static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070072 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000073 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080074 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070075};
76
77/* ixgbe_pci_tbl - PCI Device ID Table
78 *
79 * Wildcard entries (PCI_ANY_ID) should come last
80 * Last entry must be all 0s
81 *
82 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
83 * Class, Class Mask, private data (not used) }
84 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000086 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115 /* required last entry */
116 {0, }
117};
118MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
119
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400120#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800121static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000122 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static struct notifier_block dca_notifier = {
124 .notifier_call = ixgbe_notify_dca,
125 .next = NULL,
126 .priority = 0
127};
128#endif
129
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000130#ifdef CONFIG_PCI_IOV
131static unsigned int max_vfs;
132module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000133MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000134 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000135#endif /* CONFIG_PCI_IOV */
136
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000137static unsigned int allow_unsupported_sfp;
138module_param(allow_unsupported_sfp, uint, 0);
139MODULE_PARM_DESC(allow_unsupported_sfp,
140 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
141
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000142#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
143static int debug = -1;
144module_param(debug, int, 0);
145MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
146
Auke Kok9a799d72007-09-15 14:07:45 -0700147MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
148MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
149MODULE_LICENSE("GPL");
150MODULE_VERSION(DRV_VERSION);
151
Jacob Kellerb8e82002013-04-09 07:20:09 +0000152static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
153 u32 reg, u16 *value)
154{
155 int pos = 0;
156 struct pci_dev *parent_dev;
157 struct pci_bus *parent_bus;
158
159 parent_bus = adapter->pdev->bus->parent;
160 if (!parent_bus)
161 return -1;
162
163 parent_dev = parent_bus->self;
164 if (!parent_dev)
165 return -1;
166
167 pos = pci_find_capability(parent_dev, PCI_CAP_ID_EXP);
168 if (!pos)
169 return -1;
170
171 pci_read_config_word(parent_dev, pos + reg, value);
172 return 0;
173}
174
175static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
176{
177 struct ixgbe_hw *hw = &adapter->hw;
178 u16 link_status = 0;
179 int err;
180
181 hw->bus.type = ixgbe_bus_type_pci_express;
182
183 /* Get the negotiated link width and speed from PCI config space of the
184 * parent, as this device is behind a switch
185 */
186 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
187
188 /* assume caller will handle error case */
189 if (err)
190 return err;
191
192 hw->bus.width = ixgbe_convert_bus_width(link_status);
193 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
194
195 return 0;
196}
197
Alexander Duyck70864002011-04-27 09:13:56 +0000198static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
199{
200 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
201 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
202 schedule_work(&adapter->service_task);
203}
204
205static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
206{
207 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
208
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000209 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000210 smp_mb__before_clear_bit();
211 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
212}
213
Taku Izumidcd79ae2010-04-27 14:39:53 +0000214struct ixgbe_reg_info {
215 u32 ofs;
216 char *name;
217};
218
219static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
220
221 /* General Registers */
222 {IXGBE_CTRL, "CTRL"},
223 {IXGBE_STATUS, "STATUS"},
224 {IXGBE_CTRL_EXT, "CTRL_EXT"},
225
226 /* Interrupt Registers */
227 {IXGBE_EICR, "EICR"},
228
229 /* RX Registers */
230 {IXGBE_SRRCTL(0), "SRRCTL"},
231 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
232 {IXGBE_RDLEN(0), "RDLEN"},
233 {IXGBE_RDH(0), "RDH"},
234 {IXGBE_RDT(0), "RDT"},
235 {IXGBE_RXDCTL(0), "RXDCTL"},
236 {IXGBE_RDBAL(0), "RDBAL"},
237 {IXGBE_RDBAH(0), "RDBAH"},
238
239 /* TX Registers */
240 {IXGBE_TDBAL(0), "TDBAL"},
241 {IXGBE_TDBAH(0), "TDBAH"},
242 {IXGBE_TDLEN(0), "TDLEN"},
243 {IXGBE_TDH(0), "TDH"},
244 {IXGBE_TDT(0), "TDT"},
245 {IXGBE_TXDCTL(0), "TXDCTL"},
246
247 /* List Terminator */
248 {}
249};
250
251
252/*
253 * ixgbe_regdump - register printout routine
254 */
255static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
256{
257 int i = 0, j = 0;
258 char rname[16];
259 u32 regs[64];
260
261 switch (reginfo->ofs) {
262 case IXGBE_SRRCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
265 break;
266 case IXGBE_DCA_RXCTRL(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
269 break;
270 case IXGBE_RDLEN(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
273 break;
274 case IXGBE_RDH(0):
275 for (i = 0; i < 64; i++)
276 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
277 break;
278 case IXGBE_RDT(0):
279 for (i = 0; i < 64; i++)
280 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
281 break;
282 case IXGBE_RXDCTL(0):
283 for (i = 0; i < 64; i++)
284 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
285 break;
286 case IXGBE_RDBAL(0):
287 for (i = 0; i < 64; i++)
288 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
289 break;
290 case IXGBE_RDBAH(0):
291 for (i = 0; i < 64; i++)
292 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
293 break;
294 case IXGBE_TDBAL(0):
295 for (i = 0; i < 64; i++)
296 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
297 break;
298 case IXGBE_TDBAH(0):
299 for (i = 0; i < 64; i++)
300 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
301 break;
302 case IXGBE_TDLEN(0):
303 for (i = 0; i < 64; i++)
304 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
305 break;
306 case IXGBE_TDH(0):
307 for (i = 0; i < 64; i++)
308 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
309 break;
310 case IXGBE_TDT(0):
311 for (i = 0; i < 64; i++)
312 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
313 break;
314 case IXGBE_TXDCTL(0):
315 for (i = 0; i < 64; i++)
316 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
317 break;
318 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000319 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000320 IXGBE_READ_REG(hw, reginfo->ofs));
321 return;
322 }
323
324 for (i = 0; i < 8; i++) {
325 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000326 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000327 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000328 pr_cont(" %08x", regs[i*8+j]);
329 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 }
331
332}
333
334/*
335 * ixgbe_dump - Print registers, tx-rings and rx-rings
336 */
337static void ixgbe_dump(struct ixgbe_adapter *adapter)
338{
339 struct net_device *netdev = adapter->netdev;
340 struct ixgbe_hw *hw = &adapter->hw;
341 struct ixgbe_reg_info *reginfo;
342 int n = 0;
343 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000344 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000345 union ixgbe_adv_tx_desc *tx_desc;
346 struct my_u0 { u64 a; u64 b; } *u0;
347 struct ixgbe_ring *rx_ring;
348 union ixgbe_adv_rx_desc *rx_desc;
349 struct ixgbe_rx_buffer *rx_buffer_info;
350 u32 staterr;
351 int i = 0;
352
353 if (!netif_msg_hw(adapter))
354 return;
355
356 /* Print netdevice Info */
357 if (netdev) {
358 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000359 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000360 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("%-15s %016lX %016lX %016lX\n",
362 netdev->name,
363 netdev->state,
364 netdev->trans_start,
365 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000366 }
367
368 /* Print Registers */
369 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000370 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000371 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
372 reginfo->name; reginfo++) {
373 ixgbe_regdump(hw, reginfo);
374 }
375
376 /* Print TX Ring Summary */
377 if (!netdev || !netif_running(netdev))
378 goto exit;
379
380 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000381 pr_info(" %s %s %s %s\n",
382 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
383 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000384 for (n = 0; n < adapter->num_tx_queues; n++) {
385 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000386 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000387 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000389 (u64)dma_unmap_addr(tx_buffer, dma),
390 dma_unmap_len(tx_buffer, len),
391 tx_buffer->next_to_watch,
392 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000393 }
394
395 /* Print TX Rings */
396 if (!netif_msg_tx_done(adapter))
397 goto rx_ring_summary;
398
399 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
400
401 /* Transmit Descriptor Formats
402 *
Josh Hay39ac8682012-09-26 05:59:36 +0000403 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 * +--------------------------------------------------------------+
405 * 0 | Buffer Address [63:0] |
406 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000407 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 * +--------------------------------------------------------------+
409 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000410 *
411 * 82598 Advanced Transmit Descriptor (Write-Back Format)
412 * +--------------------------------------------------------------+
413 * 0 | RSV [63:0] |
414 * +--------------------------------------------------------------+
415 * 8 | RSV | STA | NXTSEQ |
416 * +--------------------------------------------------------------+
417 * 63 36 35 32 31 0
418 *
419 * 82599+ Advanced Transmit Descriptor
420 * +--------------------------------------------------------------+
421 * 0 | Buffer Address [63:0] |
422 * +--------------------------------------------------------------+
423 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
424 * +--------------------------------------------------------------+
425 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
426 *
427 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
428 * +--------------------------------------------------------------+
429 * 0 | RSV [63:0] |
430 * +--------------------------------------------------------------+
431 * 8 | RSV | STA | RSV |
432 * +--------------------------------------------------------------+
433 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000434 */
435
436 for (n = 0; n < adapter->num_tx_queues; n++) {
437 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000438 pr_info("------------------------------------\n");
439 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
440 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000441 pr_info("%s%s %s %s %s %s\n",
442 "T [desc] [address 63:0 ] ",
443 "[PlPOIdStDDt Ln] [bi->dma ] ",
444 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000445
446 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000447 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000448 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000449 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000450 if (dma_unmap_len(tx_buffer, len) > 0) {
451 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
452 i,
453 le64_to_cpu(u0->a),
454 le64_to_cpu(u0->b),
455 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000456 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000457 tx_buffer->next_to_watch,
458 (u64)tx_buffer->time_stamp,
459 tx_buffer->skb);
460 if (i == tx_ring->next_to_use &&
461 i == tx_ring->next_to_clean)
462 pr_cont(" NTC/U\n");
463 else if (i == tx_ring->next_to_use)
464 pr_cont(" NTU\n");
465 else if (i == tx_ring->next_to_clean)
466 pr_cont(" NTC\n");
467 else
468 pr_cont("\n");
469
470 if (netif_msg_pktdata(adapter) &&
471 tx_buffer->skb)
472 print_hex_dump(KERN_INFO, "",
473 DUMP_PREFIX_ADDRESS, 16, 1,
474 tx_buffer->skb->data,
475 dma_unmap_len(tx_buffer, len),
476 true);
477 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000478 }
479 }
480
481 /* Print RX Rings Summary */
482rx_ring_summary:
483 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000484 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000485 for (n = 0; n < adapter->num_rx_queues; n++) {
486 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_info("%5d %5X %5X\n",
488 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 }
490
491 /* Print RX Rings */
492 if (!netif_msg_rx_status(adapter))
493 goto exit;
494
495 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
496
Josh Hay39ac8682012-09-26 05:59:36 +0000497 /* Receive Descriptor Formats
498 *
499 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000500 * 63 1 0
501 * +-----------------------------------------------------+
502 * 0 | Packet Buffer Address [63:1] |A0/NSE|
503 * +----------------------------------------------+------+
504 * 8 | Header Buffer Address [63:1] | DD |
505 * +-----------------------------------------------------+
506 *
507 *
Josh Hay39ac8682012-09-26 05:59:36 +0000508 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000509 *
510 * 63 48 47 32 31 30 21 20 16 15 4 3 0
511 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000512 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
513 * | Packet | IP | | | | Type | Type |
514 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 * +------------------------------------------------------+
516 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
517 * +------------------------------------------------------+
518 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000519 *
520 * 82599+ Advanced Receive Descriptor (Read) Format
521 * 63 1 0
522 * +-----------------------------------------------------+
523 * 0 | Packet Buffer Address [63:1] |A0/NSE|
524 * +----------------------------------------------+------+
525 * 8 | Header Buffer Address [63:1] | DD |
526 * +-----------------------------------------------------+
527 *
528 *
529 * 82599+ Advanced Receive Descriptor (Write-Back) Format
530 *
531 * 63 48 47 32 31 30 21 20 17 16 4 3 0
532 * +------------------------------------------------------+
533 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
534 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
535 * |/ Flow Dir Flt ID | | | | | |
536 * +------------------------------------------------------+
537 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
538 * +------------------------------------------------------+
539 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 */
Josh Hay39ac8682012-09-26 05:59:36 +0000541
Taku Izumidcd79ae2010-04-27 14:39:53 +0000542 for (n = 0; n < adapter->num_rx_queues; n++) {
543 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000544 pr_info("------------------------------------\n");
545 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
546 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000547 pr_info("%s%s%s",
548 "R [desc] [ PktBuf A0] ",
549 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000550 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000551 pr_info("%s%s%s",
552 "RWB[desc] [PcsmIpSHl PtRs] ",
553 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000554 "<-- Adv Rx Write-Back format\n");
555
556 for (i = 0; i < rx_ring->count; i++) {
557 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000558 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000559 u0 = (struct my_u0 *)rx_desc;
560 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
561 if (staterr & IXGBE_RXD_STAT_DD) {
562 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000563 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000564 "%016llX ---------------- %p", i,
565 le64_to_cpu(u0->a),
566 le64_to_cpu(u0->b),
567 rx_buffer_info->skb);
568 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000569 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000570 "%016llX %016llX %p", i,
571 le64_to_cpu(u0->a),
572 le64_to_cpu(u0->b),
573 (u64)rx_buffer_info->dma,
574 rx_buffer_info->skb);
575
Emil Tantilov9c50c032012-07-26 01:21:24 +0000576 if (netif_msg_pktdata(adapter) &&
577 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000578 print_hex_dump(KERN_INFO, "",
579 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000580 page_address(rx_buffer_info->page) +
581 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000582 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000583 }
584 }
585
586 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000587 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000588 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000589 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000590 else
Joe Perchesc7689572010-09-07 21:35:17 +0000591 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000592
593 }
594 }
595
596exit:
597 return;
598}
599
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800600static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
601{
602 u32 ctrl_ext;
603
604 /* Let firmware take over control of h/w */
605 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
606 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000607 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800608}
609
610static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
611{
612 u32 ctrl_ext;
613
614 /* Let firmware know the driver has taken over */
615 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
616 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000617 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800618}
Auke Kok9a799d72007-09-15 14:07:45 -0700619
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000620/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000621 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
622 * @adapter: pointer to adapter struct
623 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
624 * @queue: queue to map the corresponding interrupt to
625 * @msix_vector: the vector to map to the corresponding queue
626 *
627 */
628static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000629 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700630{
631 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000632 struct ixgbe_hw *hw = &adapter->hw;
633 switch (hw->mac.type) {
634 case ixgbe_mac_82598EB:
635 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
636 if (direction == -1)
637 direction = 0;
638 index = (((direction * 64) + queue) >> 2) & 0x1F;
639 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
640 ivar &= ~(0xFF << (8 * (queue & 0x3)));
641 ivar |= (msix_vector << (8 * (queue & 0x3)));
642 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
643 break;
644 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800645 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000646 if (direction == -1) {
647 /* other causes */
648 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
649 index = ((queue & 1) * 8);
650 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
651 ivar &= ~(0xFF << index);
652 ivar |= (msix_vector << index);
653 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
654 break;
655 } else {
656 /* tx or rx causes */
657 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
658 index = ((16 * (queue & 1)) + (8 * direction));
659 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
660 ivar &= ~(0xFF << index);
661 ivar |= (msix_vector << index);
662 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
663 break;
664 }
665 default:
666 break;
667 }
Auke Kok9a799d72007-09-15 14:07:45 -0700668}
669
Alexander Duyckfe49f042009-06-04 16:00:09 +0000670static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000671 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000672{
673 u32 mask;
674
Alexander Duyckbd508172010-11-16 19:27:03 -0800675 switch (adapter->hw.mac.type) {
676 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000677 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
678 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800679 break;
680 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800681 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000682 mask = (qmask & 0xFFFFFFFF);
683 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
684 mask = (qmask >> 32);
685 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800686 break;
687 default:
688 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000689 }
690}
691
Alexander Duyck729739b2012-02-08 07:51:06 +0000692void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
693 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000694{
Alexander Duyck729739b2012-02-08 07:51:06 +0000695 if (tx_buffer->skb) {
696 dev_kfree_skb_any(tx_buffer->skb);
697 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000698 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000699 dma_unmap_addr(tx_buffer, dma),
700 dma_unmap_len(tx_buffer, len),
701 DMA_TO_DEVICE);
702 } else if (dma_unmap_len(tx_buffer, len)) {
703 dma_unmap_page(ring->dev,
704 dma_unmap_addr(tx_buffer, dma),
705 dma_unmap_len(tx_buffer, len),
706 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000707 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000708 tx_buffer->next_to_watch = NULL;
709 tx_buffer->skb = NULL;
710 dma_unmap_len_set(tx_buffer, len, 0);
711 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700712}
713
Alexander Duyck943561d2012-05-09 22:14:44 -0700714static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
715{
716 struct ixgbe_hw *hw = &adapter->hw;
717 struct ixgbe_hw_stats *hwstats = &adapter->stats;
718 int i;
719 u32 data;
720
721 if ((hw->fc.current_mode != ixgbe_fc_full) &&
722 (hw->fc.current_mode != ixgbe_fc_rx_pause))
723 return;
724
725 switch (hw->mac.type) {
726 case ixgbe_mac_82598EB:
727 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
728 break;
729 default:
730 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
731 }
732 hwstats->lxoffrxc += data;
733
734 /* refill credits (no tx hang) if we received xoff */
735 if (!data)
736 return;
737
738 for (i = 0; i < adapter->num_tx_queues; i++)
739 clear_bit(__IXGBE_HANG_CHECK_ARMED,
740 &adapter->tx_ring[i]->state);
741}
742
John Fastabendc84d3242010-11-16 19:27:12 -0800743static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700744{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700745 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800746 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800747 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000748 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800749 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700750 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700751
Alexander Duyck943561d2012-05-09 22:14:44 -0700752 if (adapter->ixgbe_ieee_pfc)
753 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800754
Alexander Duyck943561d2012-05-09 22:14:44 -0700755 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
756 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800757 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700758 }
John Fastabendc84d3242010-11-16 19:27:12 -0800759
760 /* update stats for each tc, only valid with PFC enabled */
761 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000762 u32 pxoffrxc;
763
John Fastabendc84d3242010-11-16 19:27:12 -0800764 switch (hw->mac.type) {
765 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000766 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800767 break;
768 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000769 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800770 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000771 hwstats->pxoffrxc[i] += pxoffrxc;
772 /* Get the TC for given UP */
773 tc = netdev_get_prio_tc_map(adapter->netdev, i);
774 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700775 }
776
John Fastabendc84d3242010-11-16 19:27:12 -0800777 /* disarm tx queues that have received xoff frames */
778 for (i = 0; i < adapter->num_tx_queues; i++) {
779 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800780
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000781 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800782 if (xoff[tc])
783 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
784 }
785}
786
787static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
788{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000789 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800790}
791
792static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
793{
794 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
795 struct ixgbe_hw *hw = &adapter->hw;
796
797 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
798 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
799
800 if (head != tail)
801 return (head < tail) ?
802 tail - head : (tail + ring->count - head);
803
804 return 0;
805}
806
807static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
808{
809 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
810 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
811 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
812 bool ret = false;
813
814 clear_check_for_tx_hang(tx_ring);
815
816 /*
817 * Check for a hung queue, but be thorough. This verifies
818 * that a transmit has been completed since the previous
819 * check AND there is at least one packet pending. The
820 * ARMED bit is set to indicate a potential hang. The
821 * bit is cleared if a pause frame is received to remove
822 * false hang detection due to PFC or 802.3x frames. By
823 * requiring this to fail twice we avoid races with
824 * pfc clearing the ARMED bit and conditions where we
825 * run the check_tx_hang logic with a transmit completion
826 * pending but without time to complete it yet.
827 */
828 if ((tx_done_old == tx_done) && tx_pending) {
829 /* make sure it is true for two checks in a row */
830 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
831 &tx_ring->state);
832 } else {
833 /* update completed stats and continue */
834 tx_ring->tx_stats.tx_done_old = tx_done;
835 /* reset the countdown */
836 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
837 }
838
839 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700840}
841
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000842/**
843 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
844 * @adapter: driver private struct
845 **/
846static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
847{
848
849 /* Do the reset outside of interrupt context */
850 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
851 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +0000852 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000853 ixgbe_service_event_schedule(adapter);
854 }
855}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700856
Auke Kok9a799d72007-09-15 14:07:45 -0700857/**
858 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000859 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700860 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700861 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000862static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000863 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700864{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000865 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000866 struct ixgbe_tx_buffer *tx_buffer;
867 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700868 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000869 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000870 unsigned int i = tx_ring->next_to_clean;
871
872 if (test_bit(__IXGBE_DOWN, &adapter->state))
873 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700874
Alexander Duyckd3d00232011-07-15 02:31:25 +0000875 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000876 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000877 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800878
Alexander Duyck729739b2012-02-08 07:51:06 +0000879 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000880 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700881
Alexander Duyckd3d00232011-07-15 02:31:25 +0000882 /* if next_to_watch is not set then there is no work pending */
883 if (!eop_desc)
884 break;
885
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000886 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +0000887 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000888
Alexander Duyckd3d00232011-07-15 02:31:25 +0000889 /* if DD is not set pending work has not been completed */
890 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
891 break;
892
Alexander Duyckd3d00232011-07-15 02:31:25 +0000893 /* clear next_to_watch to prevent false hangs */
894 tx_buffer->next_to_watch = NULL;
895
Alexander Duyck091a6242012-02-08 07:51:01 +0000896 /* update the statistics for this packet */
897 total_bytes += tx_buffer->bytecount;
898 total_packets += tx_buffer->gso_segs;
899
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000900 /* free the skb */
901 dev_kfree_skb_any(tx_buffer->skb);
902
Alexander Duyck729739b2012-02-08 07:51:06 +0000903 /* unmap skb header data */
904 dma_unmap_single(tx_ring->dev,
905 dma_unmap_addr(tx_buffer, dma),
906 dma_unmap_len(tx_buffer, len),
907 DMA_TO_DEVICE);
908
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000909 /* clear tx_buffer data */
910 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000911 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000912
Alexander Duyck729739b2012-02-08 07:51:06 +0000913 /* unmap remaining buffers */
914 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000915 tx_buffer++;
916 tx_desc++;
917 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000918 if (unlikely(!i)) {
919 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000920 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000921 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000922 }
923
Alexander Duyck729739b2012-02-08 07:51:06 +0000924 /* unmap any remaining paged data */
925 if (dma_unmap_len(tx_buffer, len)) {
926 dma_unmap_page(tx_ring->dev,
927 dma_unmap_addr(tx_buffer, dma),
928 dma_unmap_len(tx_buffer, len),
929 DMA_TO_DEVICE);
930 dma_unmap_len_set(tx_buffer, len, 0);
931 }
932 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800933
Alexander Duyck729739b2012-02-08 07:51:06 +0000934 /* move us one more past the eop_desc for start of next pkt */
935 tx_buffer++;
936 tx_desc++;
937 i++;
938 if (unlikely(!i)) {
939 i -= tx_ring->count;
940 tx_buffer = tx_ring->tx_buffer_info;
941 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
942 }
943
944 /* issue prefetch for next Tx descriptor */
945 prefetch(tx_desc);
946
947 /* update budget accounting */
948 budget--;
949 } while (likely(budget));
950
951 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700952 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000953 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800954 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000955 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000956 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000957 q_vector->tx.total_bytes += total_bytes;
958 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800959
John Fastabendc84d3242010-11-16 19:27:12 -0800960 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800961 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800962 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800963 e_err(drv, "Detected Tx Unit Hang\n"
964 " Tx Queue <%d>\n"
965 " TDH, TDT <%x>, <%x>\n"
966 " next_to_use <%x>\n"
967 " next_to_clean <%x>\n"
968 "tx_buffer_info[next_to_clean]\n"
969 " time_stamp <%lx>\n"
970 " jiffies <%lx>\n",
971 tx_ring->queue_index,
972 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
973 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000974 tx_ring->next_to_use, i,
975 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800976
977 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
978
979 e_info(probe,
980 "tx hang %d detected on queue %d, resetting adapter\n",
981 adapter->tx_timeout_count + 1, tx_ring->queue_index);
982
983 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000984 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800985
986 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000987 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800988 }
Auke Kok9a799d72007-09-15 14:07:45 -0700989
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000990 netdev_tx_completed_queue(txring_txq(tx_ring),
991 total_packets, total_bytes);
992
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800993#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000994 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000995 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800996 /* Make sure that anybody stopping the queue after this
997 * sees the new next_to_clean.
998 */
999 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001000 if (__netif_subqueue_stopped(tx_ring->netdev,
1001 tx_ring->queue_index)
1002 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1003 netif_wake_subqueue(tx_ring->netdev,
1004 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001005 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001006 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001007 }
Auke Kok9a799d72007-09-15 14:07:45 -07001008
Alexander Duyck59224552011-08-31 00:01:06 +00001009 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001010}
1011
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001012#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001013static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001014 struct ixgbe_ring *tx_ring,
1015 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001016{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001017 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001018 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1019 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001020
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001021 switch (hw->mac.type) {
1022 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001023 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001024 break;
1025 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001026 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001027 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1028 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1029 break;
1030 default:
1031 /* for unknown hardware do not write register */
1032 return;
1033 }
1034
1035 /*
1036 * We can enable relaxed ordering for reads, but not writes when
1037 * DCA is enabled. This is due to a known issue in some chipsets
1038 * which will cause the DCA tag to be cleared.
1039 */
1040 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1041 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1042 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1043
1044 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1045}
1046
1047static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1048 struct ixgbe_ring *rx_ring,
1049 int cpu)
1050{
1051 struct ixgbe_hw *hw = &adapter->hw;
1052 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1053 u8 reg_idx = rx_ring->reg_idx;
1054
1055
1056 switch (hw->mac.type) {
1057 case ixgbe_mac_82599EB:
1058 case ixgbe_mac_X540:
1059 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001060 break;
1061 default:
1062 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001063 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001064
1065 /*
1066 * We can enable relaxed ordering for reads, but not writes when
1067 * DCA is enabled. This is due to a known issue in some chipsets
1068 * which will cause the DCA tag to be cleared.
1069 */
1070 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001071 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1072
1073 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001074}
1075
1076static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1077{
1078 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001079 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001080 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001081
1082 if (q_vector->cpu == cpu)
1083 goto out_no_update;
1084
Alexander Duycka5579282012-02-08 07:50:04 +00001085 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001086 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001087
Alexander Duycka5579282012-02-08 07:50:04 +00001088 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001089 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001090
1091 q_vector->cpu = cpu;
1092out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001093 put_cpu();
1094}
1095
1096static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1097{
1098 int i;
1099
1100 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1101 return;
1102
Alexander Duycke35ec122009-05-21 13:07:12 +00001103 /* always use CB2 mode, difference is masked in the CB driver */
1104 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1105
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001106 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001107 adapter->q_vector[i]->cpu = -1;
1108 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001109 }
1110}
1111
1112static int __ixgbe_notify_dca(struct device *dev, void *data)
1113{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001114 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001115 unsigned long event = *(unsigned long *)data;
1116
Don Skidmore2a72c312011-07-20 02:27:05 +00001117 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001118 return 0;
1119
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001120 switch (event) {
1121 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001122 /* if we're already enabled, don't do it again */
1123 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1124 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001125 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001126 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001127 ixgbe_setup_dca(adapter);
1128 break;
1129 }
1130 /* Fall Through since DCA is disabled. */
1131 case DCA_PROVIDER_REMOVE:
1132 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1133 dca_remove_requester(dev);
1134 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1135 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1136 }
1137 break;
1138 }
1139
Denis V. Lunev652f0932008-03-27 14:39:17 +03001140 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001141}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001142
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001143#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001144static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1145 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001146 struct sk_buff *skb)
1147{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001148 if (ring->netdev->features & NETIF_F_RXHASH)
1149 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001150}
1151
Alexander Duyckf8003262012-03-03 02:35:52 +00001152#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001153/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001154 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001155 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001156 * @rx_desc: advanced rx descriptor
1157 *
1158 * Returns : true if it is FCoE pkt
1159 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001160static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001161 union ixgbe_adv_rx_desc *rx_desc)
1162{
1163 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1164
Alexander Duyck57efd442012-06-25 21:54:46 +00001165 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001166 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1167 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1168 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1169}
1170
Alexander Duyckf8003262012-03-03 02:35:52 +00001171#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001172/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001173 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001174 * @ring: structure containing ring specific data
1175 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001176 * @skb: skb currently being received and modified
1177 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001178static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001179 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001180 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001181{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001182 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001183
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001184 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001185 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001186 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001187
1188 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001189 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1190 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001191 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001192 return;
1193 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001194
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001195 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001196 return;
1197
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001198 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001199 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001200
1201 /*
1202 * 82599 errata, UDP frames with a 0 checksum can be marked as
1203 * checksum errors.
1204 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001205 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1206 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001207 return;
1208
Alexander Duyck8a0da212012-01-31 02:59:49 +00001209 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001210 return;
1211 }
1212
Auke Kok9a799d72007-09-15 14:07:45 -07001213 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001214 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001215}
1216
Alexander Duyck84ea2592010-11-16 19:26:49 -08001217static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001218{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001219 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001220
1221 /* update next to alloc since we have filled the ring */
1222 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001223 /*
1224 * Force memory writes to complete before letting h/w
1225 * know there are new descriptors to fetch. (Only
1226 * applicable for weak-ordered memory model archs,
1227 * such as IA-64).
1228 */
1229 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001230 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001231}
1232
Alexander Duyckf990b792012-01-31 02:59:34 +00001233static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1234 struct ixgbe_rx_buffer *bi)
1235{
1236 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001237 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001238
Alexander Duyckf8003262012-03-03 02:35:52 +00001239 /* since we are recycling buffers we should seldom need to alloc */
1240 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001241 return true;
1242
Alexander Duyckf8003262012-03-03 02:35:52 +00001243 /* alloc new page for storage */
1244 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001245 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1246 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001247 if (unlikely(!page)) {
1248 rx_ring->rx_stats.alloc_rx_page_failed++;
1249 return false;
1250 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001251 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001252 }
1253
Alexander Duyckf8003262012-03-03 02:35:52 +00001254 /* map page for use */
1255 dma = dma_map_page(rx_ring->dev, page, 0,
1256 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001257
Alexander Duyckf8003262012-03-03 02:35:52 +00001258 /*
1259 * if mapping failed free memory back to system since
1260 * there isn't much point in holding memory we can't use
1261 */
1262 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001263 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001264 bi->page = NULL;
1265
Alexander Duyckf990b792012-01-31 02:59:34 +00001266 rx_ring->rx_stats.alloc_rx_page_failed++;
1267 return false;
1268 }
1269
Alexander Duyckf8003262012-03-03 02:35:52 +00001270 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001271 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001272
Alexander Duyckf990b792012-01-31 02:59:34 +00001273 return true;
1274}
1275
Auke Kok9a799d72007-09-15 14:07:45 -07001276/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001277 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001278 * @rx_ring: ring to place buffers on
1279 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001280 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001281void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001282{
Auke Kok9a799d72007-09-15 14:07:45 -07001283 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001284 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001285 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001286
Alexander Duyckf8003262012-03-03 02:35:52 +00001287 /* nothing to do */
1288 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001289 return;
1290
Alexander Duycke4f74022012-01-31 02:59:44 +00001291 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001292 bi = &rx_ring->rx_buffer_info[i];
1293 i -= rx_ring->count;
1294
Alexander Duyckf8003262012-03-03 02:35:52 +00001295 do {
1296 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001297 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001298
Alexander Duyckf8003262012-03-03 02:35:52 +00001299 /*
1300 * Refresh the desc even if buffer_addrs didn't change
1301 * because each write-back erases this info.
1302 */
1303 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001304
Alexander Duyckf990b792012-01-31 02:59:34 +00001305 rx_desc++;
1306 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001307 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001308 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001309 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001310 bi = rx_ring->rx_buffer_info;
1311 i -= rx_ring->count;
1312 }
1313
1314 /* clear the hdr_addr for the next_to_use descriptor */
1315 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001316
1317 cleaned_count--;
1318 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001319
Alexander Duyckf990b792012-01-31 02:59:34 +00001320 i += rx_ring->count;
1321
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001322 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001323 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001324}
1325
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001326/**
1327 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1328 * @data: pointer to the start of the headers
1329 * @max_len: total length of section to find headers in
1330 *
1331 * This function is meant to determine the length of headers that will
1332 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1333 * motivation of doing this is to only perform one pull for IPv4 TCP
1334 * packets so that we can do basic things like calculating the gso_size
1335 * based on the average data per packet.
1336 **/
1337static unsigned int ixgbe_get_headlen(unsigned char *data,
1338 unsigned int max_len)
1339{
1340 union {
1341 unsigned char *network;
1342 /* l2 headers */
1343 struct ethhdr *eth;
1344 struct vlan_hdr *vlan;
1345 /* l3 headers */
1346 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001347 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001348 } hdr;
1349 __be16 protocol;
1350 u8 nexthdr = 0; /* default to not TCP */
1351 u8 hlen;
1352
1353 /* this should never happen, but better safe than sorry */
1354 if (max_len < ETH_HLEN)
1355 return max_len;
1356
1357 /* initialize network frame pointer */
1358 hdr.network = data;
1359
1360 /* set first protocol and move network header forward */
1361 protocol = hdr.eth->h_proto;
1362 hdr.network += ETH_HLEN;
1363
1364 /* handle any vlan tag if present */
1365 if (protocol == __constant_htons(ETH_P_8021Q)) {
1366 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1367 return max_len;
1368
1369 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1370 hdr.network += VLAN_HLEN;
1371 }
1372
1373 /* handle L3 protocols */
1374 if (protocol == __constant_htons(ETH_P_IP)) {
1375 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1376 return max_len;
1377
1378 /* access ihl as a u8 to avoid unaligned access on ia64 */
1379 hlen = (hdr.network[0] & 0x0F) << 2;
1380
1381 /* verify hlen meets minimum size requirements */
1382 if (hlen < sizeof(struct iphdr))
1383 return hdr.network - data;
1384
Alexander Duycked83da12012-11-13 01:13:33 +00001385 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001386 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001387 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001388 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1389 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1390 return max_len;
1391
1392 /* record next protocol */
1393 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001394 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001395#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001396 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1397 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1398 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001399 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001400#endif
1401 } else {
1402 return hdr.network - data;
1403 }
1404
Alexander Duycked83da12012-11-13 01:13:33 +00001405 /* relocate pointer to start of L4 header */
1406 hdr.network += hlen;
1407
Alexander Duycka048b402012-05-24 08:26:29 +00001408 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001409 if (nexthdr == IPPROTO_TCP) {
1410 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1411 return max_len;
1412
1413 /* access doff as a u8 to avoid unaligned access on ia64 */
1414 hlen = (hdr.network[12] & 0xF0) >> 2;
1415
1416 /* verify hlen meets minimum size requirements */
1417 if (hlen < sizeof(struct tcphdr))
1418 return hdr.network - data;
1419
1420 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001421 } else if (nexthdr == IPPROTO_UDP) {
1422 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1423 return max_len;
1424
1425 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001426 }
1427
1428 /*
1429 * If everything has gone correctly hdr.network should be the
1430 * data section of the packet and will be the end of the header.
1431 * If not then it probably represents the end of the last recognized
1432 * header.
1433 */
1434 if ((hdr.network - data) < max_len)
1435 return hdr.network - data;
1436 else
1437 return max_len;
1438}
1439
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001440static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1441 struct sk_buff *skb)
1442{
Alexander Duyckf8003262012-03-03 02:35:52 +00001443 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001444
1445 /* set gso_size to avoid messing up TCP MSS */
1446 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1447 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001448 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001449}
1450
1451static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1452 struct sk_buff *skb)
1453{
1454 /* if append_cnt is 0 then frame is not RSC */
1455 if (!IXGBE_CB(skb)->append_cnt)
1456 return;
1457
1458 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1459 rx_ring->rx_stats.rsc_flush++;
1460
1461 ixgbe_set_rsc_gso_size(rx_ring, skb);
1462
1463 /* gso_size is computed using append_cnt so always clear it last */
1464 IXGBE_CB(skb)->append_cnt = 0;
1465}
1466
Alexander Duyck8a0da212012-01-31 02:59:49 +00001467/**
1468 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1469 * @rx_ring: rx descriptor ring packet is being transacted on
1470 * @rx_desc: pointer to the EOP Rx descriptor
1471 * @skb: pointer to current skb being populated
1472 *
1473 * This function checks the ring, descriptor, and packet information in
1474 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1475 * other fields within the skb.
1476 **/
1477static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1478 union ixgbe_adv_rx_desc *rx_desc,
1479 struct sk_buff *skb)
1480{
John Fastabend43e95f12012-05-15 06:12:17 +00001481 struct net_device *dev = rx_ring->netdev;
1482
Alexander Duyck8a0da212012-01-31 02:59:49 +00001483 ixgbe_update_rsc_stats(rx_ring, skb);
1484
1485 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1486
1487 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1488
Jacob Keller6cb562d2012-12-05 07:24:41 +00001489 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001490
Patrick McHardyf6469682013-04-19 02:04:27 +00001491 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001492 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001493 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001494 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001495 }
1496
1497 skb_record_rx_queue(skb, rx_ring->queue_index);
1498
John Fastabend43e95f12012-05-15 06:12:17 +00001499 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001500}
1501
1502static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1503 struct sk_buff *skb)
1504{
1505 struct ixgbe_adapter *adapter = q_vector->adapter;
1506
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001507 if (ixgbe_qv_ll_polling(q_vector))
1508 netif_receive_skb(skb);
1509 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001510 napi_gro_receive(&q_vector->napi, skb);
1511 else
1512 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001513}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001514
Alexander Duyckf8003262012-03-03 02:35:52 +00001515/**
1516 * ixgbe_is_non_eop - process handling of non-EOP buffers
1517 * @rx_ring: Rx ring being processed
1518 * @rx_desc: Rx descriptor for current buffer
1519 * @skb: Current socket buffer containing buffer in progress
1520 *
1521 * This function updates next to clean. If the buffer is an EOP buffer
1522 * this function exits returning false, otherwise it will place the
1523 * sk_buff in the next buffer to be chained and return true indicating
1524 * that this is in fact a non-EOP buffer.
1525 **/
1526static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1527 union ixgbe_adv_rx_desc *rx_desc,
1528 struct sk_buff *skb)
1529{
1530 u32 ntc = rx_ring->next_to_clean + 1;
1531
1532 /* fetch, update, and store next to clean */
1533 ntc = (ntc < rx_ring->count) ? ntc : 0;
1534 rx_ring->next_to_clean = ntc;
1535
1536 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1537
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001538 /* update RSC append count if present */
1539 if (ring_is_rsc_enabled(rx_ring)) {
1540 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1541 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1542
1543 if (unlikely(rsc_enabled)) {
1544 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1545
1546 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1547 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1548
1549 /* update ntc based on RSC value */
1550 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1551 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1552 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1553 }
1554 }
1555
1556 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001557 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1558 return false;
1559
Alexander Duyckf8003262012-03-03 02:35:52 +00001560 /* place skb in next buffer to be received */
1561 rx_ring->rx_buffer_info[ntc].skb = skb;
1562 rx_ring->rx_stats.non_eop_descs++;
1563
1564 return true;
1565}
1566
1567/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001568 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1569 * @rx_ring: rx descriptor ring packet is being transacted on
1570 * @skb: pointer to current skb being adjusted
1571 *
1572 * This function is an ixgbe specific version of __pskb_pull_tail. The
1573 * main difference between this version and the original function is that
1574 * this function can make several assumptions about the state of things
1575 * that allow for significant optimizations versus the standard function.
1576 * As a result we can do things like drop a frag and maintain an accurate
1577 * truesize for the skb.
1578 */
1579static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1580 struct sk_buff *skb)
1581{
1582 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1583 unsigned char *va;
1584 unsigned int pull_len;
1585
1586 /*
1587 * it is valid to use page_address instead of kmap since we are
1588 * working with pages allocated out of the lomem pool per
1589 * alloc_page(GFP_ATOMIC)
1590 */
1591 va = skb_frag_address(frag);
1592
1593 /*
1594 * we need the header to contain the greater of either ETH_HLEN or
1595 * 60 bytes if the skb->len is less than 60 for skb_pad.
1596 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001597 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001598
1599 /* align pull length to size of long to optimize memcpy performance */
1600 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1601
1602 /* update all of the pointers */
1603 skb_frag_size_sub(frag, pull_len);
1604 frag->page_offset += pull_len;
1605 skb->data_len -= pull_len;
1606 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001607}
1608
1609/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001610 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1611 * @rx_ring: rx descriptor ring packet is being transacted on
1612 * @skb: pointer to current skb being updated
1613 *
1614 * This function provides a basic DMA sync up for the first fragment of an
1615 * skb. The reason for doing this is that the first fragment cannot be
1616 * unmapped until we have reached the end of packet descriptor for a buffer
1617 * chain.
1618 */
1619static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1620 struct sk_buff *skb)
1621{
1622 /* if the page was released unmap it, else just sync our portion */
1623 if (unlikely(IXGBE_CB(skb)->page_released)) {
1624 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1625 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1626 IXGBE_CB(skb)->page_released = false;
1627 } else {
1628 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1629
1630 dma_sync_single_range_for_cpu(rx_ring->dev,
1631 IXGBE_CB(skb)->dma,
1632 frag->page_offset,
1633 ixgbe_rx_bufsz(rx_ring),
1634 DMA_FROM_DEVICE);
1635 }
1636 IXGBE_CB(skb)->dma = 0;
1637}
1638
1639/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001640 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1641 * @rx_ring: rx descriptor ring packet is being transacted on
1642 * @rx_desc: pointer to the EOP Rx descriptor
1643 * @skb: pointer to current skb being fixed
1644 *
1645 * Check for corrupted packet headers caused by senders on the local L2
1646 * embedded NIC switch not setting up their Tx Descriptors right. These
1647 * should be very rare.
1648 *
1649 * Also address the case where we are pulling data in on pages only
1650 * and as such no data is present in the skb header.
1651 *
1652 * In addition if skb is not at least 60 bytes we need to pad it so that
1653 * it is large enough to qualify as a valid Ethernet frame.
1654 *
1655 * Returns true if an error was encountered and skb was freed.
1656 **/
1657static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1658 union ixgbe_adv_rx_desc *rx_desc,
1659 struct sk_buff *skb)
1660{
Alexander Duyckf8003262012-03-03 02:35:52 +00001661 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001662
1663 /* verify that the packet does not have any known errors */
1664 if (unlikely(ixgbe_test_staterr(rx_desc,
1665 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1666 !(netdev->features & NETIF_F_RXALL))) {
1667 dev_kfree_skb_any(skb);
1668 return true;
1669 }
1670
Alexander Duyck19861ce2012-07-20 08:08:33 +00001671 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001672 if (skb_is_nonlinear(skb))
1673 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001674
Alexander Duyck57efd442012-06-25 21:54:46 +00001675#ifdef IXGBE_FCOE
1676 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1677 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1678 return false;
1679
1680#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001681 /* if skb_pad returns an error the skb was freed */
1682 if (unlikely(skb->len < 60)) {
1683 int pad_len = 60 - skb->len;
1684
1685 if (skb_pad(skb, pad_len))
1686 return true;
1687 __skb_put(skb, pad_len);
1688 }
1689
1690 return false;
1691}
1692
1693/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001694 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1695 * @rx_ring: rx descriptor ring to store buffers on
1696 * @old_buff: donor buffer to have page reused
1697 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001698 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001699 **/
1700static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1701 struct ixgbe_rx_buffer *old_buff)
1702{
1703 struct ixgbe_rx_buffer *new_buff;
1704 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001705
1706 new_buff = &rx_ring->rx_buffer_info[nta];
1707
1708 /* update, and store next to alloc */
1709 nta++;
1710 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1711
1712 /* transfer page from old buffer to new buffer */
1713 new_buff->page = old_buff->page;
1714 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001715 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001716
1717 /* sync the buffer for use by the device */
1718 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001719 new_buff->page_offset,
1720 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001721 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001722}
1723
1724/**
1725 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1726 * @rx_ring: rx descriptor ring to transact packets on
1727 * @rx_buffer: buffer containing page to add
1728 * @rx_desc: descriptor containing length of buffer written by hardware
1729 * @skb: sk_buff to place the data into
1730 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001731 * This function will add the data contained in rx_buffer->page to the skb.
1732 * This is done either through a direct copy if the data in the buffer is
1733 * less than the skb header size, otherwise it will just attach the page as
1734 * a frag to the skb.
1735 *
1736 * The function will then update the page offset if necessary and return
1737 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001738 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001739static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001740 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001741 union ixgbe_adv_rx_desc *rx_desc,
1742 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001743{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001744 struct page *page = rx_buffer->page;
1745 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001746#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001747 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001748#else
1749 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1750 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1751 ixgbe_rx_bufsz(rx_ring);
1752#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001753
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001754 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1755 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1756
1757 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1758
1759 /* we can reuse buffer as-is, just make sure it is local */
1760 if (likely(page_to_nid(page) == numa_node_id()))
1761 return true;
1762
1763 /* this page cannot be reused so discard it */
1764 put_page(page);
1765 return false;
1766 }
1767
Alexander Duyck0549ae22012-07-20 08:08:18 +00001768 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1769 rx_buffer->page_offset, size, truesize);
1770
Alexander Duyck09816fb2012-07-20 08:08:23 +00001771 /* avoid re-using remote pages */
1772 if (unlikely(page_to_nid(page) != numa_node_id()))
1773 return false;
1774
1775#if (PAGE_SIZE < 8192)
1776 /* if we are only owner of page we can reuse it */
1777 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001778 return false;
1779
1780 /* flip page offset to other buffer */
1781 rx_buffer->page_offset ^= truesize;
1782
Alexander Duyck09816fb2012-07-20 08:08:23 +00001783 /*
1784 * since we are the only owner of the page and we need to
1785 * increment it, just set the value to 2 in order to avoid
1786 * an unecessary locked operation
1787 */
1788 atomic_set(&page->_count, 2);
1789#else
1790 /* move offset up to the next cache line */
1791 rx_buffer->page_offset += truesize;
1792
1793 if (rx_buffer->page_offset > last_offset)
1794 return false;
1795
Alexander Duyck0549ae22012-07-20 08:08:18 +00001796 /* bump ref count on page before it is given to the stack */
1797 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001798#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001799
1800 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001801}
1802
Alexander Duyck18806c92012-07-20 08:08:44 +00001803static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1804 union ixgbe_adv_rx_desc *rx_desc)
1805{
1806 struct ixgbe_rx_buffer *rx_buffer;
1807 struct sk_buff *skb;
1808 struct page *page;
1809
1810 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1811 page = rx_buffer->page;
1812 prefetchw(page);
1813
1814 skb = rx_buffer->skb;
1815
1816 if (likely(!skb)) {
1817 void *page_addr = page_address(page) +
1818 rx_buffer->page_offset;
1819
1820 /* prefetch first cache line of first page */
1821 prefetch(page_addr);
1822#if L1_CACHE_BYTES < 128
1823 prefetch(page_addr + L1_CACHE_BYTES);
1824#endif
1825
1826 /* allocate a skb to store the frags */
1827 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1828 IXGBE_RX_HDR_SIZE);
1829 if (unlikely(!skb)) {
1830 rx_ring->rx_stats.alloc_rx_buff_failed++;
1831 return NULL;
1832 }
1833
1834 /*
1835 * we will be copying header into skb->data in
1836 * pskb_may_pull so it is in our interest to prefetch
1837 * it now to avoid a possible cache miss
1838 */
1839 prefetchw(skb->data);
1840
1841 /*
1842 * Delay unmapping of the first packet. It carries the
1843 * header information, HW may still access the header
1844 * after the writeback. Only unmap it when EOP is
1845 * reached
1846 */
1847 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1848 goto dma_sync;
1849
1850 IXGBE_CB(skb)->dma = rx_buffer->dma;
1851 } else {
1852 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1853 ixgbe_dma_sync_frag(rx_ring, skb);
1854
1855dma_sync:
1856 /* we are reusing so sync this buffer for CPU use */
1857 dma_sync_single_range_for_cpu(rx_ring->dev,
1858 rx_buffer->dma,
1859 rx_buffer->page_offset,
1860 ixgbe_rx_bufsz(rx_ring),
1861 DMA_FROM_DEVICE);
1862 }
1863
1864 /* pull page into skb */
1865 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1866 /* hand second half of page back to the ring */
1867 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1868 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1869 /* the page has been released from the ring */
1870 IXGBE_CB(skb)->page_released = true;
1871 } else {
1872 /* we are not reusing the buffer so unmap it */
1873 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1874 ixgbe_rx_pg_size(rx_ring),
1875 DMA_FROM_DEVICE);
1876 }
1877
1878 /* clear contents of buffer_info */
1879 rx_buffer->skb = NULL;
1880 rx_buffer->dma = 0;
1881 rx_buffer->page = NULL;
1882
1883 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001884}
1885
1886/**
1887 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1888 * @q_vector: structure containing interrupt and ring information
1889 * @rx_ring: rx descriptor ring to transact packets on
1890 * @budget: Total limit on number of packets to process
1891 *
1892 * This function provides a "bounce buffer" approach to Rx interrupt
1893 * processing. The advantage to this is that on systems that have
1894 * expensive overhead for IOMMU access this provides a means of avoiding
1895 * it by maintaining the mapping of the page to the syste.
1896 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001897 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00001898 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001899static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001900 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001901 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001902{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001903 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001904#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001905 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001906 int ddp_bytes;
1907 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001908#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001909 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001910
Alexander Duyckf8003262012-03-03 02:35:52 +00001911 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00001912 union ixgbe_adv_rx_desc *rx_desc;
1913 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001914
Alexander Duyckf8003262012-03-03 02:35:52 +00001915 /* return some buffers to hardware, one at a time is too slow */
1916 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1917 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1918 cleaned_count = 0;
1919 }
Auke Kok9a799d72007-09-15 14:07:45 -07001920
Alexander Duyck18806c92012-07-20 08:08:44 +00001921 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07001922
Alexander Duyckf8003262012-03-03 02:35:52 +00001923 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1924 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001925
Alexander Duyckf8003262012-03-03 02:35:52 +00001926 /*
1927 * This memory barrier is needed to keep us from reading
1928 * any other fields out of the rx_desc until we know the
1929 * RXD_STAT_DD bit is set
1930 */
1931 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001932
Alexander Duyck18806c92012-07-20 08:08:44 +00001933 /* retrieve a buffer from the ring */
1934 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00001935
Alexander Duyck18806c92012-07-20 08:08:44 +00001936 /* exit if we failed to retrieve a buffer */
1937 if (!skb)
1938 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001939
Auke Kok9a799d72007-09-15 14:07:45 -07001940 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001941
Alexander Duyckf8003262012-03-03 02:35:52 +00001942 /* place incomplete frames back on ring for completion */
1943 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1944 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001945
Alexander Duyckf8003262012-03-03 02:35:52 +00001946 /* verify the packet layout is correct */
1947 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1948 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001949
1950 /* probably a little skewed due to removing CRC */
1951 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001952
Alexander Duyck8a0da212012-01-31 02:59:49 +00001953 /* populate checksum, timestamp, VLAN, and protocol */
1954 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1955
Yi Zou332d4a72009-05-13 13:11:53 +00001956#ifdef IXGBE_FCOE
1957 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00001958 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001959 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00001960 /* include DDPed FCoE data */
1961 if (ddp_bytes > 0) {
1962 if (!mss) {
1963 mss = rx_ring->netdev->mtu -
1964 sizeof(struct fcoe_hdr) -
1965 sizeof(struct fc_frame_header) -
1966 sizeof(struct fcoe_crc_eof);
1967 if (mss > 512)
1968 mss &= ~511;
1969 }
1970 total_rx_bytes += ddp_bytes;
1971 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
1972 mss);
1973 }
David S. Miller823dcd22011-08-20 10:39:12 -07001974 if (!ddp_bytes) {
1975 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001976 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001977 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001978 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001979
Yi Zou332d4a72009-05-13 13:11:53 +00001980#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03001981 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001982 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001983
Alexander Duyckf8003262012-03-03 02:35:52 +00001984 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001985 total_rx_packets++;
1986 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001987
Alexander Duyckc267fc12010-11-16 19:27:00 -08001988 u64_stats_update_begin(&rx_ring->syncp);
1989 rx_ring->stats.packets += total_rx_packets;
1990 rx_ring->stats.bytes += total_rx_bytes;
1991 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001992 q_vector->rx.total_packets += total_rx_packets;
1993 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001994
Alexander Duyckf8003262012-03-03 02:35:52 +00001995 if (cleaned_count)
1996 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1997
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001998 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07001999}
2000
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002001#ifdef CONFIG_NET_LL_RX_POLL
2002/* must be called with local_bh_disable()d */
2003static int ixgbe_low_latency_recv(struct napi_struct *napi)
2004{
2005 struct ixgbe_q_vector *q_vector =
2006 container_of(napi, struct ixgbe_q_vector, napi);
2007 struct ixgbe_adapter *adapter = q_vector->adapter;
2008 struct ixgbe_ring *ring;
2009 int found = 0;
2010
2011 if (test_bit(__IXGBE_DOWN, &adapter->state))
2012 return LL_FLUSH_FAILED;
2013
2014 if (!ixgbe_qv_lock_poll(q_vector))
2015 return LL_FLUSH_BUSY;
2016
2017 ixgbe_for_each_ring(ring, q_vector->rx) {
2018 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002019#ifdef LL_EXTENDED_STATS
2020 if (found)
2021 ring->stats.cleaned += found;
2022 else
2023 ring->stats.misses++;
2024#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002025 if (found)
2026 break;
2027 }
2028
2029 ixgbe_qv_unlock_poll(q_vector);
2030
2031 return found;
2032}
2033#endif /* CONFIG_NET_LL_RX_POLL */
2034
Auke Kok9a799d72007-09-15 14:07:45 -07002035/**
2036 * ixgbe_configure_msix - Configure MSI-X hardware
2037 * @adapter: board private structure
2038 *
2039 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2040 * interrupts.
2041 **/
2042static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2043{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002044 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002045 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002046 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002047
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002048 /* Populate MSIX to EITR Select */
2049 if (adapter->num_vfs > 32) {
2050 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2051 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2052 }
2053
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002054 /*
2055 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002056 * corresponding register.
2057 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002058 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002059 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002060 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002061
Alexander Duycka5579282012-02-08 07:50:04 +00002062 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002063 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002064
Alexander Duycka5579282012-02-08 07:50:04 +00002065 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002066 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002067
Alexander Duyckfe49f042009-06-04 16:00:09 +00002068 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002069 }
2070
Alexander Duyckbd508172010-11-16 19:27:03 -08002071 switch (adapter->hw.mac.type) {
2072 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002073 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002074 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002075 break;
2076 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002077 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002078 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002079 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002080 default:
2081 break;
2082 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002083 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002084
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002085 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002086 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002087 mask &= ~(IXGBE_EIMS_OTHER |
2088 IXGBE_EIMS_MAILBOX |
2089 IXGBE_EIMS_LSC);
2090
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002091 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002092}
2093
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002094enum latency_range {
2095 lowest_latency = 0,
2096 low_latency = 1,
2097 bulk_latency = 2,
2098 latency_invalid = 255
2099};
2100
2101/**
2102 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002103 * @q_vector: structure containing interrupt and ring information
2104 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002105 *
2106 * Stores a new ITR value based on packets and byte
2107 * counts during the last interrupt. The advantage of per interrupt
2108 * computation is faster updates and more accurate ITR for the current
2109 * traffic pattern. Constants in this function were computed
2110 * based on theoretical maximum wire speed and thresholds were set based
2111 * on testing data as well as attempting to minimize response time
2112 * while increasing bulk throughput.
2113 * this functionality is controlled by the InterruptThrottleRate module
2114 * parameter (see ixgbe_param.c)
2115 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002116static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2117 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002118{
Alexander Duyckbd198052011-06-11 01:45:08 +00002119 int bytes = ring_container->total_bytes;
2120 int packets = ring_container->total_packets;
2121 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002122 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002123 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002124
2125 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002126 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002127
2128 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002129 * 0-10MB/s lowest (100000 ints/s)
2130 * 10-20MB/s low (20000 ints/s)
2131 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002132 */
2133 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002134 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002135 if (timepassed_us == 0)
2136 return;
2137
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002138 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2139
2140 switch (itr_setting) {
2141 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002142 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002143 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002144 break;
2145 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002146 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002147 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002148 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002149 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002150 break;
2151 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002152 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002153 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002154 break;
2155 }
2156
Alexander Duyckbd198052011-06-11 01:45:08 +00002157 /* clear work counters since we have the values we need */
2158 ring_container->total_bytes = 0;
2159 ring_container->total_packets = 0;
2160
2161 /* write updated itr to ring container */
2162 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002163}
2164
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002165/**
2166 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002167 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002168 *
2169 * This function is made to be called by ethtool and by the driver
2170 * when it needs to update EITR registers at runtime. Hardware
2171 * specific quirks/differences are taken care of here.
2172 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002173void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002174{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002175 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002176 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002177 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002178 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002179
Alexander Duyckbd508172010-11-16 19:27:03 -08002180 switch (adapter->hw.mac.type) {
2181 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002182 /* must write high and low 16 bits to reset counter */
2183 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002184 break;
2185 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002186 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002187 /*
2188 * set the WDIS bit to not clear the timer bits and cause an
2189 * immediate assertion of the interrupt
2190 */
2191 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002192 break;
2193 default:
2194 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002195 }
2196 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2197}
2198
Alexander Duyckbd198052011-06-11 01:45:08 +00002199static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002200{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002201 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002202 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002203
Alexander Duyckbd198052011-06-11 01:45:08 +00002204 ixgbe_update_itr(q_vector, &q_vector->tx);
2205 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002206
Alexander Duyck08c88332011-06-11 01:45:03 +00002207 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002208
2209 switch (current_itr) {
2210 /* counts and packets in update_itr are dependent on these numbers */
2211 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002212 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002213 break;
2214 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002215 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002216 break;
2217 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002218 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002219 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002220 default:
2221 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002222 }
2223
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002224 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002225 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002226 new_itr = (10 * new_itr * q_vector->itr) /
2227 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002228
Alexander Duyckbd198052011-06-11 01:45:08 +00002229 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002230 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002231
2232 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002233 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002234}
2235
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002236/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002237 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002238 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002239 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002240static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002241{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002242 struct ixgbe_hw *hw = &adapter->hw;
2243 u32 eicr = adapter->interrupt_event;
2244
Alexander Duyckf0f97782011-04-22 04:08:09 +00002245 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002246 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002247
Alexander Duyckf0f97782011-04-22 04:08:09 +00002248 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2249 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2250 return;
2251
2252 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2253
Joe Perches7ca647b2010-09-07 21:35:40 +00002254 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002255 case IXGBE_DEV_ID_82599_T3_LOM:
2256 /*
2257 * Since the warning interrupt is for both ports
2258 * we don't have to check if:
2259 * - This interrupt wasn't for our port.
2260 * - We may have missed the interrupt so always have to
2261 * check if we got a LSC
2262 */
2263 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2264 !(eicr & IXGBE_EICR_LSC))
2265 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002266
Alexander Duyckf0f97782011-04-22 04:08:09 +00002267 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002268 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002269 bool link_up = false;
2270
Josh Hay3d292262012-12-15 03:28:19 +00002271 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002272
Alexander Duyckf0f97782011-04-22 04:08:09 +00002273 if (link_up)
2274 return;
2275 }
2276
2277 /* Check if this is not due to overtemp */
2278 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2279 return;
2280
2281 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002282 default:
2283 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2284 return;
2285 break;
2286 }
2287 e_crit(drv,
2288 "Network adapter has been stopped because it has over heated. "
2289 "Restart the computer. If the problem persists, "
2290 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002291
2292 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002293}
2294
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002295static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2296{
2297 struct ixgbe_hw *hw = &adapter->hw;
2298
2299 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2300 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002301 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002302 /* write to clear the interrupt */
2303 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2304 }
2305}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002306
Jacob Keller4f51bf72011-08-20 04:49:45 +00002307static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2308{
2309 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2310 return;
2311
2312 switch (adapter->hw.mac.type) {
2313 case ixgbe_mac_82599EB:
2314 /*
2315 * Need to check link state so complete overtemp check
2316 * on service task
2317 */
2318 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2319 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2320 adapter->interrupt_event = eicr;
2321 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2322 ixgbe_service_event_schedule(adapter);
2323 return;
2324 }
2325 return;
2326 case ixgbe_mac_X540:
2327 if (!(eicr & IXGBE_EICR_TS))
2328 return;
2329 break;
2330 default:
2331 return;
2332 }
2333
2334 e_crit(drv,
2335 "Network adapter has been stopped because it has over heated. "
2336 "Restart the computer. If the problem persists, "
2337 "power off the system and replace the adapter\n");
2338}
2339
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002340static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2341{
2342 struct ixgbe_hw *hw = &adapter->hw;
2343
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002344 if (eicr & IXGBE_EICR_GPI_SDP2) {
2345 /* Clear the interrupt */
2346 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002347 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2348 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2349 ixgbe_service_event_schedule(adapter);
2350 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002351 }
2352
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002353 if (eicr & IXGBE_EICR_GPI_SDP1) {
2354 /* Clear the interrupt */
2355 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002356 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2357 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2358 ixgbe_service_event_schedule(adapter);
2359 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002360 }
2361}
2362
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002363static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2364{
2365 struct ixgbe_hw *hw = &adapter->hw;
2366
2367 adapter->lsc_int++;
2368 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2369 adapter->link_check_timeout = jiffies;
2370 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2371 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002372 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002373 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002374 }
2375}
2376
Alexander Duyckfe49f042009-06-04 16:00:09 +00002377static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2378 u64 qmask)
2379{
2380 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002381 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002382
Alexander Duyckbd508172010-11-16 19:27:03 -08002383 switch (hw->mac.type) {
2384 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002385 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002386 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2387 break;
2388 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002389 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002390 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002391 if (mask)
2392 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002393 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002394 if (mask)
2395 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2396 break;
2397 default:
2398 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002399 }
2400 /* skip the flush */
2401}
2402
2403static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002404 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002405{
2406 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002407 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002408
Alexander Duyckbd508172010-11-16 19:27:03 -08002409 switch (hw->mac.type) {
2410 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002411 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002412 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2413 break;
2414 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002415 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002416 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002417 if (mask)
2418 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002419 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002420 if (mask)
2421 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2422 break;
2423 default:
2424 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002425 }
2426 /* skip the flush */
2427}
2428
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002429/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002430 * ixgbe_irq_enable - Enable default interrupt generation settings
2431 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002432 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002433static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2434 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002435{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002436 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002437
Alexander Duyck2c4af692011-07-15 07:29:55 +00002438 /* don't reenable LSC while waiting for link */
2439 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2440 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002441
Alexander Duyck2c4af692011-07-15 07:29:55 +00002442 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002443 switch (adapter->hw.mac.type) {
2444 case ixgbe_mac_82599EB:
2445 mask |= IXGBE_EIMS_GPI_SDP0;
2446 break;
2447 case ixgbe_mac_X540:
2448 mask |= IXGBE_EIMS_TS;
2449 break;
2450 default:
2451 break;
2452 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002453 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2454 mask |= IXGBE_EIMS_GPI_SDP1;
2455 switch (adapter->hw.mac.type) {
2456 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002457 mask |= IXGBE_EIMS_GPI_SDP1;
2458 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002459 case ixgbe_mac_X540:
2460 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002461 mask |= IXGBE_EIMS_MAILBOX;
2462 break;
2463 default:
2464 break;
2465 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002466
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002467 if (adapter->hw.mac.type == ixgbe_mac_X540)
2468 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002469
Alexander Duyck2c4af692011-07-15 07:29:55 +00002470 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2471 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2472 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002473
Alexander Duyck2c4af692011-07-15 07:29:55 +00002474 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2475 if (queues)
2476 ixgbe_irq_enable_queues(adapter, ~0);
2477 if (flush)
2478 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002479}
2480
Alexander Duyck2c4af692011-07-15 07:29:55 +00002481static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002482{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002483 struct ixgbe_adapter *adapter = data;
2484 struct ixgbe_hw *hw = &adapter->hw;
2485 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002486
Alexander Duyck2c4af692011-07-15 07:29:55 +00002487 /*
2488 * Workaround for Silicon errata. Use clear-by-write instead
2489 * of clear-by-read. Reading with EICS will return the
2490 * interrupt causes without clearing, which later be done
2491 * with the write to EICR.
2492 */
2493 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002494
2495 /* The lower 16bits of the EICR register are for the queue interrupts
2496 * which should be masked here in order to not accidently clear them if
2497 * the bits are high when ixgbe_msix_other is called. There is a race
2498 * condition otherwise which results in possible performance loss
2499 * especially if the ixgbe_msix_other interrupt is triggering
2500 * consistently (as it would when PPS is turned on for the X540 device)
2501 */
2502 eicr &= 0xFFFF0000;
2503
Alexander Duyck2c4af692011-07-15 07:29:55 +00002504 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002505
Alexander Duyck2c4af692011-07-15 07:29:55 +00002506 if (eicr & IXGBE_EICR_LSC)
2507 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002508
Alexander Duyck2c4af692011-07-15 07:29:55 +00002509 if (eicr & IXGBE_EICR_MAILBOX)
2510 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002511
Alexander Duyck2c4af692011-07-15 07:29:55 +00002512 switch (hw->mac.type) {
2513 case ixgbe_mac_82599EB:
2514 case ixgbe_mac_X540:
2515 if (eicr & IXGBE_EICR_ECC)
2516 e_info(link, "Received unrecoverable ECC Err, please "
2517 "reboot\n");
2518 /* Handle Flow Director Full threshold interrupt */
2519 if (eicr & IXGBE_EICR_FLOW_DIR) {
2520 int reinit_count = 0;
2521 int i;
2522 for (i = 0; i < adapter->num_tx_queues; i++) {
2523 struct ixgbe_ring *ring = adapter->tx_ring[i];
2524 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2525 &ring->state))
2526 reinit_count++;
2527 }
2528 if (reinit_count) {
2529 /* no more flow director interrupts until after init */
2530 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2531 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2532 ixgbe_service_event_schedule(adapter);
2533 }
2534 }
2535 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002536 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002537 break;
2538 default:
2539 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002540 }
2541
Alexander Duyck2c4af692011-07-15 07:29:55 +00002542 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002543
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002544 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2545 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002546
Alexander Duyck2c4af692011-07-15 07:29:55 +00002547 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002548 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002549 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002550
Alexander Duyck2c4af692011-07-15 07:29:55 +00002551 return IRQ_HANDLED;
2552}
2553
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002554static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002555{
2556 struct ixgbe_q_vector *q_vector = data;
2557
Auke Kok9a799d72007-09-15 14:07:45 -07002558 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002559
2560 if (q_vector->rx.ring || q_vector->tx.ring)
2561 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002562
2563 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002564}
2565
Auke Kok9a799d72007-09-15 14:07:45 -07002566/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002567 * ixgbe_poll - NAPI Rx polling callback
2568 * @napi: structure for representing this polling device
2569 * @budget: how many packets driver is allowed to clean
2570 *
2571 * This function is used for legacy and MSI, NAPI mode
2572 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002573int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002574{
2575 struct ixgbe_q_vector *q_vector =
2576 container_of(napi, struct ixgbe_q_vector, napi);
2577 struct ixgbe_adapter *adapter = q_vector->adapter;
2578 struct ixgbe_ring *ring;
2579 int per_ring_budget;
2580 bool clean_complete = true;
2581
2582#ifdef CONFIG_IXGBE_DCA
2583 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2584 ixgbe_update_dca(q_vector);
2585#endif
2586
2587 ixgbe_for_each_ring(ring, q_vector->tx)
2588 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2589
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002590 if (!ixgbe_qv_lock_napi(q_vector))
2591 return budget;
2592
Alexander Duyckeb01b972012-02-08 07:51:27 +00002593 /* attempt to distribute budget to each queue fairly, but don't allow
2594 * the budget to go below 1 because we'll exit polling */
2595 if (q_vector->rx.count > 1)
2596 per_ring_budget = max(budget/q_vector->rx.count, 1);
2597 else
2598 per_ring_budget = budget;
2599
2600 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002601 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2602 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002603
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002604 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002605 /* If all work not completed, return budget and keep polling */
2606 if (!clean_complete)
2607 return budget;
2608
2609 /* all work done, exit the polling mode */
2610 napi_complete(napi);
2611 if (adapter->rx_itr_setting & 1)
2612 ixgbe_set_itr(q_vector);
2613 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2614 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2615
2616 return 0;
2617}
2618
2619/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002620 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2621 * @adapter: board private structure
2622 *
2623 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2624 * interrupts from the kernel.
2625 **/
2626static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2627{
2628 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002629 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002630 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002631
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002632 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002633 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002634 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002635
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002636 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002637 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002638 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002639 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002640 } else if (q_vector->rx.ring) {
2641 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2642 "%s-%s-%d", netdev->name, "rx", ri++);
2643 } else if (q_vector->tx.ring) {
2644 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2645 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002646 } else {
2647 /* skip this unused q_vector */
2648 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002649 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002650 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2651 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002652 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002653 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002654 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002655 goto free_queue_irqs;
2656 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002657 /* If Flow Director is enabled, set interrupt affinity */
2658 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2659 /* assign the mask for this irq */
2660 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002661 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002662 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002663 }
2664
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002665 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002666 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002667 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002668 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002669 goto free_queue_irqs;
2670 }
2671
2672 return 0;
2673
2674free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002675 while (vector) {
2676 vector--;
2677 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2678 NULL);
2679 free_irq(adapter->msix_entries[vector].vector,
2680 adapter->q_vector[vector]);
2681 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002682 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2683 pci_disable_msix(adapter->pdev);
2684 kfree(adapter->msix_entries);
2685 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002686 return err;
2687}
2688
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002689/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002690 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002691 * @irq: interrupt number
2692 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002693 **/
2694static irqreturn_t ixgbe_intr(int irq, void *data)
2695{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002696 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002697 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002698 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002699 u32 eicr;
2700
Don Skidmore54037502009-02-21 15:42:56 -08002701 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002702 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002703 * before the read of EICR.
2704 */
2705 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2706
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002707 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002708 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002709 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002710 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002711 /*
2712 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002713 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002714 * have disabled interrupts due to EIAM
2715 * finish the workaround of silicon errata on 82598. Unmask
2716 * the interrupt that we masked before the EICR read.
2717 */
2718 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2719 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002720 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002721 }
Auke Kok9a799d72007-09-15 14:07:45 -07002722
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002723 if (eicr & IXGBE_EICR_LSC)
2724 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002725
Alexander Duyckbd508172010-11-16 19:27:03 -08002726 switch (hw->mac.type) {
2727 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002728 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002729 /* Fall through */
2730 case ixgbe_mac_X540:
2731 if (eicr & IXGBE_EICR_ECC)
2732 e_info(link, "Received unrecoverable ECC err, please "
2733 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002734 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002735 break;
2736 default:
2737 break;
2738 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002739
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002740 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002741 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2742 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002743
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002744 /* would disable interrupts here but EIAM disabled it */
2745 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002746
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002747 /*
2748 * re-enable link(maybe) and non-queue interrupts, no flush.
2749 * ixgbe_poll will re-enable the queue interrupts
2750 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002751 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2752 ixgbe_irq_enable(adapter, false, false);
2753
Auke Kok9a799d72007-09-15 14:07:45 -07002754 return IRQ_HANDLED;
2755}
2756
2757/**
2758 * ixgbe_request_irq - initialize interrupts
2759 * @adapter: board private structure
2760 *
2761 * Attempts to configure interrupts using the best available
2762 * capabilities of the hardware and kernel.
2763 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002764static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002765{
2766 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002767 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002768
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002769 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002770 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002771 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002772 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002773 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002774 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002775 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002776 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002777
Alexander Duyckde88eee2012-02-08 07:49:59 +00002778 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002779 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002780
Auke Kok9a799d72007-09-15 14:07:45 -07002781 return err;
2782}
2783
2784static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2785{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002786 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002787
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002788 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002789 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002790 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002791 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002792
2793 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2794 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2795 struct msix_entry *entry = &adapter->msix_entries[vector];
2796
2797 /* free only the irqs that were actually requested */
2798 if (!q_vector->rx.ring && !q_vector->tx.ring)
2799 continue;
2800
2801 /* clear the affinity_mask in the IRQ descriptor */
2802 irq_set_affinity_hint(entry->vector, NULL);
2803
2804 free_irq(entry->vector, q_vector);
2805 }
2806
2807 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002808}
2809
2810/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002811 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2812 * @adapter: board private structure
2813 **/
2814static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2815{
Alexander Duyckbd508172010-11-16 19:27:03 -08002816 switch (adapter->hw.mac.type) {
2817 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002818 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002819 break;
2820 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002821 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002822 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2823 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002824 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002825 break;
2826 default:
2827 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002828 }
2829 IXGBE_WRITE_FLUSH(&adapter->hw);
2830 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002831 int vector;
2832
2833 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2834 synchronize_irq(adapter->msix_entries[vector].vector);
2835
2836 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002837 } else {
2838 synchronize_irq(adapter->pdev->irq);
2839 }
2840}
2841
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002842/**
Auke Kok9a799d72007-09-15 14:07:45 -07002843 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2844 *
2845 **/
2846static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2847{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002848 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002849
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002850 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002851
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002852 ixgbe_set_ivar(adapter, 0, 0, 0);
2853 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002854
Emil Tantilov396e7992010-07-01 20:05:12 +00002855 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002856}
2857
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002858/**
2859 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2860 * @adapter: board private structure
2861 * @ring: structure containing ring specific data
2862 *
2863 * Configure the Tx descriptor ring after a reset.
2864 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002865void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2866 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002867{
2868 struct ixgbe_hw *hw = &adapter->hw;
2869 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002870 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002871 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002872 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002873
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002874 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002875 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002876 IXGBE_WRITE_FLUSH(hw);
2877
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002878 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002879 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002880 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2881 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2882 ring->count * sizeof(union ixgbe_adv_tx_desc));
2883 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2884 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002885 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002886
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002887 /*
2888 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002889 * higher than 1 when:
2890 * - ITR is 0 as it could cause false TX hangs
2891 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002892 *
2893 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2894 * to or less than the number of on chip descriptors, which is
2895 * currently 40.
2896 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002897#if IS_ENABLED(CONFIG_BQL)
2898 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2899#else
Alexander Duycke954b372012-02-08 07:49:38 +00002900 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00002901#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002902 txdctl |= (1 << 16); /* WTHRESH = 1 */
2903 else
2904 txdctl |= (8 << 16); /* WTHRESH = 8 */
2905
Alexander Duycke954b372012-02-08 07:49:38 +00002906 /*
2907 * Setting PTHRESH to 32 both improves performance
2908 * and avoids a TX hang with DFP enabled
2909 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002910 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2911 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002912
2913 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00002914 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002915 ring->atr_sample_rate = adapter->atr_sample_rate;
2916 ring->atr_count = 0;
2917 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2918 } else {
2919 ring->atr_sample_rate = 0;
2920 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002921
Alexander Duyckfd786b72013-01-12 06:33:31 +00002922 /* initialize XPS */
2923 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
2924 struct ixgbe_q_vector *q_vector = ring->q_vector;
2925
2926 if (q_vector)
2927 netif_set_xps_queue(adapter->netdev,
2928 &q_vector->affinity_mask,
2929 ring->queue_index);
2930 }
2931
John Fastabendc84d3242010-11-16 19:27:12 -08002932 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2933
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002934 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002935 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2936
2937 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2938 if (hw->mac.type == ixgbe_mac_82598EB &&
2939 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2940 return;
2941
2942 /* poll to verify queue is enabled */
2943 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002944 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002945 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2946 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2947 if (!wait_loop)
2948 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002949}
2950
Alexander Duyck120ff942010-08-19 13:34:50 +00002951static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2952{
2953 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002954 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002955 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002956
2957 if (hw->mac.type == ixgbe_mac_82598EB)
2958 return;
2959
2960 /* disable the arbiter while setting MTQC */
2961 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2962 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2963 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2964
2965 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002966 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2967 mtqc = IXGBE_MTQC_VT_ENA;
2968 if (tcs > 4)
2969 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2970 else if (tcs > 1)
2971 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2972 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
2973 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002974 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002975 mtqc |= IXGBE_MTQC_64VF;
2976 } else {
2977 if (tcs > 4)
2978 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2979 else if (tcs > 1)
2980 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2981 else
2982 mtqc = IXGBE_MTQC_64Q_1PB;
2983 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00002984
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002985 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00002986
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002987 /* Enable Security TX Buffer IFG for multiple pb */
2988 if (tcs) {
2989 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2990 sectx |= IXGBE_SECTX_DCB;
2991 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00002992 }
2993
2994 /* re-enable the arbiter */
2995 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2996 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2997}
2998
Auke Kok9a799d72007-09-15 14:07:45 -07002999/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003000 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003001 * @adapter: board private structure
3002 *
3003 * Configure the Tx unit of the MAC after a reset.
3004 **/
3005static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3006{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003007 struct ixgbe_hw *hw = &adapter->hw;
3008 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003009 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003010
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003011 ixgbe_setup_mtqc(adapter);
3012
3013 if (hw->mac.type != ixgbe_mac_82598EB) {
3014 /* DMATXCTL.EN must be before Tx queues are enabled */
3015 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3016 dmatxctl |= IXGBE_DMATXCTL_TE;
3017 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3018 }
3019
Auke Kok9a799d72007-09-15 14:07:45 -07003020 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003021 for (i = 0; i < adapter->num_tx_queues; i++)
3022 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003023}
3024
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003025static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3026 struct ixgbe_ring *ring)
3027{
3028 struct ixgbe_hw *hw = &adapter->hw;
3029 u8 reg_idx = ring->reg_idx;
3030 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3031
3032 srrctl |= IXGBE_SRRCTL_DROP_EN;
3033
3034 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3035}
3036
3037static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3038 struct ixgbe_ring *ring)
3039{
3040 struct ixgbe_hw *hw = &adapter->hw;
3041 u8 reg_idx = ring->reg_idx;
3042 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3043
3044 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3045
3046 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3047}
3048
3049#ifdef CONFIG_IXGBE_DCB
3050void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3051#else
3052static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3053#endif
3054{
3055 int i;
3056 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3057
3058 if (adapter->ixgbe_ieee_pfc)
3059 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3060
3061 /*
3062 * We should set the drop enable bit if:
3063 * SR-IOV is enabled
3064 * or
3065 * Number of Rx queues > 1 and flow control is disabled
3066 *
3067 * This allows us to avoid head of line blocking for security
3068 * and performance reasons.
3069 */
3070 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3071 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3072 for (i = 0; i < adapter->num_rx_queues; i++)
3073 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3074 } else {
3075 for (i = 0; i < adapter->num_rx_queues; i++)
3076 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3077 }
3078}
3079
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003080#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003081
Yi Zoua6616b42009-08-06 13:05:23 +00003082static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003083 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003084{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003085 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003086 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003087 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003088
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003089 if (hw->mac.type == ixgbe_mac_82598EB) {
3090 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3091
3092 /*
3093 * if VMDq is not active we must program one srrctl register
3094 * per RSS queue since we have enabled RDRXCTL.MVMEN
3095 */
3096 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003097 }
3098
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003099 /* configure header buffer length, needed for RSC */
3100 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003101
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003102 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003103 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003104
3105 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003106 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003107
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003108 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003109}
3110
Alexander Duyck05abb122010-08-19 13:35:41 +00003111static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003112{
Alexander Duyck05abb122010-08-19 13:35:41 +00003113 struct ixgbe_hw *hw = &adapter->hw;
3114 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003115 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3116 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003117 u32 mrqc = 0, reta = 0;
3118 u32 rxcsum;
3119 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003120 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003121
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003122 /*
3123 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3124 * make full use of any rings they may have. We will use the
3125 * PSRTYPE register to control how many rings we use within the PF.
3126 */
3127 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3128 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003129
Alexander Duyck05abb122010-08-19 13:35:41 +00003130 /* Fill out hash function seeds */
3131 for (i = 0; i < 10; i++)
3132 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003133
Alexander Duyck05abb122010-08-19 13:35:41 +00003134 /* Fill out redirection table */
3135 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003136 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003137 j = 0;
3138 /* reta = 4-byte sliding window of
3139 * 0x00..(indices-1)(indices-1)00..etc. */
3140 reta = (reta << 8) | (j * 0x11);
3141 if ((i & 3) == 3)
3142 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3143 }
3144
3145 /* Disable indicating checksum in descriptor, enables RSS hash */
3146 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3147 rxcsum |= IXGBE_RXCSUM_PCSD;
3148 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3149
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003150 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003151 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003152 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003153 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003154 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003155
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003156 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3157 if (tcs > 4)
3158 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3159 else if (tcs > 1)
3160 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3161 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3162 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3163 else
3164 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3165 } else {
3166 if (tcs > 4)
3167 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3168 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003169 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3170 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003171 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003172 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003173 }
3174
Alexander Duyck05abb122010-08-19 13:35:41 +00003175 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003176 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3177 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3178 IXGBE_MRQC_RSS_FIELD_IPV6 |
3179 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003180
Alexander Duyckef6afc02012-02-08 07:51:53 +00003181 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3182 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3183 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3184 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3185
Alexander Duyck05abb122010-08-19 13:35:41 +00003186 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003187}
3188
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003189/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003190 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3191 * @adapter: address of board private structure
3192 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003193 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003194static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003195 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003196{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003197 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003198 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003199 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003200
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003201 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003202 return;
3203
Alexander Duyck73670962010-08-19 13:38:34 +00003204 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003205 rscctrl |= IXGBE_RSCCTL_RSCEN;
3206 /*
3207 * we must limit the number of descriptors so that the
3208 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003209 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003210 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003211 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003212 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003213}
3214
Alexander Duyck9e10e042010-08-19 13:40:06 +00003215#define IXGBE_MAX_RX_DESC_POLL 10
3216static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3217 struct ixgbe_ring *ring)
3218{
3219 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003220 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3221 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003222 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003223
3224 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3225 if (hw->mac.type == ixgbe_mac_82598EB &&
3226 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3227 return;
3228
3229 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003230 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003231 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3232 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3233
3234 if (!wait_loop) {
3235 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3236 "the polling period\n", reg_idx);
3237 }
3238}
3239
Yi Zou2d39d572011-01-06 14:29:56 +00003240void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3241 struct ixgbe_ring *ring)
3242{
3243 struct ixgbe_hw *hw = &adapter->hw;
3244 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3245 u32 rxdctl;
3246 u8 reg_idx = ring->reg_idx;
3247
3248 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3249 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3250
3251 /* write value back with RXDCTL.ENABLE bit cleared */
3252 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3253
3254 if (hw->mac.type == ixgbe_mac_82598EB &&
3255 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3256 return;
3257
3258 /* the hardware may take up to 100us to really disable the rx queue */
3259 do {
3260 udelay(10);
3261 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3262 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3263
3264 if (!wait_loop) {
3265 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3266 "the polling period\n", reg_idx);
3267 }
3268}
3269
Alexander Duyck84418e32010-08-19 13:40:54 +00003270void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3271 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003272{
3273 struct ixgbe_hw *hw = &adapter->hw;
3274 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003275 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003276 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003277
Alexander Duyck9e10e042010-08-19 13:40:06 +00003278 /* disable queue to avoid issues while updating state */
3279 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003280 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003281
Alexander Duyckacd37172010-08-19 13:36:05 +00003282 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3283 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3284 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3285 ring->count * sizeof(union ixgbe_adv_rx_desc));
3286 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3287 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003288 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003289
3290 ixgbe_configure_srrctl(adapter, ring);
3291 ixgbe_configure_rscctl(adapter, ring);
3292
3293 if (hw->mac.type == ixgbe_mac_82598EB) {
3294 /*
3295 * enable cache line friendly hardware writes:
3296 * PTHRESH=32 descriptors (half the internal cache),
3297 * this also removes ugly rx_no_buffer_count increment
3298 * HTHRESH=4 descriptors (to minimize latency on fetch)
3299 * WTHRESH=8 burst writeback up to two cache lines
3300 */
3301 rxdctl &= ~0x3FFFFF;
3302 rxdctl |= 0x080420;
3303 }
3304
3305 /* enable receive descriptor ring */
3306 rxdctl |= IXGBE_RXDCTL_ENABLE;
3307 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3308
3309 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003310 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003311}
3312
Alexander Duyck48654522010-08-19 13:36:27 +00003313static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3314{
3315 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003316 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
Alexander Duyck48654522010-08-19 13:36:27 +00003317 int p;
3318
3319 /* PSRTYPE must be initialized in non 82598 adapters */
3320 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003321 IXGBE_PSRTYPE_UDPHDR |
3322 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003323 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003324 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003325
3326 if (hw->mac.type == ixgbe_mac_82598EB)
3327 return;
3328
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003329 if (rss_i > 3)
3330 psrtype |= 2 << 29;
3331 else if (rss_i > 1)
3332 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003333
3334 for (p = 0; p < adapter->num_rx_pools; p++)
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003335 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
Alexander Duyck48654522010-08-19 13:36:27 +00003336 psrtype);
3337}
3338
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003339static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3340{
3341 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003342 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003343 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003344 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003345
3346 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3347 return;
3348
3349 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003350 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3351 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003352 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003353 vmdctl |= IXGBE_VT_CTL_REPLEN;
3354 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003355
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003356 vf_shift = VMDQ_P(0) % 32;
3357 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003358
3359 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003360 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3361 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3362 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3363 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003364 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3365 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003366
3367 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003368 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003369
3370 /*
3371 * Set up VF register offsets for selected VT Mode,
3372 * i.e. 32 or 64 VFs for SR-IOV
3373 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003374 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3375 case IXGBE_82599_VMDQ_8Q_MASK:
3376 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3377 break;
3378 case IXGBE_82599_VMDQ_4Q_MASK:
3379 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3380 break;
3381 default:
3382 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3383 break;
3384 }
3385
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003386 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3387
Alexander Duyck435b19f2012-05-18 06:34:08 +00003388
Greg Rosea985b6c32010-11-18 03:02:52 +00003389 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003390 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003391 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003392 /* For VFs that have spoof checking turned off */
3393 for (i = 0; i < adapter->num_vfs; i++) {
3394 if (!adapter->vfinfo[i].spoofchk_enabled)
3395 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3396 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003397}
3398
Alexander Duyck477de6e2010-08-19 13:38:11 +00003399static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003400{
Auke Kok9a799d72007-09-15 14:07:45 -07003401 struct ixgbe_hw *hw = &adapter->hw;
3402 struct net_device *netdev = adapter->netdev;
3403 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003404 struct ixgbe_ring *rx_ring;
3405 int i;
3406 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003407
Alexander Duyck477de6e2010-08-19 13:38:11 +00003408#ifdef IXGBE_FCOE
3409 /* adjust max frame to be able to do baby jumbo for FCoE */
3410 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3411 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3412 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3413
3414#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003415
3416 /* adjust max frame to be at least the size of a standard frame */
3417 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3418 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3419
Alexander Duyck477de6e2010-08-19 13:38:11 +00003420 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3421 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3422 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3423 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3424
3425 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003426 }
3427
Auke Kok9a799d72007-09-15 14:07:45 -07003428 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003429 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3430 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003431 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3432
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003433 /*
3434 * Setup the HW Rx Head and Tail Descriptor Pointers and
3435 * the Base and Length of the Rx Descriptor Ring
3436 */
Auke Kok9a799d72007-09-15 14:07:45 -07003437 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003438 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003439 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3440 set_ring_rsc_enabled(rx_ring);
3441 else
3442 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003443 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003444}
3445
Alexander Duyck73670962010-08-19 13:38:34 +00003446static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3447{
3448 struct ixgbe_hw *hw = &adapter->hw;
3449 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3450
3451 switch (hw->mac.type) {
3452 case ixgbe_mac_82598EB:
3453 /*
3454 * For VMDq support of different descriptor types or
3455 * buffer sizes through the use of multiple SRRCTL
3456 * registers, RDRXCTL.MVMEN must be set to 1
3457 *
3458 * also, the manual doesn't mention it clearly but DCA hints
3459 * will only use queue 0's tags unless this bit is set. Side
3460 * effects of setting this bit are only that SRRCTL must be
3461 * fully programmed [0..15]
3462 */
3463 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3464 break;
3465 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003466 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003467 /* Disable RSC for ACK packets */
3468 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3469 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3470 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3471 /* hardware requires some bits to be set by default */
3472 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3473 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3474 break;
3475 default:
3476 /* We should do nothing since we don't know this hardware */
3477 return;
3478 }
3479
3480 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3481}
3482
Alexander Duyck477de6e2010-08-19 13:38:11 +00003483/**
3484 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3485 * @adapter: board private structure
3486 *
3487 * Configure the Rx unit of the MAC after a reset.
3488 **/
3489static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3490{
3491 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003492 int i;
3493 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003494
3495 /* disable receives while setting up the descriptors */
3496 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3497 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3498
3499 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003500 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003501
Alexander Duyck9e10e042010-08-19 13:40:06 +00003502 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003503 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003504
Alexander Duyck477de6e2010-08-19 13:38:11 +00003505 /* set_rx_buffer_len must be called before ring initialization */
3506 ixgbe_set_rx_buffer_len(adapter);
3507
3508 /*
3509 * Setup the HW Rx Head and Tail Descriptor Pointers and
3510 * the Base and Length of the Rx Descriptor Ring
3511 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003512 for (i = 0; i < adapter->num_rx_queues; i++)
3513 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003514
Alexander Duyck9e10e042010-08-19 13:40:06 +00003515 /* disable drop enable for 82598 parts */
3516 if (hw->mac.type == ixgbe_mac_82598EB)
3517 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3518
3519 /* enable all receives */
3520 rxctrl |= IXGBE_RXCTRL_RXEN;
3521 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003522}
3523
Patrick McHardy80d5c362013-04-19 02:04:28 +00003524static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3525 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003526{
3527 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003528 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003529
3530 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003531 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003532 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003533
3534 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003535}
3536
Patrick McHardy80d5c362013-04-19 02:04:28 +00003537static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3538 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003539{
3540 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003541 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003542
Auke Kok9a799d72007-09-15 14:07:45 -07003543 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003544 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003545 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003546
3547 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003548}
3549
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003550/**
3551 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3552 * @adapter: driver data
3553 */
3554static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3555{
3556 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003557 u32 vlnctrl;
3558
3559 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3560 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3561 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3562}
3563
3564/**
3565 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3566 * @adapter: driver data
3567 */
3568static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3569{
3570 struct ixgbe_hw *hw = &adapter->hw;
3571 u32 vlnctrl;
3572
3573 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3574 vlnctrl |= IXGBE_VLNCTRL_VFE;
3575 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3576 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3577}
3578
3579/**
3580 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3581 * @adapter: driver data
3582 */
3583static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3584{
3585 struct ixgbe_hw *hw = &adapter->hw;
3586 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003587 int i, j;
3588
3589 switch (hw->mac.type) {
3590 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003591 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3592 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003593 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3594 break;
3595 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003596 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003597 for (i = 0; i < adapter->num_rx_queues; i++) {
3598 j = adapter->rx_ring[i]->reg_idx;
3599 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3600 vlnctrl &= ~IXGBE_RXDCTL_VME;
3601 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3602 }
3603 break;
3604 default:
3605 break;
3606 }
3607}
3608
3609/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003610 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003611 * @adapter: driver data
3612 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003613static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003614{
3615 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003616 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003617 int i, j;
3618
3619 switch (hw->mac.type) {
3620 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003621 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3622 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003623 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3624 break;
3625 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003626 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003627 for (i = 0; i < adapter->num_rx_queues; i++) {
3628 j = adapter->rx_ring[i]->reg_idx;
3629 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3630 vlnctrl |= IXGBE_RXDCTL_VME;
3631 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3632 }
3633 break;
3634 default:
3635 break;
3636 }
3637}
3638
Auke Kok9a799d72007-09-15 14:07:45 -07003639static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3640{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003641 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003642
Patrick McHardy80d5c362013-04-19 02:04:28 +00003643 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003644
3645 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003646 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003647}
3648
3649/**
Alexander Duyck28500622010-06-15 09:25:48 +00003650 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3651 * @netdev: network interface device structure
3652 *
3653 * Writes unicast address list to the RAR table.
3654 * Returns: -ENOMEM on failure/insufficient address space
3655 * 0 on no addresses written
3656 * X on writing X addresses to the RAR table
3657 **/
3658static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3659{
3660 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3661 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003662 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003663 int count = 0;
3664
John Fastabend95447462012-05-31 12:42:26 +00003665 /* In SR-IOV mode significantly less RAR entries are available */
3666 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3667 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3668
Alexander Duyck28500622010-06-15 09:25:48 +00003669 /* return ENOMEM indicating insufficient memory for addresses */
3670 if (netdev_uc_count(netdev) > rar_entries)
3671 return -ENOMEM;
3672
John Fastabend95447462012-05-31 12:42:26 +00003673 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003674 struct netdev_hw_addr *ha;
3675 /* return error if we do not support writing to RAR table */
3676 if (!hw->mac.ops.set_rar)
3677 return -ENOMEM;
3678
3679 netdev_for_each_uc_addr(ha, netdev) {
3680 if (!rar_entries)
3681 break;
3682 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003683 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003684 count++;
3685 }
3686 }
3687 /* write the addresses in reverse order to avoid write combining */
3688 for (; rar_entries > 0 ; rar_entries--)
3689 hw->mac.ops.clear_rar(hw, rar_entries);
3690
3691 return count;
3692}
3693
3694/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003695 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003696 * @netdev: network interface device structure
3697 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003698 * The set_rx_method entry point is called whenever the unicast/multicast
3699 * address list or the network interface flags are updated. This routine is
3700 * responsible for configuring the hardware for proper unicast, multicast and
3701 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003702 **/
Greg Rose7f870472010-01-09 02:25:29 +00003703void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003704{
3705 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3706 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003707 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3708 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003709
3710 /* Check for Promiscuous and All Multicast modes */
3711
3712 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3713
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003714 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003715 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003716 fctrl |= IXGBE_FCTRL_BAM;
3717 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3718 fctrl |= IXGBE_FCTRL_PMCF;
3719
Alexander Duyck28500622010-06-15 09:25:48 +00003720 /* clear the bits we are changing the status of */
3721 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3722
Auke Kok9a799d72007-09-15 14:07:45 -07003723 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003724 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003725 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003726 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Greg Rose670224f2013-02-22 02:14:39 +00003727 /* Only disable hardware filter vlans in promiscuous mode
3728 * if SR-IOV and VMDQ are disabled - otherwise ensure
3729 * that hardware VLAN filters remain enabled.
3730 */
3731 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3732 IXGBE_FLAG_SRIOV_ENABLED)))
3733 ixgbe_vlan_filter_disable(adapter);
3734 else
3735 ixgbe_vlan_filter_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003736 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003737 if (netdev->flags & IFF_ALLMULTI) {
3738 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003739 vmolr |= IXGBE_VMOLR_MPE;
3740 } else {
3741 /*
3742 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003743 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003744 * that we can at least receive multicast traffic
3745 */
3746 hw->mac.ops.update_mc_addr_list(hw, netdev);
3747 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003748 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003749 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003750 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003751 }
3752
3753 /*
3754 * Write addresses to available RAR registers, if there is not
3755 * sufficient space to store all the addresses then enable
3756 * unicast promiscuous mode
3757 */
3758 count = ixgbe_write_uc_addr_list(netdev);
3759 if (count < 0) {
3760 fctrl |= IXGBE_FCTRL_UPE;
3761 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003762 }
3763
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003764 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003765 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003766
3767 if (hw->mac.type != ixgbe_mac_82598EB) {
3768 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003769 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3770 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003771 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003772 }
3773
Ben Greear3f2d1c02012-03-08 08:28:41 +00003774 /* This is useful for sniffing bad packets. */
3775 if (adapter->netdev->features & NETIF_F_RXALL) {
3776 /* UPE and MPE will be handled by normal PROMISC logic
3777 * in e1000e_set_rx_mode */
3778 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3779 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3780 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3781
3782 fctrl &= ~(IXGBE_FCTRL_DPF);
3783 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3784 }
3785
Auke Kok9a799d72007-09-15 14:07:45 -07003786 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003787
Patrick McHardyf6469682013-04-19 02:04:27 +00003788 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003789 ixgbe_vlan_strip_enable(adapter);
3790 else
3791 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003792}
3793
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003794static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3795{
3796 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003797
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003798 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3799 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003800 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003801 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003802}
3803
3804static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3805{
3806 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003807
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003808 local_bh_disable(); /* for ixgbe_qv_lock_napi() */
3809 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003810 napi_disable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003811 while (!ixgbe_qv_lock_napi(adapter->q_vector[q_idx])) {
3812 pr_info("QV %d locked\n", q_idx);
3813 mdelay(1);
3814 }
3815 }
3816 local_bh_enable();
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003817}
3818
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003819#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003820/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003821 * ixgbe_configure_dcb - Configure DCB hardware
3822 * @adapter: ixgbe adapter struct
3823 *
3824 * This is called by the driver on open to configure the DCB hardware.
3825 * This is also called by the gennetlink interface when reconfiguring
3826 * the DCB state.
3827 */
3828static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3829{
3830 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003831 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003832
Alexander Duyck67ebd792010-08-19 13:34:04 +00003833 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3834 if (hw->mac.type == ixgbe_mac_82598EB)
3835 netif_set_gso_max_size(adapter->netdev, 65536);
3836 return;
3837 }
3838
3839 if (hw->mac.type == ixgbe_mac_82598EB)
3840 netif_set_gso_max_size(adapter->netdev, 32768);
3841
John Fastabendb1208182011-10-15 05:00:10 +00003842#ifdef IXGBE_FCOE
3843 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3844 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3845#endif
3846
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003847 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003848 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003849 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3850 DCB_TX_CONFIG);
3851 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3852 DCB_RX_CONFIG);
3853 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003854 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3855 ixgbe_dcb_hw_ets(&adapter->hw,
3856 adapter->ixgbe_ieee_ets,
3857 max_frame);
3858 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3859 adapter->ixgbe_ieee_pfc->pfc_en,
3860 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003861 }
John Fastabend8187cd42011-02-23 05:58:08 +00003862
3863 /* Enable RSS Hash per TC */
3864 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003865 u32 msb = 0;
3866 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003867
Alexander Duyckd411a932012-06-30 00:14:01 +00003868 while (rss_i) {
3869 msb++;
3870 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003871 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003872
Alexander Duyck4ae63732012-06-22 06:46:33 +00003873 /* write msb to all 8 TCs in one write */
3874 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003875 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003876}
John Fastabend9da712d2011-08-23 03:14:22 +00003877#endif
3878
3879/* Additional bittime to account for IXGBE framing */
3880#define IXGBE_ETH_FRAMING 20
3881
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003882/**
John Fastabend9da712d2011-08-23 03:14:22 +00003883 * ixgbe_hpbthresh - calculate high water mark for flow control
3884 *
3885 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003886 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003887 */
3888static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3889{
3890 struct ixgbe_hw *hw = &adapter->hw;
3891 struct net_device *dev = adapter->netdev;
3892 int link, tc, kb, marker;
3893 u32 dv_id, rx_pba;
3894
3895 /* Calculate max LAN frame size */
3896 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3897
3898#ifdef IXGBE_FCOE
3899 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003900 if ((dev->features & NETIF_F_FCOE_MTU) &&
3901 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3902 (pb == ixgbe_fcoe_get_tc(adapter)))
3903 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003904
3905#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003906 /* Calculate delay value for device */
3907 switch (hw->mac.type) {
3908 case ixgbe_mac_X540:
3909 dv_id = IXGBE_DV_X540(link, tc);
3910 break;
3911 default:
3912 dv_id = IXGBE_DV(link, tc);
3913 break;
3914 }
3915
3916 /* Loopback switch introduces additional latency */
3917 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3918 dv_id += IXGBE_B2BT(tc);
3919
3920 /* Delay value is calculated in bit times convert to KB */
3921 kb = IXGBE_BT2KB(dv_id);
3922 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3923
3924 marker = rx_pba - kb;
3925
3926 /* It is possible that the packet buffer is not large enough
3927 * to provide required headroom. In this case throw an error
3928 * to user and a do the best we can.
3929 */
3930 if (marker < 0) {
3931 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3932 "headroom to support flow control."
3933 "Decrease MTU or number of traffic classes\n", pb);
3934 marker = tc + 1;
3935 }
3936
3937 return marker;
3938}
3939
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003940/**
John Fastabend9da712d2011-08-23 03:14:22 +00003941 * ixgbe_lpbthresh - calculate low water mark for for flow control
3942 *
3943 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003944 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003945 */
3946static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3947{
3948 struct ixgbe_hw *hw = &adapter->hw;
3949 struct net_device *dev = adapter->netdev;
3950 int tc;
3951 u32 dv_id;
3952
3953 /* Calculate max LAN frame size */
3954 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3955
3956 /* Calculate delay value for device */
3957 switch (hw->mac.type) {
3958 case ixgbe_mac_X540:
3959 dv_id = IXGBE_LOW_DV_X540(tc);
3960 break;
3961 default:
3962 dv_id = IXGBE_LOW_DV(tc);
3963 break;
3964 }
3965
3966 /* Delay value is calculated in bit times convert to KB */
3967 return IXGBE_BT2KB(dv_id);
3968}
3969
3970/*
3971 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3972 */
3973static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3974{
3975 struct ixgbe_hw *hw = &adapter->hw;
3976 int num_tc = netdev_get_num_tc(adapter->netdev);
3977 int i;
3978
3979 if (!num_tc)
3980 num_tc = 1;
3981
3982 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3983
3984 for (i = 0; i < num_tc; i++) {
3985 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3986
3987 /* Low water marks must not be larger than high water marks */
3988 if (hw->fc.low_water > hw->fc.high_water[i])
3989 hw->fc.low_water = 0;
3990 }
3991}
John Fastabend80605c652011-05-02 12:34:10 +00003992
3993static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3994{
John Fastabend80605c652011-05-02 12:34:10 +00003995 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003996 int hdrm;
3997 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003998
3999 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4000 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004001 hdrm = 32 << adapter->fdir_pballoc;
4002 else
4003 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004004
Alexander Duyckf7e10272011-07-21 00:40:35 +00004005 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004006 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004007}
4008
Alexander Duycke4911d52011-05-11 07:18:52 +00004009static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4010{
4011 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004012 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004013 struct ixgbe_fdir_filter *filter;
4014
4015 spin_lock(&adapter->fdir_perfect_lock);
4016
4017 if (!hlist_empty(&adapter->fdir_filter_list))
4018 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4019
Sasha Levinb67bfe02013-02-27 17:06:00 -08004020 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004021 &adapter->fdir_filter_list, fdir_node) {
4022 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004023 &filter->filter,
4024 filter->sw_idx,
4025 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4026 IXGBE_FDIR_DROP_QUEUE :
4027 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004028 }
4029
4030 spin_unlock(&adapter->fdir_perfect_lock);
4031}
4032
Auke Kok9a799d72007-09-15 14:07:45 -07004033static void ixgbe_configure(struct ixgbe_adapter *adapter)
4034{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004035 struct ixgbe_hw *hw = &adapter->hw;
4036
John Fastabend80605c652011-05-02 12:34:10 +00004037 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004038#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004039 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004040#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004041 /*
4042 * We must restore virtualization before VLANs or else
4043 * the VLVF registers will not be populated
4044 */
4045 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004046
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004047 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004048 ixgbe_restore_vlan(adapter);
4049
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004050 switch (hw->mac.type) {
4051 case ixgbe_mac_82599EB:
4052 case ixgbe_mac_X540:
4053 hw->mac.ops.disable_rx_buff(hw);
4054 break;
4055 default:
4056 break;
4057 }
4058
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004059 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004060 ixgbe_init_fdir_signature_82599(&adapter->hw,
4061 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004062 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4063 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4064 adapter->fdir_pballoc);
4065 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004066 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004067
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004068 switch (hw->mac.type) {
4069 case ixgbe_mac_82599EB:
4070 case ixgbe_mac_X540:
4071 hw->mac.ops.enable_rx_buff(hw);
4072 break;
4073 default:
4074 break;
4075 }
4076
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004077#ifdef IXGBE_FCOE
4078 /* configure FCoE L2 filters, redirection table, and Rx control */
4079 ixgbe_configure_fcoe(adapter);
4080
4081#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004082 ixgbe_configure_tx(adapter);
4083 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004084}
4085
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004086static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4087{
4088 switch (hw->phy.type) {
4089 case ixgbe_phy_sfp_avago:
4090 case ixgbe_phy_sfp_ftl:
4091 case ixgbe_phy_sfp_intel:
4092 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004093 case ixgbe_phy_sfp_passive_tyco:
4094 case ixgbe_phy_sfp_passive_unknown:
4095 case ixgbe_phy_sfp_active_unknown:
4096 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004097 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004098 case ixgbe_phy_nl:
4099 if (hw->mac.type == ixgbe_mac_82598EB)
4100 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004101 default:
4102 return false;
4103 }
4104}
4105
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004106/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004107 * ixgbe_sfp_link_config - set up SFP+ link
4108 * @adapter: pointer to private adapter struct
4109 **/
4110static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4111{
Alexander Duyck70864002011-04-27 09:13:56 +00004112 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004113 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004114 * is that an SFP was inserted/removed after the reset
4115 * but before SFP detection was enabled. As such the best
4116 * solution is to just start searching as soon as we start
4117 */
4118 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4119 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004120
Alexander Duyck70864002011-04-27 09:13:56 +00004121 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004122}
4123
4124/**
4125 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004126 * @hw: pointer to private hardware struct
4127 *
4128 * Returns 0 on success, negative on failure
4129 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004130static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004131{
Josh Hay3d292262012-12-15 03:28:19 +00004132 u32 speed;
4133 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004134 u32 ret = IXGBE_ERR_LINK_SETUP;
4135
4136 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004137 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004138
4139 if (ret)
4140 goto link_cfg_out;
4141
Josh Hay3d292262012-12-15 03:28:19 +00004142 speed = hw->phy.autoneg_advertised;
4143 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4144 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4145 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004146 if (ret)
4147 goto link_cfg_out;
4148
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004149 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004150 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004151link_cfg_out:
4152 return ret;
4153}
4154
Alexander Duycka34bcff2010-08-19 13:39:20 +00004155static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004156{
Auke Kok9a799d72007-09-15 14:07:45 -07004157 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004158 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004159
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004160 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004161 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4162 IXGBE_GPIE_OCD;
4163 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004164 /*
4165 * use EIAM to auto-mask when MSI-X interrupt is asserted
4166 * this saves a register write for every interrupt
4167 */
4168 switch (hw->mac.type) {
4169 case ixgbe_mac_82598EB:
4170 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4171 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004172 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004173 case ixgbe_mac_X540:
4174 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004175 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4176 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4177 break;
4178 }
4179 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004180 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4181 * specifically only auto mask tx and rx interrupts */
4182 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004183 }
4184
Alexander Duycka34bcff2010-08-19 13:39:20 +00004185 /* XXX: to interrupt immediately for EICS writes, enable this */
4186 /* gpie |= IXGBE_GPIE_EIMEN; */
4187
4188 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4189 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004190
4191 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4192 case IXGBE_82599_VMDQ_8Q_MASK:
4193 gpie |= IXGBE_GPIE_VTMODE_16;
4194 break;
4195 case IXGBE_82599_VMDQ_4Q_MASK:
4196 gpie |= IXGBE_GPIE_VTMODE_32;
4197 break;
4198 default:
4199 gpie |= IXGBE_GPIE_VTMODE_64;
4200 break;
4201 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004202 }
4203
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004204 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004205 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4206 switch (adapter->hw.mac.type) {
4207 case ixgbe_mac_82599EB:
4208 gpie |= IXGBE_SDP0_GPIEN;
4209 break;
4210 case ixgbe_mac_X540:
4211 gpie |= IXGBE_EIMS_TS;
4212 break;
4213 default:
4214 break;
4215 }
4216 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004217
Alexander Duycka34bcff2010-08-19 13:39:20 +00004218 /* Enable fan failure interrupt */
4219 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004220 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004221
Don Skidmore2698b202011-04-13 07:01:52 +00004222 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004223 gpie |= IXGBE_SDP1_GPIEN;
4224 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004225 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004226
4227 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4228}
4229
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004230static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004231{
4232 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004233 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004234 u32 ctrl_ext;
4235
4236 ixgbe_get_hw_control(adapter);
4237 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004238
Auke Kok9a799d72007-09-15 14:07:45 -07004239 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4240 ixgbe_configure_msix(adapter);
4241 else
4242 ixgbe_configure_msi_and_legacy(adapter);
4243
Emil Tantilovec74a472012-09-20 03:33:56 +00004244 /* enable the optics for 82599 SFP+ fiber */
4245 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004246 hw->mac.ops.enable_tx_laser(hw);
4247
Auke Kok9a799d72007-09-15 14:07:45 -07004248 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004249 ixgbe_napi_enable_all(adapter);
4250
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004251 if (ixgbe_is_sfp(hw)) {
4252 ixgbe_sfp_link_config(adapter);
4253 } else {
4254 err = ixgbe_non_sfp_link_config(hw);
4255 if (err)
4256 e_err(probe, "link_config FAILED %d\n", err);
4257 }
4258
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004259 /* clear any pending interrupts, may auto mask */
4260 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004261 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004262
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004263 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004264 * If this adapter has a fan, check to see if we had a failure
4265 * before we enabled the interrupt.
4266 */
4267 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4268 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4269 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004270 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004271 }
4272
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004273 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004274 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004275
Auke Kok9a799d72007-09-15 14:07:45 -07004276 /* bring the link up in the watchdog, this could race with our first
4277 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004278 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4279 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004280 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004281
4282 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4283 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4284 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4285 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004286}
4287
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004288void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4289{
4290 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004291 /* put off any impending NetWatchDogTimeout */
4292 adapter->netdev->trans_start = jiffies;
4293
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004294 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004295 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004296 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004297 /*
4298 * If SR-IOV enabled then wait a bit before bringing the adapter
4299 * back up to give the VFs time to respond to the reset. The
4300 * two second wait is based upon the watchdog timer cycle in
4301 * the VF driver.
4302 */
4303 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4304 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004305 ixgbe_up(adapter);
4306 clear_bit(__IXGBE_RESETTING, &adapter->state);
4307}
4308
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004309void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004310{
4311 /* hardware has been reset, we need to reload some things */
4312 ixgbe_configure(adapter);
4313
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004314 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004315}
4316
4317void ixgbe_reset(struct ixgbe_adapter *adapter)
4318{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004319 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004320 int err;
4321
Alexander Duyck70864002011-04-27 09:13:56 +00004322 /* lock SFP init bit to prevent race conditions with the watchdog */
4323 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4324 usleep_range(1000, 2000);
4325
4326 /* clear all SFP and link config related flags while holding SFP_INIT */
4327 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4328 IXGBE_FLAG2_SFP_NEEDS_RESET);
4329 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4330
Don Skidmore8ca783a2009-05-26 20:40:47 -07004331 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004332 switch (err) {
4333 case 0:
4334 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004335 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004336 break;
4337 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004338 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004339 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004340 case IXGBE_ERR_EEPROM_VERSION:
4341 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004342 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004343 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004344 "your hardware. If you are experiencing problems "
4345 "please contact your Intel or hardware "
4346 "representative who provided you with this "
4347 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004348 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004349 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004350 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004351 }
Auke Kok9a799d72007-09-15 14:07:45 -07004352
Alexander Duyck70864002011-04-27 09:13:56 +00004353 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4354
Auke Kok9a799d72007-09-15 14:07:45 -07004355 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004356 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004357
4358 /* update SAN MAC vmdq pool selection */
4359 if (hw->mac.san_mac_rar_index)
4360 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004361
Jacob Keller1a71ab22012-08-25 03:54:19 +00004362 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
4363 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004364}
4365
Auke Kok9a799d72007-09-15 14:07:45 -07004366/**
4367 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004368 * @rx_ring: ring to free buffers from
4369 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004370static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004371{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004372 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004373 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004374 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004375
Alexander Duyck84418e32010-08-19 13:40:54 +00004376 /* ring already cleared, nothing to do */
4377 if (!rx_ring->rx_buffer_info)
4378 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004379
Alexander Duyck84418e32010-08-19 13:40:54 +00004380 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004381 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004382 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004383
Alexander Duyckf8003262012-03-03 02:35:52 +00004384 rx_buffer = &rx_ring->rx_buffer_info[i];
4385 if (rx_buffer->skb) {
4386 struct sk_buff *skb = rx_buffer->skb;
4387 if (IXGBE_CB(skb)->page_released) {
4388 dma_unmap_page(dev,
4389 IXGBE_CB(skb)->dma,
4390 ixgbe_rx_bufsz(rx_ring),
4391 DMA_FROM_DEVICE);
4392 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004393 }
4394 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004395 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004396 rx_buffer->skb = NULL;
4397 if (rx_buffer->dma)
4398 dma_unmap_page(dev, rx_buffer->dma,
4399 ixgbe_rx_pg_size(rx_ring),
4400 DMA_FROM_DEVICE);
4401 rx_buffer->dma = 0;
4402 if (rx_buffer->page)
Alexander Duyckdd411ec2012-04-06 04:24:50 +00004403 __free_pages(rx_buffer->page,
4404 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00004405 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004406 }
4407
4408 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4409 memset(rx_ring->rx_buffer_info, 0, size);
4410
4411 /* Zero out the descriptor ring */
4412 memset(rx_ring->desc, 0, rx_ring->size);
4413
Alexander Duyckf8003262012-03-03 02:35:52 +00004414 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004415 rx_ring->next_to_clean = 0;
4416 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004417}
4418
4419/**
4420 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004421 * @tx_ring: ring to be cleaned
4422 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004423static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004424{
4425 struct ixgbe_tx_buffer *tx_buffer_info;
4426 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004427 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004428
Alexander Duyck84418e32010-08-19 13:40:54 +00004429 /* ring already cleared, nothing to do */
4430 if (!tx_ring->tx_buffer_info)
4431 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004432
Alexander Duyck84418e32010-08-19 13:40:54 +00004433 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004434 for (i = 0; i < tx_ring->count; i++) {
4435 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004436 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004437 }
4438
John Fastabenddad8a3b2012-04-23 12:22:39 +00004439 netdev_tx_reset_queue(txring_txq(tx_ring));
4440
Auke Kok9a799d72007-09-15 14:07:45 -07004441 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4442 memset(tx_ring->tx_buffer_info, 0, size);
4443
4444 /* Zero out the descriptor ring */
4445 memset(tx_ring->desc, 0, tx_ring->size);
4446
4447 tx_ring->next_to_use = 0;
4448 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004449}
4450
4451/**
Auke Kok9a799d72007-09-15 14:07:45 -07004452 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4453 * @adapter: board private structure
4454 **/
4455static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4456{
4457 int i;
4458
4459 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004460 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004461}
4462
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004463/**
4464 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4465 * @adapter: board private structure
4466 **/
4467static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4468{
4469 int i;
4470
4471 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004472 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004473}
4474
Alexander Duycke4911d52011-05-11 07:18:52 +00004475static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4476{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004477 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004478 struct ixgbe_fdir_filter *filter;
4479
4480 spin_lock(&adapter->fdir_perfect_lock);
4481
Sasha Levinb67bfe02013-02-27 17:06:00 -08004482 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004483 &adapter->fdir_filter_list, fdir_node) {
4484 hlist_del(&filter->fdir_node);
4485 kfree(filter);
4486 }
4487 adapter->fdir_filter_count = 0;
4488
4489 spin_unlock(&adapter->fdir_perfect_lock);
4490}
4491
Auke Kok9a799d72007-09-15 14:07:45 -07004492void ixgbe_down(struct ixgbe_adapter *adapter)
4493{
4494 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004495 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004496 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004497 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004498
4499 /* signal that we are down to the interrupt handler */
4500 set_bit(__IXGBE_DOWN, &adapter->state);
4501
4502 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004503 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4504 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004505
Yi Zou2d39d572011-01-06 14:29:56 +00004506 /* disable all enabled rx queues */
4507 for (i = 0; i < adapter->num_rx_queues; i++)
4508 /* this call also flushes the previous write */
4509 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4510
Don Skidmore032b4322011-03-18 09:32:53 +00004511 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004512
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004513 netif_tx_stop_all_queues(netdev);
4514
Alexander Duyck70864002011-04-27 09:13:56 +00004515 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004516 netif_carrier_off(netdev);
4517 netif_tx_disable(netdev);
4518
4519 ixgbe_irq_disable(adapter);
4520
4521 ixgbe_napi_disable_all(adapter);
4522
Alexander Duyckd034acf2011-04-27 09:25:34 +00004523 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4524 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004525 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4526
4527 del_timer_sync(&adapter->service_timer);
4528
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004529 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004530 /* Clear EITR Select mapping */
4531 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4532
4533 /* Mark all the VFs as inactive */
4534 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004535 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004536
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004537 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004538 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004539
Auke Kok9a799d72007-09-15 14:07:45 -07004540 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004541 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004542 }
4543
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004544 /* disable transmits in the hardware now that interrupts are off */
4545 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004546 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004547 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004548 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004549
4550 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004551 switch (hw->mac.type) {
4552 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004553 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004554 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004555 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4556 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004557 break;
4558 default:
4559 break;
4560 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004561
Paul Larson6f4a0e42008-06-24 17:00:56 -07004562 if (!pci_channel_offline(adapter->pdev))
4563 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004564
Emil Tantilovec74a472012-09-20 03:33:56 +00004565 /* power down the optics for 82599 SFP+ fiber */
4566 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004567 hw->mac.ops.disable_tx_laser(hw);
4568
Auke Kok9a799d72007-09-15 14:07:45 -07004569 ixgbe_clean_all_tx_rings(adapter);
4570 ixgbe_clean_all_rx_rings(adapter);
4571
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004572#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004573 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004574 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004575#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004576}
4577
Auke Kok9a799d72007-09-15 14:07:45 -07004578/**
Auke Kok9a799d72007-09-15 14:07:45 -07004579 * ixgbe_tx_timeout - Respond to a Tx Hang
4580 * @netdev: network interface device structure
4581 **/
4582static void ixgbe_tx_timeout(struct net_device *netdev)
4583{
4584 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4585
4586 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004587 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004588}
4589
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004590/**
Auke Kok9a799d72007-09-15 14:07:45 -07004591 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4592 * @adapter: board private structure to initialize
4593 *
4594 * ixgbe_sw_init initializes the Adapter private data structure.
4595 * Fields are initialized based on PCI device information and
4596 * OS network device settings (MTU size).
4597 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004598static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004599{
4600 struct ixgbe_hw *hw = &adapter->hw;
4601 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004602 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004603 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004604#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004605 int j;
4606 struct tc_configuration *tc;
4607#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004608
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004609 /* PCI config space info */
4610
4611 hw->vendor_id = pdev->vendor;
4612 hw->device_id = pdev->device;
4613 hw->revision_id = pdev->revision;
4614 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4615 hw->subsystem_device_id = pdev->subsystem_device;
4616
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004617 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004618 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004619 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004620 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4621 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004622 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4623 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004624 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4625 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004626 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4627#ifdef CONFIG_IXGBE_DCA
4628 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4629#endif
4630#ifdef IXGBE_FCOE
4631 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4632 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4633#ifdef CONFIG_IXGBE_DCB
4634 /* Default traffic class to use for FCoE */
4635 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4636#endif /* CONFIG_IXGBE_DCB */
4637#endif /* IXGBE_FCOE */
4638
4639 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08004640 switch (hw->mac.type) {
4641 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004642 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4643 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4644
Don Skidmorebf069c92009-05-07 10:39:54 +00004645 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4646 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004647
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004648 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004649 adapter->ring_feature[RING_F_FDIR].limit = 0;
4650 adapter->atr_sample_rate = 0;
4651 adapter->fdir_pballoc = 0;
4652#ifdef IXGBE_FCOE
4653 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4654 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4655#ifdef CONFIG_IXGBE_DCB
4656 adapter->fcoe.up = 0;
4657#endif /* IXGBE_DCB */
4658#endif /* IXGBE_FCOE */
4659 break;
4660 case ixgbe_mac_82599EB:
4661 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4662 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004663 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004664 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004665 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4666 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4667 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004668 break;
4669 default:
4670 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004671 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004672
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004673#ifdef IXGBE_FCOE
4674 /* FCoE support exists, always init the FCoE lock */
4675 spin_lock_init(&adapter->fcoe.lock);
4676
4677#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004678 /* n-tuple support exists, always init our spinlock */
4679 spin_lock_init(&adapter->fdir_perfect_lock);
4680
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004681#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004682 switch (hw->mac.type) {
4683 case ixgbe_mac_X540:
4684 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4685 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4686 break;
4687 default:
4688 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4689 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4690 break;
4691 }
4692
Alexander Duyck2f90b862008-11-20 20:52:10 -08004693 /* Configure DCB traffic classes */
4694 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4695 tc = &adapter->dcb_cfg.tc_config[j];
4696 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4697 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4698 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4699 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4700 tc->dcb_pfc = pfc_disabled;
4701 }
John Fastabend4de2a022011-09-27 03:52:01 +00004702
4703 /* Initialize default user to priority mapping, UPx->TC0 */
4704 tc = &adapter->dcb_cfg.tc_config[0];
4705 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4706 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4707
Alexander Duyck2f90b862008-11-20 20:52:10 -08004708 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4709 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004710 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004711 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004712 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00004713 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4714 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08004715
4716#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004717
4718 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004719 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004720 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00004721 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004722 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4723 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00004724 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07004725
Alexander Duyck99d74482012-05-09 08:09:25 +00004726#ifdef CONFIG_PCI_IOV
4727 /* assign number of SR-IOV VFs */
4728 if (hw->mac.type != ixgbe_mac_82598EB)
4729 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4730
4731#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004732 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004733 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004734 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004735
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004736 /* set default ring sizes */
4737 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4738 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4739
Alexander Duyckbd198052011-06-11 01:45:08 +00004740 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004741 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004742
Auke Kok9a799d72007-09-15 14:07:45 -07004743 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004744 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004745 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004746 return -EIO;
4747 }
4748
Auke Kok9a799d72007-09-15 14:07:45 -07004749 set_bit(__IXGBE_DOWN, &adapter->state);
4750
4751 return 0;
4752}
4753
4754/**
4755 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004756 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004757 *
4758 * Return 0 on success, negative on failure
4759 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004760int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004761{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004762 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004763 int orig_node = dev_to_node(dev);
4764 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004765 int size;
4766
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004767 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004768
4769 if (tx_ring->q_vector)
4770 numa_node = tx_ring->q_vector->numa_node;
4771
4772 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004773 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004774 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004775 if (!tx_ring->tx_buffer_info)
4776 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004777
4778 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004779 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004780 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004781
Alexander Duyckde88eee2012-02-08 07:49:59 +00004782 set_dev_node(dev, numa_node);
4783 tx_ring->desc = dma_alloc_coherent(dev,
4784 tx_ring->size,
4785 &tx_ring->dma,
4786 GFP_KERNEL);
4787 set_dev_node(dev, orig_node);
4788 if (!tx_ring->desc)
4789 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4790 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004791 if (!tx_ring->desc)
4792 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004793
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004794 tx_ring->next_to_use = 0;
4795 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004796 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004797
4798err:
4799 vfree(tx_ring->tx_buffer_info);
4800 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004801 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004802 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004803}
4804
4805/**
Alexander Duyck69888672008-09-11 20:05:39 -07004806 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4807 * @adapter: board private structure
4808 *
4809 * If this function returns with an error, then it's possible one or
4810 * more of the rings is populated (while the rest are not). It is the
4811 * callers duty to clean those orphaned rings.
4812 *
4813 * Return 0 on success, negative on failure
4814 **/
4815static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4816{
4817 int i, err = 0;
4818
4819 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004820 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004821 if (!err)
4822 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004823
Emil Tantilov396e7992010-07-01 20:05:12 +00004824 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004825 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07004826 }
4827
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004828 return 0;
4829err_setup_tx:
4830 /* rewind the index freeing the rings as we go */
4831 while (i--)
4832 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004833 return err;
4834}
4835
4836/**
Auke Kok9a799d72007-09-15 14:07:45 -07004837 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004838 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004839 *
4840 * Returns 0 on success, negative on failure
4841 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004842int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004843{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004844 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004845 int orig_node = dev_to_node(dev);
4846 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004847 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004848
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004849 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004850
4851 if (rx_ring->q_vector)
4852 numa_node = rx_ring->q_vector->numa_node;
4853
4854 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004855 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004856 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004857 if (!rx_ring->rx_buffer_info)
4858 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004859
Auke Kok9a799d72007-09-15 14:07:45 -07004860 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004861 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4862 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004863
Alexander Duyckde88eee2012-02-08 07:49:59 +00004864 set_dev_node(dev, numa_node);
4865 rx_ring->desc = dma_alloc_coherent(dev,
4866 rx_ring->size,
4867 &rx_ring->dma,
4868 GFP_KERNEL);
4869 set_dev_node(dev, orig_node);
4870 if (!rx_ring->desc)
4871 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4872 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004873 if (!rx_ring->desc)
4874 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004875
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004876 rx_ring->next_to_clean = 0;
4877 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004878
4879 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004880err:
4881 vfree(rx_ring->rx_buffer_info);
4882 rx_ring->rx_buffer_info = NULL;
4883 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004884 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004885}
4886
4887/**
Alexander Duyck69888672008-09-11 20:05:39 -07004888 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4889 * @adapter: board private structure
4890 *
4891 * If this function returns with an error, then it's possible one or
4892 * more of the rings is populated (while the rest are not). It is the
4893 * callers duty to clean those orphaned rings.
4894 *
4895 * Return 0 on success, negative on failure
4896 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004897static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4898{
4899 int i, err = 0;
4900
4901 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004902 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004903 if (!err)
4904 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004905
Emil Tantilov396e7992010-07-01 20:05:12 +00004906 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004907 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07004908 }
4909
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004910#ifdef IXGBE_FCOE
4911 err = ixgbe_setup_fcoe_ddp_resources(adapter);
4912 if (!err)
4913#endif
4914 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004915err_setup_rx:
4916 /* rewind the index freeing the rings as we go */
4917 while (i--)
4918 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004919 return err;
4920}
4921
4922/**
Auke Kok9a799d72007-09-15 14:07:45 -07004923 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004924 * @tx_ring: Tx descriptor ring for a specific queue
4925 *
4926 * Free all transmit software resources
4927 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004928void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004929{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004930 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004931
4932 vfree(tx_ring->tx_buffer_info);
4933 tx_ring->tx_buffer_info = NULL;
4934
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004935 /* if not set, then don't free */
4936 if (!tx_ring->desc)
4937 return;
4938
4939 dma_free_coherent(tx_ring->dev, tx_ring->size,
4940 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004941
4942 tx_ring->desc = NULL;
4943}
4944
4945/**
4946 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4947 * @adapter: board private structure
4948 *
4949 * Free all transmit software resources
4950 **/
4951static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4952{
4953 int i;
4954
4955 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004956 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004957 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004958}
4959
4960/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004961 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004962 * @rx_ring: ring to clean the resources from
4963 *
4964 * Free all receive software resources
4965 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004966void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004967{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004968 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004969
4970 vfree(rx_ring->rx_buffer_info);
4971 rx_ring->rx_buffer_info = NULL;
4972
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004973 /* if not set, then don't free */
4974 if (!rx_ring->desc)
4975 return;
4976
4977 dma_free_coherent(rx_ring->dev, rx_ring->size,
4978 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004979
4980 rx_ring->desc = NULL;
4981}
4982
4983/**
4984 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
4985 * @adapter: board private structure
4986 *
4987 * Free all receive software resources
4988 **/
4989static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
4990{
4991 int i;
4992
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004993#ifdef IXGBE_FCOE
4994 ixgbe_free_fcoe_ddp_resources(adapter);
4995
4996#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004997 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004998 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004999 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005000}
5001
5002/**
Auke Kok9a799d72007-09-15 14:07:45 -07005003 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5004 * @netdev: network interface device structure
5005 * @new_mtu: new value for maximum frame size
5006 *
5007 * Returns 0 on success, negative on failure
5008 **/
5009static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5010{
5011 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5012 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5013
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005014 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005015 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5016 return -EINVAL;
5017
5018 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005019 * For 82599EB we cannot allow legacy VFs to enable their receive
5020 * paths when MTU greater than 1500 is configured. So display a
5021 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005022 */
5023 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5024 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005025 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005026 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005027
Emil Tantilov396e7992010-07-01 20:05:12 +00005028 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005029
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005030 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005031 netdev->mtu = new_mtu;
5032
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005033 if (netif_running(netdev))
5034 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005035
5036 return 0;
5037}
5038
5039/**
5040 * ixgbe_open - Called when a network interface is made active
5041 * @netdev: network interface device structure
5042 *
5043 * Returns 0 on success, negative value on failure
5044 *
5045 * The open entry point is called when a network interface is made
5046 * active by the system (IFF_UP). At this point all resources needed
5047 * for transmit and receive operations are allocated, the interrupt
5048 * handler is registered with the OS, the watchdog timer is started,
5049 * and the stack is notified that the interface is ready.
5050 **/
5051static int ixgbe_open(struct net_device *netdev)
5052{
5053 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5054 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005055
Auke Kok4bebfaa2008-02-11 09:26:01 -08005056 /* disallow open during test */
5057 if (test_bit(__IXGBE_TESTING, &adapter->state))
5058 return -EBUSY;
5059
Jesse Brandeburg54386462009-04-17 20:44:27 +00005060 netif_carrier_off(netdev);
5061
Auke Kok9a799d72007-09-15 14:07:45 -07005062 /* allocate transmit descriptors */
5063 err = ixgbe_setup_all_tx_resources(adapter);
5064 if (err)
5065 goto err_setup_tx;
5066
Auke Kok9a799d72007-09-15 14:07:45 -07005067 /* allocate receive descriptors */
5068 err = ixgbe_setup_all_rx_resources(adapter);
5069 if (err)
5070 goto err_setup_rx;
5071
5072 ixgbe_configure(adapter);
5073
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005074 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005075 if (err)
5076 goto err_req_irq;
5077
Alexander Duyckac802f52012-07-12 05:52:53 +00005078 /* Notify the stack of the actual queue counts. */
5079 err = netif_set_real_num_tx_queues(netdev,
5080 adapter->num_rx_pools > 1 ? 1 :
5081 adapter->num_tx_queues);
5082 if (err)
5083 goto err_set_queues;
5084
5085
5086 err = netif_set_real_num_rx_queues(netdev,
5087 adapter->num_rx_pools > 1 ? 1 :
5088 adapter->num_rx_queues);
5089 if (err)
5090 goto err_set_queues;
5091
Jacob Keller1a71ab22012-08-25 03:54:19 +00005092 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005093
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005094 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005095
5096 return 0;
5097
Alexander Duyckac802f52012-07-12 05:52:53 +00005098err_set_queues:
5099 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005100err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005101 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005102err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005103 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005104err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005105 ixgbe_reset(adapter);
5106
5107 return err;
5108}
5109
5110/**
5111 * ixgbe_close - Disables a network interface
5112 * @netdev: network interface device structure
5113 *
5114 * Returns 0, this is not allowed to fail
5115 *
5116 * The close entry point is called when an interface is de-activated
5117 * by the OS. The hardware is still under the drivers control, but
5118 * needs to be disabled. A global MAC reset is issued to stop the
5119 * hardware, and all transmit and receive resources are freed.
5120 **/
5121static int ixgbe_close(struct net_device *netdev)
5122{
5123 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005124
Jacob Keller1a71ab22012-08-25 03:54:19 +00005125 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005126
Auke Kok9a799d72007-09-15 14:07:45 -07005127 ixgbe_down(adapter);
5128 ixgbe_free_irq(adapter);
5129
Alexander Duycke4911d52011-05-11 07:18:52 +00005130 ixgbe_fdir_filter_exit(adapter);
5131
Auke Kok9a799d72007-09-15 14:07:45 -07005132 ixgbe_free_all_tx_resources(adapter);
5133 ixgbe_free_all_rx_resources(adapter);
5134
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005135 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005136
5137 return 0;
5138}
5139
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005140#ifdef CONFIG_PM
5141static int ixgbe_resume(struct pci_dev *pdev)
5142{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005143 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5144 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005145 u32 err;
5146
5147 pci_set_power_state(pdev, PCI_D0);
5148 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005149 /*
5150 * pci_restore_state clears dev->state_saved so call
5151 * pci_save_state to restore it.
5152 */
5153 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005154
5155 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005156 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005157 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005158 return err;
5159 }
5160 pci_set_master(pdev);
5161
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005162 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005163
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005164 ixgbe_reset(adapter);
5165
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005166 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5167
Alexander Duyckac802f52012-07-12 05:52:53 +00005168 rtnl_lock();
5169 err = ixgbe_init_interrupt_scheme(adapter);
5170 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005171 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005172
5173 rtnl_unlock();
5174
5175 if (err)
5176 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005177
5178 netif_device_attach(netdev);
5179
5180 return 0;
5181}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005182#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005183
5184static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005185{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005186 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5187 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005188 struct ixgbe_hw *hw = &adapter->hw;
5189 u32 ctrl, fctrl;
5190 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005191#ifdef CONFIG_PM
5192 int retval = 0;
5193#endif
5194
5195 netif_device_detach(netdev);
5196
akepner499ab5c2013-03-13 14:54:58 +00005197 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005198 if (netif_running(netdev)) {
5199 ixgbe_down(adapter);
5200 ixgbe_free_irq(adapter);
5201 ixgbe_free_all_tx_resources(adapter);
5202 ixgbe_free_all_rx_resources(adapter);
5203 }
akepner499ab5c2013-03-13 14:54:58 +00005204 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005205
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005206 ixgbe_clear_interrupt_scheme(adapter);
5207
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005208#ifdef CONFIG_PM
5209 retval = pci_save_state(pdev);
5210 if (retval)
5211 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005212
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005213#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005214 if (wufc) {
5215 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005216
Emil Tantilovec74a472012-09-20 03:33:56 +00005217 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5218 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005219 hw->mac.ops.enable_tx_laser(hw);
5220
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005221 /* turn on all-multi mode if wake on multicast is enabled */
5222 if (wufc & IXGBE_WUFC_MC) {
5223 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5224 fctrl |= IXGBE_FCTRL_MPE;
5225 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5226 }
5227
5228 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5229 ctrl |= IXGBE_CTRL_GIO_DIS;
5230 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5231
5232 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5233 } else {
5234 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5235 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5236 }
5237
Alexander Duyckbd508172010-11-16 19:27:03 -08005238 switch (hw->mac.type) {
5239 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005240 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005241 break;
5242 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005243 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005244 pci_wake_from_d3(pdev, !!wufc);
5245 break;
5246 default:
5247 break;
5248 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005249
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005250 *enable_wake = !!wufc;
5251
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005252 ixgbe_release_hw_control(adapter);
5253
5254 pci_disable_device(pdev);
5255
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005256 return 0;
5257}
5258
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005259#ifdef CONFIG_PM
5260static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5261{
5262 int retval;
5263 bool wake;
5264
5265 retval = __ixgbe_shutdown(pdev, &wake);
5266 if (retval)
5267 return retval;
5268
5269 if (wake) {
5270 pci_prepare_to_sleep(pdev);
5271 } else {
5272 pci_wake_from_d3(pdev, false);
5273 pci_set_power_state(pdev, PCI_D3hot);
5274 }
5275
5276 return 0;
5277}
5278#endif /* CONFIG_PM */
5279
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005280static void ixgbe_shutdown(struct pci_dev *pdev)
5281{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005282 bool wake;
5283
5284 __ixgbe_shutdown(pdev, &wake);
5285
5286 if (system_state == SYSTEM_POWER_OFF) {
5287 pci_wake_from_d3(pdev, wake);
5288 pci_set_power_state(pdev, PCI_D3hot);
5289 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005290}
5291
5292/**
Auke Kok9a799d72007-09-15 14:07:45 -07005293 * ixgbe_update_stats - Update the board statistics counters.
5294 * @adapter: board private structure
5295 **/
5296void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5297{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005298 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005299 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005300 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005301 u64 total_mpc = 0;
5302 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005303 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5304 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005305 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005306
Don Skidmored08935c2010-06-11 13:20:29 +00005307 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5308 test_bit(__IXGBE_RESETTING, &adapter->state))
5309 return;
5310
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005311 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005312 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005313 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005314 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005315 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5316 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005317 }
5318 adapter->rsc_total_count = rsc_count;
5319 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005320 }
5321
Alexander Duyck5b7da512010-11-16 19:26:50 -08005322 for (i = 0; i < adapter->num_rx_queues; i++) {
5323 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5324 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5325 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5326 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005327 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005328 bytes += rx_ring->stats.bytes;
5329 packets += rx_ring->stats.packets;
5330 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005331 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005332 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5333 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005334 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005335 netdev->stats.rx_bytes = bytes;
5336 netdev->stats.rx_packets = packets;
5337
5338 bytes = 0;
5339 packets = 0;
5340 /* gather some stats to the adapter struct that are per queue */
5341 for (i = 0; i < adapter->num_tx_queues; i++) {
5342 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5343 restart_queue += tx_ring->tx_stats.restart_queue;
5344 tx_busy += tx_ring->tx_stats.tx_busy;
5345 bytes += tx_ring->stats.bytes;
5346 packets += tx_ring->stats.packets;
5347 }
5348 adapter->restart_queue = restart_queue;
5349 adapter->tx_busy = tx_busy;
5350 netdev->stats.tx_bytes = bytes;
5351 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005352
Joe Perches7ca647b2010-09-07 21:35:40 +00005353 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005354
5355 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005356 for (i = 0; i < 8; i++) {
5357 /* for packet buffers not used, the register should read 0 */
5358 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5359 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005360 hwstats->mpc[i] += mpc;
5361 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005362 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5363 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005364 switch (hw->mac.type) {
5365 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005366 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5367 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5368 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005369 hwstats->pxonrxc[i] +=
5370 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005371 break;
5372 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005373 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005374 hwstats->pxonrxc[i] +=
5375 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005376 break;
5377 default:
5378 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005379 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005380 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005381
5382 /*16 register reads */
5383 for (i = 0; i < 16; i++) {
5384 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5385 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5386 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5387 (hw->mac.type == ixgbe_mac_X540)) {
5388 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5389 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5390 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5391 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5392 }
5393 }
5394
Joe Perches7ca647b2010-09-07 21:35:40 +00005395 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005396 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005397 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005398
John Fastabendc84d3242010-11-16 19:27:12 -08005399 ixgbe_update_xoff_received(adapter);
5400
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005401 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005402 switch (hw->mac.type) {
5403 case ixgbe_mac_82598EB:
5404 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005405 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5406 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5407 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5408 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005409 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005410 /* OS2BMC stats are X540 only*/
5411 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5412 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5413 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5414 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5415 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005416 for (i = 0; i < 16; i++)
5417 adapter->hw_rx_no_dma_resources +=
5418 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005419 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005420 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005421 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005422 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005423 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005424 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005425 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005426 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5427 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005428#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005429 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5430 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5431 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5432 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5433 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5434 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005435 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005436 if (adapter->fcoe.ddp_pool) {
5437 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5438 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5439 unsigned int cpu;
5440 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005441 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005442 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5443 noddp += ddp_pool->noddp;
5444 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005445 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005446 hwstats->fcoe_noddp = noddp;
5447 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005448 }
Yi Zou6d455222009-05-13 13:12:16 +00005449#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005450 break;
5451 default:
5452 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005453 }
Auke Kok9a799d72007-09-15 14:07:45 -07005454 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005455 hwstats->bprc += bprc;
5456 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005457 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005458 hwstats->mprc -= bprc;
5459 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5460 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5461 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5462 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5463 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5464 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5465 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5466 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005467 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005468 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005469 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005470 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005471 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5472 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005473 /*
5474 * 82598 errata - tx of flow control packets is included in tx counters
5475 */
5476 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005477 hwstats->gptc -= xon_off_tot;
5478 hwstats->mptc -= xon_off_tot;
5479 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5480 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5481 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5482 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5483 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5484 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5485 hwstats->ptc64 -= xon_off_tot;
5486 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5487 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5488 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5489 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5490 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5491 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005492
5493 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005494 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005495
5496 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005497 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005498 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005499 netdev->stats.rx_length_errors = hwstats->rlec;
5500 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005501 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005502}
5503
5504/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005505 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005506 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005507 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005508static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005509{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005510 struct ixgbe_hw *hw = &adapter->hw;
5511 int i;
5512
Alexander Duyckd034acf2011-04-27 09:25:34 +00005513 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5514 return;
5515
5516 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5517
5518 /* if interface is down do nothing */
5519 if (test_bit(__IXGBE_DOWN, &adapter->state))
5520 return;
5521
5522 /* do nothing if we are not using signature filters */
5523 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5524 return;
5525
5526 adapter->fdir_overflow++;
5527
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005528 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5529 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005530 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005531 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005532 /* re-enable flow director interrupts */
5533 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005534 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005535 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005536 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005537 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005538}
5539
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005540/**
5541 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005542 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005543 *
5544 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005545 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005546 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005547 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005548 */
5549static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5550{
Auke Kok9a799d72007-09-15 14:07:45 -07005551 struct ixgbe_hw *hw = &adapter->hw;
5552 u64 eics = 0;
5553 int i;
5554
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005555 /* If we're down or resetting, just bail */
5556 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5557 test_bit(__IXGBE_RESETTING, &adapter->state))
5558 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005559
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005560 /* Force detection of hung controller */
5561 if (netif_carrier_ok(adapter->netdev)) {
5562 for (i = 0; i < adapter->num_tx_queues; i++)
5563 set_check_for_tx_hang(adapter->tx_ring[i]);
5564 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005565
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005566 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005567 /*
5568 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005569 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005570 * would set *both* EIMS and EICS for any bit in EIAM
5571 */
5572 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5573 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005574 } else {
5575 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005576 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005577 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005578 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005579 eics |= ((u64)1 << i);
5580 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005581 }
5582
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005583 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005584 ixgbe_irq_rearm_queues(adapter, eics);
5585
Alexander Duyckfe49f042009-06-04 16:00:09 +00005586}
5587
5588/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005589 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005590 * @adapter: pointer to the device adapter structure
5591 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005592 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005593static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005594{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005595 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005596 u32 link_speed = adapter->link_speed;
5597 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005598 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005599
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005600 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5601 return;
5602
5603 if (hw->mac.ops.check_link) {
5604 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005605 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005606 /* always assume link is up, if no check link function */
5607 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5608 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005609 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005610
5611 if (adapter->ixgbe_ieee_pfc)
5612 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5613
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005614 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005615 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005616 ixgbe_set_rx_drop_en(adapter);
5617 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005618
5619 if (link_up ||
5620 time_after(jiffies, (adapter->link_check_timeout +
5621 IXGBE_TRY_LINK_TIMEOUT))) {
5622 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5623 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5624 IXGBE_WRITE_FLUSH(hw);
5625 }
5626
5627 adapter->link_up = link_up;
5628 adapter->link_speed = link_speed;
5629}
5630
Alexander Duyck107d3012012-10-02 00:17:03 +00005631static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5632{
5633#ifdef CONFIG_IXGBE_DCB
5634 struct net_device *netdev = adapter->netdev;
5635 struct dcb_app app = {
5636 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5637 .protocol = 0,
5638 };
5639 u8 up = 0;
5640
5641 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5642 up = dcb_ieee_getapp_mask(netdev, &app);
5643
5644 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5645#endif
5646}
5647
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005648/**
5649 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5650 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005651 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005652 **/
5653static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5654{
5655 struct net_device *netdev = adapter->netdev;
5656 struct ixgbe_hw *hw = &adapter->hw;
5657 u32 link_speed = adapter->link_speed;
5658 bool flow_rx, flow_tx;
5659
5660 /* only continue if link was previously down */
5661 if (netif_carrier_ok(netdev))
5662 return;
5663
5664 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5665
5666 switch (hw->mac.type) {
5667 case ixgbe_mac_82598EB: {
5668 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5669 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5670 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5671 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5672 }
5673 break;
5674 case ixgbe_mac_X540:
5675 case ixgbe_mac_82599EB: {
5676 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5677 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5678 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5679 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5680 }
5681 break;
5682 default:
5683 flow_tx = false;
5684 flow_rx = false;
5685 break;
5686 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005687
Jacob Keller6cb562d2012-12-05 07:24:41 +00005688 adapter->last_rx_ptp_check = jiffies;
5689
Jacob Keller1a71ab22012-08-25 03:54:19 +00005690 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5691 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005692
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005693 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5694 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5695 "10 Gbps" :
5696 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5697 "1 Gbps" :
5698 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5699 "100 Mbps" :
5700 "unknown speed"))),
5701 ((flow_rx && flow_tx) ? "RX/TX" :
5702 (flow_rx ? "RX" :
5703 (flow_tx ? "TX" : "None"))));
5704
5705 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005706 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005707
Alexander Duyck107d3012012-10-02 00:17:03 +00005708 /* update the default user priority for VFs */
5709 ixgbe_update_default_up(adapter);
5710
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005711 /* ping all the active vfs to let them know link has changed */
5712 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005713}
5714
5715/**
5716 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5717 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005718 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005719 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005720static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005721{
5722 struct net_device *netdev = adapter->netdev;
5723 struct ixgbe_hw *hw = &adapter->hw;
5724
5725 adapter->link_up = false;
5726 adapter->link_speed = 0;
5727
5728 /* only continue if link was up previously */
5729 if (!netif_carrier_ok(netdev))
5730 return;
5731
5732 /* poll for SFP+ cable when link is down */
5733 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5734 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5735
Jacob Keller1a71ab22012-08-25 03:54:19 +00005736 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5737 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005738
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005739 e_info(drv, "NIC Link is Down\n");
5740 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005741
5742 /* ping all the active vfs to let them know link has changed */
5743 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005744}
5745
5746/**
5747 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005748 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005749 **/
5750static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5751{
5752 int i;
5753 int some_tx_pending = 0;
5754
5755 if (!netif_carrier_ok(adapter->netdev)) {
5756 for (i = 0; i < adapter->num_tx_queues; i++) {
5757 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5758 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5759 some_tx_pending = 1;
5760 break;
5761 }
5762 }
5763
5764 if (some_tx_pending) {
5765 /* We've lost link, so the controller stops DMA,
5766 * but we've got queued Tx work that's never going
5767 * to get done, so reset controller to flush Tx.
5768 * (Do the reset outside of interrupt context).
5769 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00005770 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005771 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005772 }
5773 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005774}
5775
Greg Rosea985b6c32010-11-18 03:02:52 +00005776static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5777{
5778 u32 ssvpc;
5779
Greg Rose0584d992012-08-08 00:00:58 +00005780 /* Do not perform spoof check for 82598 or if not in IOV mode */
5781 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
5782 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00005783 return;
5784
5785 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5786
5787 /*
5788 * ssvpc register is cleared on read, if zero then no
5789 * spoofed packets in the last interval.
5790 */
5791 if (!ssvpc)
5792 return;
5793
Emil Tantilovd6ea0752012-08-08 06:28:37 +00005794 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00005795}
5796
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005797/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005798 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005799 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005800 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005801static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005802{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005803 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005804 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5805 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005806 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005807
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005808 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005809
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005810 if (adapter->link_up)
5811 ixgbe_watchdog_link_is_up(adapter);
5812 else
5813 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005814
Greg Rosea985b6c32010-11-18 03:02:52 +00005815 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005816 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005817
5818 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005819}
5820
Alexander Duyck70864002011-04-27 09:13:56 +00005821/**
5822 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005823 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005824 **/
5825static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5826{
5827 struct ixgbe_hw *hw = &adapter->hw;
5828 s32 err;
5829
5830 /* not searching for SFP so there is nothing to do here */
5831 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5832 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5833 return;
5834
5835 /* someone else is in init, wait until next service event */
5836 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5837 return;
5838
5839 err = hw->phy.ops.identify_sfp(hw);
5840 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5841 goto sfp_out;
5842
5843 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5844 /* If no cable is present, then we need to reset
5845 * the next time we find a good cable. */
5846 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5847 }
5848
5849 /* exit on error */
5850 if (err)
5851 goto sfp_out;
5852
5853 /* exit if reset not needed */
5854 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5855 goto sfp_out;
5856
5857 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5858
5859 /*
5860 * A module may be identified correctly, but the EEPROM may not have
5861 * support for that module. setup_sfp() will fail in that case, so
5862 * we should not allow that module to load.
5863 */
5864 if (hw->mac.type == ixgbe_mac_82598EB)
5865 err = hw->phy.ops.reset(hw);
5866 else
5867 err = hw->mac.ops.setup_sfp(hw);
5868
5869 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5870 goto sfp_out;
5871
5872 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5873 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5874
5875sfp_out:
5876 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5877
5878 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5879 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5880 e_dev_err("failed to initialize because an unsupported "
5881 "SFP+ module type was detected.\n");
5882 e_dev_err("Reload the driver after installing a "
5883 "supported module.\n");
5884 unregister_netdev(adapter->netdev);
5885 }
5886}
5887
5888/**
5889 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005890 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005891 **/
5892static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5893{
5894 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00005895 u32 speed;
5896 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00005897
5898 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5899 return;
5900
5901 /* someone else is in init, wait until next service event */
5902 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5903 return;
5904
5905 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5906
Josh Hay3d292262012-12-15 03:28:19 +00005907 speed = hw->phy.autoneg_advertised;
5908 if ((!speed) && (hw->mac.ops.get_link_capabilities))
5909 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Alexander Duyck70864002011-04-27 09:13:56 +00005910 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00005911 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00005912
5913 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5914 adapter->link_check_timeout = jiffies;
5915 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5916}
5917
Greg Rose83c61fa2011-09-07 05:59:35 +00005918#ifdef CONFIG_PCI_IOV
5919static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
5920{
5921 int vf;
5922 struct ixgbe_hw *hw = &adapter->hw;
5923 struct net_device *netdev = adapter->netdev;
5924 u32 gpc;
5925 u32 ciaa, ciad;
5926
5927 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
5928 if (gpc) /* If incrementing then no need for the check below */
5929 return;
5930 /*
5931 * Check to see if a bad DMA write target from an errant or
5932 * malicious VF has caused a PCIe error. If so then we can
5933 * issue a VFLR to the offending VF(s) and then resume without
5934 * requesting a full slot reset.
5935 */
5936
5937 for (vf = 0; vf < adapter->num_vfs; vf++) {
5938 ciaa = (vf << 16) | 0x80000000;
5939 /* 32 bit read so align, we really want status at offset 6 */
5940 ciaa |= PCI_COMMAND;
5941 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5942 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
5943 ciaa &= 0x7FFFFFFF;
5944 /* disable debug mode asap after reading data */
5945 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5946 /* Get the upper 16 bits which will be the PCI status reg */
5947 ciad >>= 16;
5948 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
5949 netdev_err(netdev, "VF %d Hung DMA\n", vf);
5950 /* Issue VFLR */
5951 ciaa = (vf << 16) | 0x80000000;
5952 ciaa |= 0xA8;
5953 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5954 ciad = 0x00008000; /* VFLR */
5955 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
5956 ciaa &= 0x7FFFFFFF;
5957 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5958 }
5959 }
5960}
5961
5962#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005963/**
5964 * ixgbe_service_timer - Timer Call-back
5965 * @data: pointer to adapter cast into an unsigned long
5966 **/
5967static void ixgbe_service_timer(unsigned long data)
5968{
5969 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5970 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00005971 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00005972
5973 /* poll faster when waiting for link */
5974 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5975 next_event_offset = HZ / 10;
5976 else
5977 next_event_offset = HZ * 2;
5978
Greg Rose83c61fa2011-09-07 05:59:35 +00005979#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00005980 /*
5981 * don't bother with SR-IOV VF DMA hang check if there are
5982 * no VFs or the link is down
5983 */
5984 if (!adapter->num_vfs ||
5985 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5986 goto normal_timer_service;
5987
5988 /* If we have VFs allocated then we must check for DMA hangs */
5989 ixgbe_check_for_bad_vf(adapter);
5990 next_event_offset = HZ / 50;
5991 adapter->timer_event_accumulator++;
5992
5993 if (adapter->timer_event_accumulator >= 100)
5994 adapter->timer_event_accumulator = 0;
5995 else
5996 ready = false;
5997
5998normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00005999#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006000 /* Reset the timer */
6001 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6002
Greg Rose83c61fa2011-09-07 05:59:35 +00006003 if (ready)
6004 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006005}
6006
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006007static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6008{
6009 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6010 return;
6011
6012 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6013
6014 /* If we're already down or resetting, just bail */
6015 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6016 test_bit(__IXGBE_RESETTING, &adapter->state))
6017 return;
6018
6019 ixgbe_dump(adapter);
6020 netdev_err(adapter->netdev, "Reset adapter\n");
6021 adapter->tx_timeout_count++;
6022
6023 ixgbe_reinit_locked(adapter);
6024}
6025
Alexander Duyck70864002011-04-27 09:13:56 +00006026/**
6027 * ixgbe_service_task - manages and runs subtasks
6028 * @work: pointer to work_struct containing our data
6029 **/
6030static void ixgbe_service_task(struct work_struct *work)
6031{
6032 struct ixgbe_adapter *adapter = container_of(work,
6033 struct ixgbe_adapter,
6034 service_task);
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006035 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006036 ixgbe_sfp_detection_subtask(adapter);
6037 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006038 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006039 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006040 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006041 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006042
6043 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED) {
6044 ixgbe_ptp_overflow_check(adapter);
6045 ixgbe_ptp_rx_hang(adapter);
6046 }
Alexander Duyck70864002011-04-27 09:13:56 +00006047
6048 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006049}
6050
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006051static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6052 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006053 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006054{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006055 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006056 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006057 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006058
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006059 if (skb->ip_summed != CHECKSUM_PARTIAL)
6060 return 0;
6061
Alexander Duyck897ab152011-05-27 05:31:47 +00006062 if (!skb_is_gso(skb))
6063 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006064
Alexander Duyck897ab152011-05-27 05:31:47 +00006065 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006066 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006067 if (err)
6068 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006069 }
6070
Alexander Duyck897ab152011-05-27 05:31:47 +00006071 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6072 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6073
Alexander Duyck244e27a2012-02-08 07:51:11 +00006074 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006075 struct iphdr *iph = ip_hdr(skb);
6076 iph->tot_len = 0;
6077 iph->check = 0;
6078 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6079 iph->daddr, 0,
6080 IPPROTO_TCP,
6081 0);
6082 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006083 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6084 IXGBE_TX_FLAGS_CSUM |
6085 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006086 } else if (skb_is_gso_v6(skb)) {
6087 ipv6_hdr(skb)->payload_len = 0;
6088 tcp_hdr(skb)->check =
6089 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6090 &ipv6_hdr(skb)->daddr,
6091 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006092 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6093 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006094 }
6095
Alexander Duyck091a6242012-02-08 07:51:01 +00006096 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006097 l4len = tcp_hdrlen(skb);
6098 *hdr_len = skb_transport_offset(skb) + l4len;
6099
Alexander Duyck091a6242012-02-08 07:51:01 +00006100 /* update gso size and bytecount with header size */
6101 first->gso_segs = skb_shinfo(skb)->gso_segs;
6102 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6103
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006104 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006105 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6106 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006107
6108 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6109 vlan_macip_lens = skb_network_header_len(skb);
6110 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006111 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006112
6113 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006114 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006115
6116 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006117}
6118
Alexander Duyck244e27a2012-02-08 07:51:11 +00006119static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6120 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006121{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006122 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006123 u32 vlan_macip_lens = 0;
6124 u32 mss_l4len_idx = 0;
6125 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006126
Alexander Duyck897ab152011-05-27 05:31:47 +00006127 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006128 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6129 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6130 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006131 } else {
6132 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006133 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006134 case __constant_htons(ETH_P_IP):
6135 vlan_macip_lens |= skb_network_header_len(skb);
6136 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6137 l4_hdr = ip_hdr(skb)->protocol;
6138 break;
6139 case __constant_htons(ETH_P_IPV6):
6140 vlan_macip_lens |= skb_network_header_len(skb);
6141 l4_hdr = ipv6_hdr(skb)->nexthdr;
6142 break;
6143 default:
6144 if (unlikely(net_ratelimit())) {
6145 dev_warn(tx_ring->dev,
6146 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006147 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006148 }
6149 break;
6150 }
Auke Kok9a799d72007-09-15 14:07:45 -07006151
Alexander Duyck897ab152011-05-27 05:31:47 +00006152 switch (l4_hdr) {
6153 case IPPROTO_TCP:
6154 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6155 mss_l4len_idx = tcp_hdrlen(skb) <<
6156 IXGBE_ADVTXD_L4LEN_SHIFT;
6157 break;
6158 case IPPROTO_SCTP:
6159 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6160 mss_l4len_idx = sizeof(struct sctphdr) <<
6161 IXGBE_ADVTXD_L4LEN_SHIFT;
6162 break;
6163 case IPPROTO_UDP:
6164 mss_l4len_idx = sizeof(struct udphdr) <<
6165 IXGBE_ADVTXD_L4LEN_SHIFT;
6166 break;
6167 default:
6168 if (unlikely(net_ratelimit())) {
6169 dev_warn(tx_ring->dev,
6170 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006171 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006172 }
6173 break;
6174 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006175
6176 /* update TX checksum flag */
6177 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006178 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006179
Alexander Duyck244e27a2012-02-08 07:51:11 +00006180 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006181 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006182 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006183
6184 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6185 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006186}
6187
Alexander Duyck472148c2012-11-07 02:34:28 +00006188#define IXGBE_SET_FLAG(_input, _flag, _result) \
6189 ((_flag <= _result) ? \
6190 ((u32)(_input & _flag) * (_result / _flag)) : \
6191 ((u32)(_input & _flag) / (_flag / _result)))
6192
6193static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006194{
6195 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006196 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6197 IXGBE_ADVTXD_DCMD_DEXT |
6198 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006199
6200 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006201 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6202 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006203
Alexander Duyckd3d00232011-07-15 02:31:25 +00006204 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006205 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6206 IXGBE_ADVTXD_DCMD_TSE);
6207
6208 /* set timestamp bit if present */
6209 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6210 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006211
Alexander Duyck62748b72012-07-20 08:09:01 +00006212 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006213 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006214
Alexander Duyckd3d00232011-07-15 02:31:25 +00006215 return cmd_type;
6216}
6217
Alexander Duyck729739b2012-02-08 07:51:06 +00006218static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6219 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006220{
Alexander Duyck472148c2012-11-07 02:34:28 +00006221 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006222
6223 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006224 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6225 IXGBE_TX_FLAGS_CSUM,
6226 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006227
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006228 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006229 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6230 IXGBE_TX_FLAGS_IPV4,
6231 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006232
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006233 /*
6234 * Check Context must be set if Tx switch is enabled, which it
6235 * always is for case where virtual functions are running
6236 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006237 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6238 IXGBE_TX_FLAGS_CC,
6239 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006240
Alexander Duyck472148c2012-11-07 02:34:28 +00006241 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006242}
6243
6244#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6245 IXGBE_TXD_CMD_RS)
6246
6247static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006248 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006249 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006250{
Alexander Duyck729739b2012-02-08 07:51:06 +00006251 struct sk_buff *skb = first->skb;
6252 struct ixgbe_tx_buffer *tx_buffer;
6253 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006254 struct skb_frag_struct *frag;
6255 dma_addr_t dma;
6256 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006257 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006258 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006259 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006260
Alexander Duyck729739b2012-02-08 07:51:06 +00006261 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6262
Alexander Duyckec718252012-10-30 06:01:55 +00006263 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6264
6265 size = skb_headlen(skb);
6266 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006267
Alexander Duyckd3d00232011-07-15 02:31:25 +00006268#ifdef IXGBE_FCOE
6269 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006270 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006271 size -= sizeof(struct fcoe_crc_eof) - data_len;
6272 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006273 } else {
6274 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006275 }
Auke Kok9a799d72007-09-15 14:07:45 -07006276 }
6277
Alexander Duyckd3d00232011-07-15 02:31:25 +00006278#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006279 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006280
Alexander Duyckec718252012-10-30 06:01:55 +00006281 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006282
Alexander Duyckec718252012-10-30 06:01:55 +00006283 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6284 if (dma_mapping_error(tx_ring->dev, dma))
6285 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006286
Alexander Duyckec718252012-10-30 06:01:55 +00006287 /* record length, and DMA address */
6288 dma_unmap_len_set(tx_buffer, len, size);
6289 dma_unmap_addr_set(tx_buffer, dma, dma);
6290
6291 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6292
Alexander Duyck729739b2012-02-08 07:51:06 +00006293 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006294 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006295 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006296
Alexander Duyckd3d00232011-07-15 02:31:25 +00006297 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006298 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006299 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006300 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006301 i = 0;
6302 }
Alexander Duyckec718252012-10-30 06:01:55 +00006303 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006304
6305 dma += IXGBE_MAX_DATA_PER_TXD;
6306 size -= IXGBE_MAX_DATA_PER_TXD;
6307
6308 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006309 }
6310
Alexander Duyck729739b2012-02-08 07:51:06 +00006311 if (likely(!data_len))
6312 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006313
Alexander Duyck472148c2012-11-07 02:34:28 +00006314 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006315
Alexander Duyck729739b2012-02-08 07:51:06 +00006316 i++;
6317 tx_desc++;
6318 if (i == tx_ring->count) {
6319 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6320 i = 0;
6321 }
Alexander Duyckec718252012-10-30 06:01:55 +00006322 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006323
Alexander Duyckd3d00232011-07-15 02:31:25 +00006324#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006325 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006326#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006327 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006328#endif
6329 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006330
Alexander Duyck729739b2012-02-08 07:51:06 +00006331 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6332 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006333
Alexander Duyck729739b2012-02-08 07:51:06 +00006334 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006335 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006336
Alexander Duyck729739b2012-02-08 07:51:06 +00006337 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006338 cmd_type |= size | IXGBE_TXD_CMD;
6339 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006340
Alexander Duyck091a6242012-02-08 07:51:01 +00006341 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006342
Alexander Duyckd3d00232011-07-15 02:31:25 +00006343 /* set the timestamp */
6344 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006345
6346 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006347 * Force memory writes to complete before letting h/w know there
6348 * are new descriptors to fetch. (Only applicable for weak-ordered
6349 * memory model archs, such as IA-64).
6350 *
6351 * We also need this memory barrier to make certain all of the
6352 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006353 */
6354 wmb();
6355
Alexander Duyckd3d00232011-07-15 02:31:25 +00006356 /* set next_to_watch value indicating a packet is present */
6357 first->next_to_watch = tx_desc;
6358
Alexander Duyck729739b2012-02-08 07:51:06 +00006359 i++;
6360 if (i == tx_ring->count)
6361 i = 0;
6362
6363 tx_ring->next_to_use = i;
6364
Alexander Duyckd3d00232011-07-15 02:31:25 +00006365 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006366 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006367
6368 return;
6369dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006370 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006371
6372 /* clear dma mappings for failed tx_buffer_info map */
6373 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006374 tx_buffer = &tx_ring->tx_buffer_info[i];
6375 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6376 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006377 break;
6378 if (i == 0)
6379 i = tx_ring->count;
6380 i--;
6381 }
6382
Alexander Duyckd3d00232011-07-15 02:31:25 +00006383 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006384}
6385
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006386static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006387 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006388{
Alexander Duyck69830522011-01-06 14:29:58 +00006389 struct ixgbe_q_vector *q_vector = ring->q_vector;
6390 union ixgbe_atr_hash_dword input = { .dword = 0 };
6391 union ixgbe_atr_hash_dword common = { .dword = 0 };
6392 union {
6393 unsigned char *network;
6394 struct iphdr *ipv4;
6395 struct ipv6hdr *ipv6;
6396 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006397 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006398 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006399
Alexander Duyck69830522011-01-06 14:29:58 +00006400 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6401 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006402 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006403
Alexander Duyck69830522011-01-06 14:29:58 +00006404 /* do nothing if sampling is disabled */
6405 if (!ring->atr_sample_rate)
6406 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006407
Alexander Duyck69830522011-01-06 14:29:58 +00006408 ring->atr_count++;
6409
6410 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006411 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006412
6413 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006414 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006415 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006416 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006417 hdr.ipv4->protocol != IPPROTO_TCP))
6418 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006419
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006420 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006421
Alexander Duyck66f32a82011-06-29 05:43:22 +00006422 /* skip this packet since it is invalid or the socket is closing */
6423 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006424 return;
6425
6426 /* sample on all syn packets or once every atr sample count */
6427 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6428 return;
6429
6430 /* reset sample count */
6431 ring->atr_count = 0;
6432
Alexander Duyck244e27a2012-02-08 07:51:11 +00006433 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006434
6435 /*
6436 * src and dst are inverted, think how the receiver sees them
6437 *
6438 * The input is broken into two sections, a non-compressed section
6439 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6440 * is XORed together and stored in the compressed dword.
6441 */
6442 input.formatted.vlan_id = vlan_id;
6443
6444 /*
6445 * since src port and flex bytes occupy the same word XOR them together
6446 * and write the value to source port portion of compressed dword
6447 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006448 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006449 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6450 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006451 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006452 common.port.dst ^= th->source;
6453
Alexander Duyck244e27a2012-02-08 07:51:11 +00006454 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006455 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6456 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6457 } else {
6458 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6459 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6460 hdr.ipv6->saddr.s6_addr32[1] ^
6461 hdr.ipv6->saddr.s6_addr32[2] ^
6462 hdr.ipv6->saddr.s6_addr32[3] ^
6463 hdr.ipv6->daddr.s6_addr32[0] ^
6464 hdr.ipv6->daddr.s6_addr32[1] ^
6465 hdr.ipv6->daddr.s6_addr32[2] ^
6466 hdr.ipv6->daddr.s6_addr32[3];
6467 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006468
6469 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006470 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6471 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006472}
6473
Alexander Duyck63544e92011-05-27 05:31:42 +00006474static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006475{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006476 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006477 /* Herbert's original patch had:
6478 * smp_mb__after_netif_stop_queue();
6479 * but since that doesn't exist yet, just open code it. */
6480 smp_mb();
6481
6482 /* We need to check again in a case another CPU has just
6483 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006484 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006485 return -EBUSY;
6486
6487 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006488 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006489 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006490 return 0;
6491}
6492
Alexander Duyck82d4e462011-06-11 01:44:58 +00006493static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006494{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006495 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006496 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006497 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006498}
6499
Alexander Duyck97488bd2013-01-12 06:33:37 +00006500#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006501static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6502{
Alexander Duyck97488bd2013-01-12 06:33:37 +00006503 struct ixgbe_adapter *adapter;
6504 struct ixgbe_ring_feature *f;
6505 int txq;
Hao Zheng5e09a102010-11-11 13:47:59 +00006506
Alexander Duyck97488bd2013-01-12 06:33:37 +00006507 /*
6508 * only execute the code below if protocol is FCoE
6509 * or FIP and we have FCoE enabled on the adapter
6510 */
6511 switch (vlan_get_protocol(skb)) {
6512 case __constant_htons(ETH_P_FCOE):
6513 case __constant_htons(ETH_P_FIP):
6514 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006515
Alexander Duyck97488bd2013-01-12 06:33:37 +00006516 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6517 break;
6518 default:
6519 return __netdev_pick_tx(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006520 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006521
Alexander Duyck97488bd2013-01-12 06:33:37 +00006522 f = &adapter->ring_feature[RING_F_FCOE];
6523
6524 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6525 smp_processor_id();
6526
6527 while (txq >= f->indices)
6528 txq -= f->indices;
6529
6530 return txq + f->offset;
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006531}
6532
Alexander Duyck97488bd2013-01-12 06:33:37 +00006533#endif
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006534netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006535 struct ixgbe_adapter *adapter,
6536 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006537{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006538 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006539 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006540 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006541 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006542 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006543 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006544 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006545
Alexander Duycka535c302011-05-27 05:31:52 +00006546 /*
6547 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006548 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006549 * + 2 desc gap to keep tail from touching head,
6550 * + 1 desc for context descriptor,
6551 * otherwise try next time
6552 */
Alexander Duycka535c302011-05-27 05:31:52 +00006553 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6554 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00006555
Alexander Duycka535c302011-05-27 05:31:52 +00006556 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6557 tx_ring->tx_stats.tx_busy++;
6558 return NETDEV_TX_BUSY;
6559 }
6560
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006561 /* record the location of the first descriptor for this packet */
6562 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6563 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006564 first->bytecount = skb->len;
6565 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006566
Alexander Duyck66f32a82011-06-29 05:43:22 +00006567 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006568 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006569 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6570 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6571 /* else if it is a SW VLAN check the next protocol and store the tag */
6572 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6573 struct vlan_hdr *vhdr, _vhdr;
6574 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6575 if (!vhdr)
6576 goto out_drop;
6577
6578 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006579 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6580 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006581 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006582 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006583
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006584 skb_tx_timestamp(skb);
6585
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006586 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6587 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6588 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00006589
6590 /* schedule check for Tx timestamp */
6591 adapter->ptp_tx_skb = skb_get(skb);
6592 adapter->ptp_tx_start = jiffies;
6593 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006594 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006595
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006596#ifdef CONFIG_PCI_IOV
6597 /*
6598 * Use the l2switch_enable flag - would be false if the DMA
6599 * Tx switch had been disabled.
6600 */
6601 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00006602 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006603
6604#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006605 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006606 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006607 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6608 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006609 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006610 tx_flags |= (skb->priority & 0x7) <<
6611 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006612 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6613 struct vlan_ethhdr *vhdr;
6614 if (skb_header_cloned(skb) &&
6615 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6616 goto out_drop;
6617 vhdr = (struct vlan_ethhdr *)skb->data;
6618 vhdr->h_vlan_TCI = htons(tx_flags >>
6619 IXGBE_TX_FLAGS_VLAN_SHIFT);
6620 } else {
6621 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6622 }
6623 }
Alexander Duycka535c302011-05-27 05:31:52 +00006624
Alexander Duyck244e27a2012-02-08 07:51:11 +00006625 /* record initial flags and protocol */
6626 first->tx_flags = tx_flags;
6627 first->protocol = protocol;
6628
Yi Zoueacd73f2009-05-13 13:11:06 +00006629#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006630 /* setup tx offload for FCoE */
6631 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006632 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006633 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006634 if (tso < 0)
6635 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006636
Alexander Duyck66f32a82011-06-29 05:43:22 +00006637 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006638 }
Auke Kok9a799d72007-09-15 14:07:45 -07006639
Auke Kok9a799d72007-09-15 14:07:45 -07006640#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006641 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006642 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006643 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006644 else if (!tso)
6645 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006646
6647 /* add the ATR filter if ATR is on */
6648 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006649 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006650
6651#ifdef IXGBE_FCOE
6652xmit_fcoe:
6653#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006654 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006655
6656 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006657
6658 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006659
6660out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006661 dev_kfree_skb_any(first->skb);
6662 first->skb = NULL;
6663
Alexander Duyck897ab152011-05-27 05:31:47 +00006664 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006665}
6666
Alexander Duycka50c29d2012-02-08 07:50:40 +00006667static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6668 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006669{
6670 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006671 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006672
Alexander Duycka50c29d2012-02-08 07:50:40 +00006673 /*
6674 * The minimum packet size for olinfo paylen is 17 so pad the skb
6675 * in order to meet this minimum size requirement.
6676 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006677 if (unlikely(skb->len < 17)) {
6678 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006679 return NETDEV_TX_OK;
6680 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00006681 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00006682 }
6683
Auke Kok9a799d72007-09-15 14:07:45 -07006684 tx_ring = adapter->tx_ring[skb->queue_mapping];
6685 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6686}
6687
6688/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006689 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006690 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006691 * @p: pointer to an address structure
6692 *
Auke Kok9a799d72007-09-15 14:07:45 -07006693 * Returns 0 on success, negative on failure
6694 **/
6695static int ixgbe_set_mac(struct net_device *netdev, void *p)
6696{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006697 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6698 struct ixgbe_hw *hw = &adapter->hw;
6699 struct sockaddr *addr = p;
6700
6701 if (!is_valid_ether_addr(addr->sa_data))
6702 return -EADDRNOTAVAIL;
6703
6704 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6705 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6706
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00006707 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006708
6709 return 0;
6710}
6711
Ben Hutchings6b73e102009-04-29 08:08:58 +00006712static int
6713ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6714{
6715 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6716 struct ixgbe_hw *hw = &adapter->hw;
6717 u16 value;
6718 int rc;
6719
6720 if (prtad != hw->phy.mdio.prtad)
6721 return -EINVAL;
6722 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6723 if (!rc)
6724 rc = value;
6725 return rc;
6726}
6727
6728static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6729 u16 addr, u16 value)
6730{
6731 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6732 struct ixgbe_hw *hw = &adapter->hw;
6733
6734 if (prtad != hw->phy.mdio.prtad)
6735 return -EINVAL;
6736 return hw->phy.ops.write_reg(hw, addr, devad, value);
6737}
6738
6739static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6740{
6741 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6742
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006743 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006744 case SIOCSHWTSTAMP:
6745 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006746 default:
6747 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6748 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00006749}
6750
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006751/**
6752 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006753 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006754 * @netdev: network interface device structure
6755 *
6756 * Returns non-zero on failure
6757 **/
6758static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6759{
6760 int err = 0;
6761 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006762 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006763
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006764 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006765 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006766 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006767 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006768
6769 /* update SAN MAC vmdq pool selection */
6770 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006771 }
6772 return err;
6773}
6774
6775/**
6776 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006777 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006778 * @netdev: network interface device structure
6779 *
6780 * Returns non-zero on failure
6781 **/
6782static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6783{
6784 int err = 0;
6785 struct ixgbe_adapter *adapter = netdev_priv(dev);
6786 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6787
6788 if (is_valid_ether_addr(mac->san_addr)) {
6789 rtnl_lock();
6790 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6791 rtnl_unlock();
6792 }
6793 return err;
6794}
6795
Auke Kok9a799d72007-09-15 14:07:45 -07006796#ifdef CONFIG_NET_POLL_CONTROLLER
6797/*
6798 * Polling 'interrupt' - used by things like netconsole to send skbs
6799 * without having to re-enable interrupts. It's not called while
6800 * the interrupt routine is executing.
6801 */
6802static void ixgbe_netpoll(struct net_device *netdev)
6803{
6804 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006805 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006806
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006807 /* if interface is down do nothing */
6808 if (test_bit(__IXGBE_DOWN, &adapter->state))
6809 return;
6810
Auke Kok9a799d72007-09-15 14:07:45 -07006811 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006812 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006813 for (i = 0; i < adapter->num_q_vectors; i++)
6814 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006815 } else {
6816 ixgbe_intr(adapter->pdev->irq, netdev);
6817 }
Auke Kok9a799d72007-09-15 14:07:45 -07006818 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006819}
Auke Kok9a799d72007-09-15 14:07:45 -07006820
Alexander Duyck581330b2012-02-08 07:51:47 +00006821#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006822static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6823 struct rtnl_link_stats64 *stats)
6824{
6825 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6826 int i;
6827
Eric Dumazet1a515022010-11-16 19:26:42 -08006828 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006829 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006830 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006831 u64 bytes, packets;
6832 unsigned int start;
6833
Eric Dumazet1a515022010-11-16 19:26:42 -08006834 if (ring) {
6835 do {
6836 start = u64_stats_fetch_begin_bh(&ring->syncp);
6837 packets = ring->stats.packets;
6838 bytes = ring->stats.bytes;
6839 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6840 stats->rx_packets += packets;
6841 stats->rx_bytes += bytes;
6842 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006843 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006844
6845 for (i = 0; i < adapter->num_tx_queues; i++) {
6846 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6847 u64 bytes, packets;
6848 unsigned int start;
6849
6850 if (ring) {
6851 do {
6852 start = u64_stats_fetch_begin_bh(&ring->syncp);
6853 packets = ring->stats.packets;
6854 bytes = ring->stats.bytes;
6855 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6856 stats->tx_packets += packets;
6857 stats->tx_bytes += bytes;
6858 }
6859 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006860 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006861 /* following stats updated by ixgbe_watchdog_task() */
6862 stats->multicast = netdev->stats.multicast;
6863 stats->rx_errors = netdev->stats.rx_errors;
6864 stats->rx_length_errors = netdev->stats.rx_length_errors;
6865 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6866 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6867 return stats;
6868}
6869
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006870#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006871/**
6872 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6873 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00006874 * @tc: number of traffic classes currently enabled
6875 *
6876 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6877 * 802.1Q priority maps to a packet buffer that exists.
6878 */
6879static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6880{
6881 struct ixgbe_hw *hw = &adapter->hw;
6882 u32 reg, rsave;
6883 int i;
6884
6885 /* 82598 have a static priority to TC mapping that can not
6886 * be changed so no validation is needed.
6887 */
6888 if (hw->mac.type == ixgbe_mac_82598EB)
6889 return;
6890
6891 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6892 rsave = reg;
6893
6894 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6895 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6896
6897 /* If up2tc is out of bounds default to zero */
6898 if (up2tc > tc)
6899 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6900 }
6901
6902 if (reg != rsave)
6903 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6904
6905 return;
6906}
6907
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006908/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00006909 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
6910 * @adapter: Pointer to adapter struct
6911 *
6912 * Populate the netdev user priority to tc map
6913 */
6914static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
6915{
6916 struct net_device *dev = adapter->netdev;
6917 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
6918 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
6919 u8 prio;
6920
6921 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
6922 u8 tc = 0;
6923
6924 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
6925 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
6926 else if (ets)
6927 tc = ets->prio_tc[prio];
6928
6929 netdev_set_prio_tc_map(dev, prio, tc);
6930 }
6931}
6932
Alexander Duyckcca73c52013-01-12 06:33:44 +00006933#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00006934/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006935 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00006936 *
6937 * @netdev: net device to configure
6938 * @tc: number of traffic classes to enable
6939 */
6940int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6941{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006942 struct ixgbe_adapter *adapter = netdev_priv(dev);
6943 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006944
John Fastabend8b1c0b22011-05-03 02:26:48 +00006945 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00006946 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00006947 (hw->mac.type == ixgbe_mac_82598EB &&
6948 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00006949 return -EINVAL;
6950
6951 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006952 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00006953 * hardware is not flexible enough to do this dynamically.
6954 */
6955 if (netif_running(dev))
6956 ixgbe_close(dev);
6957 ixgbe_clear_interrupt_scheme(adapter);
6958
Alexander Duyckcca73c52013-01-12 06:33:44 +00006959#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00006960 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006961 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006962 ixgbe_set_prio_tc_map(adapter);
6963
John Fastabende7589ea2011-07-18 22:38:36 +00006964 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006965
Alexander Duyck943561d2012-05-09 22:14:44 -07006966 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
6967 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006968 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07006969 }
John Fastabende7589ea2011-07-18 22:38:36 +00006970 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006971 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006972
Alexander Duyck943561d2012-05-09 22:14:44 -07006973 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6974 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006975
6976 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006977
6978 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6979 adapter->dcb_cfg.pfc_mode_enable = false;
6980 }
6981
John Fastabend8b1c0b22011-05-03 02:26:48 +00006982 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00006983
6984#endif /* CONFIG_IXGBE_DCB */
6985 ixgbe_init_interrupt_scheme(adapter);
6986
John Fastabend8b1c0b22011-05-03 02:26:48 +00006987 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00006988 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00006989
6990 return 0;
6991}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006992
Greg Roseda36b642012-12-11 08:26:43 +00006993#ifdef CONFIG_PCI_IOV
6994void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
6995{
6996 struct net_device *netdev = adapter->netdev;
6997
6998 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00006999 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007000 rtnl_unlock();
7001}
7002
7003#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007004void ixgbe_do_reset(struct net_device *netdev)
7005{
7006 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7007
7008 if (netif_running(netdev))
7009 ixgbe_reinit_locked(adapter);
7010 else
7011 ixgbe_reset(adapter);
7012}
7013
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007014static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007015 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007016{
7017 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7018
Don Skidmore082757a2011-07-21 05:55:00 +00007019 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007020 if (!(features & NETIF_F_RXCSUM))
7021 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007022
Alexander Duyck567d2de2012-02-11 07:18:57 +00007023 /* Turn off LRO if not RSC capable */
7024 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7025 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007026
Alexander Duyck567d2de2012-02-11 07:18:57 +00007027 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007028}
7029
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007030static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007031 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007032{
7033 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007034 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007035 bool need_reset = false;
7036
Don Skidmore082757a2011-07-21 05:55:00 +00007037 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007038 if (!(features & NETIF_F_LRO)) {
7039 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007040 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007041 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7042 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7043 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7044 if (adapter->rx_itr_setting == 1 ||
7045 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7046 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7047 need_reset = true;
7048 } else if ((changed ^ features) & NETIF_F_LRO) {
7049 e_info(probe, "rx-usecs set too low, "
7050 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007051 }
7052 }
7053
7054 /*
7055 * Check if Flow Director n-tuple support was enabled or disabled. If
7056 * the state changed, we need to reset.
7057 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007058 switch (features & NETIF_F_NTUPLE) {
7059 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007060 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007061 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7062 need_reset = true;
7063
Alexander Duyck567d2de2012-02-11 07:18:57 +00007064 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7065 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007066 break;
7067 default:
7068 /* turn off perfect filters, enable ATR and reset */
7069 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7070 need_reset = true;
7071
7072 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7073
7074 /* We cannot enable ATR if SR-IOV is enabled */
7075 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7076 break;
7077
7078 /* We cannot enable ATR if we have 2 or more traffic classes */
7079 if (netdev_get_num_tc(netdev) > 1)
7080 break;
7081
7082 /* We cannot enable ATR if RSS is disabled */
7083 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7084 break;
7085
7086 /* A sample rate of 0 indicates ATR disabled */
7087 if (!adapter->atr_sample_rate)
7088 break;
7089
7090 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7091 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007092 }
7093
Patrick McHardyf6469682013-04-19 02:04:27 +00007094 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007095 ixgbe_vlan_strip_enable(adapter);
7096 else
7097 ixgbe_vlan_strip_disable(adapter);
7098
Ben Greear3f2d1c02012-03-08 08:28:41 +00007099 if (changed & NETIF_F_RXALL)
7100 need_reset = true;
7101
Alexander Duyck567d2de2012-02-11 07:18:57 +00007102 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007103 if (need_reset)
7104 ixgbe_do_reset(netdev);
7105
7106 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007107}
7108
stephen hemmingeredc7d572012-10-01 12:32:33 +00007109static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007110 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007111 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007112 u16 flags)
7113{
7114 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007115 int err;
7116
7117 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007118 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007119
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007120 /* Hardware does not support aging addresses so if a
7121 * ndm_state is given only allow permanent addresses
7122 */
7123 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007124 pr_info("%s: FDB only supports static addresses\n",
7125 ixgbe_driver_name);
7126 return -EINVAL;
7127 }
7128
Ben Hutchings46acc462012-11-01 09:11:11 +00007129 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007130 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7131
7132 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007133 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007134 else
John Fastabend95447462012-05-31 12:42:26 +00007135 err = -ENOMEM;
7136 } else if (is_multicast_ether_addr(addr)) {
7137 err = dev_mc_add_excl(dev, addr);
7138 } else {
7139 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007140 }
7141
7142 /* Only return duplicate errors if NLM_F_EXCL is set */
7143 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7144 err = 0;
7145
7146 return err;
7147}
7148
John Fastabend815cccb2012-10-24 08:13:09 +00007149static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7150 struct nlmsghdr *nlh)
7151{
7152 struct ixgbe_adapter *adapter = netdev_priv(dev);
7153 struct nlattr *attr, *br_spec;
7154 int rem;
7155
7156 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7157 return -EOPNOTSUPP;
7158
7159 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7160
7161 nla_for_each_nested(attr, br_spec, rem) {
7162 __u16 mode;
7163 u32 reg = 0;
7164
7165 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7166 continue;
7167
7168 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007169 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007170 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007171 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7172 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007173 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007174 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7175 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007176 return -EINVAL;
7177
7178 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7179
7180 e_info(drv, "enabling bridge mode: %s\n",
7181 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7182 }
7183
7184 return 0;
7185}
7186
7187static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007188 struct net_device *dev,
7189 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007190{
7191 struct ixgbe_adapter *adapter = netdev_priv(dev);
7192 u16 mode;
7193
7194 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7195 return 0;
7196
Greg Rose9b735982012-11-08 02:41:35 +00007197 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007198 mode = BRIDGE_MODE_VEB;
7199 else
7200 mode = BRIDGE_MODE_VEPA;
7201
7202 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7203}
7204
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007205static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007206 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007207 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007208 .ndo_start_xmit = ixgbe_xmit_frame,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007209#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007210 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007211#endif
Alexander Duyck581330b2012-02-08 07:51:47 +00007212 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007213 .ndo_validate_addr = eth_validate_addr,
7214 .ndo_set_mac_address = ixgbe_set_mac,
7215 .ndo_change_mtu = ixgbe_change_mtu,
7216 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007217 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7218 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007219 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007220 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7221 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7222 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007223 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007224 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007225 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007226#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007227 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007228#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007229#ifdef CONFIG_NET_POLL_CONTROLLER
7230 .ndo_poll_controller = ixgbe_netpoll,
7231#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007232#ifdef CONFIG_NET_LL_RX_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007233 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007234#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007235#ifdef IXGBE_FCOE
7236 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007237 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007238 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007239 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7240 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007241 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007242 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007243#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007244 .ndo_set_features = ixgbe_set_features,
7245 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007246 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007247 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7248 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007249};
7250
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007251/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007252 * ixgbe_wol_supported - Check whether device supports WoL
7253 * @hw: hw specific details
7254 * @device_id: the device ID
7255 * @subdev_id: the subsystem device ID
7256 *
7257 * This function is used by probe and ethtool to determine
7258 * which devices have WoL support
7259 *
7260 **/
7261int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7262 u16 subdevice_id)
7263{
7264 struct ixgbe_hw *hw = &adapter->hw;
7265 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7266 int is_wol_supported = 0;
7267
7268 switch (device_id) {
7269 case IXGBE_DEV_ID_82599_SFP:
7270 /* Only these subdevices could supports WOL */
7271 switch (subdevice_id) {
7272 case IXGBE_SUBDEV_ID_82599_560FLR:
7273 /* only support first port */
7274 if (hw->bus.func != 0)
7275 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007276 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007277 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007278 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007279 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007280 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007281 is_wol_supported = 1;
7282 break;
7283 }
7284 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007285 case IXGBE_DEV_ID_82599EN_SFP:
7286 /* Only this subdevice supports WOL */
7287 switch (subdevice_id) {
7288 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7289 is_wol_supported = 1;
7290 break;
7291 }
7292 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007293 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7294 /* All except this subdevice support WOL */
7295 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7296 is_wol_supported = 1;
7297 break;
7298 case IXGBE_DEV_ID_82599_KX4:
7299 is_wol_supported = 1;
7300 break;
7301 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007302 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007303 /* check eeprom to see if enabled wol */
7304 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7305 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7306 (hw->bus.func == 0))) {
7307 is_wol_supported = 1;
7308 }
7309 break;
7310 }
7311
7312 return is_wol_supported;
7313}
7314
7315/**
Auke Kok9a799d72007-09-15 14:07:45 -07007316 * ixgbe_probe - Device Initialization Routine
7317 * @pdev: PCI device information struct
7318 * @ent: entry in ixgbe_pci_tbl
7319 *
7320 * Returns 0 on success, negative on failure
7321 *
7322 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7323 * The OS initialization, configuring of the adapter private structure,
7324 * and a hardware reset occur.
7325 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007326static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007327{
7328 struct net_device *netdev;
7329 struct ixgbe_adapter *adapter = NULL;
7330 struct ixgbe_hw *hw;
7331 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007332 static int cards_found;
7333 int i, err, pci_using_dac;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007334 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007335 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007336#ifdef IXGBE_FCOE
7337 u16 device_caps;
7338#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007339 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007340
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007341 /* Catch broken hardware that put the wrong VF device ID in
7342 * the PCIe SR-IOV capability.
7343 */
7344 if (pdev->is_virtfn) {
7345 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7346 pci_name(pdev), pdev->vendor, pdev->device);
7347 return -EINVAL;
7348 }
7349
gouji-new9ce77662009-05-06 10:44:45 +00007350 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007351 if (err)
7352 return err;
7353
Nick Nunley1b507732010-04-27 13:10:27 +00007354 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7355 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007356 pci_using_dac = 1;
7357 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007358 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007359 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007360 err = dma_set_coherent_mask(&pdev->dev,
7361 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007362 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007363 dev_err(&pdev->dev,
7364 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007365 goto err_dma;
7366 }
7367 }
7368 pci_using_dac = 0;
7369 }
7370
gouji-new9ce77662009-05-06 10:44:45 +00007371 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007372 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007373 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007374 dev_err(&pdev->dev,
7375 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007376 goto err_pci_reg;
7377 }
7378
Frans Pop19d5afd2009-10-02 10:04:12 -07007379 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007380
Auke Kok9a799d72007-09-15 14:07:45 -07007381 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007382 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007383
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007384 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007385#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007386 /* 8 TC w/ 4 queues per TC */
7387 indices = 4 * MAX_TRAFFIC_CLASS;
7388#else
7389 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007390#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007391 }
John Fastabende901acd2011-04-26 07:26:08 +00007392
John Fastabendc85a2612010-02-25 23:15:21 +00007393 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007394 if (!netdev) {
7395 err = -ENOMEM;
7396 goto err_alloc_etherdev;
7397 }
7398
Auke Kok9a799d72007-09-15 14:07:45 -07007399 SET_NETDEV_DEV(netdev, &pdev->dev);
7400
Auke Kok9a799d72007-09-15 14:07:45 -07007401 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007402 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007403
7404 adapter->netdev = netdev;
7405 adapter->pdev = pdev;
7406 hw = &adapter->hw;
7407 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007408 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007409
Jeff Kirsher05857982008-09-11 19:57:00 -07007410 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007411 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007412 if (!hw->hw_addr) {
7413 err = -EIO;
7414 goto err_ioremap;
7415 }
7416
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007417 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007418 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007419 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007420 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007421
Auke Kok9a799d72007-09-15 14:07:45 -07007422 adapter->bd_number = cards_found;
7423
Auke Kok9a799d72007-09-15 14:07:45 -07007424 /* Setup hw api */
7425 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007426 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007427
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007428 /* EEPROM */
7429 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7430 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7431 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7432 if (!(eec & (1 << 8)))
7433 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7434
7435 /* PHY */
7436 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007437 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007438 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7439 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7440 hw->phy.mdio.mmds = 0;
7441 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7442 hw->phy.mdio.dev = netdev;
7443 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7444 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007445
Don Skidmore8ca783a2009-05-26 20:40:47 -07007446 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007447
7448 /* setup the private structure */
7449 err = ixgbe_sw_init(adapter);
7450 if (err)
7451 goto err_sw_init;
7452
Don Skidmore0b2679d2013-02-21 03:00:04 +00007453 /* Cache if MNG FW is up so we don't have to read the REG later */
7454 if (hw->mac.ops.mng_fw_enabled)
7455 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7456
Don Skidmoree86bff02010-02-11 04:14:08 +00007457 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007458 switch (adapter->hw.mac.type) {
7459 case ixgbe_mac_82599EB:
7460 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007461 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007462 break;
7463 default:
7464 break;
7465 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007466
Don Skidmorebf069c92009-05-07 10:39:54 +00007467 /*
7468 * If there is a fan on this device and it has failed log the
7469 * failure.
7470 */
7471 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7472 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7473 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007474 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007475 }
7476
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007477 if (allow_unsupported_sfp)
7478 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7479
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007480 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007481 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007482 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007483 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007484 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7485 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007486 err = 0;
7487 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007488 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007489 "module type was detected.\n");
7490 e_dev_err("Reload the driver after installing a supported "
7491 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007492 goto err_sw_init;
7493 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007494 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007495 goto err_sw_init;
7496 }
7497
Alexander Duyck99d74482012-05-09 08:09:25 +00007498#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00007499 /* SR-IOV not supported on the 82598 */
7500 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7501 goto skip_sriov;
7502 /* Mailbox */
7503 ixgbe_init_mbx_params_pf(hw);
7504 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7505 ixgbe_enable_sriov(adapter);
Donald Dutile43dc4e02012-12-11 08:26:48 +00007506 pci_sriov_set_totalvfs(pdev, 63);
Greg Rose60a1a682012-12-11 08:26:33 +00007507skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007508
Alexander Duyck99d74482012-05-09 08:09:25 +00007509#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007510 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007511 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007512 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007513 NETIF_F_HW_VLAN_CTAG_TX |
7514 NETIF_F_HW_VLAN_CTAG_RX |
7515 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00007516 NETIF_F_TSO |
7517 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007518 NETIF_F_RXHASH |
7519 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007520
Don Skidmore082757a2011-07-21 05:55:00 +00007521 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007522
Don Skidmore58be7662011-04-12 09:42:11 +00007523 switch (adapter->hw.mac.type) {
7524 case ixgbe_mac_82599EB:
7525 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007526 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007527 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7528 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007529 break;
7530 default:
7531 break;
7532 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007533
Ben Greear3f2d1c02012-03-08 08:28:41 +00007534 netdev->hw_features |= NETIF_F_RXALL;
7535
Jeff Kirsherad31c402008-06-05 04:05:30 -07007536 netdev->vlan_features |= NETIF_F_TSO;
7537 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007538 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007539 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007540 netdev->vlan_features |= NETIF_F_SG;
7541
Jiri Pirko01789342011-08-16 06:29:00 +00007542 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007543 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007544
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007545#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007546 netdev->dcbnl_ops = &dcbnl_ops;
7547#endif
7548
Yi Zoueacd73f2009-05-13 13:11:06 +00007549#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007550 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007551 unsigned int fcoe_l;
7552
Yi Zoueacd73f2009-05-13 13:11:06 +00007553 if (hw->mac.ops.get_device_caps) {
7554 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007555 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7556 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007557 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007558
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007559
7560 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
7561 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007562
Alexander Duycka58915c2012-05-25 06:38:18 +00007563 netdev->features |= NETIF_F_FSO |
7564 NETIF_F_FCOE_CRC;
7565
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007566 netdev->vlan_features |= NETIF_F_FSO |
7567 NETIF_F_FCOE_CRC |
7568 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00007569 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007570#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007571 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007572 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007573 netdev->vlan_features |= NETIF_F_HIGHDMA;
7574 }
Auke Kok9a799d72007-09-15 14:07:45 -07007575
Don Skidmore082757a2011-07-21 05:55:00 +00007576 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7577 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007578 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007579 netdev->features |= NETIF_F_LRO;
7580
Auke Kok9a799d72007-09-15 14:07:45 -07007581 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007582 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007583 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007584 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007585 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007586 }
7587
7588 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007589
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007590 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007591 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007592 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007593 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007594 }
7595
Alexander Duyck70864002011-04-27 09:13:56 +00007596 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007597 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007598
Alexander Duyck70864002011-04-27 09:13:56 +00007599 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7600 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007601
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007602 err = ixgbe_init_interrupt_scheme(adapter);
7603 if (err)
7604 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007605
Jacob Keller8e2813f2012-04-21 06:05:40 +00007606 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007607 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007608 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00007609 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00007610 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00007611 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007612 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007613
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007614 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7615
Emil Tantilov15e52092011-09-29 05:01:29 +00007616 /* save off EEPROM version number */
7617 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7618 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7619
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007620 /* pick up the PCI bus settings for reporting later */
7621 hw->mac.ops.get_bus_info(hw);
Jacob Kellerb8e82002013-04-09 07:20:09 +00007622 if (hw->device_id == IXGBE_DEV_ID_82599_SFP_SF_QP)
7623 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007624
Auke Kok9a799d72007-09-15 14:07:45 -07007625 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007626 e_dev_info("(PCI Express:%s:%s) %pM\n",
Jacob Kellere8710a52013-02-15 09:18:10 +00007627 (hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" :
7628 hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
Don Skidmore67163442011-04-26 08:00:00 +00007629 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007630 "Unknown"),
7631 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7632 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7633 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7634 "Unknown"),
7635 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007636
7637 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7638 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007639 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007640 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007641 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007642 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007643 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007644 else
Don Skidmore289700db2010-12-03 03:32:58 +00007645 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7646 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007647
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007648 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007649 e_dev_warn("PCI-Express bandwidth available for this card is "
7650 "not sufficient for optimal performance.\n");
7651 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7652 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007653 }
7654
Auke Kok9a799d72007-09-15 14:07:45 -07007655 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007656 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007657 if (err == IXGBE_ERR_EEPROM_VERSION) {
7658 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007659 e_dev_warn("This device is a pre-production adapter/LOM. "
7660 "Please be aware there may be issues associated "
7661 "with your hardware. If you are experiencing "
7662 "problems please contact your Intel or hardware "
7663 "representative who provided you with this "
7664 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007665 }
Auke Kok9a799d72007-09-15 14:07:45 -07007666 strcpy(netdev->name, "eth%d");
7667 err = register_netdev(netdev);
7668 if (err)
7669 goto err_register;
7670
Emil Tantilovec74a472012-09-20 03:33:56 +00007671 /* power down the optics for 82599 SFP+ fiber */
7672 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007673 hw->mac.ops.disable_tx_laser(hw);
7674
Jesse Brandeburg54386462009-04-17 20:44:27 +00007675 /* carrier off reporting is important to ethtool even BEFORE open */
7676 netif_carrier_off(netdev);
7677
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007678#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007679 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007680 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007681 ixgbe_setup_dca(adapter);
7682 }
7683#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007684 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007685 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007686 for (i = 0; i < adapter->num_vfs; i++)
7687 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7688 }
7689
Jacob Keller2466dd92011-09-08 03:50:54 +00007690 /* firmware requires driver version to be 0xFFFFFFFF
7691 * since os does not support feature
7692 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007693 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007694 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7695 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007696
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007697 /* add san mac addr to netdev */
7698 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007699
Neerav Parikhea818752012-01-04 20:23:40 +00007700 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007701 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007702
Don Skidmore12109822012-05-04 06:07:08 +00007703#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007704 if (ixgbe_sysfs_init(adapter))
7705 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00007706#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007707
Catherine Sullivan00949162012-08-10 01:59:10 +00007708 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007709
Don Skidmore0b2679d2013-02-21 03:00:04 +00007710 /* Need link setup for MNG FW, else wait for IXGBE_UP */
7711 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
7712 hw->mac.ops.setup_link(hw,
7713 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
7714 true);
7715
Auke Kok9a799d72007-09-15 14:07:45 -07007716 return 0;
7717
7718err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007719 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007720 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007721err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00007722 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007723 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007724 iounmap(hw->hw_addr);
7725err_ioremap:
7726 free_netdev(netdev);
7727err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007728 pci_release_selected_regions(pdev,
7729 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007730err_pci_reg:
7731err_dma:
7732 pci_disable_device(pdev);
7733 return err;
7734}
7735
7736/**
7737 * ixgbe_remove - Device Removal Routine
7738 * @pdev: PCI device information struct
7739 *
7740 * ixgbe_remove is called by the PCI subsystem to alert the driver
7741 * that it should release a PCI device. The could be caused by a
7742 * Hot-Plug event, or because the driver is going to be removed from
7743 * memory.
7744 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007745static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07007746{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007747 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7748 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007749
Catherine Sullivan00949162012-08-10 01:59:10 +00007750 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007751
Auke Kok9a799d72007-09-15 14:07:45 -07007752 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007753 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007754
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007755
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007756#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007757 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7758 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7759 dca_remove_requester(&pdev->dev);
7760 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7761 }
7762
7763#endif
Don Skidmore12109822012-05-04 06:07:08 +00007764#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007765 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00007766#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007767
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007768 /* remove the added san mac */
7769 ixgbe_del_sanmac_netdev(netdev);
7770
Donald Skidmorec4900be2008-11-20 21:11:42 -08007771 if (netdev->reg_state == NETREG_REGISTERED)
7772 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007773
Greg Roseda36b642012-12-11 08:26:43 +00007774#ifdef CONFIG_PCI_IOV
7775 /*
7776 * Only disable SR-IOV on unload if the user specified the now
7777 * deprecated max_vfs module parameter.
7778 */
7779 if (max_vfs)
7780 ixgbe_disable_sriov(adapter);
7781#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00007782 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007783
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007784 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007785
Alexander Duyck2b1588c2012-03-17 02:39:16 +00007786#ifdef CONFIG_DCB
7787 kfree(adapter->ixgbe_ieee_pfc);
7788 kfree(adapter->ixgbe_ieee_ets);
7789
7790#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007791 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007792 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007793 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007794
Emil Tantilov849c4542010-06-03 16:53:41 +00007795 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007796
Auke Kok9a799d72007-09-15 14:07:45 -07007797 free_netdev(netdev);
7798
Frans Pop19d5afd2009-10-02 10:04:12 -07007799 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007800
Auke Kok9a799d72007-09-15 14:07:45 -07007801 pci_disable_device(pdev);
7802}
7803
7804/**
7805 * ixgbe_io_error_detected - called when PCI error is detected
7806 * @pdev: Pointer to PCI device
7807 * @state: The current pci connection state
7808 *
7809 * This function is called after a PCI bus error affecting
7810 * this device has been detected.
7811 */
7812static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007813 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007814{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007815 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7816 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007817
Greg Rose83c61fa2011-09-07 05:59:35 +00007818#ifdef CONFIG_PCI_IOV
7819 struct pci_dev *bdev, *vfdev;
7820 u32 dw0, dw1, dw2, dw3;
7821 int vf, pos;
7822 u16 req_id, pf_func;
7823
7824 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7825 adapter->num_vfs == 0)
7826 goto skip_bad_vf_detection;
7827
7828 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08007829 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00007830 bdev = bdev->bus->self;
7831
7832 if (!bdev)
7833 goto skip_bad_vf_detection;
7834
7835 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7836 if (!pos)
7837 goto skip_bad_vf_detection;
7838
7839 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7840 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7841 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7842 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7843
7844 req_id = dw1 >> 16;
7845 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7846 if (!(req_id & 0x0080))
7847 goto skip_bad_vf_detection;
7848
7849 pf_func = req_id & 0x01;
7850 if ((pf_func & 1) == (pdev->devfn & 1)) {
7851 unsigned int device_id;
7852
7853 vf = (req_id & 0x7F) >> 1;
7854 e_dev_err("VF %d has caused a PCIe error\n", vf);
7855 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7856 "%8.8x\tdw3: %8.8x\n",
7857 dw0, dw1, dw2, dw3);
7858 switch (adapter->hw.mac.type) {
7859 case ixgbe_mac_82599EB:
7860 device_id = IXGBE_82599_VF_DEVICE_ID;
7861 break;
7862 case ixgbe_mac_X540:
7863 device_id = IXGBE_X540_VF_DEVICE_ID;
7864 break;
7865 default:
7866 device_id = 0;
7867 break;
7868 }
7869
7870 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00007871 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00007872 while (vfdev) {
7873 if (vfdev->devfn == (req_id & 0xFF))
7874 break;
Jon Mason36e90312012-07-19 21:02:09 +00007875 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00007876 device_id, vfdev);
7877 }
7878 /*
7879 * There's a slim chance the VF could have been hot plugged,
7880 * so if it is no longer present we don't need to issue the
7881 * VFLR. Just clean up the AER in that case.
7882 */
7883 if (vfdev) {
7884 e_dev_err("Issuing VFLR to VF %d\n", vf);
7885 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00007886 /* Free device reference count */
7887 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00007888 }
7889
7890 pci_cleanup_aer_uncorrect_error_status(pdev);
7891 }
7892
7893 /*
7894 * Even though the error may have occurred on the other port
7895 * we still need to increment the vf error reference count for
7896 * both ports because the I/O resume function will be called
7897 * for both of them.
7898 */
7899 adapter->vferr_refcount++;
7900
7901 return PCI_ERS_RESULT_RECOVERED;
7902
7903skip_bad_vf_detection:
7904#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07007905 netif_device_detach(netdev);
7906
Breno Leitao3044b8d2009-05-06 10:44:26 +00007907 if (state == pci_channel_io_perm_failure)
7908 return PCI_ERS_RESULT_DISCONNECT;
7909
Auke Kok9a799d72007-09-15 14:07:45 -07007910 if (netif_running(netdev))
7911 ixgbe_down(adapter);
7912 pci_disable_device(pdev);
7913
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007914 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007915 return PCI_ERS_RESULT_NEED_RESET;
7916}
7917
7918/**
7919 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7920 * @pdev: Pointer to PCI device
7921 *
7922 * Restart the card from scratch, as if from a cold-boot.
7923 */
7924static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7925{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007926 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007927 pci_ers_result_t result;
7928 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007929
gouji-new9ce77662009-05-06 10:44:45 +00007930 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007931 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007932 result = PCI_ERS_RESULT_DISCONNECT;
7933 } else {
7934 pci_set_master(pdev);
7935 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007936 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007937
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007938 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007939
7940 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007941 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007942 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007943 }
Auke Kok9a799d72007-09-15 14:07:45 -07007944
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007945 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7946 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007947 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7948 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007949 /* non-fatal, continue */
7950 }
Auke Kok9a799d72007-09-15 14:07:45 -07007951
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007952 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007953}
7954
7955/**
7956 * ixgbe_io_resume - called when traffic can start flowing again.
7957 * @pdev: Pointer to PCI device
7958 *
7959 * This callback is called when the error recovery driver tells us that
7960 * its OK to resume normal operation.
7961 */
7962static void ixgbe_io_resume(struct pci_dev *pdev)
7963{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007964 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7965 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007966
Greg Rose83c61fa2011-09-07 05:59:35 +00007967#ifdef CONFIG_PCI_IOV
7968 if (adapter->vferr_refcount) {
7969 e_info(drv, "Resuming after VF err\n");
7970 adapter->vferr_refcount--;
7971 return;
7972 }
7973
7974#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007975 if (netif_running(netdev))
7976 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007977
7978 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007979}
7980
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007981static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07007982 .error_detected = ixgbe_io_error_detected,
7983 .slot_reset = ixgbe_io_slot_reset,
7984 .resume = ixgbe_io_resume,
7985};
7986
7987static struct pci_driver ixgbe_driver = {
7988 .name = ixgbe_driver_name,
7989 .id_table = ixgbe_pci_tbl,
7990 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007991 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07007992#ifdef CONFIG_PM
7993 .suspend = ixgbe_suspend,
7994 .resume = ixgbe_resume,
7995#endif
7996 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00007997 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07007998 .err_handler = &ixgbe_err_handler
7999};
8000
8001/**
8002 * ixgbe_init_module - Driver Registration Routine
8003 *
8004 * ixgbe_init_module is the first routine called when the driver is
8005 * loaded. All it does is register with the PCI subsystem.
8006 **/
8007static int __init ixgbe_init_module(void)
8008{
8009 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008010 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008011 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008012
Catherine Sullivan00949162012-08-10 01:59:10 +00008013 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008014
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008015 ret = pci_register_driver(&ixgbe_driver);
8016 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008017 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008018 return ret;
8019 }
8020
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008021#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008022 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008023#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008024
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008025 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008026}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008027
Auke Kok9a799d72007-09-15 14:07:45 -07008028module_init(ixgbe_init_module);
8029
8030/**
8031 * ixgbe_exit_module - Driver Exit Cleanup Routine
8032 *
8033 * ixgbe_exit_module is called just before the driver is removed
8034 * from memory.
8035 **/
8036static void __exit ixgbe_exit_module(void)
8037{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008038#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008039 dca_unregister_notify(&dca_notifier);
8040#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008041 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008042
Catherine Sullivan00949162012-08-10 01:59:10 +00008043 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008044
Eric Dumazet1a515022010-11-16 19:26:42 -08008045 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008046}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008047
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008048#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008049static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008050 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008051{
8052 int ret_val;
8053
8054 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008055 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008056
8057 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8058}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008059
Alexander Duyckb4533682009-03-31 21:32:42 +00008060#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008061
Auke Kok9a799d72007-09-15 14:07:45 -07008062module_exit(ixgbe_exit_module);
8063
8064/* ixgbe_main.c */