blob: 2d8a40c9e6e5a69c49cf48f642bd38aa7bff30f5 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Younaab74d32011-07-16 10:49:51 +090019#include <asm/hardware/gic.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090020
21#include <plat/cpu.h>
22#include <plat/clock.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090023#include <plat/devs.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090024#include <plat/exynos4.h>
MyungJoo Ham0e9e5262011-07-20 21:08:18 +090025#include <plat/adc-core.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090026#include <plat/sdhci.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090027#include <plat/devs.h>
Jonghun Hane61b1702011-07-21 15:46:26 +090028#include <plat/fb-core.h>
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +090029#include <plat/fimc-core.h>
Sylwester Nawrocki5f272752011-07-06 16:04:09 +090030#include <plat/iic-core.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090031
32#include <mach/regs-irq.h>
33
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090034extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
35 unsigned int irq_start);
36extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
37
38/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090039static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090040 {
Changhwan Youn2b740152011-03-11 10:39:35 +090041 .virtual = (unsigned long)S5P_VA_SYSTIMER,
42 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
43 .length = SZ_4K,
44 .type = MT_DEVICE,
45 }, {
Changhwan Youn766211e2010-08-27 17:57:44 +090046 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090047 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090048 .length = SZ_4K,
49 .type = MT_DEVICE,
50 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090051 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090052 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090053 .length = SZ_128K,
54 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090055 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090056 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090057 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090058 .length = SZ_64K,
59 .type = MT_DEVICE,
60 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090061 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090062 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090063 .length = SZ_4K,
64 .type = MT_DEVICE,
65 }, {
66 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090067 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090068 .length = SZ_8K,
69 .type = MT_DEVICE,
70 }, {
71 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090072 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090073 .length = SZ_4K,
74 .type = MT_DEVICE,
75 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090076 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090077 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090078 .length = SZ_4K,
79 .type = MT_DEVICE,
80 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090081 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090082 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090083 .length = SZ_4K,
84 .type = MT_DEVICE,
85 }, {
86 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090087 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090088 .length = SZ_256,
89 .type = MT_DEVICE,
90 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090091 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090092 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090093 .length = SZ_4K,
94 .type = MT_DEVICE,
95 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090096 .virtual = (unsigned long)S3C_VA_UART,
97 .pfn = __phys_to_pfn(S3C_PA_UART),
98 .length = SZ_512K,
99 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +0900100 }, {
101 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900102 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +0900103 .length = SZ_4K,
104 .type = MT_DEVICE,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900105 }, {
Kukjin Kim08115a12011-06-01 15:09:05 -0700106 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
Joonyoung Shim8f1d1692011-04-08 13:22:10 +0900107 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
108 .length = SZ_4K,
109 .type = MT_DEVICE,
Changhwan Youneb13f2b2011-07-16 10:48:47 +0900110 }, {
111 .virtual = (unsigned long)S5P_VA_GIC_CPU,
112 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
113 .length = SZ_64K,
114 .type = MT_DEVICE,
115 }, {
116 .virtual = (unsigned long)S5P_VA_GIC_DIST,
117 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
118 .length = SZ_64K,
119 .type = MT_DEVICE,
120 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900121};
122
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900123static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900124{
125 if (!need_resched())
126 cpu_do_idle();
127
128 local_irq_enable();
129}
130
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900131/*
132 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900133 *
134 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900135 */
136void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900137{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900138 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900139
140 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900141 exynos4_default_sdhci0();
142 exynos4_default_sdhci1();
143 exynos4_default_sdhci2();
144 exynos4_default_sdhci3();
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900145
MyungJoo Ham0e9e5262011-07-20 21:08:18 +0900146 s3c_adc_setname("samsung-adc-v3");
147
Sylwester Nawrocki604eefe2011-03-12 08:58:01 +0900148 s3c_fimc_setname(0, "exynos4-fimc");
149 s3c_fimc_setname(1, "exynos4-fimc");
150 s3c_fimc_setname(2, "exynos4-fimc");
151 s3c_fimc_setname(3, "exynos4-fimc");
Sylwester Nawrocki5f272752011-07-06 16:04:09 +0900152
153 /* The I2C bus controllers are directly compatible with s3c2440 */
154 s3c_i2c0_setname("s3c2440-i2c");
155 s3c_i2c1_setname("s3c2440-i2c");
156 s3c_i2c2_setname("s3c2440-i2c");
Jonghun Hane61b1702011-07-21 15:46:26 +0900157
158 s5p_fb_setname(0, "exynos4-fb");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900159}
160
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900161void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900162{
163 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
164
165 s3c24xx_register_baseclocks(xtal);
166 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900167 exynos4_register_clocks();
168 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900169}
170
Changhwan Younaab74d32011-07-16 10:49:51 +0900171static void exynos4_gic_irq_eoi(struct irq_data *d)
172{
173 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
174
175 gic_data->cpu_base = S5P_VA_GIC_CPU +
176 (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
177}
178
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900179void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900180{
181 int irq;
182
Changhwan Youn069d4e72011-07-16 10:49:53 +0900183 gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Younaab74d32011-07-16 10:49:51 +0900184 gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900185
186 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900187
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900188 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
189 COMBINER_IRQ(irq, 0));
190 combiner_cascade_irq(irq, IRQ_SPI(irq));
191 }
192
193 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900194 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900195 * uses GIC instead of VIC.
196 */
197 s5p_init_irq(NULL, 0);
198}
199
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900200struct sysdev_class exynos4_sysclass = {
201 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900202};
203
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900204static struct sys_device exynos4_sysdev = {
205 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900206};
207
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900208static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900209{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900210 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900211}
212
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900213core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900214
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900215#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900216static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900217{
218 /* TAG, Data Latency Control: 2cycle */
219 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
220 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
221
222 /* L2X0 Prefetch Control */
223 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
224
225 /* L2X0 Power Control */
226 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
227 S5P_VA_L2CC + L2X0_POWER_CTRL);
228
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900229 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900230
231 return 0;
232}
233
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900234early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900235#endif
236
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900237int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900238{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900239 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900240
241 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900242 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900243
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900244 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900245}