blob: bd1199b67eb4d19cd88b6053aa2b9a970cfbeacf [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040026#include <linux/hdmi.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100027
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Ben Skeggsad633612016-11-04 17:20:36 +100029#include <drm/drm_atomic.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100030#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drm_crtc_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100032#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010033#include <drm/drm_fb_helper.h>
Ben Skeggsad633612016-11-04 17:20:36 +100034#include <drm/drm_plane_helper.h>
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -040035#include <drm/drm_edid.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100036
Ben Skeggsfdb751e2014-08-10 04:10:23 +100037#include <nvif/class.h>
Ben Skeggs845f2722015-11-08 12:16:40 +100038#include <nvif/cl0002.h>
Ben Skeggs7568b102015-11-08 10:44:19 +100039#include <nvif/cl5070.h>
40#include <nvif/cl507a.h>
41#include <nvif/cl507b.h>
42#include <nvif/cl507c.h>
43#include <nvif/cl507d.h>
44#include <nvif/cl507e.h>
Ben Skeggs973f10c2016-11-04 17:20:36 +100045#include <nvif/event.h>
Ben Skeggsfdb751e2014-08-10 04:10:23 +100046
Ben Skeggs4dc28132016-05-20 09:22:55 +100047#include "nouveau_drv.h"
Ben Skeggs77145f12012-07-31 16:16:21 +100048#include "nouveau_dma.h"
49#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100050#include "nouveau_connector.h"
51#include "nouveau_encoder.h"
52#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100053#include "nouveau_fence.h"
Ben Skeggs839ca902016-11-04 17:20:36 +100054#include "nouveau_fbcon.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100055#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100056
Ben Skeggs8a464382011-11-12 23:52:07 +100057#define EVO_DMA_NR 9
58
Ben Skeggsbdb8c212011-11-12 01:30:24 +100059#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100060#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100061#define EVO_OVLY(c) (0x05 + (c))
62#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100063#define EVO_CURS(c) (0x0d + (c))
64
Ben Skeggs816af2f2011-11-16 15:48:48 +100065/* offsets in shared sync bo of various structures */
66#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100067#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
68#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
69#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs973f10c2016-11-04 17:20:36 +100070#define EVO_FLIP_NTFY0(c) EVO_SYNC((c) + 1, 0x20)
71#define EVO_FLIP_NTFY1(c) EVO_SYNC((c) + 1, 0x30)
Ben Skeggs816af2f2011-11-16 15:48:48 +100072
Ben Skeggsb5a794b2012-10-16 14:18:32 +100073/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +100074 * Atomic state
75 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +100076#define nv50_atom(p) container_of((p), struct nv50_atom, state)
77
78struct nv50_atom {
79 struct drm_atomic_state state;
80
81 struct list_head outp;
82 bool lock_core;
83 bool flush_disable;
84};
85
86struct nv50_outp_atom {
87 struct list_head head;
88
89 struct drm_encoder *encoder;
90 bool flush_disable;
91
92 union {
93 struct {
94 bool ctrl:1;
95 };
96 u8 mask;
97 } clr;
98
99 union {
100 struct {
101 bool ctrl:1;
102 };
103 u8 mask;
104 } set;
105};
106
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000107#define nv50_head_atom(p) container_of((p), struct nv50_head_atom, state)
108
109struct nv50_head_atom {
110 struct drm_crtc_state state;
111
Ben Skeggsc4e68122016-11-04 17:20:36 +1000112 struct {
113 u16 iW;
114 u16 iH;
115 u16 oW;
116 u16 oH;
117 } view;
118
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000119 struct nv50_head_mode {
120 bool interlace;
121 u32 clock;
122 struct {
123 u16 active;
124 u16 synce;
125 u16 blanke;
126 u16 blanks;
127 } h;
128 struct {
129 u32 active;
130 u16 synce;
131 u16 blanke;
132 u16 blanks;
133 u16 blank2s;
134 u16 blank2e;
135 u16 blankus;
136 } v;
137 } mode;
138
Ben Skeggsad633612016-11-04 17:20:36 +1000139 struct {
Ben Skeggsa7ae1562016-11-04 17:20:36 +1000140 u32 handle;
141 u64 offset:40;
142 } lut;
143
144 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000145 bool visible;
146 u32 handle;
147 u64 offset:40;
148 u8 format;
149 u8 kind:7;
150 u8 layout:1;
151 u8 block:4;
152 u32 pitch:20;
153 u16 x;
154 u16 y;
155 u16 w;
156 u16 h;
157 } core;
158
159 struct {
Ben Skeggsea8ee392016-11-04 17:20:36 +1000160 bool visible;
161 u32 handle;
162 u64 offset:40;
163 u8 layout:1;
164 u8 format:1;
165 } curs;
166
167 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000168 u8 depth;
169 u8 cpp;
170 u16 x;
171 u16 y;
172 u16 w;
173 u16 h;
174 } base;
175
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000176 struct {
177 u8 cpp;
178 } ovly;
179
Ben Skeggs7e918332016-11-04 17:20:36 +1000180 struct {
181 bool enable:1;
182 u8 bits:2;
183 u8 mode:4;
184 } dither;
185
Ben Skeggs7e08d672016-11-04 17:20:36 +1000186 struct {
187 struct {
188 u16 cos:12;
189 u16 sin:12;
190 } sat;
191 } procamp;
192
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000193 union {
194 struct {
Ben Skeggsad633612016-11-04 17:20:36 +1000195 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000196 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000197 };
198 u8 mask;
199 } clr;
200
201 union {
202 struct {
203 bool core:1;
Ben Skeggsea8ee392016-11-04 17:20:36 +1000204 bool curs:1;
Ben Skeggsad633612016-11-04 17:20:36 +1000205 bool view:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000206 bool mode:1;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +1000207 bool base:1;
208 bool ovly:1;
Ben Skeggs7e918332016-11-04 17:20:36 +1000209 bool dither:1;
Ben Skeggs7e08d672016-11-04 17:20:36 +1000210 bool procamp:1;
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000211 };
212 u16 mask;
213 } set;
214};
215
Ben Skeggs839ca902016-11-04 17:20:36 +1000216static inline struct nv50_head_atom *
217nv50_head_atom_get(struct drm_atomic_state *state, struct drm_crtc *crtc)
218{
219 struct drm_crtc_state *statec = drm_atomic_get_crtc_state(state, crtc);
220 if (IS_ERR(statec))
221 return (void *)statec;
222 return nv50_head_atom(statec);
223}
224
Ben Skeggs973f10c2016-11-04 17:20:36 +1000225#define nv50_wndw_atom(p) container_of((p), struct nv50_wndw_atom, state)
226
227struct nv50_wndw_atom {
228 struct drm_plane_state state;
229 u8 interval;
230
231 struct drm_rect clip;
232
233 struct {
234 u32 handle;
235 u16 offset:12;
236 bool awaken:1;
237 } ntfy;
238
239 struct {
240 u32 handle;
241 u16 offset:12;
242 u32 acquire;
243 u32 release;
244 } sema;
245
246 struct {
247 u8 enable:2;
248 } lut;
249
250 struct {
251 u8 mode:2;
252 u8 interval:4;
253
254 u8 format;
255 u8 kind:7;
256 u8 layout:1;
257 u8 block:4;
258 u32 pitch:20;
259 u16 w;
260 u16 h;
261
262 u32 handle;
263 u64 offset;
264 } image;
265
266 struct {
267 u16 x;
268 u16 y;
269 } point;
270
271 union {
272 struct {
273 bool ntfy:1;
274 bool sema:1;
275 bool image:1;
276 };
277 u8 mask;
278 } clr;
279
280 union {
281 struct {
282 bool ntfy:1;
283 bool sema:1;
284 bool image:1;
285 bool lut:1;
286 bool point:1;
287 };
288 u8 mask;
289 } set;
290};
291
Ben Skeggs3dbd0362016-11-04 17:20:36 +1000292/******************************************************************************
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000293 * EVO channel
294 *****************************************************************************/
295
Ben Skeggse225f442012-11-21 14:40:21 +1000296struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000297 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000298 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000299};
300
301static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000302nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000303 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000304 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000305{
Ben Skeggs41a63402015-08-20 14:54:16 +1000306 struct nvif_sclass *sclass;
307 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +1000308
Ben Skeggsa01ca782015-08-20 14:54:15 +1000309 chan->device = device;
310
Ben Skeggs41a63402015-08-20 14:54:16 +1000311 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000312 if (ret < 0)
313 return ret;
314
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000315 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +1000316 for (i = 0; i < n; i++) {
317 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000318 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +1000319 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +1000320 if (ret == 0)
321 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +1000322 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +1000323 return ret;
324 }
Ben Skeggsb76f1522014-08-10 04:10:28 +1000325 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000326 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000327 }
Ben Skeggs6af52892014-11-03 15:01:33 +1000328
Ben Skeggs41a63402015-08-20 14:54:16 +1000329 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000330 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000331}
332
333static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000334nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000335{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000336 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000337}
338
339/******************************************************************************
340 * PIO EVO channel
341 *****************************************************************************/
342
Ben Skeggse225f442012-11-21 14:40:21 +1000343struct nv50_pioc {
344 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000345};
346
347static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000348nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000349{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000350 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000351}
352
353static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000354nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000355 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000356 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000357{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000358 return nv50_chan_create(device, disp, oclass, head, data, size,
359 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000360}
361
362/******************************************************************************
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000363 * Overlay Immediate
364 *****************************************************************************/
365
366struct nv50_oimm {
367 struct nv50_pioc base;
368};
369
370static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000371nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
372 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000373{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000374 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000375 .head = head,
376 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000377 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000378 GK104_DISP_OVERLAY,
379 GF110_DISP_OVERLAY,
380 GT214_DISP_OVERLAY,
381 G82_DISP_OVERLAY,
382 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000383 0
384 };
385
Ben Skeggsa01ca782015-08-20 14:54:15 +1000386 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
387 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000388}
389
390/******************************************************************************
391 * DMA EVO channel
392 *****************************************************************************/
393
Ben Skeggsaccdea22016-11-04 17:20:36 +1000394struct nv50_dmac_ctxdma {
395 struct list_head head;
396 struct nvif_object object;
397};
398
Ben Skeggse225f442012-11-21 14:40:21 +1000399struct nv50_dmac {
400 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000401 dma_addr_t handle;
402 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100403
Ben Skeggs0ad72862014-08-10 04:10:22 +1000404 struct nvif_object sync;
405 struct nvif_object vram;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000406 struct list_head ctxdma;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000407
Daniel Vetter59ad1462012-12-02 14:49:44 +0100408 /* Protects against concurrent pushbuf access to this channel, lock is
409 * grabbed by evo_wait (if the pushbuf reservation is successful) and
410 * dropped again by evo_kick. */
411 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000412};
413
414static void
Ben Skeggsaccdea22016-11-04 17:20:36 +1000415nv50_dmac_ctxdma_del(struct nv50_dmac_ctxdma *ctxdma)
416{
417 nvif_object_fini(&ctxdma->object);
418 list_del(&ctxdma->head);
419 kfree(ctxdma);
420}
421
422static struct nv50_dmac_ctxdma *
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000423nv50_dmac_ctxdma_new(struct nv50_dmac *dmac, struct nouveau_framebuffer *fb)
Ben Skeggsaccdea22016-11-04 17:20:36 +1000424{
425 struct nouveau_drm *drm = nouveau_drm(fb->base.dev);
426 struct nv50_dmac_ctxdma *ctxdma;
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000427 const u8 kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
428 const u32 handle = 0xfb000000 | kind;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000429 struct {
430 struct nv_dma_v0 base;
431 union {
432 struct nv50_dma_v0 nv50;
433 struct gf100_dma_v0 gf100;
434 struct gf119_dma_v0 gf119;
435 };
436 } args = {};
437 u32 argc = sizeof(args.base);
438 int ret;
439
440 list_for_each_entry(ctxdma, &dmac->ctxdma, head) {
441 if (ctxdma->object.handle == handle)
442 return ctxdma;
443 }
444
445 if (!(ctxdma = kzalloc(sizeof(*ctxdma), GFP_KERNEL)))
446 return ERR_PTR(-ENOMEM);
447 list_add(&ctxdma->head, &dmac->ctxdma);
448
449 args.base.target = NV_DMA_V0_TARGET_VRAM;
450 args.base.access = NV_DMA_V0_ACCESS_RDWR;
451 args.base.start = 0;
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000452 args.base.limit = drm->client.device.info.ram_user - 1;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000453
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000454 if (drm->client.device.info.chipset < 0x80) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000455 args.nv50.part = NV50_DMA_V0_PART_256;
456 argc += sizeof(args.nv50);
457 } else
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000458 if (drm->client.device.info.chipset < 0xc0) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000459 args.nv50.part = NV50_DMA_V0_PART_256;
460 args.nv50.kind = kind;
461 argc += sizeof(args.nv50);
462 } else
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000463 if (drm->client.device.info.chipset < 0xd0) {
Ben Skeggsaccdea22016-11-04 17:20:36 +1000464 args.gf100.kind = kind;
465 argc += sizeof(args.gf100);
466 } else {
467 args.gf119.page = GF119_DMA_V0_PAGE_LP;
468 args.gf119.kind = kind;
469 argc += sizeof(args.gf119);
470 }
471
472 ret = nvif_object_init(&dmac->base.user, handle, NV_DMA_IN_MEMORY,
473 &args, argc, &ctxdma->object);
474 if (ret) {
475 nv50_dmac_ctxdma_del(ctxdma);
476 return ERR_PTR(ret);
477 }
478
479 return ctxdma;
480}
481
482static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000483nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000484{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000485 struct nvif_device *device = dmac->base.device;
Ben Skeggsaccdea22016-11-04 17:20:36 +1000486 struct nv50_dmac_ctxdma *ctxdma, *ctxtmp;
487
488 list_for_each_entry_safe(ctxdma, ctxtmp, &dmac->ctxdma, head) {
489 nv50_dmac_ctxdma_del(ctxdma);
490 }
Ben Skeggsa01ca782015-08-20 14:54:15 +1000491
Ben Skeggs0ad72862014-08-10 04:10:22 +1000492 nvif_object_fini(&dmac->vram);
493 nvif_object_fini(&dmac->sync);
494
495 nv50_chan_destroy(&dmac->base);
496
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000497 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000498 struct device *dev = nvxx_device(device)->dev;
499 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000500 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000501}
502
503static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000504nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000505 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000506 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000507{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000508 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000509 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000510 int ret;
511
Daniel Vetter59ad1462012-12-02 14:49:44 +0100512 mutex_init(&dmac->lock);
513
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000514 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
515 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000516 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000517 return -ENOMEM;
518
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000519 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
520 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000521 .target = NV_DMA_V0_TARGET_PCI_US,
522 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000523 .start = dmac->handle + 0x0000,
524 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000525 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000526 if (ret)
527 return ret;
528
Ben Skeggsbf81df92015-08-20 14:54:16 +1000529 args->pushbuf = nvif_handle(&pushbuf);
530
Ben Skeggsa01ca782015-08-20 14:54:15 +1000531 ret = nv50_chan_create(device, disp, oclass, head, data, size,
532 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000533 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000534 if (ret)
535 return ret;
536
Ben Skeggsa01ca782015-08-20 14:54:15 +1000537 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000538 &(struct nv_dma_v0) {
539 .target = NV_DMA_V0_TARGET_VRAM,
540 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000541 .start = syncbuf + 0x0000,
542 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000543 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000544 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000545 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000546 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000547
Ben Skeggsa01ca782015-08-20 14:54:15 +1000548 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000549 &(struct nv_dma_v0) {
550 .target = NV_DMA_V0_TARGET_VRAM,
551 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000552 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000553 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000554 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000555 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000556 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000557 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000558
Ben Skeggsaccdea22016-11-04 17:20:36 +1000559 INIT_LIST_HEAD(&dmac->ctxdma);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000560 return ret;
561}
562
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000563/******************************************************************************
564 * Core
565 *****************************************************************************/
566
Ben Skeggse225f442012-11-21 14:40:21 +1000567struct nv50_mast {
568 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000569};
570
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000571static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000572nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
573 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000574{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000575 struct nv50_disp_core_channel_dma_v0 args = {
576 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000577 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000578 static const s32 oclass[] = {
Ben Skeggsed828662016-11-16 15:03:07 +1000579 GP102_DISP_CORE_CHANNEL_DMA,
Ben Skeggsf9d5cbb2016-07-09 10:41:01 +1000580 GP100_DISP_CORE_CHANNEL_DMA,
Ben Skeggsdb1eb522016-02-11 08:35:32 +1000581 GM200_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000582 GM107_DISP_CORE_CHANNEL_DMA,
583 GK110_DISP_CORE_CHANNEL_DMA,
584 GK104_DISP_CORE_CHANNEL_DMA,
585 GF110_DISP_CORE_CHANNEL_DMA,
586 GT214_DISP_CORE_CHANNEL_DMA,
587 GT206_DISP_CORE_CHANNEL_DMA,
588 GT200_DISP_CORE_CHANNEL_DMA,
589 G82_DISP_CORE_CHANNEL_DMA,
590 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000591 0
592 };
593
Ben Skeggsa01ca782015-08-20 14:54:15 +1000594 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
595 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000596}
597
598/******************************************************************************
599 * Base
600 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000601
Ben Skeggse225f442012-11-21 14:40:21 +1000602struct nv50_sync {
603 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000604 u32 addr;
605 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000606};
607
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000608static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000609nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
610 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000611{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000612 struct nv50_disp_base_channel_dma_v0 args = {
613 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000614 .head = head,
615 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000616 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000617 GK110_DISP_BASE_CHANNEL_DMA,
618 GK104_DISP_BASE_CHANNEL_DMA,
619 GF110_DISP_BASE_CHANNEL_DMA,
620 GT214_DISP_BASE_CHANNEL_DMA,
621 GT200_DISP_BASE_CHANNEL_DMA,
622 G82_DISP_BASE_CHANNEL_DMA,
623 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000624 0
625 };
626
Ben Skeggsa01ca782015-08-20 14:54:15 +1000627 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000628 syncbuf, &base->base);
629}
630
631/******************************************************************************
632 * Overlay
633 *****************************************************************************/
634
Ben Skeggse225f442012-11-21 14:40:21 +1000635struct nv50_ovly {
636 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000637};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000638
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000639static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000640nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
641 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000642{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000643 struct nv50_disp_overlay_channel_dma_v0 args = {
644 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000645 .head = head,
646 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000647 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000648 GK104_DISP_OVERLAY_CONTROL_DMA,
649 GF110_DISP_OVERLAY_CONTROL_DMA,
650 GT214_DISP_OVERLAY_CHANNEL_DMA,
651 GT200_DISP_OVERLAY_CHANNEL_DMA,
652 G82_DISP_OVERLAY_CHANNEL_DMA,
653 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000654 0
655 };
656
Ben Skeggsa01ca782015-08-20 14:54:15 +1000657 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000658 syncbuf, &ovly->base);
659}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000660
Ben Skeggse225f442012-11-21 14:40:21 +1000661struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000662 struct nouveau_crtc base;
Ben Skeggse225f442012-11-21 14:40:21 +1000663 struct nv50_ovly ovly;
664 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000665};
666
Ben Skeggse225f442012-11-21 14:40:21 +1000667#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
Ben Skeggse225f442012-11-21 14:40:21 +1000668#define nv50_ovly(c) (&nv50_head(c)->ovly)
669#define nv50_oimm(c) (&nv50_head(c)->oimm)
670#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000671#define nv50_vers(c) nv50_chan(c)->user.oclass
672
Ben Skeggse225f442012-11-21 14:40:21 +1000673struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000674 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000675 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000676
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000677 struct nouveau_bo *sync;
Ben Skeggs839ca902016-11-04 17:20:36 +1000678
679 struct mutex mutex;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000680};
681
Ben Skeggse225f442012-11-21 14:40:21 +1000682static struct nv50_disp *
683nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000684{
Ben Skeggs77145f12012-07-31 16:16:21 +1000685 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000686}
687
Ben Skeggse225f442012-11-21 14:40:21 +1000688#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000689
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000690/******************************************************************************
691 * EVO channel helpers
692 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000693static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000694evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000695{
Ben Skeggse225f442012-11-21 14:40:21 +1000696 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000697 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000698 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000699
Daniel Vetter59ad1462012-12-02 14:49:44 +0100700 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000701 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000702 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000703
Ben Skeggs0ad72862014-08-10 04:10:22 +1000704 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000705 if (nvif_msec(device, 2000,
706 if (!nvif_rd32(&dmac->base.user, 0x0004))
707 break;
708 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100709 mutex_unlock(&dmac->lock);
Joe Perches8dfe1622017-02-28 04:55:54 -0800710 pr_err("nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000711 return NULL;
712 }
713
714 put = 0;
715 }
716
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000717 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000718}
719
720static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000721evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000722{
Ben Skeggse225f442012-11-21 14:40:21 +1000723 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000724 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100725 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000726}
727
Joe Perches8dfe1622017-02-28 04:55:54 -0800728#define evo_mthd(p, m, s) do { \
729 const u32 _m = (m), _s = (s); \
730 if (drm_debug & DRM_UT_KMS) \
731 pr_err("%04x %d %s\n", _m, _s, __func__); \
732 *((p)++) = ((_s << 18) | _m); \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000733} while(0)
Ben Skeggs7f55a072016-11-04 17:20:36 +1000734
Joe Perches8dfe1622017-02-28 04:55:54 -0800735#define evo_data(p, d) do { \
736 const u32 _d = (d); \
737 if (drm_debug & DRM_UT_KMS) \
738 pr_err("\t%08x\n", _d); \
739 *((p)++) = _d; \
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000740} while(0)
Ben Skeggs51beb422011-07-05 10:33:08 +1000741
Ben Skeggs3376ee32011-11-12 14:28:12 +1000742/******************************************************************************
Ben Skeggs973f10c2016-11-04 17:20:36 +1000743 * Plane
744 *****************************************************************************/
745#define nv50_wndw(p) container_of((p), struct nv50_wndw, plane)
746
747struct nv50_wndw {
748 const struct nv50_wndw_func *func;
749 struct nv50_dmac *dmac;
750
751 struct drm_plane plane;
752
753 struct nvif_notify notify;
754 u16 ntfy;
755 u16 sema;
756 u32 data;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000757};
758
759struct nv50_wndw_func {
760 void *(*dtor)(struct nv50_wndw *);
761 int (*acquire)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
762 struct nv50_head_atom *asyh);
763 void (*release)(struct nv50_wndw *, struct nv50_wndw_atom *asyw,
764 struct nv50_head_atom *asyh);
765 void (*prepare)(struct nv50_wndw *, struct nv50_head_atom *asyh,
766 struct nv50_wndw_atom *asyw);
767
768 void (*sema_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
769 void (*sema_clr)(struct nv50_wndw *);
770 void (*ntfy_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
771 void (*ntfy_clr)(struct nv50_wndw *);
772 int (*ntfy_wait_begun)(struct nv50_wndw *, struct nv50_wndw_atom *);
773 void (*image_set)(struct nv50_wndw *, struct nv50_wndw_atom *);
774 void (*image_clr)(struct nv50_wndw *);
775 void (*lut)(struct nv50_wndw *, struct nv50_wndw_atom *);
776 void (*point)(struct nv50_wndw *, struct nv50_wndw_atom *);
777
778 u32 (*update)(struct nv50_wndw *, u32 interlock);
779};
780
781static int
782nv50_wndw_wait_armed(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
783{
784 if (asyw->set.ntfy)
785 return wndw->func->ntfy_wait_begun(wndw, asyw);
786 return 0;
787}
788
789static u32
790nv50_wndw_flush_clr(struct nv50_wndw *wndw, u32 interlock, bool flush,
791 struct nv50_wndw_atom *asyw)
792{
793 if (asyw->clr.sema && (!asyw->set.sema || flush))
794 wndw->func->sema_clr(wndw);
795 if (asyw->clr.ntfy && (!asyw->set.ntfy || flush))
796 wndw->func->ntfy_clr(wndw);
797 if (asyw->clr.image && (!asyw->set.image || flush))
798 wndw->func->image_clr(wndw);
799
800 return flush ? wndw->func->update(wndw, interlock) : 0;
801}
802
803static u32
804nv50_wndw_flush_set(struct nv50_wndw *wndw, u32 interlock,
805 struct nv50_wndw_atom *asyw)
806{
807 if (interlock) {
808 asyw->image.mode = 0;
809 asyw->image.interval = 1;
810 }
811
812 if (asyw->set.sema ) wndw->func->sema_set (wndw, asyw);
813 if (asyw->set.ntfy ) wndw->func->ntfy_set (wndw, asyw);
814 if (asyw->set.image) wndw->func->image_set(wndw, asyw);
815 if (asyw->set.lut ) wndw->func->lut (wndw, asyw);
816 if (asyw->set.point) wndw->func->point (wndw, asyw);
817
818 return wndw->func->update(wndw, interlock);
819}
820
821static void
822nv50_wndw_atomic_check_release(struct nv50_wndw *wndw,
823 struct nv50_wndw_atom *asyw,
824 struct nv50_head_atom *asyh)
825{
826 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
827 NV_ATOMIC(drm, "%s release\n", wndw->plane.name);
828 wndw->func->release(wndw, asyw, asyh);
829 asyw->ntfy.handle = 0;
830 asyw->sema.handle = 0;
831}
832
833static int
834nv50_wndw_atomic_check_acquire(struct nv50_wndw *wndw,
835 struct nv50_wndw_atom *asyw,
Ben Skeggsf42c5702017-05-01 16:59:29 +1000836 struct nv50_head_atom *asyh)
Ben Skeggs973f10c2016-11-04 17:20:36 +1000837{
838 struct nouveau_framebuffer *fb = nouveau_framebuffer(asyw->state.fb);
839 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
840 int ret;
841
842 NV_ATOMIC(drm, "%s acquire\n", wndw->plane.name);
843 asyw->clip.x1 = 0;
844 asyw->clip.y1 = 0;
845 asyw->clip.x2 = asyh->state.mode.hdisplay;
846 asyw->clip.y2 = asyh->state.mode.vdisplay;
847
848 asyw->image.w = fb->base.width;
849 asyw->image.h = fb->base.height;
850 asyw->image.kind = (fb->nvbo->tile_flags & 0x0000ff00) >> 8;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500851
Ben Skeggsf42c5702017-05-01 16:59:29 +1000852 if (asyh->state.pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC)
853 asyw->interval = 0;
854 else
855 asyw->interval = 1;
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -0500856
Ben Skeggs973f10c2016-11-04 17:20:36 +1000857 if (asyw->image.kind) {
858 asyw->image.layout = 0;
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000859 if (drm->client.device.info.chipset >= 0xc0)
Ben Skeggs973f10c2016-11-04 17:20:36 +1000860 asyw->image.block = fb->nvbo->tile_mode >> 4;
861 else
862 asyw->image.block = fb->nvbo->tile_mode;
863 asyw->image.pitch = (fb->base.pitches[0] / 4) << 4;
864 } else {
865 asyw->image.layout = 1;
866 asyw->image.block = 0;
867 asyw->image.pitch = fb->base.pitches[0];
868 }
869
870 ret = wndw->func->acquire(wndw, asyw, asyh);
871 if (ret)
872 return ret;
873
874 if (asyw->set.image) {
875 if (!(asyw->image.mode = asyw->interval ? 0 : 1))
876 asyw->image.interval = asyw->interval;
877 else
878 asyw->image.interval = 0;
879 }
880
881 return 0;
882}
883
884static int
885nv50_wndw_atomic_check(struct drm_plane *plane, struct drm_plane_state *state)
886{
887 struct nouveau_drm *drm = nouveau_drm(plane->dev);
888 struct nv50_wndw *wndw = nv50_wndw(plane);
Ben Skeggs839ca902016-11-04 17:20:36 +1000889 struct nv50_wndw_atom *armw = nv50_wndw_atom(wndw->plane.state);
890 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000891 struct nv50_head_atom *harm = NULL, *asyh = NULL;
892 bool varm = false, asyv = false, asym = false;
893 int ret;
894
Ben Skeggs973f10c2016-11-04 17:20:36 +1000895 NV_ATOMIC(drm, "%s atomic_check\n", plane->name);
896 if (asyw->state.crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +1000897 asyh = nv50_head_atom_get(asyw->state.state, asyw->state.crtc);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000898 if (IS_ERR(asyh))
899 return PTR_ERR(asyh);
900 asym = drm_atomic_crtc_needs_modeset(&asyh->state);
901 asyv = asyh->state.active;
902 }
903
904 if (armw->state.crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +1000905 harm = nv50_head_atom_get(asyw->state.state, armw->state.crtc);
Ben Skeggs973f10c2016-11-04 17:20:36 +1000906 if (IS_ERR(harm))
907 return PTR_ERR(harm);
Ben Skeggs839ca902016-11-04 17:20:36 +1000908 varm = harm->state.crtc->state->active;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000909 }
910
911 if (asyv) {
912 asyw->point.x = asyw->state.crtc_x;
913 asyw->point.y = asyw->state.crtc_y;
914 if (memcmp(&armw->point, &asyw->point, sizeof(asyw->point)))
915 asyw->set.point = true;
916
Ben Skeggs36601c22017-05-01 16:52:03 +1000917 ret = nv50_wndw_atomic_check_acquire(wndw, asyw, asyh);
918 if (ret)
919 return ret;
Ben Skeggs973f10c2016-11-04 17:20:36 +1000920 } else
921 if (varm) {
922 nv50_wndw_atomic_check_release(wndw, asyw, harm);
923 } else {
924 return 0;
925 }
926
927 if (!asyv || asym) {
928 asyw->clr.ntfy = armw->ntfy.handle != 0;
929 asyw->clr.sema = armw->sema.handle != 0;
930 if (wndw->func->image_clr)
931 asyw->clr.image = armw->image.handle != 0;
932 asyw->set.lut = wndw->func->lut && asyv;
933 }
934
Ben Skeggs973f10c2016-11-04 17:20:36 +1000935 return 0;
936}
937
938static void
Ben Skeggs839ca902016-11-04 17:20:36 +1000939nv50_wndw_cleanup_fb(struct drm_plane *plane, struct drm_plane_state *old_state)
940{
941 struct nouveau_framebuffer *fb = nouveau_framebuffer(old_state->fb);
942 struct nouveau_drm *drm = nouveau_drm(plane->dev);
943
944 NV_ATOMIC(drm, "%s cleanup: %p\n", plane->name, old_state->fb);
945 if (!old_state->fb)
946 return;
947
948 nouveau_bo_unpin(fb->nvbo);
949}
950
951static int
952nv50_wndw_prepare_fb(struct drm_plane *plane, struct drm_plane_state *state)
953{
954 struct nouveau_framebuffer *fb = nouveau_framebuffer(state->fb);
955 struct nouveau_drm *drm = nouveau_drm(plane->dev);
956 struct nv50_wndw *wndw = nv50_wndw(plane);
957 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
958 struct nv50_head_atom *asyh;
959 struct nv50_dmac_ctxdma *ctxdma;
Ben Skeggs839ca902016-11-04 17:20:36 +1000960 int ret;
961
962 NV_ATOMIC(drm, "%s prepare: %p\n", plane->name, state->fb);
963 if (!asyw->state.fb)
964 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +1000965
966 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM, true);
967 if (ret)
968 return ret;
969
Ben Skeggsf00f0e22016-11-04 17:20:36 +1000970 ctxdma = nv50_dmac_ctxdma_new(wndw->dmac, fb);
Ben Skeggs839ca902016-11-04 17:20:36 +1000971 if (IS_ERR(ctxdma)) {
972 nouveau_bo_unpin(fb->nvbo);
973 return PTR_ERR(ctxdma);
974 }
975
976 asyw->state.fence = reservation_object_get_excl_rcu(fb->nvbo->bo.resv);
977 asyw->image.handle = ctxdma->object.handle;
978 asyw->image.offset = fb->nvbo->bo.offset;
979
980 if (wndw->func->prepare) {
981 asyh = nv50_head_atom_get(asyw->state.state, asyw->state.crtc);
982 if (IS_ERR(asyh))
983 return PTR_ERR(asyh);
984
985 wndw->func->prepare(wndw, asyh, asyw);
986 }
987
988 return 0;
989}
990
991static const struct drm_plane_helper_funcs
992nv50_wndw_helper = {
993 .prepare_fb = nv50_wndw_prepare_fb,
994 .cleanup_fb = nv50_wndw_cleanup_fb,
995 .atomic_check = nv50_wndw_atomic_check,
996};
997
998static void
Ben Skeggs973f10c2016-11-04 17:20:36 +1000999nv50_wndw_atomic_destroy_state(struct drm_plane *plane,
1000 struct drm_plane_state *state)
1001{
1002 struct nv50_wndw_atom *asyw = nv50_wndw_atom(state);
1003 __drm_atomic_helper_plane_destroy_state(&asyw->state);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001004 kfree(asyw);
1005}
1006
1007static struct drm_plane_state *
1008nv50_wndw_atomic_duplicate_state(struct drm_plane *plane)
1009{
1010 struct nv50_wndw_atom *armw = nv50_wndw_atom(plane->state);
1011 struct nv50_wndw_atom *asyw;
1012 if (!(asyw = kmalloc(sizeof(*asyw), GFP_KERNEL)))
1013 return NULL;
1014 __drm_atomic_helper_plane_duplicate_state(plane, &asyw->state);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001015 asyw->interval = 1;
1016 asyw->sema = armw->sema;
1017 asyw->ntfy = armw->ntfy;
1018 asyw->image = armw->image;
1019 asyw->point = armw->point;
1020 asyw->lut = armw->lut;
1021 asyw->clr.mask = 0;
1022 asyw->set.mask = 0;
1023 return &asyw->state;
1024}
1025
1026static void
1027nv50_wndw_reset(struct drm_plane *plane)
1028{
1029 struct nv50_wndw_atom *asyw;
1030
1031 if (WARN_ON(!(asyw = kzalloc(sizeof(*asyw), GFP_KERNEL))))
1032 return;
1033
1034 if (plane->state)
1035 plane->funcs->atomic_destroy_state(plane, plane->state);
1036 plane->state = &asyw->state;
1037 plane->state->plane = plane;
Robert Fossc2c446a2017-05-19 16:50:17 -04001038 plane->state->rotation = DRM_MODE_ROTATE_0;
Ben Skeggs973f10c2016-11-04 17:20:36 +10001039}
1040
1041static void
1042nv50_wndw_destroy(struct drm_plane *plane)
1043{
1044 struct nv50_wndw *wndw = nv50_wndw(plane);
1045 void *data;
1046 nvif_notify_fini(&wndw->notify);
1047 data = wndw->func->dtor(wndw);
1048 drm_plane_cleanup(&wndw->plane);
1049 kfree(data);
1050}
1051
1052static const struct drm_plane_funcs
1053nv50_wndw = {
Ben Skeggs839ca902016-11-04 17:20:36 +10001054 .update_plane = drm_atomic_helper_update_plane,
1055 .disable_plane = drm_atomic_helper_disable_plane,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001056 .destroy = nv50_wndw_destroy,
1057 .reset = nv50_wndw_reset,
1058 .set_property = drm_atomic_helper_plane_set_property,
1059 .atomic_duplicate_state = nv50_wndw_atomic_duplicate_state,
1060 .atomic_destroy_state = nv50_wndw_atomic_destroy_state,
1061};
1062
1063static void
1064nv50_wndw_fini(struct nv50_wndw *wndw)
1065{
1066 nvif_notify_put(&wndw->notify);
1067}
1068
1069static void
1070nv50_wndw_init(struct nv50_wndw *wndw)
1071{
1072 nvif_notify_get(&wndw->notify);
1073}
1074
1075static int
1076nv50_wndw_ctor(const struct nv50_wndw_func *func, struct drm_device *dev,
1077 enum drm_plane_type type, const char *name, int index,
1078 struct nv50_dmac *dmac, const u32 *format, int nformat,
1079 struct nv50_wndw *wndw)
1080{
1081 int ret;
1082
1083 wndw->func = func;
1084 wndw->dmac = dmac;
1085
Ben Widawskye6fc3b62017-07-23 20:46:38 -07001086 ret = drm_universal_plane_init(dev, &wndw->plane, 0, &nv50_wndw,
1087 format, nformat, NULL,
1088 type, "%s-%d", name, index);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001089 if (ret)
1090 return ret;
1091
Ben Skeggs839ca902016-11-04 17:20:36 +10001092 drm_plane_helper_add(&wndw->plane, &nv50_wndw_helper);
Ben Skeggs973f10c2016-11-04 17:20:36 +10001093 return 0;
1094}
1095
1096/******************************************************************************
Ben Skeggs22e927d2016-11-04 17:20:36 +10001097 * Cursor plane
1098 *****************************************************************************/
1099#define nv50_curs(p) container_of((p), struct nv50_curs, wndw)
1100
1101struct nv50_curs {
1102 struct nv50_wndw wndw;
1103 struct nvif_object chan;
1104};
1105
1106static u32
1107nv50_curs_update(struct nv50_wndw *wndw, u32 interlock)
1108{
1109 struct nv50_curs *curs = nv50_curs(wndw);
1110 nvif_wr32(&curs->chan, 0x0080, 0x00000000);
1111 return 0;
1112}
1113
1114static void
1115nv50_curs_point(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1116{
1117 struct nv50_curs *curs = nv50_curs(wndw);
1118 nvif_wr32(&curs->chan, 0x0084, (asyw->point.y << 16) | asyw->point.x);
1119}
1120
1121static void
1122nv50_curs_prepare(struct nv50_wndw *wndw, struct nv50_head_atom *asyh,
1123 struct nv50_wndw_atom *asyw)
1124{
Ben Skeggse6db9572017-05-01 16:53:40 +10001125 u32 handle = nv50_disp(wndw->plane.dev)->mast.base.vram.handle;
1126 u32 offset = asyw->image.offset;
1127 if (asyh->curs.handle != handle || asyh->curs.offset != offset) {
1128 asyh->curs.handle = handle;
1129 asyh->curs.offset = offset;
1130 asyh->set.curs = asyh->curs.visible;
1131 }
Ben Skeggs22e927d2016-11-04 17:20:36 +10001132}
1133
1134static void
1135nv50_curs_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1136 struct nv50_head_atom *asyh)
1137{
1138 asyh->curs.visible = false;
1139}
1140
1141static int
1142nv50_curs_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1143 struct nv50_head_atom *asyh)
1144{
1145 int ret;
1146
1147 ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
1148 DRM_PLANE_HELPER_NO_SCALING,
1149 DRM_PLANE_HELPER_NO_SCALING,
1150 true, true);
1151 asyh->curs.visible = asyw->state.visible;
1152 if (ret || !asyh->curs.visible)
1153 return ret;
1154
1155 switch (asyw->state.fb->width) {
1156 case 32: asyh->curs.layout = 0; break;
1157 case 64: asyh->curs.layout = 1; break;
1158 default:
1159 return -EINVAL;
1160 }
1161
1162 if (asyw->state.fb->width != asyw->state.fb->height)
1163 return -EINVAL;
1164
Ville Syrjälä438b74a2016-12-14 23:32:55 +02001165 switch (asyw->state.fb->format->format) {
Ben Skeggs22e927d2016-11-04 17:20:36 +10001166 case DRM_FORMAT_ARGB8888: asyh->curs.format = 1; break;
1167 default:
1168 WARN_ON(1);
1169 return -EINVAL;
1170 }
1171
1172 return 0;
1173}
1174
1175static void *
1176nv50_curs_dtor(struct nv50_wndw *wndw)
1177{
1178 struct nv50_curs *curs = nv50_curs(wndw);
1179 nvif_object_fini(&curs->chan);
1180 return curs;
1181}
1182
1183static const u32
1184nv50_curs_format[] = {
1185 DRM_FORMAT_ARGB8888,
1186};
1187
1188static const struct nv50_wndw_func
1189nv50_curs = {
1190 .dtor = nv50_curs_dtor,
1191 .acquire = nv50_curs_acquire,
1192 .release = nv50_curs_release,
1193 .prepare = nv50_curs_prepare,
1194 .point = nv50_curs_point,
1195 .update = nv50_curs_update,
1196};
1197
1198static int
1199nv50_curs_new(struct nouveau_drm *drm, struct nv50_head *head,
1200 struct nv50_curs **pcurs)
1201{
1202 static const struct nvif_mclass curses[] = {
1203 { GK104_DISP_CURSOR, 0 },
1204 { GF110_DISP_CURSOR, 0 },
1205 { GT214_DISP_CURSOR, 0 },
1206 { G82_DISP_CURSOR, 0 },
1207 { NV50_DISP_CURSOR, 0 },
1208 {}
1209 };
1210 struct nv50_disp_cursor_v0 args = {
1211 .head = head->base.index,
1212 };
1213 struct nv50_disp *disp = nv50_disp(drm->dev);
1214 struct nv50_curs *curs;
1215 int cid, ret;
1216
1217 cid = nvif_mclass(disp->disp, curses);
1218 if (cid < 0) {
1219 NV_ERROR(drm, "No supported cursor immediate class\n");
1220 return cid;
1221 }
1222
1223 if (!(curs = *pcurs = kzalloc(sizeof(*curs), GFP_KERNEL)))
1224 return -ENOMEM;
1225
1226 ret = nv50_wndw_ctor(&nv50_curs, drm->dev, DRM_PLANE_TYPE_CURSOR,
1227 "curs", head->base.index, &disp->mast.base,
1228 nv50_curs_format, ARRAY_SIZE(nv50_curs_format),
1229 &curs->wndw);
1230 if (ret) {
1231 kfree(curs);
1232 return ret;
1233 }
1234
1235 ret = nvif_object_init(disp->disp, 0, curses[cid].oclass, &args,
1236 sizeof(args), &curs->chan);
1237 if (ret) {
1238 NV_ERROR(drm, "curs%04x allocation failed: %d\n",
1239 curses[cid].oclass, ret);
1240 return ret;
1241 }
1242
1243 return 0;
1244}
1245
1246/******************************************************************************
Ben Skeggs973f10c2016-11-04 17:20:36 +10001247 * Primary plane
1248 *****************************************************************************/
1249#define nv50_base(p) container_of((p), struct nv50_base, wndw)
1250
1251struct nv50_base {
1252 struct nv50_wndw wndw;
1253 struct nv50_sync chan;
1254 int id;
1255};
1256
1257static int
1258nv50_base_notify(struct nvif_notify *notify)
1259{
1260 return NVIF_NOTIFY_KEEP;
1261}
1262
1263static void
1264nv50_base_lut(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1265{
1266 struct nv50_base *base = nv50_base(wndw);
1267 u32 *push;
1268 if ((push = evo_wait(&base->chan, 2))) {
1269 evo_mthd(push, 0x00e0, 1);
1270 evo_data(push, asyw->lut.enable << 30);
1271 evo_kick(push, &base->chan);
1272 }
1273}
1274
1275static void
1276nv50_base_image_clr(struct nv50_wndw *wndw)
1277{
1278 struct nv50_base *base = nv50_base(wndw);
1279 u32 *push;
1280 if ((push = evo_wait(&base->chan, 4))) {
1281 evo_mthd(push, 0x0084, 1);
1282 evo_data(push, 0x00000000);
1283 evo_mthd(push, 0x00c0, 1);
1284 evo_data(push, 0x00000000);
1285 evo_kick(push, &base->chan);
1286 }
1287}
1288
1289static void
1290nv50_base_image_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1291{
1292 struct nv50_base *base = nv50_base(wndw);
1293 const s32 oclass = base->chan.base.base.user.oclass;
1294 u32 *push;
1295 if ((push = evo_wait(&base->chan, 10))) {
1296 evo_mthd(push, 0x0084, 1);
1297 evo_data(push, (asyw->image.mode << 8) |
1298 (asyw->image.interval << 4));
1299 evo_mthd(push, 0x00c0, 1);
1300 evo_data(push, asyw->image.handle);
1301 if (oclass < G82_DISP_BASE_CHANNEL_DMA) {
1302 evo_mthd(push, 0x0800, 5);
1303 evo_data(push, asyw->image.offset >> 8);
1304 evo_data(push, 0x00000000);
1305 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1306 evo_data(push, (asyw->image.layout << 20) |
1307 asyw->image.pitch |
1308 asyw->image.block);
1309 evo_data(push, (asyw->image.kind << 16) |
1310 (asyw->image.format << 8));
1311 } else
1312 if (oclass < GF110_DISP_BASE_CHANNEL_DMA) {
1313 evo_mthd(push, 0x0800, 5);
1314 evo_data(push, asyw->image.offset >> 8);
1315 evo_data(push, 0x00000000);
1316 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1317 evo_data(push, (asyw->image.layout << 20) |
1318 asyw->image.pitch |
1319 asyw->image.block);
1320 evo_data(push, asyw->image.format << 8);
1321 } else {
1322 evo_mthd(push, 0x0400, 5);
1323 evo_data(push, asyw->image.offset >> 8);
1324 evo_data(push, 0x00000000);
1325 evo_data(push, (asyw->image.h << 16) | asyw->image.w);
1326 evo_data(push, (asyw->image.layout << 24) |
1327 asyw->image.pitch |
1328 asyw->image.block);
1329 evo_data(push, asyw->image.format << 8);
1330 }
1331 evo_kick(push, &base->chan);
1332 }
1333}
1334
1335static void
1336nv50_base_ntfy_clr(struct nv50_wndw *wndw)
1337{
1338 struct nv50_base *base = nv50_base(wndw);
1339 u32 *push;
1340 if ((push = evo_wait(&base->chan, 2))) {
1341 evo_mthd(push, 0x00a4, 1);
1342 evo_data(push, 0x00000000);
1343 evo_kick(push, &base->chan);
1344 }
1345}
1346
1347static void
1348nv50_base_ntfy_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1349{
1350 struct nv50_base *base = nv50_base(wndw);
1351 u32 *push;
1352 if ((push = evo_wait(&base->chan, 3))) {
1353 evo_mthd(push, 0x00a0, 2);
1354 evo_data(push, (asyw->ntfy.awaken << 30) | asyw->ntfy.offset);
1355 evo_data(push, asyw->ntfy.handle);
1356 evo_kick(push, &base->chan);
1357 }
1358}
1359
1360static void
1361nv50_base_sema_clr(struct nv50_wndw *wndw)
1362{
1363 struct nv50_base *base = nv50_base(wndw);
1364 u32 *push;
1365 if ((push = evo_wait(&base->chan, 2))) {
1366 evo_mthd(push, 0x0094, 1);
1367 evo_data(push, 0x00000000);
1368 evo_kick(push, &base->chan);
1369 }
1370}
1371
1372static void
1373nv50_base_sema_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1374{
1375 struct nv50_base *base = nv50_base(wndw);
1376 u32 *push;
1377 if ((push = evo_wait(&base->chan, 5))) {
1378 evo_mthd(push, 0x0088, 4);
1379 evo_data(push, asyw->sema.offset);
1380 evo_data(push, asyw->sema.acquire);
1381 evo_data(push, asyw->sema.release);
1382 evo_data(push, asyw->sema.handle);
1383 evo_kick(push, &base->chan);
1384 }
1385}
1386
1387static u32
1388nv50_base_update(struct nv50_wndw *wndw, u32 interlock)
1389{
1390 struct nv50_base *base = nv50_base(wndw);
1391 u32 *push;
1392
1393 if (!(push = evo_wait(&base->chan, 2)))
1394 return 0;
1395 evo_mthd(push, 0x0080, 1);
1396 evo_data(push, interlock);
1397 evo_kick(push, &base->chan);
1398
1399 if (base->chan.base.base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA)
1400 return interlock ? 2 << (base->id * 8) : 0;
1401 return interlock ? 2 << (base->id * 4) : 0;
1402}
1403
1404static int
1405nv50_base_ntfy_wait_begun(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
1406{
1407 struct nouveau_drm *drm = nouveau_drm(wndw->plane.dev);
1408 struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001409 if (nvif_msec(&drm->client.device, 2000ULL,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001410 u32 data = nouveau_bo_rd32(disp->sync, asyw->ntfy.offset / 4);
1411 if ((data & 0xc0000000) == 0x40000000)
1412 break;
1413 usleep_range(1, 2);
1414 ) < 0)
1415 return -ETIMEDOUT;
1416 return 0;
1417}
1418
1419static void
1420nv50_base_release(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1421 struct nv50_head_atom *asyh)
1422{
1423 asyh->base.cpp = 0;
1424}
1425
1426static int
1427nv50_base_acquire(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
1428 struct nv50_head_atom *asyh)
1429{
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001430 const struct drm_framebuffer *fb = asyw->state.fb;
Ben Skeggs973f10c2016-11-04 17:20:36 +10001431 int ret;
1432
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001433 if (!fb->format->depth)
Ben Skeggs973f10c2016-11-04 17:20:36 +10001434 return -EINVAL;
1435
1436 ret = drm_plane_helper_check_state(&asyw->state, &asyw->clip,
1437 DRM_PLANE_HELPER_NO_SCALING,
1438 DRM_PLANE_HELPER_NO_SCALING,
1439 false, true);
1440 if (ret)
1441 return ret;
1442
Ville Syrjälä9857ecb2016-11-18 21:53:03 +02001443 asyh->base.depth = fb->format->depth;
1444 asyh->base.cpp = fb->format->cpp[0];
Ben Skeggs973f10c2016-11-04 17:20:36 +10001445 asyh->base.x = asyw->state.src.x1 >> 16;
1446 asyh->base.y = asyw->state.src.y1 >> 16;
1447 asyh->base.w = asyw->state.fb->width;
1448 asyh->base.h = asyw->state.fb->height;
1449
Ville Syrjälä438b74a2016-12-14 23:32:55 +02001450 switch (fb->format->format) {
Ben Skeggs973f10c2016-11-04 17:20:36 +10001451 case DRM_FORMAT_C8 : asyw->image.format = 0x1e; break;
1452 case DRM_FORMAT_RGB565 : asyw->image.format = 0xe8; break;
1453 case DRM_FORMAT_XRGB1555 :
1454 case DRM_FORMAT_ARGB1555 : asyw->image.format = 0xe9; break;
1455 case DRM_FORMAT_XRGB8888 :
1456 case DRM_FORMAT_ARGB8888 : asyw->image.format = 0xcf; break;
1457 case DRM_FORMAT_XBGR2101010:
1458 case DRM_FORMAT_ABGR2101010: asyw->image.format = 0xd1; break;
1459 case DRM_FORMAT_XBGR8888 :
1460 case DRM_FORMAT_ABGR8888 : asyw->image.format = 0xd5; break;
1461 default:
1462 WARN_ON(1);
1463 return -EINVAL;
1464 }
1465
1466 asyw->lut.enable = 1;
1467 asyw->set.image = true;
1468 return 0;
1469}
1470
1471static void *
1472nv50_base_dtor(struct nv50_wndw *wndw)
1473{
1474 struct nv50_disp *disp = nv50_disp(wndw->plane.dev);
1475 struct nv50_base *base = nv50_base(wndw);
1476 nv50_dmac_destroy(&base->chan.base, disp->disp);
1477 return base;
1478}
1479
1480static const u32
1481nv50_base_format[] = {
1482 DRM_FORMAT_C8,
1483 DRM_FORMAT_RGB565,
1484 DRM_FORMAT_XRGB1555,
1485 DRM_FORMAT_ARGB1555,
1486 DRM_FORMAT_XRGB8888,
1487 DRM_FORMAT_ARGB8888,
1488 DRM_FORMAT_XBGR2101010,
1489 DRM_FORMAT_ABGR2101010,
1490 DRM_FORMAT_XBGR8888,
1491 DRM_FORMAT_ABGR8888,
1492};
1493
1494static const struct nv50_wndw_func
1495nv50_base = {
1496 .dtor = nv50_base_dtor,
1497 .acquire = nv50_base_acquire,
1498 .release = nv50_base_release,
1499 .sema_set = nv50_base_sema_set,
1500 .sema_clr = nv50_base_sema_clr,
1501 .ntfy_set = nv50_base_ntfy_set,
1502 .ntfy_clr = nv50_base_ntfy_clr,
1503 .ntfy_wait_begun = nv50_base_ntfy_wait_begun,
1504 .image_set = nv50_base_image_set,
1505 .image_clr = nv50_base_image_clr,
1506 .lut = nv50_base_lut,
1507 .update = nv50_base_update,
1508};
1509
1510static int
1511nv50_base_new(struct nouveau_drm *drm, struct nv50_head *head,
1512 struct nv50_base **pbase)
1513{
1514 struct nv50_disp *disp = nv50_disp(drm->dev);
1515 struct nv50_base *base;
1516 int ret;
1517
1518 if (!(base = *pbase = kzalloc(sizeof(*base), GFP_KERNEL)))
1519 return -ENOMEM;
1520 base->id = head->base.index;
1521 base->wndw.ntfy = EVO_FLIP_NTFY0(base->id);
1522 base->wndw.sema = EVO_FLIP_SEM0(base->id);
1523 base->wndw.data = 0x00000000;
1524
1525 ret = nv50_wndw_ctor(&nv50_base, drm->dev, DRM_PLANE_TYPE_PRIMARY,
1526 "base", base->id, &base->chan.base,
1527 nv50_base_format, ARRAY_SIZE(nv50_base_format),
1528 &base->wndw);
1529 if (ret) {
1530 kfree(base);
1531 return ret;
1532 }
1533
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001534 ret = nv50_base_create(&drm->client.device, disp->disp, base->id,
Ben Skeggs973f10c2016-11-04 17:20:36 +10001535 disp->sync->bo.offset, &base->chan);
1536 if (ret)
1537 return ret;
1538
1539 return nvif_notify_init(&base->chan.base.base.user, nv50_base_notify,
1540 false,
1541 NV50_DISP_BASE_CHANNEL_DMA_V0_NTFY_UEVENT,
1542 &(struct nvif_notify_uevent_req) {},
1543 sizeof(struct nvif_notify_uevent_req),
1544 sizeof(struct nvif_notify_uevent_rep),
1545 &base->wndw.notify);
1546}
1547
1548/******************************************************************************
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001549 * Head
1550 *****************************************************************************/
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001551static void
Ben Skeggs7e08d672016-11-04 17:20:36 +10001552nv50_head_procamp(struct nv50_head *head, struct nv50_head_atom *asyh)
1553{
1554 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1555 u32 *push;
1556 if ((push = evo_wait(core, 2))) {
1557 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1558 evo_mthd(push, 0x08a8 + (head->base.index * 0x400), 1);
1559 else
1560 evo_mthd(push, 0x0498 + (head->base.index * 0x300), 1);
1561 evo_data(push, (asyh->procamp.sat.sin << 20) |
1562 (asyh->procamp.sat.cos << 8));
1563 evo_kick(push, core);
1564 }
1565}
1566
1567static void
Ben Skeggs7e918332016-11-04 17:20:36 +10001568nv50_head_dither(struct nv50_head *head, struct nv50_head_atom *asyh)
1569{
1570 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1571 u32 *push;
1572 if ((push = evo_wait(core, 2))) {
1573 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1574 evo_mthd(push, 0x08a0 + (head->base.index * 0x0400), 1);
1575 else
1576 if (core->base.user.oclass < GK104_DISP_CORE_CHANNEL_DMA)
1577 evo_mthd(push, 0x0490 + (head->base.index * 0x0300), 1);
1578 else
1579 evo_mthd(push, 0x04a0 + (head->base.index * 0x0300), 1);
1580 evo_data(push, (asyh->dither.mode << 3) |
1581 (asyh->dither.bits << 1) |
1582 asyh->dither.enable);
1583 evo_kick(push, core);
1584 }
1585}
1586
1587static void
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001588nv50_head_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
1589{
1590 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1591 u32 bounds = 0;
1592 u32 *push;
1593
1594 if (asyh->base.cpp) {
1595 switch (asyh->base.cpp) {
1596 case 8: bounds |= 0x00000500; break;
1597 case 4: bounds |= 0x00000300; break;
1598 case 2: bounds |= 0x00000100; break;
1599 default:
1600 WARN_ON(1);
1601 break;
1602 }
1603 bounds |= 0x00000001;
1604 }
1605
1606 if ((push = evo_wait(core, 2))) {
1607 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1608 evo_mthd(push, 0x0904 + head->base.index * 0x400, 1);
1609 else
1610 evo_mthd(push, 0x04d4 + head->base.index * 0x300, 1);
1611 evo_data(push, bounds);
1612 evo_kick(push, core);
1613 }
1614}
1615
1616static void
1617nv50_head_base(struct nv50_head *head, struct nv50_head_atom *asyh)
1618{
1619 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1620 u32 bounds = 0;
1621 u32 *push;
1622
1623 if (asyh->base.cpp) {
1624 switch (asyh->base.cpp) {
1625 case 8: bounds |= 0x00000500; break;
1626 case 4: bounds |= 0x00000300; break;
1627 case 2: bounds |= 0x00000100; break;
1628 case 1: bounds |= 0x00000000; break;
1629 default:
1630 WARN_ON(1);
1631 break;
1632 }
1633 bounds |= 0x00000001;
1634 }
1635
1636 if ((push = evo_wait(core, 2))) {
1637 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1638 evo_mthd(push, 0x0900 + head->base.index * 0x400, 1);
1639 else
1640 evo_mthd(push, 0x04d0 + head->base.index * 0x300, 1);
1641 evo_data(push, bounds);
1642 evo_kick(push, core);
1643 }
1644}
1645
1646static void
Ben Skeggsea8ee392016-11-04 17:20:36 +10001647nv50_head_curs_clr(struct nv50_head *head)
1648{
1649 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1650 u32 *push;
1651 if ((push = evo_wait(core, 4))) {
1652 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1653 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
1654 evo_data(push, 0x05000000);
1655 } else
1656 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1657 evo_mthd(push, 0x0880 + head->base.index * 0x400, 1);
1658 evo_data(push, 0x05000000);
1659 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
1660 evo_data(push, 0x00000000);
1661 } else {
1662 evo_mthd(push, 0x0480 + head->base.index * 0x300, 1);
1663 evo_data(push, 0x05000000);
1664 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
1665 evo_data(push, 0x00000000);
1666 }
1667 evo_kick(push, core);
1668 }
1669}
1670
1671static void
1672nv50_head_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1673{
1674 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1675 u32 *push;
1676 if ((push = evo_wait(core, 5))) {
1677 if (core->base.user.oclass < G82_DISP_BASE_CHANNEL_DMA) {
1678 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
1679 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1680 (asyh->curs.format << 24));
1681 evo_data(push, asyh->curs.offset >> 8);
1682 } else
1683 if (core->base.user.oclass < GF110_DISP_BASE_CHANNEL_DMA) {
1684 evo_mthd(push, 0x0880 + head->base.index * 0x400, 2);
1685 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1686 (asyh->curs.format << 24));
1687 evo_data(push, asyh->curs.offset >> 8);
1688 evo_mthd(push, 0x089c + head->base.index * 0x400, 1);
1689 evo_data(push, asyh->curs.handle);
1690 } else {
1691 evo_mthd(push, 0x0480 + head->base.index * 0x300, 2);
1692 evo_data(push, 0x80000000 | (asyh->curs.layout << 26) |
1693 (asyh->curs.format << 24));
1694 evo_data(push, asyh->curs.offset >> 8);
1695 evo_mthd(push, 0x048c + head->base.index * 0x300, 1);
1696 evo_data(push, asyh->curs.handle);
1697 }
1698 evo_kick(push, core);
1699 }
1700}
1701
1702static void
Ben Skeggsad633612016-11-04 17:20:36 +10001703nv50_head_core_clr(struct nv50_head *head)
1704{
1705 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1706 u32 *push;
1707 if ((push = evo_wait(core, 2))) {
1708 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA)
1709 evo_mthd(push, 0x0874 + head->base.index * 0x400, 1);
1710 else
1711 evo_mthd(push, 0x0474 + head->base.index * 0x300, 1);
1712 evo_data(push, 0x00000000);
1713 evo_kick(push, core);
1714 }
1715}
1716
1717static void
1718nv50_head_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1719{
1720 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1721 u32 *push;
1722 if ((push = evo_wait(core, 9))) {
1723 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1724 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1725 evo_data(push, asyh->core.offset >> 8);
1726 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1727 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1728 evo_data(push, asyh->core.layout << 20 |
1729 (asyh->core.pitch >> 8) << 8 |
1730 asyh->core.block);
1731 evo_data(push, asyh->core.kind << 16 |
1732 asyh->core.format << 8);
1733 evo_data(push, asyh->core.handle);
1734 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1735 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
Ben Skeggs19d53d02016-12-13 11:18:46 +10001736 /* EVO will complain with INVALID_STATE if we have an
1737 * active cursor and (re)specify HeadSetContextDmaIso
1738 * without also updating HeadSetOffsetCursor.
1739 */
1740 asyh->set.curs = asyh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10001741 } else
1742 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1743 evo_mthd(push, 0x0860 + head->base.index * 0x400, 1);
1744 evo_data(push, asyh->core.offset >> 8);
1745 evo_mthd(push, 0x0868 + head->base.index * 0x400, 4);
1746 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1747 evo_data(push, asyh->core.layout << 20 |
1748 (asyh->core.pitch >> 8) << 8 |
1749 asyh->core.block);
1750 evo_data(push, asyh->core.format << 8);
1751 evo_data(push, asyh->core.handle);
1752 evo_mthd(push, 0x08c0 + head->base.index * 0x400, 1);
1753 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1754 } else {
1755 evo_mthd(push, 0x0460 + head->base.index * 0x300, 1);
1756 evo_data(push, asyh->core.offset >> 8);
1757 evo_mthd(push, 0x0468 + head->base.index * 0x300, 4);
1758 evo_data(push, (asyh->core.h << 16) | asyh->core.w);
1759 evo_data(push, asyh->core.layout << 24 |
1760 (asyh->core.pitch >> 8) << 8 |
1761 asyh->core.block);
1762 evo_data(push, asyh->core.format << 8);
1763 evo_data(push, asyh->core.handle);
1764 evo_mthd(push, 0x04b0 + head->base.index * 0x300, 1);
1765 evo_data(push, (asyh->core.y << 16) | asyh->core.x);
1766 }
1767 evo_kick(push, core);
1768 }
1769}
1770
1771static void
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001772nv50_head_lut_clr(struct nv50_head *head)
1773{
1774 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1775 u32 *push;
1776 if ((push = evo_wait(core, 4))) {
1777 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1778 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1779 evo_data(push, 0x40000000);
1780 } else
1781 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1782 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 1);
1783 evo_data(push, 0x40000000);
1784 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1785 evo_data(push, 0x00000000);
1786 } else {
1787 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 1);
1788 evo_data(push, 0x03000000);
1789 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1790 evo_data(push, 0x00000000);
1791 }
1792 evo_kick(push, core);
1793 }
1794}
1795
1796static void
1797nv50_head_lut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1798{
1799 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1800 u32 *push;
1801 if ((push = evo_wait(core, 7))) {
1802 if (core->base.user.oclass < G82_DISP_CORE_CHANNEL_DMA) {
1803 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1804 evo_data(push, 0xc0000000);
1805 evo_data(push, asyh->lut.offset >> 8);
1806 } else
1807 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1808 evo_mthd(push, 0x0840 + (head->base.index * 0x400), 2);
1809 evo_data(push, 0xc0000000);
1810 evo_data(push, asyh->lut.offset >> 8);
1811 evo_mthd(push, 0x085c + (head->base.index * 0x400), 1);
1812 evo_data(push, asyh->lut.handle);
1813 } else {
1814 evo_mthd(push, 0x0440 + (head->base.index * 0x300), 4);
1815 evo_data(push, 0x83000000);
1816 evo_data(push, asyh->lut.offset >> 8);
1817 evo_data(push, 0x00000000);
1818 evo_data(push, 0x00000000);
1819 evo_mthd(push, 0x045c + (head->base.index * 0x300), 1);
1820 evo_data(push, asyh->lut.handle);
1821 }
1822 evo_kick(push, core);
1823 }
1824}
1825
1826static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001827nv50_head_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
1828{
1829 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1830 struct nv50_head_mode *m = &asyh->mode;
1831 u32 *push;
1832 if ((push = evo_wait(core, 14))) {
1833 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1834 evo_mthd(push, 0x0804 + (head->base.index * 0x400), 2);
1835 evo_data(push, 0x00800000 | m->clock);
1836 evo_data(push, m->interlace ? 0x00000002 : 0x00000000);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001837 evo_mthd(push, 0x0810 + (head->base.index * 0x400), 7);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001838 evo_data(push, 0x00000000);
1839 evo_data(push, (m->v.active << 16) | m->h.active );
1840 evo_data(push, (m->v.synce << 16) | m->h.synce );
1841 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1842 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1843 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
Ben Skeggs06ab2822016-11-04 17:20:36 +10001844 evo_data(push, asyh->mode.v.blankus);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001845 evo_mthd(push, 0x082c + (head->base.index * 0x400), 1);
1846 evo_data(push, 0x00000000);
1847 } else {
1848 evo_mthd(push, 0x0410 + (head->base.index * 0x300), 6);
1849 evo_data(push, 0x00000000);
1850 evo_data(push, (m->v.active << 16) | m->h.active );
1851 evo_data(push, (m->v.synce << 16) | m->h.synce );
1852 evo_data(push, (m->v.blanke << 16) | m->h.blanke );
1853 evo_data(push, (m->v.blanks << 16) | m->h.blanks );
1854 evo_data(push, (m->v.blank2e << 16) | m->v.blank2s);
1855 evo_mthd(push, 0x042c + (head->base.index * 0x300), 2);
1856 evo_data(push, 0x00000000); /* ??? */
1857 evo_data(push, 0xffffff00);
1858 evo_mthd(push, 0x0450 + (head->base.index * 0x300), 3);
1859 evo_data(push, m->clock * 1000);
1860 evo_data(push, 0x00200000); /* ??? */
1861 evo_data(push, m->clock * 1000);
1862 }
1863 evo_kick(push, core);
1864 }
1865}
1866
1867static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001868nv50_head_view(struct nv50_head *head, struct nv50_head_atom *asyh)
1869{
1870 struct nv50_dmac *core = &nv50_disp(head->base.base.dev)->mast.base;
1871 u32 *push;
1872 if ((push = evo_wait(core, 10))) {
1873 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
1874 evo_mthd(push, 0x08a4 + (head->base.index * 0x400), 1);
1875 evo_data(push, 0x00000000);
1876 evo_mthd(push, 0x08c8 + (head->base.index * 0x400), 1);
1877 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1878 evo_mthd(push, 0x08d8 + (head->base.index * 0x400), 2);
1879 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1880 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1881 } else {
1882 evo_mthd(push, 0x0494 + (head->base.index * 0x300), 1);
1883 evo_data(push, 0x00000000);
1884 evo_mthd(push, 0x04b8 + (head->base.index * 0x300), 1);
1885 evo_data(push, (asyh->view.iH << 16) | asyh->view.iW);
1886 evo_mthd(push, 0x04c0 + (head->base.index * 0x300), 3);
1887 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1888 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1889 evo_data(push, (asyh->view.oH << 16) | asyh->view.oW);
1890 }
1891 evo_kick(push, core);
1892 }
1893}
1894
1895static void
Ben Skeggsad633612016-11-04 17:20:36 +10001896nv50_head_flush_clr(struct nv50_head *head, struct nv50_head_atom *asyh, bool y)
1897{
1898 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001899 nv50_head_lut_clr(head);
1900 if (asyh->clr.core && (!asyh->set.core || y))
Ben Skeggsad633612016-11-04 17:20:36 +10001901 nv50_head_core_clr(head);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001902 if (asyh->clr.curs && (!asyh->set.curs || y))
1903 nv50_head_curs_clr(head);
Ben Skeggsad633612016-11-04 17:20:36 +10001904}
1905
1906static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001907nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
1908{
Ben Skeggsc4e68122016-11-04 17:20:36 +10001909 if (asyh->set.view ) nv50_head_view (head, asyh);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001910 if (asyh->set.mode ) nv50_head_mode (head, asyh);
Ben Skeggsa7ae1562016-11-04 17:20:36 +10001911 if (asyh->set.core ) nv50_head_lut_set (head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10001912 if (asyh->set.core ) nv50_head_core_set(head, asyh);
Ben Skeggsea8ee392016-11-04 17:20:36 +10001913 if (asyh->set.curs ) nv50_head_curs_set(head, asyh);
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10001914 if (asyh->set.base ) nv50_head_base (head, asyh);
1915 if (asyh->set.ovly ) nv50_head_ovly (head, asyh);
Ben Skeggs7e918332016-11-04 17:20:36 +10001916 if (asyh->set.dither ) nv50_head_dither (head, asyh);
Ben Skeggs7e08d672016-11-04 17:20:36 +10001917 if (asyh->set.procamp) nv50_head_procamp (head, asyh);
1918}
1919
1920static void
1921nv50_head_atomic_check_procamp(struct nv50_head_atom *armh,
1922 struct nv50_head_atom *asyh,
1923 struct nouveau_conn_atom *asyc)
1924{
1925 const int vib = asyc->procamp.color_vibrance - 100;
1926 const int hue = asyc->procamp.vibrant_hue - 90;
1927 const int adj = (vib > 0) ? 50 : 0;
1928 asyh->procamp.sat.cos = ((vib * 2047 + adj) / 100) & 0xfff;
1929 asyh->procamp.sat.sin = ((hue * 2047) / 100) & 0xfff;
1930 asyh->set.procamp = true;
Ben Skeggs7e918332016-11-04 17:20:36 +10001931}
1932
1933static void
1934nv50_head_atomic_check_dither(struct nv50_head_atom *armh,
1935 struct nv50_head_atom *asyh,
1936 struct nouveau_conn_atom *asyc)
1937{
1938 struct drm_connector *connector = asyc->state.connector;
1939 u32 mode = 0x00;
1940
1941 if (asyc->dither.mode == DITHERING_MODE_AUTO) {
1942 if (asyh->base.depth > connector->display_info.bpc * 3)
1943 mode = DITHERING_MODE_DYNAMIC2X2;
1944 } else {
1945 mode = asyc->dither.mode;
1946 }
1947
1948 if (asyc->dither.depth == DITHERING_DEPTH_AUTO) {
1949 if (connector->display_info.bpc >= 8)
1950 mode |= DITHERING_DEPTH_8BPC;
1951 } else {
1952 mode |= asyc->dither.depth;
1953 }
1954
1955 asyh->dither.enable = mode;
1956 asyh->dither.bits = mode >> 1;
1957 asyh->dither.mode = mode >> 3;
1958 asyh->set.dither = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10001959}
1960
1961static void
Ben Skeggsc4e68122016-11-04 17:20:36 +10001962nv50_head_atomic_check_view(struct nv50_head_atom *armh,
1963 struct nv50_head_atom *asyh,
1964 struct nouveau_conn_atom *asyc)
1965{
1966 struct drm_connector *connector = asyc->state.connector;
1967 struct drm_display_mode *omode = &asyh->state.adjusted_mode;
1968 struct drm_display_mode *umode = &asyh->state.mode;
1969 int mode = asyc->scaler.mode;
1970 struct edid *edid;
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04001971 int umode_vdisplay, omode_hdisplay, omode_vdisplay;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001972
1973 if (connector->edid_blob_ptr)
1974 edid = (struct edid *)connector->edid_blob_ptr->data;
1975 else
1976 edid = NULL;
1977
1978 if (!asyc->scaler.full) {
1979 if (mode == DRM_MODE_SCALE_NONE)
1980 omode = umode;
1981 } else {
1982 /* Non-EDID LVDS/eDP mode. */
1983 mode = DRM_MODE_SCALE_FULLSCREEN;
1984 }
1985
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04001986 /* For the user-specified mode, we must ignore doublescan and
1987 * the like, but honor frame packing.
1988 */
1989 umode_vdisplay = umode->vdisplay;
1990 if ((umode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1991 umode_vdisplay += umode->vtotal;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001992 asyh->view.iW = umode->hdisplay;
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04001993 asyh->view.iH = umode_vdisplay;
1994 /* For the output mode, we can just use the stock helper. */
1995 drm_mode_get_hv_timing(omode, &omode_hdisplay, &omode_vdisplay);
1996 asyh->view.oW = omode_hdisplay;
1997 asyh->view.oH = omode_vdisplay;
Ben Skeggsc4e68122016-11-04 17:20:36 +10001998
1999 /* Add overscan compensation if necessary, will keep the aspect
2000 * ratio the same as the backend mode unless overridden by the
2001 * user setting both hborder and vborder properties.
2002 */
2003 if ((asyc->scaler.underscan.mode == UNDERSCAN_ON ||
2004 (asyc->scaler.underscan.mode == UNDERSCAN_AUTO &&
2005 drm_detect_hdmi_monitor(edid)))) {
2006 u32 bX = asyc->scaler.underscan.hborder;
2007 u32 bY = asyc->scaler.underscan.vborder;
2008 u32 r = (asyh->view.oH << 19) / asyh->view.oW;
2009
2010 if (bX) {
2011 asyh->view.oW -= (bX * 2);
2012 if (bY) asyh->view.oH -= (bY * 2);
2013 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2014 } else {
2015 asyh->view.oW -= (asyh->view.oW >> 4) + 32;
2016 if (bY) asyh->view.oH -= (bY * 2);
2017 else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2018 }
2019 }
2020
2021 /* Handle CENTER/ASPECT scaling, taking into account the areas
2022 * removed already for overscan compensation.
2023 */
2024 switch (mode) {
2025 case DRM_MODE_SCALE_CENTER:
2026 asyh->view.oW = min((u16)umode->hdisplay, asyh->view.oW);
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04002027 asyh->view.oH = min((u16)umode_vdisplay, asyh->view.oH);
Ben Skeggsc4e68122016-11-04 17:20:36 +10002028 /* fall-through */
2029 case DRM_MODE_SCALE_ASPECT:
2030 if (asyh->view.oH < asyh->view.oW) {
2031 u32 r = (asyh->view.iW << 19) / asyh->view.iH;
2032 asyh->view.oW = ((asyh->view.oH * r) + (r / 2)) >> 19;
2033 } else {
2034 u32 r = (asyh->view.iH << 19) / asyh->view.iW;
2035 asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
2036 }
2037 break;
2038 default:
2039 break;
2040 }
2041
2042 asyh->set.view = true;
2043}
2044
2045static void
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002046nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
2047{
2048 struct drm_display_mode *mode = &asyh->state.adjusted_mode;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002049 struct nv50_head_mode *m = &asyh->mode;
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002050 u32 blankus;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002051
Alastair Bridgewater37aa2242017-04-11 13:11:24 -04002052 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002053
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002054 /*
2055 * DRM modes are defined in terms of a repeating interval
2056 * starting with the active display area. The hardware modes
2057 * are defined in terms of a repeating interval starting one
2058 * unit (pixel or line) into the sync pulse. So, add bias.
2059 */
2060
2061 m->h.active = mode->crtc_htotal;
2062 m->h.synce = mode->crtc_hsync_end - mode->crtc_hsync_start - 1;
2063 m->h.blanke = mode->crtc_hblank_end - mode->crtc_hsync_start - 1;
2064 m->h.blanks = m->h.blanke + mode->crtc_hdisplay;
2065
2066 m->v.active = mode->crtc_vtotal;
2067 m->v.synce = mode->crtc_vsync_end - mode->crtc_vsync_start - 1;
2068 m->v.blanke = mode->crtc_vblank_end - mode->crtc_vsync_start - 1;
2069 m->v.blanks = m->v.blanke + mode->crtc_vdisplay;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002070
2071 /*XXX: Safe underestimate, even "0" works */
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002072 blankus = (m->v.active - mode->crtc_vdisplay - 2) * m->h.active;
Ben Skeggsaeecfcd2017-04-05 09:12:54 +10002073 blankus *= 1000;
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002074 blankus /= mode->crtc_clock;
Ben Skeggsaeecfcd2017-04-05 09:12:54 +10002075 m->v.blankus = blankus;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002076
2077 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002078 m->v.blank2e = m->v.active + m->v.blanke;
2079 m->v.blank2s = m->v.blank2e + mode->crtc_vdisplay;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002080 m->v.active = (m->v.active * 2) + 1;
2081 m->interlace = true;
2082 } else {
2083 m->v.blank2e = 0;
2084 m->v.blank2s = 1;
2085 m->interlace = false;
2086 }
Alastair Bridgewater35dd9872017-04-11 13:11:16 -04002087 m->clock = mode->crtc_clock;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002088
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002089 asyh->set.mode = true;
2090}
2091
2092static int
2093nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
2094{
2095 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggsad633612016-11-04 17:20:36 +10002096 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002097 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002098 struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002099 struct nv50_head_atom *asyh = nv50_head_atom(state);
Ben Skeggs839ca902016-11-04 17:20:36 +10002100 struct nouveau_conn_atom *asyc = NULL;
2101 struct drm_connector_state *conns;
2102 struct drm_connector *conn;
2103 int i;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002104
2105 NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002106 if (asyh->state.active) {
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02002107 for_each_new_connector_in_state(asyh->state.state, conn, conns, i) {
Ben Skeggs839ca902016-11-04 17:20:36 +10002108 if (conns->crtc == crtc) {
2109 asyc = nouveau_conn_atom(conns);
2110 break;
2111 }
2112 }
2113
2114 if (armh->state.active) {
2115 if (asyc) {
2116 if (asyh->state.mode_changed)
2117 asyc->set.scaler = true;
2118 if (armh->base.depth != asyh->base.depth)
2119 asyc->set.dither = true;
2120 }
2121 } else {
Gustavo A. R. Silva86276922017-05-22 14:12:37 -05002122 if (asyc)
2123 asyc->set.mask = ~0;
Ben Skeggs839ca902016-11-04 17:20:36 +10002124 asyh->set.mask = ~0;
2125 }
2126
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002127 if (asyh->state.mode_changed)
2128 nv50_head_atomic_check_mode(head, asyh);
Ben Skeggsad633612016-11-04 17:20:36 +10002129
Ben Skeggs839ca902016-11-04 17:20:36 +10002130 if (asyc) {
2131 if (asyc->set.scaler)
2132 nv50_head_atomic_check_view(armh, asyh, asyc);
2133 if (asyc->set.dither)
2134 nv50_head_atomic_check_dither(armh, asyh, asyc);
2135 if (asyc->set.procamp)
2136 nv50_head_atomic_check_procamp(armh, asyh, asyc);
2137 }
2138
Ben Skeggsad633612016-11-04 17:20:36 +10002139 if ((asyh->core.visible = (asyh->base.cpp != 0))) {
2140 asyh->core.x = asyh->base.x;
2141 asyh->core.y = asyh->base.y;
2142 asyh->core.w = asyh->base.w;
2143 asyh->core.h = asyh->base.h;
2144 } else
Ben Skeggsea8ee392016-11-04 17:20:36 +10002145 if ((asyh->core.visible = asyh->curs.visible)) {
Ben Skeggsad633612016-11-04 17:20:36 +10002146 /*XXX: We need to either find some way of having the
2147 * primary base layer appear black, while still
2148 * being able to display the other layers, or we
2149 * need to allocate a dummy black surface here.
2150 */
2151 asyh->core.x = 0;
2152 asyh->core.y = 0;
2153 asyh->core.w = asyh->state.mode.hdisplay;
2154 asyh->core.h = asyh->state.mode.vdisplay;
2155 }
2156 asyh->core.handle = disp->mast.base.vram.handle;
2157 asyh->core.offset = 0;
2158 asyh->core.format = 0xcf;
2159 asyh->core.kind = 0;
2160 asyh->core.layout = 1;
2161 asyh->core.block = 0;
2162 asyh->core.pitch = ALIGN(asyh->core.w, 64) * 4;
Ben Skeggsa7ae1562016-11-04 17:20:36 +10002163 asyh->lut.handle = disp->mast.base.vram.handle;
2164 asyh->lut.offset = head->base.lut.nvbo->bo.offset;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10002165 asyh->set.base = armh->base.cpp != asyh->base.cpp;
2166 asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
Ben Skeggsad633612016-11-04 17:20:36 +10002167 } else {
2168 asyh->core.visible = false;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002169 asyh->curs.visible = false;
Ben Skeggs6bbab3b2016-11-04 17:20:36 +10002170 asyh->base.cpp = 0;
2171 asyh->ovly.cpp = 0;
Ben Skeggsad633612016-11-04 17:20:36 +10002172 }
2173
2174 if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
2175 if (asyh->core.visible) {
2176 if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
2177 asyh->set.core = true;
2178 } else
2179 if (armh->core.visible) {
2180 asyh->clr.core = true;
2181 }
Ben Skeggsea8ee392016-11-04 17:20:36 +10002182
2183 if (asyh->curs.visible) {
2184 if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
2185 asyh->set.curs = true;
2186 } else
2187 if (armh->curs.visible) {
2188 asyh->clr.curs = true;
2189 }
Ben Skeggsad633612016-11-04 17:20:36 +10002190 } else {
2191 asyh->clr.core = armh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002192 asyh->clr.curs = armh->curs.visible;
Ben Skeggsad633612016-11-04 17:20:36 +10002193 asyh->set.core = asyh->core.visible;
Ben Skeggsea8ee392016-11-04 17:20:36 +10002194 asyh->set.curs = asyh->curs.visible;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002195 }
2196
Ben Skeggs839ca902016-11-04 17:20:36 +10002197 if (asyh->clr.mask || asyh->set.mask)
2198 nv50_atom(asyh->state.state)->lock_core = true;
Ben Skeggs3dbd0362016-11-04 17:20:36 +10002199 return 0;
2200}
2201
Ben Skeggs438d99e2011-07-05 16:48:06 +10002202static void
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002203nv50_head_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002204{
Ben Skeggse225f442012-11-21 14:40:21 +10002205 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002206 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2207 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
2208 int i;
2209
2210 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10002211 u16 r = nv_crtc->lut.r[i] >> 2;
2212 u16 g = nv_crtc->lut.g[i] >> 2;
2213 u16 b = nv_crtc->lut.b[i] >> 2;
2214
Ben Skeggs648d4df2014-08-10 04:10:27 +10002215 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10002216 writew(r + 0x0000, lut + (i * 0x08) + 0);
2217 writew(g + 0x0000, lut + (i * 0x08) + 2);
2218 writew(b + 0x0000, lut + (i * 0x08) + 4);
2219 } else {
2220 writew(r + 0x6000, lut + (i * 0x20) + 0);
2221 writew(g + 0x6000, lut + (i * 0x20) + 2);
2222 writew(b + 0x6000, lut + (i * 0x20) + 4);
2223 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002224 }
2225}
2226
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002227static const struct drm_crtc_helper_funcs
2228nv50_head_help = {
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002229 .load_lut = nv50_head_lut_load,
Ben Skeggs839ca902016-11-04 17:20:36 +10002230 .atomic_check = nv50_head_atomic_check,
Ben Skeggs438d99e2011-07-05 16:48:06 +10002231};
2232
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002233static int
2234nv50_head_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Daniel Vetter6d124ff2017-04-03 10:33:01 +02002235 uint32_t size,
2236 struct drm_modeset_acquire_ctx *ctx)
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002237{
2238 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2239 u32 i;
2240
2241 for (i = 0; i < size; i++) {
2242 nv_crtc->lut.r[i] = r[i];
2243 nv_crtc->lut.g[i] = g[i];
2244 nv_crtc->lut.b[i] = b[i];
2245 }
2246
2247 nv50_head_lut_load(crtc);
2248 return 0;
2249}
2250
Ben Skeggs839ca902016-11-04 17:20:36 +10002251static void
2252nv50_head_atomic_destroy_state(struct drm_crtc *crtc,
2253 struct drm_crtc_state *state)
2254{
2255 struct nv50_head_atom *asyh = nv50_head_atom(state);
2256 __drm_atomic_helper_crtc_destroy_state(&asyh->state);
2257 kfree(asyh);
2258}
2259
2260static struct drm_crtc_state *
2261nv50_head_atomic_duplicate_state(struct drm_crtc *crtc)
2262{
2263 struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
2264 struct nv50_head_atom *asyh;
2265 if (!(asyh = kmalloc(sizeof(*asyh), GFP_KERNEL)))
2266 return NULL;
2267 __drm_atomic_helper_crtc_duplicate_state(crtc, &asyh->state);
2268 asyh->view = armh->view;
2269 asyh->mode = armh->mode;
2270 asyh->lut = armh->lut;
2271 asyh->core = armh->core;
2272 asyh->curs = armh->curs;
2273 asyh->base = armh->base;
2274 asyh->ovly = armh->ovly;
2275 asyh->dither = armh->dither;
2276 asyh->procamp = armh->procamp;
2277 asyh->clr.mask = 0;
2278 asyh->set.mask = 0;
2279 return &asyh->state;
2280}
2281
2282static void
2283__drm_atomic_helper_crtc_reset(struct drm_crtc *crtc,
2284 struct drm_crtc_state *state)
2285{
2286 if (crtc->state)
2287 crtc->funcs->atomic_destroy_state(crtc, crtc->state);
2288 crtc->state = state;
2289 crtc->state->crtc = crtc;
2290}
2291
2292static void
2293nv50_head_reset(struct drm_crtc *crtc)
2294{
2295 struct nv50_head_atom *asyh;
2296
2297 if (WARN_ON(!(asyh = kzalloc(sizeof(*asyh), GFP_KERNEL))))
2298 return;
2299
2300 __drm_atomic_helper_crtc_reset(crtc, &asyh->state);
2301}
2302
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002303static void
2304nv50_head_destroy(struct drm_crtc *crtc)
2305{
2306 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
2307 struct nv50_disp *disp = nv50_disp(crtc->dev);
2308 struct nv50_head *head = nv50_head(crtc);
2309
2310 nv50_dmac_destroy(&head->ovly.base, disp->disp);
2311 nv50_pioc_destroy(&head->oimm.base);
2312
2313 nouveau_bo_unmap(nv_crtc->lut.nvbo);
2314 if (nv_crtc->lut.nvbo)
2315 nouveau_bo_unpin(nv_crtc->lut.nvbo);
2316 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
2317
2318 drm_crtc_cleanup(crtc);
2319 kfree(crtc);
2320}
2321
2322static const struct drm_crtc_funcs
2323nv50_head_func = {
Ben Skeggs839ca902016-11-04 17:20:36 +10002324 .reset = nv50_head_reset,
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002325 .gamma_set = nv50_head_gamma_set,
2326 .destroy = nv50_head_destroy,
Ben Skeggs839ca902016-11-04 17:20:36 +10002327 .set_config = drm_atomic_helper_set_config,
Andrey Grodzovsky612fb5d2017-02-02 16:56:30 -05002328 .page_flip = drm_atomic_helper_page_flip,
Ben Skeggs839ca902016-11-04 17:20:36 +10002329 .set_property = drm_atomic_helper_crtc_set_property,
2330 .atomic_duplicate_state = nv50_head_atomic_duplicate_state,
2331 .atomic_destroy_state = nv50_head_atomic_destroy_state,
Ben Skeggs438d99e2011-07-05 16:48:06 +10002332};
2333
2334static int
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002335nv50_head_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002336{
Ben Skeggsa01ca782015-08-20 14:54:15 +10002337 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002338 struct nvif_device *device = &drm->client.device;
Ben Skeggse225f442012-11-21 14:40:21 +10002339 struct nv50_disp *disp = nv50_disp(dev);
2340 struct nv50_head *head;
Ben Skeggs973f10c2016-11-04 17:20:36 +10002341 struct nv50_base *base;
Ben Skeggs22e927d2016-11-04 17:20:36 +10002342 struct nv50_curs *curs;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002343 struct drm_crtc *crtc;
2344 int ret, i;
2345
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002346 head = kzalloc(sizeof(*head), GFP_KERNEL);
2347 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10002348 return -ENOMEM;
2349
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002350 head->base.index = index;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002351 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002352 head->base.lut.r[i] = i << 8;
2353 head->base.lut.g[i] = i << 8;
2354 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10002355 }
2356
Ben Skeggs973f10c2016-11-04 17:20:36 +10002357 ret = nv50_base_new(drm, head, &base);
Ben Skeggs22e927d2016-11-04 17:20:36 +10002358 if (ret == 0)
2359 ret = nv50_curs_new(drm, head, &curs);
Ben Skeggs973f10c2016-11-04 17:20:36 +10002360 if (ret) {
2361 kfree(head);
2362 return ret;
2363 }
2364
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002365 crtc = &head->base.base;
Ben Skeggs839ca902016-11-04 17:20:36 +10002366 drm_crtc_init_with_planes(dev, crtc, &base->wndw.plane,
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002367 &curs->wndw.plane, &nv50_head_func,
Ben Skeggs839ca902016-11-04 17:20:36 +10002368 "head-%d", head->base.index);
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002369 drm_crtc_helper_add(crtc, &nv50_head_help);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002370 drm_mode_crtc_set_gamma_size(crtc, 256);
2371
Ben Skeggsbab7cc12016-05-24 17:26:48 +10002372 ret = nouveau_bo_new(&drm->client, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002373 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002374 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002375 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002376 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002377 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002378 if (ret)
2379 nouveau_bo_unpin(head->base.lut.nvbo);
2380 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10002381 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10002382 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002383 }
2384
2385 if (ret)
2386 goto out;
2387
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002388 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10002389 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002390 if (ret)
2391 goto out;
2392
Ben Skeggsa01ca782015-08-20 14:54:15 +10002393 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
2394 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002395 if (ret)
2396 goto out;
2397
Ben Skeggs438d99e2011-07-05 16:48:06 +10002398out:
2399 if (ret)
Ben Skeggs9bfdee92016-11-04 17:20:36 +10002400 nv50_head_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002401 return ret;
2402}
2403
2404/******************************************************************************
Ben Skeggsd92c8ad2016-11-04 17:20:36 +10002405 * Output path helpers
Ben Skeggsa91d3222014-12-22 16:30:13 +10002406 *****************************************************************************/
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002407static void
2408nv50_outp_release(struct nouveau_encoder *nv_encoder)
2409{
2410 struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
2411 struct {
2412 struct nv50_disp_mthd_v1 base;
2413 } args = {
2414 .base.version = 1,
2415 .base.method = NV50_DISP_MTHD_V1_RELEASE,
2416 .base.hasht = nv_encoder->dcb->hasht,
2417 .base.hashm = nv_encoder->dcb->hashm,
2418 };
2419
2420 nvif_mthd(disp->disp, 0, &args, sizeof(args));
2421 nv_encoder->or = -1;
2422 nv_encoder->link = 0;
2423}
2424
2425static int
2426nv50_outp_acquire(struct nouveau_encoder *nv_encoder)
2427{
2428 struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
2429 struct nv50_disp *disp = nv50_disp(drm->dev);
2430 struct {
2431 struct nv50_disp_mthd_v1 base;
2432 struct nv50_disp_acquire_v0 info;
2433 } args = {
2434 .base.version = 1,
2435 .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
2436 .base.hasht = nv_encoder->dcb->hasht,
2437 .base.hashm = nv_encoder->dcb->hashm,
2438 };
2439 int ret;
2440
2441 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
2442 if (ret) {
2443 NV_ERROR(drm, "error acquiring output path: %d\n", ret);
2444 return ret;
2445 }
2446
2447 nv_encoder->or = args.info.or;
2448 nv_encoder->link = args.info.link;
2449 return 0;
2450}
2451
Ben Skeggsd92c8ad2016-11-04 17:20:36 +10002452static int
2453nv50_outp_atomic_check_view(struct drm_encoder *encoder,
2454 struct drm_crtc_state *crtc_state,
2455 struct drm_connector_state *conn_state,
2456 struct drm_display_mode *native_mode)
2457{
2458 struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
2459 struct drm_display_mode *mode = &crtc_state->mode;
2460 struct drm_connector *connector = conn_state->connector;
2461 struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
2462 struct nouveau_drm *drm = nouveau_drm(encoder->dev);
2463
2464 NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
2465 asyc->scaler.full = false;
2466 if (!native_mode)
2467 return 0;
2468
2469 if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
2470 switch (connector->connector_type) {
2471 case DRM_MODE_CONNECTOR_LVDS:
2472 case DRM_MODE_CONNECTOR_eDP:
2473 /* Force use of scaler for non-EDID modes. */
2474 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
2475 break;
2476 mode = native_mode;
2477 asyc->scaler.full = true;
2478 break;
2479 default:
2480 break;
2481 }
2482 } else {
2483 mode = native_mode;
2484 }
2485
2486 if (!drm_mode_equal(adjusted_mode, mode)) {
2487 drm_mode_copy(adjusted_mode, mode);
2488 crtc_state->mode_changed = true;
2489 }
2490
2491 return 0;
2492}
2493
Ben Skeggs839ca902016-11-04 17:20:36 +10002494static int
2495nv50_outp_atomic_check(struct drm_encoder *encoder,
2496 struct drm_crtc_state *crtc_state,
2497 struct drm_connector_state *conn_state)
Ben Skeggsa91d3222014-12-22 16:30:13 +10002498{
Ben Skeggs839ca902016-11-04 17:20:36 +10002499 struct nouveau_connector *nv_connector =
2500 nouveau_connector(conn_state->connector);
2501 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
2502 nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10002503}
2504
2505/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002506 * DAC
2507 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002508static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002509nv50_dac_disable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002510{
Ben Skeggsf20c6652016-11-04 17:20:36 +10002511 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2512 struct nv50_mast *mast = nv50_mast(encoder->dev);
2513 const int or = nv_encoder->or;
2514 u32 *push;
2515
2516 if (nv_encoder->crtc) {
Ben Skeggsf20c6652016-11-04 17:20:36 +10002517 push = evo_wait(mast, 4);
2518 if (push) {
2519 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2520 evo_mthd(push, 0x0400 + (or * 0x080), 1);
2521 evo_data(push, 0x00000000);
2522 } else {
2523 evo_mthd(push, 0x0180 + (or * 0x020), 1);
2524 evo_data(push, 0x00000000);
2525 }
2526 evo_kick(push, mast);
2527 }
2528 }
2529
2530 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002531 nv50_outp_release(nv_encoder);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002532}
2533
2534static void
Ben Skeggs839ca902016-11-04 17:20:36 +10002535nv50_dac_enable(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002536{
Ben Skeggse225f442012-11-21 14:40:21 +10002537 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002538 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2539 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10002540 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggs97b19b52012-11-16 11:21:37 +10002541 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002542
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002543 nv50_outp_acquire(nv_encoder);
2544
Ben Skeggs97b19b52012-11-16 11:21:37 +10002545 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002546 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002547 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10002548 u32 syncs = 0x00000000;
2549
2550 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2551 syncs |= 0x00000001;
2552 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2553 syncs |= 0x00000002;
2554
2555 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
2556 evo_data(push, 1 << nv_crtc->index);
2557 evo_data(push, syncs);
2558 } else {
2559 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2560 u32 syncs = 0x00000001;
2561
2562 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2563 syncs |= 0x00000008;
2564 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2565 syncs |= 0x00000010;
2566
2567 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2568 magic |= 0x00000001;
2569
2570 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2571 evo_data(push, syncs);
2572 evo_data(push, magic);
2573 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
2574 evo_data(push, 1 << nv_crtc->index);
2575 }
2576
2577 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002578 }
2579
2580 nv_encoder->crtc = encoder->crtc;
2581}
2582
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002583static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10002584nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002585{
Ben Skeggsc4abd312014-08-10 04:10:26 +10002586 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002587 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10002588 struct {
2589 struct nv50_disp_mthd_v1 base;
2590 struct nv50_disp_dac_load_v0 load;
2591 } args = {
2592 .base.version = 1,
2593 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
2594 .base.hasht = nv_encoder->dcb->hasht,
2595 .base.hashm = nv_encoder->dcb->hashm,
2596 };
2597 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10002598
Ben Skeggsc4abd312014-08-10 04:10:26 +10002599 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
2600 if (args.load.data == 0)
2601 args.load.data = 340;
2602
2603 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
2604 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10002605 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10002606
Ben Skeggs35b21d32012-11-08 12:08:55 +10002607 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10002608}
2609
Ben Skeggsf20c6652016-11-04 17:20:36 +10002610static const struct drm_encoder_helper_funcs
2611nv50_dac_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10002612 .atomic_check = nv50_outp_atomic_check,
2613 .enable = nv50_dac_enable,
2614 .disable = nv50_dac_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10002615 .detect = nv50_dac_detect
2616};
2617
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002618static void
Ben Skeggse225f442012-11-21 14:40:21 +10002619nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002620{
2621 drm_encoder_cleanup(encoder);
2622 kfree(encoder);
2623}
2624
Ben Skeggsf20c6652016-11-04 17:20:36 +10002625static const struct drm_encoder_funcs
2626nv50_dac_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10002627 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002628};
2629
2630static int
Ben Skeggse225f442012-11-21 14:40:21 +10002631nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002632{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002633 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10002634 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002635 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002636 struct nouveau_encoder *nv_encoder;
2637 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002638 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002639
2640 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2641 if (!nv_encoder)
2642 return -ENOMEM;
2643 nv_encoder->dcb = dcbe;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002644
2645 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2646 if (bus)
2647 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002648
2649 encoder = to_drm_encoder(nv_encoder);
2650 encoder->possible_crtcs = dcbe->heads;
2651 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10002652 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
2653 "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10002654 drm_encoder_helper_add(encoder, &nv50_dac_help);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10002655
2656 drm_mode_connector_attach_encoder(connector, encoder);
2657 return 0;
2658}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002659
2660/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10002661 * Audio
2662 *****************************************************************************/
2663static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002664nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
2665{
2666 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2667 struct nv50_disp *disp = nv50_disp(encoder->dev);
2668 struct {
2669 struct nv50_disp_mthd_v1 base;
2670 struct nv50_disp_sor_hda_eld_v0 eld;
2671 } args = {
2672 .base.version = 1,
2673 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2674 .base.hasht = nv_encoder->dcb->hasht,
2675 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2676 (0x0100 << nv_crtc->index),
2677 };
2678
2679 nvif_mthd(disp->disp, 0, &args, sizeof(args));
2680}
2681
2682static void
2683nv50_audio_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002684{
2685 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10002686 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10002687 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10002688 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10002689 struct __packed {
2690 struct {
2691 struct nv50_disp_mthd_v1 mthd;
2692 struct nv50_disp_sor_hda_eld_v0 eld;
2693 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002694 u8 data[sizeof(nv_connector->base.eld)];
2695 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10002696 .base.mthd.version = 1,
2697 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
2698 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10002699 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2700 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002701 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002702
2703 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2704 if (!drm_detect_monitor_audio(nv_connector->edid))
2705 return;
2706
Ben Skeggs78951d22011-11-11 18:13:13 +10002707 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002708 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002709
Jani Nikula938fd8a2014-10-28 16:20:48 +02002710 nvif_mthd(disp->disp, 0, &args,
2711 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10002712}
2713
Ben Skeggsf20c6652016-11-04 17:20:36 +10002714/******************************************************************************
2715 * HDMI
2716 *****************************************************************************/
Ben Skeggs78951d22011-11-11 18:13:13 +10002717static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002718nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10002719{
2720 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10002721 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10002722 struct {
2723 struct nv50_disp_mthd_v1 base;
Ben Skeggsf20c6652016-11-04 17:20:36 +10002724 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Ben Skeggs120b0c32014-08-10 04:10:26 +10002725 } args = {
2726 .base.version = 1,
Ben Skeggsf20c6652016-11-04 17:20:36 +10002727 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2728 .base.hasht = nv_encoder->dcb->hasht,
2729 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2730 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10002731 };
Ben Skeggs78951d22011-11-11 18:13:13 +10002732
Ben Skeggs120b0c32014-08-10 04:10:26 +10002733 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10002734}
2735
Ben Skeggs78951d22011-11-11 18:13:13 +10002736static void
Ben Skeggsf20c6652016-11-04 17:20:36 +10002737nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10002738{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002739 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2740 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10002741 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10002742 struct {
2743 struct nv50_disp_mthd_v1 base;
2744 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002745 u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
Ben Skeggse00f2232014-08-10 04:10:26 +10002746 } args = {
2747 .base.version = 1,
2748 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
2749 .base.hasht = nv_encoder->dcb->hasht,
2750 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
2751 (0x0100 << nv_crtc->index),
2752 .pwr.state = 1,
2753 .pwr.rekey = 56, /* binary driver, and tegra, constant */
2754 };
2755 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002756 u32 max_ac_packet;
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002757 union hdmi_infoframe avi_frame;
2758 union hdmi_infoframe vendor_frame;
2759 int ret;
2760 int size;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002761
2762 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2763 if (!drm_detect_hdmi_monitor(nv_connector->edid))
2764 return;
2765
Shashank Sharma0c1f5282017-07-13 21:03:07 +05302766 ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi, mode,
2767 false);
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002768 if (!ret) {
2769 /* We have an AVI InfoFrame, populate it to the display */
2770 args.pwr.avi_infoframe_length
2771 = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
2772 }
2773
2774 ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi, mode);
2775 if (!ret) {
2776 /* We have a Vendor InfoFrame, populate it to the display */
2777 args.pwr.vendor_infoframe_length
2778 = hdmi_infoframe_pack(&vendor_frame,
2779 args.infoframes
2780 + args.pwr.avi_infoframe_length,
2781 17);
2782 }
2783
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002784 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10002785 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002786 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10002787 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10002788
Alastair Bridgewater34fd3e52017-04-11 13:11:18 -04002789 size = sizeof(args.base)
2790 + sizeof(args.pwr)
2791 + args.pwr.avi_infoframe_length
2792 + args.pwr.vendor_infoframe_length;
2793 nvif_mthd(disp->disp, 0, &args, size);
Ben Skeggsf20c6652016-11-04 17:20:36 +10002794 nv50_audio_enable(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10002795}
2796
2797/******************************************************************************
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002798 * MST
2799 *****************************************************************************/
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002800#define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
2801#define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
2802#define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
2803
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002804struct nv50_mstm {
2805 struct nouveau_encoder *outp;
2806
2807 struct drm_dp_mst_topology_mgr mgr;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002808 struct nv50_msto *msto[4];
2809
2810 bool modified;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002811 bool disabled;
2812 int links;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10002813};
2814
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002815struct nv50_mstc {
2816 struct nv50_mstm *mstm;
2817 struct drm_dp_mst_port *port;
2818 struct drm_connector connector;
2819
2820 struct drm_display_mode *native;
2821 struct edid *edid;
2822
2823 int pbn;
2824};
2825
2826struct nv50_msto {
2827 struct drm_encoder encoder;
2828
2829 struct nv50_head *head;
2830 struct nv50_mstc *mstc;
2831 bool disabled;
2832};
2833
2834static struct drm_dp_payload *
2835nv50_msto_payload(struct nv50_msto *msto)
2836{
2837 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2838 struct nv50_mstc *mstc = msto->mstc;
2839 struct nv50_mstm *mstm = mstc->mstm;
2840 int vcpi = mstc->port->vcpi.vcpi, i;
2841
2842 NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
2843 for (i = 0; i < mstm->mgr.max_payloads; i++) {
2844 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
2845 NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
2846 mstm->outp->base.base.name, i, payload->vcpi,
2847 payload->start_slot, payload->num_slots);
2848 }
2849
2850 for (i = 0; i < mstm->mgr.max_payloads; i++) {
2851 struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
2852 if (payload->vcpi == vcpi)
2853 return payload;
2854 }
2855
2856 return NULL;
2857}
2858
2859static void
2860nv50_msto_cleanup(struct nv50_msto *msto)
2861{
2862 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2863 struct nv50_mstc *mstc = msto->mstc;
2864 struct nv50_mstm *mstm = mstc->mstm;
2865
2866 NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
2867 if (mstc->port && mstc->port->vcpi.vcpi > 0 && !nv50_msto_payload(msto))
2868 drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
2869 if (msto->disabled) {
2870 msto->mstc = NULL;
2871 msto->head = NULL;
2872 msto->disabled = false;
2873 }
2874}
2875
2876static void
2877nv50_msto_prepare(struct nv50_msto *msto)
2878{
2879 struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
2880 struct nv50_mstc *mstc = msto->mstc;
2881 struct nv50_mstm *mstm = mstc->mstm;
2882 struct {
2883 struct nv50_disp_mthd_v1 base;
2884 struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
2885 } args = {
2886 .base.version = 1,
2887 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
2888 .base.hasht = mstm->outp->dcb->hasht,
2889 .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
2890 (0x0100 << msto->head->base.index),
2891 };
2892
2893 NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
2894 if (mstc->port && mstc->port->vcpi.vcpi > 0) {
2895 struct drm_dp_payload *payload = nv50_msto_payload(msto);
2896 if (payload) {
2897 args.vcpi.start_slot = payload->start_slot;
2898 args.vcpi.num_slots = payload->num_slots;
2899 args.vcpi.pbn = mstc->port->vcpi.pbn;
2900 args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
2901 }
2902 }
2903
2904 NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
2905 msto->encoder.name, msto->head->base.base.name,
2906 args.vcpi.start_slot, args.vcpi.num_slots,
2907 args.vcpi.pbn, args.vcpi.aligned_pbn);
2908 nvif_mthd(&drm->display->disp, 0, &args, sizeof(args));
2909}
2910
2911static int
2912nv50_msto_atomic_check(struct drm_encoder *encoder,
2913 struct drm_crtc_state *crtc_state,
2914 struct drm_connector_state *conn_state)
2915{
2916 struct nv50_mstc *mstc = nv50_mstc(conn_state->connector);
2917 struct nv50_mstm *mstm = mstc->mstm;
2918 int bpp = conn_state->connector->display_info.bpc * 3;
2919 int slots;
2920
2921 mstc->pbn = drm_dp_calc_pbn_mode(crtc_state->adjusted_mode.clock, bpp);
2922
2923 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
2924 if (slots < 0)
2925 return slots;
2926
2927 return nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
2928 mstc->native);
2929}
2930
2931static void
2932nv50_msto_enable(struct drm_encoder *encoder)
2933{
2934 struct nv50_head *head = nv50_head(encoder->crtc);
2935 struct nv50_msto *msto = nv50_msto(encoder);
2936 struct nv50_mstc *mstc = NULL;
2937 struct nv50_mstm *mstm = NULL;
2938 struct drm_connector *connector;
Gustavo Padovan875dd622017-05-11 16:10:46 -03002939 struct drm_connector_list_iter conn_iter;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002940 u8 proto, depth;
2941 int slots;
2942 bool r;
2943
Gustavo Padovan875dd622017-05-11 16:10:46 -03002944 drm_connector_list_iter_begin(encoder->dev, &conn_iter);
2945 drm_for_each_connector_iter(connector, &conn_iter) {
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002946 if (connector->state->best_encoder == &msto->encoder) {
2947 mstc = nv50_mstc(connector);
2948 mstm = mstc->mstm;
2949 break;
2950 }
2951 }
Gustavo Padovan875dd622017-05-11 16:10:46 -03002952 drm_connector_list_iter_end(&conn_iter);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002953
2954 if (WARN_ON(!mstc))
2955 return;
2956
Pandiyan, Dhinakaran1e797f52017-03-16 00:10:26 -07002957 slots = drm_dp_find_vcpi_slots(&mstm->mgr, mstc->pbn);
2958 r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, mstc->pbn, slots);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002959 WARN_ON(!r);
2960
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002961 if (!mstm->links++)
2962 nv50_outp_acquire(mstm->outp);
2963
2964 if (mstm->outp->link & 1)
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002965 proto = 0x8;
2966 else
2967 proto = 0x9;
2968
2969 switch (mstc->connector.display_info.bpc) {
2970 case 6: depth = 0x2; break;
2971 case 8: depth = 0x5; break;
2972 case 10:
2973 default: depth = 0x6; break;
2974 }
2975
2976 mstm->outp->update(mstm->outp, head->base.index,
2977 &head->base.base.state->adjusted_mode, proto, depth);
2978
2979 msto->head = head;
2980 msto->mstc = mstc;
2981 mstm->modified = true;
2982}
2983
2984static void
2985nv50_msto_disable(struct drm_encoder *encoder)
2986{
2987 struct nv50_msto *msto = nv50_msto(encoder);
2988 struct nv50_mstc *mstc = msto->mstc;
2989 struct nv50_mstm *mstm = mstc->mstm;
2990
2991 if (mstc->port)
2992 drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
2993
2994 mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
2995 mstm->modified = true;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10002996 if (!--mstm->links)
2997 mstm->disabled = true;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10002998 msto->disabled = true;
2999}
3000
3001static const struct drm_encoder_helper_funcs
3002nv50_msto_help = {
3003 .disable = nv50_msto_disable,
3004 .enable = nv50_msto_enable,
3005 .atomic_check = nv50_msto_atomic_check,
3006};
3007
3008static void
3009nv50_msto_destroy(struct drm_encoder *encoder)
3010{
3011 struct nv50_msto *msto = nv50_msto(encoder);
3012 drm_encoder_cleanup(&msto->encoder);
3013 kfree(msto);
3014}
3015
3016static const struct drm_encoder_funcs
3017nv50_msto = {
3018 .destroy = nv50_msto_destroy,
3019};
3020
3021static int
3022nv50_msto_new(struct drm_device *dev, u32 heads, const char *name, int id,
3023 struct nv50_msto **pmsto)
3024{
3025 struct nv50_msto *msto;
3026 int ret;
3027
3028 if (!(msto = *pmsto = kzalloc(sizeof(*msto), GFP_KERNEL)))
3029 return -ENOMEM;
3030
3031 ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
3032 DRM_MODE_ENCODER_DPMST, "%s-mst-%d", name, id);
3033 if (ret) {
3034 kfree(*pmsto);
3035 *pmsto = NULL;
3036 return ret;
3037 }
3038
3039 drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
3040 msto->encoder.possible_crtcs = heads;
3041 return 0;
3042}
3043
3044static struct drm_encoder *
3045nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
3046 struct drm_connector_state *connector_state)
3047{
3048 struct nv50_head *head = nv50_head(connector_state->crtc);
3049 struct nv50_mstc *mstc = nv50_mstc(connector);
3050 if (mstc->port) {
3051 struct nv50_mstm *mstm = mstc->mstm;
3052 return &mstm->msto[head->base.index]->encoder;
3053 }
3054 return NULL;
3055}
3056
3057static struct drm_encoder *
3058nv50_mstc_best_encoder(struct drm_connector *connector)
3059{
3060 struct nv50_mstc *mstc = nv50_mstc(connector);
3061 if (mstc->port) {
3062 struct nv50_mstm *mstm = mstc->mstm;
3063 return &mstm->msto[0]->encoder;
3064 }
3065 return NULL;
3066}
3067
3068static enum drm_mode_status
3069nv50_mstc_mode_valid(struct drm_connector *connector,
3070 struct drm_display_mode *mode)
3071{
3072 return MODE_OK;
3073}
3074
3075static int
3076nv50_mstc_get_modes(struct drm_connector *connector)
3077{
3078 struct nv50_mstc *mstc = nv50_mstc(connector);
3079 int ret = 0;
3080
3081 mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
3082 drm_mode_connector_update_edid_property(&mstc->connector, mstc->edid);
3083 if (mstc->edid) {
3084 ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
3085 drm_edid_to_eld(&mstc->connector, mstc->edid);
3086 }
3087
3088 if (!mstc->connector.display_info.bpc)
3089 mstc->connector.display_info.bpc = 8;
3090
3091 if (mstc->native)
3092 drm_mode_destroy(mstc->connector.dev, mstc->native);
3093 mstc->native = nouveau_conn_native_mode(&mstc->connector);
3094 return ret;
3095}
3096
3097static const struct drm_connector_helper_funcs
3098nv50_mstc_help = {
3099 .get_modes = nv50_mstc_get_modes,
3100 .mode_valid = nv50_mstc_mode_valid,
3101 .best_encoder = nv50_mstc_best_encoder,
3102 .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
3103};
3104
3105static enum drm_connector_status
3106nv50_mstc_detect(struct drm_connector *connector, bool force)
3107{
3108 struct nv50_mstc *mstc = nv50_mstc(connector);
3109 if (!mstc->port)
3110 return connector_status_disconnected;
3111 return drm_dp_mst_detect_port(connector, mstc->port->mgr, mstc->port);
3112}
3113
3114static void
3115nv50_mstc_destroy(struct drm_connector *connector)
3116{
3117 struct nv50_mstc *mstc = nv50_mstc(connector);
3118 drm_connector_cleanup(&mstc->connector);
3119 kfree(mstc);
3120}
3121
3122static const struct drm_connector_funcs
3123nv50_mstc = {
3124 .dpms = drm_atomic_helper_connector_dpms,
3125 .reset = nouveau_conn_reset,
3126 .detect = nv50_mstc_detect,
3127 .fill_modes = drm_helper_probe_single_connector_modes,
3128 .set_property = drm_atomic_helper_connector_set_property,
3129 .destroy = nv50_mstc_destroy,
3130 .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
3131 .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
3132 .atomic_set_property = nouveau_conn_atomic_set_property,
3133 .atomic_get_property = nouveau_conn_atomic_get_property,
3134};
3135
3136static int
3137nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
3138 const char *path, struct nv50_mstc **pmstc)
3139{
3140 struct drm_device *dev = mstm->outp->base.base.dev;
3141 struct nv50_mstc *mstc;
3142 int ret, i;
3143
3144 if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
3145 return -ENOMEM;
3146 mstc->mstm = mstm;
3147 mstc->port = port;
3148
3149 ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
3150 DRM_MODE_CONNECTOR_DisplayPort);
3151 if (ret) {
3152 kfree(*pmstc);
3153 *pmstc = NULL;
3154 return ret;
3155 }
3156
3157 drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
3158
3159 mstc->connector.funcs->reset(&mstc->connector);
3160 nouveau_conn_attach_properties(&mstc->connector);
3161
3162 for (i = 0; i < ARRAY_SIZE(mstm->msto) && mstm->msto; i++)
3163 drm_mode_connector_attach_encoder(&mstc->connector, &mstm->msto[i]->encoder);
3164
3165 drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
3166 drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
3167 drm_mode_connector_set_path_property(&mstc->connector, path);
3168 return 0;
3169}
3170
3171static void
3172nv50_mstm_cleanup(struct nv50_mstm *mstm)
3173{
3174 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
3175 struct drm_encoder *encoder;
3176 int ret;
3177
3178 NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
3179 ret = drm_dp_check_act_status(&mstm->mgr);
3180
3181 ret = drm_dp_update_payload_part2(&mstm->mgr);
3182
3183 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
3184 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
3185 struct nv50_msto *msto = nv50_msto(encoder);
3186 struct nv50_mstc *mstc = msto->mstc;
3187 if (mstc && mstc->mstm == mstm)
3188 nv50_msto_cleanup(msto);
3189 }
3190 }
3191
3192 mstm->modified = false;
3193}
3194
3195static void
3196nv50_mstm_prepare(struct nv50_mstm *mstm)
3197{
3198 struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
3199 struct drm_encoder *encoder;
3200 int ret;
3201
3202 NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
3203 ret = drm_dp_update_payload_part1(&mstm->mgr);
3204
3205 drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
3206 if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
3207 struct nv50_msto *msto = nv50_msto(encoder);
3208 struct nv50_mstc *mstc = msto->mstc;
3209 if (mstc && mstc->mstm == mstm)
3210 nv50_msto_prepare(msto);
3211 }
3212 }
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003213
3214 if (mstm->disabled) {
3215 if (!mstm->links)
3216 nv50_outp_release(mstm->outp);
3217 mstm->disabled = false;
3218 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003219}
3220
3221static void
3222nv50_mstm_hotplug(struct drm_dp_mst_topology_mgr *mgr)
3223{
3224 struct nv50_mstm *mstm = nv50_mstm(mgr);
3225 drm_kms_helper_hotplug_event(mstm->outp->base.base.dev);
3226}
3227
3228static void
3229nv50_mstm_destroy_connector(struct drm_dp_mst_topology_mgr *mgr,
3230 struct drm_connector *connector)
3231{
3232 struct nouveau_drm *drm = nouveau_drm(connector->dev);
3233 struct nv50_mstc *mstc = nv50_mstc(connector);
3234
3235 drm_connector_unregister(&mstc->connector);
3236
3237 drm_modeset_lock_all(drm->dev);
3238 drm_fb_helper_remove_one_connector(&drm->fbcon->helper, &mstc->connector);
3239 mstc->port = NULL;
3240 drm_modeset_unlock_all(drm->dev);
3241
3242 drm_connector_unreference(&mstc->connector);
3243}
3244
3245static void
3246nv50_mstm_register_connector(struct drm_connector *connector)
3247{
3248 struct nouveau_drm *drm = nouveau_drm(connector->dev);
3249
3250 drm_modeset_lock_all(drm->dev);
3251 drm_fb_helper_add_one_connector(&drm->fbcon->helper, connector);
3252 drm_modeset_unlock_all(drm->dev);
3253
3254 drm_connector_register(connector);
3255}
3256
3257static struct drm_connector *
3258nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
3259 struct drm_dp_mst_port *port, const char *path)
3260{
3261 struct nv50_mstm *mstm = nv50_mstm(mgr);
3262 struct nv50_mstc *mstc;
3263 int ret;
3264
3265 ret = nv50_mstc_new(mstm, port, path, &mstc);
3266 if (ret) {
3267 if (mstc)
3268 mstc->connector.funcs->destroy(&mstc->connector);
3269 return NULL;
3270 }
3271
3272 return &mstc->connector;
3273}
3274
3275static const struct drm_dp_mst_topology_cbs
3276nv50_mstm = {
3277 .add_connector = nv50_mstm_add_connector,
3278 .register_connector = nv50_mstm_register_connector,
3279 .destroy_connector = nv50_mstm_destroy_connector,
3280 .hotplug = nv50_mstm_hotplug,
3281};
3282
3283void
3284nv50_mstm_service(struct nv50_mstm *mstm)
3285{
3286 struct drm_dp_aux *aux = mstm->mgr.aux;
3287 bool handled = true;
3288 int ret;
3289 u8 esi[8] = {};
3290
3291 while (handled) {
3292 ret = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
3293 if (ret != 8) {
3294 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
3295 return;
3296 }
3297
3298 drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
3299 if (!handled)
3300 break;
3301
3302 drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1], 3);
3303 }
3304}
3305
3306void
3307nv50_mstm_remove(struct nv50_mstm *mstm)
3308{
3309 if (mstm)
3310 drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
3311}
3312
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003313static int
3314nv50_mstm_enable(struct nv50_mstm *mstm, u8 dpcd, int state)
3315{
3316 struct nouveau_encoder *outp = mstm->outp;
3317 struct {
3318 struct nv50_disp_mthd_v1 base;
3319 struct nv50_disp_sor_dp_mst_link_v0 mst;
3320 } args = {
3321 .base.version = 1,
3322 .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
3323 .base.hasht = outp->dcb->hasht,
3324 .base.hashm = outp->dcb->hashm,
3325 .mst.state = state,
3326 };
3327 struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
3328 struct nvif_object *disp = &drm->display->disp;
3329 int ret;
3330
3331 if (dpcd >= 0x12) {
3332 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CTRL, &dpcd);
3333 if (ret < 0)
3334 return ret;
3335
3336 dpcd &= ~DP_MST_EN;
3337 if (state)
3338 dpcd |= DP_MST_EN;
3339
3340 ret = drm_dp_dpcd_writeb(mstm->mgr.aux, DP_MSTM_CTRL, dpcd);
3341 if (ret < 0)
3342 return ret;
3343 }
3344
3345 return nvif_mthd(disp, 0, &args, sizeof(args));
3346}
3347
3348int
3349nv50_mstm_detect(struct nv50_mstm *mstm, u8 dpcd[8], int allow)
3350{
3351 int ret, state = 0;
3352
3353 if (!mstm)
3354 return 0;
3355
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10003356 if (dpcd[0] >= 0x12) {
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003357 ret = drm_dp_dpcd_readb(mstm->mgr.aux, DP_MSTM_CAP, &dpcd[1]);
3358 if (ret < 0)
3359 return ret;
3360
Ben Skeggs3ca03ca2016-11-07 14:51:53 +10003361 if (!(dpcd[1] & DP_MST_CAP))
3362 dpcd[0] = 0x11;
3363 else
3364 state = allow;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003365 }
3366
3367 ret = nv50_mstm_enable(mstm, dpcd[0], state);
3368 if (ret)
3369 return ret;
3370
3371 ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, state);
3372 if (ret)
3373 return nv50_mstm_enable(mstm, dpcd[0], 0);
3374
3375 return mstm->mgr.mst_state;
3376}
3377
3378static void
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003379nv50_mstm_fini(struct nv50_mstm *mstm)
3380{
3381 if (mstm && mstm->mgr.mst_state)
3382 drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
3383}
3384
3385static void
3386nv50_mstm_init(struct nv50_mstm *mstm)
3387{
3388 if (mstm && mstm->mgr.mst_state)
3389 drm_dp_mst_topology_mgr_resume(&mstm->mgr);
3390}
3391
3392static void
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003393nv50_mstm_del(struct nv50_mstm **pmstm)
3394{
3395 struct nv50_mstm *mstm = *pmstm;
3396 if (mstm) {
3397 kfree(*pmstm);
3398 *pmstm = NULL;
3399 }
3400}
3401
3402static int
3403nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
3404 int conn_base_id, struct nv50_mstm **pmstm)
3405{
3406 const int max_payloads = hweight8(outp->dcb->heads);
3407 struct drm_device *dev = outp->base.base.dev;
3408 struct nv50_mstm *mstm;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003409 int ret, i;
3410 u8 dpcd;
3411
3412 /* This is a workaround for some monitors not functioning
3413 * correctly in MST mode on initial module load. I think
3414 * some bad interaction with the VBIOS may be responsible.
3415 *
3416 * A good ol' off and on again seems to work here ;)
3417 */
3418 ret = drm_dp_dpcd_readb(aux, DP_DPCD_REV, &dpcd);
3419 if (ret >= 0 && dpcd >= 0x12)
3420 drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003421
3422 if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
3423 return -ENOMEM;
3424 mstm->outp = outp;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003425 mstm->mgr.cbs = &nv50_mstm;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003426
Dhinakaran Pandiyan7b0a89a2017-01-24 15:49:29 -08003427 ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003428 max_payloads, conn_base_id);
3429 if (ret)
3430 return ret;
3431
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003432 for (i = 0; i < max_payloads; i++) {
3433 ret = nv50_msto_new(dev, outp->dcb->heads, outp->base.base.name,
3434 i, &mstm->msto[i]);
3435 if (ret)
3436 return ret;
3437 }
3438
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003439 return 0;
3440}
3441
3442/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10003443 * SOR
3444 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003445static void
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003446nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
3447 struct drm_display_mode *mode, u8 proto, u8 depth)
Ben Skeggse84a35a2014-06-05 10:59:55 +10003448{
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003449 struct nv50_dmac *core = &nv50_mast(nv_encoder->base.base.dev)->base;
3450 u32 *push;
3451
3452 if (!mode) {
3453 nv_encoder->ctrl &= ~BIT(head);
3454 if (!(nv_encoder->ctrl & 0x0000000f))
3455 nv_encoder->ctrl = 0;
3456 } else {
3457 nv_encoder->ctrl |= proto << 8;
3458 nv_encoder->ctrl |= BIT(head);
3459 }
3460
3461 if ((push = evo_wait(core, 6))) {
3462 if (core->base.user.oclass < GF110_DISP_CORE_CHANNEL_DMA) {
3463 if (mode) {
3464 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3465 nv_encoder->ctrl |= 0x00001000;
3466 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3467 nv_encoder->ctrl |= 0x00002000;
3468 nv_encoder->ctrl |= depth << 16;
3469 }
Ben Skeggse84a35a2014-06-05 10:59:55 +10003470 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003471 } else {
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003472 if (mode) {
3473 u32 magic = 0x31ec6000 | (head << 25);
3474 u32 syncs = 0x00000001;
3475 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3476 syncs |= 0x00000008;
3477 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3478 syncs |= 0x00000010;
3479 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3480 magic |= 0x00000001;
3481
3482 evo_mthd(push, 0x0404 + (head * 0x300), 2);
3483 evo_data(push, syncs | (depth << 6));
3484 evo_data(push, magic);
3485 }
Ben Skeggse84a35a2014-06-05 10:59:55 +10003486 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003487 }
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003488 evo_data(push, nv_encoder->ctrl);
3489 evo_kick(push, core);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003490 }
3491}
3492
3493static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003494nv50_sor_disable(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10003495{
3496 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003497 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003498
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003499 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10003500
3501 if (nv_crtc) {
Ben Skeggs839ca902016-11-04 17:20:36 +10003502 struct nvkm_i2c_aux *aux = nv_encoder->aux;
3503 u8 pwr;
3504
3505 if (aux) {
3506 int ret = nvkm_rdaux(aux, DP_SET_POWER, &pwr, 1);
3507 if (ret == 0) {
3508 pwr &= ~DP_SET_POWER_MASK;
3509 pwr |= DP_SET_POWER_D3;
3510 nvkm_wraux(aux, DP_SET_POWER, &pwr, 1);
3511 }
3512 }
3513
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003514 nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003515 nv50_audio_disable(encoder, nv_crtc);
3516 nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003517 nv50_outp_release(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003518 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10003519}
3520
3521static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003522nv50_sor_enable(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003523{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003524 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3525 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10003526 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003527 struct {
3528 struct nv50_disp_mthd_v1 base;
3529 struct nv50_disp_sor_lvds_script_v0 lvds;
3530 } lvds = {
3531 .base.version = 1,
3532 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
3533 .base.hasht = nv_encoder->dcb->hasht,
3534 .base.hashm = nv_encoder->dcb->hashm,
3535 };
Ben Skeggse225f442012-11-21 14:40:21 +10003536 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10003537 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10003538 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003539 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10003540 struct nvbios *bios = &drm->vbios;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003541 u8 proto = 0xf;
3542 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003543
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003544 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003545 nv_encoder->crtc = encoder->crtc;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003546 nv50_outp_acquire(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10003547
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003548 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10003549 case DCB_OUTPUT_TMDS:
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003550 if (nv_encoder->link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05003551 proto = 0x1;
3552 /* Only enable dual-link if:
3553 * - Need to (i.e. rate > 165MHz)
3554 * - DCB says we can
3555 * - Not an HDMI monitor, since there's no dual-link
3556 * on HDMI.
3557 */
3558 if (mode->clock >= 165000 &&
3559 nv_encoder->dcb->duallink_possible &&
3560 !drm_detect_hdmi_monitor(nv_connector->edid))
3561 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003562 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003563 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003564 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10003565
Ben Skeggsf20c6652016-11-04 17:20:36 +10003566 nv50_hdmi_enable(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003567 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10003568 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003569 proto = 0x0;
3570
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003571 if (bios->fp_no_ddc) {
3572 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003573 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003574 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003575 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003576 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10003577 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003578 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003579 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003580 } else
3581 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003582 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003583 }
3584
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003585 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003586 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003587 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003588 } else {
3589 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003590 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003591 }
3592
3593 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003594 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003595 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10003596
Ben Skeggsa3761fa2014-08-10 04:10:27 +10003597 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003598 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10003599 case DCB_OUTPUT_DP:
Ben Skeggsf20c6652016-11-04 17:20:36 +10003600 if (nv_connector->base.display_info.bpc == 6)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003601 depth = 0x2;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003602 else
3603 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003604 depth = 0x5;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003605 else
Ben Skeggsbf2c8862012-11-21 14:49:54 +10003606 depth = 0x6;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003607
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003608 if (nv_encoder->link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003609 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003610 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10003611 proto = 0x9;
Ben Skeggsf20c6652016-11-04 17:20:36 +10003612
3613 nv50_audio_enable(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10003614 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003615 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10003616 BUG();
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10003617 break;
3618 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10003619
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003620 nv_encoder->update(nv_encoder, nv_crtc->index, mode, proto, depth);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003621}
3622
Ben Skeggsf20c6652016-11-04 17:20:36 +10003623static const struct drm_encoder_helper_funcs
3624nv50_sor_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10003625 .atomic_check = nv50_outp_atomic_check,
3626 .enable = nv50_sor_enable,
3627 .disable = nv50_sor_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10003628};
3629
Ben Skeggs83fc0832011-07-05 13:08:40 +10003630static void
Ben Skeggse225f442012-11-21 14:40:21 +10003631nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003632{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003633 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3634 nv50_mstm_del(&nv_encoder->dp.mstm);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003635 drm_encoder_cleanup(encoder);
3636 kfree(encoder);
3637}
3638
Ben Skeggsf20c6652016-11-04 17:20:36 +10003639static const struct drm_encoder_funcs
3640nv50_sor_func = {
Ben Skeggse225f442012-11-21 14:40:21 +10003641 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10003642};
3643
3644static int
Ben Skeggse225f442012-11-21 14:40:21 +10003645nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10003646{
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003647 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggs5ed50202013-02-11 20:15:03 +10003648 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003649 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10003650 struct nouveau_encoder *nv_encoder;
3651 struct drm_encoder *encoder;
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003652 int type, ret;
Ben Skeggs5ed50202013-02-11 20:15:03 +10003653
3654 switch (dcbe->type) {
3655 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
3656 case DCB_OUTPUT_TMDS:
3657 case DCB_OUTPUT_DP:
3658 default:
3659 type = DRM_MODE_ENCODER_TMDS;
3660 break;
3661 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10003662
3663 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
3664 if (!nv_encoder)
3665 return -ENOMEM;
3666 nv_encoder->dcb = dcbe;
Ben Skeggsd665c7e2016-11-04 17:20:36 +10003667 nv_encoder->update = nv50_sor_update;
Ben Skeggs83fc0832011-07-05 13:08:40 +10003668
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003669 encoder = to_drm_encoder(nv_encoder);
3670 encoder->possible_crtcs = dcbe->heads;
3671 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10003672 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
3673 "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003674 drm_encoder_helper_add(encoder, &nv50_sor_help);
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003675
3676 drm_mode_connector_attach_encoder(connector, encoder);
3677
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003678 if (dcbe->type == DCB_OUTPUT_DP) {
3679 struct nvkm_i2c_aux *aux =
3680 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
3681 if (aux) {
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003682 nv_encoder->i2c = &nv_connector->aux.ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003683 nv_encoder->aux = aux;
3684 }
Ben Skeggs52aa30f2016-11-04 17:20:36 +10003685
3686 /*TODO: Use DP Info Table to check for support. */
3687 if (nv50_disp(encoder->dev)->disp->oclass >= GF110_DISP) {
3688 ret = nv50_mstm_new(nv_encoder, &nv_connector->aux, 16,
3689 nv_connector->base.base.id,
3690 &nv_encoder->dp.mstm);
3691 if (ret)
3692 return ret;
3693 }
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003694 } else {
3695 struct nvkm_i2c_bus *bus =
3696 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
3697 if (bus)
3698 nv_encoder->i2c = &bus->i2c;
3699 }
3700
Ben Skeggs83fc0832011-07-05 13:08:40 +10003701 return 0;
3702}
Ben Skeggs26f6d882011-07-04 16:25:18 +10003703
3704/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10003705 * PIOR
3706 *****************************************************************************/
Ben Skeggs839ca902016-11-04 17:20:36 +10003707static int
3708nv50_pior_atomic_check(struct drm_encoder *encoder,
3709 struct drm_crtc_state *crtc_state,
3710 struct drm_connector_state *conn_state)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003711{
Ben Skeggs839ca902016-11-04 17:20:36 +10003712 int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
3713 if (ret)
3714 return ret;
3715 crtc_state->adjusted_mode.clock *= 2;
3716 return 0;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003717}
3718
3719static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003720nv50_pior_disable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003721{
Ben Skeggsf20c6652016-11-04 17:20:36 +10003722 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3723 struct nv50_mast *mast = nv50_mast(encoder->dev);
3724 const int or = nv_encoder->or;
3725 u32 *push;
3726
3727 if (nv_encoder->crtc) {
Ben Skeggsf20c6652016-11-04 17:20:36 +10003728 push = evo_wait(mast, 4);
3729 if (push) {
3730 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
3731 evo_mthd(push, 0x0700 + (or * 0x040), 1);
3732 evo_data(push, 0x00000000);
3733 }
3734 evo_kick(push, mast);
3735 }
3736 }
3737
3738 nv_encoder->crtc = NULL;
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003739 nv50_outp_release(nv_encoder);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003740}
3741
3742static void
Ben Skeggs839ca902016-11-04 17:20:36 +10003743nv50_pior_enable(struct drm_encoder *encoder)
Ben Skeggseb6313a2013-02-11 09:52:58 +10003744{
3745 struct nv50_mast *mast = nv50_mast(encoder->dev);
3746 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
3747 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
3748 struct nouveau_connector *nv_connector;
Ben Skeggs839ca902016-11-04 17:20:36 +10003749 struct drm_display_mode *mode = &nv_crtc->base.state->adjusted_mode;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003750 u8 owner = 1 << nv_crtc->index;
3751 u8 proto, depth;
3752 u32 *push;
3753
Ben Skeggs6c22ea32017-05-19 23:59:35 +10003754 nv50_outp_acquire(nv_encoder);
3755
Ben Skeggseb6313a2013-02-11 09:52:58 +10003756 nv_connector = nouveau_encoder_connector_get(nv_encoder);
3757 switch (nv_connector->base.display_info.bpc) {
3758 case 10: depth = 0x6; break;
3759 case 8: depth = 0x5; break;
3760 case 6: depth = 0x2; break;
3761 default: depth = 0x0; break;
3762 }
3763
3764 switch (nv_encoder->dcb->type) {
3765 case DCB_OUTPUT_TMDS:
3766 case DCB_OUTPUT_DP:
3767 proto = 0x0;
3768 break;
3769 default:
Ben Skeggsaf7db032016-03-03 12:56:33 +10003770 BUG();
Ben Skeggseb6313a2013-02-11 09:52:58 +10003771 break;
3772 }
3773
Ben Skeggseb6313a2013-02-11 09:52:58 +10003774 push = evo_wait(mast, 8);
3775 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10003776 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10003777 u32 ctrl = (depth << 16) | (proto << 8) | owner;
3778 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
3779 ctrl |= 0x00001000;
3780 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
3781 ctrl |= 0x00002000;
3782 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
3783 evo_data(push, ctrl);
3784 }
3785
3786 evo_kick(push, mast);
3787 }
3788
3789 nv_encoder->crtc = encoder->crtc;
3790}
3791
Ben Skeggsf20c6652016-11-04 17:20:36 +10003792static const struct drm_encoder_helper_funcs
3793nv50_pior_help = {
Ben Skeggs839ca902016-11-04 17:20:36 +10003794 .atomic_check = nv50_pior_atomic_check,
3795 .enable = nv50_pior_enable,
3796 .disable = nv50_pior_disable,
Ben Skeggsf20c6652016-11-04 17:20:36 +10003797};
Ben Skeggseb6313a2013-02-11 09:52:58 +10003798
3799static void
3800nv50_pior_destroy(struct drm_encoder *encoder)
3801{
3802 drm_encoder_cleanup(encoder);
3803 kfree(encoder);
3804}
3805
Ben Skeggsf20c6652016-11-04 17:20:36 +10003806static const struct drm_encoder_funcs
3807nv50_pior_func = {
Ben Skeggseb6313a2013-02-11 09:52:58 +10003808 .destroy = nv50_pior_destroy,
3809};
3810
3811static int
3812nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
3813{
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003814 struct nouveau_connector *nv_connector = nouveau_connector(connector);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003815 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003816 struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003817 struct nvkm_i2c_bus *bus = NULL;
3818 struct nvkm_i2c_aux *aux = NULL;
3819 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003820 struct nouveau_encoder *nv_encoder;
3821 struct drm_encoder *encoder;
3822 int type;
3823
3824 switch (dcbe->type) {
3825 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003826 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
3827 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003828 type = DRM_MODE_ENCODER_TMDS;
3829 break;
3830 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003831 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
Ben Skeggsdf8dc972017-03-01 09:42:04 +10003832 ddc = aux ? &nv_connector->aux.ddc : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003833 type = DRM_MODE_ENCODER_TMDS;
3834 break;
3835 default:
3836 return -ENODEV;
3837 }
3838
3839 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
3840 if (!nv_encoder)
3841 return -ENOMEM;
3842 nv_encoder->dcb = dcbe;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003843 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10003844 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10003845
3846 encoder = to_drm_encoder(nv_encoder);
3847 encoder->possible_crtcs = dcbe->heads;
3848 encoder->possible_clones = 0;
Ben Skeggs5a223da2016-11-04 17:20:36 +10003849 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
3850 "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
Ben Skeggsf20c6652016-11-04 17:20:36 +10003851 drm_encoder_helper_add(encoder, &nv50_pior_help);
Ben Skeggseb6313a2013-02-11 09:52:58 +10003852
3853 drm_mode_connector_attach_encoder(connector, encoder);
3854 return 0;
3855}
3856
3857/******************************************************************************
Ben Skeggs839ca902016-11-04 17:20:36 +10003858 * Atomic
3859 *****************************************************************************/
3860
3861static void
3862nv50_disp_atomic_commit_core(struct nouveau_drm *drm, u32 interlock)
3863{
3864 struct nv50_disp *disp = nv50_disp(drm->dev);
3865 struct nv50_dmac *core = &disp->mast.base;
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003866 struct nv50_mstm *mstm;
3867 struct drm_encoder *encoder;
Ben Skeggs839ca902016-11-04 17:20:36 +10003868 u32 *push;
3869
3870 NV_ATOMIC(drm, "commit core %08x\n", interlock);
3871
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003872 drm_for_each_encoder(encoder, drm->dev) {
3873 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
3874 mstm = nouveau_encoder(encoder)->dp.mstm;
3875 if (mstm && mstm->modified)
3876 nv50_mstm_prepare(mstm);
3877 }
3878 }
3879
Ben Skeggs839ca902016-11-04 17:20:36 +10003880 if ((push = evo_wait(core, 5))) {
3881 evo_mthd(push, 0x0084, 1);
3882 evo_data(push, 0x80000000);
3883 evo_mthd(push, 0x0080, 2);
3884 evo_data(push, interlock);
3885 evo_data(push, 0x00000000);
3886 nouveau_bo_wr32(disp->sync, 0, 0x00000000);
3887 evo_kick(push, core);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10003888 if (nvif_msec(&drm->client.device, 2000ULL,
Ben Skeggs839ca902016-11-04 17:20:36 +10003889 if (nouveau_bo_rd32(disp->sync, 0))
3890 break;
3891 usleep_range(1, 2);
3892 ) < 0)
3893 NV_ERROR(drm, "EVO timeout\n");
3894 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10003895
3896 drm_for_each_encoder(encoder, drm->dev) {
3897 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
3898 mstm = nouveau_encoder(encoder)->dp.mstm;
3899 if (mstm && mstm->modified)
3900 nv50_mstm_cleanup(mstm);
3901 }
3902 }
Ben Skeggs839ca902016-11-04 17:20:36 +10003903}
3904
3905static void
3906nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
3907{
3908 struct drm_device *dev = state->dev;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003909 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10003910 struct drm_crtc *crtc;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003911 struct drm_plane_state *new_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10003912 struct drm_plane *plane;
3913 struct nouveau_drm *drm = nouveau_drm(dev);
3914 struct nv50_disp *disp = nv50_disp(dev);
3915 struct nv50_atom *atom = nv50_atom(state);
3916 struct nv50_outp_atom *outp, *outt;
3917 u32 interlock_core = 0;
3918 u32 interlock_chan = 0;
3919 int i;
3920
3921 NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
3922 drm_atomic_helper_wait_for_fences(dev, state, false);
3923 drm_atomic_helper_wait_for_dependencies(state);
3924 drm_atomic_helper_update_legacy_modeset_state(dev, state);
3925
3926 if (atom->lock_core)
3927 mutex_lock(&disp->mutex);
3928
3929 /* Disable head(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003930 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
3931 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10003932 struct nv50_head *head = nv50_head(crtc);
3933
3934 NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
3935 asyh->clr.mask, asyh->set.mask);
3936
3937 if (asyh->clr.mask) {
3938 nv50_head_flush_clr(head, asyh, atom->flush_disable);
3939 interlock_core |= 1;
3940 }
3941 }
3942
3943 /* Disable plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02003944 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
3945 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10003946 struct nv50_wndw *wndw = nv50_wndw(plane);
3947
3948 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
3949 asyw->clr.mask, asyw->set.mask);
3950 if (!asyw->clr.mask)
3951 continue;
3952
3953 interlock_chan |= nv50_wndw_flush_clr(wndw, interlock_core,
3954 atom->flush_disable,
3955 asyw);
3956 }
3957
3958 /* Disable output path(s). */
3959 list_for_each_entry(outp, &atom->outp, head) {
3960 const struct drm_encoder_helper_funcs *help;
3961 struct drm_encoder *encoder;
3962
3963 encoder = outp->encoder;
3964 help = encoder->helper_private;
3965
3966 NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
3967 outp->clr.mask, outp->set.mask);
3968
3969 if (outp->clr.mask) {
3970 help->disable(encoder);
3971 interlock_core |= 1;
3972 if (outp->flush_disable) {
3973 nv50_disp_atomic_commit_core(drm, interlock_chan);
3974 interlock_core = 0;
3975 interlock_chan = 0;
3976 }
3977 }
3978 }
3979
3980 /* Flush disable. */
3981 if (interlock_core) {
3982 if (atom->flush_disable) {
3983 nv50_disp_atomic_commit_core(drm, interlock_chan);
3984 interlock_core = 0;
3985 interlock_chan = 0;
3986 }
3987 }
3988
3989 /* Update output path(s). */
3990 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
3991 const struct drm_encoder_helper_funcs *help;
3992 struct drm_encoder *encoder;
3993
3994 encoder = outp->encoder;
3995 help = encoder->helper_private;
3996
3997 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
3998 outp->set.mask, outp->clr.mask);
3999
4000 if (outp->set.mask) {
4001 help->enable(encoder);
4002 interlock_core = 1;
4003 }
4004
4005 list_del(&outp->head);
4006 kfree(outp);
4007 }
4008
4009 /* Update head(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004010 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4011 struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004012 struct nv50_head *head = nv50_head(crtc);
4013
4014 NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
4015 asyh->set.mask, asyh->clr.mask);
4016
4017 if (asyh->set.mask) {
4018 nv50_head_flush_set(head, asyh);
4019 interlock_core = 1;
4020 }
4021 }
4022
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004023 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4024 if (new_crtc_state->event)
Ben Skeggs2b507892017-01-24 09:32:26 +10004025 drm_crtc_vblank_get(crtc);
4026 }
4027
Ben Skeggs839ca902016-11-04 17:20:36 +10004028 /* Update plane(s). */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004029 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
4030 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004031 struct nv50_wndw *wndw = nv50_wndw(plane);
4032
4033 NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
4034 asyw->set.mask, asyw->clr.mask);
4035 if ( !asyw->set.mask &&
4036 (!asyw->clr.mask || atom->flush_disable))
4037 continue;
4038
4039 interlock_chan |= nv50_wndw_flush_set(wndw, interlock_core, asyw);
4040 }
4041
4042 /* Flush update. */
4043 if (interlock_core) {
4044 if (!interlock_chan && atom->state.legacy_cursor_update) {
4045 u32 *push = evo_wait(&disp->mast, 2);
4046 if (push) {
4047 evo_mthd(push, 0x0080, 1);
4048 evo_data(push, 0x00000000);
4049 evo_kick(push, &disp->mast);
4050 }
4051 } else {
4052 nv50_disp_atomic_commit_core(drm, interlock_chan);
4053 }
4054 }
4055
4056 if (atom->lock_core)
4057 mutex_unlock(&disp->mutex);
4058
4059 /* Wait for HW to signal completion. */
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004060 for_each_new_plane_in_state(state, plane, new_plane_state, i) {
4061 struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004062 struct nv50_wndw *wndw = nv50_wndw(plane);
4063 int ret = nv50_wndw_wait_armed(wndw, asyw);
4064 if (ret)
4065 NV_ERROR(drm, "%s: timeout\n", plane->name);
4066 }
4067
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004068 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4069 if (new_crtc_state->event) {
Ben Skeggs839ca902016-11-04 17:20:36 +10004070 unsigned long flags;
Mario Kleinerbd9f6602016-11-23 07:58:54 +01004071 /* Get correct count/ts if racing with vblank irq */
Daniel Vetterca814b22017-05-24 16:51:47 +02004072 drm_crtc_accurate_vblank_count(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10004073 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004074 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Ben Skeggs839ca902016-11-04 17:20:36 +10004075 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004076 new_crtc_state->event = NULL;
Ben Skeggs2b507892017-01-24 09:32:26 +10004077 drm_crtc_vblank_put(crtc);
Ben Skeggs839ca902016-11-04 17:20:36 +10004078 }
4079 }
4080
4081 drm_atomic_helper_commit_hw_done(state);
4082 drm_atomic_helper_cleanup_planes(dev, state);
4083 drm_atomic_helper_commit_cleanup_done(state);
4084 drm_atomic_state_put(state);
4085}
4086
4087static void
4088nv50_disp_atomic_commit_work(struct work_struct *work)
4089{
4090 struct drm_atomic_state *state =
4091 container_of(work, typeof(*state), commit_work);
4092 nv50_disp_atomic_commit_tail(state);
4093}
4094
4095static int
4096nv50_disp_atomic_commit(struct drm_device *dev,
4097 struct drm_atomic_state *state, bool nonblock)
4098{
4099 struct nouveau_drm *drm = nouveau_drm(dev);
4100 struct nv50_disp *disp = nv50_disp(dev);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004101 struct drm_plane_state *old_plane_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004102 struct drm_plane *plane;
4103 struct drm_crtc *crtc;
4104 bool active = false;
4105 int ret, i;
4106
4107 ret = pm_runtime_get_sync(dev->dev);
4108 if (ret < 0 && ret != -EACCES)
4109 return ret;
4110
4111 ret = drm_atomic_helper_setup_commit(state, nonblock);
4112 if (ret)
4113 goto done;
4114
4115 INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
4116
4117 ret = drm_atomic_helper_prepare_planes(dev, state);
4118 if (ret)
4119 goto done;
4120
4121 if (!nonblock) {
4122 ret = drm_atomic_helper_wait_for_fences(dev, state, true);
4123 if (ret)
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02004124 goto err_cleanup;
Ben Skeggs839ca902016-11-04 17:20:36 +10004125 }
4126
Maarten Lankhorst85726362017-07-11 16:33:05 +02004127 ret = drm_atomic_helper_swap_state(state, true);
4128 if (ret)
4129 goto err_cleanup;
4130
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004131 for_each_old_plane_in_state(state, plane, old_plane_state, i) {
4132 struct nv50_wndw_atom *asyw = nv50_wndw_atom(old_plane_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004133 struct nv50_wndw *wndw = nv50_wndw(plane);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004134
Ben Skeggs839ca902016-11-04 17:20:36 +10004135 if (asyw->set.image) {
4136 asyw->ntfy.handle = wndw->dmac->sync.handle;
4137 asyw->ntfy.offset = wndw->ntfy;
4138 asyw->ntfy.awaken = false;
4139 asyw->set.ntfy = true;
4140 nouveau_bo_wr32(disp->sync, wndw->ntfy / 4, 0x00000000);
4141 wndw->ntfy ^= 0x10;
4142 }
4143 }
4144
Ben Skeggs839ca902016-11-04 17:20:36 +10004145 drm_atomic_state_get(state);
4146
4147 if (nonblock)
4148 queue_work(system_unbound_wq, &state->commit_work);
4149 else
4150 nv50_disp_atomic_commit_tail(state);
4151
4152 drm_for_each_crtc(crtc, dev) {
4153 if (crtc->state->enable) {
4154 if (!drm->have_disp_power_ref) {
4155 drm->have_disp_power_ref = true;
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02004156 return 0;
Ben Skeggs839ca902016-11-04 17:20:36 +10004157 }
4158 active = true;
4159 break;
4160 }
4161 }
4162
4163 if (!active && drm->have_disp_power_ref) {
4164 pm_runtime_put_autosuspend(dev->dev);
4165 drm->have_disp_power_ref = false;
4166 }
4167
Maarten Lankhorst813a7e12017-07-11 16:33:03 +02004168err_cleanup:
4169 if (ret)
4170 drm_atomic_helper_cleanup_planes(dev, state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004171done:
4172 pm_runtime_put_autosuspend(dev->dev);
4173 return ret;
4174}
4175
4176static struct nv50_outp_atom *
4177nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
4178{
4179 struct nv50_outp_atom *outp;
4180
4181 list_for_each_entry(outp, &atom->outp, head) {
4182 if (outp->encoder == encoder)
4183 return outp;
4184 }
4185
4186 outp = kzalloc(sizeof(*outp), GFP_KERNEL);
4187 if (!outp)
4188 return ERR_PTR(-ENOMEM);
4189
4190 list_add(&outp->head, &atom->outp);
4191 outp->encoder = encoder;
4192 return outp;
4193}
4194
4195static int
4196nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004197 struct drm_connector_state *old_connector_state)
Ben Skeggs839ca902016-11-04 17:20:36 +10004198{
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004199 struct drm_encoder *encoder = old_connector_state->best_encoder;
4200 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004201 struct drm_crtc *crtc;
4202 struct nv50_outp_atom *outp;
4203
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004204 if (!(crtc = old_connector_state->crtc))
Ben Skeggs839ca902016-11-04 17:20:36 +10004205 return 0;
4206
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004207 old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
4208 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
4209 if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10004210 outp = nv50_disp_outp_atomic_add(atom, encoder);
4211 if (IS_ERR(outp))
4212 return PTR_ERR(outp);
4213
4214 if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
4215 outp->flush_disable = true;
4216 atom->flush_disable = true;
4217 }
4218 outp->clr.ctrl = true;
4219 atom->lock_core = true;
4220 }
4221
4222 return 0;
4223}
4224
4225static int
4226nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
4227 struct drm_connector_state *connector_state)
4228{
4229 struct drm_encoder *encoder = connector_state->best_encoder;
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004230 struct drm_crtc_state *new_crtc_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004231 struct drm_crtc *crtc;
4232 struct nv50_outp_atom *outp;
4233
4234 if (!(crtc = connector_state->crtc))
4235 return 0;
4236
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004237 new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
4238 if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
Ben Skeggs839ca902016-11-04 17:20:36 +10004239 outp = nv50_disp_outp_atomic_add(atom, encoder);
4240 if (IS_ERR(outp))
4241 return PTR_ERR(outp);
4242
4243 outp->set.ctrl = true;
4244 atom->lock_core = true;
4245 }
4246
4247 return 0;
4248}
4249
4250static int
4251nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
4252{
4253 struct nv50_atom *atom = nv50_atom(state);
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004254 struct drm_connector_state *old_connector_state, *new_connector_state;
Ben Skeggs839ca902016-11-04 17:20:36 +10004255 struct drm_connector *connector;
4256 int ret, i;
4257
4258 ret = drm_atomic_helper_check(dev, state);
4259 if (ret)
4260 return ret;
4261
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004262 for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
4263 ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004264 if (ret)
4265 return ret;
4266
Maarten Lankhorst3c847d62017-07-19 16:39:19 +02004267 ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
Ben Skeggs839ca902016-11-04 17:20:36 +10004268 if (ret)
4269 return ret;
4270 }
4271
4272 return 0;
4273}
4274
4275static void
4276nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
4277{
4278 struct nv50_atom *atom = nv50_atom(state);
4279 struct nv50_outp_atom *outp, *outt;
4280
4281 list_for_each_entry_safe(outp, outt, &atom->outp, head) {
4282 list_del(&outp->head);
4283 kfree(outp);
4284 }
4285
4286 drm_atomic_state_default_clear(state);
4287}
4288
4289static void
4290nv50_disp_atomic_state_free(struct drm_atomic_state *state)
4291{
4292 struct nv50_atom *atom = nv50_atom(state);
4293 drm_atomic_state_default_release(&atom->state);
4294 kfree(atom);
4295}
4296
4297static struct drm_atomic_state *
4298nv50_disp_atomic_state_alloc(struct drm_device *dev)
4299{
4300 struct nv50_atom *atom;
4301 if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
4302 drm_atomic_state_init(dev, &atom->state) < 0) {
4303 kfree(atom);
4304 return NULL;
4305 }
4306 INIT_LIST_HEAD(&atom->outp);
4307 return &atom->state;
4308}
4309
4310static const struct drm_mode_config_funcs
4311nv50_disp_func = {
4312 .fb_create = nouveau_user_framebuffer_create,
4313 .output_poll_changed = nouveau_fbcon_output_poll_changed,
4314 .atomic_check = nv50_disp_atomic_check,
4315 .atomic_commit = nv50_disp_atomic_commit,
4316 .atomic_state_alloc = nv50_disp_atomic_state_alloc,
4317 .atomic_state_clear = nv50_disp_atomic_state_clear,
4318 .atomic_state_free = nv50_disp_atomic_state_free,
4319};
4320
4321/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10004322 * Init
4323 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10004324
Ben Skeggs2a44e492011-11-09 11:36:33 +10004325void
Ben Skeggse225f442012-11-21 14:40:21 +10004326nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004327{
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004328 struct nouveau_encoder *nv_encoder;
4329 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10004330 struct drm_plane *plane;
4331
4332 drm_for_each_plane(plane, dev) {
4333 struct nv50_wndw *wndw = nv50_wndw(plane);
4334 if (plane->funcs != &nv50_wndw)
4335 continue;
4336 nv50_wndw_fini(wndw);
4337 }
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004338
4339 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4340 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
4341 nv_encoder = nouveau_encoder(encoder);
4342 nv50_mstm_fini(nv_encoder->dp.mstm);
4343 }
4344 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10004345}
4346
4347int
Ben Skeggse225f442012-11-21 14:40:21 +10004348nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004349{
Ben Skeggs354d3502016-11-04 17:20:36 +10004350 struct drm_encoder *encoder;
Ben Skeggs973f10c2016-11-04 17:20:36 +10004351 struct drm_plane *plane;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004352 struct drm_crtc *crtc;
4353 u32 *push;
4354
4355 push = evo_wait(nv50_mast(dev), 32);
4356 if (!push)
4357 return -EBUSY;
4358
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004359 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10004360 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004361 evo_kick(push, nv50_mast(dev));
Ben Skeggs973f10c2016-11-04 17:20:36 +10004362
Ben Skeggs354d3502016-11-04 17:20:36 +10004363 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4364 if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
Ben Skeggs9c5753b2017-05-19 23:59:35 +10004365 struct nouveau_encoder *nv_encoder =
4366 nouveau_encoder(encoder);
Ben Skeggsf479c0b2016-11-04 17:20:36 +10004367 nv50_mstm_init(nv_encoder->dp.mstm);
Ben Skeggs354d3502016-11-04 17:20:36 +10004368 }
4369 }
4370
Ben Skeggse1ef6b42016-11-04 17:20:36 +10004371 drm_for_each_crtc(crtc, dev) {
Ben Skeggs9bfdee92016-11-04 17:20:36 +10004372 nv50_head_lut_load(crtc);
Ben Skeggse1ef6b42016-11-04 17:20:36 +10004373 }
4374
Ben Skeggs973f10c2016-11-04 17:20:36 +10004375 drm_for_each_plane(plane, dev) {
4376 struct nv50_wndw *wndw = nv50_wndw(plane);
4377 if (plane->funcs != &nv50_wndw)
4378 continue;
4379 nv50_wndw_init(wndw);
4380 }
4381
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10004382 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004383}
4384
4385void
Ben Skeggse225f442012-11-21 14:40:21 +10004386nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004387{
Ben Skeggse225f442012-11-21 14:40:21 +10004388 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10004389
Ben Skeggs0ad72862014-08-10 04:10:22 +10004390 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10004391
Ben Skeggs816af2f2011-11-16 15:48:48 +10004392 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004393 if (disp->sync)
4394 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10004395 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10004396
Ben Skeggs77145f12012-07-31 16:16:21 +10004397 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004398 kfree(disp);
4399}
4400
Ben Skeggs839ca902016-11-04 17:20:36 +10004401MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
4402static int nouveau_atomic = 0;
4403module_param_named(atomic, nouveau_atomic, int, 0400);
4404
Ben Skeggs26f6d882011-07-04 16:25:18 +10004405int
Ben Skeggse225f442012-11-21 14:40:21 +10004406nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10004407{
Ben Skeggs1167c6b2016-05-18 13:57:42 +10004408 struct nvif_device *device = &nouveau_drm(dev)->client.device;
Ben Skeggs77145f12012-07-31 16:16:21 +10004409 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10004410 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10004411 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10004412 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10004413 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10004414 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004415
4416 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
4417 if (!disp)
4418 return -ENOMEM;
Ben Skeggs77145f12012-07-31 16:16:21 +10004419
Ben Skeggs839ca902016-11-04 17:20:36 +10004420 mutex_init(&disp->mutex);
4421
Ben Skeggs77145f12012-07-31 16:16:21 +10004422 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10004423 nouveau_display(dev)->dtor = nv50_display_destroy;
4424 nouveau_display(dev)->init = nv50_display_init;
4425 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggs0ad72862014-08-10 04:10:22 +10004426 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs839ca902016-11-04 17:20:36 +10004427 dev->mode_config.funcs = &nv50_disp_func;
4428 if (nouveau_atomic)
4429 dev->driver->driver_features |= DRIVER_ATOMIC;
Ben Skeggs26f6d882011-07-04 16:25:18 +10004430
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004431 /* small shared memory area we use for notifiers and semaphores */
Ben Skeggsbab7cc12016-05-24 17:26:48 +10004432 ret = nouveau_bo_new(&drm->client, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01004433 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004434 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10004435 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004436 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004437 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01004438 if (ret)
4439 nouveau_bo_unpin(disp->sync);
4440 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004441 if (ret)
4442 nouveau_bo_ref(NULL, &disp->sync);
4443 }
4444
4445 if (ret)
4446 goto out;
4447
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004448 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10004449 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10004450 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10004451 if (ret)
4452 goto out;
4453
Ben Skeggs438d99e2011-07-05 16:48:06 +10004454 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10004455 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsa01ca782015-08-20 14:54:15 +10004456 crtcs = nvif_rd32(&device->object, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10004457 else
4458 crtcs = 2;
4459
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10004460 for (i = 0; i < crtcs; i++) {
Ben Skeggs9bfdee92016-11-04 17:20:36 +10004461 ret = nv50_head_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10004462 if (ret)
4463 goto out;
4464 }
4465
Ben Skeggs83fc0832011-07-05 13:08:40 +10004466 /* create encoder/connector objects based on VBIOS DCB table */
4467 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
4468 connector = nouveau_connector_create(dev, dcbe->connector);
4469 if (IS_ERR(connector))
4470 continue;
4471
Ben Skeggseb6313a2013-02-11 09:52:58 +10004472 if (dcbe->location == DCB_LOC_ON_CHIP) {
4473 switch (dcbe->type) {
4474 case DCB_OUTPUT_TMDS:
4475 case DCB_OUTPUT_LVDS:
4476 case DCB_OUTPUT_DP:
4477 ret = nv50_sor_create(connector, dcbe);
4478 break;
4479 case DCB_OUTPUT_ANALOG:
4480 ret = nv50_dac_create(connector, dcbe);
4481 break;
4482 default:
4483 ret = -ENODEV;
4484 break;
4485 }
4486 } else {
4487 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10004488 }
4489
Ben Skeggseb6313a2013-02-11 09:52:58 +10004490 if (ret) {
4491 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
4492 dcbe->location, dcbe->type,
4493 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10004494 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10004495 }
4496 }
4497
4498 /* cull any connectors we created that don't have an encoder */
4499 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
4500 if (connector->encoder_ids[0])
4501 continue;
4502
Ben Skeggs77145f12012-07-31 16:16:21 +10004503 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03004504 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10004505 connector->funcs->destroy(connector);
4506 }
4507
Ben Skeggs26f6d882011-07-04 16:25:18 +10004508out:
4509 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10004510 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10004511 return ret;
4512}