blob: c611cffa788ff4d8c1018a9b705b6affa97443db [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny6e861322012-01-18 22:13:27 +00004 Copyright(c) 2007-2012 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
Jeff Kirsher876d2d62011-10-21 20:01:34 +000028#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000033#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/vmalloc.h>
35#include <linux/pagemap.h>
36#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080037#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080039#include <net/checksum.h>
40#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000041#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080042#include <linux/mii.h>
43#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080045#include <linux/if_vlan.h>
46#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070047#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080048#include <linux/delay.h>
49#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000050#include <linux/ip.h>
51#include <linux/tcp.h>
52#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080053#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080054#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040055#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000056#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070057#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070058#include <linux/dca.h>
59#endif
Auke Kok9d5c8242008-01-24 02:22:38 -080060#include "igb.h"
61
Carolyn Wyborny200e5fd2012-05-31 23:39:30 +000062#define MAJ 4
63#define MIN 0
64#define BUILD 1
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080065#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000066__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080067char igb_driver_name[] = "igb";
68char igb_driver_version[] = DRV_VERSION;
69static const char igb_driver_string[] =
70 "Intel(R) Gigabit Ethernet Network Driver";
Carolyn Wyborny6e861322012-01-18 22:13:27 +000071static const char igb_copyright[] = "Copyright (c) 2007-2012 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080072
Auke Kok9d5c8242008-01-24 02:22:38 -080073static const struct e1000_info *igb_info_tbl[] = {
74 [board_82575] = &e1000_82575_info,
75};
76
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000077static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000078 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
79 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000083 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000087 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000089 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000095 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
96 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070097 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +000098 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +000099 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
108 /* required last entry */
109 {0, }
110};
111
112MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
113
114void igb_reset(struct igb_adapter *);
115static int igb_setup_all_tx_resources(struct igb_adapter *);
116static int igb_setup_all_rx_resources(struct igb_adapter *);
117static void igb_free_all_tx_resources(struct igb_adapter *);
118static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000119static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800120static int igb_probe(struct pci_dev *, const struct pci_device_id *);
121static void __devexit igb_remove(struct pci_dev *pdev);
122static int igb_sw_init(struct igb_adapter *);
123static int igb_open(struct net_device *);
124static int igb_close(struct net_device *);
125static void igb_configure_tx(struct igb_adapter *);
126static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800127static void igb_clean_all_tx_rings(struct igb_adapter *);
128static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700129static void igb_clean_tx_ring(struct igb_ring *);
130static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000131static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800132static void igb_update_phy_info(unsigned long);
133static void igb_watchdog(unsigned long);
134static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000135static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000136static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
137 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800138static int igb_change_mtu(struct net_device *, int);
139static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000140static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800141static irqreturn_t igb_intr(int irq, void *);
142static irqreturn_t igb_intr_msi(int irq, void *);
143static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000144static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700145#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000146static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700147static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700149static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000150static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000151static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800152static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
153static void igb_tx_timeout(struct net_device *);
154static void igb_reset_task(struct work_struct *);
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000155static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
Jiri Pirko8e586132011-12-08 19:52:37 -0500156static int igb_vlan_rx_add_vid(struct net_device *, u16);
157static int igb_vlan_rx_kill_vid(struct net_device *, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800158static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000159static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800160static void igb_ping_all_vfs(struct igb_adapter *);
161static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800162static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000163static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800164static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000165static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
166static int igb_ndo_set_vf_vlan(struct net_device *netdev,
167 int vf, u16 vlan, u8 qos);
168static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
169static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
170 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000171static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000172
173#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000174static int igb_vf_configure(struct igb_adapter *adapter, int vf);
Stefan Assmannf5571472012-08-18 04:06:11 +0000175static bool igb_vfs_are_assigned(struct igb_adapter *adapter);
RongQing Li46a01692011-10-18 22:52:35 +0000176#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800177
Auke Kok9d5c8242008-01-24 02:22:38 -0800178#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000179#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000180static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000181#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000182static int igb_resume(struct device *);
183#ifdef CONFIG_PM_RUNTIME
184static int igb_runtime_suspend(struct device *dev);
185static int igb_runtime_resume(struct device *dev);
186static int igb_runtime_idle(struct device *dev);
187#endif
188static const struct dev_pm_ops igb_pm_ops = {
189 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
190 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
191 igb_runtime_idle)
192};
Auke Kok9d5c8242008-01-24 02:22:38 -0800193#endif
194static void igb_shutdown(struct pci_dev *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700195#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700196static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
197static struct notifier_block dca_notifier = {
198 .notifier_call = igb_notify_dca,
199 .next = NULL,
200 .priority = 0
201};
202#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800203#ifdef CONFIG_NET_POLL_CONTROLLER
204/* for netdump / net console */
205static void igb_netpoll(struct net_device *);
206#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800207#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000208static unsigned int max_vfs = 0;
209module_param(max_vfs, uint, 0);
210MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
211 "per physical function");
212#endif /* CONFIG_PCI_IOV */
213
Auke Kok9d5c8242008-01-24 02:22:38 -0800214static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
215 pci_channel_state_t);
216static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
217static void igb_io_resume(struct pci_dev *);
218
Stephen Hemminger3646f0e2012-09-07 09:33:15 -0700219static const struct pci_error_handlers igb_err_handler = {
Auke Kok9d5c8242008-01-24 02:22:38 -0800220 .error_detected = igb_io_error_detected,
221 .slot_reset = igb_io_slot_reset,
222 .resume = igb_io_resume,
223};
224
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000225static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800226
227static struct pci_driver igb_driver = {
228 .name = igb_driver_name,
229 .id_table = igb_pci_tbl,
230 .probe = igb_probe,
231 .remove = __devexit_p(igb_remove),
232#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000233 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800234#endif
235 .shutdown = igb_shutdown,
236 .err_handler = &igb_err_handler
237};
238
239MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
240MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
241MODULE_LICENSE("GPL");
242MODULE_VERSION(DRV_VERSION);
243
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000244#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
245static int debug = -1;
246module_param(debug, int, 0);
247MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
248
Taku Izumic97ec422010-04-27 14:39:30 +0000249struct igb_reg_info {
250 u32 ofs;
251 char *name;
252};
253
254static const struct igb_reg_info igb_reg_info_tbl[] = {
255
256 /* General Registers */
257 {E1000_CTRL, "CTRL"},
258 {E1000_STATUS, "STATUS"},
259 {E1000_CTRL_EXT, "CTRL_EXT"},
260
261 /* Interrupt Registers */
262 {E1000_ICR, "ICR"},
263
264 /* RX Registers */
265 {E1000_RCTL, "RCTL"},
266 {E1000_RDLEN(0), "RDLEN"},
267 {E1000_RDH(0), "RDH"},
268 {E1000_RDT(0), "RDT"},
269 {E1000_RXDCTL(0), "RXDCTL"},
270 {E1000_RDBAL(0), "RDBAL"},
271 {E1000_RDBAH(0), "RDBAH"},
272
273 /* TX Registers */
274 {E1000_TCTL, "TCTL"},
275 {E1000_TDBAL(0), "TDBAL"},
276 {E1000_TDBAH(0), "TDBAH"},
277 {E1000_TDLEN(0), "TDLEN"},
278 {E1000_TDH(0), "TDH"},
279 {E1000_TDT(0), "TDT"},
280 {E1000_TXDCTL(0), "TXDCTL"},
281 {E1000_TDFH, "TDFH"},
282 {E1000_TDFT, "TDFT"},
283 {E1000_TDFHS, "TDFHS"},
284 {E1000_TDFPC, "TDFPC"},
285
286 /* List Terminator */
287 {}
288};
289
290/*
291 * igb_regdump - register printout routine
292 */
293static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
294{
295 int n = 0;
296 char rname[16];
297 u32 regs[8];
298
299 switch (reginfo->ofs) {
300 case E1000_RDLEN(0):
301 for (n = 0; n < 4; n++)
302 regs[n] = rd32(E1000_RDLEN(n));
303 break;
304 case E1000_RDH(0):
305 for (n = 0; n < 4; n++)
306 regs[n] = rd32(E1000_RDH(n));
307 break;
308 case E1000_RDT(0):
309 for (n = 0; n < 4; n++)
310 regs[n] = rd32(E1000_RDT(n));
311 break;
312 case E1000_RXDCTL(0):
313 for (n = 0; n < 4; n++)
314 regs[n] = rd32(E1000_RXDCTL(n));
315 break;
316 case E1000_RDBAL(0):
317 for (n = 0; n < 4; n++)
318 regs[n] = rd32(E1000_RDBAL(n));
319 break;
320 case E1000_RDBAH(0):
321 for (n = 0; n < 4; n++)
322 regs[n] = rd32(E1000_RDBAH(n));
323 break;
324 case E1000_TDBAL(0):
325 for (n = 0; n < 4; n++)
326 regs[n] = rd32(E1000_RDBAL(n));
327 break;
328 case E1000_TDBAH(0):
329 for (n = 0; n < 4; n++)
330 regs[n] = rd32(E1000_TDBAH(n));
331 break;
332 case E1000_TDLEN(0):
333 for (n = 0; n < 4; n++)
334 regs[n] = rd32(E1000_TDLEN(n));
335 break;
336 case E1000_TDH(0):
337 for (n = 0; n < 4; n++)
338 regs[n] = rd32(E1000_TDH(n));
339 break;
340 case E1000_TDT(0):
341 for (n = 0; n < 4; n++)
342 regs[n] = rd32(E1000_TDT(n));
343 break;
344 case E1000_TXDCTL(0):
345 for (n = 0; n < 4; n++)
346 regs[n] = rd32(E1000_TXDCTL(n));
347 break;
348 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000349 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000350 return;
351 }
352
353 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000354 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
355 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000356}
357
358/*
359 * igb_dump - Print registers, tx-rings and rx-rings
360 */
361static void igb_dump(struct igb_adapter *adapter)
362{
363 struct net_device *netdev = adapter->netdev;
364 struct e1000_hw *hw = &adapter->hw;
365 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000366 struct igb_ring *tx_ring;
367 union e1000_adv_tx_desc *tx_desc;
368 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000369 struct igb_ring *rx_ring;
370 union e1000_adv_rx_desc *rx_desc;
371 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000372 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000373
374 if (!netif_msg_hw(adapter))
375 return;
376
377 /* Print netdevice Info */
378 if (netdev) {
379 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000380 pr_info("Device Name state trans_start "
381 "last_rx\n");
382 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
383 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000384 }
385
386 /* Print Registers */
387 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000388 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000389 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
390 reginfo->name; reginfo++) {
391 igb_regdump(hw, reginfo);
392 }
393
394 /* Print TX Ring Summary */
395 if (!netdev || !netif_running(netdev))
396 goto exit;
397
398 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000399 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000400 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000401 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000402 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000403 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000404 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
405 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000406 (u64)dma_unmap_addr(buffer_info, dma),
407 dma_unmap_len(buffer_info, len),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000408 buffer_info->next_to_watch,
409 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000410 }
411
412 /* Print TX Rings */
413 if (!netif_msg_tx_done(adapter))
414 goto rx_ring_summary;
415
416 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
417
418 /* Transmit Descriptor Formats
419 *
420 * Advanced Transmit Descriptor
421 * +--------------------------------------------------------------+
422 * 0 | Buffer Address [63:0] |
423 * +--------------------------------------------------------------+
424 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
425 * +--------------------------------------------------------------+
426 * 63 46 45 40 39 38 36 35 32 31 24 15 0
427 */
428
429 for (n = 0; n < adapter->num_tx_queues; n++) {
430 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000431 pr_info("------------------------------------\n");
432 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
433 pr_info("------------------------------------\n");
434 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
435 "[bi->dma ] leng ntw timestamp "
436 "bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000437
438 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000439 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000440 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000441 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000442 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000443 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000444 if (i == tx_ring->next_to_use &&
445 i == tx_ring->next_to_clean)
446 next_desc = " NTC/U";
447 else if (i == tx_ring->next_to_use)
448 next_desc = " NTU";
449 else if (i == tx_ring->next_to_clean)
450 next_desc = " NTC";
451 else
452 next_desc = "";
453
454 pr_info("T [0x%03X] %016llX %016llX %016llX"
455 " %04X %p %016llX %p%s\n", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000456 le64_to_cpu(u0->a),
457 le64_to_cpu(u0->b),
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000458 (u64)dma_unmap_addr(buffer_info, dma),
459 dma_unmap_len(buffer_info, len),
Taku Izumic97ec422010-04-27 14:39:30 +0000460 buffer_info->next_to_watch,
461 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000462 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000463
Emil Tantilovb6695882012-07-28 05:07:48 +0000464 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000465 print_hex_dump(KERN_INFO, "",
466 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000467 16, 1, buffer_info->skb->data,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000468 dma_unmap_len(buffer_info, len),
469 true);
Taku Izumic97ec422010-04-27 14:39:30 +0000470 }
471 }
472
473 /* Print RX Rings Summary */
474rx_ring_summary:
475 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000476 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000477 for (n = 0; n < adapter->num_rx_queues; n++) {
478 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000479 pr_info(" %5d %5X %5X\n",
480 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000481 }
482
483 /* Print RX Rings */
484 if (!netif_msg_rx_status(adapter))
485 goto exit;
486
487 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
488
489 /* Advanced Receive Descriptor (Read) Format
490 * 63 1 0
491 * +-----------------------------------------------------+
492 * 0 | Packet Buffer Address [63:1] |A0/NSE|
493 * +----------------------------------------------+------+
494 * 8 | Header Buffer Address [63:1] | DD |
495 * +-----------------------------------------------------+
496 *
497 *
498 * Advanced Receive Descriptor (Write-Back) Format
499 *
500 * 63 48 47 32 31 30 21 20 17 16 4 3 0
501 * +------------------------------------------------------+
502 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
503 * | Checksum Ident | | | | Type | Type |
504 * +------------------------------------------------------+
505 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
506 * +------------------------------------------------------+
507 * 63 48 47 32 31 20 19 0
508 */
509
510 for (n = 0; n < adapter->num_rx_queues; n++) {
511 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000512 pr_info("------------------------------------\n");
513 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
514 pr_info("------------------------------------\n");
515 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
516 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
517 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
518 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000519
520 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000521 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000522 struct igb_rx_buffer *buffer_info;
523 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000524 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000525 u0 = (struct my_u0 *)rx_desc;
526 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000527
528 if (i == rx_ring->next_to_use)
529 next_desc = " NTU";
530 else if (i == rx_ring->next_to_clean)
531 next_desc = " NTC";
532 else
533 next_desc = "";
534
Taku Izumic97ec422010-04-27 14:39:30 +0000535 if (staterr & E1000_RXD_STAT_DD) {
536 /* Descriptor Done */
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000537 pr_info("%s[0x%03X] %016llX %016llX -------"
538 "--------- %p%s\n", "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000539 le64_to_cpu(u0->a),
540 le64_to_cpu(u0->b),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000541 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000542 } else {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000543 pr_info("%s[0x%03X] %016llX %016llX %016llX"
544 " %p%s\n", "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000545 le64_to_cpu(u0->a),
546 le64_to_cpu(u0->b),
547 (u64)buffer_info->dma,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000548 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000549
Emil Tantilovb6695882012-07-28 05:07:48 +0000550 if (netif_msg_pktdata(adapter) &&
551 buffer_info->dma && buffer_info->skb) {
Taku Izumic97ec422010-04-27 14:39:30 +0000552 print_hex_dump(KERN_INFO, "",
Emil Tantilovb6695882012-07-28 05:07:48 +0000553 DUMP_PREFIX_ADDRESS,
554 16, 1, buffer_info->skb->data,
555 IGB_RX_HDR_LEN, true);
Alexander Duyck44390ca2011-08-26 07:43:38 +0000556 print_hex_dump(KERN_INFO, "",
557 DUMP_PREFIX_ADDRESS,
558 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000559 page_address(buffer_info->page) +
560 buffer_info->page_offset,
Alexander Duyck44390ca2011-08-26 07:43:38 +0000561 PAGE_SIZE/2, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000562 }
563 }
Taku Izumic97ec422010-04-27 14:39:30 +0000564 }
565 }
566
567exit:
568 return;
569}
570
Auke Kok9d5c8242008-01-24 02:22:38 -0800571/**
Alexander Duyckc0410762010-03-25 13:10:08 +0000572 * igb_get_hw_dev - return device
Auke Kok9d5c8242008-01-24 02:22:38 -0800573 * used by hardware layer to print debugging information
574 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000575struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800576{
577 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000578 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800579}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000580
581/**
Auke Kok9d5c8242008-01-24 02:22:38 -0800582 * igb_init_module - Driver Registration Routine
583 *
584 * igb_init_module is the first routine called when the driver is
585 * loaded. All it does is register with the PCI subsystem.
586 **/
587static int __init igb_init_module(void)
588{
589 int ret;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000590 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800591 igb_driver_string, igb_driver_version);
592
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000593 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800594
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700595#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700596 dca_register_notify(&dca_notifier);
597#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800598 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800599 return ret;
600}
601
602module_init(igb_init_module);
603
604/**
605 * igb_exit_module - Driver Exit Cleanup Routine
606 *
607 * igb_exit_module is called just before the driver is removed
608 * from memory.
609 **/
610static void __exit igb_exit_module(void)
611{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700612#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700613 dca_unregister_notify(&dca_notifier);
614#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800615 pci_unregister_driver(&igb_driver);
616}
617
618module_exit(igb_exit_module);
619
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800620#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
621/**
622 * igb_cache_ring_register - Descriptor ring to register mapping
623 * @adapter: board private structure to initialize
624 *
625 * Once we know the feature-set enabled for the device, we'll cache
626 * the register offset the descriptor ring is assigned to.
627 **/
628static void igb_cache_ring_register(struct igb_adapter *adapter)
629{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000630 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000631 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800632
633 switch (adapter->hw.mac.type) {
634 case e1000_82576:
635 /* The queues are allocated for virtualization such that VF 0
636 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
637 * In order to avoid collision we start at the first free queue
638 * and continue consuming queues in the same sequence
639 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000640 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000641 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000642 adapter->rx_ring[i]->reg_idx = rbase_offset +
643 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000644 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800645 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000646 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000647 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000648 case e1000_i210:
649 case e1000_i211:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800650 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000651 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000652 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000653 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000654 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800655 break;
656 }
657}
658
Alexander Duyck047e0032009-10-27 15:49:27 +0000659static void igb_free_queues(struct igb_adapter *adapter)
660{
Alexander Duyck3025a442010-02-17 01:02:39 +0000661 int i;
Alexander Duyck047e0032009-10-27 15:49:27 +0000662
Alexander Duyck3025a442010-02-17 01:02:39 +0000663 for (i = 0; i < adapter->num_tx_queues; i++) {
664 kfree(adapter->tx_ring[i]);
665 adapter->tx_ring[i] = NULL;
666 }
667 for (i = 0; i < adapter->num_rx_queues; i++) {
668 kfree(adapter->rx_ring[i]);
669 adapter->rx_ring[i] = NULL;
670 }
Alexander Duyck047e0032009-10-27 15:49:27 +0000671 adapter->num_rx_queues = 0;
672 adapter->num_tx_queues = 0;
673}
674
Auke Kok9d5c8242008-01-24 02:22:38 -0800675/**
676 * igb_alloc_queues - Allocate memory for all rings
677 * @adapter: board private structure to initialize
678 *
679 * We allocate one ring per queue at run-time since we don't know the
680 * number of queues at compile-time.
681 **/
682static int igb_alloc_queues(struct igb_adapter *adapter)
683{
Alexander Duyck3025a442010-02-17 01:02:39 +0000684 struct igb_ring *ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800685 int i;
686
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700687 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckf33005a2012-09-13 06:27:55 +0000688 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck3025a442010-02-17 01:02:39 +0000689 if (!ring)
690 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800691 ring->count = adapter->tx_ring_count;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700692 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000693 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000694 ring->netdev = adapter->netdev;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000695 /* For 82575, context index must be unique per ring. */
696 if (adapter->hw.mac.type == e1000_82575)
Alexander Duyck866cff02011-08-26 07:45:36 +0000697 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
Alexander Duyck3025a442010-02-17 01:02:39 +0000698 adapter->tx_ring[i] = ring;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700699 }
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000700
Auke Kok9d5c8242008-01-24 02:22:38 -0800701 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckf33005a2012-09-13 06:27:55 +0000702 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
Alexander Duyck3025a442010-02-17 01:02:39 +0000703 if (!ring)
704 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800705 ring->count = adapter->rx_ring_count;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700706 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000707 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000708 ring->netdev = adapter->netdev;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000709 /* set flag indicating ring supports SCTP checksum offload */
710 if (adapter->hw.mac.type >= e1000_82576)
Alexander Duyck866cff02011-08-26 07:45:36 +0000711 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
Alexander Duyck8be10e92011-08-26 07:47:11 +0000712
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000713 /*
714 * On i350, i210, and i211, loopback VLAN packets
715 * have the tag byte-swapped.
716 * */
717 if (adapter->hw.mac.type >= e1000_i350)
Alexander Duyck8be10e92011-08-26 07:47:11 +0000718 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
719
Alexander Duyck3025a442010-02-17 01:02:39 +0000720 adapter->rx_ring[i] = ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800721 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800722
723 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +0000724
Auke Kok9d5c8242008-01-24 02:22:38 -0800725 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800726
Alexander Duyck047e0032009-10-27 15:49:27 +0000727err:
728 igb_free_queues(adapter);
Alexander Duycka88f10e2008-07-08 15:13:38 -0700729
Alexander Duyck047e0032009-10-27 15:49:27 +0000730 return -ENOMEM;
Alexander Duycka88f10e2008-07-08 15:13:38 -0700731}
732
Alexander Duyck4be000c2011-08-26 07:45:52 +0000733/**
734 * igb_write_ivar - configure ivar for given MSI-X vector
735 * @hw: pointer to the HW structure
736 * @msix_vector: vector number we are allocating to a given ring
737 * @index: row index of IVAR register to write within IVAR table
738 * @offset: column offset of in IVAR, should be multiple of 8
739 *
740 * This function is intended to handle the writing of the IVAR register
741 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
742 * each containing an cause allocation for an Rx and Tx ring, and a
743 * variable number of rows depending on the number of queues supported.
744 **/
745static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
746 int index, int offset)
747{
748 u32 ivar = array_rd32(E1000_IVAR0, index);
749
750 /* clear any bits that are currently set */
751 ivar &= ~((u32)0xFF << offset);
752
753 /* write vector and valid bit */
754 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
755
756 array_wr32(E1000_IVAR0, index, ivar);
757}
758
Auke Kok9d5c8242008-01-24 02:22:38 -0800759#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000760static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800761{
Alexander Duyck047e0032009-10-27 15:49:27 +0000762 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800763 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000764 int rx_queue = IGB_N0_QUEUE;
765 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000766 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000767
Alexander Duyck0ba82992011-08-26 07:45:47 +0000768 if (q_vector->rx.ring)
769 rx_queue = q_vector->rx.ring->reg_idx;
770 if (q_vector->tx.ring)
771 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700772
773 switch (hw->mac.type) {
774 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800775 /* The 82575 assigns vectors using a bitmask, which matches the
776 bitmask for the EICR/EIMS/EIMC registers. To assign one
777 or more queues to a vector, we write the appropriate bits
778 into the MSIXBM register for that vector. */
Alexander Duyck047e0032009-10-27 15:49:27 +0000779 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800780 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000781 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800782 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000783 if (!adapter->msix_entries && msix_vector == 0)
784 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800785 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000786 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700787 break;
788 case e1000_82576:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000789 /*
790 * 82576 uses a table that essentially consists of 2 columns
791 * with 8 rows. The ordering is column-major so we use the
792 * lower 3 bits as the row index, and the 4th bit as the
793 * column offset.
794 */
795 if (rx_queue > IGB_N0_QUEUE)
796 igb_write_ivar(hw, msix_vector,
797 rx_queue & 0x7,
798 (rx_queue & 0x8) << 1);
799 if (tx_queue > IGB_N0_QUEUE)
800 igb_write_ivar(hw, msix_vector,
801 tx_queue & 0x7,
802 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000803 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700804 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000805 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000806 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000807 case e1000_i210:
808 case e1000_i211:
Alexander Duyck4be000c2011-08-26 07:45:52 +0000809 /*
810 * On 82580 and newer adapters the scheme is similar to 82576
811 * however instead of ordering column-major we have things
812 * ordered row-major. So we traverse the table by using
813 * bit 0 as the column offset, and the remaining bits as the
814 * row index.
815 */
816 if (rx_queue > IGB_N0_QUEUE)
817 igb_write_ivar(hw, msix_vector,
818 rx_queue >> 1,
819 (rx_queue & 0x1) << 4);
820 if (tx_queue > IGB_N0_QUEUE)
821 igb_write_ivar(hw, msix_vector,
822 tx_queue >> 1,
823 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000824 q_vector->eims_value = 1 << msix_vector;
825 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700826 default:
827 BUG();
828 break;
829 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000830
831 /* add q_vector eims value to global eims_enable_mask */
832 adapter->eims_enable_mask |= q_vector->eims_value;
833
834 /* configure q_vector to set itr on first interrupt */
835 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800836}
837
838/**
839 * igb_configure_msix - Configure MSI-X hardware
840 *
841 * igb_configure_msix sets up the hardware to properly
842 * generate MSI-X interrupts.
843 **/
844static void igb_configure_msix(struct igb_adapter *adapter)
845{
846 u32 tmp;
847 int i, vector = 0;
848 struct e1000_hw *hw = &adapter->hw;
849
850 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800851
852 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700853 switch (hw->mac.type) {
854 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800855 tmp = rd32(E1000_CTRL_EXT);
856 /* enable MSI-X PBA support*/
857 tmp |= E1000_CTRL_EXT_PBA_CLR;
858
859 /* Auto-Mask interrupts upon ICR read. */
860 tmp |= E1000_CTRL_EXT_EIAME;
861 tmp |= E1000_CTRL_EXT_IRCA;
862
863 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000864
865 /* enable msix_other interrupt */
866 array_wr32(E1000_MSIXBM(0), vector++,
867 E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700868 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800869
Alexander Duyck2d064c02008-07-08 15:10:12 -0700870 break;
871
872 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000873 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000874 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000875 case e1000_i210:
876 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000877 /* Turn on MSI-X capability first, or our settings
878 * won't stick. And it will take days to debug. */
879 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
880 E1000_GPIE_PBA | E1000_GPIE_EIAME |
881 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700882
Alexander Duyck047e0032009-10-27 15:49:27 +0000883 /* enable msix_other interrupt */
884 adapter->eims_other = 1 << vector;
885 tmp = (vector++ | E1000_IVAR_VALID) << 8;
886
887 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700888 break;
889 default:
890 /* do nothing, since nothing else supports MSI-X */
891 break;
892 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000893
894 adapter->eims_enable_mask |= adapter->eims_other;
895
Alexander Duyck26b39272010-02-17 01:00:41 +0000896 for (i = 0; i < adapter->num_q_vectors; i++)
897 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000898
Auke Kok9d5c8242008-01-24 02:22:38 -0800899 wrfl();
900}
901
902/**
903 * igb_request_msix - Initialize MSI-X interrupts
904 *
905 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
906 * kernel.
907 **/
908static int igb_request_msix(struct igb_adapter *adapter)
909{
910 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000911 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -0800912 int i, err = 0, vector = 0;
913
Auke Kok9d5c8242008-01-24 02:22:38 -0800914 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800915 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800916 if (err)
917 goto out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000918 vector++;
919
920 for (i = 0; i < adapter->num_q_vectors; i++) {
921 struct igb_q_vector *q_vector = adapter->q_vector[i];
922
923 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
924
Alexander Duyck0ba82992011-08-26 07:45:47 +0000925 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000926 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000927 q_vector->rx.ring->queue_index);
928 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000929 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000930 q_vector->tx.ring->queue_index);
931 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000932 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000933 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000934 else
935 sprintf(q_vector->name, "%s-unused", netdev->name);
936
937 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800938 igb_msix_ring, 0, q_vector->name,
Alexander Duyck047e0032009-10-27 15:49:27 +0000939 q_vector);
940 if (err)
941 goto out;
942 vector++;
943 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800944
Auke Kok9d5c8242008-01-24 02:22:38 -0800945 igb_configure_msix(adapter);
946 return 0;
947out:
948 return err;
949}
950
951static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
952{
953 if (adapter->msix_entries) {
954 pci_disable_msix(adapter->pdev);
955 kfree(adapter->msix_entries);
956 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000957 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800958 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000959 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800960}
961
Alexander Duyck047e0032009-10-27 15:49:27 +0000962/**
963 * igb_free_q_vectors - Free memory allocated for interrupt vectors
964 * @adapter: board private structure to initialize
965 *
966 * This function frees the memory allocated to the q_vectors. In addition if
967 * NAPI is enabled it will delete any references to the NAPI struct prior
968 * to freeing the q_vector.
969 **/
970static void igb_free_q_vectors(struct igb_adapter *adapter)
971{
972 int v_idx;
973
974 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
975 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
976 adapter->q_vector[v_idx] = NULL;
Nick Nunleyfe0592b2010-02-17 01:05:35 +0000977 if (!q_vector)
978 continue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000979 netif_napi_del(&q_vector->napi);
980 kfree(q_vector);
981 }
982 adapter->num_q_vectors = 0;
983}
984
985/**
986 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
987 *
988 * This function resets the device so that it has 0 rx queues, tx queues, and
989 * MSI-X interrupts allocated.
990 */
991static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
992{
993 igb_free_queues(adapter);
994 igb_free_q_vectors(adapter);
995 igb_reset_interrupt_capability(adapter);
996}
Auke Kok9d5c8242008-01-24 02:22:38 -0800997
998/**
999 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1000 *
1001 * Attempt to configure interrupts using the best available
1002 * capabilities of the hardware and kernel.
1003 **/
Ben Hutchings21adef32010-09-27 08:28:39 +00001004static int igb_set_interrupt_capability(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08001005{
1006 int err;
1007 int numvecs, i;
1008
Alexander Duyck83b71802009-02-06 23:15:45 +00001009 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001010 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001011 if (adapter->vfs_allocated_count)
1012 adapter->num_tx_queues = 1;
1013 else
1014 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001015
Alexander Duyck047e0032009-10-27 15:49:27 +00001016 /* start with one vector for every rx queue */
1017 numvecs = adapter->num_rx_queues;
1018
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001019 /* if tx handler is separate add 1 for every tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001020 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1021 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001022
1023 /* store the number of vectors reserved for queues */
1024 adapter->num_q_vectors = numvecs;
1025
1026 /* add 1 vector for link status interrupts */
1027 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001028 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
1029 GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001030
Auke Kok9d5c8242008-01-24 02:22:38 -08001031 if (!adapter->msix_entries)
1032 goto msi_only;
1033
1034 for (i = 0; i < numvecs; i++)
1035 adapter->msix_entries[i].entry = i;
1036
1037 err = pci_enable_msix(adapter->pdev,
1038 adapter->msix_entries,
1039 numvecs);
1040 if (err == 0)
Alexander Duyck34a20e82008-08-26 04:25:13 -07001041 goto out;
Auke Kok9d5c8242008-01-24 02:22:38 -08001042
1043 igb_reset_interrupt_capability(adapter);
1044
1045 /* If we can't do MSI-X, try MSI */
1046msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001047#ifdef CONFIG_PCI_IOV
1048 /* disable SR-IOV for non MSI-X configurations */
1049 if (adapter->vf_data) {
1050 struct e1000_hw *hw = &adapter->hw;
1051 /* disable iov and allow time for transactions to clear */
1052 pci_disable_sriov(adapter->pdev);
1053 msleep(500);
1054
1055 kfree(adapter->vf_data);
1056 adapter->vf_data = NULL;
1057 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001058 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001059 msleep(100);
1060 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1061 }
1062#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001063 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001064 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001065 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001066 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001067 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001068 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001069 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001070 adapter->flags |= IGB_FLAG_HAS_MSI;
Alexander Duyck34a20e82008-08-26 04:25:13 -07001071out:
Ben Hutchings21adef32010-09-27 08:28:39 +00001072 /* Notify the stack of the (possibly) reduced queue counts. */
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00001073 rtnl_lock();
Ben Hutchings21adef32010-09-27 08:28:39 +00001074 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00001075 err = netif_set_real_num_rx_queues(adapter->netdev,
1076 adapter->num_rx_queues);
1077 rtnl_unlock();
1078 return err;
Auke Kok9d5c8242008-01-24 02:22:38 -08001079}
1080
1081/**
Alexander Duyck047e0032009-10-27 15:49:27 +00001082 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1083 * @adapter: board private structure to initialize
1084 *
1085 * We allocate one q_vector per queue interrupt. If allocation fails we
1086 * return -ENOMEM.
1087 **/
1088static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1089{
1090 struct igb_q_vector *q_vector;
1091 struct e1000_hw *hw = &adapter->hw;
1092 int v_idx;
1093
1094 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckf33005a2012-09-13 06:27:55 +00001095 q_vector = kzalloc(sizeof(struct igb_q_vector),
1096 GFP_KERNEL);
Alexander Duyck047e0032009-10-27 15:49:27 +00001097 if (!q_vector)
1098 goto err_out;
1099 q_vector->adapter = adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00001100 q_vector->itr_register = hw->hw_addr + E1000_EITR(0);
1101 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001102 netif_napi_add(adapter->netdev, &q_vector->napi, igb_poll, 64);
1103 adapter->q_vector[v_idx] = q_vector;
1104 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001105
Alexander Duyck047e0032009-10-27 15:49:27 +00001106 return 0;
1107
1108err_out:
Nick Nunleyfe0592b2010-02-17 01:05:35 +00001109 igb_free_q_vectors(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001110 return -ENOMEM;
1111}
1112
1113static void igb_map_rx_ring_to_vector(struct igb_adapter *adapter,
1114 int ring_idx, int v_idx)
1115{
Alexander Duyck3025a442010-02-17 01:02:39 +00001116 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001117
Alexander Duyck0ba82992011-08-26 07:45:47 +00001118 q_vector->rx.ring = adapter->rx_ring[ring_idx];
1119 q_vector->rx.ring->q_vector = q_vector;
1120 q_vector->rx.count++;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001121 q_vector->itr_val = adapter->rx_itr_setting;
1122 if (q_vector->itr_val && q_vector->itr_val <= 3)
1123 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001124}
1125
1126static void igb_map_tx_ring_to_vector(struct igb_adapter *adapter,
1127 int ring_idx, int v_idx)
1128{
Alexander Duyck3025a442010-02-17 01:02:39 +00001129 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001130
Alexander Duyck0ba82992011-08-26 07:45:47 +00001131 q_vector->tx.ring = adapter->tx_ring[ring_idx];
1132 q_vector->tx.ring->q_vector = q_vector;
1133 q_vector->tx.count++;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001134 q_vector->itr_val = adapter->tx_itr_setting;
Alexander Duyck0ba82992011-08-26 07:45:47 +00001135 q_vector->tx.work_limit = adapter->tx_work_limit;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001136 if (q_vector->itr_val && q_vector->itr_val <= 3)
1137 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001138}
1139
1140/**
1141 * igb_map_ring_to_vector - maps allocated queues to vectors
1142 *
1143 * This function maps the recently allocated queues to vectors.
1144 **/
1145static int igb_map_ring_to_vector(struct igb_adapter *adapter)
1146{
1147 int i;
1148 int v_idx = 0;
1149
1150 if ((adapter->num_q_vectors < adapter->num_rx_queues) ||
1151 (adapter->num_q_vectors < adapter->num_tx_queues))
1152 return -ENOMEM;
1153
1154 if (adapter->num_q_vectors >=
1155 (adapter->num_rx_queues + adapter->num_tx_queues)) {
1156 for (i = 0; i < adapter->num_rx_queues; i++)
1157 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1158 for (i = 0; i < adapter->num_tx_queues; i++)
1159 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1160 } else {
1161 for (i = 0; i < adapter->num_rx_queues; i++) {
1162 if (i < adapter->num_tx_queues)
1163 igb_map_tx_ring_to_vector(adapter, i, v_idx);
1164 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1165 }
1166 for (; i < adapter->num_tx_queues; i++)
1167 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1168 }
1169 return 0;
1170}
1171
1172/**
1173 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1174 *
1175 * This function initializes the interrupts and allocates all of the queues.
1176 **/
1177static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
1178{
1179 struct pci_dev *pdev = adapter->pdev;
1180 int err;
1181
Ben Hutchings21adef32010-09-27 08:28:39 +00001182 err = igb_set_interrupt_capability(adapter);
1183 if (err)
1184 return err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001185
1186 err = igb_alloc_q_vectors(adapter);
1187 if (err) {
1188 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1189 goto err_alloc_q_vectors;
1190 }
1191
1192 err = igb_alloc_queues(adapter);
1193 if (err) {
1194 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
1195 goto err_alloc_queues;
1196 }
1197
1198 err = igb_map_ring_to_vector(adapter);
1199 if (err) {
1200 dev_err(&pdev->dev, "Invalid q_vector to ring mapping\n");
1201 goto err_map_queues;
1202 }
1203
1204
1205 return 0;
1206err_map_queues:
1207 igb_free_queues(adapter);
1208err_alloc_queues:
1209 igb_free_q_vectors(adapter);
1210err_alloc_q_vectors:
1211 igb_reset_interrupt_capability(adapter);
1212 return err;
1213}
1214
1215/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001216 * igb_request_irq - initialize interrupts
1217 *
1218 * Attempts to configure interrupts using the best available
1219 * capabilities of the hardware and kernel.
1220 **/
1221static int igb_request_irq(struct igb_adapter *adapter)
1222{
1223 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001224 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001225 int err = 0;
1226
1227 if (adapter->msix_entries) {
1228 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001229 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001230 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001231 /* fall back to MSI */
Alexander Duyck047e0032009-10-27 15:49:27 +00001232 igb_clear_interrupt_scheme(adapter);
Alexander Duyckc74d5882011-08-26 07:46:45 +00001233 if (!pci_enable_msi(pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001234 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001235 igb_free_all_tx_resources(adapter);
1236 igb_free_all_rx_resources(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001237 adapter->num_tx_queues = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001238 adapter->num_rx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001239 adapter->num_q_vectors = 1;
1240 err = igb_alloc_q_vectors(adapter);
1241 if (err) {
1242 dev_err(&pdev->dev,
1243 "Unable to allocate memory for vectors\n");
1244 goto request_done;
1245 }
1246 err = igb_alloc_queues(adapter);
1247 if (err) {
1248 dev_err(&pdev->dev,
1249 "Unable to allocate memory for queues\n");
1250 igb_free_q_vectors(adapter);
1251 goto request_done;
1252 }
1253 igb_setup_all_tx_resources(adapter);
1254 igb_setup_all_rx_resources(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001255 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001256
Alexander Duyckc74d5882011-08-26 07:46:45 +00001257 igb_assign_vector(adapter->q_vector[0], 0);
1258
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001259 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001260 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001261 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001262 if (!err)
1263 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001264
Auke Kok9d5c8242008-01-24 02:22:38 -08001265 /* fall back to legacy interrupts */
1266 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001267 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001268 }
1269
Alexander Duyckc74d5882011-08-26 07:46:45 +00001270 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001271 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001272
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001273 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001274 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001275 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001276
1277request_done:
1278 return err;
1279}
1280
1281static void igb_free_irq(struct igb_adapter *adapter)
1282{
Auke Kok9d5c8242008-01-24 02:22:38 -08001283 if (adapter->msix_entries) {
1284 int vector = 0, i;
1285
Alexander Duyck047e0032009-10-27 15:49:27 +00001286 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001287
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001288 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001289 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001290 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001291 } else {
1292 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001293 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001294}
1295
1296/**
1297 * igb_irq_disable - Mask off interrupt generation on the NIC
1298 * @adapter: board private structure
1299 **/
1300static void igb_irq_disable(struct igb_adapter *adapter)
1301{
1302 struct e1000_hw *hw = &adapter->hw;
1303
Alexander Duyck25568a52009-10-27 23:49:59 +00001304 /*
1305 * we need to be careful when disabling interrupts. The VFs are also
1306 * mapped into these registers and so clearing the bits can cause
1307 * issues on the VF drivers so we only need to clear what we set
1308 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001309 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001310 u32 regval = rd32(E1000_EIAM);
1311 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1312 wr32(E1000_EIMC, adapter->eims_enable_mask);
1313 regval = rd32(E1000_EIAC);
1314 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001315 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001316
1317 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001318 wr32(E1000_IMC, ~0);
1319 wrfl();
Emil Tantilov81a61852010-08-02 14:40:52 +00001320 if (adapter->msix_entries) {
1321 int i;
1322 for (i = 0; i < adapter->num_q_vectors; i++)
1323 synchronize_irq(adapter->msix_entries[i].vector);
1324 } else {
1325 synchronize_irq(adapter->pdev->irq);
1326 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001327}
1328
1329/**
1330 * igb_irq_enable - Enable default interrupt generation settings
1331 * @adapter: board private structure
1332 **/
1333static void igb_irq_enable(struct igb_adapter *adapter)
1334{
1335 struct e1000_hw *hw = &adapter->hw;
1336
1337 if (adapter->msix_entries) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001338 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001339 u32 regval = rd32(E1000_EIAC);
1340 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1341 regval = rd32(E1000_EIAM);
1342 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001343 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001344 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001345 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001346 ims |= E1000_IMS_VMMB;
1347 }
1348 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001349 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001350 wr32(E1000_IMS, IMS_ENABLE_MASK |
1351 E1000_IMS_DRSTA);
1352 wr32(E1000_IAM, IMS_ENABLE_MASK |
1353 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001354 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001355}
1356
1357static void igb_update_mng_vlan(struct igb_adapter *adapter)
1358{
Alexander Duyck51466232009-10-27 23:47:35 +00001359 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001360 u16 vid = adapter->hw.mng_cookie.vlan_id;
1361 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001362
Alexander Duyck51466232009-10-27 23:47:35 +00001363 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1364 /* add VID to filter table */
1365 igb_vfta_set(hw, vid, true);
1366 adapter->mng_vlan_id = vid;
1367 } else {
1368 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1369 }
1370
1371 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1372 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001373 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001374 /* remove VID from filter table */
1375 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001376 }
1377}
1378
1379/**
1380 * igb_release_hw_control - release control of the h/w to f/w
1381 * @adapter: address of board private structure
1382 *
1383 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1384 * For ASF and Pass Through versions of f/w this means that the
1385 * driver is no longer loaded.
1386 *
1387 **/
1388static void igb_release_hw_control(struct igb_adapter *adapter)
1389{
1390 struct e1000_hw *hw = &adapter->hw;
1391 u32 ctrl_ext;
1392
1393 /* Let firmware take over control of h/w */
1394 ctrl_ext = rd32(E1000_CTRL_EXT);
1395 wr32(E1000_CTRL_EXT,
1396 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1397}
1398
Auke Kok9d5c8242008-01-24 02:22:38 -08001399/**
1400 * igb_get_hw_control - get control of the h/w from f/w
1401 * @adapter: address of board private structure
1402 *
1403 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1404 * For ASF and Pass Through versions of f/w this means that
1405 * the driver is loaded.
1406 *
1407 **/
1408static void igb_get_hw_control(struct igb_adapter *adapter)
1409{
1410 struct e1000_hw *hw = &adapter->hw;
1411 u32 ctrl_ext;
1412
1413 /* Let firmware know the driver has taken over */
1414 ctrl_ext = rd32(E1000_CTRL_EXT);
1415 wr32(E1000_CTRL_EXT,
1416 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1417}
1418
Auke Kok9d5c8242008-01-24 02:22:38 -08001419/**
1420 * igb_configure - configure the hardware for RX and TX
1421 * @adapter: private board structure
1422 **/
1423static void igb_configure(struct igb_adapter *adapter)
1424{
1425 struct net_device *netdev = adapter->netdev;
1426 int i;
1427
1428 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001429 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001430
1431 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001432
Alexander Duyck85b430b2009-10-27 15:50:29 +00001433 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001434 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001435 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001436
1437 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001438 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001439
1440 igb_rx_fifo_flush_82575(&adapter->hw);
1441
Alexander Duyckc493ea42009-03-20 00:16:50 +00001442 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001443 * at least 1 descriptor unused to make sure
1444 * next_to_use != next_to_clean */
1445 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001446 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001447 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001448 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001449}
1450
Nick Nunley88a268c2010-02-17 01:01:59 +00001451/**
1452 * igb_power_up_link - Power up the phy/serdes link
1453 * @adapter: address of board private structure
1454 **/
1455void igb_power_up_link(struct igb_adapter *adapter)
1456{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001457 igb_reset_phy(&adapter->hw);
1458
Nick Nunley88a268c2010-02-17 01:01:59 +00001459 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1460 igb_power_up_phy_copper(&adapter->hw);
1461 else
1462 igb_power_up_serdes_link_82575(&adapter->hw);
1463}
1464
1465/**
1466 * igb_power_down_link - Power down the phy/serdes link
1467 * @adapter: address of board private structure
1468 */
1469static void igb_power_down_link(struct igb_adapter *adapter)
1470{
1471 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1472 igb_power_down_phy_copper_82575(&adapter->hw);
1473 else
1474 igb_shutdown_serdes_link_82575(&adapter->hw);
1475}
Auke Kok9d5c8242008-01-24 02:22:38 -08001476
1477/**
1478 * igb_up - Open the interface and prepare it to handle traffic
1479 * @adapter: board private structure
1480 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001481int igb_up(struct igb_adapter *adapter)
1482{
1483 struct e1000_hw *hw = &adapter->hw;
1484 int i;
1485
1486 /* hardware has been reset, we need to reload some things */
1487 igb_configure(adapter);
1488
1489 clear_bit(__IGB_DOWN, &adapter->state);
1490
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001491 for (i = 0; i < adapter->num_q_vectors; i++)
1492 napi_enable(&(adapter->q_vector[i]->napi));
1493
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001494 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001495 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001496 else
1497 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001498
1499 /* Clear any pending interrupts. */
1500 rd32(E1000_ICR);
1501 igb_irq_enable(adapter);
1502
Alexander Duyckd4960302009-10-27 15:53:45 +00001503 /* notify VFs that reset has been completed */
1504 if (adapter->vfs_allocated_count) {
1505 u32 reg_data = rd32(E1000_CTRL_EXT);
1506 reg_data |= E1000_CTRL_EXT_PFRSTD;
1507 wr32(E1000_CTRL_EXT, reg_data);
1508 }
1509
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001510 netif_tx_start_all_queues(adapter->netdev);
1511
Alexander Duyck25568a52009-10-27 23:49:59 +00001512 /* start the watchdog. */
1513 hw->mac.get_link_status = 1;
1514 schedule_work(&adapter->watchdog_task);
1515
Auke Kok9d5c8242008-01-24 02:22:38 -08001516 return 0;
1517}
1518
1519void igb_down(struct igb_adapter *adapter)
1520{
Auke Kok9d5c8242008-01-24 02:22:38 -08001521 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001522 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001523 u32 tctl, rctl;
1524 int i;
1525
1526 /* signal that we're down so the interrupt handler does not
1527 * reschedule our watchdog timer */
1528 set_bit(__IGB_DOWN, &adapter->state);
1529
1530 /* disable receives in the hardware */
1531 rctl = rd32(E1000_RCTL);
1532 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1533 /* flush and sleep below */
1534
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001535 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001536
1537 /* disable transmits in the hardware */
1538 tctl = rd32(E1000_TCTL);
1539 tctl &= ~E1000_TCTL_EN;
1540 wr32(E1000_TCTL, tctl);
1541 /* flush both disables and wait for them to finish */
1542 wrfl();
1543 msleep(10);
1544
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001545 for (i = 0; i < adapter->num_q_vectors; i++)
1546 napi_disable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08001547
Auke Kok9d5c8242008-01-24 02:22:38 -08001548 igb_irq_disable(adapter);
1549
1550 del_timer_sync(&adapter->watchdog_timer);
1551 del_timer_sync(&adapter->phy_info_timer);
1552
Auke Kok9d5c8242008-01-24 02:22:38 -08001553 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001554
1555 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001556 spin_lock(&adapter->stats64_lock);
1557 igb_update_stats(adapter, &adapter->stats64);
1558 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001559
Auke Kok9d5c8242008-01-24 02:22:38 -08001560 adapter->link_speed = 0;
1561 adapter->link_duplex = 0;
1562
Jeff Kirsher30236822008-06-24 17:01:15 -07001563 if (!pci_channel_offline(adapter->pdev))
1564 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001565 igb_clean_all_tx_rings(adapter);
1566 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001567#ifdef CONFIG_IGB_DCA
1568
1569 /* since we reset the hardware DCA settings were cleared */
1570 igb_setup_dca(adapter);
1571#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001572}
1573
1574void igb_reinit_locked(struct igb_adapter *adapter)
1575{
1576 WARN_ON(in_interrupt());
1577 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1578 msleep(1);
1579 igb_down(adapter);
1580 igb_up(adapter);
1581 clear_bit(__IGB_RESETTING, &adapter->state);
1582}
1583
1584void igb_reset(struct igb_adapter *adapter)
1585{
Alexander Duyck090b1792009-10-27 23:51:55 +00001586 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001587 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001588 struct e1000_mac_info *mac = &hw->mac;
1589 struct e1000_fc_info *fc = &hw->fc;
Auke Kok9d5c8242008-01-24 02:22:38 -08001590 u32 pba = 0, tx_space, min_tx_space, min_rx_space;
1591 u16 hwm;
1592
1593 /* Repartition Pba for greater than 9k mtu
1594 * To take effect CTRL.RST is required.
1595 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001596 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001597 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00001598 case e1000_82580:
1599 pba = rd32(E1000_RXPBS);
1600 pba = igb_rxpbs_adjust_82580(pba);
1601 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001602 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001603 pba = rd32(E1000_RXPBS);
1604 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001605 break;
1606 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001607 case e1000_i210:
1608 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001609 default:
1610 pba = E1000_PBA_34K;
1611 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001612 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001613
Alexander Duyck2d064c02008-07-08 15:10:12 -07001614 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1615 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001616 /* adjust PBA for jumbo frames */
1617 wr32(E1000_PBA, pba);
1618
1619 /* To maintain wire speed transmits, the Tx FIFO should be
1620 * large enough to accommodate two full transmit packets,
1621 * rounded up to the next 1KB and expressed in KB. Likewise,
1622 * the Rx FIFO should be large enough to accommodate at least
1623 * one full receive packet and is similarly rounded up and
1624 * expressed in KB. */
1625 pba = rd32(E1000_PBA);
1626 /* upper 16 bits has Tx packet buffer allocation size in KB */
1627 tx_space = pba >> 16;
1628 /* lower 16 bits has Rx packet buffer allocation size in KB */
1629 pba &= 0xffff;
1630 /* the tx fifo also stores 16 bytes of information about the tx
1631 * but don't include ethernet FCS because hardware appends it */
1632 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001633 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001634 ETH_FCS_LEN) * 2;
1635 min_tx_space = ALIGN(min_tx_space, 1024);
1636 min_tx_space >>= 10;
1637 /* software strips receive CRC, so leave room for it */
1638 min_rx_space = adapter->max_frame_size;
1639 min_rx_space = ALIGN(min_rx_space, 1024);
1640 min_rx_space >>= 10;
1641
1642 /* If current Tx allocation is less than the min Tx FIFO size,
1643 * and the min Tx FIFO size is less than the current Rx FIFO
1644 * allocation, take space away from current Rx allocation */
1645 if (tx_space < min_tx_space &&
1646 ((min_tx_space - tx_space) < pba)) {
1647 pba = pba - (min_tx_space - tx_space);
1648
1649 /* if short on rx space, rx wins and must trump tx
1650 * adjustment */
1651 if (pba < min_rx_space)
1652 pba = min_rx_space;
1653 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001654 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001655 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001656
1657 /* flow control settings */
1658 /* The high water mark must be low enough to fit one full frame
1659 * (or the size used for early receive) above it in the Rx FIFO.
1660 * Set it to the lower of:
1661 * - 90% of the Rx FIFO size, or
1662 * - the full Rx FIFO size minus one full frame */
1663 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001664 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001665
Alexander Duyckd405ea32009-12-23 13:21:27 +00001666 fc->high_water = hwm & 0xFFF0; /* 16-byte granularity */
1667 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001668 fc->pause_time = 0xFFFF;
1669 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001670 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001671
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001672 /* disable receive for all VFs and wait one second */
1673 if (adapter->vfs_allocated_count) {
1674 int i;
1675 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001676 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001677
1678 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001679 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001680
1681 /* disable transmits and receives */
1682 wr32(E1000_VFRE, 0);
1683 wr32(E1000_VFTE, 0);
1684 }
1685
Auke Kok9d5c8242008-01-24 02:22:38 -08001686 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001687 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001688 wr32(E1000_WUC, 0);
1689
Alexander Duyck330a6d62009-10-27 23:51:35 +00001690 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001691 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001692
Matthew Vicka27416b2012-04-18 02:57:44 +00001693 /*
1694 * Flow control settings reset on hardware reset, so guarantee flow
1695 * control is off when forcing speed.
1696 */
1697 if (!hw->mac.autoneg)
1698 igb_force_mac_fc(hw);
1699
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001700 igb_init_dmac(adapter, pba);
Nick Nunley88a268c2010-02-17 01:01:59 +00001701 if (!netif_running(adapter->netdev))
1702 igb_power_down_link(adapter);
1703
Auke Kok9d5c8242008-01-24 02:22:38 -08001704 igb_update_mng_vlan(adapter);
1705
1706 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1707 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1708
Matthew Vick1f6e8172012-08-18 07:26:33 +00001709#ifdef CONFIG_IGB_PTP
1710 /* Re-enable PTP, where applicable. */
1711 igb_ptp_reset(adapter);
1712#endif /* CONFIG_IGB_PTP */
1713
Alexander Duyck330a6d62009-10-27 23:51:35 +00001714 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001715}
1716
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001717static netdev_features_t igb_fix_features(struct net_device *netdev,
1718 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001719{
1720 /*
1721 * Since there is no support for separate rx/tx vlan accel
1722 * enable/disable make sure tx flag is always in same state as rx.
1723 */
1724 if (features & NETIF_F_HW_VLAN_RX)
1725 features |= NETIF_F_HW_VLAN_TX;
1726 else
1727 features &= ~NETIF_F_HW_VLAN_TX;
1728
1729 return features;
1730}
1731
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001732static int igb_set_features(struct net_device *netdev,
1733 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00001734{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001735 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001736 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00001737
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001738 if (changed & NETIF_F_HW_VLAN_RX)
1739 igb_vlan_mode(netdev, features);
1740
Ben Greear89eaefb2012-03-06 09:41:58 +00001741 if (!(changed & NETIF_F_RXALL))
1742 return 0;
1743
1744 netdev->features = features;
1745
1746 if (netif_running(netdev))
1747 igb_reinit_locked(adapter);
1748 else
1749 igb_reset(adapter);
1750
Michał Mirosławac52caa2011-06-08 08:38:01 +00001751 return 0;
1752}
1753
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001754static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001755 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001756 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00001757 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00001758 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001759 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001760 .ndo_set_mac_address = igb_set_mac,
1761 .ndo_change_mtu = igb_change_mtu,
1762 .ndo_do_ioctl = igb_ioctl,
1763 .ndo_tx_timeout = igb_tx_timeout,
1764 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001765 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1766 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001767 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1768 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1769 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
1770 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001771#ifdef CONFIG_NET_POLL_CONTROLLER
1772 .ndo_poll_controller = igb_netpoll,
1773#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001774 .ndo_fix_features = igb_fix_features,
1775 .ndo_set_features = igb_set_features,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001776};
1777
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001778/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00001779 * igb_set_fw_version - Configure version string for ethtool
1780 * @adapter: adapter struct
1781 *
1782 **/
1783void igb_set_fw_version(struct igb_adapter *adapter)
1784{
1785 struct e1000_hw *hw = &adapter->hw;
1786 u16 eeprom_verh, eeprom_verl, comb_verh, comb_verl, comb_offset;
1787 u16 major, build, patch, fw_version;
1788 u32 etrack_id;
1789
1790 hw->nvm.ops.read(hw, 5, 1, &fw_version);
1791 if (adapter->hw.mac.type != e1000_i211) {
1792 hw->nvm.ops.read(hw, NVM_ETRACK_WORD, 1, &eeprom_verh);
1793 hw->nvm.ops.read(hw, (NVM_ETRACK_WORD + 1), 1, &eeprom_verl);
1794 etrack_id = (eeprom_verh << IGB_ETRACK_SHIFT) | eeprom_verl;
1795
1796 /* combo image version needs to be found */
1797 hw->nvm.ops.read(hw, NVM_COMB_VER_PTR, 1, &comb_offset);
1798 if ((comb_offset != 0x0) &&
1799 (comb_offset != IGB_NVM_VER_INVALID)) {
1800 hw->nvm.ops.read(hw, (NVM_COMB_VER_OFF + comb_offset
1801 + 1), 1, &comb_verh);
1802 hw->nvm.ops.read(hw, (NVM_COMB_VER_OFF + comb_offset),
1803 1, &comb_verl);
1804
1805 /* Only display Option Rom if it exists and is valid */
1806 if ((comb_verh && comb_verl) &&
1807 ((comb_verh != IGB_NVM_VER_INVALID) &&
1808 (comb_verl != IGB_NVM_VER_INVALID))) {
1809 major = comb_verl >> IGB_COMB_VER_SHFT;
1810 build = (comb_verl << IGB_COMB_VER_SHFT) |
1811 (comb_verh >> IGB_COMB_VER_SHFT);
1812 patch = comb_verh & IGB_COMB_VER_MASK;
1813 snprintf(adapter->fw_version,
1814 sizeof(adapter->fw_version),
1815 "%d.%d%d, 0x%08x, %d.%d.%d",
1816 (fw_version & IGB_MAJOR_MASK) >>
1817 IGB_MAJOR_SHIFT,
1818 (fw_version & IGB_MINOR_MASK) >>
1819 IGB_MINOR_SHIFT,
1820 (fw_version & IGB_BUILD_MASK),
1821 etrack_id, major, build, patch);
1822 goto out;
1823 }
1824 }
1825 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1826 "%d.%d%d, 0x%08x",
1827 (fw_version & IGB_MAJOR_MASK) >> IGB_MAJOR_SHIFT,
1828 (fw_version & IGB_MINOR_MASK) >> IGB_MINOR_SHIFT,
1829 (fw_version & IGB_BUILD_MASK), etrack_id);
1830 } else {
1831 snprintf(adapter->fw_version, sizeof(adapter->fw_version),
1832 "%d.%d%d",
1833 (fw_version & IGB_MAJOR_MASK) >> IGB_MAJOR_SHIFT,
1834 (fw_version & IGB_MINOR_MASK) >> IGB_MINOR_SHIFT,
1835 (fw_version & IGB_BUILD_MASK));
1836 }
1837out:
1838 return;
1839}
1840
1841/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001842 * igb_probe - Device Initialization Routine
1843 * @pdev: PCI device information struct
1844 * @ent: entry in igb_pci_tbl
1845 *
1846 * Returns 0 on success, negative on failure
1847 *
1848 * igb_probe initializes an adapter identified by a pci_dev structure.
1849 * The OS initialization, configuring of the adapter private structure,
1850 * and a hardware reset occur.
1851 **/
1852static int __devinit igb_probe(struct pci_dev *pdev,
1853 const struct pci_device_id *ent)
1854{
1855 struct net_device *netdev;
1856 struct igb_adapter *adapter;
1857 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00001858 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001859 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00001860 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08001861 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
1862 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07001863 int err, pci_using_dac;
Auke Kok9d5c8242008-01-24 02:22:38 -08001864 u16 eeprom_apme_mask = IGB_EEPROM_APME;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001865 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08001866
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001867 /* Catch broken hardware that put the wrong VF device ID in
1868 * the PCIe SR-IOV capability.
1869 */
1870 if (pdev->is_virtfn) {
1871 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001872 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001873 return -EINVAL;
1874 }
1875
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001876 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001877 if (err)
1878 return err;
1879
1880 pci_using_dac = 0;
Alexander Duyck59d71982010-04-27 13:09:25 +00001881 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001882 if (!err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001883 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001884 if (!err)
1885 pci_using_dac = 1;
1886 } else {
Alexander Duyck59d71982010-04-27 13:09:25 +00001887 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001888 if (err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001889 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001890 if (err) {
1891 dev_err(&pdev->dev, "No usable DMA "
1892 "configuration, aborting\n");
1893 goto err_dma;
1894 }
1895 }
1896 }
1897
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001898 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
1899 IORESOURCE_MEM),
1900 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08001901 if (err)
1902 goto err_pci_reg;
1903
Frans Pop19d5afd2009-10-02 10:04:12 -07001904 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001905
Auke Kok9d5c8242008-01-24 02:22:38 -08001906 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07001907 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001908
1909 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08001910 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00001911 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08001912 if (!netdev)
1913 goto err_alloc_etherdev;
1914
1915 SET_NETDEV_DEV(netdev, &pdev->dev);
1916
1917 pci_set_drvdata(pdev, netdev);
1918 adapter = netdev_priv(netdev);
1919 adapter->netdev = netdev;
1920 adapter->pdev = pdev;
1921 hw = &adapter->hw;
1922 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00001923 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08001924
1925 mmio_start = pci_resource_start(pdev, 0);
1926 mmio_len = pci_resource_len(pdev, 0);
1927
1928 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00001929 hw->hw_addr = ioremap(mmio_start, mmio_len);
1930 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08001931 goto err_ioremap;
1932
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001933 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08001934 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001935 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08001936
1937 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1938
1939 netdev->mem_start = mmio_start;
1940 netdev->mem_end = mmio_start + mmio_len;
1941
Auke Kok9d5c8242008-01-24 02:22:38 -08001942 /* PCI config space info */
1943 hw->vendor_id = pdev->vendor;
1944 hw->device_id = pdev->device;
1945 hw->revision_id = pdev->revision;
1946 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1947 hw->subsystem_device_id = pdev->subsystem_device;
1948
Auke Kok9d5c8242008-01-24 02:22:38 -08001949 /* Copy the default MAC, PHY and NVM function pointers */
1950 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
1951 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
1952 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
1953 /* Initialize skew-specific constants */
1954 err = ei->get_invariants(hw);
1955 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00001956 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08001957
Alexander Duyck450c87c2009-02-06 23:22:11 +00001958 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08001959 err = igb_sw_init(adapter);
1960 if (err)
1961 goto err_sw_init;
1962
1963 igb_get_bus_info_pcie(hw);
1964
1965 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08001966
1967 /* Copper options */
1968 if (hw->phy.media_type == e1000_media_type_copper) {
1969 hw->phy.mdix = AUTO_ALL_MODES;
1970 hw->phy.disable_polarity_correction = false;
1971 hw->phy.ms_type = e1000_ms_hw_default;
1972 }
1973
1974 if (igb_check_reset_block(hw))
1975 dev_info(&pdev->dev,
1976 "PHY reset is blocked due to SOL/IDER session.\n");
1977
Alexander Duyck077887c2011-08-26 07:46:29 +00001978 /*
1979 * features is initialized to 0 in allocation, it might have bits
1980 * set by igb_sw_init so we should use an or instead of an
1981 * assignment.
1982 */
1983 netdev->features |= NETIF_F_SG |
1984 NETIF_F_IP_CSUM |
1985 NETIF_F_IPV6_CSUM |
1986 NETIF_F_TSO |
1987 NETIF_F_TSO6 |
1988 NETIF_F_RXHASH |
1989 NETIF_F_RXCSUM |
1990 NETIF_F_HW_VLAN_RX |
1991 NETIF_F_HW_VLAN_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00001992
Alexander Duyck077887c2011-08-26 07:46:29 +00001993 /* copy netdev features into list of user selectable features */
1994 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00001995 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08001996
Alexander Duyck077887c2011-08-26 07:46:29 +00001997 /* set this bit last since it cannot be part of hw_features */
1998 netdev->features |= NETIF_F_HW_VLAN_FILTER;
1999
2000 netdev->vlan_features |= NETIF_F_TSO |
2001 NETIF_F_TSO6 |
2002 NETIF_F_IP_CSUM |
2003 NETIF_F_IPV6_CSUM |
2004 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002005
Ben Greear6b8f0922012-03-06 09:41:53 +00002006 netdev->priv_flags |= IFF_SUPP_NOFCS;
2007
Yi Zou7b872a52010-09-22 17:57:58 +00002008 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002009 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002010 netdev->vlan_features |= NETIF_F_HIGHDMA;
2011 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002012
Michał Mirosławac52caa2011-06-08 08:38:01 +00002013 if (hw->mac.type >= e1000_82576) {
2014 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002015 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002016 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002017
Jiri Pirko01789342011-08-16 06:29:00 +00002018 netdev->priv_flags |= IFF_UNICAST_FLT;
2019
Alexander Duyck330a6d62009-10-27 23:51:35 +00002020 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002021
2022 /* before reading the NVM, reset the controller to put the device in a
2023 * known good starting state */
2024 hw->mac.ops.reset_hw(hw);
2025
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002026 /*
2027 * make sure the NVM is good , i211 parts have special NVM that
2028 * doesn't contain a checksum
2029 */
2030 if (hw->mac.type != e1000_i211) {
2031 if (hw->nvm.ops.validate(hw) < 0) {
2032 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2033 err = -EIO;
2034 goto err_eeprom;
2035 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002036 }
2037
2038 /* copy the MAC address out of the NVM */
2039 if (hw->mac.ops.read_mac_addr(hw))
2040 dev_err(&pdev->dev, "NVM Read Error\n");
2041
2042 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
2043 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
2044
2045 if (!is_valid_ether_addr(netdev->perm_addr)) {
2046 dev_err(&pdev->dev, "Invalid MAC Address\n");
2047 err = -EIO;
2048 goto err_eeprom;
2049 }
2050
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002051 /* get firmware version for ethtool -i */
2052 igb_set_fw_version(adapter);
2053
Joe Perchesc061b182010-08-23 18:20:03 +00002054 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Alexander Duyck0e340482009-03-20 00:17:08 +00002055 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002056 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Alexander Duyck0e340482009-03-20 00:17:08 +00002057 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002058
2059 INIT_WORK(&adapter->reset_task, igb_reset_task);
2060 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2061
Alexander Duyck450c87c2009-02-06 23:22:11 +00002062 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002063 adapter->fc_autoneg = true;
2064 hw->mac.autoneg = true;
2065 hw->phy.autoneg_advertised = 0x2f;
2066
Alexander Duyck0cce1192009-07-23 18:10:24 +00002067 hw->fc.requested_mode = e1000_fc_default;
2068 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002069
Auke Kok9d5c8242008-01-24 02:22:38 -08002070 igb_validate_mdi_setting(hw);
2071
Auke Kok9d5c8242008-01-24 02:22:38 -08002072 /* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
2073 * enable the ACPI Magic Packet filter
2074 */
2075
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002076 if (hw->bus.func == 0)
Alexander Duyck312c75a2009-02-06 23:17:47 +00002077 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
Carolyn Wyborny6d337dc2011-07-07 00:24:56 +00002078 else if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002079 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
2080 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2081 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002082 else if (hw->bus.func == 1)
2083 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002084
2085 if (eeprom_data & eeprom_apme_mask)
2086 adapter->eeprom_wol |= E1000_WUFC_MAG;
2087
2088 /* now that we have the eeprom settings, apply the special cases where
2089 * the eeprom may be wrong or the board simply won't support wake on
2090 * lan on a particular port */
2091 switch (pdev->device) {
2092 case E1000_DEV_ID_82575GB_QUAD_COPPER:
2093 adapter->eeprom_wol = 0;
2094 break;
2095 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002096 case E1000_DEV_ID_82576_FIBER:
2097 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002098 /* Wake events only supported on port A for dual fiber
2099 * regardless of eeprom setting */
2100 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
2101 adapter->eeprom_wol = 0;
2102 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002103 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002104 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002105 /* if quad port adapter, disable WoL on all but port A */
2106 if (global_quad_port_a != 0)
2107 adapter->eeprom_wol = 0;
2108 else
2109 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2110 /* Reset for multiple quad port adapters */
2111 if (++global_quad_port_a == 4)
2112 global_quad_port_a = 0;
2113 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002114 }
2115
2116 /* initialize the wol settings based on the eeprom settings */
2117 adapter->wol = adapter->eeprom_wol;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00002118 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
Auke Kok9d5c8242008-01-24 02:22:38 -08002119
2120 /* reset the hardware with the new settings */
2121 igb_reset(adapter);
2122
2123 /* let the f/w know that the h/w is now under the control of the
2124 * driver. */
2125 igb_get_hw_control(adapter);
2126
Auke Kok9d5c8242008-01-24 02:22:38 -08002127 strcpy(netdev->name, "eth%d");
2128 err = register_netdev(netdev);
2129 if (err)
2130 goto err_register;
2131
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002132 /* carrier off reporting is important to ethtool even BEFORE open */
2133 netif_carrier_off(netdev);
2134
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002135#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002136 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002137 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002138 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002139 igb_setup_dca(adapter);
2140 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002141
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002142#endif
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002143
Richard Cochran7ebae812012-03-16 10:55:37 +00002144#ifdef CONFIG_IGB_PTP
Anders Berggren673b8b72011-02-04 07:32:32 +00002145 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002146 igb_ptp_init(adapter);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002147#endif /* CONFIG_IGB_PTP */
Anders Berggren673b8b72011-02-04 07:32:32 +00002148
Auke Kok9d5c8242008-01-24 02:22:38 -08002149 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
2150 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07002151 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08002152 netdev->name,
Alexander Duyck559e9c42009-10-27 23:52:50 +00002153 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
Alexander Duyckff846f52010-04-27 01:02:40 +00002154 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
Alexander Duyck559e9c42009-10-27 23:52:50 +00002155 "unknown"),
Alexander Duyck59c3de82009-03-31 20:38:00 +00002156 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
2157 (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
2158 (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
2159 "unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07002160 netdev->dev_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002161
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002162 ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
2163 if (ret_val)
2164 strcpy(part_str, "Unknown");
2165 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002166 dev_info(&pdev->dev,
2167 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2168 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002169 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002170 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002171 switch (hw->mac.type) {
2172 case e1000_i350:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002173 case e1000_i210:
2174 case e1000_i211:
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002175 igb_set_eee_i350(hw);
2176 break;
2177 default:
2178 break;
2179 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002180
2181 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002182 return 0;
2183
2184err_register:
2185 igb_release_hw_control(adapter);
2186err_eeprom:
2187 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002188 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002189
2190 if (hw->flash_address)
2191 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002192err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002193 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002194 iounmap(hw->hw_addr);
2195err_ioremap:
2196 free_netdev(netdev);
2197err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002198 pci_release_selected_regions(pdev,
2199 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002200err_pci_reg:
2201err_dma:
2202 pci_disable_device(pdev);
2203 return err;
2204}
2205
2206/**
2207 * igb_remove - Device Removal Routine
2208 * @pdev: PCI device information struct
2209 *
2210 * igb_remove is called by the PCI subsystem to alert the driver
2211 * that it should release a PCI device. The could be caused by a
2212 * Hot-Plug event, or because the driver is going to be removed from
2213 * memory.
2214 **/
2215static void __devexit igb_remove(struct pci_dev *pdev)
2216{
2217 struct net_device *netdev = pci_get_drvdata(pdev);
2218 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002219 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002220
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002221 pm_runtime_get_noresume(&pdev->dev);
Richard Cochran7ebae812012-03-16 10:55:37 +00002222#ifdef CONFIG_IGB_PTP
Matthew Vicka79f4f82012-08-10 05:40:44 +00002223 igb_ptp_stop(adapter);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002224#endif /* CONFIG_IGB_PTP */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002225
Tejun Heo760141a2010-12-12 16:45:14 +01002226 /*
2227 * The watchdog timer may be rescheduled, so explicitly
2228 * disable watchdog from being rescheduled.
2229 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002230 set_bit(__IGB_DOWN, &adapter->state);
2231 del_timer_sync(&adapter->watchdog_timer);
2232 del_timer_sync(&adapter->phy_info_timer);
2233
Tejun Heo760141a2010-12-12 16:45:14 +01002234 cancel_work_sync(&adapter->reset_task);
2235 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002236
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002237#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002238 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002239 dev_info(&pdev->dev, "DCA disabled\n");
2240 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002241 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002242 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002243 }
2244#endif
2245
Auke Kok9d5c8242008-01-24 02:22:38 -08002246 /* Release control of h/w to f/w. If f/w is AMT enabled, this
2247 * would have already happened in close and is redundant. */
2248 igb_release_hw_control(adapter);
2249
2250 unregister_netdev(netdev);
2251
Alexander Duyck047e0032009-10-27 15:49:27 +00002252 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002253
Alexander Duyck37680112009-02-19 20:40:30 -08002254#ifdef CONFIG_PCI_IOV
2255 /* reclaim resources allocated to VFs */
2256 if (adapter->vf_data) {
2257 /* disable iov and allow time for transactions to clear */
Stefan Assmannf5571472012-08-18 04:06:11 +00002258 if (igb_vfs_are_assigned(adapter)) {
2259 dev_info(&pdev->dev, "Unloading driver while VFs are assigned - VFs will not be deallocated\n");
2260 } else {
Greg Rose0224d662011-10-14 02:57:14 +00002261 pci_disable_sriov(pdev);
2262 msleep(500);
Greg Rose0224d662011-10-14 02:57:14 +00002263 }
Alexander Duyck37680112009-02-19 20:40:30 -08002264
2265 kfree(adapter->vf_data);
2266 adapter->vf_data = NULL;
2267 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002268 wrfl();
Alexander Duyck37680112009-02-19 20:40:30 -08002269 msleep(100);
2270 dev_info(&pdev->dev, "IOV Disabled\n");
2271 }
2272#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002273
Alexander Duyck28b07592009-02-06 23:20:31 +00002274 iounmap(hw->hw_addr);
2275 if (hw->flash_address)
2276 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002277 pci_release_selected_regions(pdev,
2278 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002279
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002280 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002281 free_netdev(netdev);
2282
Frans Pop19d5afd2009-10-02 10:04:12 -07002283 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002284
Auke Kok9d5c8242008-01-24 02:22:38 -08002285 pci_disable_device(pdev);
2286}
2287
2288/**
Alexander Duycka6b623e2009-10-27 23:47:53 +00002289 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2290 * @adapter: board private structure to initialize
2291 *
2292 * This function initializes the vf specific data storage and then attempts to
2293 * allocate the VFs. The reason for ordering it this way is because it is much
2294 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2295 * the memory for the VFs.
2296 **/
2297static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
2298{
2299#ifdef CONFIG_PCI_IOV
2300 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002301 struct e1000_hw *hw = &adapter->hw;
Stefan Assmannf5571472012-08-18 04:06:11 +00002302 int old_vfs = pci_num_vf(adapter->pdev);
Greg Rose0224d662011-10-14 02:57:14 +00002303 int i;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002304
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002305 /* Virtualization features not supported on i210 family. */
2306 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2307 return;
2308
Greg Rose0224d662011-10-14 02:57:14 +00002309 if (old_vfs) {
2310 dev_info(&pdev->dev, "%d pre-allocated VFs found - override "
2311 "max_vfs setting of %d\n", old_vfs, max_vfs);
2312 adapter->vfs_allocated_count = old_vfs;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002313 }
2314
Greg Rose0224d662011-10-14 02:57:14 +00002315 if (!adapter->vfs_allocated_count)
2316 return;
2317
2318 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2319 sizeof(struct vf_data_storage), GFP_KERNEL);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002320
Greg Rose0224d662011-10-14 02:57:14 +00002321 /* if allocation failed then we do not support SR-IOV */
2322 if (!adapter->vf_data) {
Alexander Duycka6b623e2009-10-27 23:47:53 +00002323 adapter->vfs_allocated_count = 0;
Greg Rose0224d662011-10-14 02:57:14 +00002324 dev_err(&pdev->dev, "Unable to allocate memory for VF "
2325 "Data Storage\n");
2326 goto out;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002327 }
Greg Rose0224d662011-10-14 02:57:14 +00002328
2329 if (!old_vfs) {
2330 if (pci_enable_sriov(pdev, adapter->vfs_allocated_count))
2331 goto err_out;
2332 }
2333 dev_info(&pdev->dev, "%d VFs allocated\n",
2334 adapter->vfs_allocated_count);
2335 for (i = 0; i < adapter->vfs_allocated_count; i++)
2336 igb_vf_configure(adapter, i);
2337
2338 /* DMA Coalescing is not supported in IOV mode. */
2339 adapter->flags &= ~IGB_FLAG_DMAC;
2340 goto out;
2341err_out:
2342 kfree(adapter->vf_data);
2343 adapter->vf_data = NULL;
2344 adapter->vfs_allocated_count = 0;
2345out:
2346 return;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002347#endif /* CONFIG_PCI_IOV */
2348}
2349
Alexander Duyck115f4592009-11-12 18:37:00 +00002350/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002351 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2352 * @adapter: board private structure to initialize
2353 *
2354 * igb_sw_init initializes the Adapter private data structure.
2355 * Fields are initialized based on PCI device information and
2356 * OS network device settings (MTU size).
2357 **/
2358static int __devinit igb_sw_init(struct igb_adapter *adapter)
2359{
2360 struct e1000_hw *hw = &adapter->hw;
2361 struct net_device *netdev = adapter->netdev;
2362 struct pci_dev *pdev = adapter->pdev;
Matthew Vick374a5422012-05-18 04:54:58 +00002363 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002364
2365 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2366
Alexander Duyck13fde972011-10-05 13:35:24 +00002367 /* set default ring sizes */
Alexander Duyck68fd9912008-11-20 00:48:10 -08002368 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2369 adapter->rx_ring_count = IGB_DEFAULT_RXD;
Alexander Duyck13fde972011-10-05 13:35:24 +00002370
2371 /* set default ITR values */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002372 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2373 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2374
Alexander Duyck13fde972011-10-05 13:35:24 +00002375 /* set default work limits */
2376 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2377
Alexander Duyck153285f2011-08-26 07:43:32 +00002378 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2379 VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08002380 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2381
Eric Dumazet12dcd862010-10-15 17:27:10 +00002382 spin_lock_init(&adapter->stats64_lock);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002383#ifdef CONFIG_PCI_IOV
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002384 switch (hw->mac.type) {
2385 case e1000_82576:
2386 case e1000_i350:
Stefan Assmann9b082d72011-02-24 20:03:31 +00002387 if (max_vfs > 7) {
2388 dev_warn(&pdev->dev,
2389 "Maximum of 7 VFs per PF, using max\n");
2390 adapter->vfs_allocated_count = 7;
2391 } else
2392 adapter->vfs_allocated_count = max_vfs;
Carolyn Wyborny6b78bb12011-01-20 06:40:45 +00002393 break;
2394 default:
2395 break;
2396 }
Alexander Duycka6b623e2009-10-27 23:47:53 +00002397#endif /* CONFIG_PCI_IOV */
Matthew Vick374a5422012-05-18 04:54:58 +00002398
2399 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002400 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002401 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002402 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002403 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002404 case e1000_82575:
2405 case e1000_i210:
2406 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2407 break;
2408 case e1000_i350:
2409 /* I350 cannot do RSS and SR-IOV at the same time */
2410 if (!!adapter->vfs_allocated_count) {
2411 max_rss_queues = 1;
2412 break;
2413 }
2414 /* fall through */
2415 case e1000_82576:
2416 if (!!adapter->vfs_allocated_count) {
2417 max_rss_queues = 2;
2418 break;
2419 }
2420 /* fall through */
2421 case e1000_82580:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002422 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002423 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002424 break;
2425 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002426
Matthew Vick374a5422012-05-18 04:54:58 +00002427 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2428
2429 /* Determine if we need to pair queues. */
2430 switch (hw->mac.type) {
2431 case e1000_82575:
2432 case e1000_i211:
2433 /* Device supports enough interrupts without queue pairing. */
2434 break;
2435 case e1000_82576:
2436 /*
2437 * If VFs are going to be allocated with RSS queues then we
2438 * should pair the queues in order to conserve interrupts due
2439 * to limited supply.
2440 */
2441 if ((adapter->rss_queues > 1) &&
2442 (adapter->vfs_allocated_count > 6))
2443 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2444 /* fall through */
2445 case e1000_82580:
2446 case e1000_i350:
2447 case e1000_i210:
2448 default:
2449 /*
2450 * If rss_queues > half of max_rss_queues, pair the queues in
2451 * order to conserve interrupts due to limited supply.
2452 */
2453 if (adapter->rss_queues > (max_rss_queues / 2))
2454 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2455 break;
2456 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002457
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002458 /* Setup and initialize a copy of the hw vlan table array */
2459 adapter->shadow_vfta = kzalloc(sizeof(u32) *
2460 E1000_VLAN_FILTER_TBL_SIZE,
2461 GFP_ATOMIC);
2462
Alexander Duycka6b623e2009-10-27 23:47:53 +00002463 /* This call may decrease the number of queues */
Alexander Duyck047e0032009-10-27 15:49:27 +00002464 if (igb_init_interrupt_scheme(adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002465 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2466 return -ENOMEM;
2467 }
2468
Alexander Duycka6b623e2009-10-27 23:47:53 +00002469 igb_probe_vfs(adapter);
2470
Auke Kok9d5c8242008-01-24 02:22:38 -08002471 /* Explicitly disable IRQ since the NIC can be in any state. */
2472 igb_irq_disable(adapter);
2473
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002474 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002475 adapter->flags &= ~IGB_FLAG_DMAC;
2476
Auke Kok9d5c8242008-01-24 02:22:38 -08002477 set_bit(__IGB_DOWN, &adapter->state);
2478 return 0;
2479}
2480
2481/**
2482 * igb_open - Called when a network interface is made active
2483 * @netdev: network interface device structure
2484 *
2485 * Returns 0 on success, negative value on failure
2486 *
2487 * The open entry point is called when a network interface is made
2488 * active by the system (IFF_UP). At this point all resources needed
2489 * for transmit and receive operations are allocated, the interrupt
2490 * handler is registered with the OS, the watchdog timer is started,
2491 * and the stack is notified that the interface is ready.
2492 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002493static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08002494{
2495 struct igb_adapter *adapter = netdev_priv(netdev);
2496 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002497 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002498 int err;
2499 int i;
2500
2501 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002502 if (test_bit(__IGB_TESTING, &adapter->state)) {
2503 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08002504 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002505 }
2506
2507 if (!resuming)
2508 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002509
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002510 netif_carrier_off(netdev);
2511
Auke Kok9d5c8242008-01-24 02:22:38 -08002512 /* allocate transmit descriptors */
2513 err = igb_setup_all_tx_resources(adapter);
2514 if (err)
2515 goto err_setup_tx;
2516
2517 /* allocate receive descriptors */
2518 err = igb_setup_all_rx_resources(adapter);
2519 if (err)
2520 goto err_setup_rx;
2521
Nick Nunley88a268c2010-02-17 01:01:59 +00002522 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002523
Auke Kok9d5c8242008-01-24 02:22:38 -08002524 /* before we allocate an interrupt, we must be ready to handle it.
2525 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2526 * as soon as we call pci_request_irq, so we have to setup our
2527 * clean_rx handler before we do so. */
2528 igb_configure(adapter);
2529
2530 err = igb_request_irq(adapter);
2531 if (err)
2532 goto err_req_irq;
2533
2534 /* From here on the code is the same as igb_up() */
2535 clear_bit(__IGB_DOWN, &adapter->state);
2536
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00002537 for (i = 0; i < adapter->num_q_vectors; i++)
2538 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08002539
2540 /* Clear any pending interrupts. */
2541 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002542
2543 igb_irq_enable(adapter);
2544
Alexander Duyckd4960302009-10-27 15:53:45 +00002545 /* notify VFs that reset has been completed */
2546 if (adapter->vfs_allocated_count) {
2547 u32 reg_data = rd32(E1000_CTRL_EXT);
2548 reg_data |= E1000_CTRL_EXT_PFRSTD;
2549 wr32(E1000_CTRL_EXT, reg_data);
2550 }
2551
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002552 netif_tx_start_all_queues(netdev);
2553
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002554 if (!resuming)
2555 pm_runtime_put(&pdev->dev);
2556
Alexander Duyck25568a52009-10-27 23:49:59 +00002557 /* start the watchdog. */
2558 hw->mac.get_link_status = 1;
2559 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002560
2561 return 0;
2562
2563err_req_irq:
2564 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002565 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002566 igb_free_all_rx_resources(adapter);
2567err_setup_rx:
2568 igb_free_all_tx_resources(adapter);
2569err_setup_tx:
2570 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002571 if (!resuming)
2572 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002573
2574 return err;
2575}
2576
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002577static int igb_open(struct net_device *netdev)
2578{
2579 return __igb_open(netdev, false);
2580}
2581
Auke Kok9d5c8242008-01-24 02:22:38 -08002582/**
2583 * igb_close - Disables a network interface
2584 * @netdev: network interface device structure
2585 *
2586 * Returns 0, this is not allowed to fail
2587 *
2588 * The close entry point is called when an interface is de-activated
2589 * by the OS. The hardware is still under the driver's control, but
2590 * needs to be disabled. A global MAC reset is issued to stop the
2591 * hardware, and all transmit and receive resources are freed.
2592 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002593static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08002594{
2595 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002596 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002597
2598 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08002599
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002600 if (!suspending)
2601 pm_runtime_get_sync(&pdev->dev);
2602
2603 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002604 igb_free_irq(adapter);
2605
2606 igb_free_all_tx_resources(adapter);
2607 igb_free_all_rx_resources(adapter);
2608
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002609 if (!suspending)
2610 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002611 return 0;
2612}
2613
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002614static int igb_close(struct net_device *netdev)
2615{
2616 return __igb_close(netdev, false);
2617}
2618
Auke Kok9d5c8242008-01-24 02:22:38 -08002619/**
2620 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002621 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2622 *
2623 * Return 0 on success, negative on failure
2624 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002625int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002626{
Alexander Duyck59d71982010-04-27 13:09:25 +00002627 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002628 int size;
2629
Alexander Duyck06034642011-08-26 07:44:22 +00002630 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002631
2632 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002633 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002634 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002635
2636 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002637 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002638 tx_ring->size = ALIGN(tx_ring->size, 4096);
2639
Alexander Duyck59d71982010-04-27 13:09:25 +00002640 tx_ring->desc = dma_alloc_coherent(dev,
2641 tx_ring->size,
2642 &tx_ring->dma,
2643 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002644 if (!tx_ring->desc)
2645 goto err;
2646
Auke Kok9d5c8242008-01-24 02:22:38 -08002647 tx_ring->next_to_use = 0;
2648 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00002649
Auke Kok9d5c8242008-01-24 02:22:38 -08002650 return 0;
2651
2652err:
Alexander Duyck06034642011-08-26 07:44:22 +00002653 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00002654 tx_ring->tx_buffer_info = NULL;
2655 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002656 return -ENOMEM;
2657}
2658
2659/**
2660 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2661 * (Descriptors) for all queues
2662 * @adapter: board private structure
2663 *
2664 * Return 0 on success, negative on failure
2665 **/
2666static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2667{
Alexander Duyck439705e2009-10-27 23:49:20 +00002668 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002669 int i, err = 0;
2670
2671 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002672 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002673 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002674 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002675 "Allocation for Tx Queue %u failed\n", i);
2676 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002677 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002678 break;
2679 }
2680 }
2681
2682 return err;
2683}
2684
2685/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002686 * igb_setup_tctl - configure the transmit control registers
2687 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002688 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002689void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002690{
Auke Kok9d5c8242008-01-24 02:22:38 -08002691 struct e1000_hw *hw = &adapter->hw;
2692 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002693
Alexander Duyck85b430b2009-10-27 15:50:29 +00002694 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2695 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002696
2697 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002698 tctl = rd32(E1000_TCTL);
2699 tctl &= ~E1000_TCTL_CT;
2700 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2701 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2702
2703 igb_config_collision_dist(hw);
2704
Auke Kok9d5c8242008-01-24 02:22:38 -08002705 /* Enable transmits */
2706 tctl |= E1000_TCTL_EN;
2707
2708 wr32(E1000_TCTL, tctl);
2709}
2710
2711/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002712 * igb_configure_tx_ring - Configure transmit ring after Reset
2713 * @adapter: board private structure
2714 * @ring: tx ring to configure
2715 *
2716 * Configure a transmit ring after a reset.
2717 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002718void igb_configure_tx_ring(struct igb_adapter *adapter,
2719 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002720{
2721 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00002722 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00002723 u64 tdba = ring->dma;
2724 int reg_idx = ring->reg_idx;
2725
2726 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00002727 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002728 wrfl();
2729 mdelay(10);
2730
2731 wr32(E1000_TDLEN(reg_idx),
2732 ring->count * sizeof(union e1000_adv_tx_desc));
2733 wr32(E1000_TDBAL(reg_idx),
2734 tdba & 0x00000000ffffffffULL);
2735 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2736
Alexander Duyckfce99e32009-10-27 15:51:27 +00002737 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00002738 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00002739 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002740
2741 txdctl |= IGB_TX_PTHRESH;
2742 txdctl |= IGB_TX_HTHRESH << 8;
2743 txdctl |= IGB_TX_WTHRESH << 16;
2744
2745 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
2746 wr32(E1000_TXDCTL(reg_idx), txdctl);
2747}
2748
2749/**
2750 * igb_configure_tx - Configure transmit Unit after Reset
2751 * @adapter: board private structure
2752 *
2753 * Configure the Tx unit of the MAC after a reset.
2754 **/
2755static void igb_configure_tx(struct igb_adapter *adapter)
2756{
2757 int i;
2758
2759 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00002760 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002761}
2762
2763/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002764 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002765 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2766 *
2767 * Returns 0 on success, negative on failure
2768 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002769int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002770{
Alexander Duyck59d71982010-04-27 13:09:25 +00002771 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002772 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08002773
Alexander Duyck06034642011-08-26 07:44:22 +00002774 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002775
2776 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00002777 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08002778 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002779
Auke Kok9d5c8242008-01-24 02:22:38 -08002780
2781 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00002782 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002783 rx_ring->size = ALIGN(rx_ring->size, 4096);
2784
Alexander Duyck59d71982010-04-27 13:09:25 +00002785 rx_ring->desc = dma_alloc_coherent(dev,
2786 rx_ring->size,
2787 &rx_ring->dma,
2788 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002789 if (!rx_ring->desc)
2790 goto err;
2791
2792 rx_ring->next_to_clean = 0;
2793 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002794
Auke Kok9d5c8242008-01-24 02:22:38 -08002795 return 0;
2796
2797err:
Alexander Duyck06034642011-08-26 07:44:22 +00002798 vfree(rx_ring->rx_buffer_info);
2799 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00002800 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002801 return -ENOMEM;
2802}
2803
2804/**
2805 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
2806 * (Descriptors) for all queues
2807 * @adapter: board private structure
2808 *
2809 * Return 0 on success, negative on failure
2810 **/
2811static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
2812{
Alexander Duyck439705e2009-10-27 23:49:20 +00002813 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002814 int i, err = 0;
2815
2816 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002817 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002818 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002819 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002820 "Allocation for Rx Queue %u failed\n", i);
2821 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002822 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002823 break;
2824 }
2825 }
2826
2827 return err;
2828}
2829
2830/**
Alexander Duyck06cf2662009-10-27 15:53:25 +00002831 * igb_setup_mrqc - configure the multiple receive queue control registers
2832 * @adapter: Board private structure
2833 **/
2834static void igb_setup_mrqc(struct igb_adapter *adapter)
2835{
2836 struct e1000_hw *hw = &adapter->hw;
2837 u32 mrqc, rxcsum;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002838 u32 j, num_rx_queues, shift = 0;
Alexander Duycka57fe232012-09-13 06:28:16 +00002839 static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
2840 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
2841 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
2842 0xFA01ACBE };
Alexander Duyck06cf2662009-10-27 15:53:25 +00002843
2844 /* Fill out hash function seeds */
Alexander Duycka57fe232012-09-13 06:28:16 +00002845 for (j = 0; j < 10; j++)
2846 wr32(E1000_RSSRK(j), rsskey[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00002847
Alexander Duycka99955f2009-11-12 18:37:19 +00002848 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002849
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002850 switch (hw->mac.type) {
2851 case e1000_82575:
2852 shift = 6;
2853 break;
2854 case e1000_82576:
2855 /* 82576 supports 2 RSS queues for SR-IOV */
2856 if (adapter->vfs_allocated_count) {
Alexander Duyck06cf2662009-10-27 15:53:25 +00002857 shift = 3;
2858 num_rx_queues = 2;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002859 }
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002860 break;
2861 default:
2862 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002863 }
2864
Alexander Duyck797fd4b2012-09-13 06:28:11 +00002865 /*
2866 * Populate the indirection table 4 entries at a time. To do this
2867 * we are generating the results for n and n+2 and then interleaving
2868 * those with the results with n+1 and n+3.
2869 */
2870 for (j = 0; j < 32; j++) {
2871 /* first pass generates n and n+2 */
2872 u32 base = ((j * 0x00040004) + 0x00020000) * num_rx_queues;
2873 u32 reta = (base & 0x07800780) >> (7 - shift);
2874
2875 /* second pass generates n+1 and n+3 */
2876 base += 0x00010001 * num_rx_queues;
2877 reta |= (base & 0x07800780) << (1 + shift);
2878
2879 wr32(E1000_RETA(j), reta);
Alexander Duyck06cf2662009-10-27 15:53:25 +00002880 }
2881
2882 /*
2883 * Disable raw packet checksumming so that RSS hash is placed in
2884 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
2885 * offloads as they are enabled by default
2886 */
2887 rxcsum = rd32(E1000_RXCSUM);
2888 rxcsum |= E1000_RXCSUM_PCSD;
2889
2890 if (adapter->hw.mac.type >= e1000_82576)
2891 /* Enable Receive Checksum Offload for SCTP */
2892 rxcsum |= E1000_RXCSUM_CRCOFL;
2893
2894 /* Don't need to set TUOFL or IPOFL, they default to 1 */
2895 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002896 /*
2897 * Generate RSS hash based on TCP port numbers and/or
2898 * IPv4/v6 src and dst addresses since UDP cannot be
2899 * hashed reliably due to IP fragmentation
2900 */
2901
2902 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
2903 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2904 E1000_MRQC_RSS_FIELD_IPV6 |
2905 E1000_MRQC_RSS_FIELD_IPV6_TCP |
2906 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002907
2908 /* If VMDq is enabled then we set the appropriate mode for that, else
2909 * we default to RSS so that an RSS hash is calculated per packet even
2910 * if we are only using one queue */
2911 if (adapter->vfs_allocated_count) {
2912 if (hw->mac.type > e1000_82575) {
2913 /* Set the default pool for the PF's first queue */
2914 u32 vtctl = rd32(E1000_VT_CTL);
2915 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
2916 E1000_VT_CTL_DISABLE_DEF_POOL);
2917 vtctl |= adapter->vfs_allocated_count <<
2918 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
2919 wr32(E1000_VT_CTL, vtctl);
2920 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002921 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002922 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002923 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002924 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002925 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002926 if (hw->mac.type != e1000_i211)
2927 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002928 }
2929 igb_vmm_control(adapter);
2930
Alexander Duyck06cf2662009-10-27 15:53:25 +00002931 wr32(E1000_MRQC, mrqc);
2932}
2933
2934/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002935 * igb_setup_rctl - configure the receive control registers
2936 * @adapter: Board private structure
2937 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002938void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002939{
2940 struct e1000_hw *hw = &adapter->hw;
2941 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002942
2943 rctl = rd32(E1000_RCTL);
2944
2945 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08002946 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08002947
Alexander Duyck69d728b2008-11-25 01:04:03 -08002948 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00002949 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08002950
Auke Kok87cb7e82008-07-08 15:08:29 -07002951 /*
2952 * enable stripping of CRC. It's unlikely this will break BMC
2953 * redirection as it did with e1000. Newer features require
2954 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00002955 */
Auke Kok87cb7e82008-07-08 15:08:29 -07002956 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08002957
Alexander Duyck559e9c42009-10-27 23:52:50 +00002958 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08002959 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08002960
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002961 /* enable LPE to prevent packets larger than max_frame_size */
2962 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08002963
Alexander Duyck952f72a2009-10-27 15:51:07 +00002964 /* disable queue 0 to prevent tail write w/o re-config */
2965 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002966
Alexander Duycke1739522009-02-19 20:39:44 -08002967 /* Attention!!! For SR-IOV PF driver operations you must enable
2968 * queue drop for all VF and PF queues to prevent head of line blocking
2969 * if an un-trusted VF does not provide descriptors to hardware.
2970 */
2971 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08002972 /* set all queue drop enable bits */
2973 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08002974 }
2975
Ben Greear89eaefb2012-03-06 09:41:58 +00002976 /* This is useful for sniffing bad packets. */
2977 if (adapter->netdev->features & NETIF_F_RXALL) {
2978 /* UPE and MPE will be handled by normal PROMISC logic
2979 * in e1000e_set_rx_mode */
2980 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
2981 E1000_RCTL_BAM | /* RX All Bcast Pkts */
2982 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
2983
2984 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
2985 E1000_RCTL_DPF | /* Allow filtered pause */
2986 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
2987 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
2988 * and that breaks VLANs.
2989 */
2990 }
2991
Auke Kok9d5c8242008-01-24 02:22:38 -08002992 wr32(E1000_RCTL, rctl);
2993}
2994
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002995static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
2996 int vfn)
2997{
2998 struct e1000_hw *hw = &adapter->hw;
2999 u32 vmolr;
3000
3001 /* if it isn't the PF check to see if VFs are enabled and
3002 * increase the size to support vlan tags */
3003 if (vfn < adapter->vfs_allocated_count &&
3004 adapter->vf_data[vfn].vlans_enabled)
3005 size += VLAN_TAG_SIZE;
3006
3007 vmolr = rd32(E1000_VMOLR(vfn));
3008 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3009 vmolr |= size | E1000_VMOLR_LPE;
3010 wr32(E1000_VMOLR(vfn), vmolr);
3011
3012 return 0;
3013}
3014
Auke Kok9d5c8242008-01-24 02:22:38 -08003015/**
Alexander Duycke1739522009-02-19 20:39:44 -08003016 * igb_rlpml_set - set maximum receive packet size
3017 * @adapter: board private structure
3018 *
3019 * Configure maximum receivable packet size.
3020 **/
3021static void igb_rlpml_set(struct igb_adapter *adapter)
3022{
Alexander Duyck153285f2011-08-26 07:43:32 +00003023 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003024 struct e1000_hw *hw = &adapter->hw;
3025 u16 pf_id = adapter->vfs_allocated_count;
3026
Alexander Duycke1739522009-02-19 20:39:44 -08003027 if (pf_id) {
3028 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Alexander Duyck153285f2011-08-26 07:43:32 +00003029 /*
3030 * If we're in VMDQ or SR-IOV mode, then set global RLPML
3031 * to our max jumbo frame size, in case we need to enable
3032 * jumbo frames on one of the rings later.
3033 * This will not pass over-length frames into the default
3034 * queue because it's gated by the VMOLR.RLPML.
3035 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003036 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003037 }
3038
3039 wr32(E1000_RLPML, max_frame_size);
3040}
3041
Williams, Mitch A8151d292010-02-10 01:44:24 +00003042static inline void igb_set_vmolr(struct igb_adapter *adapter,
3043 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003044{
3045 struct e1000_hw *hw = &adapter->hw;
3046 u32 vmolr;
3047
3048 /*
3049 * This register exists only on 82576 and newer so if we are older then
3050 * we should exit and do nothing
3051 */
3052 if (hw->mac.type < e1000_82576)
3053 return;
3054
3055 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00003056 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
3057 if (aupe)
3058 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
3059 else
3060 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003061
3062 /* clear all bits that might not be set */
3063 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3064
Alexander Duycka99955f2009-11-12 18:37:19 +00003065 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003066 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
3067 /*
3068 * for VMDq only allow the VFs and pool 0 to accept broadcast and
3069 * multicast packets
3070 */
3071 if (vfn <= adapter->vfs_allocated_count)
3072 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
3073
3074 wr32(E1000_VMOLR(vfn), vmolr);
3075}
3076
Alexander Duycke1739522009-02-19 20:39:44 -08003077/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00003078 * igb_configure_rx_ring - Configure a receive ring after Reset
3079 * @adapter: board private structure
3080 * @ring: receive ring to be configured
3081 *
3082 * Configure the Rx unit of the MAC after a reset.
3083 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003084void igb_configure_rx_ring(struct igb_adapter *adapter,
3085 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003086{
3087 struct e1000_hw *hw = &adapter->hw;
3088 u64 rdba = ring->dma;
3089 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003090 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003091
3092 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003093 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003094
3095 /* Set DMA base address registers */
3096 wr32(E1000_RDBAL(reg_idx),
3097 rdba & 0x00000000ffffffffULL);
3098 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3099 wr32(E1000_RDLEN(reg_idx),
3100 ring->count * sizeof(union e1000_adv_rx_desc));
3101
3102 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003103 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003104 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003105 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003106
Alexander Duyck952f72a2009-10-27 15:51:07 +00003107 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003108 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003109#if (PAGE_SIZE / 2) > IGB_RXBUFFER_16384
Alexander Duyck44390ca2011-08-26 07:43:38 +00003110 srrctl |= IGB_RXBUFFER_16384 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003111#else
Alexander Duyck44390ca2011-08-26 07:43:38 +00003112 srrctl |= (PAGE_SIZE / 2) >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003113#endif
Alexander Duyck44390ca2011-08-26 07:43:38 +00003114 srrctl |= E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00003115#ifdef CONFIG_IGB_PTP
Alexander Duyck06218a82011-08-26 07:46:55 +00003116 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003117 srrctl |= E1000_SRRCTL_TIMESTAMP;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00003118#endif /* CONFIG_IGB_PTP */
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003119 /* Only set Drop Enable if we are supporting multiple queues */
3120 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3121 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003122
3123 wr32(E1000_SRRCTL(reg_idx), srrctl);
3124
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003125 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003126 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003127
Alexander Duyck85b430b2009-10-27 15:50:29 +00003128 rxdctl |= IGB_RX_PTHRESH;
3129 rxdctl |= IGB_RX_HTHRESH << 8;
3130 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003131
3132 /* enable receive descriptor fetching */
3133 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003134 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3135}
3136
3137/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003138 * igb_configure_rx - Configure receive Unit after Reset
3139 * @adapter: board private structure
3140 *
3141 * Configure the Rx unit of the MAC after a reset.
3142 **/
3143static void igb_configure_rx(struct igb_adapter *adapter)
3144{
Hannes Eder91075842009-02-18 19:36:04 -08003145 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003146
Alexander Duyck68d480c2009-10-05 06:33:08 +00003147 /* set UTA to appropriate mode */
3148 igb_set_uta(adapter);
3149
Alexander Duyck26ad9172009-10-05 06:32:49 +00003150 /* set the correct pool for the PF default MAC address in entry 0 */
3151 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
3152 adapter->vfs_allocated_count);
3153
Alexander Duyck06cf2662009-10-27 15:53:25 +00003154 /* Setup the HW Rx Head and Tail Descriptor Pointers and
3155 * the Base and Length of the Rx Descriptor Ring */
3156 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003157 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003158}
3159
3160/**
3161 * igb_free_tx_resources - Free Tx Resources per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003162 * @tx_ring: Tx descriptor ring for a specific queue
3163 *
3164 * Free all transmit software resources
3165 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003166void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003167{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003168 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003169
Alexander Duyck06034642011-08-26 07:44:22 +00003170 vfree(tx_ring->tx_buffer_info);
3171 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003172
Alexander Duyck439705e2009-10-27 23:49:20 +00003173 /* if not set, then don't free */
3174 if (!tx_ring->desc)
3175 return;
3176
Alexander Duyck59d71982010-04-27 13:09:25 +00003177 dma_free_coherent(tx_ring->dev, tx_ring->size,
3178 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003179
3180 tx_ring->desc = NULL;
3181}
3182
3183/**
3184 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3185 * @adapter: board private structure
3186 *
3187 * Free all transmit software resources
3188 **/
3189static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3190{
3191 int i;
3192
3193 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003194 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003195}
3196
Alexander Duyckebe42d12011-08-26 07:45:09 +00003197void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3198 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003199{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003200 if (tx_buffer->skb) {
3201 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003202 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckebe42d12011-08-26 07:45:09 +00003203 dma_unmap_single(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003204 dma_unmap_addr(tx_buffer, dma),
3205 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003206 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003207 } else if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00003208 dma_unmap_page(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003209 dma_unmap_addr(tx_buffer, dma),
3210 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003211 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003212 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003213 tx_buffer->next_to_watch = NULL;
3214 tx_buffer->skb = NULL;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003215 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00003216 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003217}
3218
3219/**
3220 * igb_clean_tx_ring - Free Tx Buffers
Auke Kok9d5c8242008-01-24 02:22:38 -08003221 * @tx_ring: ring to be cleaned
3222 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003223static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003224{
Alexander Duyck06034642011-08-26 07:44:22 +00003225 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003226 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003227 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003228
Alexander Duyck06034642011-08-26 07:44:22 +00003229 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003230 return;
3231 /* Free all the Tx ring sk_buffs */
3232
3233 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003234 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003235 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003236 }
3237
John Fastabenddad8a3b2012-04-23 12:22:39 +00003238 netdev_tx_reset_queue(txring_txq(tx_ring));
3239
Alexander Duyck06034642011-08-26 07:44:22 +00003240 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3241 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003242
3243 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003244 memset(tx_ring->desc, 0, tx_ring->size);
3245
3246 tx_ring->next_to_use = 0;
3247 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003248}
3249
3250/**
3251 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3252 * @adapter: board private structure
3253 **/
3254static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3255{
3256 int i;
3257
3258 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003259 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003260}
3261
3262/**
3263 * igb_free_rx_resources - Free Rx Resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003264 * @rx_ring: ring to clean the resources from
3265 *
3266 * Free all receive software resources
3267 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003268void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003269{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003270 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003271
Alexander Duyck06034642011-08-26 07:44:22 +00003272 vfree(rx_ring->rx_buffer_info);
3273 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003274
Alexander Duyck439705e2009-10-27 23:49:20 +00003275 /* if not set, then don't free */
3276 if (!rx_ring->desc)
3277 return;
3278
Alexander Duyck59d71982010-04-27 13:09:25 +00003279 dma_free_coherent(rx_ring->dev, rx_ring->size,
3280 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003281
3282 rx_ring->desc = NULL;
3283}
3284
3285/**
3286 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3287 * @adapter: board private structure
3288 *
3289 * Free all receive software resources
3290 **/
3291static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3292{
3293 int i;
3294
3295 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003296 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003297}
3298
3299/**
3300 * igb_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003301 * @rx_ring: ring to free buffers from
3302 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003303static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003304{
Auke Kok9d5c8242008-01-24 02:22:38 -08003305 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003306 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003307
Alexander Duyck06034642011-08-26 07:44:22 +00003308 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003309 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003310
Auke Kok9d5c8242008-01-24 02:22:38 -08003311 /* Free all the Rx ring sk_buffs */
3312 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003313 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003314 if (buffer_info->dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003315 dma_unmap_single(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003316 buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00003317 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00003318 DMA_FROM_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08003319 buffer_info->dma = 0;
3320 }
3321
3322 if (buffer_info->skb) {
3323 dev_kfree_skb(buffer_info->skb);
3324 buffer_info->skb = NULL;
3325 }
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003326 if (buffer_info->page_dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003327 dma_unmap_page(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003328 buffer_info->page_dma,
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003329 PAGE_SIZE / 2,
Alexander Duyck59d71982010-04-27 13:09:25 +00003330 DMA_FROM_DEVICE);
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003331 buffer_info->page_dma = 0;
3332 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003333 if (buffer_info->page) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003334 put_page(buffer_info->page);
3335 buffer_info->page = NULL;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07003336 buffer_info->page_offset = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003337 }
3338 }
3339
Alexander Duyck06034642011-08-26 07:44:22 +00003340 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3341 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003342
3343 /* Zero out the descriptor ring */
3344 memset(rx_ring->desc, 0, rx_ring->size);
3345
3346 rx_ring->next_to_clean = 0;
3347 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003348}
3349
3350/**
3351 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3352 * @adapter: board private structure
3353 **/
3354static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3355{
3356 int i;
3357
3358 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003359 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003360}
3361
3362/**
3363 * igb_set_mac - Change the Ethernet Address of the NIC
3364 * @netdev: network interface device structure
3365 * @p: pointer to an address structure
3366 *
3367 * Returns 0 on success, negative on failure
3368 **/
3369static int igb_set_mac(struct net_device *netdev, void *p)
3370{
3371 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003372 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003373 struct sockaddr *addr = p;
3374
3375 if (!is_valid_ether_addr(addr->sa_data))
3376 return -EADDRNOTAVAIL;
3377
3378 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003379 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003380
Alexander Duyck26ad9172009-10-05 06:32:49 +00003381 /* set the correct pool for the new PF MAC address in entry 0 */
3382 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
3383 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003384
Auke Kok9d5c8242008-01-24 02:22:38 -08003385 return 0;
3386}
3387
3388/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00003389 * igb_write_mc_addr_list - write multicast addresses to MTA
3390 * @netdev: network interface device structure
3391 *
3392 * Writes multicast address list to the MTA hash table.
3393 * Returns: -ENOMEM on failure
3394 * 0 on no addresses written
3395 * X on writing X addresses to MTA
3396 **/
3397static int igb_write_mc_addr_list(struct net_device *netdev)
3398{
3399 struct igb_adapter *adapter = netdev_priv(netdev);
3400 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003401 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003402 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003403 int i;
3404
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003405 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003406 /* nothing to program, so clear mc list */
3407 igb_update_mc_addr_list(hw, NULL, 0);
3408 igb_restore_vf_multicasts(adapter);
3409 return 0;
3410 }
3411
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003412 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003413 if (!mta_list)
3414 return -ENOMEM;
3415
Alexander Duyck68d480c2009-10-05 06:33:08 +00003416 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003417 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003418 netdev_for_each_mc_addr(ha, netdev)
3419 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003420
Alexander Duyck68d480c2009-10-05 06:33:08 +00003421 igb_update_mc_addr_list(hw, mta_list, i);
3422 kfree(mta_list);
3423
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003424 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003425}
3426
3427/**
3428 * igb_write_uc_addr_list - write unicast addresses to RAR table
3429 * @netdev: network interface device structure
3430 *
3431 * Writes unicast address list to the RAR table.
3432 * Returns: -ENOMEM on failure/insufficient address space
3433 * 0 on no addresses written
3434 * X on writing X addresses to the RAR table
3435 **/
3436static int igb_write_uc_addr_list(struct net_device *netdev)
3437{
3438 struct igb_adapter *adapter = netdev_priv(netdev);
3439 struct e1000_hw *hw = &adapter->hw;
3440 unsigned int vfn = adapter->vfs_allocated_count;
3441 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3442 int count = 0;
3443
3444 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003445 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003446 return -ENOMEM;
3447
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003448 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003449 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003450
3451 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003452 if (!rar_entries)
3453 break;
3454 igb_rar_set_qsel(adapter, ha->addr,
3455 rar_entries--,
3456 vfn);
3457 count++;
3458 }
3459 }
3460 /* write the addresses in reverse order to avoid write combining */
3461 for (; rar_entries > 0 ; rar_entries--) {
3462 wr32(E1000_RAH(rar_entries), 0);
3463 wr32(E1000_RAL(rar_entries), 0);
3464 }
3465 wrfl();
3466
3467 return count;
3468}
3469
3470/**
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003471 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
Auke Kok9d5c8242008-01-24 02:22:38 -08003472 * @netdev: network interface device structure
3473 *
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003474 * The set_rx_mode entry point is called whenever the unicast or multicast
3475 * address lists or the network interface flags are updated. This routine is
3476 * responsible for configuring the hardware for proper unicast, multicast,
Auke Kok9d5c8242008-01-24 02:22:38 -08003477 * promiscuous mode, and all-multi behavior.
3478 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003479static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003480{
3481 struct igb_adapter *adapter = netdev_priv(netdev);
3482 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003483 unsigned int vfn = adapter->vfs_allocated_count;
3484 u32 rctl, vmolr = 0;
3485 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003486
3487 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003488 rctl = rd32(E1000_RCTL);
3489
Alexander Duyck68d480c2009-10-05 06:33:08 +00003490 /* clear the effected bits */
3491 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3492
Patrick McHardy746b9f02008-07-16 20:15:45 -07003493 if (netdev->flags & IFF_PROMISC) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003494 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003495 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07003496 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003497 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003498 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003499 vmolr |= E1000_VMOLR_MPME;
3500 } else {
3501 /*
3502 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003503 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00003504 * that we can at least receive multicast traffic
3505 */
3506 count = igb_write_mc_addr_list(netdev);
3507 if (count < 0) {
3508 rctl |= E1000_RCTL_MPE;
3509 vmolr |= E1000_VMOLR_MPME;
3510 } else if (count) {
3511 vmolr |= E1000_VMOLR_ROMPE;
3512 }
3513 }
3514 /*
3515 * Write addresses to available RAR registers, if there is not
3516 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003517 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00003518 */
3519 count = igb_write_uc_addr_list(netdev);
3520 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003521 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003522 vmolr |= E1000_VMOLR_ROPE;
3523 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003524 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003525 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003526 wr32(E1000_RCTL, rctl);
3527
Alexander Duyck68d480c2009-10-05 06:33:08 +00003528 /*
3529 * In order to support SR-IOV and eventually VMDq it is necessary to set
3530 * the VMOLR to enable the appropriate modes. Without this workaround
3531 * we will have issues with VLAN tag stripping not being done for frames
3532 * that are only arriving because we are the default pool
3533 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003534 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003535 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003536
Alexander Duyck68d480c2009-10-05 06:33:08 +00003537 vmolr |= rd32(E1000_VMOLR(vfn)) &
3538 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
3539 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003540 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003541}
3542
Greg Rose13800462010-11-06 02:08:26 +00003543static void igb_check_wvbr(struct igb_adapter *adapter)
3544{
3545 struct e1000_hw *hw = &adapter->hw;
3546 u32 wvbr = 0;
3547
3548 switch (hw->mac.type) {
3549 case e1000_82576:
3550 case e1000_i350:
3551 if (!(wvbr = rd32(E1000_WVBR)))
3552 return;
3553 break;
3554 default:
3555 break;
3556 }
3557
3558 adapter->wvbr |= wvbr;
3559}
3560
3561#define IGB_STAGGERED_QUEUE_OFFSET 8
3562
3563static void igb_spoof_check(struct igb_adapter *adapter)
3564{
3565 int j;
3566
3567 if (!adapter->wvbr)
3568 return;
3569
3570 for(j = 0; j < adapter->vfs_allocated_count; j++) {
3571 if (adapter->wvbr & (1 << j) ||
3572 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
3573 dev_warn(&adapter->pdev->dev,
3574 "Spoof event(s) detected on VF %d\n", j);
3575 adapter->wvbr &=
3576 ~((1 << j) |
3577 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
3578 }
3579 }
3580}
3581
Auke Kok9d5c8242008-01-24 02:22:38 -08003582/* Need to wait a few seconds after link up to get diagnostic information from
3583 * the phy */
3584static void igb_update_phy_info(unsigned long data)
3585{
3586 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003587 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003588}
3589
3590/**
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003591 * igb_has_link - check shared code for link and determine up/down
3592 * @adapter: pointer to driver private info
3593 **/
Nick Nunley31455352010-02-17 01:01:21 +00003594bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003595{
3596 struct e1000_hw *hw = &adapter->hw;
3597 bool link_active = false;
3598 s32 ret_val = 0;
3599
3600 /* get_link_status is set on LSC (link status) interrupt or
3601 * rx sequence error interrupt. get_link_status will stay
3602 * false until the e1000_check_for_link establishes link
3603 * for copper adapters ONLY
3604 */
3605 switch (hw->phy.media_type) {
3606 case e1000_media_type_copper:
3607 if (hw->mac.get_link_status) {
3608 ret_val = hw->mac.ops.check_for_link(hw);
3609 link_active = !hw->mac.get_link_status;
3610 } else {
3611 link_active = true;
3612 }
3613 break;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003614 case e1000_media_type_internal_serdes:
3615 ret_val = hw->mac.ops.check_for_link(hw);
3616 link_active = hw->mac.serdes_has_link;
3617 break;
3618 default:
3619 case e1000_media_type_unknown:
3620 break;
3621 }
3622
3623 return link_active;
3624}
3625
Stefan Assmann563988d2011-04-05 04:27:15 +00003626static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
3627{
3628 bool ret = false;
3629 u32 ctrl_ext, thstat;
3630
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003631 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00003632 if (hw->mac.type == e1000_i350) {
3633 thstat = rd32(E1000_THSTAT);
3634 ctrl_ext = rd32(E1000_CTRL_EXT);
3635
3636 if ((hw->phy.media_type == e1000_media_type_copper) &&
3637 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII)) {
3638 ret = !!(thstat & event);
3639 }
3640 }
3641
3642 return ret;
3643}
3644
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003645/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003646 * igb_watchdog - Timer Call-back
3647 * @data: pointer to adapter cast into an unsigned long
3648 **/
3649static void igb_watchdog(unsigned long data)
3650{
3651 struct igb_adapter *adapter = (struct igb_adapter *)data;
3652 /* Do the rest outside of interrupt context */
3653 schedule_work(&adapter->watchdog_task);
3654}
3655
3656static void igb_watchdog_task(struct work_struct *work)
3657{
3658 struct igb_adapter *adapter = container_of(work,
Alexander Duyck559e9c42009-10-27 23:52:50 +00003659 struct igb_adapter,
3660 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003661 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003662 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00003663 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003664 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003665
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003666 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003667 if (link) {
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003668 /* Cancel scheduled suspend requests. */
3669 pm_runtime_resume(netdev->dev.parent);
3670
Auke Kok9d5c8242008-01-24 02:22:38 -08003671 if (!netif_carrier_ok(netdev)) {
3672 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003673 hw->mac.ops.get_speed_and_duplex(hw,
3674 &adapter->link_speed,
3675 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003676
3677 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003678 /* Links status message must follow this format */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003679 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
3680 "Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003681 netdev->name,
3682 adapter->link_speed,
3683 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003684 "Full" : "Half",
3685 (ctrl & E1000_CTRL_TFCE) &&
3686 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
3687 (ctrl & E1000_CTRL_RFCE) ? "RX" :
3688 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08003689
Stefan Assmann563988d2011-04-05 04:27:15 +00003690 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003691 if (igb_thermal_sensor_event(hw,
3692 E1000_THSTAT_LINK_THROTTLE)) {
3693 netdev_info(netdev, "The network adapter link "
3694 "speed was downshifted because it "
3695 "overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003696 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003697
Emil Tantilovd07f3e32010-03-23 18:34:57 +00003698 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08003699 adapter->tx_timeout_factor = 1;
3700 switch (adapter->link_speed) {
3701 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08003702 adapter->tx_timeout_factor = 14;
3703 break;
3704 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08003705 /* maybe add some timeout factor ? */
3706 break;
3707 }
3708
3709 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003710
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003711 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00003712 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003713
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003714 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003715 if (!test_bit(__IGB_DOWN, &adapter->state))
3716 mod_timer(&adapter->phy_info_timer,
3717 round_jiffies(jiffies + 2 * HZ));
3718 }
3719 } else {
3720 if (netif_carrier_ok(netdev)) {
3721 adapter->link_speed = 0;
3722 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00003723
3724 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00003725 if (igb_thermal_sensor_event(hw,
3726 E1000_THSTAT_PWR_DOWN)) {
3727 netdev_err(netdev, "The network adapter was "
3728 "stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00003729 }
Stefan Assmann563988d2011-04-05 04:27:15 +00003730
Alexander Duyck527d47c2008-11-27 00:21:39 -08003731 /* Links status message must follow this format */
3732 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3733 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08003734 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003735
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003736 igb_ping_all_vfs(adapter);
3737
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003738 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003739 if (!test_bit(__IGB_DOWN, &adapter->state))
3740 mod_timer(&adapter->phy_info_timer,
3741 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003742
3743 pm_schedule_suspend(netdev->dev.parent,
3744 MSEC_PER_SEC * 5);
Auke Kok9d5c8242008-01-24 02:22:38 -08003745 }
3746 }
3747
Eric Dumazet12dcd862010-10-15 17:27:10 +00003748 spin_lock(&adapter->stats64_lock);
3749 igb_update_stats(adapter, &adapter->stats64);
3750 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08003751
Alexander Duyckdbabb062009-11-12 18:38:16 +00003752 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003753 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00003754 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003755 /* We've lost link, so the controller stops DMA,
3756 * but we've got queued Tx work that's never going
3757 * to get done, so reset controller to flush Tx.
3758 * (Do the reset outside of interrupt context). */
Alexander Duyckdbabb062009-11-12 18:38:16 +00003759 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
3760 adapter->tx_timeout_count++;
3761 schedule_work(&adapter->reset_task);
3762 /* return immediately since reset is imminent */
3763 return;
3764 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003765 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003766
Alexander Duyckdbabb062009-11-12 18:38:16 +00003767 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00003768 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00003769 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003770
Auke Kok9d5c8242008-01-24 02:22:38 -08003771 /* Cause software interrupt to ensure rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003772 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003773 u32 eics = 0;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003774 for (i = 0; i < adapter->num_q_vectors; i++)
3775 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003776 wr32(E1000_EICS, eics);
3777 } else {
3778 wr32(E1000_ICS, E1000_ICS_RXDMT0);
3779 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003780
Greg Rose13800462010-11-06 02:08:26 +00003781 igb_spoof_check(adapter);
3782
Auke Kok9d5c8242008-01-24 02:22:38 -08003783 /* Reset the timer */
3784 if (!test_bit(__IGB_DOWN, &adapter->state))
3785 mod_timer(&adapter->watchdog_timer,
3786 round_jiffies(jiffies + 2 * HZ));
3787}
3788
3789enum latency_range {
3790 lowest_latency = 0,
3791 low_latency = 1,
3792 bulk_latency = 2,
3793 latency_invalid = 255
3794};
3795
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003796/**
3797 * igb_update_ring_itr - update the dynamic ITR value based on packet size
3798 *
3799 * Stores a new ITR value based on strictly on packet size. This
3800 * algorithm is less sophisticated than that used in igb_update_itr,
3801 * due to the difficulty of synchronizing statistics across multiple
Stefan Weileef35c22010-08-06 21:11:15 +02003802 * receive rings. The divisors and thresholds used by this function
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003803 * were determined based on theoretical maximum wire speed and testing
3804 * data, in order to minimize response time while increasing bulk
3805 * throughput.
3806 * This functionality is controlled by the InterruptThrottleRate module
3807 * parameter (see igb_param.c)
3808 * NOTE: This function is called only when operating in a multiqueue
3809 * receive environment.
Alexander Duyck047e0032009-10-27 15:49:27 +00003810 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003811 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00003812static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003813{
Alexander Duyck047e0032009-10-27 15:49:27 +00003814 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003815 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003816 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003817 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08003818
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003819 /* For non-gigabit speeds, just fix the interrupt rate at 4000
3820 * ints/sec - ITR timer value of 120 ticks.
3821 */
3822 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003823 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003824 goto set_itr_val;
3825 }
Alexander Duyck047e0032009-10-27 15:49:27 +00003826
Alexander Duyck0ba82992011-08-26 07:45:47 +00003827 packets = q_vector->rx.total_packets;
3828 if (packets)
3829 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003830
Alexander Duyck0ba82992011-08-26 07:45:47 +00003831 packets = q_vector->tx.total_packets;
3832 if (packets)
3833 avg_wire_size = max_t(u32, avg_wire_size,
3834 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00003835
3836 /* if avg_wire_size isn't set no work was done */
3837 if (!avg_wire_size)
3838 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003839
3840 /* Add 24 bytes to size to account for CRC, preamble, and gap */
3841 avg_wire_size += 24;
3842
3843 /* Don't starve jumbo frames */
3844 avg_wire_size = min(avg_wire_size, 3000);
3845
3846 /* Give a little boost to mid-size frames */
3847 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
3848 new_val = avg_wire_size / 3;
3849 else
3850 new_val = avg_wire_size / 2;
3851
Alexander Duyck0ba82992011-08-26 07:45:47 +00003852 /* conservative mode (itr 3) eliminates the lowest_latency setting */
3853 if (new_val < IGB_20K_ITR &&
3854 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3855 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
3856 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00003857
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003858set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00003859 if (new_val != q_vector->itr_val) {
3860 q_vector->itr_val = new_val;
3861 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003862 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003863clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003864 q_vector->rx.total_bytes = 0;
3865 q_vector->rx.total_packets = 0;
3866 q_vector->tx.total_bytes = 0;
3867 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003868}
3869
3870/**
3871 * igb_update_itr - update the dynamic ITR value based on statistics
3872 * Stores a new ITR value based on packets and byte
3873 * counts during the last interrupt. The advantage of per interrupt
3874 * computation is faster updates and more accurate ITR for the current
3875 * traffic pattern. Constants in this function were computed
3876 * based on theoretical maximum wire speed and thresholds were set based
3877 * on testing data as well as attempting to minimize response time
3878 * while increasing bulk throughput.
3879 * this functionality is controlled by the InterruptThrottleRate module
3880 * parameter (see igb_param.c)
3881 * NOTE: These calculations are only valid when operating in a single-
3882 * queue environment.
Alexander Duyck0ba82992011-08-26 07:45:47 +00003883 * @q_vector: pointer to q_vector
3884 * @ring_container: ring info to update the itr for
Auke Kok9d5c8242008-01-24 02:22:38 -08003885 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00003886static void igb_update_itr(struct igb_q_vector *q_vector,
3887 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08003888{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003889 unsigned int packets = ring_container->total_packets;
3890 unsigned int bytes = ring_container->total_bytes;
3891 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08003892
Alexander Duyck0ba82992011-08-26 07:45:47 +00003893 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08003894 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003895 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08003896
Alexander Duyck0ba82992011-08-26 07:45:47 +00003897 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003898 case lowest_latency:
3899 /* handle TSO and jumbo frames */
3900 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003901 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003902 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00003903 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003904 break;
3905 case low_latency: /* 50 usec aka 20000 ints/s */
3906 if (bytes > 10000) {
3907 /* this if handles the TSO accounting */
3908 if (bytes/packets > 8000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003909 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003910 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003911 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003912 } else if ((packets > 35)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003913 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003914 }
3915 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003916 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003917 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003918 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003919 }
3920 break;
3921 case bulk_latency: /* 250 usec aka 4000 ints/s */
3922 if (bytes > 25000) {
3923 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00003924 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00003925 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00003926 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08003927 }
3928 break;
3929 }
3930
Alexander Duyck0ba82992011-08-26 07:45:47 +00003931 /* clear work counters since we have the values we need */
3932 ring_container->total_bytes = 0;
3933 ring_container->total_packets = 0;
3934
3935 /* write updated itr to ring container */
3936 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08003937}
3938
Alexander Duyck0ba82992011-08-26 07:45:47 +00003939static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003940{
Alexander Duyck0ba82992011-08-26 07:45:47 +00003941 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00003942 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00003943 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003944
3945 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
3946 if (adapter->link_speed != SPEED_1000) {
3947 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00003948 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08003949 goto set_itr_now;
3950 }
3951
Alexander Duyck0ba82992011-08-26 07:45:47 +00003952 igb_update_itr(q_vector, &q_vector->tx);
3953 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08003954
Alexander Duyck0ba82992011-08-26 07:45:47 +00003955 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08003956
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003957 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00003958 if (current_itr == lowest_latency &&
3959 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
3960 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003961 current_itr = low_latency;
3962
Auke Kok9d5c8242008-01-24 02:22:38 -08003963 switch (current_itr) {
3964 /* counts and packets in update_itr are dependent on these numbers */
3965 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003966 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003967 break;
3968 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003969 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003970 break;
3971 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00003972 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003973 break;
3974 default:
3975 break;
3976 }
3977
3978set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00003979 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003980 /* this attempts to bias the interrupt rate towards Bulk
3981 * by adding intermediate steps when interrupt rate is
3982 * increasing */
Alexander Duyck047e0032009-10-27 15:49:27 +00003983 new_itr = new_itr > q_vector->itr_val ?
3984 max((new_itr * q_vector->itr_val) /
3985 (new_itr + (q_vector->itr_val >> 2)),
Alexander Duyck0ba82992011-08-26 07:45:47 +00003986 new_itr) :
Auke Kok9d5c8242008-01-24 02:22:38 -08003987 new_itr;
3988 /* Don't write the value here; it resets the adapter's
3989 * internal timer, and causes us to delay far longer than
3990 * we should between interrupts. Instead, we write the ITR
3991 * value at the beginning of the next interrupt so the timing
3992 * ends up being correct.
3993 */
Alexander Duyck047e0032009-10-27 15:49:27 +00003994 q_vector->itr_val = new_itr;
3995 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003996 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003997}
3998
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00003999static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4000 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004001{
4002 struct e1000_adv_tx_context_desc *context_desc;
4003 u16 i = tx_ring->next_to_use;
4004
4005 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4006
4007 i++;
4008 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4009
4010 /* set bits to identify this as an advanced context descriptor */
4011 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4012
4013 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004014 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004015 mss_l4len_idx |= tx_ring->reg_idx << 4;
4016
4017 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4018 context_desc->seqnum_seed = 0;
4019 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4020 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4021}
4022
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004023static int igb_tso(struct igb_ring *tx_ring,
4024 struct igb_tx_buffer *first,
4025 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004026{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004027 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004028 u32 vlan_macip_lens, type_tucmd;
4029 u32 mss_l4len_idx, l4len;
4030
4031 if (!skb_is_gso(skb))
4032 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004033
4034 if (skb_header_cloned(skb)) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004035 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004036 if (err)
4037 return err;
4038 }
4039
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004040 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4041 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004042
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004043 if (first->protocol == __constant_htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004044 struct iphdr *iph = ip_hdr(skb);
4045 iph->tot_len = 0;
4046 iph->check = 0;
4047 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4048 iph->daddr, 0,
4049 IPPROTO_TCP,
4050 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004051 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004052 first->tx_flags |= IGB_TX_FLAGS_TSO |
4053 IGB_TX_FLAGS_CSUM |
4054 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004055 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004056 ipv6_hdr(skb)->payload_len = 0;
4057 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4058 &ipv6_hdr(skb)->daddr,
4059 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004060 first->tx_flags |= IGB_TX_FLAGS_TSO |
4061 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004062 }
4063
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004064 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004065 l4len = tcp_hdrlen(skb);
4066 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004067
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004068 /* update gso size and bytecount with header size */
4069 first->gso_segs = skb_shinfo(skb)->gso_segs;
4070 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4071
Auke Kok9d5c8242008-01-24 02:22:38 -08004072 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004073 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4074 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004075
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004076 /* VLAN MACLEN IPLEN */
4077 vlan_macip_lens = skb_network_header_len(skb);
4078 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004079 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004080
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004081 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004082
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004083 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004084}
4085
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004086static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004087{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004088 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004089 u32 vlan_macip_lens = 0;
4090 u32 mss_l4len_idx = 0;
4091 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004092
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004093 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004094 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4095 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004096 } else {
4097 u8 l4_hdr = 0;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004098 switch (first->protocol) {
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004099 case __constant_htons(ETH_P_IP):
4100 vlan_macip_lens |= skb_network_header_len(skb);
4101 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4102 l4_hdr = ip_hdr(skb)->protocol;
4103 break;
4104 case __constant_htons(ETH_P_IPV6):
4105 vlan_macip_lens |= skb_network_header_len(skb);
4106 l4_hdr = ipv6_hdr(skb)->nexthdr;
4107 break;
4108 default:
4109 if (unlikely(net_ratelimit())) {
4110 dev_warn(tx_ring->dev,
4111 "partial checksum but proto=%x!\n",
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004112 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004113 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004114 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004115 }
4116
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004117 switch (l4_hdr) {
4118 case IPPROTO_TCP:
4119 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4120 mss_l4len_idx = tcp_hdrlen(skb) <<
4121 E1000_ADVTXD_L4LEN_SHIFT;
4122 break;
4123 case IPPROTO_SCTP:
4124 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4125 mss_l4len_idx = sizeof(struct sctphdr) <<
4126 E1000_ADVTXD_L4LEN_SHIFT;
4127 break;
4128 case IPPROTO_UDP:
4129 mss_l4len_idx = sizeof(struct udphdr) <<
4130 E1000_ADVTXD_L4LEN_SHIFT;
4131 break;
4132 default:
4133 if (unlikely(net_ratelimit())) {
4134 dev_warn(tx_ring->dev,
4135 "partial checksum but l4 proto=%x!\n",
4136 l4_hdr);
4137 }
4138 break;
4139 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004140
4141 /* update TX checksum flag */
4142 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004143 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004144
4145 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004146 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004147
4148 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004149}
4150
Alexander Duycke032afc2011-08-26 07:44:48 +00004151static __le32 igb_tx_cmd_type(u32 tx_flags)
4152{
4153 /* set type for advanced descriptor with frame checksum insertion */
4154 __le32 cmd_type = cpu_to_le32(E1000_ADVTXD_DTYP_DATA |
4155 E1000_ADVTXD_DCMD_IFCS |
4156 E1000_ADVTXD_DCMD_DEXT);
4157
4158 /* set HW vlan bit if vlan is present */
4159 if (tx_flags & IGB_TX_FLAGS_VLAN)
4160 cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_VLE);
4161
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004162#ifdef CONFIG_IGB_PTP
Alexander Duycke032afc2011-08-26 07:44:48 +00004163 /* set timestamp bit if present */
Matthew Vick1f6e8172012-08-18 07:26:33 +00004164 if (unlikely(tx_flags & IGB_TX_FLAGS_TSTAMP))
Alexander Duycke032afc2011-08-26 07:44:48 +00004165 cmd_type |= cpu_to_le32(E1000_ADVTXD_MAC_TSTAMP);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004166#endif /* CONFIG_IGB_PTP */
Alexander Duycke032afc2011-08-26 07:44:48 +00004167
4168 /* set segmentation bits for TSO */
4169 if (tx_flags & IGB_TX_FLAGS_TSO)
4170 cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_TSE);
4171
4172 return cmd_type;
4173}
4174
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004175static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4176 union e1000_adv_tx_desc *tx_desc,
4177 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004178{
4179 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4180
4181 /* 82575 requires a unique index per ring if any offload is enabled */
4182 if ((tx_flags & (IGB_TX_FLAGS_CSUM | IGB_TX_FLAGS_VLAN)) &&
Alexander Duyck866cff02011-08-26 07:45:36 +00004183 test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004184 olinfo_status |= tx_ring->reg_idx << 4;
4185
4186 /* insert L4 checksum */
4187 if (tx_flags & IGB_TX_FLAGS_CSUM) {
4188 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
4189
4190 /* insert IPv4 checksum */
4191 if (tx_flags & IGB_TX_FLAGS_IPV4)
4192 olinfo_status |= E1000_TXD_POPTS_IXSM << 8;
4193 }
4194
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004195 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004196}
4197
Alexander Duyckebe42d12011-08-26 07:45:09 +00004198/*
4199 * The largest size we can write to the descriptor is 65535. In order to
4200 * maintain a power of two alignment we have to limit ourselves to 32K.
4201 */
4202#define IGB_MAX_TXD_PWR 15
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004203#define IGB_MAX_DATA_PER_TXD (1<<IGB_MAX_TXD_PWR)
Auke Kok9d5c8242008-01-24 02:22:38 -08004204
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004205static void igb_tx_map(struct igb_ring *tx_ring,
4206 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004207 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004208{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004209 struct sk_buff *skb = first->skb;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004210 struct igb_tx_buffer *tx_buffer;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004211 union e1000_adv_tx_desc *tx_desc;
4212 dma_addr_t dma;
4213 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
4214 unsigned int data_len = skb->data_len;
4215 unsigned int size = skb_headlen(skb);
4216 unsigned int paylen = skb->len - hdr_len;
4217 __le32 cmd_type;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004218 u32 tx_flags = first->tx_flags;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004219 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004220
4221 tx_desc = IGB_TX_DESC(tx_ring, i);
4222
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004223 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, paylen);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004224 cmd_type = igb_tx_cmd_type(tx_flags);
4225
4226 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
4227 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00004228 goto dma_error;
Auke Kok9d5c8242008-01-24 02:22:38 -08004229
Alexander Duyckebe42d12011-08-26 07:45:09 +00004230 /* record length, and DMA address */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004231 dma_unmap_len_set(first, len, size);
4232 dma_unmap_addr_set(first, dma, dma);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004233 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004234
Alexander Duyckebe42d12011-08-26 07:45:09 +00004235 for (;;) {
4236 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4237 tx_desc->read.cmd_type_len =
4238 cmd_type | cpu_to_le32(IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004239
Alexander Duyckebe42d12011-08-26 07:45:09 +00004240 i++;
4241 tx_desc++;
4242 if (i == tx_ring->count) {
4243 tx_desc = IGB_TX_DESC(tx_ring, 0);
4244 i = 0;
4245 }
4246
4247 dma += IGB_MAX_DATA_PER_TXD;
4248 size -= IGB_MAX_DATA_PER_TXD;
4249
4250 tx_desc->read.olinfo_status = 0;
4251 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4252 }
4253
4254 if (likely(!data_len))
4255 break;
4256
4257 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
4258
Alexander Duyck65689fe2009-03-20 00:17:43 +00004259 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004260 tx_desc++;
4261 if (i == tx_ring->count) {
4262 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004263 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004264 }
Alexander Duyck65689fe2009-03-20 00:17:43 +00004265
Eric Dumazet9e903e02011-10-18 21:00:24 +00004266 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004267 data_len -= size;
4268
4269 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
4270 size, DMA_TO_DEVICE);
4271 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00004272 goto dma_error;
4273
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004274 tx_buffer = &tx_ring->tx_buffer_info[i];
4275 dma_unmap_len_set(tx_buffer, len, size);
4276 dma_unmap_addr_set(tx_buffer, dma, dma);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004277
4278 tx_desc->read.olinfo_status = 0;
4279 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4280
4281 frag++;
Auke Kok9d5c8242008-01-24 02:22:38 -08004282 }
4283
Eric Dumazetbdbc0632012-01-04 20:23:36 +00004284 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4285
Alexander Duyckebe42d12011-08-26 07:45:09 +00004286 /* write last descriptor with RS and EOP bits */
4287 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IGB_TXD_DCMD);
Ben Greear6b8f0922012-03-06 09:41:53 +00004288 if (unlikely(skb->no_fcs))
4289 cmd_type &= ~(cpu_to_le32(E1000_ADVTXD_DCMD_IFCS));
Alexander Duyckebe42d12011-08-26 07:45:09 +00004290 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyck8542db02011-08-26 07:44:43 +00004291
4292 /* set the timestamp */
4293 first->time_stamp = jiffies;
4294
Alexander Duyckebe42d12011-08-26 07:45:09 +00004295 /*
4296 * Force memory writes to complete before letting h/w know there
4297 * are new descriptors to fetch. (Only applicable for weak-ordered
4298 * memory model archs, such as IA-64).
4299 *
4300 * We also need this memory barrier to make certain all of the
4301 * status bits have been updated before next_to_watch is written.
4302 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004303 wmb();
4304
Alexander Duyckebe42d12011-08-26 07:45:09 +00004305 /* set next_to_watch value indicating a packet is present */
4306 first->next_to_watch = tx_desc;
4307
4308 i++;
4309 if (i == tx_ring->count)
4310 i = 0;
4311
Auke Kok9d5c8242008-01-24 02:22:38 -08004312 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004313
Alexander Duyckfce99e32009-10-27 15:51:27 +00004314 writel(i, tx_ring->tail);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004315
Auke Kok9d5c8242008-01-24 02:22:38 -08004316 /* we need this if more than one processor can write to our tail
4317 * at a time, it syncronizes IO on IA64/Altix systems */
4318 mmiowb();
Alexander Duyckebe42d12011-08-26 07:45:09 +00004319
4320 return;
4321
4322dma_error:
4323 dev_err(tx_ring->dev, "TX DMA map failed\n");
4324
4325 /* clear dma mappings for failed tx_buffer_info map */
4326 for (;;) {
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004327 tx_buffer = &tx_ring->tx_buffer_info[i];
4328 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
4329 if (tx_buffer == first)
Alexander Duyckebe42d12011-08-26 07:45:09 +00004330 break;
4331 if (i == 0)
4332 i = tx_ring->count;
4333 i--;
4334 }
4335
4336 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004337}
4338
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004339static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004340{
Alexander Duycke694e962009-10-27 15:53:06 +00004341 struct net_device *netdev = tx_ring->netdev;
4342
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004343 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004344
Auke Kok9d5c8242008-01-24 02:22:38 -08004345 /* Herbert's original patch had:
4346 * smp_mb__after_netif_stop_queue();
4347 * but since that doesn't exist yet, just open code it. */
4348 smp_mb();
4349
4350 /* We need to check again in a case another CPU has just
4351 * made room available. */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004352 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004353 return -EBUSY;
4354
4355 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004356 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004357
4358 u64_stats_update_begin(&tx_ring->tx_syncp2);
4359 tx_ring->tx_stats.restart_queue2++;
4360 u64_stats_update_end(&tx_ring->tx_syncp2);
4361
Auke Kok9d5c8242008-01-24 02:22:38 -08004362 return 0;
4363}
4364
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004365static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004366{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004367 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004368 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004369 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004370}
4371
Alexander Duyckcd392f52011-08-26 07:43:59 +00004372netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4373 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004374{
Matthew Vick1f6e8172012-08-18 07:26:33 +00004375#ifdef CONFIG_IGB_PTP
4376 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
4377#endif /* CONFIG_IGB_PTP */
Alexander Duyck8542db02011-08-26 07:44:43 +00004378 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004379 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004380 u32 tx_flags = 0;
Alexander Duyck31f6adb2011-08-26 07:44:53 +00004381 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00004382 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004383
Auke Kok9d5c8242008-01-24 02:22:38 -08004384 /* need: 1 descriptor per page,
4385 * + 2 desc gap to keep tail from touching head,
4386 * + 1 desc for skb->data,
4387 * + 1 desc for context descriptor,
4388 * otherwise try next time */
Alexander Duycke694e962009-10-27 15:53:06 +00004389 if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004390 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004391 return NETDEV_TX_BUSY;
4392 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004393
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004394 /* record the location of the first descriptor for this packet */
4395 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4396 first->skb = skb;
4397 first->bytecount = skb->len;
4398 first->gso_segs = 1;
4399
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004400#ifdef CONFIG_IGB_PTP
Matthew Vick1f6e8172012-08-18 07:26:33 +00004401 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
4402 !(adapter->ptp_tx_skb))) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00004403 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004404 tx_flags |= IGB_TX_FLAGS_TSTAMP;
Matthew Vick1f6e8172012-08-18 07:26:33 +00004405
4406 adapter->ptp_tx_skb = skb_get(skb);
4407 if (adapter->hw.mac.type == e1000_82576)
4408 schedule_work(&adapter->ptp_tx_work);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004409 }
Matthew Vick3c89f6d2012-08-10 05:40:43 +00004410#endif /* CONFIG_IGB_PTP */
Auke Kok9d5c8242008-01-24 02:22:38 -08004411
Jesse Grosseab6d182010-10-20 13:56:03 +00004412 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004413 tx_flags |= IGB_TX_FLAGS_VLAN;
4414 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4415 }
4416
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004417 /* record initial flags and protocol */
4418 first->tx_flags = tx_flags;
4419 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00004420
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004421 tso = igb_tso(tx_ring, first, &hdr_len);
4422 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004423 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004424 else if (!tso)
4425 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08004426
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004427 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004428
4429 /* Make sure there is space in the ring for the next send. */
Alexander Duycke694e962009-10-27 15:53:06 +00004430 igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004431
Auke Kok9d5c8242008-01-24 02:22:38 -08004432 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004433
4434out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004435 igb_unmap_and_free_tx_resource(tx_ring, first);
4436
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004437 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004438}
4439
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004440static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
4441 struct sk_buff *skb)
4442{
4443 unsigned int r_idx = skb->queue_mapping;
4444
4445 if (r_idx >= adapter->num_tx_queues)
4446 r_idx = r_idx % adapter->num_tx_queues;
4447
4448 return adapter->tx_ring[r_idx];
4449}
4450
Alexander Duyckcd392f52011-08-26 07:43:59 +00004451static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
4452 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004453{
4454 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004455
4456 if (test_bit(__IGB_DOWN, &adapter->state)) {
4457 dev_kfree_skb_any(skb);
4458 return NETDEV_TX_OK;
4459 }
4460
4461 if (skb->len <= 0) {
4462 dev_kfree_skb_any(skb);
4463 return NETDEV_TX_OK;
4464 }
4465
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004466 /*
4467 * The minimum packet size with TCTL.PSP set is 17 so pad the skb
4468 * in order to meet this minimum size requirement.
4469 */
Tushar Daveea5ceea2012-09-14 03:43:43 +00004470 if (unlikely(skb->len < 17)) {
4471 if (skb_pad(skb, 17 - skb->len))
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004472 return NETDEV_TX_OK;
4473 skb->len = 17;
Tushar Daveea5ceea2012-09-14 03:43:43 +00004474 skb_set_tail_pointer(skb, 17);
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004475 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004476
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00004477 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08004478}
4479
4480/**
4481 * igb_tx_timeout - Respond to a Tx Hang
4482 * @netdev: network interface device structure
4483 **/
4484static void igb_tx_timeout(struct net_device *netdev)
4485{
4486 struct igb_adapter *adapter = netdev_priv(netdev);
4487 struct e1000_hw *hw = &adapter->hw;
4488
4489 /* Do the reset outside of interrupt context */
4490 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004491
Alexander Duyck06218a82011-08-26 07:46:55 +00004492 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00004493 hw->dev_spec._82575.global_device_reset = true;
4494
Auke Kok9d5c8242008-01-24 02:22:38 -08004495 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00004496 wr32(E1000_EICS,
4497 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08004498}
4499
4500static void igb_reset_task(struct work_struct *work)
4501{
4502 struct igb_adapter *adapter;
4503 adapter = container_of(work, struct igb_adapter, reset_task);
4504
Taku Izumic97ec422010-04-27 14:39:30 +00004505 igb_dump(adapter);
4506 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004507 igb_reinit_locked(adapter);
4508}
4509
4510/**
Eric Dumazet12dcd862010-10-15 17:27:10 +00004511 * igb_get_stats64 - Get System Network Statistics
Auke Kok9d5c8242008-01-24 02:22:38 -08004512 * @netdev: network interface device structure
Eric Dumazet12dcd862010-10-15 17:27:10 +00004513 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08004514 *
Auke Kok9d5c8242008-01-24 02:22:38 -08004515 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004516static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
4517 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004518{
Eric Dumazet12dcd862010-10-15 17:27:10 +00004519 struct igb_adapter *adapter = netdev_priv(netdev);
4520
4521 spin_lock(&adapter->stats64_lock);
4522 igb_update_stats(adapter, &adapter->stats64);
4523 memcpy(stats, &adapter->stats64, sizeof(*stats));
4524 spin_unlock(&adapter->stats64_lock);
4525
4526 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08004527}
4528
4529/**
4530 * igb_change_mtu - Change the Maximum Transfer Unit
4531 * @netdev: network interface device structure
4532 * @new_mtu: new value for maximum frame size
4533 *
4534 * Returns 0 on success, negative on failure
4535 **/
4536static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4537{
4538 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004539 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00004540 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08004541
Alexander Duyckc809d222009-10-27 23:52:13 +00004542 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004543 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004544 return -EINVAL;
4545 }
4546
Alexander Duyck153285f2011-08-26 07:43:32 +00004547#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08004548 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004549 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004550 return -EINVAL;
4551 }
4552
4553 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4554 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004555
Auke Kok9d5c8242008-01-24 02:22:38 -08004556 /* igb_down has a dependency on max_frame_size */
4557 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00004558
Alexander Duyck4c844852009-10-27 15:52:07 +00004559 if (netif_running(netdev))
4560 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004561
Alexander Duyck090b1792009-10-27 23:51:55 +00004562 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08004563 netdev->mtu, new_mtu);
4564 netdev->mtu = new_mtu;
4565
4566 if (netif_running(netdev))
4567 igb_up(adapter);
4568 else
4569 igb_reset(adapter);
4570
4571 clear_bit(__IGB_RESETTING, &adapter->state);
4572
4573 return 0;
4574}
4575
4576/**
4577 * igb_update_stats - Update the board statistics counters
4578 * @adapter: board private structure
4579 **/
4580
Eric Dumazet12dcd862010-10-15 17:27:10 +00004581void igb_update_stats(struct igb_adapter *adapter,
4582 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004583{
4584 struct e1000_hw *hw = &adapter->hw;
4585 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004586 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004587 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004588 int i;
4589 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004590 unsigned int start;
4591 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004592
4593#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4594
4595 /*
4596 * Prevent stats update while adapter is being reset, or if the pci
4597 * connection is down.
4598 */
4599 if (adapter->link_speed == 0)
4600 return;
4601 if (pci_channel_offline(pdev))
4602 return;
4603
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004604 bytes = 0;
4605 packets = 0;
4606 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckae1c07a2012-08-08 05:23:22 +00004607 u32 rqdpc = rd32(E1000_RQDPC(i));
Alexander Duyck3025a442010-02-17 01:02:39 +00004608 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004609
Alexander Duyckae1c07a2012-08-08 05:23:22 +00004610 if (rqdpc) {
4611 ring->rx_stats.drops += rqdpc;
4612 net_stats->rx_fifo_errors += rqdpc;
4613 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00004614
4615 do {
4616 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4617 _bytes = ring->rx_stats.bytes;
4618 _packets = ring->rx_stats.packets;
4619 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4620 bytes += _bytes;
4621 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004622 }
4623
Alexander Duyck128e45e2009-11-12 18:37:38 +00004624 net_stats->rx_bytes = bytes;
4625 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004626
4627 bytes = 0;
4628 packets = 0;
4629 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004630 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004631 do {
4632 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4633 _bytes = ring->tx_stats.bytes;
4634 _packets = ring->tx_stats.packets;
4635 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4636 bytes += _bytes;
4637 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004638 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004639 net_stats->tx_bytes = bytes;
4640 net_stats->tx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004641
4642 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004643 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4644 adapter->stats.gprc += rd32(E1000_GPRC);
4645 adapter->stats.gorc += rd32(E1000_GORCL);
4646 rd32(E1000_GORCH); /* clear GORCL */
4647 adapter->stats.bprc += rd32(E1000_BPRC);
4648 adapter->stats.mprc += rd32(E1000_MPRC);
4649 adapter->stats.roc += rd32(E1000_ROC);
4650
4651 adapter->stats.prc64 += rd32(E1000_PRC64);
4652 adapter->stats.prc127 += rd32(E1000_PRC127);
4653 adapter->stats.prc255 += rd32(E1000_PRC255);
4654 adapter->stats.prc511 += rd32(E1000_PRC511);
4655 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4656 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4657 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4658 adapter->stats.sec += rd32(E1000_SEC);
4659
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004660 mpc = rd32(E1000_MPC);
4661 adapter->stats.mpc += mpc;
4662 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004663 adapter->stats.scc += rd32(E1000_SCC);
4664 adapter->stats.ecol += rd32(E1000_ECOL);
4665 adapter->stats.mcc += rd32(E1000_MCC);
4666 adapter->stats.latecol += rd32(E1000_LATECOL);
4667 adapter->stats.dc += rd32(E1000_DC);
4668 adapter->stats.rlec += rd32(E1000_RLEC);
4669 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4670 adapter->stats.xontxc += rd32(E1000_XONTXC);
4671 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4672 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4673 adapter->stats.fcruc += rd32(E1000_FCRUC);
4674 adapter->stats.gptc += rd32(E1000_GPTC);
4675 adapter->stats.gotc += rd32(E1000_GOTCL);
4676 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004677 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004678 adapter->stats.ruc += rd32(E1000_RUC);
4679 adapter->stats.rfc += rd32(E1000_RFC);
4680 adapter->stats.rjc += rd32(E1000_RJC);
4681 adapter->stats.tor += rd32(E1000_TORH);
4682 adapter->stats.tot += rd32(E1000_TOTH);
4683 adapter->stats.tpr += rd32(E1000_TPR);
4684
4685 adapter->stats.ptc64 += rd32(E1000_PTC64);
4686 adapter->stats.ptc127 += rd32(E1000_PTC127);
4687 adapter->stats.ptc255 += rd32(E1000_PTC255);
4688 adapter->stats.ptc511 += rd32(E1000_PTC511);
4689 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4690 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4691
4692 adapter->stats.mptc += rd32(E1000_MPTC);
4693 adapter->stats.bptc += rd32(E1000_BPTC);
4694
Nick Nunley2d0b0f62010-02-17 01:02:59 +00004695 adapter->stats.tpt += rd32(E1000_TPT);
4696 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004697
4698 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004699 /* read internal phy specific stats */
4700 reg = rd32(E1000_CTRL_EXT);
4701 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4702 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00004703
4704 /* this stat has invalid values on i210/i211 */
4705 if ((hw->mac.type != e1000_i210) &&
4706 (hw->mac.type != e1000_i211))
4707 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004708 }
4709
Auke Kok9d5c8242008-01-24 02:22:38 -08004710 adapter->stats.tsctc += rd32(E1000_TSCTC);
4711 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4712
4713 adapter->stats.iac += rd32(E1000_IAC);
4714 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4715 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4716 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4717 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4718 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4719 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4720 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4721 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4722
4723 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004724 net_stats->multicast = adapter->stats.mprc;
4725 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004726
4727 /* Rx Errors */
4728
4729 /* RLEC on some newer hardware can be incorrect so build
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00004730 * our own version based on RUC and ROC */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004731 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08004732 adapter->stats.crcerrs + adapter->stats.algnerrc +
4733 adapter->stats.ruc + adapter->stats.roc +
4734 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004735 net_stats->rx_length_errors = adapter->stats.ruc +
4736 adapter->stats.roc;
4737 net_stats->rx_crc_errors = adapter->stats.crcerrs;
4738 net_stats->rx_frame_errors = adapter->stats.algnerrc;
4739 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004740
4741 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004742 net_stats->tx_errors = adapter->stats.ecol +
4743 adapter->stats.latecol;
4744 net_stats->tx_aborted_errors = adapter->stats.ecol;
4745 net_stats->tx_window_errors = adapter->stats.latecol;
4746 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08004747
4748 /* Tx Dropped needs to be maintained elsewhere */
4749
4750 /* Phy Stats */
4751 if (hw->phy.media_type == e1000_media_type_copper) {
4752 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004753 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004754 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
4755 adapter->phy_stats.idle_errors += phy_tmp;
4756 }
4757 }
4758
4759 /* Management Stats */
4760 adapter->stats.mgptc += rd32(E1000_MGTPTC);
4761 adapter->stats.mgprc += rd32(E1000_MGTPRC);
4762 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00004763
4764 /* OS2BMC Stats */
4765 reg = rd32(E1000_MANC);
4766 if (reg & E1000_MANC_EN_BMC2OS) {
4767 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
4768 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
4769 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
4770 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
4771 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004772}
4773
Auke Kok9d5c8242008-01-24 02:22:38 -08004774static irqreturn_t igb_msix_other(int irq, void *data)
4775{
Alexander Duyck047e0032009-10-27 15:49:27 +00004776 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08004777 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004778 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004779 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00004780
Alexander Duyck7f081d42010-01-07 17:41:00 +00004781 if (icr & E1000_ICR_DRSTA)
4782 schedule_work(&adapter->reset_task);
4783
Alexander Duyck047e0032009-10-27 15:49:27 +00004784 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004785 /* HW is reporting DMA is out of sync */
4786 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00004787 /* The DMA Out of Sync is also indication of a spoof event
4788 * in IOV mode. Check the Wrong VM Behavior register to
4789 * see if it is really a spoof event. */
4790 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00004791 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00004792
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004793 /* Check for a mailbox event */
4794 if (icr & E1000_ICR_VMMB)
4795 igb_msg_task(adapter);
4796
4797 if (icr & E1000_ICR_LSC) {
4798 hw->mac.get_link_status = 1;
4799 /* guard against interrupt when we're going down */
4800 if (!test_bit(__IGB_DOWN, &adapter->state))
4801 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4802 }
4803
Matthew Vick1f6e8172012-08-18 07:26:33 +00004804#ifdef CONFIG_IGB_PTP
4805 if (icr & E1000_ICR_TS) {
4806 u32 tsicr = rd32(E1000_TSICR);
4807
4808 if (tsicr & E1000_TSICR_TXTS) {
4809 /* acknowledge the interrupt */
4810 wr32(E1000_TSICR, E1000_TSICR_TXTS);
4811 /* retrieve hardware timestamp */
4812 schedule_work(&adapter->ptp_tx_work);
4813 }
4814 }
4815#endif /* CONFIG_IGB_PTP */
4816
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004817 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08004818
4819 return IRQ_HANDLED;
4820}
4821
Alexander Duyck047e0032009-10-27 15:49:27 +00004822static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004823{
Alexander Duyck26b39272010-02-17 01:00:41 +00004824 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004825 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08004826
Alexander Duyck047e0032009-10-27 15:49:27 +00004827 if (!q_vector->set_itr)
4828 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004829
Alexander Duyck047e0032009-10-27 15:49:27 +00004830 if (!itr_val)
4831 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004832
Alexander Duyck26b39272010-02-17 01:00:41 +00004833 if (adapter->hw.mac.type == e1000_82575)
4834 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004835 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00004836 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00004837
4838 writel(itr_val, q_vector->itr_register);
4839 q_vector->set_itr = 0;
4840}
4841
4842static irqreturn_t igb_msix_ring(int irq, void *data)
4843{
4844 struct igb_q_vector *q_vector = data;
4845
4846 /* Write the ITR value calculated from the previous interrupt. */
4847 igb_write_itr(q_vector);
4848
4849 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004850
Auke Kok9d5c8242008-01-24 02:22:38 -08004851 return IRQ_HANDLED;
4852}
4853
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004854#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00004855static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004856{
Alexander Duyck047e0032009-10-27 15:49:27 +00004857 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004858 struct e1000_hw *hw = &adapter->hw;
4859 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004860
Alexander Duyck047e0032009-10-27 15:49:27 +00004861 if (q_vector->cpu == cpu)
4862 goto out_no_update;
4863
Alexander Duyck0ba82992011-08-26 07:45:47 +00004864 if (q_vector->tx.ring) {
4865 int q = q_vector->tx.ring->reg_idx;
Alexander Duyck047e0032009-10-27 15:49:27 +00004866 u32 dca_txctrl = rd32(E1000_DCA_TXCTRL(q));
4867 if (hw->mac.type == e1000_82575) {
4868 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK;
4869 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4870 } else {
4871 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK_82576;
4872 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
4873 E1000_DCA_TXCTRL_CPUID_SHIFT;
4874 }
4875 dca_txctrl |= E1000_DCA_TXCTRL_DESC_DCA_EN;
4876 wr32(E1000_DCA_TXCTRL(q), dca_txctrl);
4877 }
Alexander Duyck0ba82992011-08-26 07:45:47 +00004878 if (q_vector->rx.ring) {
4879 int q = q_vector->rx.ring->reg_idx;
Alexander Duyck047e0032009-10-27 15:49:27 +00004880 u32 dca_rxctrl = rd32(E1000_DCA_RXCTRL(q));
4881 if (hw->mac.type == e1000_82575) {
4882 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK;
4883 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4884 } else {
Alexander Duyck2d064c02008-07-08 15:10:12 -07004885 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK_82576;
Maciej Sosnowski92be7912009-03-13 20:40:21 +00004886 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
Alexander Duyck2d064c02008-07-08 15:10:12 -07004887 E1000_DCA_RXCTRL_CPUID_SHIFT;
Alexander Duyck2d064c02008-07-08 15:10:12 -07004888 }
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004889 dca_rxctrl |= E1000_DCA_RXCTRL_DESC_DCA_EN;
4890 dca_rxctrl |= E1000_DCA_RXCTRL_HEAD_DCA_EN;
4891 dca_rxctrl |= E1000_DCA_RXCTRL_DATA_DCA_EN;
4892 wr32(E1000_DCA_RXCTRL(q), dca_rxctrl);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004893 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004894 q_vector->cpu = cpu;
4895out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004896 put_cpu();
4897}
4898
4899static void igb_setup_dca(struct igb_adapter *adapter)
4900{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004901 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004902 int i;
4903
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004904 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004905 return;
4906
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004907 /* Always use CB2 mode, difference is masked in the CB driver. */
4908 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
4909
Alexander Duyck047e0032009-10-27 15:49:27 +00004910 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00004911 adapter->q_vector[i]->cpu = -1;
4912 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004913 }
4914}
4915
4916static int __igb_notify_dca(struct device *dev, void *data)
4917{
4918 struct net_device *netdev = dev_get_drvdata(dev);
4919 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004920 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004921 struct e1000_hw *hw = &adapter->hw;
4922 unsigned long event = *(unsigned long *)data;
4923
4924 switch (event) {
4925 case DCA_PROVIDER_ADD:
4926 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004927 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004928 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004929 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004930 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00004931 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004932 igb_setup_dca(adapter);
4933 break;
4934 }
4935 /* Fall Through since DCA is disabled. */
4936 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004937 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004938 /* without this a class_device is left
Alexander Duyck047e0032009-10-27 15:49:27 +00004939 * hanging around in the sysfs model */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004940 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004941 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004942 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08004943 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004944 }
4945 break;
4946 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004947
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004948 return 0;
4949}
4950
4951static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
4952 void *p)
4953{
4954 int ret_val;
4955
4956 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
4957 __igb_notify_dca);
4958
4959 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
4960}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004961#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08004962
Greg Rose0224d662011-10-14 02:57:14 +00004963#ifdef CONFIG_PCI_IOV
4964static int igb_vf_configure(struct igb_adapter *adapter, int vf)
4965{
4966 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00004967
Joe Perches7efd26d2012-07-12 19:33:06 +00004968 eth_random_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00004969 igb_set_vf_mac(adapter, vf, mac_addr);
4970
Stefan Assmannf5571472012-08-18 04:06:11 +00004971 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00004972}
4973
Stefan Assmannf5571472012-08-18 04:06:11 +00004974static bool igb_vfs_are_assigned(struct igb_adapter *adapter)
Greg Rose0224d662011-10-14 02:57:14 +00004975{
Greg Rose0224d662011-10-14 02:57:14 +00004976 struct pci_dev *pdev = adapter->pdev;
Stefan Assmannf5571472012-08-18 04:06:11 +00004977 struct pci_dev *vfdev;
4978 int dev_id;
Greg Rose0224d662011-10-14 02:57:14 +00004979
4980 switch (adapter->hw.mac.type) {
4981 case e1000_82576:
Stefan Assmannf5571472012-08-18 04:06:11 +00004982 dev_id = IGB_82576_VF_DEV_ID;
Greg Rose0224d662011-10-14 02:57:14 +00004983 break;
4984 case e1000_i350:
Stefan Assmannf5571472012-08-18 04:06:11 +00004985 dev_id = IGB_I350_VF_DEV_ID;
Greg Rose0224d662011-10-14 02:57:14 +00004986 break;
4987 default:
Stefan Assmannf5571472012-08-18 04:06:11 +00004988 return false;
Greg Rose0224d662011-10-14 02:57:14 +00004989 }
4990
Stefan Assmannf5571472012-08-18 04:06:11 +00004991 /* loop through all the VFs to see if we own any that are assigned */
4992 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, dev_id, NULL);
4993 while (vfdev) {
4994 /* if we don't own it we don't care */
4995 if (vfdev->is_virtfn && vfdev->physfn == pdev) {
4996 /* if it is assigned we cannot release it */
4997 if (vfdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED)
Greg Rose0224d662011-10-14 02:57:14 +00004998 return true;
4999 }
Stefan Assmannf5571472012-08-18 04:06:11 +00005000
5001 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, dev_id, vfdev);
Greg Rose0224d662011-10-14 02:57:14 +00005002 }
Stefan Assmannf5571472012-08-18 04:06:11 +00005003
Greg Rose0224d662011-10-14 02:57:14 +00005004 return false;
5005}
5006
5007#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005008static void igb_ping_all_vfs(struct igb_adapter *adapter)
5009{
5010 struct e1000_hw *hw = &adapter->hw;
5011 u32 ping;
5012 int i;
5013
5014 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5015 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005016 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005017 ping |= E1000_VT_MSGTYPE_CTS;
5018 igb_write_mbx(hw, &ping, 1, i);
5019 }
5020}
5021
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005022static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5023{
5024 struct e1000_hw *hw = &adapter->hw;
5025 u32 vmolr = rd32(E1000_VMOLR(vf));
5026 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5027
Alexander Duyckd85b90042010-09-22 17:56:20 +00005028 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005029 IGB_VF_FLAG_MULTI_PROMISC);
5030 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5031
5032 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5033 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005034 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005035 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5036 } else {
5037 /*
5038 * if we have hashes and we are clearing a multicast promisc
5039 * flag we need to write the hashes to the MTA as this step
5040 * was previously skipped
5041 */
5042 if (vf_data->num_vf_mc_hashes > 30) {
5043 vmolr |= E1000_VMOLR_MPME;
5044 } else if (vf_data->num_vf_mc_hashes) {
5045 int j;
5046 vmolr |= E1000_VMOLR_ROMPE;
5047 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5048 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5049 }
5050 }
5051
5052 wr32(E1000_VMOLR(vf), vmolr);
5053
5054 /* there are flags left unprocessed, likely not supported */
5055 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5056 return -EINVAL;
5057
5058 return 0;
5059
5060}
5061
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005062static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5063 u32 *msgbuf, u32 vf)
5064{
5065 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5066 u16 *hash_list = (u16 *)&msgbuf[1];
5067 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5068 int i;
5069
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005070 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005071 * to this VF for later use to restore when the PF multi cast
5072 * list changes
5073 */
5074 vf_data->num_vf_mc_hashes = n;
5075
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005076 /* only up to 30 hash values supported */
5077 if (n > 30)
5078 n = 30;
5079
5080 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005081 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005082 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005083
5084 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005085 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005086
5087 return 0;
5088}
5089
5090static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5091{
5092 struct e1000_hw *hw = &adapter->hw;
5093 struct vf_data_storage *vf_data;
5094 int i, j;
5095
5096 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005097 u32 vmolr = rd32(E1000_VMOLR(i));
5098 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5099
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005100 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005101
5102 if ((vf_data->num_vf_mc_hashes > 30) ||
5103 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5104 vmolr |= E1000_VMOLR_MPME;
5105 } else if (vf_data->num_vf_mc_hashes) {
5106 vmolr |= E1000_VMOLR_ROMPE;
5107 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5108 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5109 }
5110 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005111 }
5112}
5113
5114static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5115{
5116 struct e1000_hw *hw = &adapter->hw;
5117 u32 pool_mask, reg, vid;
5118 int i;
5119
5120 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5121
5122 /* Find the vlan filter for this id */
5123 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5124 reg = rd32(E1000_VLVF(i));
5125
5126 /* remove the vf from the pool */
5127 reg &= ~pool_mask;
5128
5129 /* if pool is empty then remove entry from vfta */
5130 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5131 (reg & E1000_VLVF_VLANID_ENABLE)) {
5132 reg = 0;
5133 vid = reg & E1000_VLVF_VLANID_MASK;
5134 igb_vfta_set(hw, vid, false);
5135 }
5136
5137 wr32(E1000_VLVF(i), reg);
5138 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005139
5140 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005141}
5142
5143static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5144{
5145 struct e1000_hw *hw = &adapter->hw;
5146 u32 reg, i;
5147
Alexander Duyck51466232009-10-27 23:47:35 +00005148 /* The vlvf table only exists on 82576 hardware and newer */
5149 if (hw->mac.type < e1000_82576)
5150 return -1;
5151
5152 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005153 if (!adapter->vfs_allocated_count)
5154 return -1;
5155
5156 /* Find the vlan filter for this id */
5157 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5158 reg = rd32(E1000_VLVF(i));
5159 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5160 vid == (reg & E1000_VLVF_VLANID_MASK))
5161 break;
5162 }
5163
5164 if (add) {
5165 if (i == E1000_VLVF_ARRAY_SIZE) {
5166 /* Did not find a matching VLAN ID entry that was
5167 * enabled. Search for a free filter entry, i.e.
5168 * one without the enable bit set
5169 */
5170 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5171 reg = rd32(E1000_VLVF(i));
5172 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5173 break;
5174 }
5175 }
5176 if (i < E1000_VLVF_ARRAY_SIZE) {
5177 /* Found an enabled/available entry */
5178 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5179
5180 /* if !enabled we need to set this up in vfta */
5181 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005182 /* add VID to filter table */
5183 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005184 reg |= E1000_VLVF_VLANID_ENABLE;
5185 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005186 reg &= ~E1000_VLVF_VLANID_MASK;
5187 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005188 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005189
5190 /* do not modify RLPML for PF devices */
5191 if (vf >= adapter->vfs_allocated_count)
5192 return 0;
5193
5194 if (!adapter->vf_data[vf].vlans_enabled) {
5195 u32 size;
5196 reg = rd32(E1000_VMOLR(vf));
5197 size = reg & E1000_VMOLR_RLPML_MASK;
5198 size += 4;
5199 reg &= ~E1000_VMOLR_RLPML_MASK;
5200 reg |= size;
5201 wr32(E1000_VMOLR(vf), reg);
5202 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005203
Alexander Duyck51466232009-10-27 23:47:35 +00005204 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005205 }
5206 } else {
5207 if (i < E1000_VLVF_ARRAY_SIZE) {
5208 /* remove vf from the pool */
5209 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5210 /* if pool is empty then remove entry from vfta */
5211 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5212 reg = 0;
5213 igb_vfta_set(hw, vid, false);
5214 }
5215 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005216
5217 /* do not modify RLPML for PF devices */
5218 if (vf >= adapter->vfs_allocated_count)
5219 return 0;
5220
5221 adapter->vf_data[vf].vlans_enabled--;
5222 if (!adapter->vf_data[vf].vlans_enabled) {
5223 u32 size;
5224 reg = rd32(E1000_VMOLR(vf));
5225 size = reg & E1000_VMOLR_RLPML_MASK;
5226 size -= 4;
5227 reg &= ~E1000_VMOLR_RLPML_MASK;
5228 reg |= size;
5229 wr32(E1000_VMOLR(vf), reg);
5230 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005231 }
5232 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005233 return 0;
5234}
5235
5236static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5237{
5238 struct e1000_hw *hw = &adapter->hw;
5239
5240 if (vid)
5241 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5242 else
5243 wr32(E1000_VMVIR(vf), 0);
5244}
5245
5246static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5247 int vf, u16 vlan, u8 qos)
5248{
5249 int err = 0;
5250 struct igb_adapter *adapter = netdev_priv(netdev);
5251
5252 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5253 return -EINVAL;
5254 if (vlan || qos) {
5255 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5256 if (err)
5257 goto out;
5258 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5259 igb_set_vmolr(adapter, vf, !vlan);
5260 adapter->vf_data[vf].pf_vlan = vlan;
5261 adapter->vf_data[vf].pf_qos = qos;
5262 dev_info(&adapter->pdev->dev,
5263 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5264 if (test_bit(__IGB_DOWN, &adapter->state)) {
5265 dev_warn(&adapter->pdev->dev,
5266 "The VF VLAN has been set,"
5267 " but the PF device is not up.\n");
5268 dev_warn(&adapter->pdev->dev,
5269 "Bring the PF device up before"
5270 " attempting to use the VF device.\n");
5271 }
5272 } else {
5273 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
5274 false, vf);
5275 igb_set_vmvir(adapter, vlan, vf);
5276 igb_set_vmolr(adapter, vf, true);
5277 adapter->vf_data[vf].pf_vlan = 0;
5278 adapter->vf_data[vf].pf_qos = 0;
5279 }
5280out:
5281 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005282}
5283
5284static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5285{
5286 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5287 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
5288
5289 return igb_vlvf_set(adapter, vid, add, vf);
5290}
5291
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005292static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005293{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005294 /* clear flags - except flag that indicates PF has set the MAC */
5295 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005296 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005297
5298 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005299 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005300
5301 /* reset vlans for device */
5302 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005303 if (adapter->vf_data[vf].pf_vlan)
5304 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5305 adapter->vf_data[vf].pf_vlan,
5306 adapter->vf_data[vf].pf_qos);
5307 else
5308 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005309
5310 /* reset multicast table array for vf */
5311 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5312
5313 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005314 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005315}
5316
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005317static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5318{
5319 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5320
5321 /* generate a new mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005322 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Joe Perches7efd26d2012-07-12 19:33:06 +00005323 eth_random_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005324
5325 /* process remaining reset events */
5326 igb_vf_reset(adapter, vf);
5327}
5328
5329static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005330{
5331 struct e1000_hw *hw = &adapter->hw;
5332 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005333 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005334 u32 reg, msgbuf[3];
5335 u8 *addr = (u8 *)(&msgbuf[1]);
5336
5337 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005338 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005339
5340 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005341 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005342
5343 /* enable transmit and receive for vf */
5344 reg = rd32(E1000_VFTE);
5345 wr32(E1000_VFTE, reg | (1 << vf));
5346 reg = rd32(E1000_VFRE);
5347 wr32(E1000_VFRE, reg | (1 << vf));
5348
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005349 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005350
5351 /* reply to reset with ack and vf mac address */
5352 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5353 memcpy(addr, vf_mac, 6);
5354 igb_write_mbx(hw, msgbuf, 3, vf);
5355}
5356
5357static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5358{
Greg Rosede42edd2010-07-01 13:39:23 +00005359 /*
5360 * The VF MAC Address is stored in a packed array of bytes
5361 * starting at the second 32 bit word of the msg array
5362 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005363 unsigned char *addr = (char *)&msg[1];
5364 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005365
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005366 if (is_valid_ether_addr(addr))
5367 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005368
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005369 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005370}
5371
5372static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5373{
5374 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005375 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005376 u32 msg = E1000_VT_MSGTYPE_NACK;
5377
5378 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005379 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5380 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005381 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005382 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005383 }
5384}
5385
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005386static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005387{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005388 struct pci_dev *pdev = adapter->pdev;
5389 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005390 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005391 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005392 s32 retval;
5393
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005394 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005395
Alexander Duyckfef45f42009-12-11 22:57:34 -08005396 if (retval) {
5397 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005398 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08005399 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5400 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5401 return;
5402 goto out;
5403 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005404
5405 /* this is a message we already processed, do nothing */
5406 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005407 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005408
5409 /*
5410 * until the vf completes a reset it should not be
5411 * allowed to start any configuration.
5412 */
5413
5414 if (msgbuf[0] == E1000_VF_RESET) {
5415 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005416 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005417 }
5418
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005419 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08005420 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5421 return;
5422 retval = -1;
5423 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005424 }
5425
5426 switch ((msgbuf[0] & 0xFFFF)) {
5427 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005428 retval = -EINVAL;
5429 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5430 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5431 else
5432 dev_warn(&pdev->dev,
5433 "VF %d attempted to override administratively "
5434 "set MAC address\nReload the VF driver to "
5435 "resume operations\n", vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005436 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005437 case E1000_VF_SET_PROMISC:
5438 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5439 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005440 case E1000_VF_SET_MULTICAST:
5441 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5442 break;
5443 case E1000_VF_SET_LPE:
5444 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5445 break;
5446 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005447 retval = -1;
5448 if (vf_data->pf_vlan)
5449 dev_warn(&pdev->dev,
5450 "VF %d attempted to override administratively "
5451 "set VLAN tag\nReload the VF driver to "
5452 "resume operations\n", vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005453 else
5454 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005455 break;
5456 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005457 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005458 retval = -1;
5459 break;
5460 }
5461
Alexander Duyckfef45f42009-12-11 22:57:34 -08005462 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5463out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005464 /* notify the VF of the results of what it sent us */
5465 if (retval)
5466 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5467 else
5468 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5469
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005470 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005471}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005472
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005473static void igb_msg_task(struct igb_adapter *adapter)
5474{
5475 struct e1000_hw *hw = &adapter->hw;
5476 u32 vf;
5477
5478 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5479 /* process any reset requests */
5480 if (!igb_check_for_rst(hw, vf))
5481 igb_vf_reset_event(adapter, vf);
5482
5483 /* process any messages pending */
5484 if (!igb_check_for_msg(hw, vf))
5485 igb_rcv_msg_from_vf(adapter, vf);
5486
5487 /* process any acks */
5488 if (!igb_check_for_ack(hw, vf))
5489 igb_rcv_ack_from_vf(adapter, vf);
5490 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005491}
5492
Auke Kok9d5c8242008-01-24 02:22:38 -08005493/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00005494 * igb_set_uta - Set unicast filter table address
5495 * @adapter: board private structure
5496 *
5497 * The unicast table address is a register array of 32-bit registers.
5498 * The table is meant to be used in a way similar to how the MTA is used
5499 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005500 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
5501 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00005502 **/
5503static void igb_set_uta(struct igb_adapter *adapter)
5504{
5505 struct e1000_hw *hw = &adapter->hw;
5506 int i;
5507
5508 /* The UTA table only exists on 82576 hardware and newer */
5509 if (hw->mac.type < e1000_82576)
5510 return;
5511
5512 /* we only need to do this if VMDq is enabled */
5513 if (!adapter->vfs_allocated_count)
5514 return;
5515
5516 for (i = 0; i < hw->mac.uta_reg_count; i++)
5517 array_wr32(E1000_UTA, i, ~0);
5518}
5519
5520/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005521 * igb_intr_msi - Interrupt Handler
5522 * @irq: interrupt number
5523 * @data: pointer to a network interface device structure
5524 **/
5525static irqreturn_t igb_intr_msi(int irq, void *data)
5526{
Alexander Duyck047e0032009-10-27 15:49:27 +00005527 struct igb_adapter *adapter = data;
5528 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005529 struct e1000_hw *hw = &adapter->hw;
5530 /* read ICR disables interrupts using IAM */
5531 u32 icr = rd32(E1000_ICR);
5532
Alexander Duyck047e0032009-10-27 15:49:27 +00005533 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005534
Alexander Duyck7f081d42010-01-07 17:41:00 +00005535 if (icr & E1000_ICR_DRSTA)
5536 schedule_work(&adapter->reset_task);
5537
Alexander Duyck047e0032009-10-27 15:49:27 +00005538 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005539 /* HW is reporting DMA is out of sync */
5540 adapter->stats.doosync++;
5541 }
5542
Auke Kok9d5c8242008-01-24 02:22:38 -08005543 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5544 hw->mac.get_link_status = 1;
5545 if (!test_bit(__IGB_DOWN, &adapter->state))
5546 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5547 }
5548
Matthew Vick1f6e8172012-08-18 07:26:33 +00005549#ifdef CONFIG_IGB_PTP
5550 if (icr & E1000_ICR_TS) {
5551 u32 tsicr = rd32(E1000_TSICR);
5552
5553 if (tsicr & E1000_TSICR_TXTS) {
5554 /* acknowledge the interrupt */
5555 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5556 /* retrieve hardware timestamp */
5557 schedule_work(&adapter->ptp_tx_work);
5558 }
5559 }
5560#endif /* CONFIG_IGB_PTP */
5561
Alexander Duyck047e0032009-10-27 15:49:27 +00005562 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005563
5564 return IRQ_HANDLED;
5565}
5566
5567/**
Alexander Duyck4a3c6432009-02-06 23:20:49 +00005568 * igb_intr - Legacy Interrupt Handler
Auke Kok9d5c8242008-01-24 02:22:38 -08005569 * @irq: interrupt number
5570 * @data: pointer to a network interface device structure
5571 **/
5572static irqreturn_t igb_intr(int irq, void *data)
5573{
Alexander Duyck047e0032009-10-27 15:49:27 +00005574 struct igb_adapter *adapter = data;
5575 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005576 struct e1000_hw *hw = &adapter->hw;
5577 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
5578 * need for the IMC write */
5579 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08005580
5581 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
5582 * not set, then the adapter didn't send an interrupt */
5583 if (!(icr & E1000_ICR_INT_ASSERTED))
5584 return IRQ_NONE;
5585
Alexander Duyck0ba82992011-08-26 07:45:47 +00005586 igb_write_itr(q_vector);
5587
Alexander Duyck7f081d42010-01-07 17:41:00 +00005588 if (icr & E1000_ICR_DRSTA)
5589 schedule_work(&adapter->reset_task);
5590
Alexander Duyck047e0032009-10-27 15:49:27 +00005591 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005592 /* HW is reporting DMA is out of sync */
5593 adapter->stats.doosync++;
5594 }
5595
Auke Kok9d5c8242008-01-24 02:22:38 -08005596 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5597 hw->mac.get_link_status = 1;
5598 /* guard against interrupt when we're going down */
5599 if (!test_bit(__IGB_DOWN, &adapter->state))
5600 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5601 }
5602
Matthew Vick1f6e8172012-08-18 07:26:33 +00005603#ifdef CONFIG_IGB_PTP
5604 if (icr & E1000_ICR_TS) {
5605 u32 tsicr = rd32(E1000_TSICR);
5606
5607 if (tsicr & E1000_TSICR_TXTS) {
5608 /* acknowledge the interrupt */
5609 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5610 /* retrieve hardware timestamp */
5611 schedule_work(&adapter->ptp_tx_work);
5612 }
5613 }
5614#endif /* CONFIG_IGB_PTP */
5615
Alexander Duyck047e0032009-10-27 15:49:27 +00005616 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005617
5618 return IRQ_HANDLED;
5619}
5620
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00005621static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08005622{
Alexander Duyck047e0032009-10-27 15:49:27 +00005623 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08005624 struct e1000_hw *hw = &adapter->hw;
5625
Alexander Duyck0ba82992011-08-26 07:45:47 +00005626 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
5627 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
5628 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
5629 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005630 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005631 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005632 }
5633
5634 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5635 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00005636 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08005637 else
5638 igb_irq_enable(adapter);
5639 }
5640}
5641
Auke Kok9d5c8242008-01-24 02:22:38 -08005642/**
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005643 * igb_poll - NAPI Rx polling callback
5644 * @napi: napi polling structure
5645 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08005646 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005647static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005648{
Alexander Duyck047e0032009-10-27 15:49:27 +00005649 struct igb_q_vector *q_vector = container_of(napi,
5650 struct igb_q_vector,
5651 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00005652 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005653
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005654#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00005655 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5656 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005657#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00005658 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00005659 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005660
Alexander Duyck0ba82992011-08-26 07:45:47 +00005661 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00005662 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00005663
Alexander Duyck16eb8812011-08-26 07:43:54 +00005664 /* If all work not completed, return budget and keep polling */
5665 if (!clean_complete)
5666 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005667
Alexander Duyck46544252009-02-19 20:39:04 -08005668 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00005669 napi_complete(napi);
5670 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005671
Alexander Duyck16eb8812011-08-26 07:43:54 +00005672 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005673}
Al Viro6d8126f2008-03-16 22:23:24 +00005674
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005675/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005676 * igb_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyck047e0032009-10-27 15:49:27 +00005677 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005678 *
Auke Kok9d5c8242008-01-24 02:22:38 -08005679 * returns true if ring is completely cleaned
5680 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005681static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005682{
Alexander Duyck047e0032009-10-27 15:49:27 +00005683 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005684 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00005685 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00005686 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005687 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00005688 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00005689 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08005690
Alexander Duyck13fde972011-10-05 13:35:24 +00005691 if (test_bit(__IGB_DOWN, &adapter->state))
5692 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005693
Alexander Duyck06034642011-08-26 07:44:22 +00005694 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00005695 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00005696 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005697
Alexander Duyckf4128782012-09-13 06:28:01 +00005698 do {
5699 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00005700
5701 /* if next_to_watch is not set then there is no work pending */
5702 if (!eop_desc)
5703 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00005704
Alexander Duyckf4128782012-09-13 06:28:01 +00005705 /* prevent any other reads prior to eop_desc */
5706 rmb();
5707
Alexander Duyck13fde972011-10-05 13:35:24 +00005708 /* if DD is not set pending work has not been completed */
5709 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
5710 break;
5711
Alexander Duyck8542db02011-08-26 07:44:43 +00005712 /* clear next_to_watch to prevent false hangs */
5713 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00005714
Alexander Duyckebe42d12011-08-26 07:45:09 +00005715 /* update the statistics for this packet */
5716 total_bytes += tx_buffer->bytecount;
5717 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00005718
Alexander Duyckebe42d12011-08-26 07:45:09 +00005719 /* free the skb */
5720 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005721
5722 /* unmap skb header data */
5723 dma_unmap_single(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005724 dma_unmap_addr(tx_buffer, dma),
5725 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00005726 DMA_TO_DEVICE);
5727
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005728 /* clear tx_buffer data */
5729 tx_buffer->skb = NULL;
5730 dma_unmap_len_set(tx_buffer, len, 0);
5731
Alexander Duyckebe42d12011-08-26 07:45:09 +00005732 /* clear last DMA location and unmap remaining buffers */
5733 while (tx_desc != eop_desc) {
Alexander Duyck13fde972011-10-05 13:35:24 +00005734 tx_buffer++;
5735 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08005736 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00005737 if (unlikely(!i)) {
5738 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00005739 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00005740 tx_desc = IGB_TX_DESC(tx_ring, 0);
5741 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00005742
5743 /* unmap any remaining paged data */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005744 if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00005745 dma_unmap_page(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005746 dma_unmap_addr(tx_buffer, dma),
5747 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00005748 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005749 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005750 }
5751 }
5752
Alexander Duyckebe42d12011-08-26 07:45:09 +00005753 /* move us one more past the eop_desc for start of next pkt */
5754 tx_buffer++;
5755 tx_desc++;
5756 i++;
5757 if (unlikely(!i)) {
5758 i -= tx_ring->count;
5759 tx_buffer = tx_ring->tx_buffer_info;
5760 tx_desc = IGB_TX_DESC(tx_ring, 0);
5761 }
Alexander Duyckf4128782012-09-13 06:28:01 +00005762
5763 /* issue prefetch for next Tx descriptor */
5764 prefetch(tx_desc);
5765
5766 /* update budget accounting */
5767 budget--;
5768 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005769
Eric Dumazetbdbc0632012-01-04 20:23:36 +00005770 netdev_tx_completed_queue(txring_txq(tx_ring),
5771 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00005772 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005773 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00005774 u64_stats_update_begin(&tx_ring->tx_syncp);
5775 tx_ring->tx_stats.bytes += total_bytes;
5776 tx_ring->tx_stats.packets += total_packets;
5777 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00005778 q_vector->tx.total_bytes += total_bytes;
5779 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005780
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005781 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00005782 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00005783
Auke Kok9d5c8242008-01-24 02:22:38 -08005784 /* Detect a transmit hang in hardware, this serializes the
5785 * check with the clearing of time_stamp and movement of i */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00005786 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00005787 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00005788 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00005789 (adapter->tx_timeout_factor * HZ)) &&
5790 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005791
Auke Kok9d5c8242008-01-24 02:22:38 -08005792 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00005793 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08005794 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07005795 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005796 " TDH <%x>\n"
5797 " TDT <%x>\n"
5798 " next_to_use <%x>\n"
5799 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005800 "buffer_info[next_to_clean]\n"
5801 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00005802 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005803 " jiffies <%lx>\n"
5804 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07005805 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00005806 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00005807 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08005808 tx_ring->next_to_use,
5809 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00005810 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00005811 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08005812 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00005813 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00005814 netif_stop_subqueue(tx_ring->netdev,
5815 tx_ring->queue_index);
5816
5817 /* we are about to reset, no point in enabling stuff */
5818 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08005819 }
5820 }
Alexander Duyck13fde972011-10-05 13:35:24 +00005821
5822 if (unlikely(total_packets &&
5823 netif_carrier_ok(tx_ring->netdev) &&
5824 igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
5825 /* Make sure that anybody stopping the queue after this
5826 * sees the new next_to_clean.
5827 */
5828 smp_mb();
5829 if (__netif_subqueue_stopped(tx_ring->netdev,
5830 tx_ring->queue_index) &&
5831 !(test_bit(__IGB_DOWN, &adapter->state))) {
5832 netif_wake_subqueue(tx_ring->netdev,
5833 tx_ring->queue_index);
5834
5835 u64_stats_update_begin(&tx_ring->tx_syncp);
5836 tx_ring->tx_stats.restart_queue++;
5837 u64_stats_update_end(&tx_ring->tx_syncp);
5838 }
5839 }
5840
5841 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005842}
5843
Alexander Duyckcd392f52011-08-26 07:43:59 +00005844static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005845 union e1000_adv_rx_desc *rx_desc,
5846 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08005847{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005848 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005849
Alexander Duyck294e7d72011-08-26 07:45:57 +00005850 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005851 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00005852 return;
5853
5854 /* Rx checksum disabled via ethtool */
5855 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08005856 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005857
Auke Kok9d5c8242008-01-24 02:22:38 -08005858 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005859 if (igb_test_staterr(rx_desc,
5860 E1000_RXDEXT_STATERR_TCPE |
5861 E1000_RXDEXT_STATERR_IPE)) {
Jesse Brandeburgb9473562009-04-27 22:36:13 +00005862 /*
5863 * work around errata with sctp packets where the TCPE aka
5864 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
5865 * packets, (aka let the stack check the crc32c)
5866 */
Alexander Duyck866cff02011-08-26 07:45:36 +00005867 if (!((skb->len == 60) &&
5868 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00005869 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00005870 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005871 u64_stats_update_end(&ring->rx_syncp);
5872 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005873 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08005874 return;
5875 }
5876 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005877 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
5878 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08005879 skb->ip_summed = CHECKSUM_UNNECESSARY;
5880
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005881 dev_dbg(ring->dev, "cksum success: bits %08X\n",
5882 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08005883}
5884
Alexander Duyck077887c2011-08-26 07:46:29 +00005885static inline void igb_rx_hash(struct igb_ring *ring,
5886 union e1000_adv_rx_desc *rx_desc,
5887 struct sk_buff *skb)
5888{
5889 if (ring->netdev->features & NETIF_F_RXHASH)
5890 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
5891}
5892
Alexander Duyck8be10e92011-08-26 07:47:11 +00005893static void igb_rx_vlan(struct igb_ring *ring,
5894 union e1000_adv_rx_desc *rx_desc,
5895 struct sk_buff *skb)
5896{
5897 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
5898 u16 vid;
5899 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
5900 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags))
5901 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
5902 else
5903 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
5904
5905 __vlan_hwaccel_put_tag(skb, vid);
5906 }
5907}
5908
Alexander Duyck44390ca2011-08-26 07:43:38 +00005909static inline u16 igb_get_hlen(union e1000_adv_rx_desc *rx_desc)
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005910{
5911 /* HW will not DMA in data larger than the given buffer, even if it
5912 * parses the (NFS, of course) header to be larger. In that case, it
5913 * fills the header buffer and spills the rest into the page.
5914 */
5915 u16 hlen = (le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info) &
5916 E1000_RXDADV_HDRBUFLEN_MASK) >> E1000_RXDADV_HDRBUFLEN_SHIFT;
Alexander Duyck44390ca2011-08-26 07:43:38 +00005917 if (hlen > IGB_RX_HDR_LEN)
5918 hlen = IGB_RX_HDR_LEN;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005919 return hlen;
5920}
5921
Alexander Duyckcd392f52011-08-26 07:43:59 +00005922static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005923{
Alexander Duyck0ba82992011-08-26 07:45:47 +00005924 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005925 union e1000_adv_rx_desc *rx_desc;
5926 const int current_node = numa_node_id();
Auke Kok9d5c8242008-01-24 02:22:38 -08005927 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005928 u16 cleaned_count = igb_desc_unused(rx_ring);
5929 u16 i = rx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08005930
Alexander Duyck601369062011-08-26 07:44:05 +00005931 rx_desc = IGB_RX_DESC(rx_ring, i);
Auke Kok9d5c8242008-01-24 02:22:38 -08005932
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005933 while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
Alexander Duyck06034642011-08-26 07:44:22 +00005934 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck16eb8812011-08-26 07:43:54 +00005935 struct sk_buff *skb = buffer_info->skb;
5936 union e1000_adv_rx_desc *next_rxd;
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005937
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005938 buffer_info->skb = NULL;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005939 prefetch(skb->data);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005940
5941 i++;
5942 if (i == rx_ring->count)
5943 i = 0;
Alexander Duyck42d07812009-10-27 23:51:16 +00005944
Alexander Duyck601369062011-08-26 07:44:05 +00005945 next_rxd = IGB_RX_DESC(rx_ring, i);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005946 prefetch(next_rxd);
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005947
Alexander Duyck16eb8812011-08-26 07:43:54 +00005948 /*
5949 * This memory barrier is needed to keep us from reading
5950 * any other fields out of the rx_desc until we know the
5951 * RXD_STAT_DD bit is set
5952 */
5953 rmb();
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005954
Alexander Duyck16eb8812011-08-26 07:43:54 +00005955 if (!skb_is_nonlinear(skb)) {
5956 __skb_put(skb, igb_get_hlen(rx_desc));
5957 dma_unmap_single(rx_ring->dev, buffer_info->dma,
Alexander Duyck44390ca2011-08-26 07:43:38 +00005958 IGB_RX_HDR_LEN,
Alexander Duyck59d71982010-04-27 13:09:25 +00005959 DMA_FROM_DEVICE);
Jesse Brandeburg91615f72009-06-30 12:45:15 +00005960 buffer_info->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005961 }
5962
Alexander Duyck16eb8812011-08-26 07:43:54 +00005963 if (rx_desc->wb.upper.length) {
5964 u16 length = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005965
Koki Sanagiaa913402010-04-27 01:01:19 +00005966 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005967 buffer_info->page,
5968 buffer_info->page_offset,
5969 length);
5970
Alexander Duyck16eb8812011-08-26 07:43:54 +00005971 skb->len += length;
5972 skb->data_len += length;
Eric Dumazet95b9c1d2011-10-13 07:56:41 +00005973 skb->truesize += PAGE_SIZE / 2;
Alexander Duyck16eb8812011-08-26 07:43:54 +00005974
Alexander Duyckd1eff352009-11-12 18:38:35 +00005975 if ((page_count(buffer_info->page) != 1) ||
5976 (page_to_nid(buffer_info->page) != current_node))
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005977 buffer_info->page = NULL;
5978 else
5979 get_page(buffer_info->page);
Auke Kok9d5c8242008-01-24 02:22:38 -08005980
Alexander Duyck16eb8812011-08-26 07:43:54 +00005981 dma_unmap_page(rx_ring->dev, buffer_info->page_dma,
5982 PAGE_SIZE / 2, DMA_FROM_DEVICE);
5983 buffer_info->page_dma = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005984 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005985
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00005986 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)) {
Alexander Duyck06034642011-08-26 07:44:22 +00005987 struct igb_rx_buffer *next_buffer;
5988 next_buffer = &rx_ring->rx_buffer_info[i];
Alexander Duyckb2d56532008-11-20 00:47:34 -08005989 buffer_info->skb = next_buffer->skb;
5990 buffer_info->dma = next_buffer->dma;
5991 next_buffer->skb = skb;
5992 next_buffer->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005993 goto next_desc;
5994 }
Alexander Duyck44390ca2011-08-26 07:43:38 +00005995
Ben Greear89eaefb2012-03-06 09:41:58 +00005996 if (unlikely((igb_test_staterr(rx_desc,
5997 E1000_RXDEXT_ERR_FRAME_ERR_MASK))
5998 && !(rx_ring->netdev->features & NETIF_F_RXALL))) {
Alexander Duyck16eb8812011-08-26 07:43:54 +00005999 dev_kfree_skb_any(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006000 goto next_desc;
6001 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006002
Richard Cochran7ebae812012-03-16 10:55:37 +00006003#ifdef CONFIG_IGB_PTP
Matthew Vicka79f4f82012-08-10 05:40:44 +00006004 igb_ptp_rx_hwtstamp(q_vector, rx_desc, skb);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00006005#endif /* CONFIG_IGB_PTP */
Alexander Duyck077887c2011-08-26 07:46:29 +00006006 igb_rx_hash(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006007 igb_rx_checksum(rx_ring, rx_desc, skb);
Alexander Duyck8be10e92011-08-26 07:47:11 +00006008 igb_rx_vlan(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006009
6010 total_bytes += skb->len;
6011 total_packets++;
6012
6013 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6014
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006015 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006016
Alexander Duyck16eb8812011-08-26 07:43:54 +00006017 budget--;
Auke Kok9d5c8242008-01-24 02:22:38 -08006018next_desc:
Alexander Duyck16eb8812011-08-26 07:43:54 +00006019 if (!budget)
6020 break;
6021
6022 cleaned_count++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006023 /* return some buffers to hardware, one at a time is too slow */
6024 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
Alexander Duyckcd392f52011-08-26 07:43:59 +00006025 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08006026 cleaned_count = 0;
6027 }
6028
6029 /* use prefetched values */
6030 rx_desc = next_rxd;
Auke Kok9d5c8242008-01-24 02:22:38 -08006031 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006032
Auke Kok9d5c8242008-01-24 02:22:38 -08006033 rx_ring->next_to_clean = i;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006034 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08006035 rx_ring->rx_stats.packets += total_packets;
6036 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006037 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006038 q_vector->rx.total_packets += total_packets;
6039 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006040
6041 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006042 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006043
Alexander Duyck16eb8812011-08-26 07:43:54 +00006044 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006045}
6046
Alexander Duyckc023cd82011-08-26 07:43:43 +00006047static bool igb_alloc_mapped_skb(struct igb_ring *rx_ring,
Alexander Duyck06034642011-08-26 07:44:22 +00006048 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006049{
6050 struct sk_buff *skb = bi->skb;
6051 dma_addr_t dma = bi->dma;
6052
6053 if (dma)
6054 return true;
6055
6056 if (likely(!skb)) {
6057 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
6058 IGB_RX_HDR_LEN);
6059 bi->skb = skb;
6060 if (!skb) {
6061 rx_ring->rx_stats.alloc_failed++;
6062 return false;
6063 }
6064
6065 /* initialize skb for ring */
6066 skb_record_rx_queue(skb, rx_ring->queue_index);
6067 }
6068
6069 dma = dma_map_single(rx_ring->dev, skb->data,
6070 IGB_RX_HDR_LEN, DMA_FROM_DEVICE);
6071
6072 if (dma_mapping_error(rx_ring->dev, dma)) {
6073 rx_ring->rx_stats.alloc_failed++;
6074 return false;
6075 }
6076
6077 bi->dma = dma;
6078 return true;
6079}
6080
6081static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
Alexander Duyck06034642011-08-26 07:44:22 +00006082 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006083{
6084 struct page *page = bi->page;
6085 dma_addr_t page_dma = bi->page_dma;
6086 unsigned int page_offset = bi->page_offset ^ (PAGE_SIZE / 2);
6087
6088 if (page_dma)
6089 return true;
6090
6091 if (!page) {
Mel Gorman06140022012-07-31 16:44:24 -07006092 page = __skb_alloc_page(GFP_ATOMIC, bi->skb);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006093 bi->page = page;
6094 if (unlikely(!page)) {
6095 rx_ring->rx_stats.alloc_failed++;
6096 return false;
6097 }
6098 }
6099
6100 page_dma = dma_map_page(rx_ring->dev, page,
6101 page_offset, PAGE_SIZE / 2,
6102 DMA_FROM_DEVICE);
6103
6104 if (dma_mapping_error(rx_ring->dev, page_dma)) {
6105 rx_ring->rx_stats.alloc_failed++;
6106 return false;
6107 }
6108
6109 bi->page_dma = page_dma;
6110 bi->page_offset = page_offset;
6111 return true;
6112}
6113
Auke Kok9d5c8242008-01-24 02:22:38 -08006114/**
Alexander Duyckcd392f52011-08-26 07:43:59 +00006115 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
Auke Kok9d5c8242008-01-24 02:22:38 -08006116 * @adapter: address of board private structure
6117 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00006118void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08006119{
Auke Kok9d5c8242008-01-24 02:22:38 -08006120 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00006121 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006122 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08006123
Alexander Duyck601369062011-08-26 07:44:05 +00006124 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00006125 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00006126 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006127
6128 while (cleaned_count--) {
Alexander Duyckc023cd82011-08-26 07:43:43 +00006129 if (!igb_alloc_mapped_skb(rx_ring, bi))
6130 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006131
Alexander Duyckc023cd82011-08-26 07:43:43 +00006132 /* Refresh the desc even if buffer_addrs didn't change
6133 * because each write-back erases this info. */
6134 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08006135
Alexander Duyckc023cd82011-08-26 07:43:43 +00006136 if (!igb_alloc_mapped_page(rx_ring, bi))
6137 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08006138
Alexander Duyckc023cd82011-08-26 07:43:43 +00006139 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08006140
Alexander Duyckc023cd82011-08-26 07:43:43 +00006141 rx_desc++;
6142 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006143 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006144 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00006145 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00006146 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006147 i -= rx_ring->count;
6148 }
6149
6150 /* clear the hdr_addr for the next_to_use descriptor */
6151 rx_desc->read.hdr_addr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006152 }
6153
Alexander Duyckc023cd82011-08-26 07:43:43 +00006154 i += rx_ring->count;
6155
Auke Kok9d5c8242008-01-24 02:22:38 -08006156 if (rx_ring->next_to_use != i) {
6157 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006158
6159 /* Force memory writes to complete before letting h/w
6160 * know there are new descriptors to fetch. (Only
6161 * applicable for weak-ordered memory model archs,
6162 * such as IA-64). */
6163 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00006164 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08006165 }
6166}
6167
6168/**
6169 * igb_mii_ioctl -
6170 * @netdev:
6171 * @ifreq:
6172 * @cmd:
6173 **/
6174static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6175{
6176 struct igb_adapter *adapter = netdev_priv(netdev);
6177 struct mii_ioctl_data *data = if_mii(ifr);
6178
6179 if (adapter->hw.phy.media_type != e1000_media_type_copper)
6180 return -EOPNOTSUPP;
6181
6182 switch (cmd) {
6183 case SIOCGMIIPHY:
6184 data->phy_id = adapter->hw.phy.addr;
6185 break;
6186 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08006187 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
6188 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08006189 return -EIO;
6190 break;
6191 case SIOCSMIIREG:
6192 default:
6193 return -EOPNOTSUPP;
6194 }
6195 return 0;
6196}
6197
6198/**
6199 * igb_ioctl -
6200 * @netdev:
6201 * @ifreq:
6202 * @cmd:
6203 **/
6204static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6205{
6206 switch (cmd) {
6207 case SIOCGMIIPHY:
6208 case SIOCGMIIREG:
6209 case SIOCSMIIREG:
6210 return igb_mii_ioctl(netdev, ifr, cmd);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00006211#ifdef CONFIG_IGB_PTP
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006212 case SIOCSHWTSTAMP:
Matthew Vicka79f4f82012-08-10 05:40:44 +00006213 return igb_ptp_hwtstamp_ioctl(netdev, ifr, cmd);
Matthew Vick3c89f6d2012-08-10 05:40:43 +00006214#endif /* CONFIG_IGB_PTP */
Auke Kok9d5c8242008-01-24 02:22:38 -08006215 default:
6216 return -EOPNOTSUPP;
6217 }
6218}
6219
Alexander Duyck009bc062009-07-23 18:08:35 +00006220s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6221{
6222 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00006223
Jiang Liu23d028c2012-08-20 13:32:20 -06006224 if (pcie_capability_read_word(adapter->pdev, reg, value))
Alexander Duyck009bc062009-07-23 18:08:35 +00006225 return -E1000_ERR_CONFIG;
6226
Alexander Duyck009bc062009-07-23 18:08:35 +00006227 return 0;
6228}
6229
6230s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6231{
6232 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00006233
Jiang Liu23d028c2012-08-20 13:32:20 -06006234 if (pcie_capability_write_word(adapter->pdev, reg, *value))
Alexander Duyck009bc062009-07-23 18:08:35 +00006235 return -E1000_ERR_CONFIG;
6236
Alexander Duyck009bc062009-07-23 18:08:35 +00006237 return 0;
6238}
6239
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006240static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08006241{
6242 struct igb_adapter *adapter = netdev_priv(netdev);
6243 struct e1000_hw *hw = &adapter->hw;
6244 u32 ctrl, rctl;
Alexander Duyck5faf0302011-08-26 07:46:08 +00006245 bool enable = !!(features & NETIF_F_HW_VLAN_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08006246
Alexander Duyck5faf0302011-08-26 07:46:08 +00006247 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006248 /* enable VLAN tag insert/strip */
6249 ctrl = rd32(E1000_CTRL);
6250 ctrl |= E1000_CTRL_VME;
6251 wr32(E1000_CTRL, ctrl);
6252
Alexander Duyck51466232009-10-27 23:47:35 +00006253 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08006254 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08006255 rctl &= ~E1000_RCTL_CFIEN;
6256 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006257 } else {
6258 /* disable VLAN tag insert/strip */
6259 ctrl = rd32(E1000_CTRL);
6260 ctrl &= ~E1000_CTRL_VME;
6261 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006262 }
6263
Alexander Duycke1739522009-02-19 20:39:44 -08006264 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006265}
6266
Jiri Pirko8e586132011-12-08 19:52:37 -05006267static int igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006268{
6269 struct igb_adapter *adapter = netdev_priv(netdev);
6270 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006271 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006272
Alexander Duyck51466232009-10-27 23:47:35 +00006273 /* attempt to add filter to vlvf array */
6274 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006275
Alexander Duyck51466232009-10-27 23:47:35 +00006276 /* add the filter since PF can receive vlans w/o entry in vlvf */
6277 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006278
6279 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006280
6281 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006282}
6283
Jiri Pirko8e586132011-12-08 19:52:37 -05006284static int igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08006285{
6286 struct igb_adapter *adapter = netdev_priv(netdev);
6287 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006288 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00006289 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006290
Alexander Duyck51466232009-10-27 23:47:35 +00006291 /* remove vlan from VLVF table array */
6292 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08006293
Alexander Duyck51466232009-10-27 23:47:35 +00006294 /* if vid was not present in VLVF just remove it from table */
6295 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006296 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006297
6298 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05006299
6300 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006301}
6302
6303static void igb_restore_vlan(struct igb_adapter *adapter)
6304{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006305 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08006306
Alexander Duyck5faf0302011-08-26 07:46:08 +00006307 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
6308
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006309 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
6310 igb_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08006311}
6312
David Decotigny14ad2512011-04-27 18:32:43 +00006313int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08006314{
Alexander Duyck090b1792009-10-27 23:51:55 +00006315 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08006316 struct e1000_mac_info *mac = &adapter->hw.mac;
6317
6318 mac->autoneg = 0;
6319
David Decotigny14ad2512011-04-27 18:32:43 +00006320 /* Make sure dplx is at most 1 bit and lsb of speed is not set
6321 * for the switch() below to work */
6322 if ((spd & 1) || (dplx & ~1))
6323 goto err_inval;
6324
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006325 /* Fiber NIC's only allow 1000 Gbps Full duplex */
6326 if ((adapter->hw.phy.media_type == e1000_media_type_internal_serdes) &&
David Decotigny14ad2512011-04-27 18:32:43 +00006327 spd != SPEED_1000 &&
6328 dplx != DUPLEX_FULL)
6329 goto err_inval;
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006330
David Decotigny14ad2512011-04-27 18:32:43 +00006331 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006332 case SPEED_10 + DUPLEX_HALF:
6333 mac->forced_speed_duplex = ADVERTISE_10_HALF;
6334 break;
6335 case SPEED_10 + DUPLEX_FULL:
6336 mac->forced_speed_duplex = ADVERTISE_10_FULL;
6337 break;
6338 case SPEED_100 + DUPLEX_HALF:
6339 mac->forced_speed_duplex = ADVERTISE_100_HALF;
6340 break;
6341 case SPEED_100 + DUPLEX_FULL:
6342 mac->forced_speed_duplex = ADVERTISE_100_FULL;
6343 break;
6344 case SPEED_1000 + DUPLEX_FULL:
6345 mac->autoneg = 1;
6346 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
6347 break;
6348 case SPEED_1000 + DUPLEX_HALF: /* not supported */
6349 default:
David Decotigny14ad2512011-04-27 18:32:43 +00006350 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08006351 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00006352
6353 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
6354 adapter->hw.phy.mdix = AUTO_ALL_MODES;
6355
Auke Kok9d5c8242008-01-24 02:22:38 -08006356 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00006357
6358err_inval:
6359 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
6360 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08006361}
6362
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006363static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
6364 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08006365{
6366 struct net_device *netdev = pci_get_drvdata(pdev);
6367 struct igb_adapter *adapter = netdev_priv(netdev);
6368 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07006369 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006370 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08006371#ifdef CONFIG_PM
6372 int retval = 0;
6373#endif
6374
6375 netif_device_detach(netdev);
6376
Alexander Duycka88f10e2008-07-08 15:13:38 -07006377 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006378 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006379
Alexander Duyck047e0032009-10-27 15:49:27 +00006380 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006381
6382#ifdef CONFIG_PM
6383 retval = pci_save_state(pdev);
6384 if (retval)
6385 return retval;
6386#endif
6387
6388 status = rd32(E1000_STATUS);
6389 if (status & E1000_STATUS_LU)
6390 wufc &= ~E1000_WUFC_LNKC;
6391
6392 if (wufc) {
6393 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006394 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006395
6396 /* turn on all-multi mode if wake on multicast is enabled */
6397 if (wufc & E1000_WUFC_MC) {
6398 rctl = rd32(E1000_RCTL);
6399 rctl |= E1000_RCTL_MPE;
6400 wr32(E1000_RCTL, rctl);
6401 }
6402
6403 ctrl = rd32(E1000_CTRL);
6404 /* advertise wake from D3Cold */
6405 #define E1000_CTRL_ADVD3WUC 0x00100000
6406 /* phy power management enable */
6407 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
6408 ctrl |= E1000_CTRL_ADVD3WUC;
6409 wr32(E1000_CTRL, ctrl);
6410
Auke Kok9d5c8242008-01-24 02:22:38 -08006411 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00006412 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08006413
6414 wr32(E1000_WUC, E1000_WUC_PME_EN);
6415 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08006416 } else {
6417 wr32(E1000_WUC, 0);
6418 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08006419 }
6420
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006421 *enable_wake = wufc || adapter->en_mng_pt;
6422 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00006423 igb_power_down_link(adapter);
6424 else
6425 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006426
6427 /* Release control of h/w to f/w. If f/w is AMT enabled, this
6428 * would have already happened in close and is redundant. */
6429 igb_release_hw_control(adapter);
6430
6431 pci_disable_device(pdev);
6432
Auke Kok9d5c8242008-01-24 02:22:38 -08006433 return 0;
6434}
6435
6436#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006437#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006438static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006439{
6440 int retval;
6441 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006442 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006443
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006444 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006445 if (retval)
6446 return retval;
6447
6448 if (wake) {
6449 pci_prepare_to_sleep(pdev);
6450 } else {
6451 pci_wake_from_d3(pdev, false);
6452 pci_set_power_state(pdev, PCI_D3hot);
6453 }
6454
6455 return 0;
6456}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00006457#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006458
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006459static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08006460{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006461 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006462 struct net_device *netdev = pci_get_drvdata(pdev);
6463 struct igb_adapter *adapter = netdev_priv(netdev);
6464 struct e1000_hw *hw = &adapter->hw;
6465 u32 err;
6466
6467 pci_set_power_state(pdev, PCI_D0);
6468 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006469 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006470
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006471 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006472 if (err) {
6473 dev_err(&pdev->dev,
6474 "igb: Cannot enable PCI device from suspend\n");
6475 return err;
6476 }
6477 pci_set_master(pdev);
6478
6479 pci_enable_wake(pdev, PCI_D3hot, 0);
6480 pci_enable_wake(pdev, PCI_D3cold, 0);
6481
Benjamin Poiriercfb8c3a2012-05-10 15:38:37 +00006482 if (igb_init_interrupt_scheme(adapter)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07006483 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
6484 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08006485 }
6486
Auke Kok9d5c8242008-01-24 02:22:38 -08006487 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00006488
6489 /* let the f/w know that the h/w is now under the control of the
6490 * driver. */
6491 igb_get_hw_control(adapter);
6492
Auke Kok9d5c8242008-01-24 02:22:38 -08006493 wr32(E1000_WUS, ~0);
6494
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006495 if (netdev->flags & IFF_UP) {
6496 err = __igb_open(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07006497 if (err)
6498 return err;
6499 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006500
6501 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006502 return 0;
6503}
6504
6505#ifdef CONFIG_PM_RUNTIME
6506static int igb_runtime_idle(struct device *dev)
6507{
6508 struct pci_dev *pdev = to_pci_dev(dev);
6509 struct net_device *netdev = pci_get_drvdata(pdev);
6510 struct igb_adapter *adapter = netdev_priv(netdev);
6511
6512 if (!igb_has_link(adapter))
6513 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
6514
6515 return -EBUSY;
6516}
6517
6518static int igb_runtime_suspend(struct device *dev)
6519{
6520 struct pci_dev *pdev = to_pci_dev(dev);
6521 int retval;
6522 bool wake;
6523
6524 retval = __igb_shutdown(pdev, &wake, 1);
6525 if (retval)
6526 return retval;
6527
6528 if (wake) {
6529 pci_prepare_to_sleep(pdev);
6530 } else {
6531 pci_wake_from_d3(pdev, false);
6532 pci_set_power_state(pdev, PCI_D3hot);
6533 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006534
Auke Kok9d5c8242008-01-24 02:22:38 -08006535 return 0;
6536}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006537
6538static int igb_runtime_resume(struct device *dev)
6539{
6540 return igb_resume(dev);
6541}
6542#endif /* CONFIG_PM_RUNTIME */
Auke Kok9d5c8242008-01-24 02:22:38 -08006543#endif
6544
6545static void igb_shutdown(struct pci_dev *pdev)
6546{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006547 bool wake;
6548
Yan, Zheng749ab2c2012-01-04 20:23:37 +00006549 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006550
6551 if (system_state == SYSTEM_POWER_OFF) {
6552 pci_wake_from_d3(pdev, wake);
6553 pci_set_power_state(pdev, PCI_D3hot);
6554 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006555}
6556
6557#ifdef CONFIG_NET_POLL_CONTROLLER
6558/*
6559 * Polling 'interrupt' - used by things like netconsole to send skbs
6560 * without having to re-enable interrupts. It's not called while
6561 * the interrupt routine is executing.
6562 */
6563static void igb_netpoll(struct net_device *netdev)
6564{
6565 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006566 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006567 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08006568 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006569
Alexander Duyck047e0032009-10-27 15:49:27 +00006570 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00006571 q_vector = adapter->q_vector[i];
6572 if (adapter->msix_entries)
6573 wr32(E1000_EIMC, q_vector->eims_value);
6574 else
6575 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00006576 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006577 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006578}
6579#endif /* CONFIG_NET_POLL_CONTROLLER */
6580
6581/**
6582 * igb_io_error_detected - called when PCI error is detected
6583 * @pdev: Pointer to PCI device
6584 * @state: The current pci connection state
6585 *
6586 * This function is called after a PCI bus error affecting
6587 * this device has been detected.
6588 */
6589static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
6590 pci_channel_state_t state)
6591{
6592 struct net_device *netdev = pci_get_drvdata(pdev);
6593 struct igb_adapter *adapter = netdev_priv(netdev);
6594
6595 netif_device_detach(netdev);
6596
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00006597 if (state == pci_channel_io_perm_failure)
6598 return PCI_ERS_RESULT_DISCONNECT;
6599
Auke Kok9d5c8242008-01-24 02:22:38 -08006600 if (netif_running(netdev))
6601 igb_down(adapter);
6602 pci_disable_device(pdev);
6603
6604 /* Request a slot slot reset. */
6605 return PCI_ERS_RESULT_NEED_RESET;
6606}
6607
6608/**
6609 * igb_io_slot_reset - called after the pci bus has been reset.
6610 * @pdev: Pointer to PCI device
6611 *
6612 * Restart the card from scratch, as if from a cold-boot. Implementation
6613 * resembles the first-half of the igb_resume routine.
6614 */
6615static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
6616{
6617 struct net_device *netdev = pci_get_drvdata(pdev);
6618 struct igb_adapter *adapter = netdev_priv(netdev);
6619 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08006620 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006621 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006622
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006623 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006624 dev_err(&pdev->dev,
6625 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08006626 result = PCI_ERS_RESULT_DISCONNECT;
6627 } else {
6628 pci_set_master(pdev);
6629 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006630 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08006631
6632 pci_enable_wake(pdev, PCI_D3hot, 0);
6633 pci_enable_wake(pdev, PCI_D3cold, 0);
6634
6635 igb_reset(adapter);
6636 wr32(E1000_WUS, ~0);
6637 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08006638 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006639
Jeff Kirsherea943d42008-12-11 20:34:19 -08006640 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6641 if (err) {
6642 dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
6643 "failed 0x%0x\n", err);
6644 /* non-fatal, continue */
6645 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006646
Alexander Duyck40a914f2008-11-27 00:24:37 -08006647 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08006648}
6649
6650/**
6651 * igb_io_resume - called when traffic can start flowing again.
6652 * @pdev: Pointer to PCI device
6653 *
6654 * This callback is called when the error recovery driver tells us that
6655 * its OK to resume normal operation. Implementation resembles the
6656 * second-half of the igb_resume routine.
6657 */
6658static void igb_io_resume(struct pci_dev *pdev)
6659{
6660 struct net_device *netdev = pci_get_drvdata(pdev);
6661 struct igb_adapter *adapter = netdev_priv(netdev);
6662
Auke Kok9d5c8242008-01-24 02:22:38 -08006663 if (netif_running(netdev)) {
6664 if (igb_up(adapter)) {
6665 dev_err(&pdev->dev, "igb_up failed after reset\n");
6666 return;
6667 }
6668 }
6669
6670 netif_device_attach(netdev);
6671
6672 /* let the f/w know that the h/w is now under the control of the
6673 * driver. */
6674 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006675}
6676
Alexander Duyck26ad9172009-10-05 06:32:49 +00006677static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
6678 u8 qsel)
6679{
6680 u32 rar_low, rar_high;
6681 struct e1000_hw *hw = &adapter->hw;
6682
6683 /* HW expects these in little endian so we reverse the byte order
6684 * from network order (big endian) to little endian
6685 */
6686 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
6687 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
6688 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
6689
6690 /* Indicate to hardware the Address is Valid. */
6691 rar_high |= E1000_RAH_AV;
6692
6693 if (hw->mac.type == e1000_82575)
6694 rar_high |= E1000_RAH_POOL_1 * qsel;
6695 else
6696 rar_high |= E1000_RAH_POOL_1 << qsel;
6697
6698 wr32(E1000_RAL(index), rar_low);
6699 wrfl();
6700 wr32(E1000_RAH(index), rar_high);
6701 wrfl();
6702}
6703
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006704static int igb_set_vf_mac(struct igb_adapter *adapter,
6705 int vf, unsigned char *mac_addr)
6706{
6707 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006708 /* VF MAC addresses start at end of receive addresses and moves
6709 * torwards the first, as a result a collision should not be possible */
6710 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006711
Alexander Duyck37680112009-02-19 20:40:30 -08006712 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006713
Alexander Duyck26ad9172009-10-05 06:32:49 +00006714 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006715
6716 return 0;
6717}
6718
Williams, Mitch A8151d292010-02-10 01:44:24 +00006719static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
6720{
6721 struct igb_adapter *adapter = netdev_priv(netdev);
6722 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
6723 return -EINVAL;
6724 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
6725 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
6726 dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
6727 " change effective.");
6728 if (test_bit(__IGB_DOWN, &adapter->state)) {
6729 dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
6730 " but the PF device is not up.\n");
6731 dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
6732 " attempting to use the VF device.\n");
6733 }
6734 return igb_set_vf_mac(adapter, vf, mac);
6735}
6736
Lior Levy17dc5662011-02-08 02:28:46 +00006737static int igb_link_mbps(int internal_link_speed)
6738{
6739 switch (internal_link_speed) {
6740 case SPEED_100:
6741 return 100;
6742 case SPEED_1000:
6743 return 1000;
6744 default:
6745 return 0;
6746 }
6747}
6748
6749static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
6750 int link_speed)
6751{
6752 int rf_dec, rf_int;
6753 u32 bcnrc_val;
6754
6755 if (tx_rate != 0) {
6756 /* Calculate the rate factor values to set */
6757 rf_int = link_speed / tx_rate;
6758 rf_dec = (link_speed - (rf_int * tx_rate));
6759 rf_dec = (rf_dec * (1<<E1000_RTTBCNRC_RF_INT_SHIFT)) / tx_rate;
6760
6761 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
6762 bcnrc_val |= ((rf_int<<E1000_RTTBCNRC_RF_INT_SHIFT) &
6763 E1000_RTTBCNRC_RF_INT_MASK);
6764 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
6765 } else {
6766 bcnrc_val = 0;
6767 }
6768
6769 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Lior Levyf00b0da2011-06-04 06:05:03 +00006770 /*
6771 * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
6772 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
6773 */
6774 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00006775 wr32(E1000_RTTBCNRC, bcnrc_val);
6776}
6777
6778static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
6779{
6780 int actual_link_speed, i;
6781 bool reset_rate = false;
6782
6783 /* VF TX rate limit was not set or not supported */
6784 if ((adapter->vf_rate_link_speed == 0) ||
6785 (adapter->hw.mac.type != e1000_82576))
6786 return;
6787
6788 actual_link_speed = igb_link_mbps(adapter->link_speed);
6789 if (actual_link_speed != adapter->vf_rate_link_speed) {
6790 reset_rate = true;
6791 adapter->vf_rate_link_speed = 0;
6792 dev_info(&adapter->pdev->dev,
6793 "Link speed has been changed. VF Transmit "
6794 "rate is disabled\n");
6795 }
6796
6797 for (i = 0; i < adapter->vfs_allocated_count; i++) {
6798 if (reset_rate)
6799 adapter->vf_data[i].tx_rate = 0;
6800
6801 igb_set_vf_rate_limit(&adapter->hw, i,
6802 adapter->vf_data[i].tx_rate,
6803 actual_link_speed);
6804 }
6805}
6806
Williams, Mitch A8151d292010-02-10 01:44:24 +00006807static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
6808{
Lior Levy17dc5662011-02-08 02:28:46 +00006809 struct igb_adapter *adapter = netdev_priv(netdev);
6810 struct e1000_hw *hw = &adapter->hw;
6811 int actual_link_speed;
6812
6813 if (hw->mac.type != e1000_82576)
6814 return -EOPNOTSUPP;
6815
6816 actual_link_speed = igb_link_mbps(adapter->link_speed);
6817 if ((vf >= adapter->vfs_allocated_count) ||
6818 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
6819 (tx_rate < 0) || (tx_rate > actual_link_speed))
6820 return -EINVAL;
6821
6822 adapter->vf_rate_link_speed = actual_link_speed;
6823 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
6824 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
6825
6826 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00006827}
6828
6829static int igb_ndo_get_vf_config(struct net_device *netdev,
6830 int vf, struct ifla_vf_info *ivi)
6831{
6832 struct igb_adapter *adapter = netdev_priv(netdev);
6833 if (vf >= adapter->vfs_allocated_count)
6834 return -EINVAL;
6835 ivi->vf = vf;
6836 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Lior Levy17dc5662011-02-08 02:28:46 +00006837 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
Williams, Mitch A8151d292010-02-10 01:44:24 +00006838 ivi->vlan = adapter->vf_data[vf].pf_vlan;
6839 ivi->qos = adapter->vf_data[vf].pf_qos;
6840 return 0;
6841}
6842
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006843static void igb_vmm_control(struct igb_adapter *adapter)
6844{
6845 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00006846 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006847
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006848 switch (hw->mac.type) {
6849 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00006850 case e1000_i210:
6851 case e1000_i211:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006852 default:
6853 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006854 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006855 case e1000_82576:
6856 /* notify HW that the MAC is adding vlan tags */
6857 reg = rd32(E1000_DTXCTL);
6858 reg |= E1000_DTXCTL_VLAN_ADDED;
6859 wr32(E1000_DTXCTL, reg);
6860 case e1000_82580:
6861 /* enable replication vlan tag stripping */
6862 reg = rd32(E1000_RPLOLR);
6863 reg |= E1000_RPLOLR_STRVLAN;
6864 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00006865 case e1000_i350:
6866 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006867 break;
6868 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00006869
Alexander Duyckd4960302009-10-27 15:53:45 +00006870 if (adapter->vfs_allocated_count) {
6871 igb_vmdq_set_loopback_pf(hw, true);
6872 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00006873 igb_vmdq_set_anti_spoofing_pf(hw, true,
6874 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00006875 } else {
6876 igb_vmdq_set_loopback_pf(hw, false);
6877 igb_vmdq_set_replication_pf(hw, false);
6878 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006879}
6880
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006881static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
6882{
6883 struct e1000_hw *hw = &adapter->hw;
6884 u32 dmac_thr;
6885 u16 hwm;
6886
6887 if (hw->mac.type > e1000_82580) {
6888 if (adapter->flags & IGB_FLAG_DMAC) {
6889 u32 reg;
6890
6891 /* force threshold to 0. */
6892 wr32(E1000_DMCTXTH, 0);
6893
6894 /*
Matthew Vicke8c626e2011-11-17 08:33:12 +00006895 * DMA Coalescing high water mark needs to be greater
6896 * than the Rx threshold. Set hwm to PBA - max frame
6897 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006898 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00006899 hwm = 64 * pba - adapter->max_frame_size / 16;
6900 if (hwm < 64 * (pba - 6))
6901 hwm = 64 * (pba - 6);
6902 reg = rd32(E1000_FCRTC);
6903 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
6904 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
6905 & E1000_FCRTC_RTH_COAL_MASK);
6906 wr32(E1000_FCRTC, reg);
6907
6908 /*
6909 * Set the DMA Coalescing Rx threshold to PBA - 2 * max
6910 * frame size, capping it at PBA - 10KB.
6911 */
6912 dmac_thr = pba - adapter->max_frame_size / 512;
6913 if (dmac_thr < pba - 10)
6914 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006915 reg = rd32(E1000_DMACR);
6916 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006917 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
6918 & E1000_DMACR_DMACTHR_MASK);
6919
6920 /* transition to L0x or L1 if available..*/
6921 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
6922
6923 /* watchdog timer= +-1000 usec in 32usec intervals */
6924 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00006925
6926 /* Disable BMC-to-OS Watchdog Enable */
6927 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006928 wr32(E1000_DMACR, reg);
6929
6930 /*
6931 * no lower threshold to disable
6932 * coalescing(smart fifb)-UTRESH=0
6933 */
6934 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00006935
6936 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
6937
6938 wr32(E1000_DMCTLX, reg);
6939
6940 /*
6941 * free space in tx packet buffer to wake from
6942 * DMA coal
6943 */
6944 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
6945 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
6946
6947 /*
6948 * make low power state decision controlled
6949 * by DMA coal
6950 */
6951 reg = rd32(E1000_PCIEMISC);
6952 reg &= ~E1000_PCIEMISC_LX_DECISION;
6953 wr32(E1000_PCIEMISC, reg);
6954 } /* endif adapter->dmac is not disabled */
6955 } else if (hw->mac.type == e1000_82580) {
6956 u32 reg = rd32(E1000_PCIEMISC);
6957 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
6958 wr32(E1000_DMACR, 0);
6959 }
6960}
6961
Auke Kok9d5c8242008-01-24 02:22:38 -08006962/* igb_main.c */