blob: 9e4c13ed795d042f168d81a257dd8bc293aba75f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700219 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
220 dev_priv->pch_type = PCH_CNP;
221 DRM_DEBUG_KMS("Found CannonPoint PCH\n");
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100222 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700223 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100224 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200225 pch->subsystem_vendor ==
226 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
227 pch->subsystem_device ==
228 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100229 dev_priv->pch_type =
230 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200231 } else
232 continue;
233
Rui Guo6a9c4b32013-06-19 21:10:23 +0800234 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800235 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800237 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200238 DRM_DEBUG_KMS("No PCH found.\n");
239
240 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800241}
242
Chris Wilson0673ad42016-06-24 14:00:22 +0100243static int i915_getparam(struct drm_device *dev, void *data,
244 struct drm_file *file_priv)
245{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100246 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300247 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100248 drm_i915_getparam_t *param = data;
249 int value;
250
251 switch (param->param) {
252 case I915_PARAM_IRQ_ACTIVE:
253 case I915_PARAM_ALLOW_BATCHBUFFER:
254 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800255 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100256 /* Reject all old ums/dri params. */
257 return -ENODEV;
258 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300259 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100260 break;
261 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300262 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_NUM_FENCES_AVAIL:
265 value = dev_priv->num_fence_regs;
266 break;
267 case I915_PARAM_HAS_OVERLAY:
268 value = dev_priv->overlay ? 1 : 0;
269 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
276 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530277 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530280 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100282 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300289 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
291 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100292 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_HAS_SECURE_BATCHES:
295 value = capable(CAP_SYS_ADMIN);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_CMD_PARSER_VERSION:
298 value = i915_cmd_parser_get_version(dev_priv);
299 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300301 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 if (!value)
303 return -ENODEV;
304 break;
305 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300306 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 if (!value)
308 return -ENODEV;
309 break;
310 case I915_PARAM_HAS_GPU_RESET:
311 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
312 break;
313 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100316 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300317 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
319 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300320 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100321 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800322 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530323 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800324 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530325 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800326 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100327 case I915_PARAM_MMAP_GTT_VERSION:
328 /* Though we've started our numbering from 1, and so class all
329 * earlier versions as 0, in effect their value is undefined as
330 * the ioctl will report EINVAL for the unknown param!
331 */
332 value = i915_gem_mmap_gtt_version();
333 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000334 case I915_PARAM_HAS_SCHEDULER:
335 value = dev_priv->engine[RCS] &&
336 dev_priv->engine[RCS]->schedule;
337 break;
David Weinehall16162472016-09-02 13:46:17 +0300338 case I915_PARAM_MMAP_VERSION:
339 /* Remember to bump this if the version changes! */
340 case I915_PARAM_HAS_GEM:
341 case I915_PARAM_HAS_PAGEFLIPPING:
342 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
343 case I915_PARAM_HAS_RELAXED_FENCING:
344 case I915_PARAM_HAS_COHERENT_RINGS:
345 case I915_PARAM_HAS_RELAXED_DELTA:
346 case I915_PARAM_HAS_GEN7_SOL_RESET:
347 case I915_PARAM_HAS_WAIT_TIMEOUT:
348 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
349 case I915_PARAM_HAS_PINNED_BATCHES:
350 case I915_PARAM_HAS_EXEC_NO_RELOC:
351 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
352 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
353 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000354 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000355 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100356 case I915_PARAM_HAS_EXEC_CAPTURE:
David Weinehall16162472016-09-02 13:46:17 +0300357 /* For the time being all of these are always true;
358 * if some supported hardware does not have one of these
359 * features this value needs to be provided from
360 * INTEL_INFO(), a feature macro, or similar.
361 */
362 value = 1;
363 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 default:
365 DRM_DEBUG("Unknown parameter %d\n", param->param);
366 return -EINVAL;
367 }
368
Chris Wilsondda33002016-06-24 14:00:23 +0100369 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100371
372 return 0;
373}
374
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000375static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100376{
Chris Wilson0673ad42016-06-24 14:00:22 +0100377 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
378 if (!dev_priv->bridge_dev) {
379 DRM_ERROR("bridge device not found\n");
380 return -1;
381 }
382 return 0;
383}
384
385/* Allocate space for the MCH regs if needed, return nonzero on error */
386static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000387intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100388{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000389 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100390 u32 temp_lo, temp_hi = 0;
391 u64 mchbar_addr;
392 int ret;
393
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000394 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100395 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
396 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
397 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
398
399 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
400#ifdef CONFIG_PNP
401 if (mchbar_addr &&
402 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
403 return 0;
404#endif
405
406 /* Get some space for it */
407 dev_priv->mch_res.name = "i915 MCHBAR";
408 dev_priv->mch_res.flags = IORESOURCE_MEM;
409 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
410 &dev_priv->mch_res,
411 MCHBAR_SIZE, MCHBAR_SIZE,
412 PCIBIOS_MIN_MEM,
413 0, pcibios_align_resource,
414 dev_priv->bridge_dev);
415 if (ret) {
416 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
417 dev_priv->mch_res.start = 0;
418 return ret;
419 }
420
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000421 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100422 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
423 upper_32_bits(dev_priv->mch_res.start));
424
425 pci_write_config_dword(dev_priv->bridge_dev, reg,
426 lower_32_bits(dev_priv->mch_res.start));
427 return 0;
428}
429
430/* Setup MCHBAR if possible, return true if we should disable it again */
431static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000432intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100433{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000434 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100435 u32 temp;
436 bool enabled;
437
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100438 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 return;
440
441 dev_priv->mchbar_need_disable = false;
442
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100443 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100444 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
445 enabled = !!(temp & DEVEN_MCHBAR_EN);
446 } else {
447 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
448 enabled = temp & 1;
449 }
450
451 /* If it's already enabled, don't have to do anything */
452 if (enabled)
453 return;
454
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000455 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100456 return;
457
458 dev_priv->mchbar_need_disable = true;
459
460 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100461 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
463 temp | DEVEN_MCHBAR_EN);
464 } else {
465 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
466 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
467 }
468}
469
470static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000471intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100472{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000473 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100474
475 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100476 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100477 u32 deven_val;
478
479 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
480 &deven_val);
481 deven_val &= ~DEVEN_MCHBAR_EN;
482 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
483 deven_val);
484 } else {
485 u32 mchbar_val;
486
487 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
488 &mchbar_val);
489 mchbar_val &= ~1;
490 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
491 mchbar_val);
492 }
493 }
494
495 if (dev_priv->mch_res.start)
496 release_resource(&dev_priv->mch_res);
497}
498
499/* true = enable decode, false = disable decoder */
500static unsigned int i915_vga_set_decode(void *cookie, bool state)
501{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000502 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100503
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000504 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100505 if (state)
506 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
507 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
508 else
509 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
510}
511
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000512static int i915_resume_switcheroo(struct drm_device *dev);
513static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
514
Chris Wilson0673ad42016-06-24 14:00:22 +0100515static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
516{
517 struct drm_device *dev = pci_get_drvdata(pdev);
518 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
519
520 if (state == VGA_SWITCHEROO_ON) {
521 pr_info("switched on\n");
522 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
523 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300524 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100525 i915_resume_switcheroo(dev);
526 dev->switch_power_state = DRM_SWITCH_POWER_ON;
527 } else {
528 pr_info("switched off\n");
529 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
530 i915_suspend_switcheroo(dev, pmm);
531 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
532 }
533}
534
535static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
536{
537 struct drm_device *dev = pci_get_drvdata(pdev);
538
539 /*
540 * FIXME: open_count is protected by drm_global_mutex but that would lead to
541 * locking inversion with the driver load path. And the access here is
542 * completely racy anyway. So don't bother with locking for now.
543 */
544 return dev->open_count == 0;
545}
546
547static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
548 .set_gpu_state = i915_switcheroo_set_state,
549 .reprobe = NULL,
550 .can_switch = i915_switcheroo_can_switch,
551};
552
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100553static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100554{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100555 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700556 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000557 i915_gem_cleanup_engines(dev_priv);
558 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100559 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100560
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000561 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100562
563 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100564}
565
566static int i915_load_modeset_init(struct drm_device *dev)
567{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100568 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300569 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100570 int ret;
571
572 if (i915_inject_load_failure())
573 return -ENODEV;
574
Jani Nikula66578852017-03-10 15:27:57 +0200575 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100576
577 /* If we have > 1 VGA cards, then we need to arbitrate access
578 * to the common VGA resources.
579 *
580 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
581 * then we do not take part in VGA arbitration and the
582 * vga_client_register() fails with -ENODEV.
583 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000584 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100585 if (ret && ret != -ENODEV)
586 goto out;
587
588 intel_register_dsm_handler();
589
David Weinehall52a05c32016-08-22 13:32:44 +0300590 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (ret)
592 goto cleanup_vga_client;
593
594 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
595 intel_update_rawclk(dev_priv);
596
597 intel_power_domains_init_hw(dev_priv, false);
598
599 intel_csr_ucode_init(dev_priv);
600
601 ret = intel_irq_install(dev_priv);
602 if (ret)
603 goto cleanup_csr;
604
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000605 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100606
607 /* Important: The output setup functions called by modeset_init need
608 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300609 ret = intel_modeset_init(dev);
610 if (ret)
611 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100613 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100614
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000615 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100616 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700617 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100618
619 intel_modeset_gem_init(dev);
620
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000621 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100622 return 0;
623
624 ret = intel_fbdev_init(dev);
625 if (ret)
626 goto cleanup_gem;
627
628 /* Only enable hotplug handling once the fbdev is fully set up. */
629 intel_hpd_init(dev_priv);
630
631 drm_kms_helper_poll_init(dev);
632
633 return 0;
634
635cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000636 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300637 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100638 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700639cleanup_uc:
640 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100642 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000643 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100644cleanup_csr:
645 intel_csr_ucode_fini(dev_priv);
646 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300647 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100648cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300649 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650out:
651 return ret;
652}
653
Chris Wilson0673ad42016-06-24 14:00:22 +0100654static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
655{
656 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100657 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 struct i915_ggtt *ggtt = &dev_priv->ggtt;
659 bool primary;
660 int ret;
661
662 ap = alloc_apertures(1);
663 if (!ap)
664 return -ENOMEM;
665
666 ap->ranges[0].base = ggtt->mappable_base;
667 ap->ranges[0].size = ggtt->mappable_end;
668
669 primary =
670 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
671
Daniel Vetter44adece2016-08-10 18:52:34 +0200672 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100673
674 kfree(ap);
675
676 return ret;
677}
Chris Wilson0673ad42016-06-24 14:00:22 +0100678
679#if !defined(CONFIG_VGA_CONSOLE)
680static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
681{
682 return 0;
683}
684#elif !defined(CONFIG_DUMMY_CONSOLE)
685static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
686{
687 return -ENODEV;
688}
689#else
690static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
691{
692 int ret = 0;
693
694 DRM_INFO("Replacing VGA console driver\n");
695
696 console_lock();
697 if (con_is_bound(&vga_con))
698 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
699 if (ret == 0) {
700 ret = do_unregister_con_driver(&vga_con);
701
702 /* Ignore "already unregistered". */
703 if (ret == -ENODEV)
704 ret = 0;
705 }
706 console_unlock();
707
708 return ret;
709}
710#endif
711
Chris Wilson0673ad42016-06-24 14:00:22 +0100712static void intel_init_dpio(struct drm_i915_private *dev_priv)
713{
714 /*
715 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
716 * CHV x1 PHY (DP/HDMI D)
717 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
718 */
719 if (IS_CHERRYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
721 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
722 } else if (IS_VALLEYVIEW(dev_priv)) {
723 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
724 }
725}
726
727static int i915_workqueues_init(struct drm_i915_private *dev_priv)
728{
729 /*
730 * The i915 workqueue is primarily used for batched retirement of
731 * requests (and thus managing bo) once the task has been completed
732 * by the GPU. i915_gem_retire_requests() is called directly when we
733 * need high-priority retirement, such as waiting for an explicit
734 * bo.
735 *
736 * It is also used for periodic low-priority events, such as
737 * idle-timers and recording error state.
738 *
739 * All tasks on the workqueue are expected to acquire the dev mutex
740 * so there is no point in running more than one instance of the
741 * workqueue at any time. Use an ordered one.
742 */
743 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
744 if (dev_priv->wq == NULL)
745 goto out_err;
746
747 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
748 if (dev_priv->hotplug.dp_wq == NULL)
749 goto out_free_wq;
750
Chris Wilson0673ad42016-06-24 14:00:22 +0100751 return 0;
752
Chris Wilson0673ad42016-06-24 14:00:22 +0100753out_free_wq:
754 destroy_workqueue(dev_priv->wq);
755out_err:
756 DRM_ERROR("Failed to allocate workqueues.\n");
757
758 return -ENOMEM;
759}
760
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000761static void i915_engines_cleanup(struct drm_i915_private *i915)
762{
763 struct intel_engine_cs *engine;
764 enum intel_engine_id id;
765
766 for_each_engine(engine, i915, id)
767 kfree(engine);
768}
769
Chris Wilson0673ad42016-06-24 14:00:22 +0100770static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
771{
Chris Wilson0673ad42016-06-24 14:00:22 +0100772 destroy_workqueue(dev_priv->hotplug.dp_wq);
773 destroy_workqueue(dev_priv->wq);
774}
775
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300776/*
777 * We don't keep the workarounds for pre-production hardware, so we expect our
778 * driver to fail on these machines in one way or another. A little warning on
779 * dmesg may help both the user and the bug triagers.
780 */
781static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
782{
Chris Wilson248a1242017-01-30 10:44:56 +0000783 bool pre = false;
784
785 pre |= IS_HSW_EARLY_SDV(dev_priv);
786 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000787 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000788
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000789 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300790 DRM_ERROR("This is a pre-production stepping. "
791 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000792 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
793 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300794}
795
Chris Wilson0673ad42016-06-24 14:00:22 +0100796/**
797 * i915_driver_init_early - setup state not requiring device access
798 * @dev_priv: device private
799 *
800 * Initialize everything that is a "SW-only" state, that is state not
801 * requiring accessing the device or exposing the driver via kernel internal
802 * or userspace interfaces. Example steps belonging here: lock initialization,
803 * system memory allocation, setting up device specific attributes and
804 * function hooks not requiring accessing the device.
805 */
806static int i915_driver_init_early(struct drm_i915_private *dev_priv,
807 const struct pci_device_id *ent)
808{
809 const struct intel_device_info *match_info =
810 (struct intel_device_info *)ent->driver_data;
811 struct intel_device_info *device_info;
812 int ret = 0;
813
814 if (i915_inject_load_failure())
815 return -ENODEV;
816
817 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100818 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100819 memcpy(device_info, match_info, sizeof(*device_info));
820 device_info->device_id = dev_priv->drm.pdev->device;
821
822 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
823 device_info->gen_mask = BIT(device_info->gen - 1);
824
825 spin_lock_init(&dev_priv->irq_lock);
826 spin_lock_init(&dev_priv->gpu_error.lock);
827 mutex_init(&dev_priv->backlight_lock);
828 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500829
Chris Wilson0673ad42016-06-24 14:00:22 +0100830 spin_lock_init(&dev_priv->mm.object_stat_lock);
831 spin_lock_init(&dev_priv->mmio_flip_lock);
832 mutex_init(&dev_priv->sb_lock);
833 mutex_init(&dev_priv->modeset_restore_lock);
834 mutex_init(&dev_priv->av_mutex);
835 mutex_init(&dev_priv->wm.wm_mutex);
836 mutex_init(&dev_priv->pps_mutex);
837
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100838 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100839 i915_memcpy_init_early(dev_priv);
840
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 ret = i915_workqueues_init(dev_priv);
842 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000843 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100844
Chris Wilson0673ad42016-06-24 14:00:22 +0100845 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000846 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000848 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100849 intel_init_dpio(dev_priv);
850 intel_power_domains_init(dev_priv);
851 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200852 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100853 intel_init_display_hooks(dev_priv);
854 intel_init_clock_gating_hooks(dev_priv);
855 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000856 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100857 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300858 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100859
David Weinehall36cdd012016-08-22 13:59:31 +0300860 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100861
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100862 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100863
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100865
Robert Braggeec688e2016-11-07 19:49:47 +0000866 i915_perf_init(dev_priv);
867
Chris Wilson0673ad42016-06-24 14:00:22 +0100868 return 0;
869
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300870err_irq:
871 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100872 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000873err_engines:
874 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100875 return ret;
876}
877
878/**
879 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
880 * @dev_priv: device private
881 */
882static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
883{
Robert Braggeec688e2016-11-07 19:49:47 +0000884 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000885 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300886 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000888 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100889}
890
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000891static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100892{
David Weinehall52a05c32016-08-22 13:32:44 +0300893 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 int mmio_bar;
895 int mmio_size;
896
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100897 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100898 /*
899 * Before gen4, the registers and the GTT are behind different BARs.
900 * However, from gen4 onwards, the registers and the GTT are shared
901 * in the same BAR, so we want to restrict this ioremap from
902 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
903 * the register BAR remains the same size for all the earlier
904 * generations up to Ironlake.
905 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000906 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 mmio_size = 512 * 1024;
908 else
909 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300910 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 if (dev_priv->regs == NULL) {
912 DRM_ERROR("failed to map registers\n");
913
914 return -EIO;
915 }
916
917 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000918 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919
920 return 0;
921}
922
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000923static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100924{
David Weinehall52a05c32016-08-22 13:32:44 +0300925 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100926
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000927 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300928 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929}
930
931/**
932 * i915_driver_init_mmio - setup device MMIO
933 * @dev_priv: device private
934 *
935 * Setup minimal device state necessary for MMIO accesses later in the
936 * initialization sequence. The setup here should avoid any other device-wide
937 * side effects or exposing the driver via kernel internal or user space
938 * interfaces.
939 */
940static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
941{
Chris Wilson0673ad42016-06-24 14:00:22 +0100942 int ret;
943
944 if (i915_inject_load_failure())
945 return -ENODEV;
946
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000947 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 return -EIO;
949
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000950 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300952 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100953
954 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300955
956 ret = intel_engines_init_mmio(dev_priv);
957 if (ret)
958 goto err_uncore;
959
Chris Wilson24145512017-01-24 11:01:35 +0000960 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100961
962 return 0;
963
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300964err_uncore:
965 intel_uncore_fini(dev_priv);
966err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100967 pci_dev_put(dev_priv->bridge_dev);
968
969 return ret;
970}
971
972/**
973 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
974 * @dev_priv: device private
975 */
976static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
977{
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000979 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 pci_dev_put(dev_priv->bridge_dev);
981}
982
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100983static void intel_sanitize_options(struct drm_i915_private *dev_priv)
984{
985 i915.enable_execlists =
986 intel_sanitize_enable_execlists(dev_priv,
987 i915.enable_execlists);
988
989 /*
990 * i915.enable_ppgtt is read-only, so do an early pass to validate the
991 * user's requested state against the hardware/driver capabilities. We
992 * do this now so that we can print out any log messages once rather
993 * than every time we check intel_enable_ppgtt().
994 */
995 i915.enable_ppgtt =
996 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
997 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100998
999 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001000 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001001
1002 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001003
1004 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001005}
1006
Chris Wilson0673ad42016-06-24 14:00:22 +01001007/**
1008 * i915_driver_init_hw - setup state requiring device access
1009 * @dev_priv: device private
1010 *
1011 * Setup state that requires accessing the device, but doesn't require
1012 * exposing the driver via kernel internal or userspace interfaces.
1013 */
1014static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1015{
David Weinehall52a05c32016-08-22 13:32:44 +03001016 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 int ret;
1018
1019 if (i915_inject_load_failure())
1020 return -ENODEV;
1021
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001022 intel_device_info_runtime_init(dev_priv);
1023
1024 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001025
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001026 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 if (ret)
1028 return ret;
1029
Chris Wilson0673ad42016-06-24 14:00:22 +01001030 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1031 * otherwise the vga fbdev driver falls over. */
1032 ret = i915_kick_out_firmware_fb(dev_priv);
1033 if (ret) {
1034 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1035 goto out_ggtt;
1036 }
1037
1038 ret = i915_kick_out_vgacon(dev_priv);
1039 if (ret) {
1040 DRM_ERROR("failed to remove conflicting VGA console\n");
1041 goto out_ggtt;
1042 }
1043
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001044 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001045 if (ret)
1046 return ret;
1047
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001048 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001049 if (ret) {
1050 DRM_ERROR("failed to enable GGTT\n");
1051 goto out_ggtt;
1052 }
1053
David Weinehall52a05c32016-08-22 13:32:44 +03001054 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001055
1056 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001057 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001058 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001059 if (ret) {
1060 DRM_ERROR("failed to set DMA mask\n");
1061
1062 goto out_ggtt;
1063 }
1064 }
1065
Chris Wilson0673ad42016-06-24 14:00:22 +01001066 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1067 * using 32bit addressing, overwriting memory if HWS is located
1068 * above 4GB.
1069 *
1070 * The documentation also mentions an issue with undefined
1071 * behaviour if any general state is accessed within a page above 4GB,
1072 * which also needs to be handled carefully.
1073 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001074 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001075 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001076
1077 if (ret) {
1078 DRM_ERROR("failed to set DMA mask\n");
1079
1080 goto out_ggtt;
1081 }
1082 }
1083
Chris Wilson0673ad42016-06-24 14:00:22 +01001084 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1085 PM_QOS_DEFAULT_VALUE);
1086
1087 intel_uncore_sanitize(dev_priv);
1088
1089 intel_opregion_setup(dev_priv);
1090
1091 i915_gem_load_init_fences(dev_priv);
1092
1093 /* On the 945G/GM, the chipset reports the MSI capability on the
1094 * integrated graphics even though the support isn't actually there
1095 * according to the published specs. It doesn't appear to function
1096 * correctly in testing on 945G.
1097 * This may be a side effect of MSI having been made available for PEG
1098 * and the registers being closely associated.
1099 *
1100 * According to chipset errata, on the 965GM, MSI interrupts may
1101 * be lost or delayed, but we use them anyways to avoid
1102 * stuck interrupts on some machines.
1103 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001104 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001105 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001106 DRM_DEBUG_DRIVER("can't enable MSI");
1107 }
1108
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001109 ret = intel_gvt_init(dev_priv);
1110 if (ret)
1111 goto out_ggtt;
1112
Chris Wilson0673ad42016-06-24 14:00:22 +01001113 return 0;
1114
1115out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001116 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001117
1118 return ret;
1119}
1120
1121/**
1122 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1123 * @dev_priv: device private
1124 */
1125static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1126{
David Weinehall52a05c32016-08-22 13:32:44 +03001127 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001128
David Weinehall52a05c32016-08-22 13:32:44 +03001129 if (pdev->msi_enabled)
1130 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001131
1132 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001133 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001134}
1135
1136/**
1137 * i915_driver_register - register the driver with the rest of the system
1138 * @dev_priv: device private
1139 *
1140 * Perform any steps necessary to make the driver available via kernel
1141 * internal or userspace interfaces.
1142 */
1143static void i915_driver_register(struct drm_i915_private *dev_priv)
1144{
Chris Wilson91c8a322016-07-05 10:40:23 +01001145 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001146
1147 i915_gem_shrinker_init(dev_priv);
1148
1149 /*
1150 * Notify a valid surface after modesetting,
1151 * when running inside a VM.
1152 */
1153 if (intel_vgpu_active(dev_priv))
1154 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1155
1156 /* Reveal our presence to userspace */
1157 if (drm_dev_register(dev, 0) == 0) {
1158 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001159 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001160 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001161
1162 /* Depends on sysfs having been initialized */
1163 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001164 } else
1165 DRM_ERROR("Failed to register driver for userspace access!\n");
1166
1167 if (INTEL_INFO(dev_priv)->num_pipes) {
1168 /* Must be done after probing outputs */
1169 intel_opregion_register(dev_priv);
1170 acpi_video_register();
1171 }
1172
1173 if (IS_GEN5(dev_priv))
1174 intel_gpu_ips_init(dev_priv);
1175
Jerome Anandeef57322017-01-25 04:27:49 +05301176 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001177
1178 /*
1179 * Some ports require correctly set-up hpd registers for detection to
1180 * work properly (leading to ghost connected connector status), e.g. VGA
1181 * on gm45. Hence we can only set up the initial fbdev config after hpd
1182 * irqs are fully enabled. We do it last so that the async config
1183 * cannot run before the connectors are registered.
1184 */
1185 intel_fbdev_initial_config_async(dev);
1186}
1187
1188/**
1189 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1190 * @dev_priv: device private
1191 */
1192static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1193{
Jerome Anandeef57322017-01-25 04:27:49 +05301194 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001195
1196 intel_gpu_ips_teardown();
1197 acpi_video_unregister();
1198 intel_opregion_unregister(dev_priv);
1199
Robert Bragg442b8c02016-11-07 19:49:53 +00001200 i915_perf_unregister(dev_priv);
1201
David Weinehall694c2822016-08-22 13:32:43 +03001202 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001203 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001204 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001205
1206 i915_gem_shrinker_cleanup(dev_priv);
1207}
1208
1209/**
1210 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001211 * @pdev: PCI device
1212 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001213 *
1214 * The driver load routine has to do several things:
1215 * - drive output discovery via intel_modeset_init()
1216 * - initialize the memory manager
1217 * - allocate initial config memory
1218 * - setup the DRM framebuffer with the allocated memory
1219 */
Chris Wilson42f55512016-06-24 14:00:26 +01001220int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001221{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001222 const struct intel_device_info *match_info =
1223 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001224 struct drm_i915_private *dev_priv;
1225 int ret;
1226
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001227 /* Enable nuclear pageflip on ILK+ */
1228 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001229 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001230
Chris Wilson0673ad42016-06-24 14:00:22 +01001231 ret = -ENOMEM;
1232 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1233 if (dev_priv)
1234 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1235 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001236 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001237 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001238 }
1239
Chris Wilson0673ad42016-06-24 14:00:22 +01001240 dev_priv->drm.pdev = pdev;
1241 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001242
1243 ret = pci_enable_device(pdev);
1244 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001245 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001246
1247 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001248 /*
1249 * Disable the system suspend direct complete optimization, which can
1250 * leave the device suspended skipping the driver's suspend handlers
1251 * if the device was already runtime suspended. This is needed due to
1252 * the difference in our runtime and system suspend sequence and
1253 * becaue the HDA driver may require us to enable the audio power
1254 * domain during system suspend.
1255 */
1256 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001257
1258 ret = i915_driver_init_early(dev_priv, ent);
1259 if (ret < 0)
1260 goto out_pci_disable;
1261
1262 intel_runtime_pm_get(dev_priv);
1263
1264 ret = i915_driver_init_mmio(dev_priv);
1265 if (ret < 0)
1266 goto out_runtime_pm_put;
1267
1268 ret = i915_driver_init_hw(dev_priv);
1269 if (ret < 0)
1270 goto out_cleanup_mmio;
1271
1272 /*
1273 * TODO: move the vblank init and parts of modeset init steps into one
1274 * of the i915_driver_init_/i915_driver_register functions according
1275 * to the role/effect of the given init step.
1276 */
1277 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001278 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001279 INTEL_INFO(dev_priv)->num_pipes);
1280 if (ret)
1281 goto out_cleanup_hw;
1282 }
1283
Chris Wilson91c8a322016-07-05 10:40:23 +01001284 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001285 if (ret < 0)
1286 goto out_cleanup_vblank;
1287
1288 i915_driver_register(dev_priv);
1289
1290 intel_runtime_pm_enable(dev_priv);
1291
Mahesh Kumara3a89862016-12-01 21:19:34 +05301292 dev_priv->ipc_enabled = false;
1293
Chris Wilson0525a062016-10-14 14:27:07 +01001294 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1295 DRM_INFO("DRM_I915_DEBUG enabled\n");
1296 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1297 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001298
Chris Wilson0673ad42016-06-24 14:00:22 +01001299 intel_runtime_pm_put(dev_priv);
1300
1301 return 0;
1302
1303out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001304 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001305out_cleanup_hw:
1306 i915_driver_cleanup_hw(dev_priv);
1307out_cleanup_mmio:
1308 i915_driver_cleanup_mmio(dev_priv);
1309out_runtime_pm_put:
1310 intel_runtime_pm_put(dev_priv);
1311 i915_driver_cleanup_early(dev_priv);
1312out_pci_disable:
1313 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001314out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001315 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001316 drm_dev_fini(&dev_priv->drm);
1317out_free:
1318 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001319 return ret;
1320}
1321
Chris Wilson42f55512016-06-24 14:00:26 +01001322void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001323{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001324 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001325 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001326
1327 intel_fbdev_fini(dev);
1328
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001329 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001330 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001331
1332 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1333
Daniel Vetter18dddad2017-03-21 17:41:49 +01001334 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001335
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001336 intel_gvt_cleanup(dev_priv);
1337
Chris Wilson0673ad42016-06-24 14:00:22 +01001338 i915_driver_unregister(dev_priv);
1339
1340 drm_vblank_cleanup(dev);
1341
1342 intel_modeset_cleanup(dev);
1343
1344 /*
1345 * free the memory space allocated for the child device
1346 * config parsed from VBT
1347 */
1348 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1349 kfree(dev_priv->vbt.child_dev);
1350 dev_priv->vbt.child_dev = NULL;
1351 dev_priv->vbt.child_dev_num = 0;
1352 }
1353 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1354 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1355 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1356 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1357
David Weinehall52a05c32016-08-22 13:32:44 +03001358 vga_switcheroo_unregister_client(pdev);
1359 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001360
1361 intel_csr_ucode_fini(dev_priv);
1362
1363 /* Free error state after interrupts are fully disabled. */
1364 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001365 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001368 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001369
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001370 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001371 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001372 intel_fbc_cleanup_cfb(dev_priv);
1373
1374 intel_power_domains_fini(dev_priv);
1375
1376 i915_driver_cleanup_hw(dev_priv);
1377 i915_driver_cleanup_mmio(dev_priv);
1378
1379 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001380}
1381
1382static void i915_driver_release(struct drm_device *dev)
1383{
1384 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001385
1386 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001387 drm_dev_fini(&dev_priv->drm);
1388
1389 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001390}
1391
1392static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1393{
1394 int ret;
1395
1396 ret = i915_gem_open(dev, file);
1397 if (ret)
1398 return ret;
1399
1400 return 0;
1401}
1402
1403/**
1404 * i915_driver_lastclose - clean up after all DRM clients have exited
1405 * @dev: DRM device
1406 *
1407 * Take care of cleaning up after all DRM clients have exited. In the
1408 * mode setting case, we want to restore the kernel's initial mode (just
1409 * in case the last client left us in a bad state).
1410 *
1411 * Additionally, in the non-mode setting case, we'll tear down the GTT
1412 * and DMA structures, since the kernel won't be using them, and clea
1413 * up any GEM state.
1414 */
1415static void i915_driver_lastclose(struct drm_device *dev)
1416{
1417 intel_fbdev_restore_mode(dev);
1418 vga_switcheroo_process_delayed_switch();
1419}
1420
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001421static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001422{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001423 struct drm_i915_file_private *file_priv = file->driver_priv;
1424
Chris Wilson0673ad42016-06-24 14:00:22 +01001425 mutex_lock(&dev->struct_mutex);
1426 i915_gem_context_close(dev, file);
1427 i915_gem_release(dev, file);
1428 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001429
1430 kfree(file_priv);
1431}
1432
Imre Deak07f9cd02014-08-18 14:42:45 +03001433static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1434{
Chris Wilson91c8a322016-07-05 10:40:23 +01001435 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001436 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001437
1438 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001439 for_each_intel_encoder(dev, encoder)
1440 if (encoder->suspend)
1441 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001442 drm_modeset_unlock_all(dev);
1443}
1444
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001445static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1446 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001447static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301448
Imre Deakbc872292015-11-18 17:32:30 +02001449static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1450{
1451#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1452 if (acpi_target_system_state() < ACPI_STATE_S3)
1453 return true;
1454#endif
1455 return false;
1456}
Sagar Kambleebc32822014-08-13 23:07:05 +05301457
Imre Deak5e365c32014-10-23 19:23:25 +03001458static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001459{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001460 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001461 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001462 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001463 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001464
Zhang Ruib8efb172013-02-05 15:41:53 +08001465 /* ignore lid events during suspend */
1466 mutex_lock(&dev_priv->modeset_restore_lock);
1467 dev_priv->modeset_restore = MODESET_SUSPENDED;
1468 mutex_unlock(&dev_priv->modeset_restore_lock);
1469
Imre Deak1f814da2015-12-16 02:52:19 +02001470 disable_rpm_wakeref_asserts(dev_priv);
1471
Paulo Zanonic67a4702013-08-19 13:18:09 -03001472 /* We do a lot of poking in a lot of registers, make sure they work
1473 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001474 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001475
Dave Airlie5bcf7192010-12-07 09:20:40 +10001476 drm_kms_helper_poll_disable(dev);
1477
David Weinehall52a05c32016-08-22 13:32:44 +03001478 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001479
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001480 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001481 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001482 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001483 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001484 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001485 }
1486
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001487 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001488
1489 intel_dp_mst_suspend(dev);
1490
1491 intel_runtime_pm_disable_interrupts(dev_priv);
1492 intel_hpd_cancel_work(dev_priv);
1493
1494 intel_suspend_encoders(dev_priv);
1495
Ville Syrjälä712bf362016-10-31 22:37:23 +02001496 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001497
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001498 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001499
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001500 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001501
Imre Deakbc872292015-11-18 17:32:30 +02001502 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001503 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001504
Hans de Goede68f60942017-02-10 11:28:01 +01001505 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001506 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001507
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001508 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001509
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001510 dev_priv->suspend_count++;
1511
Imre Deakf74ed082016-04-18 14:48:21 +03001512 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001513
Imre Deak1f814da2015-12-16 02:52:19 +02001514out:
1515 enable_rpm_wakeref_asserts(dev_priv);
1516
1517 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001518}
1519
David Weinehallc49d13e2016-08-22 13:32:42 +03001520static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001521{
David Weinehallc49d13e2016-08-22 13:32:42 +03001522 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001523 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001524 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001525 int ret;
1526
Imre Deak1f814da2015-12-16 02:52:19 +02001527 disable_rpm_wakeref_asserts(dev_priv);
1528
Imre Deak4c494a52016-10-13 14:34:06 +03001529 intel_display_set_init_power(dev_priv, false);
1530
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001531 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001532 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001533 /*
1534 * In case of firmware assisted context save/restore don't manually
1535 * deinit the power domains. This also means the CSR/DMC firmware will
1536 * stay active, it will power down any HW resources as required and
1537 * also enable deeper system power states that would be blocked if the
1538 * firmware was inactive.
1539 */
1540 if (!fw_csr)
1541 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001542
Imre Deak507e1262016-04-20 20:27:54 +03001543 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001544 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001545 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001546 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001547 hsw_enable_pc8(dev_priv);
1548 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1549 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001550
1551 if (ret) {
1552 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001553 if (!fw_csr)
1554 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001555
Imre Deak1f814da2015-12-16 02:52:19 +02001556 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001557 }
1558
David Weinehall52a05c32016-08-22 13:32:44 +03001559 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001560 /*
Imre Deak54875572015-06-30 17:06:47 +03001561 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001562 * the device even though it's already in D3 and hang the machine. So
1563 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001564 * power down the device properly. The issue was seen on multiple old
1565 * GENs with different BIOS vendors, so having an explicit blacklist
1566 * is inpractical; apply the workaround on everything pre GEN6. The
1567 * platforms where the issue was seen:
1568 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1569 * Fujitsu FSC S7110
1570 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001571 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001572 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001573 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001574
Imre Deakbc872292015-11-18 17:32:30 +02001575 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1576
Imre Deak1f814da2015-12-16 02:52:19 +02001577out:
1578 enable_rpm_wakeref_asserts(dev_priv);
1579
1580 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001581}
1582
Matthew Aulda9a251c2016-12-02 10:24:11 +00001583static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001584{
1585 int error;
1586
Chris Wilsonded8b072016-07-05 10:40:22 +01001587 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001588 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001589 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001590 return -ENODEV;
1591 }
1592
Imre Deak0b14cbd2014-09-10 18:16:55 +03001593 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1594 state.event != PM_EVENT_FREEZE))
1595 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001596
1597 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1598 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001599
Imre Deak5e365c32014-10-23 19:23:25 +03001600 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001601 if (error)
1602 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001603
Imre Deakab3be732015-03-02 13:04:41 +02001604 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001605}
1606
Imre Deak5e365c32014-10-23 19:23:25 +03001607static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001608{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001609 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001610 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001611
Imre Deak1f814da2015-12-16 02:52:19 +02001612 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001613 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001614
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001615 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001616 if (ret)
1617 DRM_ERROR("failed to re-enable GGTT\n");
1618
Imre Deakf74ed082016-04-18 14:48:21 +03001619 intel_csr_ucode_resume(dev_priv);
1620
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001621 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001622
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001623 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001624 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001625 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001626
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001627 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001628
Peter Antoine364aece2015-05-11 08:50:45 +01001629 /*
1630 * Interrupts have to be enabled before any batches are run. If not the
1631 * GPU will hang. i915_gem_init_hw() will initiate batches to
1632 * update/restore the context.
1633 *
Imre Deak908764f2016-11-29 21:40:29 +02001634 * drm_mode_config_reset() needs AUX interrupts.
1635 *
Peter Antoine364aece2015-05-11 08:50:45 +01001636 * Modeset enabling in intel_modeset_init_hw() also needs working
1637 * interrupts.
1638 */
1639 intel_runtime_pm_enable_interrupts(dev_priv);
1640
Imre Deak908764f2016-11-29 21:40:29 +02001641 drm_mode_config_reset(dev);
1642
Daniel Vetterd5818932015-02-23 12:03:26 +01001643 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001644 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001645 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001646 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001647 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001648 mutex_unlock(&dev->struct_mutex);
1649
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001650 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001651
Daniel Vetterd5818932015-02-23 12:03:26 +01001652 intel_modeset_init_hw(dev);
1653
1654 spin_lock_irq(&dev_priv->irq_lock);
1655 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001656 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001657 spin_unlock_irq(&dev_priv->irq_lock);
1658
Daniel Vetterd5818932015-02-23 12:03:26 +01001659 intel_dp_mst_resume(dev);
1660
Lyudea16b7652016-03-11 10:57:01 -05001661 intel_display_resume(dev);
1662
Lyudee0b70062016-11-01 21:06:30 -04001663 drm_kms_helper_poll_enable(dev);
1664
Daniel Vetterd5818932015-02-23 12:03:26 +01001665 /*
1666 * ... but also need to make sure that hotplug processing
1667 * doesn't cause havoc. Like in the driver load code we don't
1668 * bother with the tiny race here where we might loose hotplug
1669 * notifications.
1670 * */
1671 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001672
Chris Wilson03d92e42016-05-23 15:08:10 +01001673 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001674
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001675 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001676
Zhang Ruib8efb172013-02-05 15:41:53 +08001677 mutex_lock(&dev_priv->modeset_restore_lock);
1678 dev_priv->modeset_restore = MODESET_DONE;
1679 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001680
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001681 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001682
Chris Wilson54b4f682016-07-21 21:16:19 +01001683 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001684
Imre Deak1f814da2015-12-16 02:52:19 +02001685 enable_rpm_wakeref_asserts(dev_priv);
1686
Chris Wilson074c6ad2014-04-09 09:19:43 +01001687 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001688}
1689
Imre Deak5e365c32014-10-23 19:23:25 +03001690static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001691{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001692 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001693 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001694 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001695
Imre Deak76c4b252014-04-01 19:55:22 +03001696 /*
1697 * We have a resume ordering issue with the snd-hda driver also
1698 * requiring our device to be power up. Due to the lack of a
1699 * parent/child relationship we currently solve this with an early
1700 * resume hook.
1701 *
1702 * FIXME: This should be solved with a special hdmi sink device or
1703 * similar so that power domains can be employed.
1704 */
Imre Deak44410cd2016-04-18 14:45:54 +03001705
1706 /*
1707 * Note that we need to set the power state explicitly, since we
1708 * powered off the device during freeze and the PCI core won't power
1709 * it back up for us during thaw. Powering off the device during
1710 * freeze is not a hard requirement though, and during the
1711 * suspend/resume phases the PCI core makes sure we get here with the
1712 * device powered on. So in case we change our freeze logic and keep
1713 * the device powered we can also remove the following set power state
1714 * call.
1715 */
David Weinehall52a05c32016-08-22 13:32:44 +03001716 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001717 if (ret) {
1718 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1719 goto out;
1720 }
1721
1722 /*
1723 * Note that pci_enable_device() first enables any parent bridge
1724 * device and only then sets the power state for this device. The
1725 * bridge enabling is a nop though, since bridge devices are resumed
1726 * first. The order of enabling power and enabling the device is
1727 * imposed by the PCI core as described above, so here we preserve the
1728 * same order for the freeze/thaw phases.
1729 *
1730 * TODO: eventually we should remove pci_disable_device() /
1731 * pci_enable_enable_device() from suspend/resume. Due to how they
1732 * depend on the device enable refcount we can't anyway depend on them
1733 * disabling/enabling the device.
1734 */
David Weinehall52a05c32016-08-22 13:32:44 +03001735 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001736 ret = -EIO;
1737 goto out;
1738 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001739
David Weinehall52a05c32016-08-22 13:32:44 +03001740 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001741
Imre Deak1f814da2015-12-16 02:52:19 +02001742 disable_rpm_wakeref_asserts(dev_priv);
1743
Wayne Boyer666a4532015-12-09 12:29:35 -08001744 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001745 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001746 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001747 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1748 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001749
Hans de Goede68f60942017-02-10 11:28:01 +01001750 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001751
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001752 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001753 if (!dev_priv->suspended_to_idle)
1754 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001755 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001756 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001757 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001758 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001759
Chris Wilsondc979972016-05-10 14:10:04 +01001760 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001761
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001762 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001763 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001764 intel_power_domains_init_hw(dev_priv, true);
1765
Chris Wilson24145512017-01-24 11:01:35 +00001766 i915_gem_sanitize(dev_priv);
1767
Imre Deak6e35e8a2016-04-18 10:04:19 +03001768 enable_rpm_wakeref_asserts(dev_priv);
1769
Imre Deakbc872292015-11-18 17:32:30 +02001770out:
1771 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001772
1773 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001774}
1775
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001776static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001777{
Imre Deak50a00722014-10-23 19:23:17 +03001778 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001779
Imre Deak097dd832014-10-23 19:23:19 +03001780 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1781 return 0;
1782
Imre Deak5e365c32014-10-23 19:23:25 +03001783 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001784 if (ret)
1785 return ret;
1786
Imre Deak5a175142014-10-23 19:23:18 +03001787 return i915_drm_resume(dev);
1788}
1789
Ben Gamari11ed50e2009-09-14 17:48:45 -04001790/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001791 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001792 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001793 *
Chris Wilson780f2622016-09-09 14:11:52 +01001794 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1795 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001796 *
Chris Wilson221fe792016-09-09 14:11:51 +01001797 * Caller must hold the struct_mutex.
1798 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001799 * Procedure is fairly simple:
1800 * - reset the chip using the reset reg
1801 * - re-init context state
1802 * - re-init hardware status page
1803 * - re-init ring buffer
1804 * - re-init interrupt state
1805 * - re-init display
1806 */
Chris Wilson780f2622016-09-09 14:11:52 +01001807void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001808{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001809 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001810 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001811
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001812 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001813 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001814
Chris Wilson8c185ec2017-03-16 17:13:02 +00001815 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001816 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001817
Chris Wilsond98c52c2016-04-13 17:35:05 +01001818 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001819 if (!i915_gem_unset_wedged(dev_priv))
1820 goto wakeup;
1821
Chris Wilson8af29b02016-09-09 14:11:47 +01001822 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001823
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001824 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001825 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001826 ret = i915_gem_reset_prepare(dev_priv);
1827 if (ret) {
1828 DRM_ERROR("GPU recovery failed\n");
1829 intel_gpu_reset(dev_priv, ALL_ENGINES);
1830 goto error;
1831 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001832
Chris Wilsondc979972016-05-10 14:10:04 +01001833 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001834 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001835 if (ret != -ENODEV)
1836 DRM_ERROR("Failed to reset chip: %i\n", ret);
1837 else
1838 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001839 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001840 }
1841
Chris Wilsond8027092017-02-08 14:30:32 +00001842 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001843 intel_overlay_reset(dev_priv);
1844
Ben Gamari11ed50e2009-09-14 17:48:45 -04001845 /* Ok, now get things going again... */
1846
1847 /*
1848 * Everything depends on having the GTT running, so we need to start
1849 * there. Fortunately we don't need to do this unless we reset the
1850 * chip at a PCI level.
1851 *
1852 * Next we need to restore the context, but we don't use those
1853 * yet either...
1854 *
1855 * Ring buffer needs to be re-initialized in the KMS case, or if X
1856 * was running at the time of the reset (i.e. we weren't VT
1857 * switched away).
1858 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001859 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001860 if (ret) {
1861 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001862 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001863 }
1864
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001865 i915_queue_hangcheck(dev_priv);
1866
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001867finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001868 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001869 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001870
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001871wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001872 clear_bit(I915_RESET_HANDOFF, &error->flags);
1873 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001874 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001875
1876error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001877 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001878 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001879}
1880
David Weinehallc49d13e2016-08-22 13:32:42 +03001881static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001882{
David Weinehallc49d13e2016-08-22 13:32:42 +03001883 struct pci_dev *pdev = to_pci_dev(kdev);
1884 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001885
David Weinehallc49d13e2016-08-22 13:32:42 +03001886 if (!dev) {
1887 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001888 return -ENODEV;
1889 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001890
David Weinehallc49d13e2016-08-22 13:32:42 +03001891 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001892 return 0;
1893
David Weinehallc49d13e2016-08-22 13:32:42 +03001894 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001895}
1896
David Weinehallc49d13e2016-08-22 13:32:42 +03001897static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001898{
David Weinehallc49d13e2016-08-22 13:32:42 +03001899 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001900
1901 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001902 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001903 * requiring our device to be power up. Due to the lack of a
1904 * parent/child relationship we currently solve this with an late
1905 * suspend hook.
1906 *
1907 * FIXME: This should be solved with a special hdmi sink device or
1908 * similar so that power domains can be employed.
1909 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001910 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001911 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001912
David Weinehallc49d13e2016-08-22 13:32:42 +03001913 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001914}
1915
David Weinehallc49d13e2016-08-22 13:32:42 +03001916static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001917{
David Weinehallc49d13e2016-08-22 13:32:42 +03001918 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001919
David Weinehallc49d13e2016-08-22 13:32:42 +03001920 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001921 return 0;
1922
David Weinehallc49d13e2016-08-22 13:32:42 +03001923 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001924}
1925
David Weinehallc49d13e2016-08-22 13:32:42 +03001926static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001927{
David Weinehallc49d13e2016-08-22 13:32:42 +03001928 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001929
David Weinehallc49d13e2016-08-22 13:32:42 +03001930 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001931 return 0;
1932
David Weinehallc49d13e2016-08-22 13:32:42 +03001933 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001934}
1935
David Weinehallc49d13e2016-08-22 13:32:42 +03001936static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001937{
David Weinehallc49d13e2016-08-22 13:32:42 +03001938 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001939
David Weinehallc49d13e2016-08-22 13:32:42 +03001940 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001941 return 0;
1942
David Weinehallc49d13e2016-08-22 13:32:42 +03001943 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001944}
1945
Chris Wilson1f19ac22016-05-14 07:26:32 +01001946/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001947static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001948{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001949 int ret;
1950
1951 ret = i915_pm_suspend(kdev);
1952 if (ret)
1953 return ret;
1954
1955 ret = i915_gem_freeze(kdev_to_i915(kdev));
1956 if (ret)
1957 return ret;
1958
1959 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001960}
1961
David Weinehallc49d13e2016-08-22 13:32:42 +03001962static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001963{
Chris Wilson461fb992016-05-14 07:26:33 +01001964 int ret;
1965
David Weinehallc49d13e2016-08-22 13:32:42 +03001966 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001967 if (ret)
1968 return ret;
1969
David Weinehallc49d13e2016-08-22 13:32:42 +03001970 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001971 if (ret)
1972 return ret;
1973
1974 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001975}
1976
1977/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001978static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001979{
David Weinehallc49d13e2016-08-22 13:32:42 +03001980 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001981}
1982
David Weinehallc49d13e2016-08-22 13:32:42 +03001983static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001984{
David Weinehallc49d13e2016-08-22 13:32:42 +03001985 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001986}
1987
1988/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001989static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001990{
David Weinehallc49d13e2016-08-22 13:32:42 +03001991 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001992}
1993
David Weinehallc49d13e2016-08-22 13:32:42 +03001994static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001995{
David Weinehallc49d13e2016-08-22 13:32:42 +03001996 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001997}
1998
Imre Deakddeea5b2014-05-05 15:19:56 +03001999/*
2000 * Save all Gunit registers that may be lost after a D3 and a subsequent
2001 * S0i[R123] transition. The list of registers needing a save/restore is
2002 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2003 * registers in the following way:
2004 * - Driver: saved/restored by the driver
2005 * - Punit : saved/restored by the Punit firmware
2006 * - No, w/o marking: no need to save/restore, since the register is R/O or
2007 * used internally by the HW in a way that doesn't depend
2008 * keeping the content across a suspend/resume.
2009 * - Debug : used for debugging
2010 *
2011 * We save/restore all registers marked with 'Driver', with the following
2012 * exceptions:
2013 * - Registers out of use, including also registers marked with 'Debug'.
2014 * These have no effect on the driver's operation, so we don't save/restore
2015 * them to reduce the overhead.
2016 * - Registers that are fully setup by an initialization function called from
2017 * the resume path. For example many clock gating and RPS/RC6 registers.
2018 * - Registers that provide the right functionality with their reset defaults.
2019 *
2020 * TODO: Except for registers that based on the above 3 criteria can be safely
2021 * ignored, we save/restore all others, practically treating the HW context as
2022 * a black-box for the driver. Further investigation is needed to reduce the
2023 * saved/restored registers even further, by following the same 3 criteria.
2024 */
2025static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2026{
2027 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2028 int i;
2029
2030 /* GAM 0x4000-0x4770 */
2031 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2032 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2033 s->arb_mode = I915_READ(ARB_MODE);
2034 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2035 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2036
2037 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002038 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002039
2040 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002041 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002042
2043 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2044 s->ecochk = I915_READ(GAM_ECOCHK);
2045 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2046 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2047
2048 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2049
2050 /* MBC 0x9024-0x91D0, 0x8500 */
2051 s->g3dctl = I915_READ(VLV_G3DCTL);
2052 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2053 s->mbctl = I915_READ(GEN6_MBCTL);
2054
2055 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2056 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2057 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2058 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2059 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2060 s->rstctl = I915_READ(GEN6_RSTCTL);
2061 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2062
2063 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2064 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2065 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2066 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2067 s->ecobus = I915_READ(ECOBUS);
2068 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2069 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2070 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2071 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2072 s->rcedata = I915_READ(VLV_RCEDATA);
2073 s->spare2gh = I915_READ(VLV_SPAREG2H);
2074
2075 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2076 s->gt_imr = I915_READ(GTIMR);
2077 s->gt_ier = I915_READ(GTIER);
2078 s->pm_imr = I915_READ(GEN6_PMIMR);
2079 s->pm_ier = I915_READ(GEN6_PMIER);
2080
2081 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002082 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002083
2084 /* GT SA CZ domain, 0x100000-0x138124 */
2085 s->tilectl = I915_READ(TILECTL);
2086 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2087 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2088 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2089 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2090
2091 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2092 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2093 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002094 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002095 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2096
2097 /*
2098 * Not saving any of:
2099 * DFT, 0x9800-0x9EC0
2100 * SARB, 0xB000-0xB1FC
2101 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2102 * PCI CFG
2103 */
2104}
2105
2106static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2107{
2108 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2109 u32 val;
2110 int i;
2111
2112 /* GAM 0x4000-0x4770 */
2113 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2114 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2115 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2116 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2117 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2118
2119 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002120 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002121
2122 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002123 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002124
2125 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2126 I915_WRITE(GAM_ECOCHK, s->ecochk);
2127 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2128 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2129
2130 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2131
2132 /* MBC 0x9024-0x91D0, 0x8500 */
2133 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2134 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2135 I915_WRITE(GEN6_MBCTL, s->mbctl);
2136
2137 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2138 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2139 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2140 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2141 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2142 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2143 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2144
2145 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2146 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2147 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2148 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2149 I915_WRITE(ECOBUS, s->ecobus);
2150 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2151 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2152 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2153 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2154 I915_WRITE(VLV_RCEDATA, s->rcedata);
2155 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2156
2157 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2158 I915_WRITE(GTIMR, s->gt_imr);
2159 I915_WRITE(GTIER, s->gt_ier);
2160 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2161 I915_WRITE(GEN6_PMIER, s->pm_ier);
2162
2163 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002164 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002165
2166 /* GT SA CZ domain, 0x100000-0x138124 */
2167 I915_WRITE(TILECTL, s->tilectl);
2168 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2169 /*
2170 * Preserve the GT allow wake and GFX force clock bit, they are not
2171 * be restored, as they are used to control the s0ix suspend/resume
2172 * sequence by the caller.
2173 */
2174 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2175 val &= VLV_GTLC_ALLOWWAKEREQ;
2176 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2177 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2178
2179 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2180 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2181 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2182 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2183
2184 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2185
2186 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2187 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2188 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002189 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002190 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2191}
2192
Chris Wilson3dd14c02017-04-21 14:58:15 +01002193static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2194 u32 mask, u32 val)
2195{
2196 /* The HW does not like us polling for PW_STATUS frequently, so
2197 * use the sleeping loop rather than risk the busy spin within
2198 * intel_wait_for_register().
2199 *
2200 * Transitioning between RC6 states should be at most 2ms (see
2201 * valleyview_enable_rps) so use a 3ms timeout.
2202 */
2203 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2204 3);
2205}
2206
Imre Deak650ad972014-04-18 16:35:02 +03002207int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2208{
2209 u32 val;
2210 int err;
2211
Imre Deak650ad972014-04-18 16:35:02 +03002212 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2213 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2214 if (force_on)
2215 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2216 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2217
2218 if (!force_on)
2219 return 0;
2220
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002221 err = intel_wait_for_register(dev_priv,
2222 VLV_GTLC_SURVIVABILITY_REG,
2223 VLV_GFX_CLK_STATUS_BIT,
2224 VLV_GFX_CLK_STATUS_BIT,
2225 20);
Imre Deak650ad972014-04-18 16:35:02 +03002226 if (err)
2227 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2228 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2229
2230 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002231}
2232
Imre Deakddeea5b2014-05-05 15:19:56 +03002233static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2234{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002235 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002236 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002237 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002238
2239 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2240 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2241 if (allow)
2242 val |= VLV_GTLC_ALLOWWAKEREQ;
2243 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2244 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2245
Chris Wilson3dd14c02017-04-21 14:58:15 +01002246 mask = VLV_GTLC_ALLOWWAKEACK;
2247 val = allow ? mask : 0;
2248
2249 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002250 if (err)
2251 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002252
Imre Deakddeea5b2014-05-05 15:19:56 +03002253 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002254}
2255
Chris Wilson3dd14c02017-04-21 14:58:15 +01002256static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2257 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002258{
2259 u32 mask;
2260 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002261
2262 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2263 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002264
2265 /*
2266 * RC6 transitioning can be delayed up to 2 msec (see
2267 * valleyview_enable_rps), use 3 msec for safety.
2268 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002269 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002270 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002271 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002272}
2273
2274static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2275{
2276 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2277 return;
2278
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002279 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002280 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2281}
2282
Sagar Kambleebc32822014-08-13 23:07:05 +05302283static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002284{
2285 u32 mask;
2286 int err;
2287
2288 /*
2289 * Bspec defines the following GT well on flags as debug only, so
2290 * don't treat them as hard failures.
2291 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002292 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002293
2294 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2295 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2296
2297 vlv_check_no_gt_access(dev_priv);
2298
2299 err = vlv_force_gfx_clock(dev_priv, true);
2300 if (err)
2301 goto err1;
2302
2303 err = vlv_allow_gt_wake(dev_priv, false);
2304 if (err)
2305 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302306
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002307 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302308 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002309
2310 err = vlv_force_gfx_clock(dev_priv, false);
2311 if (err)
2312 goto err2;
2313
2314 return 0;
2315
2316err2:
2317 /* For safety always re-enable waking and disable gfx clock forcing */
2318 vlv_allow_gt_wake(dev_priv, true);
2319err1:
2320 vlv_force_gfx_clock(dev_priv, false);
2321
2322 return err;
2323}
2324
Sagar Kamble016970b2014-08-13 23:07:06 +05302325static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2326 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002327{
Imre Deakddeea5b2014-05-05 15:19:56 +03002328 int err;
2329 int ret;
2330
2331 /*
2332 * If any of the steps fail just try to continue, that's the best we
2333 * can do at this point. Return the first error code (which will also
2334 * leave RPM permanently disabled).
2335 */
2336 ret = vlv_force_gfx_clock(dev_priv, true);
2337
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002338 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302339 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002340
2341 err = vlv_allow_gt_wake(dev_priv, true);
2342 if (!ret)
2343 ret = err;
2344
2345 err = vlv_force_gfx_clock(dev_priv, false);
2346 if (!ret)
2347 ret = err;
2348
2349 vlv_check_no_gt_access(dev_priv);
2350
Chris Wilson7c108fd2016-10-24 13:42:18 +01002351 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002352 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002353
2354 return ret;
2355}
2356
David Weinehallc49d13e2016-08-22 13:32:42 +03002357static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002358{
David Weinehallc49d13e2016-08-22 13:32:42 +03002359 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002360 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002361 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002362 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002363
Chris Wilsondc979972016-05-10 14:10:04 +01002364 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002365 return -ENODEV;
2366
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002367 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002368 return -ENODEV;
2369
Paulo Zanoni8a187452013-12-06 20:32:13 -02002370 DRM_DEBUG_KMS("Suspending device\n");
2371
Imre Deak1f814da2015-12-16 02:52:19 +02002372 disable_rpm_wakeref_asserts(dev_priv);
2373
Imre Deakd6102972014-05-07 19:57:49 +03002374 /*
2375 * We are safe here against re-faults, since the fault handler takes
2376 * an RPM reference.
2377 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002378 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002379
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002380 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002381
Imre Deak2eb52522014-11-19 15:30:05 +02002382 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002383
Imre Deak507e1262016-04-20 20:27:54 +03002384 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002385 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002386 bxt_display_core_uninit(dev_priv);
2387 bxt_enable_dc9(dev_priv);
2388 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2389 hsw_enable_pc8(dev_priv);
2390 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2391 ret = vlv_suspend_complete(dev_priv);
2392 }
2393
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002394 if (ret) {
2395 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002396 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002397
Imre Deak1f814da2015-12-16 02:52:19 +02002398 enable_rpm_wakeref_asserts(dev_priv);
2399
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002400 return ret;
2401 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002402
Hans de Goede68f60942017-02-10 11:28:01 +01002403 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002404
2405 enable_rpm_wakeref_asserts(dev_priv);
2406 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002407
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002408 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002409 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2410
Paulo Zanoni8a187452013-12-06 20:32:13 -02002411 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002412
2413 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002414 * FIXME: We really should find a document that references the arguments
2415 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002416 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002417 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002418 /*
2419 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2420 * being detected, and the call we do at intel_runtime_resume()
2421 * won't be able to restore them. Since PCI_D3hot matches the
2422 * actual specification and appears to be working, use it.
2423 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002424 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002425 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002426 /*
2427 * current versions of firmware which depend on this opregion
2428 * notification have repurposed the D1 definition to mean
2429 * "runtime suspended" vs. what you would normally expect (D3)
2430 * to distinguish it from notifications that might be sent via
2431 * the suspend path.
2432 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002433 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002434 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002435
Mika Kuoppala59bad942015-01-16 11:34:40 +02002436 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002437
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002438 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002439 intel_hpd_poll_init(dev_priv);
2440
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002441 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002442 return 0;
2443}
2444
David Weinehallc49d13e2016-08-22 13:32:42 +03002445static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002446{
David Weinehallc49d13e2016-08-22 13:32:42 +03002447 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002449 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002450 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002451
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002452 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002453 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002454
2455 DRM_DEBUG_KMS("Resuming device\n");
2456
Imre Deak1f814da2015-12-16 02:52:19 +02002457 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2458 disable_rpm_wakeref_asserts(dev_priv);
2459
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002460 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002461 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002462 if (intel_uncore_unclaimed_mmio(dev_priv))
2463 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002464
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002465 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002466
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002467 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002468 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302469
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002470 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002471 bxt_disable_dc9(dev_priv);
2472 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002473 if (dev_priv->csr.dmc_payload &&
2474 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2475 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002476 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002477 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002478 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002479 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002480 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002481
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002482 /*
2483 * No point of rolling back things in case of an error, as the best
2484 * we can do is to hope that things will still work (and disable RPM).
2485 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002486 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002487 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002488
Daniel Vetterb9632912014-09-30 10:56:44 +02002489 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002490
2491 /*
2492 * On VLV/CHV display interrupts are part of the display
2493 * power well, so hpd is reinitialized from there. For
2494 * everyone else do it here.
2495 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002496 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002497 intel_hpd_init(dev_priv);
2498
Imre Deak1f814da2015-12-16 02:52:19 +02002499 enable_rpm_wakeref_asserts(dev_priv);
2500
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002501 if (ret)
2502 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2503 else
2504 DRM_DEBUG_KMS("Device resumed\n");
2505
2506 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002507}
2508
Chris Wilson42f55512016-06-24 14:00:26 +01002509const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002510 /*
2511 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2512 * PMSG_RESUME]
2513 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002514 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002515 .suspend_late = i915_pm_suspend_late,
2516 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002517 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002518
2519 /*
2520 * S4 event handlers
2521 * @freeze, @freeze_late : called (1) before creating the
2522 * hibernation image [PMSG_FREEZE] and
2523 * (2) after rebooting, before restoring
2524 * the image [PMSG_QUIESCE]
2525 * @thaw, @thaw_early : called (1) after creating the hibernation
2526 * image, before writing it [PMSG_THAW]
2527 * and (2) after failing to create or
2528 * restore the image [PMSG_RECOVER]
2529 * @poweroff, @poweroff_late: called after writing the hibernation
2530 * image, before rebooting [PMSG_HIBERNATE]
2531 * @restore, @restore_early : called after rebooting and restoring the
2532 * hibernation image [PMSG_RESTORE]
2533 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002534 .freeze = i915_pm_freeze,
2535 .freeze_late = i915_pm_freeze_late,
2536 .thaw_early = i915_pm_thaw_early,
2537 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002538 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002539 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002540 .restore_early = i915_pm_restore_early,
2541 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002542
2543 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002544 .runtime_suspend = intel_runtime_suspend,
2545 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002546};
2547
Laurent Pinchart78b68552012-05-17 13:27:22 +02002548static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002550 .open = drm_gem_vm_open,
2551 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552};
2553
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002554static const struct file_operations i915_driver_fops = {
2555 .owner = THIS_MODULE,
2556 .open = drm_open,
2557 .release = drm_release,
2558 .unlocked_ioctl = drm_ioctl,
2559 .mmap = drm_gem_mmap,
2560 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002561 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002562 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002563 .llseek = noop_llseek,
2564};
2565
Chris Wilson0673ad42016-06-24 14:00:22 +01002566static int
2567i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2568 struct drm_file *file)
2569{
2570 return -ENODEV;
2571}
2572
2573static const struct drm_ioctl_desc i915_ioctls[] = {
2574 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2575 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2576 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2577 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2578 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2579 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2580 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2581 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2582 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2583 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2584 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2585 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2587 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2589 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2590 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002593 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002594 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2596 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2597 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002609 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002611 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2612 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2613 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2616 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2617 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2619 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2622 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2623 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2624 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2625 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002626 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002627};
2628
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002630 /* Don't use MTRRs here; the Xserver or userspace app should
2631 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002632 */
Eric Anholt673a3942008-07-30 12:06:12 -07002633 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002634 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002635 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002636 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002637 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002638 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002639 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002640 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002641
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002642 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002643 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002644 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002645
2646 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2647 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2648 .gem_prime_export = i915_gem_prime_export,
2649 .gem_prime_import = i915_gem_prime_import,
2650
Dave Airlieff72145b2011-02-07 12:16:14 +10002651 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002652 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002653 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002655 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002656 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002657 .name = DRIVER_NAME,
2658 .desc = DRIVER_DESC,
2659 .date = DRIVER_DATE,
2660 .major = DRIVER_MAJOR,
2661 .minor = DRIVER_MINOR,
2662 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002664
2665#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2666#include "selftests/mock_drm.c"
2667#endif