blob: e04c4b65195531bd78a36188e0a5d1f778839368 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
76 engine->fifo.channels = 16;
77 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100078 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100079 engine->fifo.disable = nv04_fifo_disable;
80 engine->fifo.enable = nv04_fifo_enable;
81 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010082 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100083 engine->fifo.channel_id = nv04_fifo_channel_id;
84 engine->fifo.create_context = nv04_fifo_create_context;
85 engine->fifo.destroy_context = nv04_fifo_destroy_context;
86 engine->fifo.load_context = nv04_fifo_load_context;
87 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020088 engine->display.early_init = nv04_display_early_init;
89 engine->display.late_takedown = nv04_display_late_takedown;
90 engine->display.create = nv04_display_create;
91 engine->display.init = nv04_display_init;
92 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100093 engine->gpio.init = nouveau_stub_init;
94 engine->gpio.takedown = nouveau_stub_takedown;
95 engine->gpio.get = NULL;
96 engine->gpio.set = NULL;
97 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100098 engine->pm.clock_get = nv04_pm_clock_get;
99 engine->pm.clock_pre = nv04_pm_clock_pre;
100 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000101 engine->crypt.init = nouveau_stub_init;
102 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000103 engine->vram.init = nouveau_mem_detect;
104 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000105 break;
106 case 0x10:
107 engine->instmem.init = nv04_instmem_init;
108 engine->instmem.takedown = nv04_instmem_takedown;
109 engine->instmem.suspend = nv04_instmem_suspend;
110 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000111 engine->instmem.get = nv04_instmem_get;
112 engine->instmem.put = nv04_instmem_put;
113 engine->instmem.map = nv04_instmem_map;
114 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000115 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116 engine->mc.init = nv04_mc_init;
117 engine->mc.takedown = nv04_mc_takedown;
118 engine->timer.init = nv04_timer_init;
119 engine->timer.read = nv04_timer_read;
120 engine->timer.takedown = nv04_timer_takedown;
121 engine->fb.init = nv10_fb_init;
122 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200123 engine->fb.init_tile_region = nv10_fb_init_tile_region;
124 engine->fb.set_tile_region = nv10_fb_set_tile_region;
125 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 engine->graph.init = nv10_graph_init;
127 engine->graph.takedown = nv10_graph_takedown;
128 engine->graph.channel = nv10_graph_channel;
129 engine->graph.create_context = nv10_graph_create_context;
130 engine->graph.destroy_context = nv10_graph_destroy_context;
131 engine->graph.fifo_access = nv04_graph_fifo_access;
132 engine->graph.load_context = nv10_graph_load_context;
133 engine->graph.unload_context = nv10_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200134 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 engine->fifo.channels = 32;
136 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000137 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 engine->fifo.disable = nv04_fifo_disable;
139 engine->fifo.enable = nv04_fifo_enable;
140 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100141 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142 engine->fifo.channel_id = nv10_fifo_channel_id;
143 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200144 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 engine->fifo.load_context = nv10_fifo_load_context;
146 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200147 engine->display.early_init = nv04_display_early_init;
148 engine->display.late_takedown = nv04_display_late_takedown;
149 engine->display.create = nv04_display_create;
150 engine->display.init = nv04_display_init;
151 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000152 engine->gpio.init = nouveau_stub_init;
153 engine->gpio.takedown = nouveau_stub_takedown;
154 engine->gpio.get = nv10_gpio_get;
155 engine->gpio.set = nv10_gpio_set;
156 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000157 engine->pm.clock_get = nv04_pm_clock_get;
158 engine->pm.clock_pre = nv04_pm_clock_pre;
159 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000160 engine->crypt.init = nouveau_stub_init;
161 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000162 engine->vram.init = nouveau_mem_detect;
163 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000164 break;
165 case 0x20:
166 engine->instmem.init = nv04_instmem_init;
167 engine->instmem.takedown = nv04_instmem_takedown;
168 engine->instmem.suspend = nv04_instmem_suspend;
169 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000170 engine->instmem.get = nv04_instmem_get;
171 engine->instmem.put = nv04_instmem_put;
172 engine->instmem.map = nv04_instmem_map;
173 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000174 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175 engine->mc.init = nv04_mc_init;
176 engine->mc.takedown = nv04_mc_takedown;
177 engine->timer.init = nv04_timer_init;
178 engine->timer.read = nv04_timer_read;
179 engine->timer.takedown = nv04_timer_takedown;
180 engine->fb.init = nv10_fb_init;
181 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200182 engine->fb.init_tile_region = nv10_fb_init_tile_region;
183 engine->fb.set_tile_region = nv10_fb_set_tile_region;
184 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000185 engine->graph.init = nv20_graph_init;
186 engine->graph.takedown = nv20_graph_takedown;
187 engine->graph.channel = nv10_graph_channel;
188 engine->graph.create_context = nv20_graph_create_context;
189 engine->graph.destroy_context = nv20_graph_destroy_context;
190 engine->graph.fifo_access = nv04_graph_fifo_access;
191 engine->graph.load_context = nv20_graph_load_context;
192 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200193 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 engine->fifo.channels = 32;
195 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000196 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 engine->fifo.disable = nv04_fifo_disable;
198 engine->fifo.enable = nv04_fifo_enable;
199 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100200 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201 engine->fifo.channel_id = nv10_fifo_channel_id;
202 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200203 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 engine->fifo.load_context = nv10_fifo_load_context;
205 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200206 engine->display.early_init = nv04_display_early_init;
207 engine->display.late_takedown = nv04_display_late_takedown;
208 engine->display.create = nv04_display_create;
209 engine->display.init = nv04_display_init;
210 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000211 engine->gpio.init = nouveau_stub_init;
212 engine->gpio.takedown = nouveau_stub_takedown;
213 engine->gpio.get = nv10_gpio_get;
214 engine->gpio.set = nv10_gpio_set;
215 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000216 engine->pm.clock_get = nv04_pm_clock_get;
217 engine->pm.clock_pre = nv04_pm_clock_pre;
218 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000219 engine->crypt.init = nouveau_stub_init;
220 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000221 engine->vram.init = nouveau_mem_detect;
222 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000223 break;
224 case 0x30:
225 engine->instmem.init = nv04_instmem_init;
226 engine->instmem.takedown = nv04_instmem_takedown;
227 engine->instmem.suspend = nv04_instmem_suspend;
228 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000229 engine->instmem.get = nv04_instmem_get;
230 engine->instmem.put = nv04_instmem_put;
231 engine->instmem.map = nv04_instmem_map;
232 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000233 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000234 engine->mc.init = nv04_mc_init;
235 engine->mc.takedown = nv04_mc_takedown;
236 engine->timer.init = nv04_timer_init;
237 engine->timer.read = nv04_timer_read;
238 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200239 engine->fb.init = nv30_fb_init;
240 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200241 engine->fb.init_tile_region = nv30_fb_init_tile_region;
242 engine->fb.set_tile_region = nv10_fb_set_tile_region;
243 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000244 engine->graph.init = nv30_graph_init;
245 engine->graph.takedown = nv20_graph_takedown;
246 engine->graph.fifo_access = nv04_graph_fifo_access;
247 engine->graph.channel = nv10_graph_channel;
248 engine->graph.create_context = nv20_graph_create_context;
249 engine->graph.destroy_context = nv20_graph_destroy_context;
250 engine->graph.load_context = nv20_graph_load_context;
251 engine->graph.unload_context = nv20_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200252 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253 engine->fifo.channels = 32;
254 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000255 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256 engine->fifo.disable = nv04_fifo_disable;
257 engine->fifo.enable = nv04_fifo_enable;
258 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100259 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 engine->fifo.channel_id = nv10_fifo_channel_id;
261 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200262 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263 engine->fifo.load_context = nv10_fifo_load_context;
264 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200265 engine->display.early_init = nv04_display_early_init;
266 engine->display.late_takedown = nv04_display_late_takedown;
267 engine->display.create = nv04_display_create;
268 engine->display.init = nv04_display_init;
269 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000270 engine->gpio.init = nouveau_stub_init;
271 engine->gpio.takedown = nouveau_stub_takedown;
272 engine->gpio.get = nv10_gpio_get;
273 engine->gpio.set = nv10_gpio_set;
274 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000275 engine->pm.clock_get = nv04_pm_clock_get;
276 engine->pm.clock_pre = nv04_pm_clock_pre;
277 engine->pm.clock_set = nv04_pm_clock_set;
278 engine->pm.voltage_get = nouveau_voltage_gpio_get;
279 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000280 engine->crypt.init = nouveau_stub_init;
281 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000282 engine->vram.init = nouveau_mem_detect;
283 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000284 break;
285 case 0x40:
286 case 0x60:
287 engine->instmem.init = nv04_instmem_init;
288 engine->instmem.takedown = nv04_instmem_takedown;
289 engine->instmem.suspend = nv04_instmem_suspend;
290 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000291 engine->instmem.get = nv04_instmem_get;
292 engine->instmem.put = nv04_instmem_put;
293 engine->instmem.map = nv04_instmem_map;
294 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000295 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296 engine->mc.init = nv40_mc_init;
297 engine->mc.takedown = nv40_mc_takedown;
298 engine->timer.init = nv04_timer_init;
299 engine->timer.read = nv04_timer_read;
300 engine->timer.takedown = nv04_timer_takedown;
301 engine->fb.init = nv40_fb_init;
302 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200303 engine->fb.init_tile_region = nv30_fb_init_tile_region;
304 engine->fb.set_tile_region = nv40_fb_set_tile_region;
305 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000306 engine->graph.init = nv40_graph_init;
307 engine->graph.takedown = nv40_graph_takedown;
308 engine->graph.fifo_access = nv04_graph_fifo_access;
309 engine->graph.channel = nv40_graph_channel;
310 engine->graph.create_context = nv40_graph_create_context;
311 engine->graph.destroy_context = nv40_graph_destroy_context;
312 engine->graph.load_context = nv40_graph_load_context;
313 engine->graph.unload_context = nv40_graph_unload_context;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200314 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 engine->fifo.channels = 32;
316 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000317 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000318 engine->fifo.disable = nv04_fifo_disable;
319 engine->fifo.enable = nv04_fifo_enable;
320 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100321 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->fifo.channel_id = nv10_fifo_channel_id;
323 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200324 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325 engine->fifo.load_context = nv40_fifo_load_context;
326 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200327 engine->display.early_init = nv04_display_early_init;
328 engine->display.late_takedown = nv04_display_late_takedown;
329 engine->display.create = nv04_display_create;
330 engine->display.init = nv04_display_init;
331 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000332 engine->gpio.init = nouveau_stub_init;
333 engine->gpio.takedown = nouveau_stub_takedown;
334 engine->gpio.get = nv10_gpio_get;
335 engine->gpio.set = nv10_gpio_set;
336 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000337 engine->pm.clock_get = nv04_pm_clock_get;
338 engine->pm.clock_pre = nv04_pm_clock_pre;
339 engine->pm.clock_set = nv04_pm_clock_set;
340 engine->pm.voltage_get = nouveau_voltage_gpio_get;
341 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200342 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000343 engine->crypt.init = nouveau_stub_init;
344 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000345 engine->vram.init = nouveau_mem_detect;
346 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000347 break;
348 case 0x50:
349 case 0x80: /* gotta love NVIDIA's consistency.. */
350 case 0x90:
351 case 0xA0:
352 engine->instmem.init = nv50_instmem_init;
353 engine->instmem.takedown = nv50_instmem_takedown;
354 engine->instmem.suspend = nv50_instmem_suspend;
355 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000356 engine->instmem.get = nv50_instmem_get;
357 engine->instmem.put = nv50_instmem_put;
358 engine->instmem.map = nv50_instmem_map;
359 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000360 if (dev_priv->chipset == 0x50)
361 engine->instmem.flush = nv50_instmem_flush;
362 else
363 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000364 engine->mc.init = nv50_mc_init;
365 engine->mc.takedown = nv50_mc_takedown;
366 engine->timer.init = nv04_timer_init;
367 engine->timer.read = nv04_timer_read;
368 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000369 engine->fb.init = nv50_fb_init;
370 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371 engine->graph.init = nv50_graph_init;
372 engine->graph.takedown = nv50_graph_takedown;
373 engine->graph.fifo_access = nv50_graph_fifo_access;
374 engine->graph.channel = nv50_graph_channel;
375 engine->graph.create_context = nv50_graph_create_context;
376 engine->graph.destroy_context = nv50_graph_destroy_context;
377 engine->graph.load_context = nv50_graph_load_context;
378 engine->graph.unload_context = nv50_graph_unload_context;
Ben Skeggs2b4cebe2011-03-29 09:56:14 +1000379 if (dev_priv->chipset == 0x50 ||
380 dev_priv->chipset == 0xac)
Ben Skeggs56ac7472010-10-22 10:26:24 +1000381 engine->graph.tlb_flush = nv50_graph_tlb_flush;
Ben Skeggs2b4cebe2011-03-29 09:56:14 +1000382 else
383 engine->graph.tlb_flush = nv84_graph_tlb_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000384 engine->fifo.channels = 128;
385 engine->fifo.init = nv50_fifo_init;
386 engine->fifo.takedown = nv50_fifo_takedown;
387 engine->fifo.disable = nv04_fifo_disable;
388 engine->fifo.enable = nv04_fifo_enable;
389 engine->fifo.reassign = nv04_fifo_reassign;
390 engine->fifo.channel_id = nv50_fifo_channel_id;
391 engine->fifo.create_context = nv50_fifo_create_context;
392 engine->fifo.destroy_context = nv50_fifo_destroy_context;
393 engine->fifo.load_context = nv50_fifo_load_context;
394 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000395 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200396 engine->display.early_init = nv50_display_early_init;
397 engine->display.late_takedown = nv50_display_late_takedown;
398 engine->display.create = nv50_display_create;
399 engine->display.init = nv50_display_init;
400 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000401 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000402 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000403 engine->gpio.get = nv50_gpio_get;
404 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000405 engine->gpio.irq_register = nv50_gpio_irq_register;
406 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000407 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000408 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000409 case 0x84:
410 case 0x86:
411 case 0x92:
412 case 0x94:
413 case 0x96:
414 case 0x98:
415 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000416 case 0xaa:
417 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000418 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000419 engine->pm.clock_get = nv50_pm_clock_get;
420 engine->pm.clock_pre = nv50_pm_clock_pre;
421 engine->pm.clock_set = nv50_pm_clock_set;
422 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000423 default:
424 engine->pm.clock_get = nva3_pm_clock_get;
425 engine->pm.clock_pre = nva3_pm_clock_pre;
426 engine->pm.clock_set = nva3_pm_clock_set;
427 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000428 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000429 engine->pm.voltage_get = nouveau_voltage_gpio_get;
430 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200431 if (dev_priv->chipset >= 0x84)
432 engine->pm.temp_get = nv84_temp_get;
433 else
434 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000435 switch (dev_priv->chipset) {
436 case 0x84:
437 case 0x86:
438 case 0x92:
439 case 0x94:
440 case 0x96:
441 case 0xa0:
442 engine->crypt.init = nv84_crypt_init;
443 engine->crypt.takedown = nv84_crypt_fini;
444 engine->crypt.create_context = nv84_crypt_create_context;
445 engine->crypt.destroy_context = nv84_crypt_destroy_context;
Ben Skeggs2cb3d3b2010-11-15 16:28:19 +1000446 engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000447 break;
448 default:
449 engine->crypt.init = nouveau_stub_init;
450 engine->crypt.takedown = nouveau_stub_takedown;
451 break;
452 }
Ben Skeggs60d2a882010-12-06 15:28:54 +1000453 engine->vram.init = nv50_vram_init;
454 engine->vram.get = nv50_vram_new;
455 engine->vram.put = nv50_vram_del;
456 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000457 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000458 case 0xC0:
459 engine->instmem.init = nvc0_instmem_init;
460 engine->instmem.takedown = nvc0_instmem_takedown;
461 engine->instmem.suspend = nvc0_instmem_suspend;
462 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000463 engine->instmem.get = nv50_instmem_get;
464 engine->instmem.put = nv50_instmem_put;
465 engine->instmem.map = nv50_instmem_map;
466 engine->instmem.unmap = nv50_instmem_unmap;
467 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000468 engine->mc.init = nv50_mc_init;
469 engine->mc.takedown = nv50_mc_takedown;
470 engine->timer.init = nv04_timer_init;
471 engine->timer.read = nv04_timer_read;
472 engine->timer.takedown = nv04_timer_takedown;
473 engine->fb.init = nvc0_fb_init;
474 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000475 engine->graph.init = nvc0_graph_init;
476 engine->graph.takedown = nvc0_graph_takedown;
477 engine->graph.fifo_access = nvc0_graph_fifo_access;
478 engine->graph.channel = nvc0_graph_channel;
479 engine->graph.create_context = nvc0_graph_create_context;
480 engine->graph.destroy_context = nvc0_graph_destroy_context;
481 engine->graph.load_context = nvc0_graph_load_context;
482 engine->graph.unload_context = nvc0_graph_unload_context;
483 engine->fifo.channels = 128;
484 engine->fifo.init = nvc0_fifo_init;
485 engine->fifo.takedown = nvc0_fifo_takedown;
486 engine->fifo.disable = nvc0_fifo_disable;
487 engine->fifo.enable = nvc0_fifo_enable;
488 engine->fifo.reassign = nvc0_fifo_reassign;
489 engine->fifo.channel_id = nvc0_fifo_channel_id;
490 engine->fifo.create_context = nvc0_fifo_create_context;
491 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
492 engine->fifo.load_context = nvc0_fifo_load_context;
493 engine->fifo.unload_context = nvc0_fifo_unload_context;
494 engine->display.early_init = nv50_display_early_init;
495 engine->display.late_takedown = nv50_display_late_takedown;
496 engine->display.create = nv50_display_create;
497 engine->display.init = nv50_display_init;
498 engine->display.destroy = nv50_display_destroy;
499 engine->gpio.init = nv50_gpio_init;
500 engine->gpio.takedown = nouveau_stub_takedown;
501 engine->gpio.get = nv50_gpio_get;
502 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000503 engine->gpio.irq_register = nv50_gpio_irq_register;
504 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000505 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000506 engine->crypt.init = nouveau_stub_init;
507 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs8984e042010-11-15 11:48:33 +1000508 engine->vram.init = nvc0_vram_init;
509 engine->vram.get = nvc0_vram_new;
510 engine->vram.put = nv50_vram_del;
511 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000512 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000513 default:
514 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
515 return 1;
516 }
517
518 return 0;
519}
520
521static unsigned int
522nouveau_vga_set_decode(void *priv, bool state)
523{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000524 struct drm_device *dev = priv;
525 struct drm_nouveau_private *dev_priv = dev->dev_private;
526
527 if (dev_priv->chipset >= 0x40)
528 nv_wr32(dev, 0x88054, state);
529 else
530 nv_wr32(dev, 0x1854, state);
531
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532 if (state)
533 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
534 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
535 else
536 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
537}
538
Ben Skeggs0735f622009-12-16 14:28:55 +1000539static int
540nouveau_card_init_channel(struct drm_device *dev)
541{
542 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000543 int ret;
544
545 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000546 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000547 if (ret)
548 return ret;
549
Ben Skeggscff5c132010-10-06 16:16:59 +1000550 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000551 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000552}
553
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000554static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
555 enum vga_switcheroo_state state)
556{
Dave Airliefbf81762010-06-01 09:09:06 +1000557 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000558 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
559 if (state == VGA_SWITCHEROO_ON) {
560 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000561 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000562 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000563 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000564 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000565 } else {
566 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000567 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000568 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000569 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000570 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000571 }
572}
573
Dave Airlie8d608aa2010-12-07 08:57:57 +1000574static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
575{
576 struct drm_device *dev = pci_get_drvdata(pdev);
577 nouveau_fbcon_output_poll_changed(dev);
578}
579
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000580static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
581{
582 struct drm_device *dev = pci_get_drvdata(pdev);
583 bool can_switch;
584
585 spin_lock(&dev->count_lock);
586 can_switch = (dev->open_count == 0);
587 spin_unlock(&dev->count_lock);
588 return can_switch;
589}
590
Ben Skeggs6ee73862009-12-11 19:24:15 +1000591int
592nouveau_card_init(struct drm_device *dev)
593{
594 struct drm_nouveau_private *dev_priv = dev->dev_private;
595 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000596 int ret;
597
Ben Skeggs6ee73862009-12-11 19:24:15 +1000598 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000599 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000600 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000601 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000602
603 /* Initialise internal driver API hooks */
604 ret = nouveau_init_engine_ptrs(dev);
605 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000606 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000607 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000608 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200609 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100610 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000611 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000612
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200613 /* Make the CRTCs and I2C buses accessible */
614 ret = engine->display.early_init(dev);
615 if (ret)
616 goto out;
617
Ben Skeggs6ee73862009-12-11 19:24:15 +1000618 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000619 ret = nouveau_bios_init(dev);
620 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200621 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622
Ben Skeggs330c5982010-09-16 15:39:49 +1000623 nouveau_pm_init(dev);
624
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000625 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000626 if (ret)
627 goto out_bios;
628
Ben Skeggs6ee73862009-12-11 19:24:15 +1000629 ret = nouveau_gpuobj_init(dev);
630 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000631 goto out_vram;
632
633 ret = engine->instmem.init(dev);
634 if (ret)
635 goto out_gpuobj;
636
637 ret = nouveau_mem_gart_init(dev);
638 if (ret)
639 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000640
641 /* PMC */
642 ret = engine->mc.init(dev);
643 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000644 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000645
Ben Skeggsee2e0132010-07-26 09:28:25 +1000646 /* PGPIO */
647 ret = engine->gpio.init(dev);
648 if (ret)
649 goto out_mc;
650
Ben Skeggs6ee73862009-12-11 19:24:15 +1000651 /* PTIMER */
652 ret = engine->timer.init(dev);
653 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000654 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000655
656 /* PFB */
657 ret = engine->fb.init(dev);
658 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000659 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000660
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000661 if (nouveau_noaccel)
662 engine->graph.accel_blocked = true;
663 else {
664 /* PGRAPH */
665 ret = engine->graph.init(dev);
666 if (ret)
667 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000669 /* PCRYPT */
670 ret = engine->crypt.init(dev);
671 if (ret)
672 goto out_graph;
673
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000674 /* PFIFO */
675 ret = engine->fifo.init(dev);
676 if (ret)
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000677 goto out_crypt;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000678 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000679
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200680 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000681 if (ret)
682 goto out_fifo;
683
Francisco Jerez042206c2010-10-21 18:19:29 +0200684 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
685 if (ret)
686 goto out_vblank;
687
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000688 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000689 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200690 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000691
692 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
693
Ben Skeggs0735f622009-12-16 14:28:55 +1000694 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200695 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000696 if (ret)
697 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200698
699 ret = nouveau_card_init_channel(dev);
700 if (ret)
701 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000702 }
703
Ben Skeggscd0b0722010-06-01 15:56:22 +1000704 nouveau_fbcon_init(dev);
705 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000706 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000707
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200708out_fence:
709 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000710out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000711 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200712out_vblank:
713 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200714 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000715out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000716 if (!nouveau_noaccel)
717 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000718out_crypt:
719 if (!nouveau_noaccel)
720 engine->crypt.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000721out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000722 if (!nouveau_noaccel)
723 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000724out_fb:
725 engine->fb.takedown(dev);
726out_timer:
727 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000728out_gpio:
729 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000730out_mc:
731 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000732out_gart:
733 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000734out_instmem:
735 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000736out_gpuobj:
737 nouveau_gpuobj_takedown(dev);
738out_vram:
739 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000740out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000741 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000742 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200743out_display_early:
744 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000745out:
746 vga_client_register(dev->pdev, NULL, NULL, NULL);
747 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000748}
749
750static void nouveau_card_takedown(struct drm_device *dev)
751{
752 struct drm_nouveau_private *dev_priv = dev->dev_private;
753 struct nouveau_engine *engine = &dev_priv->engine;
754
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200755 if (!engine->graph.accel_blocked) {
756 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200757 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000758 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000759
760 if (!nouveau_noaccel) {
761 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000762 engine->crypt.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000763 engine->graph.takedown(dev);
764 }
765 engine->fb.takedown(dev);
766 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000767 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000768 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200769 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000770
771 mutex_lock(&dev->struct_mutex);
772 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
773 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
774 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000775 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000776
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000777 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000778 nouveau_gpuobj_takedown(dev);
779 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000780
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000781 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200782 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000783
Ben Skeggs330c5982010-09-16 15:39:49 +1000784 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000785 nouveau_bios_takedown(dev);
786
787 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000788}
789
790/* here a client dies, release the stuff that was allocated for its
791 * file_priv */
792void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
793{
794 nouveau_channel_cleanup(dev, file_priv);
795}
796
797/* first module load, setup the mmio/fb mapping */
798/* KMS: we need mmio at load time, not when the first drm client opens. */
799int nouveau_firstopen(struct drm_device *dev)
800{
801 return 0;
802}
803
804/* if we have an OF card, copy vbios to RAMIN */
805static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
806{
807#if defined(__powerpc__)
808 int size, i;
809 const uint32_t *bios;
810 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
811 if (!dn) {
812 NV_INFO(dev, "Unable to get the OF node\n");
813 return;
814 }
815
816 bios = of_get_property(dn, "NVDA,BMP", &size);
817 if (bios) {
818 for (i = 0; i < size; i += 4)
819 nv_wi32(dev, i, bios[i/4]);
820 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
821 } else {
822 NV_INFO(dev, "Unable to get the OF bios\n");
823 }
824#endif
825}
826
Marcin Slusarz06415c52010-05-16 17:29:56 +0200827static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
828{
829 struct pci_dev *pdev = dev->pdev;
830 struct apertures_struct *aper = alloc_apertures(3);
831 if (!aper)
832 return NULL;
833
834 aper->ranges[0].base = pci_resource_start(pdev, 1);
835 aper->ranges[0].size = pci_resource_len(pdev, 1);
836 aper->count = 1;
837
838 if (pci_resource_len(pdev, 2)) {
839 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
840 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
841 aper->count++;
842 }
843
844 if (pci_resource_len(pdev, 3)) {
845 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
846 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
847 aper->count++;
848 }
849
850 return aper;
851}
852
853static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
854{
855 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200856 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200857 dev_priv->apertures = nouveau_get_apertures(dev);
858 if (!dev_priv->apertures)
859 return -ENOMEM;
860
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200861#ifdef CONFIG_X86
862 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
863#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000864
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200865 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200866 return 0;
867}
868
Ben Skeggs6ee73862009-12-11 19:24:15 +1000869int nouveau_load(struct drm_device *dev, unsigned long flags)
870{
871 struct drm_nouveau_private *dev_priv;
872 uint32_t reg0;
873 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000874 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000875
876 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200877 if (!dev_priv) {
878 ret = -ENOMEM;
879 goto err_out;
880 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000881 dev->dev_private = dev_priv;
882 dev_priv->dev = dev;
883
884 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000885
886 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
887 dev->pci_vendor, dev->pci_device, dev->pdev->class);
888
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889 /* resource 0 is mmio regs */
890 /* resource 1 is linear FB */
891 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
892 /* resource 6 is bios */
893
894 /* map the mmio regs */
895 mmio_start_offs = pci_resource_start(dev->pdev, 0);
896 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
897 if (!dev_priv->mmio) {
898 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
899 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200900 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100901 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000902 }
903 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
904 (unsigned long long)mmio_start_offs);
905
906#ifdef __BIG_ENDIAN
907 /* Put the card in BE mode if it's not */
908 if (nv_rd32(dev, NV03_PMC_BOOT_1))
909 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
910
911 DRM_MEMORYBARRIER();
912#endif
913
914 /* Time to determine the card architecture */
915 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
916
917 /* We're dealing with >=NV10 */
918 if ((reg0 & 0x0f000000) > 0) {
919 /* Bit 27-20 contain the architecture in hex */
920 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
921 /* NV04 or NV05 */
922 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000923 if (reg0 & 0x00f00000)
924 dev_priv->chipset = 0x05;
925 else
926 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000927 } else
928 dev_priv->chipset = 0xff;
929
930 switch (dev_priv->chipset & 0xf0) {
931 case 0x00:
932 case 0x10:
933 case 0x20:
934 case 0x30:
935 dev_priv->card_type = dev_priv->chipset & 0xf0;
936 break;
937 case 0x40:
938 case 0x60:
939 dev_priv->card_type = NV_40;
940 break;
941 case 0x50:
942 case 0x80:
943 case 0x90:
944 case 0xa0:
945 dev_priv->card_type = NV_50;
946 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000947 case 0xc0:
948 dev_priv->card_type = NV_C0;
949 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000950 default:
951 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200952 ret = -EINVAL;
953 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000954 }
955
956 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
957 dev_priv->card_type, reg0);
958
Ben Skeggscd0b0722010-06-01 15:56:22 +1000959 ret = nouveau_remove_conflicting_drivers(dev);
960 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200961 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200962
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300963 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000964 if (dev_priv->card_type >= NV_40) {
965 int ramin_bar = 2;
966 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
967 ramin_bar = 3;
968
969 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000970 dev_priv->ramin =
971 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000972 dev_priv->ramin_size);
973 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000974 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200975 ret = -ENOMEM;
976 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000977 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000978 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000979 dev_priv->ramin_size = 1 * 1024 * 1024;
980 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000981 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000982 if (!dev_priv->ramin) {
983 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200984 ret = -ENOMEM;
985 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000986 }
987 }
988
989 nouveau_OF_copy_vbios_to_ramin(dev);
990
991 /* Special flags */
992 if (dev->pci_device == 0x01a0)
993 dev_priv->flags |= NV_NFORCE;
994 else if (dev->pci_device == 0x01f0)
995 dev_priv->flags |= NV_NFORCE2;
996
997 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000998 ret = nouveau_card_init(dev);
999 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001000 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001001
1002 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001003
1004err_ramin:
1005 iounmap(dev_priv->ramin);
1006err_mmio:
1007 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001008err_priv:
1009 kfree(dev_priv);
1010 dev->dev_private = NULL;
1011err_out:
1012 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001013}
1014
Ben Skeggs6ee73862009-12-11 19:24:15 +10001015void nouveau_lastclose(struct drm_device *dev)
1016{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001017 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001018}
1019
1020int nouveau_unload(struct drm_device *dev)
1021{
1022 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001023 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001024
Ben Skeggscd0b0722010-06-01 15:56:22 +10001025 drm_kms_helper_poll_fini(dev);
1026 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001027 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001028 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001029
1030 iounmap(dev_priv->mmio);
1031 iounmap(dev_priv->ramin);
1032
1033 kfree(dev_priv);
1034 dev->dev_private = NULL;
1035 return 0;
1036}
1037
Ben Skeggs6ee73862009-12-11 19:24:15 +10001038int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1039 struct drm_file *file_priv)
1040{
1041 struct drm_nouveau_private *dev_priv = dev->dev_private;
1042 struct drm_nouveau_getparam *getparam = data;
1043
Ben Skeggs6ee73862009-12-11 19:24:15 +10001044 switch (getparam->param) {
1045 case NOUVEAU_GETPARAM_CHIPSET_ID:
1046 getparam->value = dev_priv->chipset;
1047 break;
1048 case NOUVEAU_GETPARAM_PCI_VENDOR:
1049 getparam->value = dev->pci_vendor;
1050 break;
1051 case NOUVEAU_GETPARAM_PCI_DEVICE:
1052 getparam->value = dev->pci_device;
1053 break;
1054 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001055 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001056 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001057 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001058 getparam->value = NV_PCIE;
1059 else
1060 getparam->value = NV_PCI;
1061 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062 case NOUVEAU_GETPARAM_FB_SIZE:
1063 getparam->value = dev_priv->fb_available_size;
1064 break;
1065 case NOUVEAU_GETPARAM_AGP_SIZE:
1066 getparam->value = dev_priv->gart_info.aper_size;
1067 break;
1068 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001069 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001070 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001071 case NOUVEAU_GETPARAM_PTIMER_TIME:
1072 getparam->value = dev_priv->engine.timer.read(dev);
1073 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001074 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1075 getparam->value = 1;
1076 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001077 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001078 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001079 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001080 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1081 /* NV40 and NV50 versions are quite different, but register
1082 * address is the same. User is supposed to know the card
1083 * family anyway... */
1084 if (dev_priv->chipset >= 0x40) {
1085 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1086 break;
1087 }
1088 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001089 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001090 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001091 return -EINVAL;
1092 }
1093
1094 return 0;
1095}
1096
1097int
1098nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv)
1100{
1101 struct drm_nouveau_setparam *setparam = data;
1102
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103 switch (setparam->param) {
1104 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001105 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001106 return -EINVAL;
1107 }
1108
1109 return 0;
1110}
1111
1112/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001113bool
1114nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1115 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001116{
1117 struct drm_nouveau_private *dev_priv = dev->dev_private;
1118 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1119 uint64_t start = ptimer->read(dev);
1120
1121 do {
1122 if ((nv_rd32(dev, reg) & mask) == val)
1123 return true;
1124 } while (ptimer->read(dev) - start < timeout);
1125
1126 return false;
1127}
1128
Ben Skeggs12fb9522010-11-19 14:32:56 +10001129/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1130bool
1131nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1132 uint32_t reg, uint32_t mask, uint32_t val)
1133{
1134 struct drm_nouveau_private *dev_priv = dev->dev_private;
1135 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1136 uint64_t start = ptimer->read(dev);
1137
1138 do {
1139 if ((nv_rd32(dev, reg) & mask) != val)
1140 return true;
1141 } while (ptimer->read(dev) - start < timeout);
1142
1143 return false;
1144}
1145
Ben Skeggs6ee73862009-12-11 19:24:15 +10001146/* Waits for PGRAPH to go completely idle */
1147bool nouveau_wait_for_idle(struct drm_device *dev)
1148{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001149 struct drm_nouveau_private *dev_priv = dev->dev_private;
1150 uint32_t mask = ~0;
1151
1152 if (dev_priv->card_type == NV_40)
1153 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1154
1155 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001156 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1157 nv_rd32(dev, NV04_PGRAPH_STATUS));
1158 return false;
1159 }
1160
1161 return true;
1162}
1163