blob: 0029c25bf72a8ea646adaf38a44ba67f8e571e60 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010099 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Chris Wilsonb4716182015-04-27 13:41:17 +0100123 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
124 struct intel_engine_cs *ring;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +0100127 int i;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800128
Chris Wilsonb4716182015-04-27 13:41:17 +0100129 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100130 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100131 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 get_pin_flag(obj),
133 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700134 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800135 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100136 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 obj->base.write_domain);
138 for_each_ring(ring, dev_priv, i)
139 seq_printf(m, "%x ",
140 i915_gem_request_get_seqno(obj->last_read_req[i]));
141 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000142 i915_gem_request_get_seqno(obj->last_write_req),
143 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100144 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 obj->dirty ? " dirty" : "",
146 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
147 if (obj->base.name)
148 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300149 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800150 if (vma->pin_count > 0)
151 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300152 }
153 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100154 if (obj->pin_display)
155 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 if (obj->fence_reg != I915_FENCE_REG_NONE)
157 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100159 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
160 i915_is_ggtt(vma->vm) ? "g" : "pp",
161 vma->node.start, vma->node.size);
162 if (i915_is_ggtt(vma->vm))
163 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700164 else
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100165 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700166 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000167 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100168 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100169 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000170 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100171 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000172 *t++ = 'p';
173 if (obj->fault_mappable)
174 *t++ = 'f';
175 *t = '\0';
176 seq_printf(m, " (%s mappable)", s);
177 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100178 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000179 seq_printf(m, " (%s)",
Chris Wilsonb4716182015-04-27 13:41:17 +0100180 i915_gem_request_get_ring(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200181 if (obj->frontbuffer_bits)
182 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100183}
184
Oscar Mateo273497e2014-05-22 14:13:37 +0100185static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700186{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100187 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700188 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
189 seq_putc(m, ' ');
190}
191
Ben Gamari433e12f2009-02-17 20:08:51 -0500192static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500193{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100194 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500195 uintptr_t list = (uintptr_t) node->info_ent->data;
196 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500197 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100201 size_t total_obj_size, total_gtt_size;
202 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100203
204 ret = mutex_lock_interruptible(&dev->struct_mutex);
205 if (ret)
206 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500207
Ben Widawskyca191b12013-07-31 17:00:14 -0700208 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 switch (list) {
210 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100211 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700212 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 break;
214 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100215 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700216 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500217 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500218 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100219 mutex_unlock(&dev->struct_mutex);
220 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500221 }
222
Chris Wilson8f2480f2010-09-26 11:44:19 +0100223 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700224 list_for_each_entry(vma, head, mm_list) {
225 seq_printf(m, " ");
226 describe_obj(m, vma->obj);
227 seq_printf(m, "\n");
228 total_obj_size += vma->obj->base.size;
229 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100230 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500231 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100232 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700233
Chris Wilson8f2480f2010-09-26 11:44:19 +0100234 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
235 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500236 return 0;
237}
238
Chris Wilson6d2b88852013-08-07 18:30:54 +0100239static int obj_rank_by_stolen(void *priv,
240 struct list_head *A, struct list_head *B)
241{
242 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200243 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200245 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
247 return a->stolen->start - b->stolen->start;
248}
249
250static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
251{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100252 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253 struct drm_device *dev = node->minor->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 struct drm_i915_gem_object *obj;
256 size_t total_obj_size, total_gtt_size;
257 LIST_HEAD(stolen);
258 int count, ret;
259
260 ret = mutex_lock_interruptible(&dev->struct_mutex);
261 if (ret)
262 return ret;
263
264 total_obj_size = total_gtt_size = count = 0;
265 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 total_gtt_size += i915_gem_obj_ggtt_size(obj);
273 count++;
274 }
275 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
276 if (obj->stolen == NULL)
277 continue;
278
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280
281 total_obj_size += obj->base.size;
282 count++;
283 }
284 list_sort(NULL, &stolen, obj_rank_by_stolen);
285 seq_puts(m, "Stolen:\n");
286 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200287 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100288 seq_puts(m, " ");
289 describe_obj(m, obj);
290 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200291 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100292 }
293 mutex_unlock(&dev->struct_mutex);
294
295 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
296 count, total_obj_size, total_gtt_size);
297 return 0;
298}
299
Chris Wilson6299f992010-11-24 12:23:44 +0000300#define count_objects(list, member) do { \
301 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700302 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000303 ++count; \
304 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700305 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000306 ++mappable_count; \
307 } \
308 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400309} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000310
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100311struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000312 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000314 size_t total, unbound;
315 size_t global, shared;
316 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100317};
318
319static int per_file_stats(int id, void *ptr, void *data)
320{
321 struct drm_i915_gem_object *obj = ptr;
322 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000323 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100324
325 stats->count++;
326 stats->total += obj->base.size;
327
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000328 if (obj->base.name || obj->base.dma_buf)
329 stats->shared += obj->base.size;
330
Chris Wilson6313c202014-03-19 13:45:45 +0000331 if (USES_FULL_PPGTT(obj->base.dev)) {
332 list_for_each_entry(vma, &obj->vma_list, vma_link) {
333 struct i915_hw_ppgtt *ppgtt;
334
335 if (!drm_mm_node_allocated(&vma->node))
336 continue;
337
338 if (i915_is_ggtt(vma->vm)) {
339 stats->global += obj->base.size;
340 continue;
341 }
342
343 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200344 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000345 continue;
346
John Harrison41c52412014-11-24 18:49:43 +0000347 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351
352 return 0;
353 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100354 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (i915_gem_obj_ggtt_bound(obj)) {
356 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000357 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000358 stats->active += obj->base.size;
359 else
360 stats->inactive += obj->base.size;
361 return 0;
362 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100363 }
364
Chris Wilson6313c202014-03-19 13:45:45 +0000365 if (!list_empty(&obj->global_list))
366 stats->unbound += obj->base.size;
367
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100368 return 0;
369}
370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371#define print_file_stats(m, name, stats) do { \
372 if (stats.count) \
373 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n", \
374 name, \
375 stats.count, \
376 stats.total, \
377 stats.active, \
378 stats.inactive, \
379 stats.global, \
380 stats.shared, \
381 stats.unbound); \
382} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800383
384static void print_batch_pool_stats(struct seq_file *m,
385 struct drm_i915_private *dev_priv)
386{
387 struct drm_i915_gem_object *obj;
388 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100389 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100390 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800391
392 memset(&stats, 0, sizeof(stats));
393
Chris Wilson06fbca72015-04-07 16:20:36 +0100394 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100395 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
396 list_for_each_entry(obj,
397 &ring->batch_pool.cache_list[j],
398 batch_pool_link)
399 per_file_stats(0, obj, &stats);
400 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100401 }
Brad Volkin493018d2014-12-11 12:13:08 -0800402
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100403 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800404}
405
Ben Widawskyca191b12013-07-31 17:00:14 -0700406#define count_vmas(list, member) do { \
407 list_for_each_entry(vma, list, member) { \
408 size += i915_gem_obj_ggtt_size(vma->obj); \
409 ++count; \
410 if (vma->obj->map_and_fenceable) { \
411 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
412 ++mappable_count; \
413 } \
414 } \
415} while (0)
416
417static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100418{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100419 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100420 struct drm_device *dev = node->minor->dev;
421 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200422 u32 count, mappable_count, purgeable_count;
423 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000424 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700425 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100426 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700427 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
Chris Wilson6299f992010-11-24 12:23:44 +0000434 seq_printf(m, "%u objects, %zu bytes\n",
435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
438 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700439 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000440 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
441 count, mappable_count, size, mappable_size);
442
443 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700444 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000445 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
446 count, mappable_count, size, mappable_size);
447
448 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700449 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000450 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
451 count, mappable_count, size, mappable_size);
452
Chris Wilsonb7abb712012-08-20 11:33:30 +0200453 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700454 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200455 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200456 if (obj->madv == I915_MADV_DONTNEED)
457 purgeable_size += obj->base.size, ++purgeable_count;
458 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200459 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
460
Chris Wilson6299f992010-11-24 12:23:44 +0000461 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700462 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000463 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700464 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000465 ++count;
466 }
Chris Wilson30154652015-04-07 17:28:24 +0100467 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700468 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000469 ++mappable_count;
470 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200471 if (obj->madv == I915_MADV_DONTNEED) {
472 purgeable_size += obj->base.size;
473 ++purgeable_count;
474 }
Chris Wilson6299f992010-11-24 12:23:44 +0000475 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200476 seq_printf(m, "%u purgeable objects, %zu bytes\n",
477 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000478 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
479 mappable_count, mappable_size);
480 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
481 count, size);
482
Ben Widawsky93d18792013-01-17 12:45:17 -0800483 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700484 dev_priv->gtt.base.total,
485 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100486
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800488 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100489 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
490 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900491 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100492
493 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000494 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100495 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100496 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
504 rcu_read_lock();
505 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800506 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900507 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100508 }
509
Chris Wilson73aa8082010-09-30 11:46:12 +0100510 mutex_unlock(&dev->struct_mutex);
511
512 return 0;
513}
514
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100515static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000516{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100517 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000518 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100519 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000520 struct drm_i915_private *dev_priv = dev->dev_private;
521 struct drm_i915_gem_object *obj;
522 size_t total_obj_size, total_gtt_size;
523 int count, ret;
524
525 ret = mutex_lock_interruptible(&dev->struct_mutex);
526 if (ret)
527 return ret;
528
529 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700530 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800531 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100532 continue;
533
Damien Lespiau267f0c92013-06-24 22:59:48 +0100534 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000535 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000537 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700538 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000539 count++;
540 }
541
542 mutex_unlock(&dev->struct_mutex);
543
544 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
545 count, total_obj_size, total_gtt_size);
546
547 return 0;
548}
549
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550static int i915_gem_pageflip_info(struct seq_file *m, void *data)
551{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100552 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100553 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100554 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200556 int ret;
557
558 ret = mutex_lock_interruptible(&dev->struct_mutex);
559 if (ret)
560 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100562 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800563 const char pipe = pipe_name(crtc->pipe);
564 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100565 struct intel_unpin_work *work;
566
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200567 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 work = crtc->unpin_work;
569 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800570 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571 pipe, plane);
572 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100573 u32 addr;
574
Chris Wilsone7d841c2012-12-03 11:36:30 +0000575 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100577 pipe, plane);
578 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800579 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100580 pipe, plane);
581 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100582 if (work->flip_queued_req) {
583 struct intel_engine_cs *ring =
584 i915_gem_request_get_ring(work->flip_queued_req);
585
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200586 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100587 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000588 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100589 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100590 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000591 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100592 } else
593 seq_printf(m, "Flip not associated with any ring\n");
594 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
595 work->flip_queued_vblank,
596 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100597 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100598 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100599 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100600 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100601 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000602 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100603
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100604 if (INTEL_INFO(dev)->gen >= 4)
605 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
606 else
607 addr = I915_READ(DSPADDR(crtc->plane));
608 seq_printf(m, "Current scanout address 0x%08x\n", addr);
609
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100611 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
612 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613 }
614 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200615 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100616 }
617
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200618 mutex_unlock(&dev->struct_mutex);
619
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100620 return 0;
621}
622
Brad Volkin493018d2014-12-11 12:13:08 -0800623static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
624{
625 struct drm_info_node *node = m->private;
626 struct drm_device *dev = node->minor->dev;
627 struct drm_i915_private *dev_priv = dev->dev_private;
628 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100629 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100630 int total = 0;
631 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800632
633 ret = mutex_lock_interruptible(&dev->struct_mutex);
634 if (ret)
635 return ret;
636
Chris Wilson06fbca72015-04-07 16:20:36 +0100637 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100638 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
639 int count;
640
641 count = 0;
642 list_for_each_entry(obj,
643 &ring->batch_pool.cache_list[j],
644 batch_pool_link)
645 count++;
646 seq_printf(m, "%s cache[%d]: %d objects\n",
647 ring->name, j, count);
648
649 list_for_each_entry(obj,
650 &ring->batch_pool.cache_list[j],
651 batch_pool_link) {
652 seq_puts(m, " ");
653 describe_obj(m, obj);
654 seq_putc(m, '\n');
655 }
656
657 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100658 }
Brad Volkin493018d2014-12-11 12:13:08 -0800659 }
660
Chris Wilson8d9d5742015-04-07 16:20:38 +0100661 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800662
663 mutex_unlock(&dev->struct_mutex);
664
665 return 0;
666}
667
Ben Gamari20172632009-02-17 20:08:50 -0500668static int i915_gem_request_info(struct seq_file *m, void *data)
669{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100670 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500671 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300672 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100673 struct intel_engine_cs *ring;
Daniel Vettereed29a52015-05-21 14:21:25 +0200674 struct drm_i915_gem_request *req;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100675 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100676
677 ret = mutex_lock_interruptible(&dev->struct_mutex);
678 if (ret)
679 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500680
Chris Wilson2d1070b2015-04-01 10:36:56 +0100681 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100682 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100683 int count;
684
685 count = 0;
Daniel Vettereed29a52015-05-21 14:21:25 +0200686 list_for_each_entry(req, &ring->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100687 count++;
688 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100689 continue;
690
Chris Wilson2d1070b2015-04-01 10:36:56 +0100691 seq_printf(m, "%s requests: %d\n", ring->name, count);
Daniel Vettereed29a52015-05-21 14:21:25 +0200692 list_for_each_entry(req, &ring->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100693 struct task_struct *task;
694
695 rcu_read_lock();
696 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200697 if (req->pid)
698 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100699 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200700 req->seqno,
701 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100702 task ? task->comm : "<unknown>",
703 task ? task->pid : -1);
704 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100705 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100706
707 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500708 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100709 mutex_unlock(&dev->struct_mutex);
710
Chris Wilson2d1070b2015-04-01 10:36:56 +0100711 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100712 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100713
Ben Gamari20172632009-02-17 20:08:50 -0500714 return 0;
715}
716
Chris Wilsonb2223492010-10-27 15:27:33 +0100717static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100718 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100719{
720 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200721 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100722 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100723 }
724}
725
Ben Gamari20172632009-02-17 20:08:50 -0500726static int i915_gem_seqno_info(struct seq_file *m, void *data)
727{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100728 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500729 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300730 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100731 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000732 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100733
734 ret = mutex_lock_interruptible(&dev->struct_mutex);
735 if (ret)
736 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200737 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500738
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100739 for_each_ring(ring, dev_priv, i)
740 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100741
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200742 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100743 mutex_unlock(&dev->struct_mutex);
744
Ben Gamari20172632009-02-17 20:08:50 -0500745 return 0;
746}
747
748
749static int i915_interrupt_info(struct seq_file *m, void *data)
750{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100751 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500752 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300753 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100754 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800755 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756
757 ret = mutex_lock_interruptible(&dev->struct_mutex);
758 if (ret)
759 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200760 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500761
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300762 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300763 seq_printf(m, "Master Interrupt Control:\t%08x\n",
764 I915_READ(GEN8_MASTER_IRQ));
765
766 seq_printf(m, "Display IER:\t%08x\n",
767 I915_READ(VLV_IER));
768 seq_printf(m, "Display IIR:\t%08x\n",
769 I915_READ(VLV_IIR));
770 seq_printf(m, "Display IIR_RW:\t%08x\n",
771 I915_READ(VLV_IIR_RW));
772 seq_printf(m, "Display IMR:\t%08x\n",
773 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100774 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300775 seq_printf(m, "Pipe %c stat:\t%08x\n",
776 pipe_name(pipe),
777 I915_READ(PIPESTAT(pipe)));
778
779 seq_printf(m, "Port hotplug:\t%08x\n",
780 I915_READ(PORT_HOTPLUG_EN));
781 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
782 I915_READ(VLV_DPFLIPSTAT));
783 seq_printf(m, "DPINVGTT:\t%08x\n",
784 I915_READ(DPINVGTT));
785
786 for (i = 0; i < 4; i++) {
787 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
788 i, I915_READ(GEN8_GT_IMR(i)));
789 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
790 i, I915_READ(GEN8_GT_IIR(i)));
791 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
792 i, I915_READ(GEN8_GT_IER(i)));
793 }
794
795 seq_printf(m, "PCU interrupt mask:\t%08x\n",
796 I915_READ(GEN8_PCU_IMR));
797 seq_printf(m, "PCU interrupt identity:\t%08x\n",
798 I915_READ(GEN8_PCU_IIR));
799 seq_printf(m, "PCU interrupt enable:\t%08x\n",
800 I915_READ(GEN8_PCU_IER));
801 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Master Interrupt Control:\t%08x\n",
803 I915_READ(GEN8_MASTER_IRQ));
804
805 for (i = 0; i < 4; i++) {
806 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
807 i, I915_READ(GEN8_GT_IMR(i)));
808 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
809 i, I915_READ(GEN8_GT_IIR(i)));
810 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
811 i, I915_READ(GEN8_GT_IER(i)));
812 }
813
Damien Lespiau055e3932014-08-18 13:49:10 +0100814 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200815 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300816 POWER_DOMAIN_PIPE(pipe))) {
817 seq_printf(m, "Pipe %c power disabled\n",
818 pipe_name(pipe));
819 continue;
820 }
Ben Widawskya123f152013-11-02 21:07:10 -0700821 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000822 pipe_name(pipe),
823 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700824 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000825 pipe_name(pipe),
826 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700827 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000828 pipe_name(pipe),
829 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700830 }
831
832 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_PORT_IMR));
834 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_PORT_IIR));
836 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_PORT_IER));
838
839 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
840 I915_READ(GEN8_DE_MISC_IMR));
841 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
842 I915_READ(GEN8_DE_MISC_IIR));
843 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
844 I915_READ(GEN8_DE_MISC_IER));
845
846 seq_printf(m, "PCU interrupt mask:\t%08x\n",
847 I915_READ(GEN8_PCU_IMR));
848 seq_printf(m, "PCU interrupt identity:\t%08x\n",
849 I915_READ(GEN8_PCU_IIR));
850 seq_printf(m, "PCU interrupt enable:\t%08x\n",
851 I915_READ(GEN8_PCU_IER));
852 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700853 seq_printf(m, "Display IER:\t%08x\n",
854 I915_READ(VLV_IER));
855 seq_printf(m, "Display IIR:\t%08x\n",
856 I915_READ(VLV_IIR));
857 seq_printf(m, "Display IIR_RW:\t%08x\n",
858 I915_READ(VLV_IIR_RW));
859 seq_printf(m, "Display IMR:\t%08x\n",
860 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100861 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700862 seq_printf(m, "Pipe %c stat:\t%08x\n",
863 pipe_name(pipe),
864 I915_READ(PIPESTAT(pipe)));
865
866 seq_printf(m, "Master IER:\t%08x\n",
867 I915_READ(VLV_MASTER_IER));
868
869 seq_printf(m, "Render IER:\t%08x\n",
870 I915_READ(GTIER));
871 seq_printf(m, "Render IIR:\t%08x\n",
872 I915_READ(GTIIR));
873 seq_printf(m, "Render IMR:\t%08x\n",
874 I915_READ(GTIMR));
875
876 seq_printf(m, "PM IER:\t\t%08x\n",
877 I915_READ(GEN6_PMIER));
878 seq_printf(m, "PM IIR:\t\t%08x\n",
879 I915_READ(GEN6_PMIIR));
880 seq_printf(m, "PM IMR:\t\t%08x\n",
881 I915_READ(GEN6_PMIMR));
882
883 seq_printf(m, "Port hotplug:\t%08x\n",
884 I915_READ(PORT_HOTPLUG_EN));
885 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
886 I915_READ(VLV_DPFLIPSTAT));
887 seq_printf(m, "DPINVGTT:\t%08x\n",
888 I915_READ(DPINVGTT));
889
890 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800891 seq_printf(m, "Interrupt enable: %08x\n",
892 I915_READ(IER));
893 seq_printf(m, "Interrupt identity: %08x\n",
894 I915_READ(IIR));
895 seq_printf(m, "Interrupt mask: %08x\n",
896 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100897 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800898 seq_printf(m, "Pipe %c stat: %08x\n",
899 pipe_name(pipe),
900 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800901 } else {
902 seq_printf(m, "North Display Interrupt enable: %08x\n",
903 I915_READ(DEIER));
904 seq_printf(m, "North Display Interrupt identity: %08x\n",
905 I915_READ(DEIIR));
906 seq_printf(m, "North Display Interrupt mask: %08x\n",
907 I915_READ(DEIMR));
908 seq_printf(m, "South Display Interrupt enable: %08x\n",
909 I915_READ(SDEIER));
910 seq_printf(m, "South Display Interrupt identity: %08x\n",
911 I915_READ(SDEIIR));
912 seq_printf(m, "South Display Interrupt mask: %08x\n",
913 I915_READ(SDEIMR));
914 seq_printf(m, "Graphics Interrupt enable: %08x\n",
915 I915_READ(GTIER));
916 seq_printf(m, "Graphics Interrupt identity: %08x\n",
917 I915_READ(GTIIR));
918 seq_printf(m, "Graphics Interrupt mask: %08x\n",
919 I915_READ(GTIMR));
920 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100921 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700922 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100923 seq_printf(m,
924 "Graphics Interrupt mask (%s): %08x\n",
925 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000926 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100927 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000928 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200929 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100930 mutex_unlock(&dev->struct_mutex);
931
Ben Gamari20172632009-02-17 20:08:50 -0500932 return 0;
933}
934
Chris Wilsona6172a82009-02-11 14:26:38 +0000935static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
936{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100937 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000938 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300939 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100940 int i, ret;
941
942 ret = mutex_lock_interruptible(&dev->struct_mutex);
943 if (ret)
944 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000945
946 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
947 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
948 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000949 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000950
Chris Wilson6c085a72012-08-20 11:40:46 +0200951 seq_printf(m, "Fence %d, pin count = %d, object = ",
952 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100953 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100954 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100955 else
Chris Wilson05394f32010-11-08 19:18:58 +0000956 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100957 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000958 }
959
Chris Wilson05394f32010-11-08 19:18:58 +0000960 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000961 return 0;
962}
963
Ben Gamari20172632009-02-17 20:08:50 -0500964static int i915_hws_info(struct seq_file *m, void *data)
965{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100966 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500967 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300968 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100969 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100970 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100971 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500972
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000973 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100974 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500975 if (hws == NULL)
976 return 0;
977
978 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
979 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
980 i * 4,
981 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
982 }
983 return 0;
984}
985
Daniel Vetterd5442302012-04-27 15:17:40 +0200986static ssize_t
987i915_error_state_write(struct file *filp,
988 const char __user *ubuf,
989 size_t cnt,
990 loff_t *ppos)
991{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300992 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200993 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200994 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200995
996 DRM_DEBUG_DRIVER("Resetting error state\n");
997
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200998 ret = mutex_lock_interruptible(&dev->struct_mutex);
999 if (ret)
1000 return ret;
1001
Daniel Vetterd5442302012-04-27 15:17:40 +02001002 i915_destroy_error_state(dev);
1003 mutex_unlock(&dev->struct_mutex);
1004
1005 return cnt;
1006}
1007
1008static int i915_error_state_open(struct inode *inode, struct file *file)
1009{
1010 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001011 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001012
1013 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1014 if (!error_priv)
1015 return -ENOMEM;
1016
1017 error_priv->dev = dev;
1018
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001019 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001020
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001021 file->private_data = error_priv;
1022
1023 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001024}
1025
1026static int i915_error_state_release(struct inode *inode, struct file *file)
1027{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001028 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001029
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001030 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001031 kfree(error_priv);
1032
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001033 return 0;
1034}
1035
1036static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1037 size_t count, loff_t *pos)
1038{
1039 struct i915_error_state_file_priv *error_priv = file->private_data;
1040 struct drm_i915_error_state_buf error_str;
1041 loff_t tmp_pos = 0;
1042 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001043 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001044
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001045 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001046 if (ret)
1047 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001048
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001049 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001050 if (ret)
1051 goto out;
1052
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001053 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1054 error_str.buf,
1055 error_str.bytes);
1056
1057 if (ret_count < 0)
1058 ret = ret_count;
1059 else
1060 *pos = error_str.start + ret_count;
1061out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001062 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001063 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001064}
1065
1066static const struct file_operations i915_error_state_fops = {
1067 .owner = THIS_MODULE,
1068 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001069 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001070 .write = i915_error_state_write,
1071 .llseek = default_llseek,
1072 .release = i915_error_state_release,
1073};
1074
Kees Cook647416f2013-03-10 14:10:06 -07001075static int
1076i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001077{
Kees Cook647416f2013-03-10 14:10:06 -07001078 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001079 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001080 int ret;
1081
1082 ret = mutex_lock_interruptible(&dev->struct_mutex);
1083 if (ret)
1084 return ret;
1085
Kees Cook647416f2013-03-10 14:10:06 -07001086 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001087 mutex_unlock(&dev->struct_mutex);
1088
Kees Cook647416f2013-03-10 14:10:06 -07001089 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001090}
1091
Kees Cook647416f2013-03-10 14:10:06 -07001092static int
1093i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001094{
Kees Cook647416f2013-03-10 14:10:06 -07001095 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001096 int ret;
1097
Mika Kuoppala40633212012-12-04 15:12:00 +02001098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001102 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001103 mutex_unlock(&dev->struct_mutex);
1104
Kees Cook647416f2013-03-10 14:10:06 -07001105 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001106}
1107
Kees Cook647416f2013-03-10 14:10:06 -07001108DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1109 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001110 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001111
Deepak Sadb4bd12014-03-31 11:30:02 +05301112static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001113{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001114 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001115 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001116 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001117 int ret = 0;
1118
1119 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001120
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001121 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1122
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001123 if (IS_GEN5(dev)) {
1124 u16 rgvswctl = I915_READ16(MEMSWCTL);
1125 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1126
1127 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1128 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1129 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1130 MEMSTAT_VID_SHIFT);
1131 seq_printf(m, "Current P-state: %d\n",
1132 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001133 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
Akash Goel60260a52015-03-06 11:07:21 +05301134 IS_BROADWELL(dev) || IS_GEN9(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1136 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1137 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001138 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001139 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001140 u32 rpupei, rpcurup, rpprevup;
1141 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001142 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143 int max_freq;
1144
1145 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001146 ret = mutex_lock_interruptible(&dev->struct_mutex);
1147 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001148 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001149
Mika Kuoppala59bad942015-01-16 11:34:40 +02001150 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001151
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001152 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301153 if (IS_GEN9(dev))
1154 reqf >>= 23;
1155 else {
1156 reqf &= ~GEN6_TURBO_DISABLE;
1157 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1158 reqf >>= 24;
1159 else
1160 reqf >>= 25;
1161 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001162 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001163
Chris Wilson0d8f9492014-03-27 09:06:14 +00001164 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1165 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1166 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1167
Jesse Barnesccab5c82011-01-18 15:49:25 -08001168 rpstat = I915_READ(GEN6_RPSTAT1);
1169 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1170 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1171 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1172 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1173 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1174 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301175 if (IS_GEN9(dev))
1176 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1177 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001178 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1179 else
1180 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001181 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001182
Mika Kuoppala59bad942015-01-16 11:34:40 +02001183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001184 mutex_unlock(&dev->struct_mutex);
1185
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001186 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1187 pm_ier = I915_READ(GEN6_PMIER);
1188 pm_imr = I915_READ(GEN6_PMIMR);
1189 pm_isr = I915_READ(GEN6_PMISR);
1190 pm_iir = I915_READ(GEN6_PMIIR);
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 } else {
1193 pm_ier = I915_READ(GEN8_GT_IER(2));
1194 pm_imr = I915_READ(GEN8_GT_IMR(2));
1195 pm_isr = I915_READ(GEN8_GT_ISR(2));
1196 pm_iir = I915_READ(GEN8_GT_IIR(2));
1197 pm_mask = I915_READ(GEN6_PMINTRMSK);
1198 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001199 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001200 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301203 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001204 seq_printf(m, "Render p-state VID: %d\n",
1205 gt_perf_status & 0xff);
1206 seq_printf(m, "Render p-state limit: %d\n",
1207 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001208 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1209 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1210 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1211 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001212 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001213 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001214 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1215 GEN6_CURICONT_MASK);
1216 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1217 GEN6_CURBSYTAVG_MASK);
1218 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1219 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001220 seq_printf(m, "Up threshold: %d%%\n",
1221 dev_priv->rps.up_threshold);
1222
Jesse Barnesccab5c82011-01-18 15:49:25 -08001223 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1224 GEN6_CURIAVG_MASK);
1225 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1226 GEN6_CURBSYTAVG_MASK);
1227 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1228 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001229 seq_printf(m, "Down threshold: %d%%\n",
1230 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001231
1232 max_freq = (rp_state_cap & 0xff0000) >> 16;
Akash Goel60260a52015-03-06 11:07:21 +05301233 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001235 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236
1237 max_freq = (rp_state_cap & 0xff00) >> 8;
Akash Goel60260a52015-03-06 11:07:21 +05301238 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001239 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001240 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241
1242 max_freq = rp_state_cap & 0xff;
Akash Goel60260a52015-03-06 11:07:21 +05301243 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001244 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001245 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001246 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001247 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001248
Chris Wilsond86ed342015-04-27 13:41:19 +01001249 seq_printf(m, "Current freq: %d MHz\n",
1250 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1251 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001252 seq_printf(m, "Idle freq: %d MHz\n",
1253 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001254 seq_printf(m, "Min freq: %d MHz\n",
1255 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1256 seq_printf(m, "Max freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1258 seq_printf(m,
1259 "efficient (RPe) frequency: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001261 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001262 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001263
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001264 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001265 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001266 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1267 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1268
Chris Wilsond86ed342015-04-27 13:41:19 +01001269 seq_printf(m, "actual GPU freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1271
1272 seq_printf(m, "current GPU freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1274
Jesse Barnes0a073b82013-04-17 15:54:58 -07001275 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001276 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001277
Jesse Barnes0a073b82013-04-17 15:54:58 -07001278 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001279 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001280
Chris Wilsonaed242f2015-03-18 09:48:21 +00001281 seq_printf(m, "idle GPU freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1283
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001284 seq_printf(m,
1285 "efficient (RPe) frequency: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001287 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001288 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001289 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001291
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001292out:
1293 intel_runtime_pm_put(dev_priv);
1294 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001295}
1296
Chris Wilsonf6544492015-01-26 18:03:04 +02001297static int i915_hangcheck_info(struct seq_file *m, void *unused)
1298{
1299 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001300 struct drm_device *dev = node->minor->dev;
1301 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf6544492015-01-26 18:03:04 +02001302 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001303 u64 acthd[I915_NUM_RINGS];
1304 u32 seqno[I915_NUM_RINGS];
Chris Wilsonf6544492015-01-26 18:03:04 +02001305 int i;
1306
1307 if (!i915.enable_hangcheck) {
1308 seq_printf(m, "Hangcheck disabled\n");
1309 return 0;
1310 }
1311
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001312 intel_runtime_pm_get(dev_priv);
1313
1314 for_each_ring(ring, dev_priv, i) {
1315 seqno[i] = ring->get_seqno(ring, false);
1316 acthd[i] = intel_ring_get_active_head(ring);
1317 }
1318
1319 intel_runtime_pm_put(dev_priv);
1320
Chris Wilsonf6544492015-01-26 18:03:04 +02001321 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1322 seq_printf(m, "Hangcheck active, fires in %dms\n",
1323 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1324 jiffies));
1325 } else
1326 seq_printf(m, "Hangcheck inactive\n");
1327
1328 for_each_ring(ring, dev_priv, i) {
1329 seq_printf(m, "%s:\n", ring->name);
1330 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001331 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001332 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1333 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001334 (long long)acthd[i]);
Chris Wilsonf6544492015-01-26 18:03:04 +02001335 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1336 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001337 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1338 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Chris Wilsonf6544492015-01-26 18:03:04 +02001339 }
1340
1341 return 0;
1342}
1343
Ben Widawsky4d855292011-12-12 19:34:16 -08001344static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001345{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001346 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001347 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001348 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001349 u32 rgvmodectl, rstdbyctl;
1350 u16 crstandvid;
1351 int ret;
1352
1353 ret = mutex_lock_interruptible(&dev->struct_mutex);
1354 if (ret)
1355 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001356 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001357
1358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001362 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001363 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001364
1365 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1366 "yes" : "no");
1367 seq_printf(m, "Boost freq: %d\n",
1368 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1369 MEMMODE_BOOST_FREQ_SHIFT);
1370 seq_printf(m, "HW control enabled: %s\n",
1371 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1372 seq_printf(m, "SW control enabled: %s\n",
1373 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1374 seq_printf(m, "Gated voltage change: %s\n",
1375 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1376 seq_printf(m, "Starting frequency: P%d\n",
1377 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001378 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001379 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001380 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1381 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1382 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1383 seq_printf(m, "Render standby enabled: %s\n",
1384 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001385 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001386 switch (rstdbyctl & RSX_STATUS_MASK) {
1387 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001388 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001389 break;
1390 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001391 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001392 break;
1393 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001395 break;
1396 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001397 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001398 break;
1399 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001401 break;
1402 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001403 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001404 break;
1405 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001407 break;
1408 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001409
1410 return 0;
1411}
1412
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001413static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001414{
1415 struct drm_info_node *node = m->private;
1416 struct drm_device *dev = node->minor->dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001419 int i;
1420
1421 spin_lock_irq(&dev_priv->uncore.lock);
1422 for_each_fw_domain(fw_domain, dev_priv, i) {
1423 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001424 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001425 fw_domain->wake_count);
1426 }
1427 spin_unlock_irq(&dev_priv->uncore.lock);
1428
1429 return 0;
1430}
1431
Deepak S669ab5a2014-01-10 15:18:26 +05301432static int vlv_drpc_info(struct seq_file *m)
1433{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001434 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301435 struct drm_device *dev = node->minor->dev;
1436 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001437 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301438
Imre Deakd46c0512014-04-14 20:24:27 +03001439 intel_runtime_pm_get(dev_priv);
1440
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001441 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301442 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
Imre Deakd46c0512014-04-14 20:24:27 +03001445 intel_runtime_pm_put(dev_priv);
1446
Deepak S669ab5a2014-01-10 15:18:26 +05301447 seq_printf(m, "Video Turbo Mode: %s\n",
1448 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1449 seq_printf(m, "Turbo enabled: %s\n",
1450 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1451 seq_printf(m, "HW control enabled: %s\n",
1452 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1453 seq_printf(m, "SW control enabled: %s\n",
1454 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1455 GEN6_RP_MEDIA_SW_MODE));
1456 seq_printf(m, "RC6 Enabled: %s\n",
1457 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1458 GEN6_RC_CTL_EI_MODE(1))));
1459 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001460 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301461 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001462 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301463
Imre Deak9cc19be2014-04-14 20:24:24 +03001464 seq_printf(m, "Render RC6 residency since boot: %u\n",
1465 I915_READ(VLV_GT_RENDER_RC6));
1466 seq_printf(m, "Media RC6 residency since boot: %u\n",
1467 I915_READ(VLV_GT_MEDIA_RC6));
1468
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001469 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301470}
1471
Ben Widawsky4d855292011-12-12 19:34:16 -08001472static int gen6_drpc_info(struct seq_file *m)
1473{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001474 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001475 struct drm_device *dev = node->minor->dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001477 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001478 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001479 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001480
1481 ret = mutex_lock_interruptible(&dev->struct_mutex);
1482 if (ret)
1483 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001484 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001485
Chris Wilson907b28c2013-07-19 20:36:52 +01001486 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001487 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001488 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001489
1490 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "RC information inaccurate because somebody "
1492 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001493 } else {
1494 /* NB: we cannot use forcewake, else we read the wrong values */
1495 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1496 udelay(10);
1497 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1498 }
1499
1500 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001501 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001502
1503 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1504 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1505 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001506 mutex_lock(&dev_priv->rps.hw_lock);
1507 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1508 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001509
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001510 intel_runtime_pm_put(dev_priv);
1511
Ben Widawsky4d855292011-12-12 19:34:16 -08001512 seq_printf(m, "Video Turbo Mode: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1514 seq_printf(m, "HW control enabled: %s\n",
1515 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1516 seq_printf(m, "SW control enabled: %s\n",
1517 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1518 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001519 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001520 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1521 seq_printf(m, "RC6 Enabled: %s\n",
1522 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1523 seq_printf(m, "Deep RC6 Enabled: %s\n",
1524 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1525 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1526 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001527 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001528 switch (gt_core_status & GEN6_RCn_MASK) {
1529 case GEN6_RC0:
1530 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001531 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001532 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001533 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001534 break;
1535 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001536 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001537 break;
1538 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001539 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 break;
1541 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001542 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001543 break;
1544 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001545 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001546 break;
1547 }
1548
1549 seq_printf(m, "Core Power Down: %s\n",
1550 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001551
1552 /* Not exactly sure what this is */
1553 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1554 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1555 seq_printf(m, "RC6 residency since boot: %u\n",
1556 I915_READ(GEN6_GT_GFX_RC6));
1557 seq_printf(m, "RC6+ residency since boot: %u\n",
1558 I915_READ(GEN6_GT_GFX_RC6p));
1559 seq_printf(m, "RC6++ residency since boot: %u\n",
1560 I915_READ(GEN6_GT_GFX_RC6pp));
1561
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001562 seq_printf(m, "RC6 voltage: %dmV\n",
1563 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1564 seq_printf(m, "RC6+ voltage: %dmV\n",
1565 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1566 seq_printf(m, "RC6++ voltage: %dmV\n",
1567 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 return 0;
1569}
1570
1571static int i915_drpc_info(struct seq_file *m, void *unused)
1572{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001573 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001574 struct drm_device *dev = node->minor->dev;
1575
Deepak S669ab5a2014-01-10 15:18:26 +05301576 if (IS_VALLEYVIEW(dev))
1577 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001578 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 return gen6_drpc_info(m);
1580 else
1581 return ironlake_drpc_info(m);
1582}
1583
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001584static int i915_fbc_status(struct seq_file *m, void *unused)
1585{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001586 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001587 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001589
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001590 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001591 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001592 return 0;
1593 }
1594
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001595 intel_runtime_pm_get(dev_priv);
1596
Adam Jacksonee5382a2010-04-23 11:17:39 -04001597 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001598 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001599 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001600 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001601 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001602 case FBC_OK:
1603 seq_puts(m, "FBC actived, but currently disabled in hardware");
1604 break;
1605 case FBC_UNSUPPORTED:
1606 seq_puts(m, "unsupported by this chipset");
1607 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001608 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001609 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001610 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001611 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001612 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001613 break;
1614 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001615 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001616 break;
1617 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001619 break;
1620 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001621 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001622 break;
1623 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001624 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001625 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001626 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001627 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001628 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001629 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001630 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001631 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001632 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001633 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001634 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001635 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001636 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001638 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001639 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001640
1641 intel_runtime_pm_put(dev_priv);
1642
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001643 return 0;
1644}
1645
Rodrigo Vivida46f932014-08-01 02:04:45 -07001646static int i915_fbc_fc_get(void *data, u64 *val)
1647{
1648 struct drm_device *dev = data;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
1650
1651 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1652 return -ENODEV;
1653
1654 drm_modeset_lock_all(dev);
1655 *val = dev_priv->fbc.false_color;
1656 drm_modeset_unlock_all(dev);
1657
1658 return 0;
1659}
1660
1661static int i915_fbc_fc_set(void *data, u64 val)
1662{
1663 struct drm_device *dev = data;
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665 u32 reg;
1666
1667 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1668 return -ENODEV;
1669
1670 drm_modeset_lock_all(dev);
1671
1672 reg = I915_READ(ILK_DPFC_CONTROL);
1673 dev_priv->fbc.false_color = val;
1674
1675 I915_WRITE(ILK_DPFC_CONTROL, val ?
1676 (reg | FBC_CTL_FALSE_COLOR) :
1677 (reg & ~FBC_CTL_FALSE_COLOR));
1678
1679 drm_modeset_unlock_all(dev);
1680 return 0;
1681}
1682
1683DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1684 i915_fbc_fc_get, i915_fbc_fc_set,
1685 "%llu\n");
1686
Paulo Zanoni92d44622013-05-31 16:33:24 -03001687static int i915_ips_status(struct seq_file *m, void *unused)
1688{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001689 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001690 struct drm_device *dev = node->minor->dev;
1691 struct drm_i915_private *dev_priv = dev->dev_private;
1692
Damien Lespiauf5adf942013-06-24 18:29:34 +01001693 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001694 seq_puts(m, "not supported\n");
1695 return 0;
1696 }
1697
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001698 intel_runtime_pm_get(dev_priv);
1699
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001700 seq_printf(m, "Enabled by kernel parameter: %s\n",
1701 yesno(i915.enable_ips));
1702
1703 if (INTEL_INFO(dev)->gen >= 8) {
1704 seq_puts(m, "Currently: unknown\n");
1705 } else {
1706 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1707 seq_puts(m, "Currently: enabled\n");
1708 else
1709 seq_puts(m, "Currently: disabled\n");
1710 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001711
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001712 intel_runtime_pm_put(dev_priv);
1713
Paulo Zanoni92d44622013-05-31 16:33:24 -03001714 return 0;
1715}
1716
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001717static int i915_sr_status(struct seq_file *m, void *unused)
1718{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001719 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001720 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001721 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001722 bool sr_enabled = false;
1723
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001724 intel_runtime_pm_get(dev_priv);
1725
Yuanhan Liu13982612010-12-15 15:42:31 +08001726 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001727 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001728 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001729 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1730 else if (IS_I915GM(dev))
1731 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1732 else if (IS_PINEVIEW(dev))
1733 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1734
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001735 intel_runtime_pm_put(dev_priv);
1736
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001737 seq_printf(m, "self-refresh: %s\n",
1738 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001739
1740 return 0;
1741}
1742
Jesse Barnes7648fa92010-05-20 14:28:11 -07001743static int i915_emon_status(struct seq_file *m, void *unused)
1744{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001745 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001746 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001748 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001749 int ret;
1750
Chris Wilson582be6b2012-04-30 19:35:02 +01001751 if (!IS_GEN5(dev))
1752 return -ENODEV;
1753
Chris Wilsonde227ef2010-07-03 07:58:38 +01001754 ret = mutex_lock_interruptible(&dev->struct_mutex);
1755 if (ret)
1756 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001757
1758 temp = i915_mch_val(dev_priv);
1759 chipset = i915_chipset_val(dev_priv);
1760 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001761 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001762
1763 seq_printf(m, "GMCH temp: %ld\n", temp);
1764 seq_printf(m, "Chipset power: %ld\n", chipset);
1765 seq_printf(m, "GFX power: %ld\n", gfx);
1766 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1767
1768 return 0;
1769}
1770
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001771static int i915_ring_freq_table(struct seq_file *m, void *unused)
1772{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001773 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001774 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001775 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001776 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001777 int gpu_freq, ia_freq;
1778
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001779 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001780 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001781 return 0;
1782 }
1783
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001784 intel_runtime_pm_get(dev_priv);
1785
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001786 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1787
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001788 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001789 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001790 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791
Damien Lespiau267f0c92013-06-24 22:59:48 +01001792 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001793
Ben Widawskyb39fb292014-03-19 18:31:11 -07001794 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1795 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001796 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001797 ia_freq = gpu_freq;
1798 sandybridge_pcode_read(dev_priv,
1799 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1800 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001801 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001802 intel_gpu_freq(dev_priv, gpu_freq),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001803 ((ia_freq >> 0) & 0xff) * 100,
1804 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001805 }
1806
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001807 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001808
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001809out:
1810 intel_runtime_pm_put(dev_priv);
1811 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812}
1813
Chris Wilson44834a62010-08-19 16:09:23 +01001814static int i915_opregion(struct seq_file *m, void *unused)
1815{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001816 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001817 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001818 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001819 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001820 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001821 int ret;
1822
Daniel Vetter0d38f002012-04-21 22:49:10 +02001823 if (data == NULL)
1824 return -ENOMEM;
1825
Chris Wilson44834a62010-08-19 16:09:23 +01001826 ret = mutex_lock_interruptible(&dev->struct_mutex);
1827 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001828 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001829
Daniel Vetter0d38f002012-04-21 22:49:10 +02001830 if (opregion->header) {
1831 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1832 seq_write(m, data, OPREGION_SIZE);
1833 }
Chris Wilson44834a62010-08-19 16:09:23 +01001834
1835 mutex_unlock(&dev->struct_mutex);
1836
Daniel Vetter0d38f002012-04-21 22:49:10 +02001837out:
1838 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001839 return 0;
1840}
1841
Chris Wilson37811fc2010-08-25 22:45:57 +01001842static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1843{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001844 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001845 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001846 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001847 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001848
Daniel Vetter4520f532013-10-09 09:18:51 +02001849#ifdef CONFIG_DRM_I915_FBDEV
1850 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001851
1852 ifbdev = dev_priv->fbdev;
1853 fb = to_intel_framebuffer(ifbdev->helper.fb);
1854
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001855 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001856 fb->base.width,
1857 fb->base.height,
1858 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001859 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001860 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001861 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001862 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001863 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001864#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001865
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001866 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001867 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001868 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001869 continue;
1870
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001871 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001872 fb->base.width,
1873 fb->base.height,
1874 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001875 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001876 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001877 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001878 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001879 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001880 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001881 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001882
1883 return 0;
1884}
1885
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001886static void describe_ctx_ringbuf(struct seq_file *m,
1887 struct intel_ringbuffer *ringbuf)
1888{
1889 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1890 ringbuf->space, ringbuf->head, ringbuf->tail,
1891 ringbuf->last_retired_head);
1892}
1893
Ben Widawskye76d3632011-03-19 18:14:29 -07001894static int i915_context_status(struct seq_file *m, void *unused)
1895{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001896 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001897 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001898 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001899 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001900 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001901 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001902
Daniel Vetterf3d28872014-05-29 23:23:08 +02001903 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001904 if (ret)
1905 return ret;
1906
Ben Widawskya33afea2013-09-17 21:12:45 -07001907 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001908 if (!i915.enable_execlists &&
1909 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001910 continue;
1911
Ben Widawskya33afea2013-09-17 21:12:45 -07001912 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001913 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001914 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001915 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001916 seq_printf(m, "(default context %s) ",
1917 ring->name);
1918 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001919
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001920 if (i915.enable_execlists) {
1921 seq_putc(m, '\n');
1922 for_each_ring(ring, dev_priv, i) {
1923 struct drm_i915_gem_object *ctx_obj =
1924 ctx->engine[i].state;
1925 struct intel_ringbuffer *ringbuf =
1926 ctx->engine[i].ringbuf;
1927
1928 seq_printf(m, "%s: ", ring->name);
1929 if (ctx_obj)
1930 describe_obj(m, ctx_obj);
1931 if (ringbuf)
1932 describe_ctx_ringbuf(m, ringbuf);
1933 seq_putc(m, '\n');
1934 }
1935 } else {
1936 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1937 }
1938
Ben Widawskya33afea2013-09-17 21:12:45 -07001939 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001940 }
1941
Daniel Vetterf3d28872014-05-29 23:23:08 +02001942 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001943
1944 return 0;
1945}
1946
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001947static void i915_dump_lrc_obj(struct seq_file *m,
1948 struct intel_engine_cs *ring,
1949 struct drm_i915_gem_object *ctx_obj)
1950{
1951 struct page *page;
1952 uint32_t *reg_state;
1953 int j;
1954 unsigned long ggtt_offset = 0;
1955
1956 if (ctx_obj == NULL) {
1957 seq_printf(m, "Context on %s with no gem object\n",
1958 ring->name);
1959 return;
1960 }
1961
1962 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1963 intel_execlists_ctx_id(ctx_obj));
1964
1965 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1966 seq_puts(m, "\tNot bound in GGTT\n");
1967 else
1968 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1969
1970 if (i915_gem_object_get_pages(ctx_obj)) {
1971 seq_puts(m, "\tFailed to get pages for context object\n");
1972 return;
1973 }
1974
1975 page = i915_gem_object_get_page(ctx_obj, 1);
1976 if (!WARN_ON(page == NULL)) {
1977 reg_state = kmap_atomic(page);
1978
1979 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1980 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1981 ggtt_offset + 4096 + (j * 4),
1982 reg_state[j], reg_state[j + 1],
1983 reg_state[j + 2], reg_state[j + 3]);
1984 }
1985 kunmap_atomic(reg_state);
1986 }
1987
1988 seq_putc(m, '\n');
1989}
1990
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001991static int i915_dump_lrc(struct seq_file *m, void *unused)
1992{
1993 struct drm_info_node *node = (struct drm_info_node *) m->private;
1994 struct drm_device *dev = node->minor->dev;
1995 struct drm_i915_private *dev_priv = dev->dev_private;
1996 struct intel_engine_cs *ring;
1997 struct intel_context *ctx;
1998 int ret, i;
1999
2000 if (!i915.enable_execlists) {
2001 seq_printf(m, "Logical Ring Contexts are disabled\n");
2002 return 0;
2003 }
2004
2005 ret = mutex_lock_interruptible(&dev->struct_mutex);
2006 if (ret)
2007 return ret;
2008
2009 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2010 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002011 if (ring->default_context != ctx)
2012 i915_dump_lrc_obj(m, ring,
2013 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002014 }
2015 }
2016
2017 mutex_unlock(&dev->struct_mutex);
2018
2019 return 0;
2020}
2021
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002022static int i915_execlists(struct seq_file *m, void *data)
2023{
2024 struct drm_info_node *node = (struct drm_info_node *)m->private;
2025 struct drm_device *dev = node->minor->dev;
2026 struct drm_i915_private *dev_priv = dev->dev_private;
2027 struct intel_engine_cs *ring;
2028 u32 status_pointer;
2029 u8 read_pointer;
2030 u8 write_pointer;
2031 u32 status;
2032 u32 ctx_id;
2033 struct list_head *cursor;
2034 int ring_id, i;
2035 int ret;
2036
2037 if (!i915.enable_execlists) {
2038 seq_puts(m, "Logical Ring Contexts are disabled\n");
2039 return 0;
2040 }
2041
2042 ret = mutex_lock_interruptible(&dev->struct_mutex);
2043 if (ret)
2044 return ret;
2045
Michel Thierryfc0412e2014-10-16 16:13:38 +01002046 intel_runtime_pm_get(dev_priv);
2047
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002048 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002049 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002050 int count = 0;
2051 unsigned long flags;
2052
2053 seq_printf(m, "%s\n", ring->name);
2054
2055 status = I915_READ(RING_EXECLIST_STATUS(ring));
2056 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
2057 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2058 status, ctx_id);
2059
2060 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2061 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2062
2063 read_pointer = ring->next_context_status_buffer;
2064 write_pointer = status_pointer & 0x07;
2065 if (read_pointer > write_pointer)
2066 write_pointer += 6;
2067 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2068 read_pointer, write_pointer);
2069
2070 for (i = 0; i < 6; i++) {
2071 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
2072 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
2073
2074 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2075 i, status, ctx_id);
2076 }
2077
2078 spin_lock_irqsave(&ring->execlist_lock, flags);
2079 list_for_each(cursor, &ring->execlist_queue)
2080 count++;
2081 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002082 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002083 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2084
2085 seq_printf(m, "\t%d requests in queue\n", count);
2086 if (head_req) {
2087 struct drm_i915_gem_object *ctx_obj;
2088
Nick Hoath6d3d8272015-01-15 13:10:39 +00002089 ctx_obj = head_req->ctx->engine[ring_id].state;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002090 seq_printf(m, "\tHead request id: %u\n",
2091 intel_execlists_ctx_id(ctx_obj));
2092 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002093 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002094 }
2095
2096 seq_putc(m, '\n');
2097 }
2098
Michel Thierryfc0412e2014-10-16 16:13:38 +01002099 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002100 mutex_unlock(&dev->struct_mutex);
2101
2102 return 0;
2103}
2104
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002105static const char *swizzle_string(unsigned swizzle)
2106{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002107 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002108 case I915_BIT_6_SWIZZLE_NONE:
2109 return "none";
2110 case I915_BIT_6_SWIZZLE_9:
2111 return "bit9";
2112 case I915_BIT_6_SWIZZLE_9_10:
2113 return "bit9/bit10";
2114 case I915_BIT_6_SWIZZLE_9_11:
2115 return "bit9/bit11";
2116 case I915_BIT_6_SWIZZLE_9_10_11:
2117 return "bit9/bit10/bit11";
2118 case I915_BIT_6_SWIZZLE_9_17:
2119 return "bit9/bit17";
2120 case I915_BIT_6_SWIZZLE_9_10_17:
2121 return "bit9/bit10/bit17";
2122 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002123 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002124 }
2125
2126 return "bug";
2127}
2128
2129static int i915_swizzle_info(struct seq_file *m, void *data)
2130{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002131 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002132 struct drm_device *dev = node->minor->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002134 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002135
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002136 ret = mutex_lock_interruptible(&dev->struct_mutex);
2137 if (ret)
2138 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002139 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002140
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002141 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2142 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2143 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2144 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2145
2146 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2147 seq_printf(m, "DDC = 0x%08x\n",
2148 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002149 seq_printf(m, "DDC2 = 0x%08x\n",
2150 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002151 seq_printf(m, "C0DRB3 = 0x%04x\n",
2152 I915_READ16(C0DRB3));
2153 seq_printf(m, "C1DRB3 = 0x%04x\n",
2154 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002155 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002156 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2157 I915_READ(MAD_DIMM_C0));
2158 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2159 I915_READ(MAD_DIMM_C1));
2160 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2161 I915_READ(MAD_DIMM_C2));
2162 seq_printf(m, "TILECTL = 0x%08x\n",
2163 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002164 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002165 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2166 I915_READ(GAMTARBMODE));
2167 else
2168 seq_printf(m, "ARB_MODE = 0x%08x\n",
2169 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002170 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2171 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002172 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002173
2174 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2175 seq_puts(m, "L-shaped memory detected\n");
2176
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002177 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002178 mutex_unlock(&dev->struct_mutex);
2179
2180 return 0;
2181}
2182
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002183static int per_file_ctx(int id, void *ptr, void *data)
2184{
Oscar Mateo273497e2014-05-22 14:13:37 +01002185 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002186 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002187 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2188
2189 if (!ppgtt) {
2190 seq_printf(m, " no ppgtt for context %d\n",
2191 ctx->user_handle);
2192 return 0;
2193 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002194
Oscar Mateof83d6512014-05-22 14:13:38 +01002195 if (i915_gem_context_is_default(ctx))
2196 seq_puts(m, " default context:\n");
2197 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002198 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002199 ppgtt->debug_dump(ppgtt, m);
2200
2201 return 0;
2202}
2203
Ben Widawsky77df6772013-11-02 21:07:30 -07002204static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002205{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002206 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002208 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2209 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002210
Ben Widawsky77df6772013-11-02 21:07:30 -07002211 if (!ppgtt)
2212 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002213
Ben Widawsky77df6772013-11-02 21:07:30 -07002214 for_each_ring(ring, dev_priv, unused) {
2215 seq_printf(m, "%s\n", ring->name);
2216 for (i = 0; i < 4; i++) {
2217 u32 offset = 0x270 + i * 8;
2218 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2219 pdp <<= 32;
2220 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002221 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002222 }
2223 }
2224}
2225
2226static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2227{
2228 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002229 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002230 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002231 int i;
2232
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002233 if (INTEL_INFO(dev)->gen == 6)
2234 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2235
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002236 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002237 seq_printf(m, "%s\n", ring->name);
2238 if (INTEL_INFO(dev)->gen == 7)
2239 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2240 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2241 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2242 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2243 }
2244 if (dev_priv->mm.aliasing_ppgtt) {
2245 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2246
Damien Lespiau267f0c92013-06-24 22:59:48 +01002247 seq_puts(m, "aliasing PPGTT:\n");
Ben Widawsky7324cc02015-02-24 16:22:35 +00002248 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002249
Ben Widawsky87d60b62013-12-06 14:11:29 -08002250 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002251 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002252
2253 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2254 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002255
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002256 seq_printf(m, "proc: %s\n",
2257 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002258 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002259 }
2260 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002261}
2262
2263static int i915_ppgtt_info(struct seq_file *m, void *data)
2264{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002265 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002266 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002267 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002268
2269 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2270 if (ret)
2271 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002272 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002273
2274 if (INTEL_INFO(dev)->gen >= 8)
2275 gen8_ppgtt_info(m, dev);
2276 else if (INTEL_INFO(dev)->gen >= 6)
2277 gen6_ppgtt_info(m, dev);
2278
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002279 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002280 mutex_unlock(&dev->struct_mutex);
2281
2282 return 0;
2283}
2284
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002285static int count_irq_waiters(struct drm_i915_private *i915)
2286{
2287 struct intel_engine_cs *ring;
2288 int count = 0;
2289 int i;
2290
2291 for_each_ring(ring, i915, i)
2292 count += ring->irq_refcount;
2293
2294 return count;
2295}
2296
Chris Wilson1854d5c2015-04-07 16:20:32 +01002297static int i915_rps_boost_info(struct seq_file *m, void *data)
2298{
2299 struct drm_info_node *node = m->private;
2300 struct drm_device *dev = node->minor->dev;
2301 struct drm_i915_private *dev_priv = dev->dev_private;
2302 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002303
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002304 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2305 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2306 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2307 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2308 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2309 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2310 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2311 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2312 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002313 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002314 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2315 struct drm_i915_file_private *file_priv = file->driver_priv;
2316 struct task_struct *task;
2317
2318 rcu_read_lock();
2319 task = pid_task(file->pid, PIDTYPE_PID);
2320 seq_printf(m, "%s [%d]: %d boosts%s\n",
2321 task ? task->comm : "<unknown>",
2322 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002323 file_priv->rps.boosts,
2324 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002325 rcu_read_unlock();
2326 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002327 seq_printf(m, "Semaphore boosts: %d%s\n",
2328 dev_priv->rps.semaphores.boosts,
2329 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2330 seq_printf(m, "MMIO flip boosts: %d%s\n",
2331 dev_priv->rps.mmioflips.boosts,
2332 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002333 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002334 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002335
Chris Wilson8d3afd72015-05-21 21:01:47 +01002336 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002337}
2338
Ben Widawsky63573eb2013-07-04 11:02:07 -07002339static int i915_llc(struct seq_file *m, void *data)
2340{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002341 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002342 struct drm_device *dev = node->minor->dev;
2343 struct drm_i915_private *dev_priv = dev->dev_private;
2344
2345 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2346 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2347 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2348
2349 return 0;
2350}
2351
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002352static int i915_edp_psr_status(struct seq_file *m, void *data)
2353{
2354 struct drm_info_node *node = m->private;
2355 struct drm_device *dev = node->minor->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002357 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002358 u32 stat[3];
2359 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002360 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002361
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002362 if (!HAS_PSR(dev)) {
2363 seq_puts(m, "PSR not supported\n");
2364 return 0;
2365 }
2366
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002367 intel_runtime_pm_get(dev_priv);
2368
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002369 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002370 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2371 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002372 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002373 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002374 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2375 dev_priv->psr.busy_frontbuffer_bits);
2376 seq_printf(m, "Re-enable work scheduled: %s\n",
2377 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002378
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002379 if (HAS_DDI(dev))
2380 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2381 else {
2382 for_each_pipe(dev_priv, pipe) {
2383 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2384 VLV_EDP_PSR_CURR_STATE_MASK;
2385 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2386 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2387 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002388 }
2389 }
2390 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002391
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002392 if (!HAS_DDI(dev))
2393 for_each_pipe(dev_priv, pipe) {
2394 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2395 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2396 seq_printf(m, " pipe %c", pipe_name(pipe));
2397 }
2398 seq_puts(m, "\n");
2399
2400 /* CHV PSR has no kind of performance counter */
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002401 if (HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002402 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2403 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002404
2405 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2406 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002407 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002408
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002409 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002410 return 0;
2411}
2412
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002413static int i915_sink_crc(struct seq_file *m, void *data)
2414{
2415 struct drm_info_node *node = m->private;
2416 struct drm_device *dev = node->minor->dev;
2417 struct intel_encoder *encoder;
2418 struct intel_connector *connector;
2419 struct intel_dp *intel_dp = NULL;
2420 int ret;
2421 u8 crc[6];
2422
2423 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002424 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002425
2426 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2427 continue;
2428
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002429 if (!connector->base.encoder)
2430 continue;
2431
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002432 encoder = to_intel_encoder(connector->base.encoder);
2433 if (encoder->type != INTEL_OUTPUT_EDP)
2434 continue;
2435
2436 intel_dp = enc_to_intel_dp(&encoder->base);
2437
2438 ret = intel_dp_sink_crc(intel_dp, crc);
2439 if (ret)
2440 goto out;
2441
2442 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2443 crc[0], crc[1], crc[2],
2444 crc[3], crc[4], crc[5]);
2445 goto out;
2446 }
2447 ret = -ENODEV;
2448out:
2449 drm_modeset_unlock_all(dev);
2450 return ret;
2451}
2452
Jesse Barnesec013e72013-08-20 10:29:23 +01002453static int i915_energy_uJ(struct seq_file *m, void *data)
2454{
2455 struct drm_info_node *node = m->private;
2456 struct drm_device *dev = node->minor->dev;
2457 struct drm_i915_private *dev_priv = dev->dev_private;
2458 u64 power;
2459 u32 units;
2460
2461 if (INTEL_INFO(dev)->gen < 6)
2462 return -ENODEV;
2463
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002464 intel_runtime_pm_get(dev_priv);
2465
Jesse Barnesec013e72013-08-20 10:29:23 +01002466 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2467 power = (power & 0x1f00) >> 8;
2468 units = 1000000 / (1 << power); /* convert to uJ */
2469 power = I915_READ(MCH_SECP_NRG_STTS);
2470 power *= units;
2471
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002472 intel_runtime_pm_put(dev_priv);
2473
Jesse Barnesec013e72013-08-20 10:29:23 +01002474 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002475
2476 return 0;
2477}
2478
Damien Lespiau6455c872015-06-04 18:23:57 +01002479static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002480{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002481 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002482 struct drm_device *dev = node->minor->dev;
2483 struct drm_i915_private *dev_priv = dev->dev_private;
2484
Damien Lespiau6455c872015-06-04 18:23:57 +01002485 if (!HAS_RUNTIME_PM(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002486 seq_puts(m, "not supported\n");
2487 return 0;
2488 }
2489
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002490 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002491 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002492 yesno(!intel_irqs_enabled(dev_priv)));
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002493 seq_printf(m, "Usage count: %d\n",
2494 atomic_read(&dev->dev->power.usage_count));
Paulo Zanoni371db662013-08-19 13:18:10 -03002495
Jesse Barnesec013e72013-08-20 10:29:23 +01002496 return 0;
2497}
2498
Imre Deak1da51582013-11-25 17:15:35 +02002499static const char *power_domain_str(enum intel_display_power_domain domain)
2500{
2501 switch (domain) {
2502 case POWER_DOMAIN_PIPE_A:
2503 return "PIPE_A";
2504 case POWER_DOMAIN_PIPE_B:
2505 return "PIPE_B";
2506 case POWER_DOMAIN_PIPE_C:
2507 return "PIPE_C";
2508 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2509 return "PIPE_A_PANEL_FITTER";
2510 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2511 return "PIPE_B_PANEL_FITTER";
2512 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2513 return "PIPE_C_PANEL_FITTER";
2514 case POWER_DOMAIN_TRANSCODER_A:
2515 return "TRANSCODER_A";
2516 case POWER_DOMAIN_TRANSCODER_B:
2517 return "TRANSCODER_B";
2518 case POWER_DOMAIN_TRANSCODER_C:
2519 return "TRANSCODER_C";
2520 case POWER_DOMAIN_TRANSCODER_EDP:
2521 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002522 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2523 return "PORT_DDI_A_2_LANES";
2524 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2525 return "PORT_DDI_A_4_LANES";
2526 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2527 return "PORT_DDI_B_2_LANES";
2528 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2529 return "PORT_DDI_B_4_LANES";
2530 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2531 return "PORT_DDI_C_2_LANES";
2532 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2533 return "PORT_DDI_C_4_LANES";
2534 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2535 return "PORT_DDI_D_2_LANES";
2536 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2537 return "PORT_DDI_D_4_LANES";
2538 case POWER_DOMAIN_PORT_DSI:
2539 return "PORT_DSI";
2540 case POWER_DOMAIN_PORT_CRT:
2541 return "PORT_CRT";
2542 case POWER_DOMAIN_PORT_OTHER:
2543 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002544 case POWER_DOMAIN_VGA:
2545 return "VGA";
2546 case POWER_DOMAIN_AUDIO:
2547 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002548 case POWER_DOMAIN_PLLS:
2549 return "PLLS";
Satheeshakrishna M14071212015-01-16 15:57:51 +00002550 case POWER_DOMAIN_AUX_A:
2551 return "AUX_A";
2552 case POWER_DOMAIN_AUX_B:
2553 return "AUX_B";
2554 case POWER_DOMAIN_AUX_C:
2555 return "AUX_C";
2556 case POWER_DOMAIN_AUX_D:
2557 return "AUX_D";
Imre Deak1da51582013-11-25 17:15:35 +02002558 case POWER_DOMAIN_INIT:
2559 return "INIT";
2560 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002561 MISSING_CASE(domain);
Imre Deak1da51582013-11-25 17:15:35 +02002562 return "?";
2563 }
2564}
2565
2566static int i915_power_domain_info(struct seq_file *m, void *unused)
2567{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002568 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002569 struct drm_device *dev = node->minor->dev;
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2572 int i;
2573
2574 mutex_lock(&power_domains->lock);
2575
2576 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2577 for (i = 0; i < power_domains->power_well_count; i++) {
2578 struct i915_power_well *power_well;
2579 enum intel_display_power_domain power_domain;
2580
2581 power_well = &power_domains->power_wells[i];
2582 seq_printf(m, "%-25s %d\n", power_well->name,
2583 power_well->count);
2584
2585 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2586 power_domain++) {
2587 if (!(BIT(power_domain) & power_well->domains))
2588 continue;
2589
2590 seq_printf(m, " %-23s %d\n",
2591 power_domain_str(power_domain),
2592 power_domains->domain_use_count[power_domain]);
2593 }
2594 }
2595
2596 mutex_unlock(&power_domains->lock);
2597
2598 return 0;
2599}
2600
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002601static void intel_seq_print_mode(struct seq_file *m, int tabs,
2602 struct drm_display_mode *mode)
2603{
2604 int i;
2605
2606 for (i = 0; i < tabs; i++)
2607 seq_putc(m, '\t');
2608
2609 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2610 mode->base.id, mode->name,
2611 mode->vrefresh, mode->clock,
2612 mode->hdisplay, mode->hsync_start,
2613 mode->hsync_end, mode->htotal,
2614 mode->vdisplay, mode->vsync_start,
2615 mode->vsync_end, mode->vtotal,
2616 mode->type, mode->flags);
2617}
2618
2619static void intel_encoder_info(struct seq_file *m,
2620 struct intel_crtc *intel_crtc,
2621 struct intel_encoder *intel_encoder)
2622{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002623 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002624 struct drm_device *dev = node->minor->dev;
2625 struct drm_crtc *crtc = &intel_crtc->base;
2626 struct intel_connector *intel_connector;
2627 struct drm_encoder *encoder;
2628
2629 encoder = &intel_encoder->base;
2630 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002631 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002632 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2633 struct drm_connector *connector = &intel_connector->base;
2634 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2635 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002636 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002637 drm_get_connector_status_name(connector->status));
2638 if (connector->status == connector_status_connected) {
2639 struct drm_display_mode *mode = &crtc->mode;
2640 seq_printf(m, ", mode:\n");
2641 intel_seq_print_mode(m, 2, mode);
2642 } else {
2643 seq_putc(m, '\n');
2644 }
2645 }
2646}
2647
2648static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2649{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002650 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002651 struct drm_device *dev = node->minor->dev;
2652 struct drm_crtc *crtc = &intel_crtc->base;
2653 struct intel_encoder *intel_encoder;
2654
Matt Roper5aa8a932014-06-16 10:12:55 -07002655 if (crtc->primary->fb)
2656 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2657 crtc->primary->fb->base.id, crtc->x, crtc->y,
2658 crtc->primary->fb->width, crtc->primary->fb->height);
2659 else
2660 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002661 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2662 intel_encoder_info(m, intel_crtc, intel_encoder);
2663}
2664
2665static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2666{
2667 struct drm_display_mode *mode = panel->fixed_mode;
2668
2669 seq_printf(m, "\tfixed mode:\n");
2670 intel_seq_print_mode(m, 2, mode);
2671}
2672
2673static void intel_dp_info(struct seq_file *m,
2674 struct intel_connector *intel_connector)
2675{
2676 struct intel_encoder *intel_encoder = intel_connector->encoder;
2677 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2678
2679 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2680 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2681 "no");
2682 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2683 intel_panel_info(m, &intel_connector->panel);
2684}
2685
2686static void intel_hdmi_info(struct seq_file *m,
2687 struct intel_connector *intel_connector)
2688{
2689 struct intel_encoder *intel_encoder = intel_connector->encoder;
2690 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2691
2692 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2693 "no");
2694}
2695
2696static void intel_lvds_info(struct seq_file *m,
2697 struct intel_connector *intel_connector)
2698{
2699 intel_panel_info(m, &intel_connector->panel);
2700}
2701
2702static void intel_connector_info(struct seq_file *m,
2703 struct drm_connector *connector)
2704{
2705 struct intel_connector *intel_connector = to_intel_connector(connector);
2706 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002707 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002708
2709 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002710 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002711 drm_get_connector_status_name(connector->status));
2712 if (connector->status == connector_status_connected) {
2713 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2714 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2715 connector->display_info.width_mm,
2716 connector->display_info.height_mm);
2717 seq_printf(m, "\tsubpixel order: %s\n",
2718 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2719 seq_printf(m, "\tCEA rev: %d\n",
2720 connector->display_info.cea_rev);
2721 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002722 if (intel_encoder) {
2723 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2724 intel_encoder->type == INTEL_OUTPUT_EDP)
2725 intel_dp_info(m, intel_connector);
2726 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2727 intel_hdmi_info(m, intel_connector);
2728 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2729 intel_lvds_info(m, intel_connector);
2730 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002731
Jesse Barnesf103fc72014-02-20 12:39:57 -08002732 seq_printf(m, "\tmodes:\n");
2733 list_for_each_entry(mode, &connector->modes, head)
2734 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002735}
2736
Chris Wilson065f2ec2014-03-12 09:13:13 +00002737static bool cursor_active(struct drm_device *dev, int pipe)
2738{
2739 struct drm_i915_private *dev_priv = dev->dev_private;
2740 u32 state;
2741
2742 if (IS_845G(dev) || IS_I865G(dev))
2743 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002744 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002745 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002746
2747 return state;
2748}
2749
2750static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2751{
2752 struct drm_i915_private *dev_priv = dev->dev_private;
2753 u32 pos;
2754
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002755 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002756
2757 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2758 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2759 *x = -*x;
2760
2761 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2762 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2763 *y = -*y;
2764
2765 return cursor_active(dev, pipe);
2766}
2767
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002768static int i915_display_info(struct seq_file *m, void *unused)
2769{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002770 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002771 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002772 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002773 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002774 struct drm_connector *connector;
2775
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002776 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002777 drm_modeset_lock_all(dev);
2778 seq_printf(m, "CRTC info\n");
2779 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002780 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002781 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02002782 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002783 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002784
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02002785 pipe_config = to_intel_crtc_state(crtc->base.state);
2786
Chris Wilson57127ef2014-07-04 08:20:11 +01002787 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002788 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02002789 yesno(pipe_config->base.active),
2790 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
2791 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002792 intel_crtc_info(m, crtc);
2793
Paulo Zanonia23dc652014-04-01 14:55:11 -03002794 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002795 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002796 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08002797 x, y, crtc->base.cursor->state->crtc_w,
2798 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01002799 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002800 }
Daniel Vettercace8412014-05-22 17:56:31 +02002801
2802 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2803 yesno(!crtc->cpu_fifo_underrun_disabled),
2804 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002805 }
2806
2807 seq_printf(m, "\n");
2808 seq_printf(m, "Connector info\n");
2809 seq_printf(m, "--------------\n");
2810 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2811 intel_connector_info(m, connector);
2812 }
2813 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002814 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002815
2816 return 0;
2817}
2818
Ben Widawskye04934c2014-06-30 09:53:42 -07002819static int i915_semaphore_status(struct seq_file *m, void *unused)
2820{
2821 struct drm_info_node *node = (struct drm_info_node *) m->private;
2822 struct drm_device *dev = node->minor->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_engine_cs *ring;
2825 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2826 int i, j, ret;
2827
2828 if (!i915_semaphore_is_enabled(dev)) {
2829 seq_puts(m, "Semaphores are disabled\n");
2830 return 0;
2831 }
2832
2833 ret = mutex_lock_interruptible(&dev->struct_mutex);
2834 if (ret)
2835 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002836 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002837
2838 if (IS_BROADWELL(dev)) {
2839 struct page *page;
2840 uint64_t *seqno;
2841
2842 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2843
2844 seqno = (uint64_t *)kmap_atomic(page);
2845 for_each_ring(ring, dev_priv, i) {
2846 uint64_t offset;
2847
2848 seq_printf(m, "%s\n", ring->name);
2849
2850 seq_puts(m, " Last signal:");
2851 for (j = 0; j < num_rings; j++) {
2852 offset = i * I915_NUM_RINGS + j;
2853 seq_printf(m, "0x%08llx (0x%02llx) ",
2854 seqno[offset], offset * 8);
2855 }
2856 seq_putc(m, '\n');
2857
2858 seq_puts(m, " Last wait: ");
2859 for (j = 0; j < num_rings; j++) {
2860 offset = i + (j * I915_NUM_RINGS);
2861 seq_printf(m, "0x%08llx (0x%02llx) ",
2862 seqno[offset], offset * 8);
2863 }
2864 seq_putc(m, '\n');
2865
2866 }
2867 kunmap_atomic(seqno);
2868 } else {
2869 seq_puts(m, " Last signal:");
2870 for_each_ring(ring, dev_priv, i)
2871 for (j = 0; j < num_rings; j++)
2872 seq_printf(m, "0x%08x\n",
2873 I915_READ(ring->semaphore.mbox.signal[j]));
2874 seq_putc(m, '\n');
2875 }
2876
2877 seq_puts(m, "\nSync seqno:\n");
2878 for_each_ring(ring, dev_priv, i) {
2879 for (j = 0; j < num_rings; j++) {
2880 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2881 }
2882 seq_putc(m, '\n');
2883 }
2884 seq_putc(m, '\n');
2885
Paulo Zanoni03872062014-07-09 14:31:57 -03002886 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002887 mutex_unlock(&dev->struct_mutex);
2888 return 0;
2889}
2890
Daniel Vetter728e29d2014-06-25 22:01:53 +03002891static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2892{
2893 struct drm_info_node *node = (struct drm_info_node *) m->private;
2894 struct drm_device *dev = node->minor->dev;
2895 struct drm_i915_private *dev_priv = dev->dev_private;
2896 int i;
2897
2898 drm_modeset_lock_all(dev);
2899 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2900 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2901
2902 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002903 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002904 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002905 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002906 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2907 seq_printf(m, " dpll_md: 0x%08x\n",
2908 pll->config.hw_state.dpll_md);
2909 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2910 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2911 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002912 }
2913 drm_modeset_unlock_all(dev);
2914
2915 return 0;
2916}
2917
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002918static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002919{
2920 int i;
2921 int ret;
2922 struct drm_info_node *node = (struct drm_info_node *) m->private;
2923 struct drm_device *dev = node->minor->dev;
2924 struct drm_i915_private *dev_priv = dev->dev_private;
2925
Arun Siluvery888b5992014-08-26 14:44:51 +01002926 ret = mutex_lock_interruptible(&dev->struct_mutex);
2927 if (ret)
2928 return ret;
2929
2930 intel_runtime_pm_get(dev_priv);
2931
Mika Kuoppala72253422014-10-07 17:21:26 +03002932 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2933 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002934 u32 addr, mask, value, read;
2935 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002936
Mika Kuoppala72253422014-10-07 17:21:26 +03002937 addr = dev_priv->workarounds.reg[i].addr;
2938 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002939 value = dev_priv->workarounds.reg[i].value;
2940 read = I915_READ(addr);
2941 ok = (value & mask) == (read & mask);
2942 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2943 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002944 }
2945
2946 intel_runtime_pm_put(dev_priv);
2947 mutex_unlock(&dev->struct_mutex);
2948
2949 return 0;
2950}
2951
Damien Lespiauc5511e42014-11-04 17:06:51 +00002952static int i915_ddb_info(struct seq_file *m, void *unused)
2953{
2954 struct drm_info_node *node = m->private;
2955 struct drm_device *dev = node->minor->dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957 struct skl_ddb_allocation *ddb;
2958 struct skl_ddb_entry *entry;
2959 enum pipe pipe;
2960 int plane;
2961
Damien Lespiau2fcffe12014-12-03 17:33:24 +00002962 if (INTEL_INFO(dev)->gen < 9)
2963 return 0;
2964
Damien Lespiauc5511e42014-11-04 17:06:51 +00002965 drm_modeset_lock_all(dev);
2966
2967 ddb = &dev_priv->wm.skl_hw.ddb;
2968
2969 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2970
2971 for_each_pipe(dev_priv, pipe) {
2972 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2973
Damien Lespiaudd740782015-02-28 14:54:08 +00002974 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00002975 entry = &ddb->plane[pipe][plane];
2976 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2977 entry->start, entry->end,
2978 skl_ddb_entry_size(entry));
2979 }
2980
2981 entry = &ddb->cursor[pipe];
2982 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2983 entry->end, skl_ddb_entry_size(entry));
2984 }
2985
2986 drm_modeset_unlock_all(dev);
2987
2988 return 0;
2989}
2990
Vandana Kannana54746e2015-03-03 20:53:10 +05302991static void drrs_status_per_crtc(struct seq_file *m,
2992 struct drm_device *dev, struct intel_crtc *intel_crtc)
2993{
2994 struct intel_encoder *intel_encoder;
2995 struct drm_i915_private *dev_priv = dev->dev_private;
2996 struct i915_drrs *drrs = &dev_priv->drrs;
2997 int vrefresh = 0;
2998
2999 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3000 /* Encoder connected on this CRTC */
3001 switch (intel_encoder->type) {
3002 case INTEL_OUTPUT_EDP:
3003 seq_puts(m, "eDP:\n");
3004 break;
3005 case INTEL_OUTPUT_DSI:
3006 seq_puts(m, "DSI:\n");
3007 break;
3008 case INTEL_OUTPUT_HDMI:
3009 seq_puts(m, "HDMI:\n");
3010 break;
3011 case INTEL_OUTPUT_DISPLAYPORT:
3012 seq_puts(m, "DP:\n");
3013 break;
3014 default:
3015 seq_printf(m, "Other encoder (id=%d).\n",
3016 intel_encoder->type);
3017 return;
3018 }
3019 }
3020
3021 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3022 seq_puts(m, "\tVBT: DRRS_type: Static");
3023 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3024 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3025 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3026 seq_puts(m, "\tVBT: DRRS_type: None");
3027 else
3028 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3029
3030 seq_puts(m, "\n\n");
3031
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003032 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303033 struct intel_panel *panel;
3034
3035 mutex_lock(&drrs->mutex);
3036 /* DRRS Supported */
3037 seq_puts(m, "\tDRRS Supported: Yes\n");
3038
3039 /* disable_drrs() will make drrs->dp NULL */
3040 if (!drrs->dp) {
3041 seq_puts(m, "Idleness DRRS: Disabled");
3042 mutex_unlock(&drrs->mutex);
3043 return;
3044 }
3045
3046 panel = &drrs->dp->attached_connector->panel;
3047 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3048 drrs->busy_frontbuffer_bits);
3049
3050 seq_puts(m, "\n\t\t");
3051 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3052 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3053 vrefresh = panel->fixed_mode->vrefresh;
3054 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3055 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3056 vrefresh = panel->downclock_mode->vrefresh;
3057 } else {
3058 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3059 drrs->refresh_rate_type);
3060 mutex_unlock(&drrs->mutex);
3061 return;
3062 }
3063 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3064
3065 seq_puts(m, "\n\t\t");
3066 mutex_unlock(&drrs->mutex);
3067 } else {
3068 /* DRRS not supported. Print the VBT parameter*/
3069 seq_puts(m, "\tDRRS Supported : No");
3070 }
3071 seq_puts(m, "\n");
3072}
3073
3074static int i915_drrs_status(struct seq_file *m, void *unused)
3075{
3076 struct drm_info_node *node = m->private;
3077 struct drm_device *dev = node->minor->dev;
3078 struct intel_crtc *intel_crtc;
3079 int active_crtc_cnt = 0;
3080
3081 for_each_intel_crtc(dev, intel_crtc) {
3082 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3083
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003084 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303085 active_crtc_cnt++;
3086 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3087
3088 drrs_status_per_crtc(m, dev, intel_crtc);
3089 }
3090
3091 drm_modeset_unlock(&intel_crtc->base.mutex);
3092 }
3093
3094 if (!active_crtc_cnt)
3095 seq_puts(m, "No active crtc found\n");
3096
3097 return 0;
3098}
3099
Damien Lespiau07144422013-10-15 18:55:40 +01003100struct pipe_crc_info {
3101 const char *name;
3102 struct drm_device *dev;
3103 enum pipe pipe;
3104};
3105
Dave Airlie11bed952014-05-12 15:22:27 +10003106static int i915_dp_mst_info(struct seq_file *m, void *unused)
3107{
3108 struct drm_info_node *node = (struct drm_info_node *) m->private;
3109 struct drm_device *dev = node->minor->dev;
3110 struct drm_encoder *encoder;
3111 struct intel_encoder *intel_encoder;
3112 struct intel_digital_port *intel_dig_port;
3113 drm_modeset_lock_all(dev);
3114 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3115 intel_encoder = to_intel_encoder(encoder);
3116 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3117 continue;
3118 intel_dig_port = enc_to_dig_port(encoder);
3119 if (!intel_dig_port->dp.can_mst)
3120 continue;
3121
3122 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3123 }
3124 drm_modeset_unlock_all(dev);
3125 return 0;
3126}
3127
Damien Lespiau07144422013-10-15 18:55:40 +01003128static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003129{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003130 struct pipe_crc_info *info = inode->i_private;
3131 struct drm_i915_private *dev_priv = info->dev->dev_private;
3132 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3133
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003134 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3135 return -ENODEV;
3136
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003137 spin_lock_irq(&pipe_crc->lock);
3138
3139 if (pipe_crc->opened) {
3140 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003141 return -EBUSY; /* already open */
3142 }
3143
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003144 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003145 filep->private_data = inode->i_private;
3146
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003147 spin_unlock_irq(&pipe_crc->lock);
3148
Damien Lespiau07144422013-10-15 18:55:40 +01003149 return 0;
3150}
3151
3152static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3153{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003154 struct pipe_crc_info *info = inode->i_private;
3155 struct drm_i915_private *dev_priv = info->dev->dev_private;
3156 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3157
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003158 spin_lock_irq(&pipe_crc->lock);
3159 pipe_crc->opened = false;
3160 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003161
Damien Lespiau07144422013-10-15 18:55:40 +01003162 return 0;
3163}
3164
3165/* (6 fields, 8 chars each, space separated (5) + '\n') */
3166#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3167/* account for \'0' */
3168#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3169
3170static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3171{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003172 assert_spin_locked(&pipe_crc->lock);
3173 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3174 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003175}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003176
Damien Lespiau07144422013-10-15 18:55:40 +01003177static ssize_t
3178i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3179 loff_t *pos)
3180{
3181 struct pipe_crc_info *info = filep->private_data;
3182 struct drm_device *dev = info->dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
3184 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3185 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003186 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003187 ssize_t bytes_read;
3188
3189 /*
3190 * Don't allow user space to provide buffers not big enough to hold
3191 * a line of data.
3192 */
3193 if (count < PIPE_CRC_LINE_LEN)
3194 return -EINVAL;
3195
3196 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3197 return 0;
3198
3199 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003200 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003201 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003202 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003203
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003204 if (filep->f_flags & O_NONBLOCK) {
3205 spin_unlock_irq(&pipe_crc->lock);
3206 return -EAGAIN;
3207 }
3208
3209 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3210 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3211 if (ret) {
3212 spin_unlock_irq(&pipe_crc->lock);
3213 return ret;
3214 }
Damien Lespiau07144422013-10-15 18:55:40 +01003215 }
3216
3217 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003218 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003219
Damien Lespiau07144422013-10-15 18:55:40 +01003220 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003221 while (n_entries > 0) {
3222 struct intel_pipe_crc_entry *entry =
3223 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003224 int ret;
3225
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003226 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3227 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3228 break;
3229
3230 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3231 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3232
Damien Lespiau07144422013-10-15 18:55:40 +01003233 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3234 "%8u %8x %8x %8x %8x %8x\n",
3235 entry->frame, entry->crc[0],
3236 entry->crc[1], entry->crc[2],
3237 entry->crc[3], entry->crc[4]);
3238
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003239 spin_unlock_irq(&pipe_crc->lock);
3240
3241 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003242 if (ret == PIPE_CRC_LINE_LEN)
3243 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003244
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003245 user_buf += PIPE_CRC_LINE_LEN;
3246 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003247
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003248 spin_lock_irq(&pipe_crc->lock);
3249 }
3250
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003251 spin_unlock_irq(&pipe_crc->lock);
3252
Damien Lespiau07144422013-10-15 18:55:40 +01003253 return bytes_read;
3254}
3255
3256static const struct file_operations i915_pipe_crc_fops = {
3257 .owner = THIS_MODULE,
3258 .open = i915_pipe_crc_open,
3259 .read = i915_pipe_crc_read,
3260 .release = i915_pipe_crc_release,
3261};
3262
3263static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3264 {
3265 .name = "i915_pipe_A_crc",
3266 .pipe = PIPE_A,
3267 },
3268 {
3269 .name = "i915_pipe_B_crc",
3270 .pipe = PIPE_B,
3271 },
3272 {
3273 .name = "i915_pipe_C_crc",
3274 .pipe = PIPE_C,
3275 },
3276};
3277
3278static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3279 enum pipe pipe)
3280{
3281 struct drm_device *dev = minor->dev;
3282 struct dentry *ent;
3283 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3284
3285 info->dev = dev;
3286 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3287 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003288 if (!ent)
3289 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003290
3291 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003292}
3293
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003294static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003295 "none",
3296 "plane1",
3297 "plane2",
3298 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003299 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003300 "TV",
3301 "DP-B",
3302 "DP-C",
3303 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003304 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003305};
3306
3307static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3308{
3309 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3310 return pipe_crc_sources[source];
3311}
3312
Damien Lespiaubd9db022013-10-15 18:55:36 +01003313static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003314{
3315 struct drm_device *dev = m->private;
3316 struct drm_i915_private *dev_priv = dev->dev_private;
3317 int i;
3318
3319 for (i = 0; i < I915_MAX_PIPES; i++)
3320 seq_printf(m, "%c %s\n", pipe_name(i),
3321 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3322
3323 return 0;
3324}
3325
Damien Lespiaubd9db022013-10-15 18:55:36 +01003326static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003327{
3328 struct drm_device *dev = inode->i_private;
3329
Damien Lespiaubd9db022013-10-15 18:55:36 +01003330 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003331}
3332
Daniel Vetter46a19182013-11-01 10:50:20 +01003333static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003334 uint32_t *val)
3335{
Daniel Vetter46a19182013-11-01 10:50:20 +01003336 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3337 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3338
3339 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003340 case INTEL_PIPE_CRC_SOURCE_PIPE:
3341 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3342 break;
3343 case INTEL_PIPE_CRC_SOURCE_NONE:
3344 *val = 0;
3345 break;
3346 default:
3347 return -EINVAL;
3348 }
3349
3350 return 0;
3351}
3352
Daniel Vetter46a19182013-11-01 10:50:20 +01003353static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3354 enum intel_pipe_crc_source *source)
3355{
3356 struct intel_encoder *encoder;
3357 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003358 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003359 int ret = 0;
3360
3361 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3362
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003363 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003364 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003365 if (!encoder->base.crtc)
3366 continue;
3367
3368 crtc = to_intel_crtc(encoder->base.crtc);
3369
3370 if (crtc->pipe != pipe)
3371 continue;
3372
3373 switch (encoder->type) {
3374 case INTEL_OUTPUT_TVOUT:
3375 *source = INTEL_PIPE_CRC_SOURCE_TV;
3376 break;
3377 case INTEL_OUTPUT_DISPLAYPORT:
3378 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003379 dig_port = enc_to_dig_port(&encoder->base);
3380 switch (dig_port->port) {
3381 case PORT_B:
3382 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3383 break;
3384 case PORT_C:
3385 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3386 break;
3387 case PORT_D:
3388 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3389 break;
3390 default:
3391 WARN(1, "nonexisting DP port %c\n",
3392 port_name(dig_port->port));
3393 break;
3394 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003395 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003396 default:
3397 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003398 }
3399 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003400 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003401
3402 return ret;
3403}
3404
3405static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3406 enum pipe pipe,
3407 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003408 uint32_t *val)
3409{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 bool need_stable_symbols = false;
3412
Daniel Vetter46a19182013-11-01 10:50:20 +01003413 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3414 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3415 if (ret)
3416 return ret;
3417 }
3418
3419 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003420 case INTEL_PIPE_CRC_SOURCE_PIPE:
3421 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3422 break;
3423 case INTEL_PIPE_CRC_SOURCE_DP_B:
3424 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003425 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003426 break;
3427 case INTEL_PIPE_CRC_SOURCE_DP_C:
3428 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003429 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003430 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003431 case INTEL_PIPE_CRC_SOURCE_DP_D:
3432 if (!IS_CHERRYVIEW(dev))
3433 return -EINVAL;
3434 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3435 need_stable_symbols = true;
3436 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003437 case INTEL_PIPE_CRC_SOURCE_NONE:
3438 *val = 0;
3439 break;
3440 default:
3441 return -EINVAL;
3442 }
3443
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003444 /*
3445 * When the pipe CRC tap point is after the transcoders we need
3446 * to tweak symbol-level features to produce a deterministic series of
3447 * symbols for a given frame. We need to reset those features only once
3448 * a frame (instead of every nth symbol):
3449 * - DC-balance: used to ensure a better clock recovery from the data
3450 * link (SDVO)
3451 * - DisplayPort scrambling: used for EMI reduction
3452 */
3453 if (need_stable_symbols) {
3454 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3455
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003456 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003457 switch (pipe) {
3458 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003459 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003460 break;
3461 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003462 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003463 break;
3464 case PIPE_C:
3465 tmp |= PIPE_C_SCRAMBLE_RESET;
3466 break;
3467 default:
3468 return -EINVAL;
3469 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003470 I915_WRITE(PORT_DFT2_G4X, tmp);
3471 }
3472
Daniel Vetter7ac01292013-10-18 16:37:06 +02003473 return 0;
3474}
3475
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003476static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003477 enum pipe pipe,
3478 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003479 uint32_t *val)
3480{
Daniel Vetter84093602013-11-01 10:50:21 +01003481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 bool need_stable_symbols = false;
3483
Daniel Vetter46a19182013-11-01 10:50:20 +01003484 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3485 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3486 if (ret)
3487 return ret;
3488 }
3489
3490 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003491 case INTEL_PIPE_CRC_SOURCE_PIPE:
3492 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3493 break;
3494 case INTEL_PIPE_CRC_SOURCE_TV:
3495 if (!SUPPORTS_TV(dev))
3496 return -EINVAL;
3497 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3498 break;
3499 case INTEL_PIPE_CRC_SOURCE_DP_B:
3500 if (!IS_G4X(dev))
3501 return -EINVAL;
3502 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003503 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003504 break;
3505 case INTEL_PIPE_CRC_SOURCE_DP_C:
3506 if (!IS_G4X(dev))
3507 return -EINVAL;
3508 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003509 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003510 break;
3511 case INTEL_PIPE_CRC_SOURCE_DP_D:
3512 if (!IS_G4X(dev))
3513 return -EINVAL;
3514 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003515 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003516 break;
3517 case INTEL_PIPE_CRC_SOURCE_NONE:
3518 *val = 0;
3519 break;
3520 default:
3521 return -EINVAL;
3522 }
3523
Daniel Vetter84093602013-11-01 10:50:21 +01003524 /*
3525 * When the pipe CRC tap point is after the transcoders we need
3526 * to tweak symbol-level features to produce a deterministic series of
3527 * symbols for a given frame. We need to reset those features only once
3528 * a frame (instead of every nth symbol):
3529 * - DC-balance: used to ensure a better clock recovery from the data
3530 * link (SDVO)
3531 * - DisplayPort scrambling: used for EMI reduction
3532 */
3533 if (need_stable_symbols) {
3534 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3535
3536 WARN_ON(!IS_G4X(dev));
3537
3538 I915_WRITE(PORT_DFT_I9XX,
3539 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3540
3541 if (pipe == PIPE_A)
3542 tmp |= PIPE_A_SCRAMBLE_RESET;
3543 else
3544 tmp |= PIPE_B_SCRAMBLE_RESET;
3545
3546 I915_WRITE(PORT_DFT2_G4X, tmp);
3547 }
3548
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003549 return 0;
3550}
3551
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003552static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3553 enum pipe pipe)
3554{
3555 struct drm_i915_private *dev_priv = dev->dev_private;
3556 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3557
Ville Syrjäläeb736672014-12-09 21:28:28 +02003558 switch (pipe) {
3559 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003560 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003561 break;
3562 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003563 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003564 break;
3565 case PIPE_C:
3566 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3567 break;
3568 default:
3569 return;
3570 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003571 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3572 tmp &= ~DC_BALANCE_RESET_VLV;
3573 I915_WRITE(PORT_DFT2_G4X, tmp);
3574
3575}
3576
Daniel Vetter84093602013-11-01 10:50:21 +01003577static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3578 enum pipe pipe)
3579{
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3582
3583 if (pipe == PIPE_A)
3584 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3585 else
3586 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3587 I915_WRITE(PORT_DFT2_G4X, tmp);
3588
3589 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3590 I915_WRITE(PORT_DFT_I9XX,
3591 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3592 }
3593}
3594
Daniel Vetter46a19182013-11-01 10:50:20 +01003595static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003596 uint32_t *val)
3597{
Daniel Vetter46a19182013-11-01 10:50:20 +01003598 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3599 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3600
3601 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003602 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3603 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3604 break;
3605 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3606 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3607 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003608 case INTEL_PIPE_CRC_SOURCE_PIPE:
3609 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3610 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003611 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003612 *val = 0;
3613 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003614 default:
3615 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003616 }
3617
3618 return 0;
3619}
3620
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003621static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3622{
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 struct intel_crtc *crtc =
3625 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003626 struct intel_crtc_state *pipe_config;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003627
3628 drm_modeset_lock_all(dev);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003629 pipe_config = to_intel_crtc_state(crtc->base.state);
3630
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003631 /*
3632 * If we use the eDP transcoder we need to make sure that we don't
3633 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3634 * relevant on hsw with pipe A when using the always-on power well
3635 * routing.
3636 */
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003637 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3638 !pipe_config->pch_pfit.enabled) {
3639 bool active = pipe_config->base.active;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003640
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003641 if (active) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003642 intel_crtc_control(&crtc->base, false);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003643 pipe_config = to_intel_crtc_state(crtc->base.state);
3644 }
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003645
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003646 pipe_config->pch_pfit.force_thru = true;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003647
3648 intel_display_power_get(dev_priv,
3649 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3650
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003651 if (active)
3652 intel_crtc_control(&crtc->base, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003653 }
3654 drm_modeset_unlock_all(dev);
3655}
3656
3657static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
3660 struct intel_crtc *crtc =
3661 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003662 struct intel_crtc_state *pipe_config;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003663
3664 drm_modeset_lock_all(dev);
3665 /*
3666 * If we use the eDP transcoder we need to make sure that we don't
3667 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3668 * relevant on hsw with pipe A when using the always-on power well
3669 * routing.
3670 */
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003671 pipe_config = to_intel_crtc_state(crtc->base.state);
3672 if (pipe_config->pch_pfit.force_thru) {
3673 bool active = pipe_config->base.active;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003674
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003675 if (active) {
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003676 intel_crtc_control(&crtc->base, false);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003677 pipe_config = to_intel_crtc_state(crtc->base.state);
3678 }
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003679
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003680 pipe_config->pch_pfit.force_thru = false;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003681
3682 intel_display_power_put(dev_priv,
3683 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003684
3685 if (active)
3686 intel_crtc_control(&crtc->base, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003687 }
3688 drm_modeset_unlock_all(dev);
3689}
3690
3691static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3692 enum pipe pipe,
3693 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003694 uint32_t *val)
3695{
Daniel Vetter46a19182013-11-01 10:50:20 +01003696 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3697 *source = INTEL_PIPE_CRC_SOURCE_PF;
3698
3699 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003700 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3701 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3702 break;
3703 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3704 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3705 break;
3706 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003707 if (IS_HASWELL(dev) && pipe == PIPE_A)
3708 hsw_trans_edp_pipe_A_crc_wa(dev);
3709
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003710 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3711 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003712 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003713 *val = 0;
3714 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003715 default:
3716 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003717 }
3718
3719 return 0;
3720}
3721
Daniel Vetter926321d2013-10-16 13:30:34 +02003722static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3723 enum intel_pipe_crc_source source)
3724{
3725 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003726 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003727 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3728 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003729 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003730 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003731
Damien Lespiaucc3da172013-10-15 18:55:31 +01003732 if (pipe_crc->source == source)
3733 return 0;
3734
Damien Lespiauae676fc2013-10-15 18:55:32 +01003735 /* forbid changing the source without going back to 'none' */
3736 if (pipe_crc->source && source)
3737 return -EINVAL;
3738
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003739 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3740 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3741 return -EIO;
3742 }
3743
Daniel Vetter52f843f2013-10-21 17:26:38 +02003744 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003745 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003746 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003747 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003748 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003749 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003750 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003751 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003752 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003753 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003754
3755 if (ret != 0)
3756 return ret;
3757
Damien Lespiau4b584362013-10-15 18:55:33 +01003758 /* none -> real source transition */
3759 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003760 struct intel_pipe_crc_entry *entries;
3761
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003762 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3763 pipe_name(pipe), pipe_crc_source_name(source));
3764
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02003765 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3766 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003767 GFP_KERNEL);
3768 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003769 return -ENOMEM;
3770
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003771 /*
3772 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3773 * enabled and disabled dynamically based on package C states,
3774 * user space can't make reliable use of the CRCs, so let's just
3775 * completely disable it.
3776 */
3777 hsw_disable_ips(crtc);
3778
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003779 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01003780 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02003781 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003782 pipe_crc->head = 0;
3783 pipe_crc->tail = 0;
3784 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003785 }
3786
Damien Lespiaucc3da172013-10-15 18:55:31 +01003787 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003788
Daniel Vetter926321d2013-10-16 13:30:34 +02003789 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3790 POSTING_READ(PIPE_CRC_CTL(pipe));
3791
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003792 /* real source -> none transition */
3793 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003794 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003795 struct intel_crtc *crtc =
3796 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003797
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003798 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3799 pipe_name(pipe));
3800
Daniel Vettera33d7102014-06-06 08:22:08 +02003801 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003802 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02003803 intel_wait_for_vblank(dev, pipe);
3804 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003805
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003806 spin_lock_irq(&pipe_crc->lock);
3807 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003808 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003809 pipe_crc->head = 0;
3810 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003811 spin_unlock_irq(&pipe_crc->lock);
3812
3813 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003814
3815 if (IS_G4X(dev))
3816 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003817 else if (IS_VALLEYVIEW(dev))
3818 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003819 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3820 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003821
3822 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003823 }
3824
Daniel Vetter926321d2013-10-16 13:30:34 +02003825 return 0;
3826}
3827
3828/*
3829 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003830 * command: wsp* object wsp+ name wsp+ source wsp*
3831 * object: 'pipe'
3832 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003833 * source: (none | plane1 | plane2 | pf)
3834 * wsp: (#0x20 | #0x9 | #0xA)+
3835 *
3836 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003837 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3838 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003839 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003840static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003841{
3842 int n_words = 0;
3843
3844 while (*buf) {
3845 char *end;
3846
3847 /* skip leading white space */
3848 buf = skip_spaces(buf);
3849 if (!*buf)
3850 break; /* end of buffer */
3851
3852 /* find end of word */
3853 for (end = buf; *end && !isspace(*end); end++)
3854 ;
3855
3856 if (n_words == max_words) {
3857 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3858 max_words);
3859 return -EINVAL; /* ran out of words[] before bytes */
3860 }
3861
3862 if (*end)
3863 *end++ = '\0';
3864 words[n_words++] = buf;
3865 buf = end;
3866 }
3867
3868 return n_words;
3869}
3870
Damien Lespiaub94dec82013-10-15 18:55:35 +01003871enum intel_pipe_crc_object {
3872 PIPE_CRC_OBJECT_PIPE,
3873};
3874
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003875static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003876 "pipe",
3877};
3878
3879static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003880display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003881{
3882 int i;
3883
3884 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3885 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003886 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003887 return 0;
3888 }
3889
3890 return -EINVAL;
3891}
3892
Damien Lespiaubd9db022013-10-15 18:55:36 +01003893static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003894{
3895 const char name = buf[0];
3896
3897 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3898 return -EINVAL;
3899
3900 *pipe = name - 'A';
3901
3902 return 0;
3903}
3904
3905static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003906display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003907{
3908 int i;
3909
3910 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3911 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003912 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003913 return 0;
3914 }
3915
3916 return -EINVAL;
3917}
3918
Damien Lespiaubd9db022013-10-15 18:55:36 +01003919static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003920{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003921#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003922 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003923 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003924 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003925 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003926 enum intel_pipe_crc_source source;
3927
Damien Lespiaubd9db022013-10-15 18:55:36 +01003928 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003929 if (n_words != N_WORDS) {
3930 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3931 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003932 return -EINVAL;
3933 }
3934
Damien Lespiaubd9db022013-10-15 18:55:36 +01003935 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003936 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003937 return -EINVAL;
3938 }
3939
Damien Lespiaubd9db022013-10-15 18:55:36 +01003940 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003941 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3942 return -EINVAL;
3943 }
3944
Damien Lespiaubd9db022013-10-15 18:55:36 +01003945 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003946 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003947 return -EINVAL;
3948 }
3949
3950 return pipe_crc_set_source(dev, pipe, source);
3951}
3952
Damien Lespiaubd9db022013-10-15 18:55:36 +01003953static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3954 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003955{
3956 struct seq_file *m = file->private_data;
3957 struct drm_device *dev = m->private;
3958 char *tmpbuf;
3959 int ret;
3960
3961 if (len == 0)
3962 return 0;
3963
3964 if (len > PAGE_SIZE - 1) {
3965 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3966 PAGE_SIZE);
3967 return -E2BIG;
3968 }
3969
3970 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3971 if (!tmpbuf)
3972 return -ENOMEM;
3973
3974 if (copy_from_user(tmpbuf, ubuf, len)) {
3975 ret = -EFAULT;
3976 goto out;
3977 }
3978 tmpbuf[len] = '\0';
3979
Damien Lespiaubd9db022013-10-15 18:55:36 +01003980 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003981
3982out:
3983 kfree(tmpbuf);
3984 if (ret < 0)
3985 return ret;
3986
3987 *offp += len;
3988 return len;
3989}
3990
Damien Lespiaubd9db022013-10-15 18:55:36 +01003991static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003992 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003993 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003994 .read = seq_read,
3995 .llseek = seq_lseek,
3996 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003997 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003998};
3999
Todd Previteeb3394fa2015-04-18 00:04:19 -07004000static ssize_t i915_displayport_test_active_write(struct file *file,
4001 const char __user *ubuf,
4002 size_t len, loff_t *offp)
4003{
4004 char *input_buffer;
4005 int status = 0;
4006 struct seq_file *m;
4007 struct drm_device *dev;
4008 struct drm_connector *connector;
4009 struct list_head *connector_list;
4010 struct intel_dp *intel_dp;
4011 int val = 0;
4012
4013 m = file->private_data;
4014 if (!m) {
4015 status = -ENODEV;
4016 return status;
4017 }
4018 dev = m->private;
4019
4020 if (!dev) {
4021 status = -ENODEV;
4022 return status;
4023 }
4024 connector_list = &dev->mode_config.connector_list;
4025
4026 if (len == 0)
4027 return 0;
4028
4029 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4030 if (!input_buffer)
4031 return -ENOMEM;
4032
4033 if (copy_from_user(input_buffer, ubuf, len)) {
4034 status = -EFAULT;
4035 goto out;
4036 }
4037
4038 input_buffer[len] = '\0';
4039 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4040
4041 list_for_each_entry(connector, connector_list, head) {
4042
4043 if (connector->connector_type !=
4044 DRM_MODE_CONNECTOR_DisplayPort)
4045 continue;
4046
4047 if (connector->connector_type ==
4048 DRM_MODE_CONNECTOR_DisplayPort &&
4049 connector->status == connector_status_connected &&
4050 connector->encoder != NULL) {
4051 intel_dp = enc_to_intel_dp(connector->encoder);
4052 status = kstrtoint(input_buffer, 10, &val);
4053 if (status < 0)
4054 goto out;
4055 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4056 /* To prevent erroneous activation of the compliance
4057 * testing code, only accept an actual value of 1 here
4058 */
4059 if (val == 1)
4060 intel_dp->compliance_test_active = 1;
4061 else
4062 intel_dp->compliance_test_active = 0;
4063 }
4064 }
4065out:
4066 kfree(input_buffer);
4067 if (status < 0)
4068 return status;
4069
4070 *offp += len;
4071 return len;
4072}
4073
4074static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4075{
4076 struct drm_device *dev = m->private;
4077 struct drm_connector *connector;
4078 struct list_head *connector_list = &dev->mode_config.connector_list;
4079 struct intel_dp *intel_dp;
4080
4081 if (!dev)
4082 return -ENODEV;
4083
4084 list_for_each_entry(connector, connector_list, head) {
4085
4086 if (connector->connector_type !=
4087 DRM_MODE_CONNECTOR_DisplayPort)
4088 continue;
4089
4090 if (connector->status == connector_status_connected &&
4091 connector->encoder != NULL) {
4092 intel_dp = enc_to_intel_dp(connector->encoder);
4093 if (intel_dp->compliance_test_active)
4094 seq_puts(m, "1");
4095 else
4096 seq_puts(m, "0");
4097 } else
4098 seq_puts(m, "0");
4099 }
4100
4101 return 0;
4102}
4103
4104static int i915_displayport_test_active_open(struct inode *inode,
4105 struct file *file)
4106{
4107 struct drm_device *dev = inode->i_private;
4108
4109 return single_open(file, i915_displayport_test_active_show, dev);
4110}
4111
4112static const struct file_operations i915_displayport_test_active_fops = {
4113 .owner = THIS_MODULE,
4114 .open = i915_displayport_test_active_open,
4115 .read = seq_read,
4116 .llseek = seq_lseek,
4117 .release = single_release,
4118 .write = i915_displayport_test_active_write
4119};
4120
4121static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4122{
4123 struct drm_device *dev = m->private;
4124 struct drm_connector *connector;
4125 struct list_head *connector_list = &dev->mode_config.connector_list;
4126 struct intel_dp *intel_dp;
4127
4128 if (!dev)
4129 return -ENODEV;
4130
4131 list_for_each_entry(connector, connector_list, head) {
4132
4133 if (connector->connector_type !=
4134 DRM_MODE_CONNECTOR_DisplayPort)
4135 continue;
4136
4137 if (connector->status == connector_status_connected &&
4138 connector->encoder != NULL) {
4139 intel_dp = enc_to_intel_dp(connector->encoder);
4140 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4141 } else
4142 seq_puts(m, "0");
4143 }
4144
4145 return 0;
4146}
4147static int i915_displayport_test_data_open(struct inode *inode,
4148 struct file *file)
4149{
4150 struct drm_device *dev = inode->i_private;
4151
4152 return single_open(file, i915_displayport_test_data_show, dev);
4153}
4154
4155static const struct file_operations i915_displayport_test_data_fops = {
4156 .owner = THIS_MODULE,
4157 .open = i915_displayport_test_data_open,
4158 .read = seq_read,
4159 .llseek = seq_lseek,
4160 .release = single_release
4161};
4162
4163static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4164{
4165 struct drm_device *dev = m->private;
4166 struct drm_connector *connector;
4167 struct list_head *connector_list = &dev->mode_config.connector_list;
4168 struct intel_dp *intel_dp;
4169
4170 if (!dev)
4171 return -ENODEV;
4172
4173 list_for_each_entry(connector, connector_list, head) {
4174
4175 if (connector->connector_type !=
4176 DRM_MODE_CONNECTOR_DisplayPort)
4177 continue;
4178
4179 if (connector->status == connector_status_connected &&
4180 connector->encoder != NULL) {
4181 intel_dp = enc_to_intel_dp(connector->encoder);
4182 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4183 } else
4184 seq_puts(m, "0");
4185 }
4186
4187 return 0;
4188}
4189
4190static int i915_displayport_test_type_open(struct inode *inode,
4191 struct file *file)
4192{
4193 struct drm_device *dev = inode->i_private;
4194
4195 return single_open(file, i915_displayport_test_type_show, dev);
4196}
4197
4198static const struct file_operations i915_displayport_test_type_fops = {
4199 .owner = THIS_MODULE,
4200 .open = i915_displayport_test_type_open,
4201 .read = seq_read,
4202 .llseek = seq_lseek,
4203 .release = single_release
4204};
4205
Damien Lespiau97e94b22014-11-04 17:06:50 +00004206static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004207{
4208 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01004209 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004210 int level;
4211
4212 drm_modeset_lock_all(dev);
4213
4214 for (level = 0; level < num_levels; level++) {
4215 unsigned int latency = wm[level];
4216
Damien Lespiau97e94b22014-11-04 17:06:50 +00004217 /*
4218 * - WM1+ latency values in 0.5us units
4219 * - latencies are in us on gen9
4220 */
4221 if (INTEL_INFO(dev)->gen >= 9)
4222 latency *= 10;
4223 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004224 latency *= 5;
4225
4226 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004227 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004228 }
4229
4230 drm_modeset_unlock_all(dev);
4231}
4232
4233static int pri_wm_latency_show(struct seq_file *m, void *data)
4234{
4235 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004236 struct drm_i915_private *dev_priv = dev->dev_private;
4237 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004238
Damien Lespiau97e94b22014-11-04 17:06:50 +00004239 if (INTEL_INFO(dev)->gen >= 9)
4240 latencies = dev_priv->wm.skl_latency;
4241 else
4242 latencies = to_i915(dev)->wm.pri_latency;
4243
4244 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004245
4246 return 0;
4247}
4248
4249static int spr_wm_latency_show(struct seq_file *m, void *data)
4250{
4251 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004252 struct drm_i915_private *dev_priv = dev->dev_private;
4253 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004254
Damien Lespiau97e94b22014-11-04 17:06:50 +00004255 if (INTEL_INFO(dev)->gen >= 9)
4256 latencies = dev_priv->wm.skl_latency;
4257 else
4258 latencies = to_i915(dev)->wm.spr_latency;
4259
4260 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004261
4262 return 0;
4263}
4264
4265static int cur_wm_latency_show(struct seq_file *m, void *data)
4266{
4267 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004268 struct drm_i915_private *dev_priv = dev->dev_private;
4269 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004270
Damien Lespiau97e94b22014-11-04 17:06:50 +00004271 if (INTEL_INFO(dev)->gen >= 9)
4272 latencies = dev_priv->wm.skl_latency;
4273 else
4274 latencies = to_i915(dev)->wm.cur_latency;
4275
4276 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004277
4278 return 0;
4279}
4280
4281static int pri_wm_latency_open(struct inode *inode, struct file *file)
4282{
4283 struct drm_device *dev = inode->i_private;
4284
Sonika Jindal9ad02572014-07-21 15:23:39 +05304285 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004286 return -ENODEV;
4287
4288 return single_open(file, pri_wm_latency_show, dev);
4289}
4290
4291static int spr_wm_latency_open(struct inode *inode, struct file *file)
4292{
4293 struct drm_device *dev = inode->i_private;
4294
Sonika Jindal9ad02572014-07-21 15:23:39 +05304295 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004296 return -ENODEV;
4297
4298 return single_open(file, spr_wm_latency_show, dev);
4299}
4300
4301static int cur_wm_latency_open(struct inode *inode, struct file *file)
4302{
4303 struct drm_device *dev = inode->i_private;
4304
Sonika Jindal9ad02572014-07-21 15:23:39 +05304305 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004306 return -ENODEV;
4307
4308 return single_open(file, cur_wm_latency_show, dev);
4309}
4310
4311static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004312 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004313{
4314 struct seq_file *m = file->private_data;
4315 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004316 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01004317 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004318 int level;
4319 int ret;
4320 char tmp[32];
4321
4322 if (len >= sizeof(tmp))
4323 return -EINVAL;
4324
4325 if (copy_from_user(tmp, ubuf, len))
4326 return -EFAULT;
4327
4328 tmp[len] = '\0';
4329
Damien Lespiau97e94b22014-11-04 17:06:50 +00004330 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4331 &new[0], &new[1], &new[2], &new[3],
4332 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004333 if (ret != num_levels)
4334 return -EINVAL;
4335
4336 drm_modeset_lock_all(dev);
4337
4338 for (level = 0; level < num_levels; level++)
4339 wm[level] = new[level];
4340
4341 drm_modeset_unlock_all(dev);
4342
4343 return len;
4344}
4345
4346
4347static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4348 size_t len, loff_t *offp)
4349{
4350 struct seq_file *m = file->private_data;
4351 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004352 struct drm_i915_private *dev_priv = dev->dev_private;
4353 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004354
Damien Lespiau97e94b22014-11-04 17:06:50 +00004355 if (INTEL_INFO(dev)->gen >= 9)
4356 latencies = dev_priv->wm.skl_latency;
4357 else
4358 latencies = to_i915(dev)->wm.pri_latency;
4359
4360 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004361}
4362
4363static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4364 size_t len, loff_t *offp)
4365{
4366 struct seq_file *m = file->private_data;
4367 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004368 struct drm_i915_private *dev_priv = dev->dev_private;
4369 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004370
Damien Lespiau97e94b22014-11-04 17:06:50 +00004371 if (INTEL_INFO(dev)->gen >= 9)
4372 latencies = dev_priv->wm.skl_latency;
4373 else
4374 latencies = to_i915(dev)->wm.spr_latency;
4375
4376 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004377}
4378
4379static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4380 size_t len, loff_t *offp)
4381{
4382 struct seq_file *m = file->private_data;
4383 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004384 struct drm_i915_private *dev_priv = dev->dev_private;
4385 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004386
Damien Lespiau97e94b22014-11-04 17:06:50 +00004387 if (INTEL_INFO(dev)->gen >= 9)
4388 latencies = dev_priv->wm.skl_latency;
4389 else
4390 latencies = to_i915(dev)->wm.cur_latency;
4391
4392 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004393}
4394
4395static const struct file_operations i915_pri_wm_latency_fops = {
4396 .owner = THIS_MODULE,
4397 .open = pri_wm_latency_open,
4398 .read = seq_read,
4399 .llseek = seq_lseek,
4400 .release = single_release,
4401 .write = pri_wm_latency_write
4402};
4403
4404static const struct file_operations i915_spr_wm_latency_fops = {
4405 .owner = THIS_MODULE,
4406 .open = spr_wm_latency_open,
4407 .read = seq_read,
4408 .llseek = seq_lseek,
4409 .release = single_release,
4410 .write = spr_wm_latency_write
4411};
4412
4413static const struct file_operations i915_cur_wm_latency_fops = {
4414 .owner = THIS_MODULE,
4415 .open = cur_wm_latency_open,
4416 .read = seq_read,
4417 .llseek = seq_lseek,
4418 .release = single_release,
4419 .write = cur_wm_latency_write
4420};
4421
Kees Cook647416f2013-03-10 14:10:06 -07004422static int
4423i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004424{
Kees Cook647416f2013-03-10 14:10:06 -07004425 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004427
Kees Cook647416f2013-03-10 14:10:06 -07004428 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004429
Kees Cook647416f2013-03-10 14:10:06 -07004430 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004431}
4432
Kees Cook647416f2013-03-10 14:10:06 -07004433static int
4434i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004435{
Kees Cook647416f2013-03-10 14:10:06 -07004436 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004437 struct drm_i915_private *dev_priv = dev->dev_private;
4438
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004439 /*
4440 * There is no safeguard against this debugfs entry colliding
4441 * with the hangcheck calling same i915_handle_error() in
4442 * parallel, causing an explosion. For now we assume that the
4443 * test harness is responsible enough not to inject gpu hangs
4444 * while it is writing to 'i915_wedged'
4445 */
4446
4447 if (i915_reset_in_progress(&dev_priv->gpu_error))
4448 return -EAGAIN;
4449
Imre Deakd46c0512014-04-14 20:24:27 +03004450 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004451
Mika Kuoppala58174462014-02-25 17:11:26 +02004452 i915_handle_error(dev, val,
4453 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004454
4455 intel_runtime_pm_put(dev_priv);
4456
Kees Cook647416f2013-03-10 14:10:06 -07004457 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004458}
4459
Kees Cook647416f2013-03-10 14:10:06 -07004460DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4461 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004462 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004463
Kees Cook647416f2013-03-10 14:10:06 -07004464static int
4465i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004466{
Kees Cook647416f2013-03-10 14:10:06 -07004467 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004469
Kees Cook647416f2013-03-10 14:10:06 -07004470 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004471
Kees Cook647416f2013-03-10 14:10:06 -07004472 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004473}
4474
Kees Cook647416f2013-03-10 14:10:06 -07004475static int
4476i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004477{
Kees Cook647416f2013-03-10 14:10:06 -07004478 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004479 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004480 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004481
Kees Cook647416f2013-03-10 14:10:06 -07004482 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004483
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004484 ret = mutex_lock_interruptible(&dev->struct_mutex);
4485 if (ret)
4486 return ret;
4487
Daniel Vetter99584db2012-11-14 17:14:04 +01004488 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004489 mutex_unlock(&dev->struct_mutex);
4490
Kees Cook647416f2013-03-10 14:10:06 -07004491 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004492}
4493
Kees Cook647416f2013-03-10 14:10:06 -07004494DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4495 i915_ring_stop_get, i915_ring_stop_set,
4496 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004497
Chris Wilson094f9a52013-09-25 17:34:55 +01004498static int
4499i915_ring_missed_irq_get(void *data, u64 *val)
4500{
4501 struct drm_device *dev = data;
4502 struct drm_i915_private *dev_priv = dev->dev_private;
4503
4504 *val = dev_priv->gpu_error.missed_irq_rings;
4505 return 0;
4506}
4507
4508static int
4509i915_ring_missed_irq_set(void *data, u64 val)
4510{
4511 struct drm_device *dev = data;
4512 struct drm_i915_private *dev_priv = dev->dev_private;
4513 int ret;
4514
4515 /* Lock against concurrent debugfs callers */
4516 ret = mutex_lock_interruptible(&dev->struct_mutex);
4517 if (ret)
4518 return ret;
4519 dev_priv->gpu_error.missed_irq_rings = val;
4520 mutex_unlock(&dev->struct_mutex);
4521
4522 return 0;
4523}
4524
4525DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4526 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4527 "0x%08llx\n");
4528
4529static int
4530i915_ring_test_irq_get(void *data, u64 *val)
4531{
4532 struct drm_device *dev = data;
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534
4535 *val = dev_priv->gpu_error.test_irq_rings;
4536
4537 return 0;
4538}
4539
4540static int
4541i915_ring_test_irq_set(void *data, u64 val)
4542{
4543 struct drm_device *dev = data;
4544 struct drm_i915_private *dev_priv = dev->dev_private;
4545 int ret;
4546
4547 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4548
4549 /* Lock against concurrent debugfs callers */
4550 ret = mutex_lock_interruptible(&dev->struct_mutex);
4551 if (ret)
4552 return ret;
4553
4554 dev_priv->gpu_error.test_irq_rings = val;
4555 mutex_unlock(&dev->struct_mutex);
4556
4557 return 0;
4558}
4559
4560DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4561 i915_ring_test_irq_get, i915_ring_test_irq_set,
4562 "0x%08llx\n");
4563
Chris Wilsondd624af2013-01-15 12:39:35 +00004564#define DROP_UNBOUND 0x1
4565#define DROP_BOUND 0x2
4566#define DROP_RETIRE 0x4
4567#define DROP_ACTIVE 0x8
4568#define DROP_ALL (DROP_UNBOUND | \
4569 DROP_BOUND | \
4570 DROP_RETIRE | \
4571 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004572static int
4573i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004574{
Kees Cook647416f2013-03-10 14:10:06 -07004575 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004576
Kees Cook647416f2013-03-10 14:10:06 -07004577 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004578}
4579
Kees Cook647416f2013-03-10 14:10:06 -07004580static int
4581i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004582{
Kees Cook647416f2013-03-10 14:10:06 -07004583 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004584 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004585 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004586
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004587 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004588
4589 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4590 * on ioctls on -EAGAIN. */
4591 ret = mutex_lock_interruptible(&dev->struct_mutex);
4592 if (ret)
4593 return ret;
4594
4595 if (val & DROP_ACTIVE) {
4596 ret = i915_gpu_idle(dev);
4597 if (ret)
4598 goto unlock;
4599 }
4600
4601 if (val & (DROP_RETIRE | DROP_ACTIVE))
4602 i915_gem_retire_requests(dev);
4603
Chris Wilson21ab4e72014-09-09 11:16:08 +01004604 if (val & DROP_BOUND)
4605 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004606
Chris Wilson21ab4e72014-09-09 11:16:08 +01004607 if (val & DROP_UNBOUND)
4608 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004609
4610unlock:
4611 mutex_unlock(&dev->struct_mutex);
4612
Kees Cook647416f2013-03-10 14:10:06 -07004613 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004614}
4615
Kees Cook647416f2013-03-10 14:10:06 -07004616DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4617 i915_drop_caches_get, i915_drop_caches_set,
4618 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004619
Kees Cook647416f2013-03-10 14:10:06 -07004620static int
4621i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004622{
Kees Cook647416f2013-03-10 14:10:06 -07004623 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004624 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004625 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004626
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004627 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004628 return -ENODEV;
4629
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004630 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4631
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004632 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004633 if (ret)
4634 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004635
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004636 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004637 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004638
Kees Cook647416f2013-03-10 14:10:06 -07004639 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004640}
4641
Kees Cook647416f2013-03-10 14:10:06 -07004642static int
4643i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004644{
Kees Cook647416f2013-03-10 14:10:06 -07004645 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004646 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304647 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004648 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004649
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004650 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004651 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004652
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004653 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4654
Kees Cook647416f2013-03-10 14:10:06 -07004655 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004656
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004657 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004658 if (ret)
4659 return ret;
4660
Jesse Barnes358733e2011-07-27 11:53:01 -07004661 /*
4662 * Turbo will still be enabled, but won't go above the set value.
4663 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304664 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004665
Akash Goelbc4d91f2015-02-26 16:09:47 +05304666 hw_max = dev_priv->rps.max_freq;
4667 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004668
Ben Widawskyb39fb292014-03-19 18:31:11 -07004669 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004670 mutex_unlock(&dev_priv->rps.hw_lock);
4671 return -EINVAL;
4672 }
4673
Ben Widawskyb39fb292014-03-19 18:31:11 -07004674 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004675
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004676 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004677
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004678 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004679
Kees Cook647416f2013-03-10 14:10:06 -07004680 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004681}
4682
Kees Cook647416f2013-03-10 14:10:06 -07004683DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4684 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004685 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004686
Kees Cook647416f2013-03-10 14:10:06 -07004687static int
4688i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004689{
Kees Cook647416f2013-03-10 14:10:06 -07004690 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004691 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004692 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004693
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004694 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004695 return -ENODEV;
4696
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004697 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4698
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004699 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004700 if (ret)
4701 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004702
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004703 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004704 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004705
Kees Cook647416f2013-03-10 14:10:06 -07004706 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004707}
4708
Kees Cook647416f2013-03-10 14:10:06 -07004709static int
4710i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004711{
Kees Cook647416f2013-03-10 14:10:06 -07004712 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004713 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304714 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004715 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004716
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004717 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004718 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004719
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004720 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4721
Kees Cook647416f2013-03-10 14:10:06 -07004722 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004723
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004724 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004725 if (ret)
4726 return ret;
4727
Jesse Barnes1523c312012-05-25 12:34:54 -07004728 /*
4729 * Turbo will still be enabled, but won't go below the set value.
4730 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304731 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004732
Akash Goelbc4d91f2015-02-26 16:09:47 +05304733 hw_max = dev_priv->rps.max_freq;
4734 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004735
Ben Widawskyb39fb292014-03-19 18:31:11 -07004736 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004737 mutex_unlock(&dev_priv->rps.hw_lock);
4738 return -EINVAL;
4739 }
4740
Ben Widawskyb39fb292014-03-19 18:31:11 -07004741 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004742
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004743 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004744
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004745 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004746
Kees Cook647416f2013-03-10 14:10:06 -07004747 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004748}
4749
Kees Cook647416f2013-03-10 14:10:06 -07004750DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4751 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004752 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004753
Kees Cook647416f2013-03-10 14:10:06 -07004754static int
4755i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004756{
Kees Cook647416f2013-03-10 14:10:06 -07004757 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004759 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004760 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004761
Daniel Vetter004777c2012-08-09 15:07:01 +02004762 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4763 return -ENODEV;
4764
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004765 ret = mutex_lock_interruptible(&dev->struct_mutex);
4766 if (ret)
4767 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004768 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004769
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004770 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004771
4772 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004773 mutex_unlock(&dev_priv->dev->struct_mutex);
4774
Kees Cook647416f2013-03-10 14:10:06 -07004775 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004776
Kees Cook647416f2013-03-10 14:10:06 -07004777 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004778}
4779
Kees Cook647416f2013-03-10 14:10:06 -07004780static int
4781i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004782{
Kees Cook647416f2013-03-10 14:10:06 -07004783 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004784 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004785 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004786
Daniel Vetter004777c2012-08-09 15:07:01 +02004787 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4788 return -ENODEV;
4789
Kees Cook647416f2013-03-10 14:10:06 -07004790 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004791 return -EINVAL;
4792
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004793 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004794 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004795
4796 /* Update the cache sharing policy here as well */
4797 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4798 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4799 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4800 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4801
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004802 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004803 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004804}
4805
Kees Cook647416f2013-03-10 14:10:06 -07004806DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4807 i915_cache_sharing_get, i915_cache_sharing_set,
4808 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004809
Jeff McGee5d395252015-04-03 18:13:17 -07004810struct sseu_dev_status {
4811 unsigned int slice_total;
4812 unsigned int subslice_total;
4813 unsigned int subslice_per_slice;
4814 unsigned int eu_total;
4815 unsigned int eu_per_subslice;
4816};
4817
4818static void cherryview_sseu_device_status(struct drm_device *dev,
4819 struct sseu_dev_status *stat)
4820{
4821 struct drm_i915_private *dev_priv = dev->dev_private;
4822 const int ss_max = 2;
4823 int ss;
4824 u32 sig1[ss_max], sig2[ss_max];
4825
4826 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4827 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4828 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4829 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4830
4831 for (ss = 0; ss < ss_max; ss++) {
4832 unsigned int eu_cnt;
4833
4834 if (sig1[ss] & CHV_SS_PG_ENABLE)
4835 /* skip disabled subslice */
4836 continue;
4837
4838 stat->slice_total = 1;
4839 stat->subslice_per_slice++;
4840 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4841 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4842 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4843 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4844 stat->eu_total += eu_cnt;
4845 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4846 }
4847 stat->subslice_total = stat->subslice_per_slice;
4848}
4849
4850static void gen9_sseu_device_status(struct drm_device *dev,
4851 struct sseu_dev_status *stat)
4852{
4853 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004854 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004855 int s, ss;
4856 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4857
Jeff McGee1c046bc2015-04-03 18:13:18 -07004858 /* BXT has a single slice and at most 3 subslices. */
4859 if (IS_BROXTON(dev)) {
4860 s_max = 1;
4861 ss_max = 3;
4862 }
4863
4864 for (s = 0; s < s_max; s++) {
4865 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4866 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4867 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4868 }
4869
Jeff McGee5d395252015-04-03 18:13:17 -07004870 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4871 GEN9_PGCTL_SSA_EU19_ACK |
4872 GEN9_PGCTL_SSA_EU210_ACK |
4873 GEN9_PGCTL_SSA_EU311_ACK;
4874 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4875 GEN9_PGCTL_SSB_EU19_ACK |
4876 GEN9_PGCTL_SSB_EU210_ACK |
4877 GEN9_PGCTL_SSB_EU311_ACK;
4878
4879 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004880 unsigned int ss_cnt = 0;
4881
Jeff McGee5d395252015-04-03 18:13:17 -07004882 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4883 /* skip disabled slice */
4884 continue;
4885
4886 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004887
4888 if (IS_SKYLAKE(dev))
4889 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
4890
Jeff McGee5d395252015-04-03 18:13:17 -07004891 for (ss = 0; ss < ss_max; ss++) {
4892 unsigned int eu_cnt;
4893
Jeff McGee1c046bc2015-04-03 18:13:18 -07004894 if (IS_BROXTON(dev) &&
4895 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4896 /* skip disabled subslice */
4897 continue;
4898
4899 if (IS_BROXTON(dev))
4900 ss_cnt++;
4901
Jeff McGee5d395252015-04-03 18:13:17 -07004902 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4903 eu_mask[ss%2]);
4904 stat->eu_total += eu_cnt;
4905 stat->eu_per_subslice = max(stat->eu_per_subslice,
4906 eu_cnt);
4907 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004908
4909 stat->subslice_total += ss_cnt;
4910 stat->subslice_per_slice = max(stat->subslice_per_slice,
4911 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004912 }
4913}
4914
Jeff McGee38732182015-02-13 10:27:54 -06004915static int i915_sseu_status(struct seq_file *m, void *unused)
4916{
4917 struct drm_info_node *node = (struct drm_info_node *) m->private;
4918 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07004919 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06004920
Jeff McGee5575f032015-02-27 10:22:32 -08004921 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
Jeff McGee38732182015-02-13 10:27:54 -06004922 return -ENODEV;
4923
4924 seq_puts(m, "SSEU Device Info\n");
4925 seq_printf(m, " Available Slice Total: %u\n",
4926 INTEL_INFO(dev)->slice_total);
4927 seq_printf(m, " Available Subslice Total: %u\n",
4928 INTEL_INFO(dev)->subslice_total);
4929 seq_printf(m, " Available Subslice Per Slice: %u\n",
4930 INTEL_INFO(dev)->subslice_per_slice);
4931 seq_printf(m, " Available EU Total: %u\n",
4932 INTEL_INFO(dev)->eu_total);
4933 seq_printf(m, " Available EU Per Subslice: %u\n",
4934 INTEL_INFO(dev)->eu_per_subslice);
4935 seq_printf(m, " Has Slice Power Gating: %s\n",
4936 yesno(INTEL_INFO(dev)->has_slice_pg));
4937 seq_printf(m, " Has Subslice Power Gating: %s\n",
4938 yesno(INTEL_INFO(dev)->has_subslice_pg));
4939 seq_printf(m, " Has EU Power Gating: %s\n",
4940 yesno(INTEL_INFO(dev)->has_eu_pg));
4941
Jeff McGee7f992ab2015-02-13 10:27:55 -06004942 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07004943 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08004944 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07004945 cherryview_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004946 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07004947 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004948 }
Jeff McGee5d395252015-04-03 18:13:17 -07004949 seq_printf(m, " Enabled Slice Total: %u\n",
4950 stat.slice_total);
4951 seq_printf(m, " Enabled Subslice Total: %u\n",
4952 stat.subslice_total);
4953 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
4954 stat.subslice_per_slice);
4955 seq_printf(m, " Enabled EU Total: %u\n",
4956 stat.eu_total);
4957 seq_printf(m, " Enabled EU Per Subslice: %u\n",
4958 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004959
Jeff McGee38732182015-02-13 10:27:54 -06004960 return 0;
4961}
4962
Ben Widawsky6d794d42011-04-25 11:25:56 -07004963static int i915_forcewake_open(struct inode *inode, struct file *file)
4964{
4965 struct drm_device *dev = inode->i_private;
4966 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004967
Daniel Vetter075edca2012-01-24 09:44:28 +01004968 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004969 return 0;
4970
Chris Wilson6daccb02015-01-16 11:34:35 +02004971 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004972 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004973
4974 return 0;
4975}
4976
Ben Widawskyc43b5632012-04-16 14:07:40 -07004977static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004978{
4979 struct drm_device *dev = inode->i_private;
4980 struct drm_i915_private *dev_priv = dev->dev_private;
4981
Daniel Vetter075edca2012-01-24 09:44:28 +01004982 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004983 return 0;
4984
Mika Kuoppala59bad942015-01-16 11:34:40 +02004985 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004986 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004987
4988 return 0;
4989}
4990
4991static const struct file_operations i915_forcewake_fops = {
4992 .owner = THIS_MODULE,
4993 .open = i915_forcewake_open,
4994 .release = i915_forcewake_release,
4995};
4996
4997static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4998{
4999 struct drm_device *dev = minor->dev;
5000 struct dentry *ent;
5001
5002 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005003 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005004 root, dev,
5005 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005006 if (!ent)
5007 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005008
Ben Widawsky8eb57292011-05-11 15:10:58 -07005009 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005010}
5011
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005012static int i915_debugfs_create(struct dentry *root,
5013 struct drm_minor *minor,
5014 const char *name,
5015 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005016{
5017 struct drm_device *dev = minor->dev;
5018 struct dentry *ent;
5019
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005020 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005021 S_IRUGO | S_IWUSR,
5022 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005023 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005024 if (!ent)
5025 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005026
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005027 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005028}
5029
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005030static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005031 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005032 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005033 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005034 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005035 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005036 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005037 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005038 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005039 {"i915_gem_request", i915_gem_request_info, 0},
5040 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005041 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005042 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005043 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5044 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5045 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005046 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005047 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305048 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005049 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005050 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005051 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005052 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005053 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005054 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005055 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005056 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005057 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005058 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005059 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005060 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005061 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005062 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005063 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005064 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005065 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005066 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005067 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005068 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005069 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005070 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005071 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005072 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005073 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005074 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005075 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005076 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305077 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005078 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005079};
Ben Gamari27c202a2009-07-01 22:26:52 -04005080#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005081
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005082static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005083 const char *name;
5084 const struct file_operations *fops;
5085} i915_debugfs_files[] = {
5086 {"i915_wedged", &i915_wedged_fops},
5087 {"i915_max_freq", &i915_max_freq_fops},
5088 {"i915_min_freq", &i915_min_freq_fops},
5089 {"i915_cache_sharing", &i915_cache_sharing_fops},
5090 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005091 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5092 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005093 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5094 {"i915_error_state", &i915_error_state_fops},
5095 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005096 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005097 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5098 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5099 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005100 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005101 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5102 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5103 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005104};
5105
Damien Lespiau07144422013-10-15 18:55:40 +01005106void intel_display_crc_init(struct drm_device *dev)
5107{
5108 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005109 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005110
Damien Lespiau055e3932014-08-18 13:49:10 +01005111 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005112 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005113
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005114 pipe_crc->opened = false;
5115 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005116 init_waitqueue_head(&pipe_crc->wq);
5117 }
5118}
5119
Ben Gamari27c202a2009-07-01 22:26:52 -04005120int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005121{
Daniel Vetter34b96742013-07-04 20:49:44 +02005122 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005123
Ben Widawsky6d794d42011-04-25 11:25:56 -07005124 ret = i915_forcewake_create(minor->debugfs_root, minor);
5125 if (ret)
5126 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005127
Damien Lespiau07144422013-10-15 18:55:40 +01005128 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5129 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5130 if (ret)
5131 return ret;
5132 }
5133
Daniel Vetter34b96742013-07-04 20:49:44 +02005134 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5135 ret = i915_debugfs_create(minor->debugfs_root, minor,
5136 i915_debugfs_files[i].name,
5137 i915_debugfs_files[i].fops);
5138 if (ret)
5139 return ret;
5140 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005141
Ben Gamari27c202a2009-07-01 22:26:52 -04005142 return drm_debugfs_create_files(i915_debugfs_list,
5143 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005144 minor->debugfs_root, minor);
5145}
5146
Ben Gamari27c202a2009-07-01 22:26:52 -04005147void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005148{
Daniel Vetter34b96742013-07-04 20:49:44 +02005149 int i;
5150
Ben Gamari27c202a2009-07-01 22:26:52 -04005151 drm_debugfs_remove_files(i915_debugfs_list,
5152 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005153
Ben Widawsky6d794d42011-04-25 11:25:56 -07005154 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5155 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005156
Daniel Vettere309a992013-10-16 22:55:51 +02005157 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005158 struct drm_info_list *info_list =
5159 (struct drm_info_list *)&i915_pipe_crc_data[i];
5160
5161 drm_debugfs_remove_files(info_list, 1, minor);
5162 }
5163
Daniel Vetter34b96742013-07-04 20:49:44 +02005164 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5165 struct drm_info_list *info_list =
5166 (struct drm_info_list *) i915_debugfs_files[i].fops;
5167
5168 drm_debugfs_remove_files(info_list, 1, minor);
5169 }
Ben Gamari20172632009-02-17 20:08:50 -05005170}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005171
5172struct dpcd_block {
5173 /* DPCD dump start address. */
5174 unsigned int offset;
5175 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5176 unsigned int end;
5177 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5178 size_t size;
5179 /* Only valid for eDP. */
5180 bool edp;
5181};
5182
5183static const struct dpcd_block i915_dpcd_debug[] = {
5184 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5185 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5186 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5187 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5188 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5189 { .offset = DP_SET_POWER },
5190 { .offset = DP_EDP_DPCD_REV },
5191 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5192 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5193 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5194};
5195
5196static int i915_dpcd_show(struct seq_file *m, void *data)
5197{
5198 struct drm_connector *connector = m->private;
5199 struct intel_dp *intel_dp =
5200 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5201 uint8_t buf[16];
5202 ssize_t err;
5203 int i;
5204
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005205 if (connector->status != connector_status_connected)
5206 return -ENODEV;
5207
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005208 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5209 const struct dpcd_block *b = &i915_dpcd_debug[i];
5210 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5211
5212 if (b->edp &&
5213 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5214 continue;
5215
5216 /* low tech for now */
5217 if (WARN_ON(size > sizeof(buf)))
5218 continue;
5219
5220 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5221 if (err <= 0) {
5222 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5223 size, b->offset, err);
5224 continue;
5225 }
5226
5227 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005228 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005229
5230 return 0;
5231}
5232
5233static int i915_dpcd_open(struct inode *inode, struct file *file)
5234{
5235 return single_open(file, i915_dpcd_show, inode->i_private);
5236}
5237
5238static const struct file_operations i915_dpcd_fops = {
5239 .owner = THIS_MODULE,
5240 .open = i915_dpcd_open,
5241 .read = seq_read,
5242 .llseek = seq_lseek,
5243 .release = single_release,
5244};
5245
5246/**
5247 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5248 * @connector: pointer to a registered drm_connector
5249 *
5250 * Cleanup will be done by drm_connector_unregister() through a call to
5251 * drm_debugfs_connector_remove().
5252 *
5253 * Returns 0 on success, negative error codes on error.
5254 */
5255int i915_debugfs_connector_add(struct drm_connector *connector)
5256{
5257 struct dentry *root = connector->debugfs_entry;
5258
5259 /* The connector must have been registered beforehands. */
5260 if (!root)
5261 return -ENODEV;
5262
5263 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5264 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5265 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5266 &i915_dpcd_fops);
5267
5268 return 0;
5269}