blob: d67e18983a7d40538b5be1779fd51db9c8613d25 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18/* LCDC DRM driver, based on da8xx-fb */
19
Jyri Sarha103cd8b2015-02-10 14:13:23 +020020#include <linux/component.h>
Dave Gerlach416a07f2014-07-29 06:27:58 +000021#include <linux/pinctrl/consumer.h>
22#include <linux/suspend.h>
Jyri Sarhaedc43302015-12-30 17:40:24 +020023#include <drm/drm_atomic.h>
24#include <drm/drm_atomic_helper.h>
Masahiro Yamadabb2af9b2017-04-24 13:50:32 +090025#include <drm/drm_fb_helper.h>
Jyri Sarha103cd8b2015-02-10 14:13:23 +020026
Rob Clark16ea9752013-01-08 15:04:28 -060027#include "tilcdc_drv.h"
28#include "tilcdc_regs.h"
29#include "tilcdc_tfp410.h"
Rob Clark0d4bbaf2012-12-18 17:34:16 -060030#include "tilcdc_panel.h"
Jyri Sarha103cd8b2015-02-10 14:13:23 +020031#include "tilcdc_external.h"
Rob Clark16ea9752013-01-08 15:04:28 -060032
Rob Clark16ea9752013-01-08 15:04:28 -060033static LIST_HEAD(module_list);
34
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +030035static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
36
37static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
38 DRM_FORMAT_BGR888,
39 DRM_FORMAT_XBGR8888 };
40
41static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
42 DRM_FORMAT_RGB888,
43 DRM_FORMAT_XRGB8888 };
44
45static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
46 DRM_FORMAT_RGB888,
47 DRM_FORMAT_XRGB8888 };
48
Rob Clark16ea9752013-01-08 15:04:28 -060049void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
50 const struct tilcdc_module_ops *funcs)
51{
52 mod->name = name;
53 mod->funcs = funcs;
54 INIT_LIST_HEAD(&mod->list);
55 list_add(&mod->list, &module_list);
56}
57
58void tilcdc_module_cleanup(struct tilcdc_module *mod)
59{
60 list_del(&mod->list);
61}
62
63static struct of_device_id tilcdc_of_match[];
64
65static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020066 struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
Rob Clark16ea9752013-01-08 15:04:28 -060067{
68 return drm_fb_cma_create(dev, file_priv, mode_cmd);
69}
70
71static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
72{
73 struct tilcdc_drm_private *priv = dev->dev_private;
Markus Elfringc08448172014-11-19 17:05:20 +010074 drm_fbdev_cma_hotplug_event(priv->fbdev);
Rob Clark16ea9752013-01-08 15:04:28 -060075}
76
Wei Yongjun30457672016-09-10 12:32:57 +000077static int tilcdc_atomic_check(struct drm_device *dev,
78 struct drm_atomic_state *state)
Jyri Sarhaedc43302015-12-30 17:40:24 +020079{
80 int ret;
81
82 ret = drm_atomic_helper_check_modeset(dev, state);
83 if (ret)
84 return ret;
85
86 ret = drm_atomic_helper_check_planes(dev, state);
87 if (ret)
88 return ret;
89
90 /*
91 * tilcdc ->atomic_check can update ->mode_changed if pixel format
92 * changes, hence will we check modeset changes again.
93 */
94 ret = drm_atomic_helper_check_modeset(dev, state);
95 if (ret)
96 return ret;
97
98 return ret;
99}
100
101static int tilcdc_commit(struct drm_device *dev,
102 struct drm_atomic_state *state,
103 bool async)
104{
105 int ret;
106
107 ret = drm_atomic_helper_prepare_planes(dev, state);
108 if (ret)
109 return ret;
110
111 drm_atomic_helper_swap_state(state, true);
112
113 /*
114 * Everything below can be run asynchronously without the need to grab
115 * any modeset locks at all under one condition: It must be guaranteed
116 * that the asynchronous work has either been cancelled (if the driver
117 * supports it, which at least requires that the framebuffers get
118 * cleaned up with drm_atomic_helper_cleanup_planes()) or completed
119 * before the new state gets committed on the software side with
120 * drm_atomic_helper_swap_state().
121 *
122 * This scheme allows new atomic state updates to be prepared and
123 * checked in parallel to the asynchronous completion of the previous
124 * update. Which is important since compositors need to figure out the
125 * composition of the next frame right after having submitted the
126 * current layout.
127 */
128
129 drm_atomic_helper_commit_modeset_disables(dev, state);
130
Liu Ying2b58e982016-08-29 17:12:03 +0800131 drm_atomic_helper_commit_planes(dev, state, 0);
Jyri Sarhaedc43302015-12-30 17:40:24 +0200132
133 drm_atomic_helper_commit_modeset_enables(dev, state);
134
135 drm_atomic_helper_wait_for_vblanks(dev, state);
136
137 drm_atomic_helper_cleanup_planes(dev, state);
138
Jyri Sarhaedc43302015-12-30 17:40:24 +0200139 return 0;
140}
141
Rob Clark16ea9752013-01-08 15:04:28 -0600142static const struct drm_mode_config_funcs mode_config_funcs = {
143 .fb_create = tilcdc_fb_create,
144 .output_poll_changed = tilcdc_fb_output_poll_changed,
Jyri Sarhaedc43302015-12-30 17:40:24 +0200145 .atomic_check = tilcdc_atomic_check,
146 .atomic_commit = tilcdc_commit,
Rob Clark16ea9752013-01-08 15:04:28 -0600147};
148
Jyri Sarha9963d362016-11-15 22:56:46 +0200149static void modeset_init(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600150{
151 struct tilcdc_drm_private *priv = dev->dev_private;
152 struct tilcdc_module *mod;
153
Rob Clark16ea9752013-01-08 15:04:28 -0600154 list_for_each_entry(mod, &module_list, list) {
155 DBG("loading module: %s", mod->name);
156 mod->funcs->modeset_init(mod, dev);
157 }
158
Rob Clark16ea9752013-01-08 15:04:28 -0600159 dev->mode_config.min_width = 0;
160 dev->mode_config.min_height = 0;
161 dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
162 dev->mode_config.max_height = 2048;
163 dev->mode_config.funcs = &mode_config_funcs;
Rob Clark16ea9752013-01-08 15:04:28 -0600164}
165
166#ifdef CONFIG_CPU_FREQ
167static int cpufreq_transition(struct notifier_block *nb,
168 unsigned long val, void *data)
169{
170 struct tilcdc_drm_private *priv = container_of(nb,
171 struct tilcdc_drm_private, freq_transition);
Jyri Sarhaa6b7eba2016-09-05 20:39:32 +0300172
Jyri Sarha642e5162016-09-06 16:19:54 +0300173 if (val == CPUFREQ_POSTCHANGE)
174 tilcdc_crtc_update_clk(priv->crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600175
176 return 0;
177}
178#endif
179
180/*
181 * DRM operations:
182 */
183
Jyri Sarha923310b2016-10-17 17:53:33 +0300184static void tilcdc_fini(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600185{
186 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600187
Jyri Sarha9e79e062016-10-18 23:23:27 +0300188 if (priv->crtc)
Jyri Sarha2d53a182016-10-25 12:27:31 +0300189 tilcdc_crtc_shutdown(priv->crtc);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200190
Jyri Sarha9e79e062016-10-18 23:23:27 +0300191 if (priv->is_registered)
192 drm_dev_unregister(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300193
Rob Clark16ea9752013-01-08 15:04:28 -0600194 drm_kms_helper_poll_fini(dev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300195
196 if (priv->fbdev)
197 drm_fbdev_cma_fini(priv->fbdev);
198
Rob Clark16ea9752013-01-08 15:04:28 -0600199 drm_irq_uninstall(dev);
Jyri Sarha923310b2016-10-17 17:53:33 +0300200 drm_mode_config_cleanup(dev);
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200201 tilcdc_remove_external_device(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600202
203#ifdef CONFIG_CPU_FREQ
Jyri Sarha9e79e062016-10-18 23:23:27 +0300204 if (priv->freq_transition.notifier_call)
205 cpufreq_unregister_notifier(&priv->freq_transition,
206 CPUFREQ_TRANSITION_NOTIFIER);
Rob Clark16ea9752013-01-08 15:04:28 -0600207#endif
208
209 if (priv->clk)
210 clk_put(priv->clk);
211
212 if (priv->mmio)
213 iounmap(priv->mmio);
214
Jyri Sarha9e79e062016-10-18 23:23:27 +0300215 if (priv->wq) {
216 flush_workqueue(priv->wq);
217 destroy_workqueue(priv->wq);
218 }
Rob Clark16ea9752013-01-08 15:04:28 -0600219
220 dev->dev_private = NULL;
221
222 pm_runtime_disable(dev->dev);
223
Jyri Sarha923310b2016-10-17 17:53:33 +0300224 drm_dev_unref(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600225}
226
Jyri Sarha923310b2016-10-17 17:53:33 +0300227static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600228{
Jyri Sarha923310b2016-10-17 17:53:33 +0300229 struct drm_device *ddev;
230 struct platform_device *pdev = to_platform_device(dev);
231 struct device_node *node = dev->of_node;
Rob Clark16ea9752013-01-08 15:04:28 -0600232 struct tilcdc_drm_private *priv;
233 struct resource *res;
Benoit Parrotdc28aa02013-06-18 17:18:31 -0500234 u32 bpp = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600235 int ret;
236
Jyri Sarha923310b2016-10-17 17:53:33 +0300237 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Jyri Sarha514d1a12016-06-16 11:28:23 +0300238 if (!priv) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300239 dev_err(dev, "failed to allocate private data\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600240 return -ENOMEM;
241 }
242
Jyri Sarha923310b2016-10-17 17:53:33 +0300243 ddev = drm_dev_alloc(ddrv, dev);
244 if (IS_ERR(ddev))
245 return PTR_ERR(ddev);
246
Jyri Sarha923310b2016-10-17 17:53:33 +0300247 ddev->dev_private = priv;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300248 platform_set_drvdata(pdev, ddev);
249 drm_mode_config_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600250
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200251 priv->is_componentized =
Jyri Sarha923310b2016-10-17 17:53:33 +0300252 tilcdc_get_external_components(dev, NULL) > 0;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200253
Rob Clark16ea9752013-01-08 15:04:28 -0600254 priv->wq = alloc_ordered_workqueue("tilcdc", 0);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300255 if (!priv->wq) {
256 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300257 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300258 }
Rob Clark16ea9752013-01-08 15:04:28 -0600259
260 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
261 if (!res) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300262 dev_err(dev, "failed to get memory resource\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600263 ret = -EINVAL;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300264 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600265 }
266
267 priv->mmio = ioremap_nocache(res->start, resource_size(res));
268 if (!priv->mmio) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300269 dev_err(dev, "failed to ioremap\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600270 ret = -ENOMEM;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300271 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600272 }
273
Jyri Sarha923310b2016-10-17 17:53:33 +0300274 priv->clk = clk_get(dev, "fck");
Rob Clark16ea9752013-01-08 15:04:28 -0600275 if (IS_ERR(priv->clk)) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300276 dev_err(dev, "failed to get functional clock\n");
Rob Clark16ea9752013-01-08 15:04:28 -0600277 ret = -ENODEV;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300278 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600279 }
280
Rob Clark16ea9752013-01-08 15:04:28 -0600281#ifdef CONFIG_CPU_FREQ
Rob Clark16ea9752013-01-08 15:04:28 -0600282 priv->freq_transition.notifier_call = cpufreq_transition;
283 ret = cpufreq_register_notifier(&priv->freq_transition,
284 CPUFREQ_TRANSITION_NOTIFIER);
285 if (ret) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300286 dev_err(dev, "failed to register cpufreq notifier\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300287 priv->freq_transition.notifier_call = NULL;
288 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600289 }
290#endif
291
292 if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
Darren Etheridge4e564342013-06-21 13:52:23 -0500293 priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
294
295 DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
296
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100297 if (of_property_read_u32(node, "max-width", &priv->max_width))
Darren Etheridge4e564342013-06-21 13:52:23 -0500298 priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
299
300 DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
301
Bartosz Golaszewski0186fcc2016-11-28 12:37:23 +0100302 if (of_property_read_u32(node, "max-pixelclock",
Darren Etheridge4e564342013-06-21 13:52:23 -0500303 &priv->max_pixelclock))
304 priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
305
306 DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
Rob Clark16ea9752013-01-08 15:04:28 -0600307
Jyri Sarha923310b2016-10-17 17:53:33 +0300308 pm_runtime_enable(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600309
310 /* Determine LCD IP Version */
Jyri Sarha923310b2016-10-17 17:53:33 +0300311 pm_runtime_get_sync(dev);
312 switch (tilcdc_read(ddev, LCDC_PID_REG)) {
Rob Clark16ea9752013-01-08 15:04:28 -0600313 case 0x4c100102:
314 priv->rev = 1;
315 break;
316 case 0x4f200800:
317 case 0x4f201000:
318 priv->rev = 2;
319 break;
320 default:
Jyri Sarha923310b2016-10-17 17:53:33 +0300321 dev_warn(dev, "Unknown PID Reg value 0x%08x, "
322 "defaulting to LCD revision 1\n",
323 tilcdc_read(ddev, LCDC_PID_REG));
Rob Clark16ea9752013-01-08 15:04:28 -0600324 priv->rev = 1;
325 break;
326 }
327
Jyri Sarha923310b2016-10-17 17:53:33 +0300328 pm_runtime_put_sync(dev);
Rob Clark16ea9752013-01-08 15:04:28 -0600329
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300330 if (priv->rev == 1) {
331 DBG("Revision 1 LCDC supports only RGB565 format");
332 priv->pixelformats = tilcdc_rev1_formats;
333 priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300334 bpp = 16;
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300335 } else {
336 const char *str = "\0";
337
338 of_property_read_string(node, "blue-and-red-wiring", &str);
339 if (0 == strcmp(str, "crossed")) {
340 DBG("Configured for crossed blue and red wires");
341 priv->pixelformats = tilcdc_crossed_formats;
342 priv->num_pixelformats =
343 ARRAY_SIZE(tilcdc_crossed_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300344 bpp = 32; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300345 } else if (0 == strcmp(str, "straight")) {
346 DBG("Configured for straight blue and red wires");
347 priv->pixelformats = tilcdc_straight_formats;
348 priv->num_pixelformats =
349 ARRAY_SIZE(tilcdc_straight_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300350 bpp = 16; /* Choose bpp with RGB support for fbdef */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300351 } else {
352 DBG("Blue and red wiring '%s' unknown, use legacy mode",
353 str);
354 priv->pixelformats = tilcdc_legacy_formats;
355 priv->num_pixelformats =
356 ARRAY_SIZE(tilcdc_legacy_formats);
Jyri Sarhac5665382016-08-13 21:08:20 +0300357 bpp = 16; /* This is just a guess */
Jyri Sarhabcc5a6f2016-08-11 19:09:43 +0300358 }
359 }
360
Jyri Sarha9963d362016-11-15 22:56:46 +0200361 ret = tilcdc_crtc_create(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600362 if (ret < 0) {
Jyri Sarha9963d362016-11-15 22:56:46 +0200363 dev_err(dev, "failed to create crtc\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300364 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600365 }
Jyri Sarha9963d362016-11-15 22:56:46 +0200366 modeset_init(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600367
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200368 if (priv->is_componentized) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300369 ret = component_bind_all(dev, ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200370 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300371 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200372
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200373 ret = tilcdc_add_component_encoder(ddev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200374 if (ret < 0)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300375 goto init_failed;
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200376 } else {
377 ret = tilcdc_attach_external_device(ddev);
378 if (ret)
379 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200380 }
381
Jyri Sarhaec9eab02016-10-31 17:34:22 +0200382 if (!priv->external_connector &&
383 ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300384 dev_err(dev, "no encoders/connectors found\n");
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200385 ret = -ENXIO;
Jyri Sarha9e79e062016-10-18 23:23:27 +0300386 goto init_failed;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200387 }
388
Jyri Sarha923310b2016-10-17 17:53:33 +0300389 ret = drm_vblank_init(ddev, 1);
Rob Clark16ea9752013-01-08 15:04:28 -0600390 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300391 dev_err(dev, "failed to initialize vblank\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300392 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600393 }
394
Jyri Sarha923310b2016-10-17 17:53:33 +0300395 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Rob Clark16ea9752013-01-08 15:04:28 -0600396 if (ret < 0) {
Jyri Sarha923310b2016-10-17 17:53:33 +0300397 dev_err(dev, "failed to install IRQ handler\n");
Jyri Sarha9e79e062016-10-18 23:23:27 +0300398 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600399 }
400
Jyri Sarha923310b2016-10-17 17:53:33 +0300401 drm_mode_config_reset(ddev);
Jyri Sarha522a76f2015-12-29 17:27:32 +0200402
Jyri Sarha923310b2016-10-17 17:53:33 +0300403 priv->fbdev = drm_fbdev_cma_init(ddev, bpp,
Gabriel Krisman Bertazie4563f62017-02-02 14:26:40 -0200404 ddev->mode_config.num_connector);
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300405 if (IS_ERR(priv->fbdev)) {
406 ret = PTR_ERR(priv->fbdev);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300407 goto init_failed;
Ezequiel Garciab478e336b2014-09-02 09:51:15 -0300408 }
Rob Clark16ea9752013-01-08 15:04:28 -0600409
Jyri Sarha923310b2016-10-17 17:53:33 +0300410 drm_kms_helper_poll_init(ddev);
411
412 ret = drm_dev_register(ddev, 0);
413 if (ret)
Jyri Sarha9e79e062016-10-18 23:23:27 +0300414 goto init_failed;
Rob Clark16ea9752013-01-08 15:04:28 -0600415
Jyri Sarha9e79e062016-10-18 23:23:27 +0300416 priv->is_registered = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600417 return 0;
418
Jyri Sarha9e79e062016-10-18 23:23:27 +0300419init_failed:
420 tilcdc_fini(ddev);
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200421
Rob Clark16ea9752013-01-08 15:04:28 -0600422 return ret;
423}
424
Rob Clark16ea9752013-01-08 15:04:28 -0600425static void tilcdc_lastclose(struct drm_device *dev)
426{
427 struct tilcdc_drm_private *priv = dev->dev_private;
428 drm_fbdev_cma_restore_mode(priv->fbdev);
429}
430
Daniel Vettere9f0d762013-12-11 11:34:42 +0100431static irqreturn_t tilcdc_irq(int irq, void *arg)
Rob Clark16ea9752013-01-08 15:04:28 -0600432{
433 struct drm_device *dev = arg;
434 struct tilcdc_drm_private *priv = dev->dev_private;
435 return tilcdc_crtc_irq(priv->crtc);
436}
437
Jyri Sarha514d1a12016-06-16 11:28:23 +0300438#if defined(CONFIG_DEBUG_FS)
Rob Clark16ea9752013-01-08 15:04:28 -0600439static const struct {
440 const char *name;
441 uint8_t rev;
442 uint8_t save;
443 uint32_t reg;
Sachin Kamat32501452013-03-02 15:53:08 +0530444} registers[] = {
Rob Clark16ea9752013-01-08 15:04:28 -0600445#define REG(rev, save, reg) { #reg, rev, save, reg }
446 /* exists in revision 1: */
447 REG(1, false, LCDC_PID_REG),
448 REG(1, true, LCDC_CTRL_REG),
449 REG(1, false, LCDC_STAT_REG),
450 REG(1, true, LCDC_RASTER_CTRL_REG),
451 REG(1, true, LCDC_RASTER_TIMING_0_REG),
452 REG(1, true, LCDC_RASTER_TIMING_1_REG),
453 REG(1, true, LCDC_RASTER_TIMING_2_REG),
454 REG(1, true, LCDC_DMA_CTRL_REG),
455 REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
456 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
457 REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
458 REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
459 /* new in revision 2: */
460 REG(2, false, LCDC_RAW_STAT_REG),
461 REG(2, false, LCDC_MASKED_STAT_REG),
Jyri Sarhaf3a99942016-01-08 12:17:50 +0200462 REG(2, true, LCDC_INT_ENABLE_SET_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600463 REG(2, false, LCDC_INT_ENABLE_CLR_REG),
464 REG(2, false, LCDC_END_OF_INT_IND_REG),
465 REG(2, true, LCDC_CLK_ENABLE_REG),
Rob Clark16ea9752013-01-08 15:04:28 -0600466#undef REG
467};
Jyri Sarha29ddd6e2015-07-02 16:26:12 +0300468
Rob Clark16ea9752013-01-08 15:04:28 -0600469#endif
470
471#ifdef CONFIG_DEBUG_FS
472static int tilcdc_regs_show(struct seq_file *m, void *arg)
473{
474 struct drm_info_node *node = (struct drm_info_node *) m->private;
475 struct drm_device *dev = node->minor->dev;
476 struct tilcdc_drm_private *priv = dev->dev_private;
477 unsigned i;
478
479 pm_runtime_get_sync(dev->dev);
480
481 seq_printf(m, "revision: %d\n", priv->rev);
482
483 for (i = 0; i < ARRAY_SIZE(registers); i++)
484 if (priv->rev >= registers[i].rev)
485 seq_printf(m, "%s:\t %08x\n", registers[i].name,
486 tilcdc_read(dev, registers[i].reg));
487
488 pm_runtime_put_sync(dev->dev);
489
490 return 0;
491}
492
493static int tilcdc_mm_show(struct seq_file *m, void *arg)
494{
495 struct drm_info_node *node = (struct drm_info_node *) m->private;
496 struct drm_device *dev = node->minor->dev;
Daniel Vetterb5c37142016-12-29 12:09:24 +0100497 struct drm_printer p = drm_seq_file_printer(m);
498 drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
499 return 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600500}
501
502static struct drm_info_list tilcdc_debugfs_list[] = {
503 { "regs", tilcdc_regs_show, 0 },
504 { "mm", tilcdc_mm_show, 0 },
505 { "fb", drm_fb_cma_debugfs_show, 0 },
506};
507
508static int tilcdc_debugfs_init(struct drm_minor *minor)
509{
510 struct drm_device *dev = minor->dev;
511 struct tilcdc_module *mod;
512 int ret;
513
514 ret = drm_debugfs_create_files(tilcdc_debugfs_list,
515 ARRAY_SIZE(tilcdc_debugfs_list),
516 minor->debugfs_root, minor);
517
518 list_for_each_entry(mod, &module_list, list)
519 if (mod->funcs->debugfs_init)
520 mod->funcs->debugfs_init(mod, minor);
521
522 if (ret) {
523 dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
524 return ret;
525 }
526
527 return ret;
528}
Rob Clark16ea9752013-01-08 15:04:28 -0600529#endif
530
Daniel Vetterd55f7e52017-03-08 15:12:56 +0100531DEFINE_DRM_GEM_CMA_FOPS(fops);
Rob Clark16ea9752013-01-08 15:04:28 -0600532
533static struct drm_driver tilcdc_driver = {
Jyri Sarha9c153902015-06-23 14:31:17 +0300534 .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
Jyri Sarha305198d2016-04-07 15:05:16 +0300535 DRIVER_PRIME | DRIVER_ATOMIC),
Rob Clark16ea9752013-01-08 15:04:28 -0600536 .lastclose = tilcdc_lastclose,
537 .irq_handler = tilcdc_irq,
Daniel Vetteraa0438c2016-05-30 19:53:05 +0200538 .gem_free_object_unlocked = drm_gem_cma_free_object,
Rob Clark16ea9752013-01-08 15:04:28 -0600539 .gem_vm_ops = &drm_gem_cma_vm_ops,
540 .dumb_create = drm_gem_cma_dumb_create,
541 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
Daniel Vetter43387b32013-07-16 09:12:04 +0200542 .dumb_destroy = drm_gem_dumb_destroy,
Jyri Sarha9c153902015-06-23 14:31:17 +0300543
544 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
545 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
546 .gem_prime_import = drm_gem_prime_import,
547 .gem_prime_export = drm_gem_prime_export,
548 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
549 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
550 .gem_prime_vmap = drm_gem_cma_prime_vmap,
551 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
552 .gem_prime_mmap = drm_gem_cma_prime_mmap,
Rob Clark16ea9752013-01-08 15:04:28 -0600553#ifdef CONFIG_DEBUG_FS
554 .debugfs_init = tilcdc_debugfs_init,
Rob Clark16ea9752013-01-08 15:04:28 -0600555#endif
556 .fops = &fops,
557 .name = "tilcdc",
558 .desc = "TI LCD Controller DRM",
559 .date = "20121205",
560 .major = 1,
561 .minor = 0,
562};
563
564/*
565 * Power management:
566 */
567
568#ifdef CONFIG_PM_SLEEP
569static int tilcdc_pm_suspend(struct device *dev)
570{
571 struct drm_device *ddev = dev_get_drvdata(dev);
572 struct tilcdc_drm_private *priv = ddev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600573
Jyri Sarha514d1a12016-06-16 11:28:23 +0300574 priv->saved_state = drm_atomic_helper_suspend(ddev);
Rob Clark16ea9752013-01-08 15:04:28 -0600575
Darren Etheridge85fd27f2014-09-19 01:42:57 +0000576 /* Select sleep pin state */
577 pinctrl_pm_select_sleep_state(dev);
578
Rob Clark16ea9752013-01-08 15:04:28 -0600579 return 0;
580}
581
582static int tilcdc_pm_resume(struct device *dev)
583{
584 struct drm_device *ddev = dev_get_drvdata(dev);
585 struct tilcdc_drm_private *priv = ddev->dev_private;
Jyri Sarha514d1a12016-06-16 11:28:23 +0300586 int ret = 0;
Rob Clark16ea9752013-01-08 15:04:28 -0600587
Dave Gerlach416a07f2014-07-29 06:27:58 +0000588 /* Select default pin state */
589 pinctrl_pm_select_default_state(dev);
590
Jyri Sarha514d1a12016-06-16 11:28:23 +0300591 if (priv->saved_state)
592 ret = drm_atomic_helper_resume(ddev, priv->saved_state);
Rob Clark16ea9752013-01-08 15:04:28 -0600593
Jyri Sarha514d1a12016-06-16 11:28:23 +0300594 return ret;
Rob Clark16ea9752013-01-08 15:04:28 -0600595}
596#endif
597
598static const struct dev_pm_ops tilcdc_pm_ops = {
599 SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
600};
601
602/*
603 * Platform driver:
604 */
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200605static int tilcdc_bind(struct device *dev)
606{
Jyri Sarha923310b2016-10-17 17:53:33 +0300607 return tilcdc_init(&tilcdc_driver, dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200608}
609
610static void tilcdc_unbind(struct device *dev)
611{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300612 struct drm_device *ddev = dev_get_drvdata(dev);
613
614 /* Check if a subcomponent has already triggered the unloading. */
615 if (!ddev->dev_private)
616 return;
617
Jyri Sarha923310b2016-10-17 17:53:33 +0300618 tilcdc_fini(dev_get_drvdata(dev));
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200619}
620
621static const struct component_master_ops tilcdc_comp_ops = {
622 .bind = tilcdc_bind,
623 .unbind = tilcdc_unbind,
624};
625
Rob Clark16ea9752013-01-08 15:04:28 -0600626static int tilcdc_pdev_probe(struct platform_device *pdev)
627{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200628 struct component_match *match = NULL;
629 int ret;
630
Rob Clark16ea9752013-01-08 15:04:28 -0600631 /* bail out early if no DT data: */
632 if (!pdev->dev.of_node) {
633 dev_err(&pdev->dev, "device-tree data is missing\n");
634 return -ENXIO;
635 }
636
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200637 ret = tilcdc_get_external_components(&pdev->dev, &match);
638 if (ret < 0)
639 return ret;
640 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300641 return tilcdc_init(&tilcdc_driver, &pdev->dev);
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200642 else
643 return component_master_add_with_match(&pdev->dev,
644 &tilcdc_comp_ops,
645 match);
Rob Clark16ea9752013-01-08 15:04:28 -0600646}
647
648static int tilcdc_pdev_remove(struct platform_device *pdev)
649{
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300650 int ret;
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200651
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300652 ret = tilcdc_get_external_components(&pdev->dev, NULL);
653 if (ret < 0)
654 return ret;
655 else if (ret == 0)
Jyri Sarha923310b2016-10-17 17:53:33 +0300656 tilcdc_fini(platform_get_drvdata(pdev));
Jyri Sarha20a98ac2016-06-23 11:07:16 +0300657 else
658 component_master_del(&pdev->dev, &tilcdc_comp_ops);
Rob Clark16ea9752013-01-08 15:04:28 -0600659
660 return 0;
661}
662
663static struct of_device_id tilcdc_of_match[] = {
664 { .compatible = "ti,am33xx-tilcdc", },
Bartosz Golaszewski507b72b2016-10-03 17:45:19 +0200665 { .compatible = "ti,da850-tilcdc", },
Rob Clark16ea9752013-01-08 15:04:28 -0600666 { },
667};
668MODULE_DEVICE_TABLE(of, tilcdc_of_match);
669
670static struct platform_driver tilcdc_platform_driver = {
671 .probe = tilcdc_pdev_probe,
672 .remove = tilcdc_pdev_remove,
673 .driver = {
Rob Clark16ea9752013-01-08 15:04:28 -0600674 .name = "tilcdc",
675 .pm = &tilcdc_pm_ops,
676 .of_match_table = tilcdc_of_match,
677 },
678};
679
680static int __init tilcdc_drm_init(void)
681{
682 DBG("init");
683 tilcdc_tfp410_init();
Rob Clark0d4bbaf2012-12-18 17:34:16 -0600684 tilcdc_panel_init();
Rob Clark16ea9752013-01-08 15:04:28 -0600685 return platform_driver_register(&tilcdc_platform_driver);
686}
687
688static void __exit tilcdc_drm_fini(void)
689{
690 DBG("fini");
Rob Clark16ea9752013-01-08 15:04:28 -0600691 platform_driver_unregister(&tilcdc_platform_driver);
Guido Martínezeb565a22014-06-17 11:17:08 -0300692 tilcdc_panel_fini();
Guido Martínezeb565a22014-06-17 11:17:08 -0300693 tilcdc_tfp410_fini();
Rob Clark16ea9752013-01-08 15:04:28 -0600694}
695
Guido Martínez2023d842014-06-17 11:17:11 -0300696module_init(tilcdc_drm_init);
Rob Clark16ea9752013-01-08 15:04:28 -0600697module_exit(tilcdc_drm_fini);
698
699MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
700MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
701MODULE_LICENSE("GPL");