Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
| 32 | #include <linux/list.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 34 | #include <drm/drmP.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/radeon_drm.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 36 | #include "radeon.h" |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 37 | #include "radeon_trace.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 38 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 39 | |
| 40 | int radeon_ttm_init(struct radeon_device *rdev); |
| 41 | void radeon_ttm_fini(struct radeon_device *rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 42 | static void radeon_bo_clear_surface_reg(struct radeon_bo *bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * To exclude mutual BO access we rely on bo_reserve exclusion, as all |
| 46 | * function are calling it. |
| 47 | */ |
| 48 | |
Rashika Kheria | 2f43651 | 2014-01-06 20:55:28 +0530 | [diff] [blame] | 49 | static void radeon_bo_clear_va(struct radeon_bo *bo) |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 50 | { |
| 51 | struct radeon_bo_va *bo_va, *tmp; |
| 52 | |
| 53 | list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) { |
| 54 | /* remove from all vm address space */ |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 55 | radeon_vm_bo_rmv(bo->rdev, bo_va); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 56 | } |
| 57 | } |
| 58 | |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 59 | static void radeon_update_memory_usage(struct radeon_bo *bo, |
| 60 | unsigned mem_type, int sign) |
| 61 | { |
| 62 | struct radeon_device *rdev = bo->rdev; |
| 63 | u64 size = (u64)bo->tbo.num_pages << PAGE_SHIFT; |
| 64 | |
| 65 | switch (mem_type) { |
| 66 | case TTM_PL_TT: |
| 67 | if (sign > 0) |
| 68 | atomic64_add(size, &rdev->gtt_usage); |
| 69 | else |
| 70 | atomic64_sub(size, &rdev->gtt_usage); |
| 71 | break; |
| 72 | case TTM_PL_VRAM: |
| 73 | if (sign > 0) |
| 74 | atomic64_add(size, &rdev->vram_usage); |
| 75 | else |
| 76 | atomic64_sub(size, &rdev->vram_usage); |
| 77 | break; |
| 78 | } |
| 79 | } |
| 80 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 81 | static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 82 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 83 | struct radeon_bo *bo; |
| 84 | |
| 85 | bo = container_of(tbo, struct radeon_bo, tbo); |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 86 | |
| 87 | radeon_update_memory_usage(bo, bo->tbo.mem.mem_type, -1); |
| 88 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 89 | mutex_lock(&bo->rdev->gem.mutex); |
| 90 | list_del_init(&bo->list); |
| 91 | mutex_unlock(&bo->rdev->gem.mutex); |
| 92 | radeon_bo_clear_surface_reg(bo); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 93 | radeon_bo_clear_va(bo); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 94 | drm_gem_object_release(&bo->gem_base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 95 | kfree(bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 96 | } |
| 97 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 98 | bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo) |
| 99 | { |
| 100 | if (bo->destroy == &radeon_ttm_bo_destroy) |
| 101 | return true; |
| 102 | return false; |
| 103 | } |
| 104 | |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 105 | void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain) |
| 106 | { |
Lauri Kasanen | deadcb3 | 2014-04-02 20:33:42 +0300 | [diff] [blame] | 107 | u32 c = 0, i; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 108 | |
| 109 | rbo->placement.fpfn = 0; |
Jerome Glisse | 93225b0 | 2010-12-03 16:38:19 -0500 | [diff] [blame] | 110 | rbo->placement.lpfn = 0; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 111 | rbo->placement.placement = rbo->placements; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 112 | rbo->placement.busy_placement = rbo->placements; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 113 | if (domain & RADEON_GEM_DOMAIN_VRAM) |
| 114 | rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | |
| 115 | TTM_PL_FLAG_VRAM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 116 | if (domain & RADEON_GEM_DOMAIN_GTT) { |
| 117 | if (rbo->rdev->flags & RADEON_IS_AGP) { |
| 118 | rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT; |
| 119 | } else { |
| 120 | rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT; |
| 121 | } |
| 122 | } |
| 123 | if (domain & RADEON_GEM_DOMAIN_CPU) { |
| 124 | if (rbo->rdev->flags & RADEON_IS_AGP) { |
Dave Airlie | dd54fee7 | 2012-12-14 21:04:46 +1000 | [diff] [blame] | 125 | rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 126 | } else { |
Dave Airlie | dd54fee7 | 2012-12-14 21:04:46 +1000 | [diff] [blame] | 127 | rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 128 | } |
| 129 | } |
Jerome Glisse | 9fb03e6 | 2009-12-11 15:13:22 +0100 | [diff] [blame] | 130 | if (!c) |
| 131 | rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 132 | rbo->placement.num_placement = c; |
| 133 | rbo->placement.num_busy_placement = c; |
Lauri Kasanen | deadcb3 | 2014-04-02 20:33:42 +0300 | [diff] [blame] | 134 | |
| 135 | /* |
| 136 | * Use two-ended allocation depending on the buffer size to |
| 137 | * improve fragmentation quality. |
| 138 | * 512kb was measured as the most optimal number. |
| 139 | */ |
| 140 | if (rbo->tbo.mem.size > 512 * 1024) { |
| 141 | for (i = 0; i < c; i++) { |
| 142 | rbo->placements[i] |= TTM_PL_FLAG_TOPDOWN; |
| 143 | } |
| 144 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 145 | } |
| 146 | |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 147 | int radeon_bo_create(struct radeon_device *rdev, |
Alex Deucher | 268b251 | 2010-11-17 19:00:26 -0500 | [diff] [blame] | 148 | unsigned long size, int byte_align, bool kernel, u32 domain, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 149 | struct sg_table *sg, struct radeon_bo **bo_ptr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 150 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 151 | struct radeon_bo *bo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 152 | enum ttm_bo_type type; |
Jerome Glisse | 93225b0 | 2010-12-03 16:38:19 -0500 | [diff] [blame] | 153 | unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 154 | size_t acc_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 155 | int r; |
| 156 | |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 157 | size = ALIGN(size, PAGE_SIZE); |
| 158 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 159 | if (kernel) { |
| 160 | type = ttm_bo_type_kernel; |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 161 | } else if (sg) { |
| 162 | type = ttm_bo_type_sg; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 163 | } else { |
| 164 | type = ttm_bo_type_device; |
| 165 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 166 | *bo_ptr = NULL; |
Michel Dänzer | 2b66b50 | 2010-11-09 11:50:05 +0100 | [diff] [blame] | 167 | |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 168 | acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size, |
| 169 | sizeof(struct radeon_bo)); |
| 170 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 171 | bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL); |
| 172 | if (bo == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 173 | return -ENOMEM; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 174 | r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size); |
| 175 | if (unlikely(r)) { |
| 176 | kfree(bo); |
| 177 | return r; |
| 178 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 179 | bo->rdev = rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 180 | bo->surface_reg = -1; |
| 181 | INIT_LIST_HEAD(&bo->list); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 182 | INIT_LIST_HEAD(&bo->va); |
Marek Olšák | bda72d5 | 2014-03-02 00:56:17 +0100 | [diff] [blame] | 183 | bo->initial_domain = domain & (RADEON_GEM_DOMAIN_VRAM | |
| 184 | RADEON_GEM_DOMAIN_GTT | |
| 185 | RADEON_GEM_DOMAIN_CPU); |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 186 | radeon_ttm_placement_from_domain(bo, domain); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 187 | /* Kernel allocation are uninterruptible */ |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 188 | down_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 189 | r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type, |
Marcin Slusarz | 0b91c4a | 2012-11-06 21:49:51 +0000 | [diff] [blame] | 190 | &bo->placement, page_align, !kernel, NULL, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 191 | acc_size, sg, &radeon_ttm_bo_destroy); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 192 | up_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 193 | if (unlikely(r != 0)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 194 | return r; |
| 195 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 196 | *bo_ptr = bo; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 197 | |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 198 | trace_radeon_bo_create(bo); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 199 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 200 | return 0; |
| 201 | } |
| 202 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 203 | int radeon_bo_kmap(struct radeon_bo *bo, void **ptr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 204 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 205 | bool is_iomem; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 206 | int r; |
| 207 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 208 | if (bo->kptr) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 209 | if (ptr) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 210 | *ptr = bo->kptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 211 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 212 | return 0; |
| 213 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 214 | r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 215 | if (r) { |
| 216 | return r; |
| 217 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 218 | bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 219 | if (ptr) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 220 | *ptr = bo->kptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 221 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 222 | radeon_bo_check_tiling(bo, 0, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 223 | return 0; |
| 224 | } |
| 225 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 226 | void radeon_bo_kunmap(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 227 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 228 | if (bo->kptr == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 229 | return; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 230 | bo->kptr = NULL; |
| 231 | radeon_bo_check_tiling(bo, 0, 0); |
| 232 | ttm_bo_kunmap(&bo->kmap); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 233 | } |
| 234 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 235 | void radeon_bo_unref(struct radeon_bo **bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 236 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 237 | struct ttm_buffer_object *tbo; |
Dave Airlie | f4b7fb9 | 2010-04-29 18:37:59 +1000 | [diff] [blame] | 238 | struct radeon_device *rdev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 239 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 240 | if ((*bo) == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 241 | return; |
Dave Airlie | f4b7fb9 | 2010-04-29 18:37:59 +1000 | [diff] [blame] | 242 | rdev = (*bo)->rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 243 | tbo = &((*bo)->tbo); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 244 | down_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 245 | ttm_bo_unref(&tbo); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 246 | up_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 247 | if (tbo == NULL) |
| 248 | *bo = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 249 | } |
| 250 | |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 251 | int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset, |
| 252 | u64 *gpu_addr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 253 | { |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 254 | int r, i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 255 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 256 | if (bo->pin_count) { |
| 257 | bo->pin_count++; |
| 258 | if (gpu_addr) |
| 259 | *gpu_addr = radeon_bo_gpu_offset(bo); |
Michel Dänzer | d936622 | 2012-03-28 08:52:32 +0200 | [diff] [blame] | 260 | |
| 261 | if (max_offset != 0) { |
| 262 | u64 domain_start; |
| 263 | |
| 264 | if (domain == RADEON_GEM_DOMAIN_VRAM) |
| 265 | domain_start = bo->rdev->mc.vram_start; |
| 266 | else |
| 267 | domain_start = bo->rdev->mc.gtt_start; |
Michel Dänzer | e199fd4 | 2012-03-29 16:47:43 +0200 | [diff] [blame] | 268 | WARN_ON_ONCE(max_offset < |
| 269 | (radeon_bo_gpu_offset(bo) - domain_start)); |
Michel Dänzer | d936622 | 2012-03-28 08:52:32 +0200 | [diff] [blame] | 270 | } |
| 271 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 272 | return 0; |
| 273 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 274 | radeon_ttm_placement_from_domain(bo, domain); |
Michel Dänzer | 3ca82da | 2010-03-26 19:18:55 +0000 | [diff] [blame] | 275 | if (domain == RADEON_GEM_DOMAIN_VRAM) { |
| 276 | /* force to pin into visible video ram */ |
| 277 | bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT; |
| 278 | } |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 279 | if (max_offset) { |
| 280 | u64 lpfn = max_offset >> PAGE_SHIFT; |
| 281 | |
| 282 | if (!bo->placement.lpfn) |
| 283 | bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT; |
| 284 | |
| 285 | if (lpfn < bo->placement.lpfn) |
| 286 | bo->placement.lpfn = lpfn; |
| 287 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 288 | for (i = 0; i < bo->placement.num_placement; i++) |
| 289 | bo->placements[i] |= TTM_PL_FLAG_NO_EVICT; |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 290 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 291 | if (likely(r == 0)) { |
| 292 | bo->pin_count = 1; |
| 293 | if (gpu_addr != NULL) |
| 294 | *gpu_addr = radeon_bo_gpu_offset(bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 295 | } |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 296 | if (unlikely(r != 0)) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 297 | dev_err(bo->rdev->dev, "%p pin failed\n", bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 298 | return r; |
| 299 | } |
| 300 | |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 301 | int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr) |
| 302 | { |
| 303 | return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr); |
| 304 | } |
| 305 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 306 | int radeon_bo_unpin(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 307 | { |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 308 | int r, i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 309 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 310 | if (!bo->pin_count) { |
| 311 | dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo); |
| 312 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 313 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 314 | bo->pin_count--; |
| 315 | if (bo->pin_count) |
| 316 | return 0; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 317 | for (i = 0; i < bo->placement.num_placement; i++) |
| 318 | bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT; |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 319 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 320 | if (unlikely(r != 0)) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 321 | dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 322 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 323 | } |
| 324 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 325 | int radeon_bo_evict_vram(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 326 | { |
Dave Airlie | d796d84 | 2010-01-25 13:08:08 +1000 | [diff] [blame] | 327 | /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ |
| 328 | if (0 && (rdev->flags & RADEON_IS_IGP)) { |
Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 329 | if (rdev->mc.igp_sideport_enabled == false) |
| 330 | /* Useless to evict on IGP chips */ |
| 331 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 332 | } |
| 333 | return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM); |
| 334 | } |
| 335 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 336 | void radeon_bo_force_delete(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 337 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 338 | struct radeon_bo *bo, *n; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 339 | |
| 340 | if (list_empty(&rdev->gem.objects)) { |
| 341 | return; |
| 342 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 343 | dev_err(rdev->dev, "Userspace still has active objects !\n"); |
| 344 | list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 345 | mutex_lock(&rdev->ddev->struct_mutex); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 346 | dev_err(rdev->dev, "%p %p %lu %lu force free\n", |
Daniel Vetter | 31c3603 | 2011-02-18 17:59:18 +0100 | [diff] [blame] | 347 | &bo->gem_base, bo, (unsigned long)bo->gem_base.size, |
| 348 | *((unsigned long *)&bo->gem_base.refcount)); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 349 | mutex_lock(&bo->rdev->gem.mutex); |
| 350 | list_del_init(&bo->list); |
| 351 | mutex_unlock(&bo->rdev->gem.mutex); |
Dave Airlie | 91132d6 | 2011-03-01 13:40:06 +1000 | [diff] [blame] | 352 | /* this should unref the ttm bo */ |
Daniel Vetter | 31c3603 | 2011-02-18 17:59:18 +0100 | [diff] [blame] | 353 | drm_gem_object_unreference(&bo->gem_base); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 354 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 355 | } |
| 356 | } |
| 357 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 358 | int radeon_bo_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 359 | { |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 360 | /* Add an MTRR for the VRAM */ |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 361 | if (!rdev->fastfb_working) { |
Andy Lutomirski | 07ebea2 | 2013-05-13 23:58:45 +0000 | [diff] [blame] | 362 | rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base, |
| 363 | rdev->mc.aper_size); |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 364 | } |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 365 | DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", |
| 366 | rdev->mc.mc_vram_size >> 20, |
| 367 | (unsigned long long)rdev->mc.aper_size >> 20); |
| 368 | DRM_INFO("RAM width %dbits %cDR\n", |
| 369 | rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S'); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 370 | return radeon_ttm_init(rdev); |
| 371 | } |
| 372 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 373 | void radeon_bo_fini(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 374 | { |
| 375 | radeon_ttm_fini(rdev); |
Andy Lutomirski | 07ebea2 | 2013-05-13 23:58:45 +0000 | [diff] [blame] | 376 | arch_phys_wc_del(rdev->mc.vram_mtrr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 377 | } |
| 378 | |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 379 | /* Returns how many bytes TTM can move per IB. |
| 380 | */ |
| 381 | static u64 radeon_bo_get_threshold_for_moves(struct radeon_device *rdev) |
| 382 | { |
| 383 | u64 real_vram_size = rdev->mc.real_vram_size; |
| 384 | u64 vram_usage = atomic64_read(&rdev->vram_usage); |
| 385 | |
| 386 | /* This function is based on the current VRAM usage. |
| 387 | * |
| 388 | * - If all of VRAM is free, allow relocating the number of bytes that |
| 389 | * is equal to 1/4 of the size of VRAM for this IB. |
| 390 | |
| 391 | * - If more than one half of VRAM is occupied, only allow relocating |
| 392 | * 1 MB of data for this IB. |
| 393 | * |
| 394 | * - From 0 to one half of used VRAM, the threshold decreases |
| 395 | * linearly. |
| 396 | * __________________ |
| 397 | * 1/4 of -|\ | |
| 398 | * VRAM | \ | |
| 399 | * | \ | |
| 400 | * | \ | |
| 401 | * | \ | |
| 402 | * | \ | |
| 403 | * | \ | |
| 404 | * | \________|1 MB |
| 405 | * |----------------| |
| 406 | * VRAM 0 % 100 % |
| 407 | * used used |
| 408 | * |
| 409 | * Note: It's a threshold, not a limit. The threshold must be crossed |
| 410 | * for buffer relocations to stop, so any buffer of an arbitrary size |
| 411 | * can be moved as long as the threshold isn't crossed before |
| 412 | * the relocation takes place. We don't want to disable buffer |
| 413 | * relocations completely. |
| 414 | * |
| 415 | * The idea is that buffers should be placed in VRAM at creation time |
| 416 | * and TTM should only do a minimum number of relocations during |
| 417 | * command submission. In practice, you need to submit at least |
| 418 | * a dozen IBs to move all buffers to VRAM if they are in GTT. |
| 419 | * |
| 420 | * Also, things can get pretty crazy under memory pressure and actual |
| 421 | * VRAM usage can change a lot, so playing safe even at 50% does |
| 422 | * consistently increase performance. |
| 423 | */ |
| 424 | |
| 425 | u64 half_vram = real_vram_size >> 1; |
| 426 | u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage; |
| 427 | u64 bytes_moved_threshold = half_free_vram >> 1; |
| 428 | return max(bytes_moved_threshold, 1024*1024ull); |
| 429 | } |
| 430 | |
| 431 | int radeon_bo_list_validate(struct radeon_device *rdev, |
| 432 | struct ww_acquire_ctx *ticket, |
Maarten Lankhorst | ecff665 | 2013-06-27 13:48:17 +0200 | [diff] [blame] | 433 | struct list_head *head, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 434 | { |
Christian König | df0af44 | 2014-03-03 12:38:08 +0100 | [diff] [blame] | 435 | struct radeon_cs_reloc *lobj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 436 | struct radeon_bo *bo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 437 | int r; |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 438 | u64 bytes_moved = 0, initial_bytes_moved; |
| 439 | u64 bytes_moved_threshold = radeon_bo_get_threshold_for_moves(rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 440 | |
Maarten Lankhorst | ecff665 | 2013-06-27 13:48:17 +0200 | [diff] [blame] | 441 | r = ttm_eu_reserve_buffers(ticket, head); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 442 | if (unlikely(r != 0)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 443 | return r; |
| 444 | } |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 445 | |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 446 | list_for_each_entry(lobj, head, tv.head) { |
Christian König | df0af44 | 2014-03-03 12:38:08 +0100 | [diff] [blame] | 447 | bo = lobj->robj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 448 | if (!bo->pin_count) { |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 449 | u32 domain = lobj->domain; |
| 450 | u32 current_domain = |
| 451 | radeon_mem_type_to_domain(bo->tbo.mem.mem_type); |
| 452 | |
| 453 | /* Check if this buffer will be moved and don't move it |
| 454 | * if we have moved too many buffers for this IB already. |
| 455 | * |
| 456 | * Note that this allows moving at least one buffer of |
| 457 | * any size, because it doesn't take the current "bo" |
| 458 | * into account. We don't want to disallow buffer moves |
| 459 | * completely. |
| 460 | */ |
Christian König | 4b09556 | 2014-05-10 18:17:09 +0200 | [diff] [blame] | 461 | if ((lobj->alt_domain & current_domain) != 0 && |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 462 | (domain & current_domain) == 0 && /* will be moved */ |
| 463 | bytes_moved > bytes_moved_threshold) { |
| 464 | /* don't move it */ |
| 465 | domain = current_domain; |
| 466 | } |
| 467 | |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 468 | retry: |
| 469 | radeon_ttm_placement_from_domain(bo, domain); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 470 | if (ring == R600_RING_TYPE_UVD_INDEX) |
| 471 | radeon_uvd_force_into_uvd_segment(bo); |
Marek Olšák | 19dff56 | 2014-03-02 00:56:22 +0100 | [diff] [blame] | 472 | |
| 473 | initial_bytes_moved = atomic64_read(&rdev->num_bytes_moved); |
| 474 | r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false); |
| 475 | bytes_moved += atomic64_read(&rdev->num_bytes_moved) - |
| 476 | initial_bytes_moved; |
| 477 | |
Michel Dänzer | e376573f | 2010-07-08 12:43:28 +1000 | [diff] [blame] | 478 | if (unlikely(r)) { |
Christian König | 4474f3a | 2013-04-08 12:41:28 +0200 | [diff] [blame] | 479 | if (r != -ERESTARTSYS && domain != lobj->alt_domain) { |
| 480 | domain = lobj->alt_domain; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 481 | goto retry; |
| 482 | } |
Maarten Lankhorst | 1b6e5fd | 2013-07-10 12:26:56 +0200 | [diff] [blame] | 483 | ttm_eu_backoff_reservation(ticket, head); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 484 | return r; |
Michel Dänzer | e376573f | 2010-07-08 12:43:28 +1000 | [diff] [blame] | 485 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 486 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 487 | lobj->gpu_offset = radeon_bo_gpu_offset(bo); |
| 488 | lobj->tiling_flags = bo->tiling_flags; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 489 | } |
| 490 | return 0; |
| 491 | } |
| 492 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 493 | int radeon_bo_fbdev_mmap(struct radeon_bo *bo, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 494 | struct vm_area_struct *vma) |
| 495 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 496 | return ttm_fbdev_mmap(vma, &bo->tbo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 497 | } |
| 498 | |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 499 | int radeon_bo_get_surface_reg(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 500 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 501 | struct radeon_device *rdev = bo->rdev; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 502 | struct radeon_surface_reg *reg; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 503 | struct radeon_bo *old_object; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 504 | int steal; |
| 505 | int i; |
| 506 | |
Maarten Lankhorst | 977c38d | 2013-06-27 13:48:26 +0200 | [diff] [blame] | 507 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 508 | |
| 509 | if (!bo->tiling_flags) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 510 | return 0; |
| 511 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 512 | if (bo->surface_reg >= 0) { |
| 513 | reg = &rdev->surface_regs[bo->surface_reg]; |
| 514 | i = bo->surface_reg; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 515 | goto out; |
| 516 | } |
| 517 | |
| 518 | steal = -1; |
| 519 | for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { |
| 520 | |
| 521 | reg = &rdev->surface_regs[i]; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 522 | if (!reg->bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 523 | break; |
| 524 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 525 | old_object = reg->bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 526 | if (old_object->pin_count == 0) |
| 527 | steal = i; |
| 528 | } |
| 529 | |
| 530 | /* if we are all out */ |
| 531 | if (i == RADEON_GEM_MAX_SURFACES) { |
| 532 | if (steal == -1) |
| 533 | return -ENOMEM; |
| 534 | /* find someone with a surface reg and nuke their BO */ |
| 535 | reg = &rdev->surface_regs[steal]; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 536 | old_object = reg->bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 537 | /* blow away the mapping */ |
| 538 | DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 539 | ttm_bo_unmap_virtual(&old_object->tbo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 540 | old_object->surface_reg = -1; |
| 541 | i = steal; |
| 542 | } |
| 543 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 544 | bo->surface_reg = i; |
| 545 | reg->bo = bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 546 | |
| 547 | out: |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 548 | radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch, |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 549 | bo->tbo.mem.start << PAGE_SHIFT, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 550 | bo->tbo.num_pages << PAGE_SHIFT); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 551 | return 0; |
| 552 | } |
| 553 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 554 | static void radeon_bo_clear_surface_reg(struct radeon_bo *bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 555 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 556 | struct radeon_device *rdev = bo->rdev; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 557 | struct radeon_surface_reg *reg; |
| 558 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 559 | if (bo->surface_reg == -1) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 560 | return; |
| 561 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 562 | reg = &rdev->surface_regs[bo->surface_reg]; |
| 563 | radeon_clear_surface_reg(rdev, bo->surface_reg); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 564 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 565 | reg->bo = NULL; |
| 566 | bo->surface_reg = -1; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 567 | } |
| 568 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 569 | int radeon_bo_set_tiling_flags(struct radeon_bo *bo, |
| 570 | uint32_t tiling_flags, uint32_t pitch) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 571 | { |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 572 | struct radeon_device *rdev = bo->rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 573 | int r; |
| 574 | |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 575 | if (rdev->family >= CHIP_CEDAR) { |
| 576 | unsigned bankw, bankh, mtaspect, tilesplit, stilesplit; |
| 577 | |
| 578 | bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK; |
| 579 | bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; |
| 580 | mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK; |
| 581 | tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK; |
| 582 | stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK; |
| 583 | switch (bankw) { |
| 584 | case 0: |
| 585 | case 1: |
| 586 | case 2: |
| 587 | case 4: |
| 588 | case 8: |
| 589 | break; |
| 590 | default: |
| 591 | return -EINVAL; |
| 592 | } |
| 593 | switch (bankh) { |
| 594 | case 0: |
| 595 | case 1: |
| 596 | case 2: |
| 597 | case 4: |
| 598 | case 8: |
| 599 | break; |
| 600 | default: |
| 601 | return -EINVAL; |
| 602 | } |
| 603 | switch (mtaspect) { |
| 604 | case 0: |
| 605 | case 1: |
| 606 | case 2: |
| 607 | case 4: |
| 608 | case 8: |
| 609 | break; |
| 610 | default: |
| 611 | return -EINVAL; |
| 612 | } |
| 613 | if (tilesplit > 6) { |
| 614 | return -EINVAL; |
| 615 | } |
| 616 | if (stilesplit > 6) { |
| 617 | return -EINVAL; |
| 618 | } |
| 619 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 620 | r = radeon_bo_reserve(bo, false); |
| 621 | if (unlikely(r != 0)) |
| 622 | return r; |
| 623 | bo->tiling_flags = tiling_flags; |
| 624 | bo->pitch = pitch; |
| 625 | radeon_bo_unreserve(bo); |
| 626 | return 0; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 627 | } |
| 628 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 629 | void radeon_bo_get_tiling_flags(struct radeon_bo *bo, |
| 630 | uint32_t *tiling_flags, |
| 631 | uint32_t *pitch) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 632 | { |
Maarten Lankhorst | 977c38d | 2013-06-27 13:48:26 +0200 | [diff] [blame] | 633 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
| 634 | |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 635 | if (tiling_flags) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 636 | *tiling_flags = bo->tiling_flags; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 637 | if (pitch) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 638 | *pitch = bo->pitch; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 639 | } |
| 640 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 641 | int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved, |
| 642 | bool force_drop) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 643 | { |
Maarten Lankhorst | 977c38d | 2013-06-27 13:48:26 +0200 | [diff] [blame] | 644 | if (!force_drop) |
| 645 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 646 | |
| 647 | if (!(bo->tiling_flags & RADEON_TILING_SURFACE)) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 648 | return 0; |
| 649 | |
| 650 | if (force_drop) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 651 | radeon_bo_clear_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 652 | return 0; |
| 653 | } |
| 654 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 655 | if (bo->tbo.mem.mem_type != TTM_PL_VRAM) { |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 656 | if (!has_moved) |
| 657 | return 0; |
| 658 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 659 | if (bo->surface_reg >= 0) |
| 660 | radeon_bo_clear_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 661 | return 0; |
| 662 | } |
| 663 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 664 | if ((bo->surface_reg >= 0) && !has_moved) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 665 | return 0; |
| 666 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 667 | return radeon_bo_get_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 668 | } |
| 669 | |
| 670 | void radeon_bo_move_notify(struct ttm_buffer_object *bo, |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 671 | struct ttm_mem_reg *new_mem) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 672 | { |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 673 | struct radeon_bo *rbo; |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 674 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 675 | if (!radeon_ttm_bo_is_radeon_bo(bo)) |
| 676 | return; |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 677 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 678 | rbo = container_of(bo, struct radeon_bo, tbo); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 679 | radeon_bo_check_tiling(rbo, 0, 1); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 680 | radeon_vm_bo_invalidate(rbo->rdev, rbo); |
Marek Olšák | 67e8e3f | 2014-03-02 00:56:18 +0100 | [diff] [blame] | 681 | |
| 682 | /* update statistics */ |
| 683 | if (!new_mem) |
| 684 | return; |
| 685 | |
| 686 | radeon_update_memory_usage(rbo, bo->mem.mem_type, -1); |
| 687 | radeon_update_memory_usage(rbo, new_mem->mem_type, 1); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 688 | } |
| 689 | |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 690 | int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 691 | { |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 692 | struct radeon_device *rdev; |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 693 | struct radeon_bo *rbo; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 694 | unsigned long offset, size; |
| 695 | int r; |
| 696 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 697 | if (!radeon_ttm_bo_is_radeon_bo(bo)) |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 698 | return 0; |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 699 | rbo = container_of(bo, struct radeon_bo, tbo); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 700 | radeon_bo_check_tiling(rbo, 0, 0); |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 701 | rdev = rbo->rdev; |
Christian König | 5440925 | 2014-05-05 18:40:12 +0200 | [diff] [blame] | 702 | if (bo->mem.mem_type != TTM_PL_VRAM) |
| 703 | return 0; |
| 704 | |
| 705 | size = bo->mem.num_pages << PAGE_SHIFT; |
| 706 | offset = bo->mem.start << PAGE_SHIFT; |
| 707 | if ((offset + size) <= rdev->mc.visible_vram_size) |
| 708 | return 0; |
| 709 | |
| 710 | /* hurrah the memory is not visible ! */ |
| 711 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM); |
| 712 | rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT; |
| 713 | r = ttm_bo_validate(bo, &rbo->placement, false, false); |
| 714 | if (unlikely(r == -ENOMEM)) { |
| 715 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT); |
| 716 | return ttm_bo_validate(bo, &rbo->placement, false, false); |
| 717 | } else if (unlikely(r != 0)) { |
| 718 | return r; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 719 | } |
Christian König | 5440925 | 2014-05-05 18:40:12 +0200 | [diff] [blame] | 720 | |
| 721 | offset = bo->mem.start << PAGE_SHIFT; |
| 722 | /* this should never happen */ |
| 723 | if ((offset + size) > rdev->mc.visible_vram_size) |
| 724 | return -EINVAL; |
| 725 | |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 726 | return 0; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 727 | } |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 728 | |
Dave Airlie | 83f30d0 | 2011-10-27 18:15:10 +0200 | [diff] [blame] | 729 | int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait) |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 730 | { |
| 731 | int r; |
| 732 | |
| 733 | r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0); |
| 734 | if (unlikely(r != 0)) |
| 735 | return r; |
| 736 | spin_lock(&bo->tbo.bdev->fence_lock); |
| 737 | if (mem_type) |
| 738 | *mem_type = bo->tbo.mem.mem_type; |
| 739 | if (bo->tbo.sync_obj) |
Dave Airlie | 1717c0e | 2011-10-27 18:28:37 +0200 | [diff] [blame] | 740 | r = ttm_bo_wait(&bo->tbo, true, true, no_wait); |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 741 | spin_unlock(&bo->tbo.bdev->fence_lock); |
| 742 | ttm_bo_unreserve(&bo->tbo); |
| 743 | return r; |
| 744 | } |