blob: 923e4da6543d13f8f8b6c3bf1ddb1f2a830cad79 [file] [log] [blame]
Olav Haugan3c7fb382013-01-02 17:32:25 -08001/* Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stephen Boyd55742b72012-08-08 11:40:26 -070018#include <linux/list.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070019#include <linux/regulator/consumer.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070020#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070021
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080022extern pgprot_t pgprot_kernel;
Laura Abbott0d135652012-10-04 12:59:03 -070023extern struct bus_type msm_iommu_sec_bus_type;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080024
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070025/* Domain attributes */
26#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
Laura Abbott0d135652012-10-04 12:59:03 -070027#define MSM_IOMMU_DOMAIN_PT_SECURE 0x2
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070028
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080029/* Mask for the cache policy attribute */
30#define MSM_IOMMU_CP_MASK 0x03
31
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070032/* Maximum number of Machine IDs that we are allowing to be mapped to the same
33 * context bank. The number of MIDs mapped to the same CB does not affect
34 * performance, but there is a practical limit on how many distinct MIDs may
35 * be present. These mappings are typically determined at design time and are
36 * not expected to change at run time.
37 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080038#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070039
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070040/* Maximum number of SMT entries allowed by the system */
41#define MAX_NUM_SMR 128
42
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070043#define MAX_NUM_BFB_REGS 32
44
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070045/**
46 * struct msm_iommu_dev - a single IOMMU hardware instance
47 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080048 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070049 */
50struct msm_iommu_dev {
51 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080052 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060053 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070054};
55
56/**
57 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
58 * name Human-readable name given to this context bank
59 * num Index of this context bank within the hardware
60 * mids List of Machine IDs that are to be mapped into this context
61 * bank, terminated by -1. The MID is a set of signals on the
62 * AXI bus that identifies the function associated with a specific
63 * memory request. (See ARM spec).
64 */
65struct msm_iommu_ctx_dev {
66 const char *name;
67 int num;
68 int mids[MAX_NUM_MIDS];
69};
70
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070071/**
72 * struct msm_iommu_bfb_settings - a set of IOMMU BFB tuning parameters
73 * regs An array of register offsets to configure
74 * data Values to write to corresponding registers
75 * length Number of valid entries in the offset/val arrays
76 */
77struct msm_iommu_bfb_settings {
78 unsigned int regs[MAX_NUM_BFB_REGS];
79 unsigned int data[MAX_NUM_BFB_REGS];
80 int length;
81};
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070082
83/**
84 * struct msm_iommu_drvdata - A single IOMMU hardware instance
85 * @base: IOMMU config port base address (VA)
Olav Haugan95d24162012-12-05 14:47:47 -080086 * @glb_base: IOMMU config port base address for global register space (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080087 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070088 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080089 * @clk: The bus clock for this IOMMU hardware instance
90 * @pclk: The clock for the IOMMU bus interconnect
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -070091 * @aclk: Alternate clock for this IOMMU core, if any
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070092 * @name: Human-readable name of this IOMMU device
93 * @gdsc: Regulator needed to power this HW block (v2 only)
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070094 * @bfb_settings: Optional BFB performance tuning parameters
Stephen Boyd55742b72012-08-08 11:40:26 -070095 * @dev: Struct device this hardware instance is tied to
96 * @list: List head to link all iommus together
Olav Haugan3c7fb382013-01-02 17:32:25 -080097 * @clk_reg_virt: Optional clock register virtual address.
Olav Haugancd932192013-01-31 18:30:15 -080098 * @halt_enabled: Set to 1 if IOMMU halt is supported in the IOMMU, 0 otherwise.
Olav Haugan4e315c42013-03-06 10:14:28 -080099 * @asid: List of ASID and their usage count (index is ASID value).
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800100 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700101 * A msm_iommu_drvdata holds the global driver data about a single piece
102 * of an IOMMU hardware instance.
103 */
104struct msm_iommu_drvdata {
105 void __iomem *base;
Olav Haugan95d24162012-12-05 14:47:47 -0800106 void __iomem *glb_base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -0800107 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -0600108 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800109 struct clk *clk;
110 struct clk *pclk;
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -0700111 struct clk *aclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112 const char *name;
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700113 struct regulator *gdsc;
Olav Haugan2648d972013-01-07 17:32:31 -0800114 struct regulator *alt_gdsc;
Stepan Moskovchenko880a3182012-10-01 12:35:24 -0700115 struct msm_iommu_bfb_settings *bfb_settings;
Laura Abbott0d135652012-10-04 12:59:03 -0700116 int sec_id;
Stephen Boyd55742b72012-08-08 11:40:26 -0700117 struct device *dev;
118 struct list_head list;
Olav Haugan3c7fb382013-01-02 17:32:25 -0800119 void __iomem *clk_reg_virt;
Olav Haugancd932192013-01-31 18:30:15 -0800120 int halt_enabled;
Olav Haugan4e315c42013-03-06 10:14:28 -0800121 int *asid;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700122};
123
Stephen Boyd55742b72012-08-08 11:40:26 -0700124void msm_iommu_add_drv(struct msm_iommu_drvdata *drv);
125void msm_iommu_remove_drv(struct msm_iommu_drvdata *drv);
Olav Hauganf3782732013-01-11 11:23:30 -0800126void program_iommu_bfb_settings(void __iomem *base,
127 const struct msm_iommu_bfb_settings *bfb_settings);
Olav Haugancd932192013-01-31 18:30:15 -0800128void iommu_halt(const struct msm_iommu_drvdata *iommu_drvdata);
129void iommu_resume(const struct msm_iommu_drvdata *iommu_drvdata);
Stephen Boyd55742b72012-08-08 11:40:26 -0700130
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700131/**
132 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
133 * @num: Hardware context number of this context
134 * @pdev: Platform device associated wit this HW instance
135 * @attached_elm: List element for domains to track which devices are
136 * attached to them
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700137 * @attached_domain Domain currently attached to this context (if any)
138 * @name Human-readable name of this context device
Olav Haugan95d24162012-12-05 14:47:47 -0800139 * @sids List of Stream IDs mapped to this context
140 * @nsid Number of Stream IDs mapped to this context
Olav Haugan26ddd432012-12-07 11:39:21 -0800141 * @secure_context true if this is a secure context programmed by
142 the secure environment, false otherwise
143 * @asid ASID used with this context.
Olav Haugane99ee7e2012-12-11 15:02:02 -0800144 * @attach_count Number of time this context has been attached.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700145 *
146 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
147 * within each IOMMU hardware instance
148 */
149struct msm_iommu_ctx_drvdata {
150 int num;
151 struct platform_device *pdev;
152 struct list_head attached_elm;
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -0700153 struct iommu_domain *attached_domain;
154 const char *name;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700155 u32 sids[MAX_NUM_SMR];
156 unsigned int nsid;
Olav Haugan26ddd432012-12-07 11:39:21 -0800157 unsigned int secure_context;
158 int asid;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800159 int attach_count;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700160};
161
162/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700163 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
164 * interrupt is not supported in the API yet, but this will print an error
165 * message and dump useful IOMMU registers.
166 */
167irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800168irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700169
Olav Haugan65209cd2012-11-07 15:02:56 -0800170enum {
171 PROC_APPS,
172 PROC_GPU,
173 PROC_MAX
174};
175
176/* Expose structure to allow kgsl iommu driver to use the same structure to
177 * communicate to GPU the addresses of the flag and turn variables.
178 */
179struct remote_iommu_petersons_spinlock {
180 uint32_t flag[PROC_MAX];
181 uint32_t turn;
182};
183
184#ifdef CONFIG_MSM_IOMMU
185void *msm_iommu_lock_initialize(void);
186void msm_iommu_mutex_lock(void);
187void msm_iommu_mutex_unlock(void);
188#else
189static inline void *msm_iommu_lock_initialize(void)
190{
191 return NULL;
192}
193static inline void msm_iommu_mutex_lock(void) { }
194static inline void msm_iommu_mutex_unlock(void) { }
195#endif
196
197#ifdef CONFIG_MSM_IOMMU_GPU_SYNC
198void msm_iommu_remote_p0_spin_lock(void);
199void msm_iommu_remote_p0_spin_unlock(void);
200
201#define msm_iommu_remote_lock_init() _msm_iommu_remote_spin_lock_init()
202#define msm_iommu_remote_spin_lock() msm_iommu_remote_p0_spin_lock()
203#define msm_iommu_remote_spin_unlock() msm_iommu_remote_p0_spin_unlock()
204#else
205#define msm_iommu_remote_lock_init()
206#define msm_iommu_remote_spin_lock()
207#define msm_iommu_remote_spin_unlock()
208#endif
209
210/* Allows kgsl iommu driver to acquire lock */
211#define msm_iommu_lock() \
212 do { \
213 msm_iommu_mutex_lock(); \
214 msm_iommu_remote_spin_lock(); \
215 } while (0)
216
217#define msm_iommu_unlock() \
218 do { \
219 msm_iommu_remote_spin_unlock(); \
220 msm_iommu_mutex_unlock(); \
221 } while (0)
222
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600223#ifdef CONFIG_MSM_IOMMU
224/*
225 * Look up an IOMMU context device by its context name. NULL if none found.
226 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
227 * their platform devices.
228 */
229struct device *msm_iommu_get_ctx(const char *ctx_name);
230#else
231static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
232{
233 return NULL;
234}
235#endif
236
Laura Abbottf4daa692012-10-10 19:31:53 -0700237/*
238 * Function to program the global registers of an IOMMU securely.
239 * This should only be called on IOMMUs for which kernel programming
240 * of global registers is not possible
241 */
242int msm_iommu_sec_program_iommu(int sec_id);
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700243
Olav Haugan0e22c482013-01-28 17:39:36 -0800244static inline int msm_soc_version_supports_iommu_v0(void)
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700245{
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800246#ifdef CONFIG_OF
247 struct device_node *node;
248
Olav Haugan0e22c482013-01-28 17:39:36 -0800249 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v1");
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800250 if (node) {
251 of_node_put(node);
252 return 0;
253 }
Olav Haugan95d24162012-12-05 14:47:47 -0800254
Olav Haugan0e22c482013-01-28 17:39:36 -0800255 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v0");
Olav Haugan95d24162012-12-05 14:47:47 -0800256 if (node) {
257 of_node_put(node);
258 return 1;
259 }
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800260#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700261 if (cpu_is_msm8960() &&
262 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
263 return 0;
264
265 if (cpu_is_msm8x60() &&
266 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
267 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
268 return 0;
269 }
270 return 1;
271}
Jeremy Gebben2dfe0022012-11-01 11:03:21 -0600272#endif