blob: c89f6d808ba6aeccb00240565f07a9dfbf3e377b [file] [log] [blame]
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/slab.h>
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
Manu Gautamb5067272012-07-02 09:53:41 +053019#include <linux/pm_runtime.h>
Manu Gautam377821c2012-09-28 16:53:24 +053020#include <linux/ratelimit.h>
Manu Gautamb5067272012-07-02 09:53:41 +053021#include <linux/interrupt.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020022#include <linux/ioport.h>
Manu Gautam1742db22012-06-19 13:33:24 +053023#include <linux/clk.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020024#include <linux/io.h>
25#include <linux/module.h>
26#include <linux/types.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020027#include <linux/delay.h>
28#include <linux/of.h>
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +053029#include <linux/of_platform.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030030#include <linux/list.h>
Manu Gautamb5067272012-07-02 09:53:41 +053031#include <linux/debugfs.h>
32#include <linux/uaccess.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
David Keitelad4a0282013-03-19 18:04:27 -070035#include <linux/qpnp-misc.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030036#include <linux/usb/msm_hsusb.h>
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +053037#include <linux/usb/msm_ext_chg.h>
Manu Gautam60e01352012-05-29 09:00:34 +053038#include <linux/regulator/consumer.h>
Jack Pham924cbe872013-07-10 16:40:55 -070039#include <linux/pm_wakeup.h>
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +053040#include <linux/power_supply.h>
Jack Pham0fc12332012-11-19 13:14:22 -080041#include <linux/qpnp/qpnp-adc.h>
Pavankumar Kondeti08693e72013-05-03 11:55:48 +053042#include <linux/cdev.h>
43#include <linux/completion.h>
Manu Gautam60e01352012-05-29 09:00:34 +053044
45#include <mach/rpm-regulator.h>
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +053046#include <mach/rpm-regulator-smd.h>
Manu Gautam2617deb2012-08-31 17:50:06 -070047#include <mach/msm_bus.h>
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +053048#include <mach/clk.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030049
Manu Gautam8c642812012-06-07 10:35:10 +053050#include "dwc3_otg.h"
Ido Shayevitz9fb83452012-04-01 17:45:58 +030051#include "core.h"
52#include "gadget.h"
53
Jack Pham0fc12332012-11-19 13:14:22 -080054/* ADC threshold values */
55static int adc_low_threshold = 700;
56module_param(adc_low_threshold, int, S_IRUGO | S_IWUSR);
57MODULE_PARM_DESC(adc_low_threshold, "ADC ID Low voltage threshold");
58
59static int adc_high_threshold = 950;
60module_param(adc_high_threshold, int, S_IRUGO | S_IWUSR);
61MODULE_PARM_DESC(adc_high_threshold, "ADC ID High voltage threshold");
62
63static int adc_meas_interval = ADC_MEAS1_INTERVAL_1S;
64module_param(adc_meas_interval, int, S_IRUGO | S_IWUSR);
65MODULE_PARM_DESC(adc_meas_interval, "ADC ID polling period");
66
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +053067static int override_phy_init;
68module_param(override_phy_init, int, S_IRUGO|S_IWUSR);
69MODULE_PARM_DESC(override_phy_init, "Override HSPHY Init Seq");
70
Jack Pham9b4606b2013-04-02 17:32:25 -070071/* Enable Proprietary charger detection */
72static bool prop_chg_detect;
73module_param(prop_chg_detect, bool, S_IRUGO | S_IWUSR);
74MODULE_PARM_DESC(prop_chg_detect, "Enable Proprietary charger detection");
75
Ido Shayevitz9fb83452012-04-01 17:45:58 +030076/**
77 * USB DBM Hardware registers.
78 *
79 */
Shimrit Malichia00d7322012-08-05 13:56:28 +030080#define DBM_BASE 0x000F8000
81#define DBM_EP_CFG(n) (DBM_BASE + (0x00 + 4 * (n)))
82#define DBM_DATA_FIFO(n) (DBM_BASE + (0x10 + 4 * (n)))
83#define DBM_DATA_FIFO_SIZE(n) (DBM_BASE + (0x20 + 4 * (n)))
84#define DBM_DATA_FIFO_EN (DBM_BASE + (0x30))
85#define DBM_GEVNTADR (DBM_BASE + (0x34))
86#define DBM_GEVNTSIZ (DBM_BASE + (0x38))
87#define DBM_DBG_CNFG (DBM_BASE + (0x3C))
88#define DBM_HW_TRB0_EP(n) (DBM_BASE + (0x40 + 4 * (n)))
89#define DBM_HW_TRB1_EP(n) (DBM_BASE + (0x50 + 4 * (n)))
90#define DBM_HW_TRB2_EP(n) (DBM_BASE + (0x60 + 4 * (n)))
91#define DBM_HW_TRB3_EP(n) (DBM_BASE + (0x70 + 4 * (n)))
92#define DBM_PIPE_CFG (DBM_BASE + (0x80))
93#define DBM_SOFT_RESET (DBM_BASE + (0x84))
94#define DBM_GEN_CFG (DBM_BASE + (0x88))
Ido Shayevitz9fb83452012-04-01 17:45:58 +030095
96/**
97 * USB DBM Hardware registers bitmask.
98 *
99 */
100/* DBM_EP_CFG */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300101#define DBM_EN_EP 0x00000001
102#define USB3_EPNUM 0x0000003E
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300103#define DBM_BAM_PIPE_NUM 0x000000C0
104#define DBM_PRODUCER 0x00000100
105#define DBM_DISABLE_WB 0x00000200
106#define DBM_INT_RAM_ACC 0x00000400
107
108/* DBM_DATA_FIFO_SIZE */
109#define DBM_DATA_FIFO_SIZE_MASK 0x0000ffff
110
111/* DBM_GEVNTSIZ */
112#define DBM_GEVNTSIZ_MASK 0x0000ffff
113
114/* DBM_DBG_CNFG */
115#define DBM_ENABLE_IOC_MASK 0x0000000f
116
117/* DBM_SOFT_RESET */
118#define DBM_SFT_RST_EP0 0x00000001
119#define DBM_SFT_RST_EP1 0x00000002
120#define DBM_SFT_RST_EP2 0x00000004
121#define DBM_SFT_RST_EP3 0x00000008
Shimrit Malichia00d7322012-08-05 13:56:28 +0300122#define DBM_SFT_RST_EPS_MASK 0x0000000F
123#define DBM_SFT_RST_MASK 0x80000000
124#define DBM_EN_MASK 0x00000002
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200125
126#define DBM_MAX_EPS 4
127
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300128/* DBM TRB configurations */
129#define DBM_TRB_BIT 0x80000000
130#define DBM_TRB_DATA_SRC 0x40000000
131#define DBM_TRB_DMA 0x20000000
132#define DBM_TRB_EP_NUM(ep) (ep<<24)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300133
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530134#define USB3_PORTSC (0x430)
135#define PORT_PE (0x1 << 1)
Manu Gautam8c642812012-06-07 10:35:10 +0530136/**
137 * USB QSCRATCH Hardware registers
138 *
139 */
140#define QSCRATCH_REG_OFFSET (0x000F8800)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +0530141#define QSCRATCH_CTRL_REG (QSCRATCH_REG_OFFSET + 0x04)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300142#define QSCRATCH_GENERAL_CFG (QSCRATCH_REG_OFFSET + 0x08)
Manu Gautambd0e5782012-08-30 10:39:01 -0700143#define HS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x10)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530144#define PARAMETER_OVERRIDE_X_REG (QSCRATCH_REG_OFFSET + 0x14)
Manu Gautam8c642812012-06-07 10:35:10 +0530145#define CHARGING_DET_CTRL_REG (QSCRATCH_REG_OFFSET + 0x18)
146#define CHARGING_DET_OUTPUT_REG (QSCRATCH_REG_OFFSET + 0x1C)
147#define ALT_INTERRUPT_EN_REG (QSCRATCH_REG_OFFSET + 0x20)
148#define HS_PHY_IRQ_STAT_REG (QSCRATCH_REG_OFFSET + 0x24)
Manu Gautamd4108b72012-12-14 17:35:18 +0530149#define CGCTL_REG (QSCRATCH_REG_OFFSET + 0x28)
Manu Gautambd0e5782012-08-30 10:39:01 -0700150#define SS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x30)
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +0530151#define SS_PHY_PARAM_CTRL_1 (QSCRATCH_REG_OFFSET + 0x34)
152#define SS_PHY_PARAM_CTRL_2 (QSCRATCH_REG_OFFSET + 0x38)
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530153#define SS_CR_PROTOCOL_DATA_IN_REG (QSCRATCH_REG_OFFSET + 0x3C)
154#define SS_CR_PROTOCOL_DATA_OUT_REG (QSCRATCH_REG_OFFSET + 0x40)
155#define SS_CR_PROTOCOL_CAP_ADDR_REG (QSCRATCH_REG_OFFSET + 0x44)
156#define SS_CR_PROTOCOL_CAP_DATA_REG (QSCRATCH_REG_OFFSET + 0x48)
157#define SS_CR_PROTOCOL_READ_REG (QSCRATCH_REG_OFFSET + 0x4C)
158#define SS_CR_PROTOCOL_WRITE_REG (QSCRATCH_REG_OFFSET + 0x50)
Manu Gautam8c642812012-06-07 10:35:10 +0530159
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300160struct dwc3_msm_req_complete {
161 struct list_head list_item;
162 struct usb_request *req;
163 void (*orig_complete)(struct usb_ep *ep,
164 struct usb_request *req);
165};
166
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200167struct dwc3_msm {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200168 struct device *dev;
169 void __iomem *base;
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +0530170 struct resource *io_res;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200171 int dbm_num_eps;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300172 u8 ep_num_mapping[DBM_MAX_EPS];
173 const struct usb_ep_ops *original_ep_ops[DWC3_ENDPOINTS_NUM];
174 struct list_head req_complete_list;
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530175 struct clk *xo_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700176 struct clk *ref_clk;
Manu Gautam1742db22012-06-19 13:33:24 +0530177 struct clk *core_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700178 struct clk *iface_clk;
179 struct clk *sleep_clk;
180 struct clk *hsphy_sleep_clk;
Jack Pham22698b82013-02-13 17:45:06 -0800181 struct clk *utmi_clk;
Manu Gautam60e01352012-05-29 09:00:34 +0530182 struct regulator *hsusb_3p3;
183 struct regulator *hsusb_1p8;
184 struct regulator *hsusb_vddcx;
185 struct regulator *ssusb_1p8;
186 struct regulator *ssusb_vddcx;
Hemant Kumar086bf6b2013-06-10 19:29:27 -0700187 struct regulator *dwc3_gdsc;
Manu Gautambb825d72013-03-12 16:25:42 +0530188
189 /* VBUS regulator if no OTG and running in host only mode */
190 struct regulator *vbus_otg;
Manu Gautamb5067272012-07-02 09:53:41 +0530191 struct dwc3_ext_xceiv ext_xceiv;
192 bool resume_pending;
193 atomic_t pm_suspended;
194 atomic_t in_lpm;
Manu Gautam377821c2012-09-28 16:53:24 +0530195 int hs_phy_irq;
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530196 int hsphy_init_seq;
Manu Gautam377821c2012-09-28 16:53:24 +0530197 bool lpm_irq_seen;
Manu Gautamb5067272012-07-02 09:53:41 +0530198 struct delayed_work resume_work;
Manu Gautam6eb13e32013-02-01 15:19:15 +0530199 struct work_struct restart_usb_work;
Manu Gautam8c642812012-06-07 10:35:10 +0530200 struct dwc3_charger charger;
201 struct usb_phy *otg_xceiv;
202 struct delayed_work chg_work;
203 enum usb_chg_state chg_state;
Jack Pham0cca9412013-03-08 13:22:42 -0800204 int pmic_id_irq;
205 struct work_struct id_work;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -0800206 struct qpnp_adc_tm_btm_param adc_param;
Jack Pham0fc12332012-11-19 13:14:22 -0800207 struct delayed_work init_adc_work;
208 bool id_adc_detect;
Manu Gautam8c642812012-06-07 10:35:10 +0530209 u8 dcd_retries;
Manu Gautam2617deb2012-08-31 17:50:06 -0700210 u32 bus_perf_client;
211 struct msm_bus_scale_pdata *bus_scale_table;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530212 struct power_supply usb_psy;
Jack Pham9354c6a2012-12-20 19:19:32 -0800213 struct power_supply *ext_vbus_psy;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530214 unsigned int online;
215 unsigned int host_mode;
Pavankumar Kondetifbd4b142013-07-16 11:13:05 +0530216 unsigned int voltage_max;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530217 unsigned int current_max;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +0530218 unsigned int vdd_no_vol_level;
219 unsigned int vdd_low_vol_level;
220 unsigned int vdd_high_vol_level;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530221 bool vbus_active;
Jack Phamfadd6432012-12-07 19:03:41 -0800222 bool ext_inuse;
Jack Phamf12b7e12012-12-28 14:27:26 -0800223 enum dwc3_id_state id_state;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530224 unsigned long lpm_flags;
225#define MDWC3_CORECLK_OFF BIT(0)
226#define MDWC3_TCXO_SHUTDOWN BIT(1)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +0530227
228 u32 qscratch_ctl_val;
229 dev_t ext_chg_dev;
230 struct cdev ext_chg_cdev;
231 struct class *ext_chg_class;
232 struct device *ext_chg_device;
233 bool ext_chg_opened;
234 bool ext_chg_active;
235 struct completion ext_chg_wait;
Manu Gautam60e01352012-05-29 09:00:34 +0530236};
237
238#define USB_HSPHY_3P3_VOL_MIN 3050000 /* uV */
239#define USB_HSPHY_3P3_VOL_MAX 3300000 /* uV */
240#define USB_HSPHY_3P3_HPM_LOAD 16000 /* uA */
241
242#define USB_HSPHY_1P8_VOL_MIN 1800000 /* uV */
243#define USB_HSPHY_1P8_VOL_MAX 1800000 /* uV */
244#define USB_HSPHY_1P8_HPM_LOAD 19000 /* uA */
245
246#define USB_SSPHY_1P8_VOL_MIN 1800000 /* uV */
247#define USB_SSPHY_1P8_VOL_MAX 1800000 /* uV */
248#define USB_SSPHY_1P8_HPM_LOAD 23000 /* uA */
249
Jack Phamfadd6432012-12-07 19:03:41 -0800250static struct usb_ext_notification *usb_ext;
251
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300252/**
253 *
254 * Read register with debug info.
255 *
256 * @base - DWC3 base virtual address.
257 * @offset - register offset.
258 *
259 * @return u32
260 */
261static inline u32 dwc3_msm_read_reg(void *base, u32 offset)
262{
263 u32 val = ioread32(base + offset);
264 return val;
265}
266
267/**
268 * Read register masked field with debug info.
269 *
270 * @base - DWC3 base virtual address.
271 * @offset - register offset.
272 * @mask - register bitmask.
273 *
274 * @return u32
275 */
276static inline u32 dwc3_msm_read_reg_field(void *base,
277 u32 offset,
278 const u32 mask)
279{
280 u32 shift = find_first_bit((void *)&mask, 32);
281 u32 val = ioread32(base + offset);
282 val &= mask; /* clear other bits */
283 val >>= shift;
284 return val;
285}
286
287/**
288 *
289 * Write register with debug info.
290 *
291 * @base - DWC3 base virtual address.
292 * @offset - register offset.
293 * @val - value to write.
294 *
295 */
296static inline void dwc3_msm_write_reg(void *base, u32 offset, u32 val)
297{
298 iowrite32(val, base + offset);
299}
300
301/**
302 * Write register masked field with debug info.
303 *
304 * @base - DWC3 base virtual address.
305 * @offset - register offset.
306 * @mask - register bitmask.
307 * @val - value to write.
308 *
309 */
310static inline void dwc3_msm_write_reg_field(void *base, u32 offset,
311 const u32 mask, u32 val)
312{
313 u32 shift = find_first_bit((void *)&mask, 32);
314 u32 tmp = ioread32(base + offset);
315
316 tmp &= ~mask; /* clear written bits */
317 val = tmp | (val << shift);
318 iowrite32(val, base + offset);
319}
320
321/**
Manu Gautam8c642812012-06-07 10:35:10 +0530322 * Write register and read back masked value to confirm it is written
323 *
324 * @base - DWC3 base virtual address.
325 * @offset - register offset.
326 * @mask - register bitmask specifying what should be updated
327 * @val - value to write.
328 *
329 */
330static inline void dwc3_msm_write_readback(void *base, u32 offset,
331 const u32 mask, u32 val)
332{
333 u32 write_val, tmp = ioread32(base + offset);
334
335 tmp &= ~mask; /* retain other bits */
336 write_val = tmp | val;
337
338 iowrite32(write_val, base + offset);
339
340 /* Read back to see if val was written */
341 tmp = ioread32(base + offset);
342 tmp &= mask; /* clear other bits */
343
344 if (tmp != val)
Jack Pham4b00e702013-07-03 17:10:36 -0700345 pr_err("%s: write: %x to QSCRATCH: %x FAILED\n",
346 __func__, val, offset);
Manu Gautam8c642812012-06-07 10:35:10 +0530347}
348
349/**
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530350 *
351 * Write SSPHY register with debug info.
352 *
353 * @base - DWC3 base virtual address.
354 * @addr - SSPHY address to write.
355 * @val - value to write.
356 *
357 */
358static void dwc3_msm_ssusb_write_phycreg(void *base, u32 addr, u32 val)
359{
360 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
361 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
362 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
363 cpu_relax();
364
365 iowrite32(val, base + SS_CR_PROTOCOL_DATA_IN_REG);
366 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_DATA_REG);
367 while (ioread32(base + SS_CR_PROTOCOL_CAP_DATA_REG))
368 cpu_relax();
369
370 iowrite32(0x1, base + SS_CR_PROTOCOL_WRITE_REG);
371 while (ioread32(base + SS_CR_PROTOCOL_WRITE_REG))
372 cpu_relax();
373}
374
375/**
376 *
377 * Read SSPHY register with debug info.
378 *
379 * @base - DWC3 base virtual address.
380 * @addr - SSPHY address to read.
381 *
382 */
383static u32 dwc3_msm_ssusb_read_phycreg(void *base, u32 addr)
384{
Vijayavardhan Vennapusa96201212013-06-12 19:59:27 +0530385 bool first_read = true;
386
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530387 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
388 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
389 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
390 cpu_relax();
391
Vijayavardhan Vennapusa96201212013-06-12 19:59:27 +0530392 /*
393 * Due to hardware bug, first read of SSPHY register might be
394 * incorrect. Hence as workaround, SW should perform SSPHY register
395 * read twice, but use only second read and ignore first read.
396 */
397retry:
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530398 iowrite32(0x1, base + SS_CR_PROTOCOL_READ_REG);
399 while (ioread32(base + SS_CR_PROTOCOL_READ_REG))
400 cpu_relax();
401
Vijayavardhan Vennapusa96201212013-06-12 19:59:27 +0530402 if (first_read) {
403 ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
404 first_read = false;
405 goto retry;
406 }
407
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530408 return ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
409}
410
411/**
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300412 * Return DBM EP number according to usb endpoint number.
413 *
414 */
Jack Pham62c19a42013-07-09 17:55:09 -0700415static int dwc3_msm_find_matching_dbm_ep(struct dwc3_msm *mdwc, u8 usb_ep)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300416{
417 int i;
418
Jack Pham62c19a42013-07-09 17:55:09 -0700419 for (i = 0; i < mdwc->dbm_num_eps; i++)
420 if (mdwc->ep_num_mapping[i] == usb_ep)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300421 return i;
422
423 return -ENODEV; /* Not found */
424}
425
426/**
427 * Return number of configured DBM endpoints.
428 *
429 */
Jack Pham62c19a42013-07-09 17:55:09 -0700430static int dwc3_msm_configured_dbm_ep_num(struct dwc3_msm *mdwc)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300431{
432 int i;
433 int count = 0;
434
Jack Pham62c19a42013-07-09 17:55:09 -0700435 for (i = 0; i < mdwc->dbm_num_eps; i++)
436 if (mdwc->ep_num_mapping[i])
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300437 count++;
438
439 return count;
440}
441
442/**
443 * Configure the DBM with the USB3 core event buffer.
444 * This function is called by the SNPS UDC upon initialization.
445 *
446 * @addr - address of the event buffer.
447 * @size - size of the event buffer.
448 *
449 */
Jack Pham62c19a42013-07-09 17:55:09 -0700450static int dwc3_msm_event_buffer_config(struct dwc3_msm *mdwc,
451 u32 addr, u16 size)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300452{
Jack Pham62c19a42013-07-09 17:55:09 -0700453 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300454
Jack Pham62c19a42013-07-09 17:55:09 -0700455 dwc3_msm_write_reg(mdwc->base, DBM_GEVNTADR, addr);
456 dwc3_msm_write_reg_field(mdwc->base, DBM_GEVNTSIZ,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300457 DBM_GEVNTSIZ_MASK, size);
458
459 return 0;
460}
461
462/**
463 * Reset the DBM registers upon initialization.
464 *
465 */
Jack Pham62c19a42013-07-09 17:55:09 -0700466static int dwc3_msm_dbm_soft_reset(struct dwc3_msm *mdwc, int enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300467{
Jack Pham62c19a42013-07-09 17:55:09 -0700468 dev_dbg(mdwc->dev, "%s\n", __func__);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300469 if (enter_reset) {
Jack Pham62c19a42013-07-09 17:55:09 -0700470 dev_dbg(mdwc->dev, "enter DBM reset\n");
471 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300472 DBM_SFT_RST_MASK, 1);
473 } else {
Jack Pham62c19a42013-07-09 17:55:09 -0700474 dev_dbg(mdwc->dev, "exit DBM reset\n");
475 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300476 DBM_SFT_RST_MASK, 0);
477 /*enable DBM*/
Jack Pham62c19a42013-07-09 17:55:09 -0700478 dwc3_msm_write_reg_field(mdwc->base, QSCRATCH_GENERAL_CFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300479 DBM_EN_MASK, 0x1);
480 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300481
482 return 0;
483}
484
485/**
486 * Soft reset specific DBM ep.
487 * This function is called by the function driver upon events
488 * such as transfer aborting, USB re-enumeration and USB
489 * disconnection.
490 *
491 * @dbm_ep - DBM ep number.
492 * @enter_reset - should we enter a reset state or get out of it.
493 *
494 */
Jack Pham62c19a42013-07-09 17:55:09 -0700495static int dwc3_msm_dbm_ep_soft_reset(struct dwc3_msm *mdwc,
496 u8 dbm_ep, bool enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300497{
Jack Pham62c19a42013-07-09 17:55:09 -0700498 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300499
Jack Pham62c19a42013-07-09 17:55:09 -0700500 if (dbm_ep >= mdwc->dbm_num_eps) {
501 dev_err(mdwc->dev, "%s: Invalid DBM ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300502 return -ENODEV;
503 }
504
505 if (enter_reset) {
Jack Pham62c19a42013-07-09 17:55:09 -0700506 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300507 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300508 } else {
Jack Pham62c19a42013-07-09 17:55:09 -0700509 dwc3_msm_write_reg_field(mdwc->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300510 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300511 }
512
513 return 0;
514}
515
516/**
517 * Configure a USB DBM ep to work in BAM mode.
518 *
519 *
520 * @usb_ep - USB physical EP number.
521 * @producer - producer/consumer.
522 * @disable_wb - disable write back to system memory.
523 * @internal_mem - use internal USB memory for data fifo.
524 * @ioc - enable interrupt on completion.
525 *
526 * @return int - DBM ep number.
527 */
Jack Pham62c19a42013-07-09 17:55:09 -0700528static int dwc3_msm_dbm_ep_config(struct dwc3_msm *mdwc, u8 usb_ep, u8 bam_pipe,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300529 bool producer, bool disable_wb,
530 bool internal_mem, bool ioc)
531{
532 u8 dbm_ep;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300533 u32 ep_cfg;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300534
Jack Pham62c19a42013-07-09 17:55:09 -0700535 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300536
Jack Pham62c19a42013-07-09 17:55:09 -0700537 dbm_ep = dwc3_msm_find_matching_dbm_ep(mdwc, usb_ep);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300538
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300539 if (dbm_ep < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700540 dev_err(mdwc->dev,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300541 "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300542 return -ENODEV;
543 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300544 /* First, reset the dbm endpoint */
Jack Pham62c19a42013-07-09 17:55:09 -0700545 dwc3_msm_dbm_ep_soft_reset(mdwc, dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300546
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300547 /* Set ioc bit for dbm_ep if needed */
Jack Pham62c19a42013-07-09 17:55:09 -0700548 dwc3_msm_write_reg_field(mdwc->base, DBM_DBG_CNFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300549 DBM_ENABLE_IOC_MASK & 1 << dbm_ep, ioc ? 1 : 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300550
Shimrit Malichia00d7322012-08-05 13:56:28 +0300551 ep_cfg = (producer ? DBM_PRODUCER : 0) |
552 (disable_wb ? DBM_DISABLE_WB : 0) |
553 (internal_mem ? DBM_INT_RAM_ACC : 0);
554
Jack Pham62c19a42013-07-09 17:55:09 -0700555 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep),
Shimrit Malichia00d7322012-08-05 13:56:28 +0300556 DBM_PRODUCER | DBM_DISABLE_WB | DBM_INT_RAM_ACC, ep_cfg >> 8);
557
Jack Pham62c19a42013-07-09 17:55:09 -0700558 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep), USB3_EPNUM,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300559 usb_ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700560 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep),
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300561 DBM_BAM_PIPE_NUM, bam_pipe);
Jack Pham62c19a42013-07-09 17:55:09 -0700562 dwc3_msm_write_reg_field(mdwc->base, DBM_PIPE_CFG, 0x000000ff,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300563 0xe4);
Jack Pham62c19a42013-07-09 17:55:09 -0700564 dwc3_msm_write_reg_field(mdwc->base, DBM_EP_CFG(dbm_ep), DBM_EN_EP,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300565 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300566
567 return dbm_ep;
568}
569
570/**
571 * Configure a USB DBM ep to work in normal mode.
572 *
573 * @usb_ep - USB ep number.
574 *
575 */
Jack Pham62c19a42013-07-09 17:55:09 -0700576static int dwc3_msm_dbm_ep_unconfig(struct dwc3_msm *mdwc, u8 usb_ep)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300577{
578 u8 dbm_ep;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530579 u32 data;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300580
Jack Pham62c19a42013-07-09 17:55:09 -0700581 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300582
Jack Pham62c19a42013-07-09 17:55:09 -0700583 dbm_ep = dwc3_msm_find_matching_dbm_ep(mdwc, usb_ep);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300584
585 if (dbm_ep < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700586 dev_err(mdwc->dev, "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300587 return -ENODEV;
588 }
589
Jack Pham62c19a42013-07-09 17:55:09 -0700590 mdwc->ep_num_mapping[dbm_ep] = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300591
Jack Pham62c19a42013-07-09 17:55:09 -0700592 data = dwc3_msm_read_reg(mdwc->base, DBM_EP_CFG(dbm_ep));
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530593 data &= (~0x1);
Jack Pham62c19a42013-07-09 17:55:09 -0700594 dwc3_msm_write_reg(mdwc->base, DBM_EP_CFG(dbm_ep), data);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300595
596 /* Reset the dbm endpoint */
Jack Pham62c19a42013-07-09 17:55:09 -0700597 dwc3_msm_dbm_ep_soft_reset(mdwc, dbm_ep, true);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530598 /*
599 * 10 usec delay is required before deasserting DBM endpoint reset
600 * according to hardware programming guide.
601 */
602 udelay(10);
Jack Pham62c19a42013-07-09 17:55:09 -0700603 dwc3_msm_dbm_ep_soft_reset(mdwc, dbm_ep, false);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300604
605 return 0;
606}
607
608/**
609 * Configure the DBM with the BAM's data fifo.
610 * This function is called by the USB BAM Driver
611 * upon initialization.
612 *
613 * @ep - pointer to usb endpoint.
614 * @addr - address of data fifo.
615 * @size - size of data fifo.
616 *
617 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300618int msm_data_fifo_config(struct usb_ep *ep, u32 addr, u32 size, u8 dst_pipe_idx)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300619{
620 u8 dbm_ep;
621 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700622 struct dwc3 *dwc = dep->dwc;
623 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300624 u8 bam_pipe = dst_pipe_idx;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300625
Jack Pham62c19a42013-07-09 17:55:09 -0700626 dev_dbg(mdwc->dev, "%s\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300627
Shimrit Malichia00d7322012-08-05 13:56:28 +0300628 dbm_ep = bam_pipe;
Jack Pham62c19a42013-07-09 17:55:09 -0700629 mdwc->ep_num_mapping[dbm_ep] = dep->number;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300630
Jack Pham62c19a42013-07-09 17:55:09 -0700631 dwc3_msm_write_reg(mdwc->base, DBM_DATA_FIFO(dbm_ep), addr);
632 dwc3_msm_write_reg_field(mdwc->base, DBM_DATA_FIFO_SIZE(dbm_ep),
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300633 DBM_DATA_FIFO_SIZE_MASK, size);
634
635 return 0;
636}
637
638/**
639* Cleanups for msm endpoint on request complete.
640*
641* Also call original request complete.
642*
643* @usb_ep - pointer to usb_ep instance.
644* @request - pointer to usb_request instance.
645*
646* @return int - 0 on success, negetive on error.
647*/
648static void dwc3_msm_req_complete_func(struct usb_ep *ep,
649 struct usb_request *request)
650{
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300651 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700652 struct dwc3 *dwc = dep->dwc;
653 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300654 struct dwc3_msm_req_complete *req_complete = NULL;
655
656 /* Find original request complete function and remove it from list */
Jack Pham62c19a42013-07-09 17:55:09 -0700657 list_for_each_entry(req_complete, &mdwc->req_complete_list, list_item) {
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300658 if (req_complete->req == request)
659 break;
660 }
661 if (!req_complete || req_complete->req != request) {
662 dev_err(dep->dwc->dev, "%s: could not find the request\n",
663 __func__);
664 return;
665 }
666 list_del(&req_complete->list_item);
667
668 /*
669 * Release another one TRB to the pool since DBM queue took 2 TRBs
670 * (normal and link), and the dwc3/gadget.c :: dwc3_gadget_giveback
671 * released only one.
672 */
Manu Gautam55d34222012-12-19 16:49:47 +0530673 dep->busy_slot++;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300674
675 /* Unconfigure dbm ep */
Jack Pham62c19a42013-07-09 17:55:09 -0700676 dwc3_msm_dbm_ep_unconfig(mdwc, dep->number);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300677
678 /*
679 * If this is the last endpoint we unconfigured, than reset also
680 * the event buffers.
681 */
Jack Pham62c19a42013-07-09 17:55:09 -0700682 if (0 == dwc3_msm_configured_dbm_ep_num(mdwc))
683 dwc3_msm_event_buffer_config(mdwc, 0, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300684
685 /*
686 * Call original complete function, notice that dwc->lock is already
687 * taken by the caller of this function (dwc3_gadget_giveback()).
688 */
689 request->complete = req_complete->orig_complete;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300690 if (request->complete)
691 request->complete(ep, request);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300692
693 kfree(req_complete);
694}
695
696/**
697* Helper function.
698* See the header of the dwc3_msm_ep_queue function.
699*
700* @dwc3_ep - pointer to dwc3_ep instance.
701* @req - pointer to dwc3_request instance.
702*
703* @return int - 0 on success, negetive on error.
704*/
705static int __dwc3_msm_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
706{
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300707 struct dwc3_trb *trb;
708 struct dwc3_trb *trb_link;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300709 struct dwc3_gadget_ep_cmd_params params;
710 u32 cmd;
711 int ret = 0;
712
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300713 /* We push the request to the dep->req_queued list to indicate that
714 * this request is issued with start transfer. The request will be out
715 * from this list in 2 cases. The first is that the transfer will be
716 * completed (not if the transfer is endless using a circular TRBs with
717 * with link TRB). The second case is an option to do stop stransfer,
718 * this can be initiated by the function driver when calling dequeue.
719 */
720 req->queued = true;
721 list_add_tail(&req->list, &dep->req_queued);
722
723 /* First, prepare a normal TRB, point to the fake buffer */
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300724 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300725 dep->free_slot++;
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300726 memset(trb, 0, sizeof(*trb));
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300727
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300728 req->trb = trb;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300729 trb->bph = DBM_TRB_BIT | DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300730 trb->size = DWC3_TRB_SIZE_LENGTH(req->request.length);
731 trb->ctrl = DWC3_TRBCTL_NORMAL | DWC3_TRB_CTRL_HWO | DWC3_TRB_CTRL_CHN;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300732 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300733
734 /* Second, prepare a Link TRB that points to the first TRB*/
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300735 trb_link = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300736 dep->free_slot++;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300737 memset(trb_link, 0, sizeof *trb_link);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300738
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300739 trb_link->bpl = lower_32_bits(req->trb_dma);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300740 trb_link->bph = DBM_TRB_BIT |
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300741 DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
742 trb_link->size = 0;
743 trb_link->ctrl = DWC3_TRBCTL_LINK_TRB | DWC3_TRB_CTRL_HWO;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300744
745 /*
746 * Now start the transfer
747 */
748 memset(&params, 0, sizeof(params));
Shimrit Malichia00d7322012-08-05 13:56:28 +0300749 params.param0 = 0; /* TDAddr High */
750 params.param1 = lower_32_bits(req->trb_dma); /* DAddr Low */
751
Manu Gautam5b2bf9a2012-10-18 10:52:50 +0530752 /* DBM requires IOC to be set */
753 cmd = DWC3_DEPCMD_STARTTRANSFER | DWC3_DEPCMD_CMDIOC;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300754 ret = dwc3_send_gadget_ep_cmd(dep->dwc, dep->number, cmd, &params);
755 if (ret < 0) {
756 dev_dbg(dep->dwc->dev,
757 "%s: failed to send STARTTRANSFER command\n",
758 __func__);
759
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300760 list_del(&req->list);
761 return ret;
762 }
Manu Gautam4a51a062012-12-07 11:24:39 +0530763 dep->flags |= DWC3_EP_BUSY;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300764
765 return ret;
766}
767
768/**
769* Queue a usb request to the DBM endpoint.
770* This function should be called after the endpoint
771* was enabled by the ep_enable.
772*
773* This function prepares special structure of TRBs which
774* is familier with the DBM HW, so it will possible to use
775* this endpoint in DBM mode.
776*
777* The TRBs prepared by this function, is one normal TRB
778* which point to a fake buffer, followed by a link TRB
779* that points to the first TRB.
780*
781* The API of this function follow the regular API of
782* usb_ep_queue (see usb_ep_ops in include/linuk/usb/gadget.h).
783*
784* @usb_ep - pointer to usb_ep instance.
785* @request - pointer to usb_request instance.
786* @gfp_flags - possible flags.
787*
788* @return int - 0 on success, negetive on error.
789*/
790static int dwc3_msm_ep_queue(struct usb_ep *ep,
791 struct usb_request *request, gfp_t gfp_flags)
792{
793 struct dwc3_request *req = to_dwc3_request(request);
794 struct dwc3_ep *dep = to_dwc3_ep(ep);
795 struct dwc3 *dwc = dep->dwc;
Jack Pham62c19a42013-07-09 17:55:09 -0700796 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300797 struct dwc3_msm_req_complete *req_complete;
798 unsigned long flags;
799 int ret = 0;
800 u8 bam_pipe;
801 bool producer;
802 bool disable_wb;
803 bool internal_mem;
804 bool ioc;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300805 u8 speed;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300806
807 if (!(request->udc_priv & MSM_SPS_MODE)) {
808 /* Not SPS mode, call original queue */
Jack Pham62c19a42013-07-09 17:55:09 -0700809 dev_vdbg(mdwc->dev, "%s: not sps mode, use regular queue\n",
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300810 __func__);
811
Jack Pham62c19a42013-07-09 17:55:09 -0700812 return (mdwc->original_ep_ops[dep->number])->queue(ep,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300813 request,
814 gfp_flags);
815 }
816
817 if (!dep->endpoint.desc) {
Jack Pham62c19a42013-07-09 17:55:09 -0700818 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300819 "%s: trying to queue request %p to disabled ep %s\n",
820 __func__, request, ep->name);
821 return -EPERM;
822 }
823
824 if (dep->number == 0 || dep->number == 1) {
Jack Pham62c19a42013-07-09 17:55:09 -0700825 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300826 "%s: trying to queue dbm request %p to control ep %s\n",
827 __func__, request, ep->name);
828 return -EPERM;
829 }
830
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300831
Manu Gautam4a51a062012-12-07 11:24:39 +0530832 if (dep->busy_slot != dep->free_slot || !list_empty(&dep->request_list)
833 || !list_empty(&dep->req_queued)) {
Jack Pham62c19a42013-07-09 17:55:09 -0700834 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300835 "%s: trying to queue dbm request %p tp ep %s\n",
836 __func__, request, ep->name);
837 return -EPERM;
Manu Gautam4a51a062012-12-07 11:24:39 +0530838 } else {
839 dep->busy_slot = 0;
840 dep->free_slot = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300841 }
842
843 /*
844 * Override req->complete function, but before doing that,
845 * store it's original pointer in the req_complete_list.
846 */
847 req_complete = kzalloc(sizeof(*req_complete), GFP_KERNEL);
848 if (!req_complete) {
Jack Pham62c19a42013-07-09 17:55:09 -0700849 dev_err(mdwc->dev, "%s: not enough memory\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300850 return -ENOMEM;
851 }
852 req_complete->req = request;
853 req_complete->orig_complete = request->complete;
Jack Pham62c19a42013-07-09 17:55:09 -0700854 list_add_tail(&req_complete->list_item, &mdwc->req_complete_list);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300855 request->complete = dwc3_msm_req_complete_func;
856
857 /*
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300858 * Configure the DBM endpoint
859 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300860 bam_pipe = request->udc_priv & MSM_PIPE_ID_MASK;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300861 producer = ((request->udc_priv & MSM_PRODUCER) ? true : false);
862 disable_wb = ((request->udc_priv & MSM_DISABLE_WB) ? true : false);
863 internal_mem = ((request->udc_priv & MSM_INTERNAL_MEM) ? true : false);
864 ioc = ((request->udc_priv & MSM_ETD_IOC) ? true : false);
865
Jack Pham62c19a42013-07-09 17:55:09 -0700866 ret = dwc3_msm_dbm_ep_config(mdwc, dep->number,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300867 bam_pipe, producer,
868 disable_wb, internal_mem, ioc);
869 if (ret < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700870 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300871 "error %d after calling dwc3_msm_dbm_ep_config\n",
872 ret);
873 return ret;
874 }
875
876 dev_vdbg(dwc->dev, "%s: queing request %p to ep %s length %d\n",
877 __func__, request, ep->name, request->length);
878
879 /*
880 * We must obtain the lock of the dwc3 core driver,
881 * including disabling interrupts, so we will be sure
882 * that we are the only ones that configure the HW device
883 * core and ensure that we queuing the request will finish
884 * as soon as possible so we will release back the lock.
885 */
886 spin_lock_irqsave(&dwc->lock, flags);
887 ret = __dwc3_msm_ep_queue(dep, req);
888 spin_unlock_irqrestore(&dwc->lock, flags);
889 if (ret < 0) {
Jack Pham62c19a42013-07-09 17:55:09 -0700890 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300891 "error %d after calling __dwc3_msm_ep_queue\n", ret);
892 return ret;
893 }
894
Shimrit Malichia00d7322012-08-05 13:56:28 +0300895 speed = dwc3_readl(dwc->regs, DWC3_DSTS) & DWC3_DSTS_CONNECTSPD;
Jack Pham62c19a42013-07-09 17:55:09 -0700896 dwc3_msm_write_reg(mdwc->base, DBM_GEN_CFG, speed >> 2);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300897
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300898 return 0;
899}
900
901/**
902 * Configure MSM endpoint.
903 * This function do specific configurations
904 * to an endpoint which need specific implementaion
905 * in the MSM architecture.
906 *
907 * This function should be called by usb function/class
908 * layer which need a support from the specific MSM HW
909 * which wrap the USB3 core. (like DBM specific endpoints)
910 *
911 * @ep - a pointer to some usb_ep instance
912 *
913 * @return int - 0 on success, negetive on error.
914 */
915int msm_ep_config(struct usb_ep *ep)
916{
917 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700918 struct dwc3 *dwc = dep->dwc;
919 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300920 struct usb_ep_ops *new_ep_ops;
921
Jack Pham62c19a42013-07-09 17:55:09 -0700922 dwc3_msm_event_buffer_config(mdwc,
923 dwc3_msm_read_reg(mdwc->base, DWC3_GEVNTADRLO(0)),
924 dwc3_msm_read_reg(mdwc->base, DWC3_GEVNTSIZ(0)));
Manu Gautama302f612012-12-18 17:33:06 +0530925
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300926 /* Save original ep ops for future restore*/
Jack Pham62c19a42013-07-09 17:55:09 -0700927 if (mdwc->original_ep_ops[dep->number]) {
928 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300929 "ep [%s,%d] already configured as msm endpoint\n",
930 ep->name, dep->number);
931 return -EPERM;
932 }
Jack Pham62c19a42013-07-09 17:55:09 -0700933 mdwc->original_ep_ops[dep->number] = ep->ops;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300934
935 /* Set new usb ops as we like */
936 new_ep_ops = kzalloc(sizeof(struct usb_ep_ops), GFP_KERNEL);
937 if (!new_ep_ops) {
Jack Pham62c19a42013-07-09 17:55:09 -0700938 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300939 "%s: unable to allocate mem for new usb ep ops\n",
940 __func__);
941 return -ENOMEM;
942 }
943 (*new_ep_ops) = (*ep->ops);
944 new_ep_ops->queue = dwc3_msm_ep_queue;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530945 new_ep_ops->disable = ep->ops->disable;
946
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300947 ep->ops = new_ep_ops;
948
949 /*
950 * Do HERE more usb endpoint configurations
951 * which are specific to MSM.
952 */
953
954 return 0;
955}
956EXPORT_SYMBOL(msm_ep_config);
957
958/**
959 * Un-configure MSM endpoint.
960 * Tear down configurations done in the
961 * dwc3_msm_ep_config function.
962 *
963 * @ep - a pointer to some usb_ep instance
964 *
965 * @return int - 0 on success, negetive on error.
966 */
967int msm_ep_unconfig(struct usb_ep *ep)
968{
969 struct dwc3_ep *dep = to_dwc3_ep(ep);
Jack Pham62c19a42013-07-09 17:55:09 -0700970 struct dwc3 *dwc = dep->dwc;
971 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300972 struct usb_ep_ops *old_ep_ops;
973
974 /* Restore original ep ops */
Jack Pham62c19a42013-07-09 17:55:09 -0700975 if (!mdwc->original_ep_ops[dep->number]) {
976 dev_err(mdwc->dev,
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300977 "ep [%s,%d] was not configured as msm endpoint\n",
978 ep->name, dep->number);
979 return -EINVAL;
980 }
981 old_ep_ops = (struct usb_ep_ops *)ep->ops;
Jack Pham62c19a42013-07-09 17:55:09 -0700982 ep->ops = mdwc->original_ep_ops[dep->number];
983 mdwc->original_ep_ops[dep->number] = NULL;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300984 kfree(old_ep_ops);
985
986 /*
987 * Do HERE more usb endpoint un-configurations
988 * which are specific to MSM.
989 */
990
991 return 0;
992}
993EXPORT_SYMBOL(msm_ep_unconfig);
994
Manu Gautam6eb13e32013-02-01 15:19:15 +0530995static void dwc3_restart_usb_work(struct work_struct *w)
996{
997 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
998 restart_usb_work);
999
1000 dev_dbg(mdwc->dev, "%s\n", __func__);
1001
1002 if (atomic_read(&mdwc->in_lpm) || !mdwc->otg_xceiv) {
1003 dev_err(mdwc->dev, "%s failed!!!\n", __func__);
1004 return;
1005 }
1006
1007 if (!mdwc->ext_xceiv.bsv) {
1008 dev_dbg(mdwc->dev, "%s bailing out in disconnect\n", __func__);
1009 return;
1010 }
1011
1012 /* Reset active USB connection */
1013 mdwc->ext_xceiv.bsv = false;
1014 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
1015 /* Make sure disconnect is processed before sending connect */
1016 flush_delayed_work(&mdwc->resume_work);
1017
1018 mdwc->ext_xceiv.bsv = true;
1019 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
1020}
1021
1022/**
1023 * Reset USB peripheral connection
1024 * Inform OTG for Vbus LOW followed by Vbus HIGH notification.
1025 * This performs full hardware reset and re-initialization which
1026 * might be required by some DBM client driver during uninit/cleanup.
1027 */
Jack Pham62c19a42013-07-09 17:55:09 -07001028void msm_dwc3_restart_usb_session(struct usb_gadget *gadget)
Manu Gautam6eb13e32013-02-01 15:19:15 +05301029{
Jack Pham62c19a42013-07-09 17:55:09 -07001030 struct dwc3 *dwc = container_of(gadget, struct dwc3, gadget);
1031 struct dwc3_msm *mdwc = dev_get_drvdata(dwc->dev->parent);
1032
1033 if (mdwc)
1034 return;
Manu Gautam6eb13e32013-02-01 15:19:15 +05301035
1036 dev_dbg(mdwc->dev, "%s\n", __func__);
1037 queue_work(system_nrt_wq, &mdwc->restart_usb_work);
Manu Gautam6eb13e32013-02-01 15:19:15 +05301038}
1039EXPORT_SYMBOL(msm_dwc3_restart_usb_session);
1040
Jack Phamfadd6432012-12-07 19:03:41 -08001041/**
1042 * msm_register_usb_ext_notification: register for event notification
1043 * @info: pointer to client usb_ext_notification structure. May be NULL.
1044 *
1045 * @return int - 0 on success, negative on error
1046 */
1047int msm_register_usb_ext_notification(struct usb_ext_notification *info)
1048{
1049 pr_debug("%s usb_ext: %p\n", __func__, info);
1050
1051 if (info) {
1052 if (usb_ext) {
1053 pr_err("%s: already registered\n", __func__);
1054 return -EEXIST;
1055 }
1056
1057 if (!info->notify) {
1058 pr_err("%s: notify is NULL\n", __func__);
1059 return -EINVAL;
1060 }
1061 }
1062
1063 usb_ext = info;
1064 return 0;
1065}
1066EXPORT_SYMBOL(msm_register_usb_ext_notification);
1067
Manu Gautam60e01352012-05-29 09:00:34 +05301068/* HSPHY */
Jack Pham4b00e702013-07-03 17:10:36 -07001069static int dwc3_hsusb_config_vddcx(struct dwc3_msm *dwc, int high)
Manu Gautam60e01352012-05-29 09:00:34 +05301070{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301071 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301072
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301073 max_vol = dwc->vdd_high_vol_level;
1074 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301075 ret = regulator_set_voltage(dwc->hsusb_vddcx, min_vol, max_vol);
1076 if (ret) {
1077 dev_err(dwc->dev, "unable to set voltage for HSUSB_VDDCX\n");
1078 return ret;
1079 }
1080
1081 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1082 min_vol, max_vol);
1083
1084 return ret;
1085}
1086
Jack Pham4b00e702013-07-03 17:10:36 -07001087static int dwc3_hsusb_ldo_init(struct dwc3_msm *dwc, int init)
Manu Gautam60e01352012-05-29 09:00:34 +05301088{
1089 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301090
1091 if (!init) {
1092 regulator_set_voltage(dwc->hsusb_1p8, 0, USB_HSPHY_1P8_VOL_MAX);
1093 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1094 return 0;
1095 }
1096
1097 dwc->hsusb_3p3 = devm_regulator_get(dwc->dev, "HSUSB_3p3");
1098 if (IS_ERR(dwc->hsusb_3p3)) {
1099 dev_err(dwc->dev, "unable to get hsusb 3p3\n");
1100 return PTR_ERR(dwc->hsusb_3p3);
1101 }
1102
1103 rc = regulator_set_voltage(dwc->hsusb_3p3,
1104 USB_HSPHY_3P3_VOL_MIN, USB_HSPHY_3P3_VOL_MAX);
1105 if (rc) {
1106 dev_err(dwc->dev, "unable to set voltage for hsusb 3p3\n");
1107 return rc;
1108 }
1109 dwc->hsusb_1p8 = devm_regulator_get(dwc->dev, "HSUSB_1p8");
1110 if (IS_ERR(dwc->hsusb_1p8)) {
1111 dev_err(dwc->dev, "unable to get hsusb 1p8\n");
1112 rc = PTR_ERR(dwc->hsusb_1p8);
1113 goto devote_3p3;
1114 }
1115 rc = regulator_set_voltage(dwc->hsusb_1p8,
1116 USB_HSPHY_1P8_VOL_MIN, USB_HSPHY_1P8_VOL_MAX);
1117 if (rc) {
1118 dev_err(dwc->dev, "unable to set voltage for hsusb 1p8\n");
1119 goto devote_3p3;
1120 }
1121
1122 return 0;
1123
1124devote_3p3:
1125 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1126
1127 return rc;
1128}
1129
Jack Pham4b00e702013-07-03 17:10:36 -07001130static int dwc3_hsusb_ldo_enable(struct dwc3_msm *dwc, int on)
Manu Gautam60e01352012-05-29 09:00:34 +05301131{
1132 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301133
1134 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1135
1136 if (!on)
1137 goto disable_regulators;
1138
1139
1140 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, USB_HSPHY_1P8_HPM_LOAD);
1141 if (rc < 0) {
1142 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_1p8\n");
1143 return rc;
1144 }
1145
1146 rc = regulator_enable(dwc->hsusb_1p8);
1147 if (rc) {
1148 dev_err(dwc->dev, "Unable to enable HSUSB_1p8\n");
1149 goto put_1p8_lpm;
1150 }
1151
1152 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, USB_HSPHY_3P3_HPM_LOAD);
1153 if (rc < 0) {
1154 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_3p3\n");
1155 goto disable_1p8;
1156 }
1157
1158 rc = regulator_enable(dwc->hsusb_3p3);
1159 if (rc) {
1160 dev_err(dwc->dev, "Unable to enable HSUSB_3p3\n");
1161 goto put_3p3_lpm;
1162 }
1163
1164 return 0;
1165
1166disable_regulators:
1167 rc = regulator_disable(dwc->hsusb_3p3);
1168 if (rc)
1169 dev_err(dwc->dev, "Unable to disable HSUSB_3p3\n");
1170
1171put_3p3_lpm:
1172 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, 0);
1173 if (rc < 0)
1174 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_3p3\n");
1175
1176disable_1p8:
1177 rc = regulator_disable(dwc->hsusb_1p8);
1178 if (rc)
1179 dev_err(dwc->dev, "Unable to disable HSUSB_1p8\n");
1180
1181put_1p8_lpm:
1182 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, 0);
1183 if (rc < 0)
1184 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_1p8\n");
1185
1186 return rc < 0 ? rc : 0;
1187}
1188
1189/* SSPHY */
Jack Pham4b00e702013-07-03 17:10:36 -07001190static int dwc3_ssusb_config_vddcx(struct dwc3_msm *dwc, int high)
Manu Gautam60e01352012-05-29 09:00:34 +05301191{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301192 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301193
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301194 max_vol = dwc->vdd_high_vol_level;
1195 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301196 ret = regulator_set_voltage(dwc->ssusb_vddcx, min_vol, max_vol);
1197 if (ret) {
1198 dev_err(dwc->dev, "unable to set voltage for SSUSB_VDDCX\n");
1199 return ret;
1200 }
1201
1202 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1203 min_vol, max_vol);
1204 return ret;
1205}
1206
1207/* 3.3v supply not needed for SS PHY */
Jack Pham4b00e702013-07-03 17:10:36 -07001208static int dwc3_ssusb_ldo_init(struct dwc3_msm *dwc, int init)
Manu Gautam60e01352012-05-29 09:00:34 +05301209{
1210 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301211
1212 if (!init) {
1213 regulator_set_voltage(dwc->ssusb_1p8, 0, USB_SSPHY_1P8_VOL_MAX);
1214 return 0;
1215 }
1216
1217 dwc->ssusb_1p8 = devm_regulator_get(dwc->dev, "SSUSB_1p8");
1218 if (IS_ERR(dwc->ssusb_1p8)) {
1219 dev_err(dwc->dev, "unable to get ssusb 1p8\n");
1220 return PTR_ERR(dwc->ssusb_1p8);
1221 }
1222 rc = regulator_set_voltage(dwc->ssusb_1p8,
1223 USB_SSPHY_1P8_VOL_MIN, USB_SSPHY_1P8_VOL_MAX);
1224 if (rc)
1225 dev_err(dwc->dev, "unable to set voltage for ssusb 1p8\n");
1226
1227 return rc;
1228}
1229
Jack Pham4b00e702013-07-03 17:10:36 -07001230static int dwc3_ssusb_ldo_enable(struct dwc3_msm *dwc, int on)
Manu Gautam60e01352012-05-29 09:00:34 +05301231{
1232 int rc = 0;
Manu Gautam60e01352012-05-29 09:00:34 +05301233
Jack Pham4b00e702013-07-03 17:10:36 -07001234 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
Manu Gautam60e01352012-05-29 09:00:34 +05301235
1236 if (!on)
1237 goto disable_regulators;
1238
1239
1240 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, USB_SSPHY_1P8_HPM_LOAD);
1241 if (rc < 0) {
1242 dev_err(dwc->dev, "Unable to set HPM of SSUSB_1p8\n");
1243 return rc;
1244 }
1245
1246 rc = regulator_enable(dwc->ssusb_1p8);
1247 if (rc) {
1248 dev_err(dwc->dev, "Unable to enable SSUSB_1p8\n");
1249 goto put_1p8_lpm;
1250 }
1251
1252 return 0;
1253
1254disable_regulators:
1255 rc = regulator_disable(dwc->ssusb_1p8);
1256 if (rc)
1257 dev_err(dwc->dev, "Unable to disable SSUSB_1p8\n");
1258
1259put_1p8_lpm:
1260 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, 0);
1261 if (rc < 0)
1262 dev_err(dwc->dev, "Unable to set LPM of SSUSB_1p8\n");
1263
1264 return rc < 0 ? rc : 0;
1265}
1266
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001267/*
1268 * Config Global Distributed Switch Controller (GDSC)
1269 * to support controller power collapse
1270 */
Jack Pham80162462013-07-10 11:59:01 -07001271static int dwc3_msm_config_gdsc(struct dwc3_msm *mdwc, int on)
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001272{
1273 int ret = 0;
1274
Jack Pham80162462013-07-10 11:59:01 -07001275 if (IS_ERR(mdwc->dwc3_gdsc))
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001276 return 0;
1277
Jack Pham80162462013-07-10 11:59:01 -07001278 if (!mdwc->dwc3_gdsc) {
1279 mdwc->dwc3_gdsc = devm_regulator_get(mdwc->dev,
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001280 "USB3_GDSC");
Jack Pham80162462013-07-10 11:59:01 -07001281 if (IS_ERR(mdwc->dwc3_gdsc))
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001282 return 0;
1283 }
1284
1285 if (on) {
Jack Pham80162462013-07-10 11:59:01 -07001286 ret = regulator_enable(mdwc->dwc3_gdsc);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001287 if (ret) {
Jack Pham80162462013-07-10 11:59:01 -07001288 dev_err(mdwc->dev, "unable to enable usb3 gdsc\n");
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001289 return ret;
1290 }
1291 } else {
Jack Pham80162462013-07-10 11:59:01 -07001292 regulator_disable(mdwc->dwc3_gdsc);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001293 }
1294
1295 return 0;
1296}
1297
Jack Pham4b00e702013-07-03 17:10:36 -07001298static int dwc3_msm_link_clk_reset(struct dwc3_msm *mdwc, bool assert)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301299{
1300 int ret = 0;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301301
1302 if (assert) {
1303 /* Using asynchronous block reset to the hardware */
1304 dev_dbg(mdwc->dev, "block_reset ASSERT\n");
1305 clk_disable_unprepare(mdwc->ref_clk);
1306 clk_disable_unprepare(mdwc->iface_clk);
1307 clk_disable_unprepare(mdwc->core_clk);
1308 ret = clk_reset(mdwc->core_clk, CLK_RESET_ASSERT);
1309 if (ret)
1310 dev_err(mdwc->dev, "dwc3 core_clk assert failed\n");
1311 } else {
1312 dev_dbg(mdwc->dev, "block_reset DEASSERT\n");
1313 ret = clk_reset(mdwc->core_clk, CLK_RESET_DEASSERT);
1314 ndelay(200);
1315 clk_prepare_enable(mdwc->core_clk);
1316 clk_prepare_enable(mdwc->ref_clk);
1317 clk_prepare_enable(mdwc->iface_clk);
1318 if (ret)
1319 dev_err(mdwc->dev, "dwc3 core_clk deassert failed\n");
1320 }
1321
1322 return ret;
1323}
1324
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301325/* Reinitialize SSPHY parameters by overriding using QSCRATCH CR interface */
Jack Pham80162462013-07-10 11:59:01 -07001326static void dwc3_msm_ss_phy_reg_init(struct dwc3_msm *mdwc)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301327{
1328 u32 data = 0;
1329
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301330 /*
1331 * WORKAROUND: There is SSPHY suspend bug due to which USB enumerates
1332 * in HS mode instead of SS mode. Workaround it by asserting
1333 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode
1334 */
Jack Pham80162462013-07-10 11:59:01 -07001335 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x102D);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301336 data |= (1 << 7);
Jack Pham80162462013-07-10 11:59:01 -07001337 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x102D, data);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301338
Jack Pham80162462013-07-10 11:59:01 -07001339 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x1010);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301340 data &= ~0xFF0;
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301341 data |= 0x20;
Jack Pham80162462013-07-10 11:59:01 -07001342 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x1010, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301343
1344 /*
1345 * Fix RX Equalization setting as follows
1346 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
1347 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
1348 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3
1349 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
1350 */
Jack Pham80162462013-07-10 11:59:01 -07001351 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x1006);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301352 data &= ~(1 << 6);
1353 data |= (1 << 7);
1354 data &= ~(0x7 << 8);
1355 data |= (0x3 << 8);
1356 data |= (0x1 << 11);
Jack Pham80162462013-07-10 11:59:01 -07001357 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x1006, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301358
1359 /*
1360 * Set EQ and TX launch amplitudes as follows
1361 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22
1362 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127
1363 * LANE0.TX_OVRD_DRV_LO.EN set to 1.
1364 */
Jack Pham80162462013-07-10 11:59:01 -07001365 data = dwc3_msm_ssusb_read_phycreg(mdwc->base, 0x1002);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301366 data &= ~0x3F80;
1367 data |= (0x16 << 7);
1368 data &= ~0x7F;
1369 data |= (0x7F | (1 << 14));
Jack Pham80162462013-07-10 11:59:01 -07001370 dwc3_msm_ssusb_write_phycreg(mdwc->base, 0x1002, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301371
Jack Pham63c8c702013-04-24 19:21:33 -07001372 /*
1373 * Set the QSCRATCH SS_PHY_PARAM_CTRL1 parameters as follows
1374 * TX_FULL_SWING [26:20] amplitude to 127
1375 * TX_DEEMPH_3_5DB [13:8] to 22
1376 * LOS_BIAS [2:0] to 0x5
1377 */
Jack Pham80162462013-07-10 11:59:01 -07001378 dwc3_msm_write_readback(mdwc->base, SS_PHY_PARAM_CTRL_1,
Jack Pham63c8c702013-04-24 19:21:33 -07001379 0x07f03f07, 0x07f01605);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301380}
1381
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301382/* Initialize QSCRATCH registers for HSPHY and SSPHY operation */
Jack Pham80162462013-07-10 11:59:01 -07001383static void dwc3_msm_qscratch_reg_init(struct dwc3_msm *mdwc)
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301384{
1385 /* SSPHY Initialization: Use ref_clk from pads and set its parameters */
Jack Pham80162462013-07-10 11:59:01 -07001386 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210002);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301387 msleep(30);
1388 /* Assert SSPHY reset */
Jack Pham80162462013-07-10 11:59:01 -07001389 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210082);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301390 usleep_range(2000, 2200);
1391 /* De-assert SSPHY reset - power and ref_clock must be ON */
Jack Pham80162462013-07-10 11:59:01 -07001392 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210002);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301393 usleep_range(2000, 2200);
1394 /* Ref clock must be stable now, enable ref clock for HS mode */
Jack Pham80162462013-07-10 11:59:01 -07001395 dwc3_msm_write_reg(mdwc->base, SS_PHY_CTRL_REG, 0x10210102);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301396 usleep_range(2000, 2200);
1397 /*
1398 * HSPHY Initialization: Enable UTMI clock and clamp enable HVINTs,
1399 * and disable RETENTION (power-on default is ENABLED)
1400 */
Jack Pham80162462013-07-10 11:59:01 -07001401 dwc3_msm_write_reg(mdwc->base, HS_PHY_CTRL_REG, 0x5220bb2);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301402 usleep_range(2000, 2200);
1403 /* Disable (bypass) VBUS and ID filters */
Jack Pham80162462013-07-10 11:59:01 -07001404 dwc3_msm_write_reg(mdwc->base, QSCRATCH_GENERAL_CFG, 0x78);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301405 /*
1406 * write HSPHY init value to QSCRATCH reg to set HSPHY parameters like
1407 * VBUS valid threshold, disconnect valid threshold, DC voltage level,
1408 * preempasis and rise/fall time.
1409 */
1410 if (override_phy_init)
Jack Pham80162462013-07-10 11:59:01 -07001411 mdwc->hsphy_init_seq = override_phy_init;
1412 if (mdwc->hsphy_init_seq)
1413 dwc3_msm_write_readback(mdwc->base,
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301414 PARAMETER_OVERRIDE_X_REG, 0x03FFFFFF,
Jack Pham80162462013-07-10 11:59:01 -07001415 mdwc->hsphy_init_seq & 0x03FFFFFF);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301416
1417 /* Enable master clock for RAMs to allow BAM to access RAMs when
1418 * RAM clock gating is enabled via DWC3's GCTL. Otherwise, issues
1419 * are seen where RAM clocks get turned OFF in SS mode
1420 */
Jack Pham80162462013-07-10 11:59:01 -07001421 dwc3_msm_write_reg(mdwc->base, CGCTL_REG,
1422 dwc3_msm_read_reg(mdwc->base, CGCTL_REG) | 0x18);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301423
Jack Pham80162462013-07-10 11:59:01 -07001424 dwc3_msm_ss_phy_reg_init(mdwc);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301425 /*
1426 * This is required to restore the POR value after userspace
1427 * is done with charger detection.
1428 */
Jack Pham80162462013-07-10 11:59:01 -07001429 mdwc->qscratch_ctl_val =
1430 dwc3_msm_read_reg(mdwc->base, QSCRATCH_CTRL_REG);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301431}
1432
Jack Pham4b00e702013-07-03 17:10:36 -07001433static void dwc3_msm_block_reset(struct dwc3_ext_xceiv *xceiv, bool core_reset)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301434{
Jack Pham4b00e702013-07-03 17:10:36 -07001435 struct dwc3_msm *mdwc = container_of(xceiv, struct dwc3_msm, ext_xceiv);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301436 int ret = 0;
1437
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301438 if (core_reset) {
Jack Pham4b00e702013-07-03 17:10:36 -07001439 ret = dwc3_msm_link_clk_reset(mdwc, 1);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301440 if (ret)
1441 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301442
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301443 usleep_range(1000, 1200);
Jack Pham4b00e702013-07-03 17:10:36 -07001444 ret = dwc3_msm_link_clk_reset(mdwc, 0);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301445 if (ret)
1446 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301447
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301448 usleep_range(10000, 12000);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301449
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301450 /* Reinitialize QSCRATCH registers after block reset */
1451 dwc3_msm_qscratch_reg_init(mdwc);
1452 }
Manu Gautama302f612012-12-18 17:33:06 +05301453
1454 /* Reset the DBM */
Jack Pham62c19a42013-07-09 17:55:09 -07001455 dwc3_msm_dbm_soft_reset(mdwc, 1);
Manu Gautama302f612012-12-18 17:33:06 +05301456 usleep_range(1000, 1200);
Jack Pham62c19a42013-07-09 17:55:09 -07001457 dwc3_msm_dbm_soft_reset(mdwc, 0);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301458}
1459
Manu Gautam8c642812012-06-07 10:35:10 +05301460static void dwc3_chg_enable_secondary_det(struct dwc3_msm *mdwc)
1461{
1462 u32 chg_ctrl;
1463
1464 /* Turn off VDP_SRC */
1465 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1466 msleep(20);
1467
1468 /* Before proceeding make sure VDP_SRC is OFF */
1469 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1470 if (chg_ctrl & 0x3F)
1471 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1472 __func__, chg_ctrl);
1473 /*
1474 * Configure DM as current source, DP as current sink
1475 * and enable battery charging comparators.
1476 */
1477 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x34);
1478}
1479
Manu Gautama1e331d2013-02-07 14:55:05 +05301480static bool dwc3_chg_det_check_linestate(struct dwc3_msm *mdwc)
1481{
1482 u32 chg_det;
Jack Pham9b4606b2013-04-02 17:32:25 -07001483
1484 if (!prop_chg_detect)
1485 return false;
Manu Gautama1e331d2013-02-07 14:55:05 +05301486
1487 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
Jack Pham9b4606b2013-04-02 17:32:25 -07001488 return chg_det & (3 << 8);
Manu Gautama1e331d2013-02-07 14:55:05 +05301489}
1490
Manu Gautam8c642812012-06-07 10:35:10 +05301491static bool dwc3_chg_det_check_output(struct dwc3_msm *mdwc)
1492{
1493 u32 chg_det;
1494 bool ret = false;
1495
1496 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1497 ret = chg_det & 1;
1498
1499 return ret;
1500}
1501
1502static void dwc3_chg_enable_primary_det(struct dwc3_msm *mdwc)
1503{
1504 /*
1505 * Configure DP as current source, DM as current sink
1506 * and enable battery charging comparators.
1507 */
1508 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x30);
1509}
1510
1511static inline bool dwc3_chg_check_dcd(struct dwc3_msm *mdwc)
1512{
1513 u32 chg_state;
1514 bool ret = false;
1515
1516 chg_state = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1517 ret = chg_state & 2;
1518
1519 return ret;
1520}
1521
1522static inline void dwc3_chg_disable_dcd(struct dwc3_msm *mdwc)
1523{
1524 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x0);
1525}
1526
1527static inline void dwc3_chg_enable_dcd(struct dwc3_msm *mdwc)
1528{
1529 /* Data contact detection enable, DCDENB */
1530 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x2);
1531}
1532
1533static void dwc3_chg_block_reset(struct dwc3_msm *mdwc)
1534{
1535 u32 chg_ctrl;
1536
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301537 dwc3_msm_write_reg(mdwc->base, QSCRATCH_CTRL_REG,
1538 mdwc->qscratch_ctl_val);
Manu Gautam8c642812012-06-07 10:35:10 +05301539 /* Clear charger detecting control bits */
1540 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1541
1542 /* Clear alt interrupt latch and enable bits */
1543 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1544 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x0);
1545
1546 udelay(100);
1547
1548 /* Before proceeding make sure charger block is RESET */
1549 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1550 if (chg_ctrl & 0x3F)
1551 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1552 __func__, chg_ctrl);
1553}
1554
1555static const char *chg_to_string(enum dwc3_chg_type chg_type)
1556{
1557 switch (chg_type) {
Manu Gautama1e331d2013-02-07 14:55:05 +05301558 case DWC3_SDP_CHARGER: return "USB_SDP_CHARGER";
1559 case DWC3_DCP_CHARGER: return "USB_DCP_CHARGER";
1560 case DWC3_CDP_CHARGER: return "USB_CDP_CHARGER";
1561 case DWC3_PROPRIETARY_CHARGER: return "USB_PROPRIETARY_CHARGER";
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301562 case DWC3_FLOATED_CHARGER: return "USB_FLOATED_CHARGER";
Vijayavardhan Vennapusaa04e0c92013-06-04 12:37:10 +05301563 default: return "UNKNOWN_CHARGER";
Manu Gautam8c642812012-06-07 10:35:10 +05301564 }
1565}
1566
1567#define DWC3_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1568#define DWC3_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1569#define DWC3_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1570#define DWC3_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
1571
1572static void dwc3_chg_detect_work(struct work_struct *w)
1573{
1574 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, chg_work.work);
1575 bool is_dcd = false, tmout, vout;
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301576 static bool dcd;
Manu Gautam8c642812012-06-07 10:35:10 +05301577 unsigned long delay;
1578
1579 dev_dbg(mdwc->dev, "chg detection work\n");
1580 switch (mdwc->chg_state) {
1581 case USB_CHG_STATE_UNDEFINED:
1582 dwc3_chg_block_reset(mdwc);
1583 dwc3_chg_enable_dcd(mdwc);
1584 mdwc->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1585 mdwc->dcd_retries = 0;
1586 delay = DWC3_CHG_DCD_POLL_TIME;
1587 break;
1588 case USB_CHG_STATE_WAIT_FOR_DCD:
1589 is_dcd = dwc3_chg_check_dcd(mdwc);
1590 tmout = ++mdwc->dcd_retries == DWC3_CHG_DCD_MAX_RETRIES;
1591 if (is_dcd || tmout) {
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301592 if (is_dcd)
1593 dcd = true;
1594 else
1595 dcd = false;
Manu Gautam8c642812012-06-07 10:35:10 +05301596 dwc3_chg_disable_dcd(mdwc);
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301597 usleep_range(1000, 1200);
Manu Gautama1e331d2013-02-07 14:55:05 +05301598 if (dwc3_chg_det_check_linestate(mdwc)) {
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301599 mdwc->charger.chg_type =
Manu Gautama1e331d2013-02-07 14:55:05 +05301600 DWC3_PROPRIETARY_CHARGER;
1601 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1602 delay = 0;
1603 break;
1604 }
Manu Gautam8c642812012-06-07 10:35:10 +05301605 dwc3_chg_enable_primary_det(mdwc);
1606 delay = DWC3_CHG_PRIMARY_DET_TIME;
1607 mdwc->chg_state = USB_CHG_STATE_DCD_DONE;
1608 } else {
1609 delay = DWC3_CHG_DCD_POLL_TIME;
1610 }
1611 break;
1612 case USB_CHG_STATE_DCD_DONE:
1613 vout = dwc3_chg_det_check_output(mdwc);
1614 if (vout) {
1615 dwc3_chg_enable_secondary_det(mdwc);
1616 delay = DWC3_CHG_SECONDARY_DET_TIME;
1617 mdwc->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1618 } else {
Vijayavardhan Vennapusab11d7fd2013-07-01 16:40:57 +05301619 /*
1620 * Detect floating charger only if propreitary
1621 * charger detection is enabled.
1622 */
1623 if (!dcd && prop_chg_detect)
1624 mdwc->charger.chg_type =
1625 DWC3_FLOATED_CHARGER;
1626 else
1627 mdwc->charger.chg_type = DWC3_SDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301628 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1629 delay = 0;
1630 }
1631 break;
1632 case USB_CHG_STATE_PRIMARY_DONE:
1633 vout = dwc3_chg_det_check_output(mdwc);
1634 if (vout)
Manu Gautama1e331d2013-02-07 14:55:05 +05301635 mdwc->charger.chg_type = DWC3_DCP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301636 else
Manu Gautama1e331d2013-02-07 14:55:05 +05301637 mdwc->charger.chg_type = DWC3_CDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301638 mdwc->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1639 /* fall through */
1640 case USB_CHG_STATE_SECONDARY_DONE:
1641 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1642 /* fall through */
1643 case USB_CHG_STATE_DETECTED:
1644 dwc3_chg_block_reset(mdwc);
Manu Gautama48296e2012-12-05 17:37:56 +05301645 /* Enable VDP_SRC */
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301646 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER) {
Manu Gautama48296e2012-12-05 17:37:56 +05301647 dwc3_msm_write_readback(mdwc->base,
1648 CHARGING_DET_CTRL_REG, 0x1F, 0x10);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301649 if (mdwc->ext_chg_opened) {
1650 init_completion(&mdwc->ext_chg_wait);
1651 mdwc->ext_chg_active = true;
1652 }
1653 }
Manu Gautam8c642812012-06-07 10:35:10 +05301654 dev_dbg(mdwc->dev, "chg_type = %s\n",
1655 chg_to_string(mdwc->charger.chg_type));
1656 mdwc->charger.notify_detection_complete(mdwc->otg_xceiv->otg,
1657 &mdwc->charger);
1658 return;
1659 default:
1660 return;
1661 }
1662
1663 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, delay);
1664}
1665
1666static void dwc3_start_chg_det(struct dwc3_charger *charger, bool start)
1667{
Jack Phamea382b72013-07-09 17:50:20 -07001668 struct dwc3_msm *mdwc = container_of(charger, struct dwc3_msm, charger);
Manu Gautam8c642812012-06-07 10:35:10 +05301669
1670 if (start == false) {
Jack Pham9354c6a2012-12-20 19:19:32 -08001671 dev_dbg(mdwc->dev, "canceling charging detection work\n");
Manu Gautam8c642812012-06-07 10:35:10 +05301672 cancel_delayed_work_sync(&mdwc->chg_work);
1673 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1674 charger->chg_type = DWC3_INVALID_CHARGER;
1675 return;
1676 }
1677
1678 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1679 charger->chg_type = DWC3_INVALID_CHARGER;
1680 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, 0);
1681}
1682
Manu Gautamb5067272012-07-02 09:53:41 +05301683static int dwc3_msm_suspend(struct dwc3_msm *mdwc)
1684{
Manu Gautam2617deb2012-08-31 17:50:06 -07001685 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301686 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301687 bool host_bus_suspend;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301688 bool host_ss_active;
Manu Gautam2617deb2012-08-31 17:50:06 -07001689
Manu Gautamb5067272012-07-02 09:53:41 +05301690 dev_dbg(mdwc->dev, "%s: entering lpm\n", __func__);
1691
1692 if (atomic_read(&mdwc->in_lpm)) {
1693 dev_dbg(mdwc->dev, "%s: Already suspended\n", __func__);
1694 return 0;
1695 }
1696
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301697 host_ss_active = dwc3_msm_read_reg(mdwc->base, USB3_PORTSC) & PORT_PE;
Manu Gautama48296e2012-12-05 17:37:56 +05301698 if (mdwc->hs_phy_irq)
1699 disable_irq(mdwc->hs_phy_irq);
1700
Manu Gautam98013c22012-11-20 17:42:42 +05301701 if (cancel_delayed_work_sync(&mdwc->chg_work))
1702 dev_dbg(mdwc->dev, "%s: chg_work was pending\n", __func__);
1703 if (mdwc->chg_state != USB_CHG_STATE_DETECTED) {
1704 /* charger detection wasn't complete; re-init flags */
1705 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1706 mdwc->charger.chg_type = DWC3_INVALID_CHARGER;
Manu Gautama48296e2012-12-05 17:37:56 +05301707 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG,
1708 0x37, 0x0);
Manu Gautam98013c22012-11-20 17:42:42 +05301709 }
1710
Manu Gautam840f4fe2013-04-16 16:50:30 +05301711 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1712 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301713 host_bus_suspend = mdwc->host_mode == 1;
Manu Gautam377821c2012-09-28 16:53:24 +05301714
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301715 if (!dcp && !host_bus_suspend)
1716 dwc3_msm_write_reg(mdwc->base, QSCRATCH_CTRL_REG,
1717 mdwc->qscratch_ctl_val);
1718
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301719 /* Sequence to put SSPHY in low power state:
1720 * 1. Clear REF_SS_PHY_EN in SS_PHY_CTRL_REG
1721 * 2. Clear REF_USE_PAD in SS_PHY_CTRL_REG
1722 * 3. Set TEST_POWERED_DOWN in SS_PHY_CTRL_REG to enable PHY retention
1723 * 4. Disable SSPHY ref clk
1724 */
1725 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8), 0x0);
1726 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28), 0x0);
1727 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26),
1728 (1 << 26));
1729
Manu Gautam377821c2012-09-28 16:53:24 +05301730 usleep_range(1000, 1200);
Manu Gautam3e9ad352012-08-16 14:44:47 -07001731 clk_disable_unprepare(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301732
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301733 if (host_bus_suspend) {
1734 /* Sequence for host bus suspend case:
1735 * 1. Set suspend and sleep bits in GUSB2PHYCONFIG reg
1736 * 2. Clear interrupt latch register and enable BSV, ID HV intr
1737 * 3. Enable DP and DM HV interrupts in ALT_INTERRUPT_EN_REG
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301738 */
1739 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1740 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1741 0x00000140);
1742 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1743 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1744 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1745 0x18000, 0x18000);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301746 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0xFC0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301747 udelay(5);
1748 } else {
1749 /* Sequence to put hardware in low power state:
1750 * 1. Set OTGDISABLE to disable OTG block in HSPHY (saves power)
1751 * 2. Clear charger detection control fields (performed above)
1752 * 3. SUSPEND PHY and turn OFF core clock after some delay
1753 * 4. Clear interrupt latch register and enable BSV, ID HV intr
1754 * 5. Enable PHY retention
1755 */
1756 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x1000,
1757 0x1000);
1758 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1759 0xC00000, 0x800000);
1760 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1761 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1762 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1763 0x18000, 0x18000);
1764 if (!dcp)
1765 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1766 0x2, 0x0);
1767 }
Manu Gautam377821c2012-09-28 16:53:24 +05301768
1769 /* make sure above writes are completed before turning off clocks */
1770 wmb();
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001771
1772 /* remove vote for controller power collapse */
1773 if (!host_bus_suspend)
1774 dwc3_msm_config_gdsc(mdwc, 0);
1775
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301776 if (!host_bus_suspend || !host_ss_active) {
1777 clk_disable_unprepare(mdwc->core_clk);
1778 mdwc->lpm_flags |= MDWC3_CORECLK_OFF;
1779 }
Manu Gautam377821c2012-09-28 16:53:24 +05301780 clk_disable_unprepare(mdwc->iface_clk);
1781
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301782 if (!host_bus_suspend)
Jack Pham22698b82013-02-13 17:45:06 -08001783 clk_disable_unprepare(mdwc->utmi_clk);
1784
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301785 if (!host_bus_suspend) {
Jack Pham22698b82013-02-13 17:45:06 -08001786 /* USB PHY no more requires TCXO */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301787 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301788 mdwc->lpm_flags |= MDWC3_TCXO_SHUTDOWN;
Jack Pham22698b82013-02-13 17:45:06 -08001789 }
Manu Gautamb5067272012-07-02 09:53:41 +05301790
Manu Gautam2617deb2012-08-31 17:50:06 -07001791 if (mdwc->bus_perf_client) {
1792 ret = msm_bus_scale_client_update_request(
1793 mdwc->bus_perf_client, 0);
1794 if (ret)
1795 dev_err(mdwc->dev, "Failed to reset bus bw vote\n");
1796 }
1797
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301798 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1799 !host_bus_suspend)
Jack Pham4b00e702013-07-03 17:10:36 -07001800 dwc3_hsusb_ldo_enable(mdwc, 0);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301801
Jack Pham4b00e702013-07-03 17:10:36 -07001802 dwc3_ssusb_ldo_enable(mdwc, 0);
1803 dwc3_ssusb_config_vddcx(mdwc, 0);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301804 if (!host_bus_suspend && !dcp)
Jack Pham4b00e702013-07-03 17:10:36 -07001805 dwc3_hsusb_config_vddcx(mdwc, 0);
Jack Pham924cbe872013-07-10 16:40:55 -07001806 pm_relax(mdwc->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05301807 atomic_set(&mdwc->in_lpm, 1);
Manu Gautam377821c2012-09-28 16:53:24 +05301808
Manu Gautamb5067272012-07-02 09:53:41 +05301809 dev_info(mdwc->dev, "DWC3 in low power mode\n");
1810
Manu Gautam840f4fe2013-04-16 16:50:30 +05301811 if (mdwc->hs_phy_irq) {
Manu Gautama48296e2012-12-05 17:37:56 +05301812 enable_irq(mdwc->hs_phy_irq);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301813 /* with DCP we dont require wakeup using HS_PHY_IRQ */
1814 if (dcp)
1815 disable_irq_wake(mdwc->hs_phy_irq);
1816 }
Manu Gautama48296e2012-12-05 17:37:56 +05301817
Manu Gautamb5067272012-07-02 09:53:41 +05301818 return 0;
1819}
1820
1821static int dwc3_msm_resume(struct dwc3_msm *mdwc)
1822{
Manu Gautam2617deb2012-08-31 17:50:06 -07001823 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301824 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301825 bool host_bus_suspend;
Manu Gautam2617deb2012-08-31 17:50:06 -07001826
Manu Gautamb5067272012-07-02 09:53:41 +05301827 dev_dbg(mdwc->dev, "%s: exiting lpm\n", __func__);
1828
1829 if (!atomic_read(&mdwc->in_lpm)) {
1830 dev_dbg(mdwc->dev, "%s: Already resumed\n", __func__);
1831 return 0;
1832 }
1833
Jack Pham924cbe872013-07-10 16:40:55 -07001834 pm_stay_awake(mdwc->dev);
Manu Gautam377821c2012-09-28 16:53:24 +05301835
Manu Gautam2617deb2012-08-31 17:50:06 -07001836 if (mdwc->bus_perf_client) {
1837 ret = msm_bus_scale_client_update_request(
1838 mdwc->bus_perf_client, 1);
1839 if (ret)
1840 dev_err(mdwc->dev, "Failed to vote for bus scaling\n");
1841 }
1842
Manu Gautam840f4fe2013-04-16 16:50:30 +05301843 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1844 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301845 host_bus_suspend = mdwc->host_mode == 1;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301846
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301847 if (mdwc->lpm_flags & MDWC3_TCXO_SHUTDOWN) {
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301848 /* Vote for TCXO while waking up USB HSPHY */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301849 ret = clk_prepare_enable(mdwc->xo_clk);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301850 if (ret)
1851 dev_err(mdwc->dev, "%s failed to vote TCXO buffer%d\n",
1852 __func__, ret);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301853 mdwc->lpm_flags &= ~MDWC3_TCXO_SHUTDOWN;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301854 }
1855
Hemant Kumar086bf6b2013-06-10 19:29:27 -07001856 /* add vote for controller power collapse */
1857 if (!host_bus_suspend)
1858 dwc3_msm_config_gdsc(mdwc, 1);
1859
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301860 if (!host_bus_suspend)
1861 clk_prepare_enable(mdwc->utmi_clk);
1862
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301863 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1864 !host_bus_suspend)
Jack Pham4b00e702013-07-03 17:10:36 -07001865 dwc3_hsusb_ldo_enable(mdwc, 1);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301866
Jack Pham4b00e702013-07-03 17:10:36 -07001867 dwc3_ssusb_ldo_enable(mdwc, 1);
1868 dwc3_ssusb_config_vddcx(mdwc, 1);
Jack Pham22698b82013-02-13 17:45:06 -08001869
Manu Gautam840f4fe2013-04-16 16:50:30 +05301870 if (!host_bus_suspend && !dcp)
Jack Pham4b00e702013-07-03 17:10:36 -07001871 dwc3_hsusb_config_vddcx(mdwc, 1);
Jack Pham22698b82013-02-13 17:45:06 -08001872
Manu Gautam3e9ad352012-08-16 14:44:47 -07001873 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301874 usleep_range(1000, 1200);
1875
Manu Gautam3e9ad352012-08-16 14:44:47 -07001876 clk_prepare_enable(mdwc->iface_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301877 if (mdwc->lpm_flags & MDWC3_CORECLK_OFF) {
1878 clk_prepare_enable(mdwc->core_clk);
1879 mdwc->lpm_flags &= ~MDWC3_CORECLK_OFF;
1880 }
Manu Gautam377821c2012-09-28 16:53:24 +05301881
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301882 if (host_bus_suspend) {
1883 /* Disable HV interrupt */
1884 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1885 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1886 0x18000, 0x0);
1887 /* Clear interrupt latch register */
1888 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301889
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301890 /* Disable DP and DM HV interrupt */
1891 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301892
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301893 /* Clear suspend bit in GUSB2PHYCONFIG register */
1894 dwc3_msm_write_readback(mdwc->base, DWC3_GUSB2PHYCFG(0),
1895 0x40, 0x0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301896 } else {
1897 /* Disable HV interrupt */
1898 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1899 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1900 0x18000, 0x0);
1901 /* Disable Retention */
1902 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x2, 0x2);
1903
1904 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1905 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1906 0xF0000000);
1907 /* 10usec delay required before de-asserting PHY RESET */
1908 udelay(10);
1909 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1910 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) &
1911 0x7FFFFFFF);
1912
1913 /* Bring PHY out of suspend */
1914 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0xC00000,
1915 0x0);
1916
1917 }
Manu Gautamb5067272012-07-02 09:53:41 +05301918
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301919 /* Assert SS PHY RESET */
1920 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7),
1921 (1 << 7));
1922 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28),
1923 (1 << 28));
1924 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8),
1925 (1 << 8));
1926 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26), 0x0);
1927 /* 10usec delay required before de-asserting SS PHY RESET */
1928 udelay(10);
1929 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7), 0x0);
1930
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301931 /*
1932 * Reinitilize SSPHY parameters as SS_PHY RESET will reset
1933 * the internal registers to default values.
1934 */
1935 dwc3_msm_ss_phy_reg_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301936 atomic_set(&mdwc->in_lpm, 0);
Manu Gautam377821c2012-09-28 16:53:24 +05301937
1938 /* match disable_irq call from isr */
1939 if (mdwc->lpm_irq_seen && mdwc->hs_phy_irq) {
1940 enable_irq(mdwc->hs_phy_irq);
1941 mdwc->lpm_irq_seen = false;
1942 }
Manu Gautam840f4fe2013-04-16 16:50:30 +05301943 /* it must DCP disconnect, re-enable HS_PHY wakeup IRQ */
1944 if (mdwc->hs_phy_irq && dcp)
1945 enable_irq_wake(mdwc->hs_phy_irq);
Manu Gautam377821c2012-09-28 16:53:24 +05301946
Manu Gautamb5067272012-07-02 09:53:41 +05301947 dev_info(mdwc->dev, "DWC3 exited from low power mode\n");
1948
1949 return 0;
1950}
1951
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301952static void dwc3_wait_for_ext_chg_done(struct dwc3_msm *mdwc)
1953{
1954 unsigned long t;
1955
1956 /*
1957 * Defer next cable connect event till external charger
1958 * detection is completed.
1959 */
1960
1961 if (mdwc->ext_chg_active && (mdwc->ext_xceiv.bsv ||
1962 !mdwc->ext_xceiv.id)) {
1963
1964 dev_dbg(mdwc->dev, "before ext chg wait\n");
1965
1966 t = wait_for_completion_timeout(&mdwc->ext_chg_wait,
1967 msecs_to_jiffies(3000));
1968 if (!t)
1969 dev_err(mdwc->dev, "ext chg wait timeout\n");
1970 else
1971 dev_dbg(mdwc->dev, "ext chg wait done\n");
1972 }
1973
1974}
1975
Manu Gautamb5067272012-07-02 09:53:41 +05301976static void dwc3_resume_work(struct work_struct *w)
1977{
1978 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
1979 resume_work.work);
1980
1981 dev_dbg(mdwc->dev, "%s: dwc3 resume work\n", __func__);
1982 /* handle any event that was queued while work was already running */
1983 if (!atomic_read(&mdwc->in_lpm)) {
1984 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301985 if (mdwc->otg_xceiv) {
1986 dwc3_wait_for_ext_chg_done(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301987 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1988 DWC3_EVENT_XCEIV_STATE);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301989 }
Manu Gautamb5067272012-07-02 09:53:41 +05301990 return;
1991 }
1992
1993 /* bail out if system resume in process, else initiate RESUME */
1994 if (atomic_read(&mdwc->pm_suspended)) {
1995 mdwc->resume_pending = true;
1996 } else {
1997 pm_runtime_get_sync(mdwc->dev);
1998 if (mdwc->otg_xceiv)
1999 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2000 DWC3_EVENT_PHY_RESUME);
Manu Gautambb825d72013-03-12 16:25:42 +05302001 pm_runtime_put_noidle(mdwc->dev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302002 if (mdwc->otg_xceiv && (mdwc->ext_xceiv.otg_capability)) {
2003 dwc3_wait_for_ext_chg_done(mdwc);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302004 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2005 DWC3_EVENT_XCEIV_STATE);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302006 }
Manu Gautamb5067272012-07-02 09:53:41 +05302007 }
2008}
2009
Jack Pham0fc12332012-11-19 13:14:22 -08002010static u32 debug_id = true, debug_bsv, debug_connect;
Manu Gautamb5067272012-07-02 09:53:41 +05302011
2012static int dwc3_connect_show(struct seq_file *s, void *unused)
2013{
2014 if (debug_connect)
2015 seq_printf(s, "true\n");
2016 else
2017 seq_printf(s, "false\n");
2018
2019 return 0;
2020}
2021
2022static int dwc3_connect_open(struct inode *inode, struct file *file)
2023{
2024 return single_open(file, dwc3_connect_show, inode->i_private);
2025}
2026
2027static ssize_t dwc3_connect_write(struct file *file, const char __user *ubuf,
2028 size_t count, loff_t *ppos)
2029{
2030 struct seq_file *s = file->private_data;
2031 struct dwc3_msm *mdwc = s->private;
2032 char buf[8];
2033
2034 memset(buf, 0x00, sizeof(buf));
2035
2036 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2037 return -EFAULT;
2038
2039 if (!strncmp(buf, "enable", 6) || !strncmp(buf, "true", 4)) {
2040 debug_connect = true;
2041 } else {
2042 debug_connect = debug_bsv = false;
2043 debug_id = true;
2044 }
2045
2046 mdwc->ext_xceiv.bsv = debug_bsv;
2047 mdwc->ext_xceiv.id = debug_id ? DWC3_ID_FLOAT : DWC3_ID_GROUND;
2048
2049 if (atomic_read(&mdwc->in_lpm)) {
2050 dev_dbg(mdwc->dev, "%s: calling resume_work\n", __func__);
2051 dwc3_resume_work(&mdwc->resume_work.work);
2052 } else {
2053 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
2054 if (mdwc->otg_xceiv)
2055 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2056 DWC3_EVENT_XCEIV_STATE);
2057 }
2058
2059 return count;
2060}
2061
2062const struct file_operations dwc3_connect_fops = {
2063 .open = dwc3_connect_open,
2064 .read = seq_read,
2065 .write = dwc3_connect_write,
2066 .llseek = seq_lseek,
2067 .release = single_release,
2068};
2069
2070static struct dentry *dwc3_debugfs_root;
2071
2072static void dwc3_debugfs_init(struct dwc3_msm *mdwc)
2073{
2074 dwc3_debugfs_root = debugfs_create_dir("msm_dwc3", NULL);
2075
2076 if (!dwc3_debugfs_root || IS_ERR(dwc3_debugfs_root))
2077 return;
2078
2079 if (!debugfs_create_bool("id", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05302080 &debug_id))
Manu Gautamb5067272012-07-02 09:53:41 +05302081 goto error;
2082
2083 if (!debugfs_create_bool("bsv", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05302084 &debug_bsv))
Manu Gautamb5067272012-07-02 09:53:41 +05302085 goto error;
2086
2087 if (!debugfs_create_file("connect", S_IRUGO | S_IWUSR,
2088 dwc3_debugfs_root, mdwc, &dwc3_connect_fops))
2089 goto error;
2090
2091 return;
2092
2093error:
2094 debugfs_remove_recursive(dwc3_debugfs_root);
2095}
Manu Gautam8c642812012-06-07 10:35:10 +05302096
Manu Gautam377821c2012-09-28 16:53:24 +05302097static irqreturn_t msm_dwc3_irq(int irq, void *data)
2098{
2099 struct dwc3_msm *mdwc = data;
2100
2101 if (atomic_read(&mdwc->in_lpm)) {
2102 dev_dbg(mdwc->dev, "%s received in LPM\n", __func__);
2103 mdwc->lpm_irq_seen = true;
2104 disable_irq_nosync(irq);
2105 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
2106 } else {
2107 pr_info_ratelimited("%s: IRQ outside LPM\n", __func__);
2108 }
2109
2110 return IRQ_HANDLED;
2111}
2112
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302113static int dwc3_msm_power_get_property_usb(struct power_supply *psy,
2114 enum power_supply_property psp,
2115 union power_supply_propval *val)
2116{
2117 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2118 usb_psy);
2119 switch (psp) {
2120 case POWER_SUPPLY_PROP_SCOPE:
2121 val->intval = mdwc->host_mode;
2122 break;
Pavankumar Kondetifbd4b142013-07-16 11:13:05 +05302123 case POWER_SUPPLY_PROP_VOLTAGE_MAX:
2124 val->intval = mdwc->voltage_max;
2125 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302126 case POWER_SUPPLY_PROP_CURRENT_MAX:
2127 val->intval = mdwc->current_max;
2128 break;
2129 case POWER_SUPPLY_PROP_PRESENT:
2130 val->intval = mdwc->vbus_active;
2131 break;
2132 case POWER_SUPPLY_PROP_ONLINE:
2133 val->intval = mdwc->online;
2134 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302135 case POWER_SUPPLY_PROP_TYPE:
2136 val->intval = psy->type;
2137 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302138 default:
2139 return -EINVAL;
2140 }
2141 return 0;
2142}
2143
2144static int dwc3_msm_power_set_property_usb(struct power_supply *psy,
2145 enum power_supply_property psp,
2146 const union power_supply_propval *val)
2147{
2148 static bool init;
2149 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2150 usb_psy);
2151
2152 switch (psp) {
2153 case POWER_SUPPLY_PROP_SCOPE:
2154 mdwc->host_mode = val->intval;
2155 break;
2156 /* Process PMIC notification in PRESENT prop */
2157 case POWER_SUPPLY_PROP_PRESENT:
2158 dev_dbg(mdwc->dev, "%s: notify xceiv event\n", __func__);
Jack Pham9354c6a2012-12-20 19:19:32 -08002159 if (mdwc->otg_xceiv && !mdwc->ext_inuse &&
2160 (mdwc->ext_xceiv.otg_capability || !init)) {
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302161 mdwc->ext_xceiv.bsv = val->intval;
Manu Gautamf71d9cb2013-02-07 13:52:12 +05302162 queue_delayed_work(system_nrt_wq,
Jack Pham4d91aab2013-03-08 10:02:16 -08002163 &mdwc->resume_work, 20);
Jack Pham9354c6a2012-12-20 19:19:32 -08002164
2165 if (!init)
2166 init = true;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302167 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302168 mdwc->vbus_active = val->intval;
2169 break;
2170 case POWER_SUPPLY_PROP_ONLINE:
2171 mdwc->online = val->intval;
2172 break;
Pavankumar Kondetifbd4b142013-07-16 11:13:05 +05302173 case POWER_SUPPLY_PROP_VOLTAGE_MAX:
2174 mdwc->voltage_max = val->intval;
2175 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302176 case POWER_SUPPLY_PROP_CURRENT_MAX:
2177 mdwc->current_max = val->intval;
2178 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302179 case POWER_SUPPLY_PROP_TYPE:
2180 psy->type = val->intval;
2181 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302182 default:
2183 return -EINVAL;
2184 }
2185
2186 power_supply_changed(&mdwc->usb_psy);
2187 return 0;
2188}
2189
Jack Pham9354c6a2012-12-20 19:19:32 -08002190static void dwc3_msm_external_power_changed(struct power_supply *psy)
2191{
2192 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm, usb_psy);
2193 union power_supply_propval ret = {0,};
2194
2195 if (!mdwc->ext_vbus_psy)
2196 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2197
2198 if (!mdwc->ext_vbus_psy) {
2199 pr_err("%s: Unable to get ext_vbus power_supply\n", __func__);
2200 return;
2201 }
2202
2203 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2204 POWER_SUPPLY_PROP_ONLINE, &ret);
2205 if (ret.intval) {
2206 dwc3_start_chg_det(&mdwc->charger, false);
2207 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2208 POWER_SUPPLY_PROP_CURRENT_MAX, &ret);
2209 power_supply_set_current_limit(&mdwc->usb_psy, ret.intval);
2210 }
2211
2212 power_supply_set_online(&mdwc->usb_psy, ret.intval);
2213 power_supply_changed(&mdwc->usb_psy);
2214}
2215
Pavankumar Kondetifbd4b142013-07-16 11:13:05 +05302216static int
2217dwc3_msm_property_is_writeable(struct power_supply *psy,
2218 enum power_supply_property psp)
2219{
2220 switch (psp) {
2221 case POWER_SUPPLY_PROP_VOLTAGE_MAX:
2222 return 1;
2223 default:
2224 break;
2225 }
2226
2227 return 0;
2228}
2229
Jack Pham9354c6a2012-12-20 19:19:32 -08002230
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302231static char *dwc3_msm_pm_power_supplied_to[] = {
2232 "battery",
2233};
2234
2235static enum power_supply_property dwc3_msm_pm_power_props_usb[] = {
2236 POWER_SUPPLY_PROP_PRESENT,
2237 POWER_SUPPLY_PROP_ONLINE,
Pavankumar Kondetifbd4b142013-07-16 11:13:05 +05302238 POWER_SUPPLY_PROP_VOLTAGE_MAX,
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302239 POWER_SUPPLY_PROP_CURRENT_MAX,
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302240 POWER_SUPPLY_PROP_TYPE,
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302241 POWER_SUPPLY_PROP_SCOPE,
2242};
2243
Jack Phamfadd6432012-12-07 19:03:41 -08002244static void dwc3_init_adc_work(struct work_struct *w);
2245
Jack Phamb7209152013-07-03 17:04:53 -07002246static void dwc3_ext_notify_online(void *ctx, int on)
Jack Phamfadd6432012-12-07 19:03:41 -08002247{
Jack Phamb7209152013-07-03 17:04:53 -07002248 struct dwc3_msm *mdwc = ctx;
Jack Phamf12b7e12012-12-28 14:27:26 -08002249 bool notify_otg = false;
Jack Phamfadd6432012-12-07 19:03:41 -08002250
2251 if (!mdwc) {
2252 pr_err("%s: DWC3 driver already removed\n", __func__);
2253 return;
2254 }
2255
2256 dev_dbg(mdwc->dev, "notify %s%s\n", on ? "" : "dis", "connected");
2257
Jack Pham9354c6a2012-12-20 19:19:32 -08002258 if (!mdwc->ext_vbus_psy)
2259 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2260
2261 mdwc->ext_inuse = on;
Jack Phamf12b7e12012-12-28 14:27:26 -08002262 if (on) {
2263 /* force OTG to exit B-peripheral state */
2264 mdwc->ext_xceiv.bsv = false;
2265 notify_otg = true;
Jack Pham9354c6a2012-12-20 19:19:32 -08002266 dwc3_start_chg_det(&mdwc->charger, false);
Jack Phamf12b7e12012-12-28 14:27:26 -08002267 } else {
2268 /* external client offline; tell OTG about cached ID/BSV */
2269 if (mdwc->ext_xceiv.id != mdwc->id_state) {
2270 mdwc->ext_xceiv.id = mdwc->id_state;
2271 notify_otg = true;
2272 }
2273
2274 mdwc->ext_xceiv.bsv = mdwc->vbus_active;
2275 notify_otg |= mdwc->vbus_active;
2276 }
Jack Pham9354c6a2012-12-20 19:19:32 -08002277
2278 if (mdwc->ext_vbus_psy)
2279 power_supply_set_present(mdwc->ext_vbus_psy, on);
Jack Phamf12b7e12012-12-28 14:27:26 -08002280
2281 if (notify_otg)
2282 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
Jack Phamfadd6432012-12-07 19:03:41 -08002283}
2284
Jack Pham0cca9412013-03-08 13:22:42 -08002285static void dwc3_id_work(struct work_struct *w)
Jack Phamfadd6432012-12-07 19:03:41 -08002286{
Jack Pham0cca9412013-03-08 13:22:42 -08002287 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, id_work);
Jack Pham5c585062013-03-25 18:39:12 -07002288 int ret;
Jack Phamfadd6432012-12-07 19:03:41 -08002289
Jack Pham0cca9412013-03-08 13:22:42 -08002290 /* Give external client a chance to handle */
Jack Pham5c585062013-03-25 18:39:12 -07002291 if (!mdwc->ext_inuse && usb_ext) {
2292 if (mdwc->pmic_id_irq)
2293 disable_irq(mdwc->pmic_id_irq);
2294
2295 ret = usb_ext->notify(usb_ext->ctxt, mdwc->id_state,
Jack Phamb7209152013-07-03 17:04:53 -07002296 dwc3_ext_notify_online, mdwc);
Jack Pham5c585062013-03-25 18:39:12 -07002297 dev_dbg(mdwc->dev, "%s: external handler returned %d\n",
2298 __func__, ret);
2299
2300 if (mdwc->pmic_id_irq) {
Vijayavardhan Vennapusa242eaf02013-07-01 12:39:31 +05302301 unsigned long flags;
2302 local_irq_save(flags);
Jack Pham5c585062013-03-25 18:39:12 -07002303 /* ID may have changed while IRQ disabled; update it */
2304 mdwc->id_state = !!irq_read_line(mdwc->pmic_id_irq);
Vijayavardhan Vennapusa242eaf02013-07-01 12:39:31 +05302305 local_irq_restore(flags);
Jack Pham5c585062013-03-25 18:39:12 -07002306 enable_irq(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002307 }
Jack Pham5c585062013-03-25 18:39:12 -07002308
2309 mdwc->ext_inuse = (ret == 0);
Jack Pham0cca9412013-03-08 13:22:42 -08002310 }
Jack Phamfadd6432012-12-07 19:03:41 -08002311
Jack Pham0cca9412013-03-08 13:22:42 -08002312 if (!mdwc->ext_inuse) { /* notify OTG */
2313 mdwc->ext_xceiv.id = mdwc->id_state;
2314 dwc3_resume_work(&mdwc->resume_work.work);
2315 }
2316}
2317
2318static irqreturn_t dwc3_pmic_id_irq(int irq, void *data)
2319{
2320 struct dwc3_msm *mdwc = data;
Jack Pham5c585062013-03-25 18:39:12 -07002321 enum dwc3_id_state id;
Jack Pham0cca9412013-03-08 13:22:42 -08002322
2323 /* If we can't read ID line state for some reason, treat it as float */
Jack Pham5c585062013-03-25 18:39:12 -07002324 id = !!irq_read_line(irq);
2325 if (mdwc->id_state != id) {
2326 mdwc->id_state = id;
2327 queue_work(system_nrt_wq, &mdwc->id_work);
2328 }
Jack Pham0cca9412013-03-08 13:22:42 -08002329
2330 return IRQ_HANDLED;
Jack Phamfadd6432012-12-07 19:03:41 -08002331}
2332
Jack Pham0fc12332012-11-19 13:14:22 -08002333static void dwc3_adc_notification(enum qpnp_tm_state state, void *ctx)
2334{
2335 struct dwc3_msm *mdwc = ctx;
2336
2337 if (state >= ADC_TM_STATE_NUM) {
2338 pr_err("%s: invalid notification %d\n", __func__, state);
2339 return;
2340 }
2341
2342 dev_dbg(mdwc->dev, "%s: state = %s\n", __func__,
2343 state == ADC_TM_HIGH_STATE ? "high" : "low");
2344
Jack Phamf12b7e12012-12-28 14:27:26 -08002345 /* save ID state, but don't necessarily notify OTG */
Jack Pham0fc12332012-11-19 13:14:22 -08002346 if (state == ADC_TM_HIGH_STATE) {
Jack Phamf12b7e12012-12-28 14:27:26 -08002347 mdwc->id_state = DWC3_ID_FLOAT;
Jack Pham0fc12332012-11-19 13:14:22 -08002348 mdwc->adc_param.state_request = ADC_TM_LOW_THR_ENABLE;
2349 } else {
Jack Phamf12b7e12012-12-28 14:27:26 -08002350 mdwc->id_state = DWC3_ID_GROUND;
Jack Pham0fc12332012-11-19 13:14:22 -08002351 mdwc->adc_param.state_request = ADC_TM_HIGH_THR_ENABLE;
2352 }
2353
Jack Pham0cca9412013-03-08 13:22:42 -08002354 dwc3_id_work(&mdwc->id_work);
2355
Jack Phamfadd6432012-12-07 19:03:41 -08002356 /* re-arm ADC interrupt */
Jack Pham0fc12332012-11-19 13:14:22 -08002357 qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2358}
2359
2360static void dwc3_init_adc_work(struct work_struct *w)
2361{
2362 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
2363 init_adc_work.work);
2364 int ret;
2365
2366 ret = qpnp_adc_tm_is_ready();
2367 if (ret == -EPROBE_DEFER) {
Jack Pham90b4d122012-12-13 11:46:22 -08002368 queue_delayed_work(system_nrt_wq, to_delayed_work(w),
2369 msecs_to_jiffies(100));
Jack Pham0fc12332012-11-19 13:14:22 -08002370 return;
2371 }
2372
2373 mdwc->adc_param.low_thr = adc_low_threshold;
2374 mdwc->adc_param.high_thr = adc_high_threshold;
2375 mdwc->adc_param.timer_interval = adc_meas_interval;
2376 mdwc->adc_param.state_request = ADC_TM_HIGH_LOW_THR_ENABLE;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -08002377 mdwc->adc_param.btm_ctx = mdwc;
Jack Pham0fc12332012-11-19 13:14:22 -08002378 mdwc->adc_param.threshold_notification = dwc3_adc_notification;
2379
2380 ret = qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2381 if (ret) {
2382 dev_err(mdwc->dev, "%s: request ADC error %d\n", __func__, ret);
2383 return;
2384 }
2385
2386 mdwc->id_adc_detect = true;
2387}
2388
2389static ssize_t adc_enable_show(struct device *dev,
2390 struct device_attribute *attr, char *buf)
2391{
Jack Pham84fc1ac2013-07-09 17:51:41 -07002392 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2393
2394 if (!mdwc)
2395 return -EINVAL;
2396
2397 return snprintf(buf, PAGE_SIZE, "%s\n", mdwc->id_adc_detect ?
Jack Pham0fc12332012-11-19 13:14:22 -08002398 "enabled" : "disabled");
2399}
2400
2401static ssize_t adc_enable_store(struct device *dev,
2402 struct device_attribute *attr, const char
2403 *buf, size_t size)
2404{
Jack Pham84fc1ac2013-07-09 17:51:41 -07002405 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2406
2407 if (!mdwc)
2408 return -EINVAL;
2409
Jack Pham0fc12332012-11-19 13:14:22 -08002410 if (!strnicmp(buf, "enable", 6)) {
Jack Pham84fc1ac2013-07-09 17:51:41 -07002411 if (!mdwc->id_adc_detect)
2412 dwc3_init_adc_work(&mdwc->init_adc_work.work);
Jack Pham0fc12332012-11-19 13:14:22 -08002413 return size;
2414 } else if (!strnicmp(buf, "disable", 7)) {
2415 qpnp_adc_tm_usbid_end();
Jack Pham84fc1ac2013-07-09 17:51:41 -07002416 mdwc->id_adc_detect = false;
Jack Pham0fc12332012-11-19 13:14:22 -08002417 return size;
2418 }
2419
2420 return -EINVAL;
2421}
2422
2423static DEVICE_ATTR(adc_enable, S_IRUGO | S_IWUSR, adc_enable_show,
2424 adc_enable_store);
2425
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302426static int dwc3_msm_ext_chg_open(struct inode *inode, struct file *file)
2427{
Jack Phamea382b72013-07-09 17:50:20 -07002428 struct dwc3_msm *mdwc =
2429 container_of(inode->i_cdev, struct dwc3_msm, ext_chg_cdev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302430
2431 pr_debug("dwc3-msm ext chg open\n");
Jack Phamea382b72013-07-09 17:50:20 -07002432 file->private_data = mdwc;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302433 mdwc->ext_chg_opened = true;
Jack Phamea382b72013-07-09 17:50:20 -07002434
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302435 return 0;
2436}
2437
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302438static long
2439dwc3_msm_ext_chg_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302440{
Jack Phamea382b72013-07-09 17:50:20 -07002441 struct dwc3_msm *mdwc = file->private_data;
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302442 struct msm_usb_chg_info info = {0};
2443 int ret = 0, val;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302444
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302445 switch (cmd) {
2446 case MSM_USB_EXT_CHG_INFO:
2447 info.chg_block_type = USB_CHG_BLOCK_QSCRATCH;
Jack Phamea382b72013-07-09 17:50:20 -07002448 info.page_offset = (mdwc->io_res->start +
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302449 QSCRATCH_REG_OFFSET) & ~PAGE_MASK;
2450 /*
2451 * The charger block register address space is only
2452 * 512 bytes. But mmap() works on PAGE granularity.
2453 */
2454 info.length = PAGE_SIZE;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302455
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302456 if (copy_to_user((void __user *)arg, &info, sizeof(info))) {
2457 pr_err("%s: copy to user failed\n\n", __func__);
2458 ret = -EFAULT;
2459 }
2460 break;
2461 case MSM_USB_EXT_CHG_BLOCK_LPM:
2462 if (get_user(val, (int __user *)arg)) {
2463 pr_err("%s: get_user failed\n\n", __func__);
2464 ret = -EFAULT;
2465 break;
2466 }
2467 pr_debug("%s: LPM block request %d\n", __func__, val);
2468 if (val) { /* block LPM */
2469 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER) {
2470 pm_runtime_get_sync(mdwc->dev);
2471 } else {
2472 mdwc->ext_chg_active = false;
2473 complete(&mdwc->ext_chg_wait);
2474 ret = -ENODEV;
2475 }
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302476 } else {
2477 mdwc->ext_chg_active = false;
2478 complete(&mdwc->ext_chg_wait);
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302479 pm_runtime_put(mdwc->dev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302480 }
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302481 break;
2482 default:
2483 ret = -EINVAL;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302484 }
2485
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302486 return ret;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302487}
2488
2489static int dwc3_msm_ext_chg_mmap(struct file *file, struct vm_area_struct *vma)
2490{
Jack Phamea382b72013-07-09 17:50:20 -07002491 struct dwc3_msm *mdwc = file->private_data;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302492 unsigned long vsize = vma->vm_end - vma->vm_start;
2493 int ret;
2494
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302495 if (vma->vm_pgoff != 0 || vsize > PAGE_SIZE)
2496 return -EINVAL;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302497
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302498 vma->vm_pgoff = __phys_to_pfn(mdwc->io_res->start +
2499 QSCRATCH_REG_OFFSET);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302500 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2501
2502 ret = io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
2503 vsize, vma->vm_page_prot);
2504 if (ret < 0)
2505 pr_err("%s: failed with return val %d\n", __func__, ret);
2506
2507 return ret;
2508}
2509
2510static int dwc3_msm_ext_chg_release(struct inode *inode, struct file *file)
2511{
Jack Phamea382b72013-07-09 17:50:20 -07002512 struct dwc3_msm *mdwc = file->private_data;
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302513
2514 pr_debug("dwc3-msm ext chg release\n");
2515
2516 mdwc->ext_chg_opened = false;
2517
2518 return 0;
2519}
2520
2521static const struct file_operations dwc3_msm_ext_chg_fops = {
2522 .owner = THIS_MODULE,
2523 .open = dwc3_msm_ext_chg_open,
Pavankumar Kondeti17b52e72013-06-28 10:54:18 +05302524 .unlocked_ioctl = dwc3_msm_ext_chg_ioctl,
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302525 .mmap = dwc3_msm_ext_chg_mmap,
2526 .release = dwc3_msm_ext_chg_release,
2527};
2528
2529static int dwc3_msm_setup_cdev(struct dwc3_msm *mdwc)
2530{
2531 int ret;
2532
2533 ret = alloc_chrdev_region(&mdwc->ext_chg_dev, 0, 1, "usb_ext_chg");
2534 if (ret < 0) {
2535 pr_err("Fail to allocate usb ext char dev region\n");
2536 return ret;
2537 }
2538 mdwc->ext_chg_class = class_create(THIS_MODULE, "dwc_ext_chg");
2539 if (ret < 0) {
2540 pr_err("Fail to create usb ext chg class\n");
2541 goto unreg_chrdev;
2542 }
2543 cdev_init(&mdwc->ext_chg_cdev, &dwc3_msm_ext_chg_fops);
2544 mdwc->ext_chg_cdev.owner = THIS_MODULE;
2545
2546 ret = cdev_add(&mdwc->ext_chg_cdev, mdwc->ext_chg_dev, 1);
2547 if (ret < 0) {
2548 pr_err("Fail to add usb ext chg cdev\n");
2549 goto destroy_class;
2550 }
2551 mdwc->ext_chg_device = device_create(mdwc->ext_chg_class,
2552 NULL, mdwc->ext_chg_dev, NULL,
2553 "usb_ext_chg");
2554 if (IS_ERR(mdwc->ext_chg_device)) {
2555 pr_err("Fail to create usb ext chg device\n");
2556 ret = PTR_ERR(mdwc->ext_chg_device);
2557 mdwc->ext_chg_device = NULL;
2558 goto del_cdev;
2559 }
2560
2561 pr_debug("dwc3 msm ext chg cdev setup success\n");
2562 return 0;
2563
2564del_cdev:
2565 cdev_del(&mdwc->ext_chg_cdev);
2566destroy_class:
2567 class_destroy(mdwc->ext_chg_class);
2568unreg_chrdev:
2569 unregister_chrdev_region(mdwc->ext_chg_dev, 1);
2570
2571 return ret;
2572}
2573
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002574static int __devinit dwc3_msm_probe(struct platform_device *pdev)
2575{
2576 struct device_node *node = pdev->dev.of_node;
Jack Pham80162462013-07-10 11:59:01 -07002577 struct dwc3_msm *mdwc;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002578 struct resource *res;
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002579 void __iomem *tcsr;
Manu Gautamf08f7b62013-04-02 16:09:42 +05302580 unsigned long flags;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002581 int ret = 0;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302582 int len = 0;
2583 u32 tmp[3];
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002584
Jack Pham80162462013-07-10 11:59:01 -07002585 mdwc = devm_kzalloc(&pdev->dev, sizeof(*mdwc), GFP_KERNEL);
2586 if (!mdwc) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002587 dev_err(&pdev->dev, "not enough memory\n");
2588 return -ENOMEM;
2589 }
2590
Jack Pham80162462013-07-10 11:59:01 -07002591 platform_set_drvdata(pdev, mdwc);
2592 mdwc->dev = &pdev->dev;
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002593
Jack Pham80162462013-07-10 11:59:01 -07002594 INIT_LIST_HEAD(&mdwc->req_complete_list);
2595 INIT_DELAYED_WORK(&mdwc->chg_work, dwc3_chg_detect_work);
2596 INIT_DELAYED_WORK(&mdwc->resume_work, dwc3_resume_work);
2597 INIT_WORK(&mdwc->restart_usb_work, dwc3_restart_usb_work);
2598 INIT_WORK(&mdwc->id_work, dwc3_id_work);
2599 INIT_DELAYED_WORK(&mdwc->init_adc_work, dwc3_init_adc_work);
2600 init_completion(&mdwc->ext_chg_wait);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002601
Jack Pham80162462013-07-10 11:59:01 -07002602 ret = dwc3_msm_config_gdsc(mdwc, 1);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002603 if (ret) {
2604 dev_err(&pdev->dev, "unable to configure usb3 gdsc\n");
2605 return ret;
2606 }
2607
Jack Pham80162462013-07-10 11:59:01 -07002608 mdwc->xo_clk = clk_get(&pdev->dev, "xo");
2609 if (IS_ERR(mdwc->xo_clk)) {
Manu Gautam377821c2012-09-28 16:53:24 +05302610 dev_err(&pdev->dev, "%s unable to get TCXO buffer handle\n",
2611 __func__);
Jack Pham80162462013-07-10 11:59:01 -07002612 ret = PTR_ERR(mdwc->xo_clk);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07002613 goto disable_dwc3_gdsc;
Manu Gautam377821c2012-09-28 16:53:24 +05302614 }
2615
Jack Pham80162462013-07-10 11:59:01 -07002616 ret = clk_prepare_enable(mdwc->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302617 if (ret) {
2618 dev_err(&pdev->dev, "%s failed to vote for TCXO buffer%d\n",
2619 __func__, ret);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302620 goto put_xo;
Manu Gautam377821c2012-09-28 16:53:24 +05302621 }
2622
Manu Gautam1742db22012-06-19 13:33:24 +05302623 /*
2624 * DWC3 Core requires its CORE CLK (aka master / bus clk) to
2625 * run at 125Mhz in SSUSB mode and >60MHZ for HSUSB mode.
2626 */
Jack Pham80162462013-07-10 11:59:01 -07002627 mdwc->core_clk = devm_clk_get(&pdev->dev, "core_clk");
2628 if (IS_ERR(mdwc->core_clk)) {
Manu Gautam1742db22012-06-19 13:33:24 +05302629 dev_err(&pdev->dev, "failed to get core_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002630 ret = PTR_ERR(mdwc->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302631 goto disable_xo;
Manu Gautam1742db22012-06-19 13:33:24 +05302632 }
Jack Pham80162462013-07-10 11:59:01 -07002633 clk_set_rate(mdwc->core_clk, 125000000);
2634 clk_prepare_enable(mdwc->core_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05302635
Jack Pham80162462013-07-10 11:59:01 -07002636 mdwc->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
2637 if (IS_ERR(mdwc->iface_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002638 dev_err(&pdev->dev, "failed to get iface_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002639 ret = PTR_ERR(mdwc->iface_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002640 goto disable_core_clk;
2641 }
Jack Pham80162462013-07-10 11:59:01 -07002642 clk_prepare_enable(mdwc->iface_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002643
Jack Pham80162462013-07-10 11:59:01 -07002644 mdwc->sleep_clk = devm_clk_get(&pdev->dev, "sleep_clk");
2645 if (IS_ERR(mdwc->sleep_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002646 dev_err(&pdev->dev, "failed to get sleep_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002647 ret = PTR_ERR(mdwc->sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002648 goto disable_iface_clk;
2649 }
Jack Pham80162462013-07-10 11:59:01 -07002650 clk_prepare_enable(mdwc->sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002651
Jack Pham80162462013-07-10 11:59:01 -07002652 mdwc->hsphy_sleep_clk = devm_clk_get(&pdev->dev, "sleep_a_clk");
2653 if (IS_ERR(mdwc->hsphy_sleep_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002654 dev_err(&pdev->dev, "failed to get sleep_a_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002655 ret = PTR_ERR(mdwc->hsphy_sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002656 goto disable_sleep_clk;
2657 }
Jack Pham80162462013-07-10 11:59:01 -07002658 clk_prepare_enable(mdwc->hsphy_sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002659
Jack Pham80162462013-07-10 11:59:01 -07002660 mdwc->utmi_clk = devm_clk_get(&pdev->dev, "utmi_clk");
2661 if (IS_ERR(mdwc->utmi_clk)) {
Jack Pham22698b82013-02-13 17:45:06 -08002662 dev_err(&pdev->dev, "failed to get utmi_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002663 ret = PTR_ERR(mdwc->utmi_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002664 goto disable_sleep_a_clk;
2665 }
Jack Pham80162462013-07-10 11:59:01 -07002666 clk_prepare_enable(mdwc->utmi_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002667
Jack Pham80162462013-07-10 11:59:01 -07002668 mdwc->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
2669 if (IS_ERR(mdwc->ref_clk)) {
Manu Gautam3e9ad352012-08-16 14:44:47 -07002670 dev_err(&pdev->dev, "failed to get ref_clk\n");
Jack Pham80162462013-07-10 11:59:01 -07002671 ret = PTR_ERR(mdwc->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002672 goto disable_utmi_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -07002673 }
Jack Pham80162462013-07-10 11:59:01 -07002674 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002675
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302676 of_get_property(node, "qcom,vdd-voltage-level", &len);
2677 if (len == sizeof(tmp)) {
2678 of_property_read_u32_array(node, "qcom,vdd-voltage-level",
2679 tmp, len/sizeof(*tmp));
Jack Pham80162462013-07-10 11:59:01 -07002680 mdwc->vdd_no_vol_level = tmp[0];
2681 mdwc->vdd_low_vol_level = tmp[1];
2682 mdwc->vdd_high_vol_level = tmp[2];
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302683 } else {
2684 dev_err(&pdev->dev, "no qcom,vdd-voltage-level property\n");
2685 ret = -EINVAL;
2686 goto disable_ref_clk;
2687 }
2688
Manu Gautam60e01352012-05-29 09:00:34 +05302689 /* SS PHY */
Jack Pham80162462013-07-10 11:59:01 -07002690 mdwc->ssusb_vddcx = devm_regulator_get(&pdev->dev, "ssusb_vdd_dig");
2691 if (IS_ERR(mdwc->ssusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302692 dev_err(&pdev->dev, "unable to get ssusb vddcx\n");
Jack Pham80162462013-07-10 11:59:01 -07002693 ret = PTR_ERR(mdwc->ssusb_vddcx);
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302694 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302695 }
2696
Jack Pham80162462013-07-10 11:59:01 -07002697 ret = dwc3_ssusb_config_vddcx(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302698 if (ret) {
2699 dev_err(&pdev->dev, "ssusb vddcx configuration failed\n");
Manu Gautam3e9ad352012-08-16 14:44:47 -07002700 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302701 }
2702
Jack Pham80162462013-07-10 11:59:01 -07002703 ret = regulator_enable(mdwc->ssusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05302704 if (ret) {
2705 dev_err(&pdev->dev, "unable to enable the ssusb vddcx\n");
2706 goto unconfig_ss_vddcx;
2707 }
2708
Jack Pham80162462013-07-10 11:59:01 -07002709 ret = dwc3_ssusb_ldo_init(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302710 if (ret) {
2711 dev_err(&pdev->dev, "ssusb vreg configuration failed\n");
2712 goto disable_ss_vddcx;
2713 }
2714
Jack Pham80162462013-07-10 11:59:01 -07002715 ret = dwc3_ssusb_ldo_enable(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302716 if (ret) {
2717 dev_err(&pdev->dev, "ssusb vreg enable failed\n");
2718 goto free_ss_ldo_init;
2719 }
2720
2721 /* HS PHY */
Jack Pham80162462013-07-10 11:59:01 -07002722 mdwc->hsusb_vddcx = devm_regulator_get(&pdev->dev, "hsusb_vdd_dig");
2723 if (IS_ERR(mdwc->hsusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302724 dev_err(&pdev->dev, "unable to get hsusb vddcx\n");
Jack Pham80162462013-07-10 11:59:01 -07002725 ret = PTR_ERR(mdwc->hsusb_vddcx);
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302726 goto disable_ss_ldo;
Manu Gautam60e01352012-05-29 09:00:34 +05302727 }
2728
Jack Pham80162462013-07-10 11:59:01 -07002729 ret = dwc3_hsusb_config_vddcx(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302730 if (ret) {
2731 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2732 goto disable_ss_ldo;
2733 }
2734
Jack Pham80162462013-07-10 11:59:01 -07002735 ret = regulator_enable(mdwc->hsusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05302736 if (ret) {
2737 dev_err(&pdev->dev, "unable to enable the hsusb vddcx\n");
2738 goto unconfig_hs_vddcx;
2739 }
2740
Jack Pham80162462013-07-10 11:59:01 -07002741 ret = dwc3_hsusb_ldo_init(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302742 if (ret) {
2743 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
2744 goto disable_hs_vddcx;
2745 }
2746
Jack Pham80162462013-07-10 11:59:01 -07002747 ret = dwc3_hsusb_ldo_enable(mdwc, 1);
Manu Gautam60e01352012-05-29 09:00:34 +05302748 if (ret) {
2749 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
2750 goto free_hs_ldo_init;
2751 }
2752
Jack Pham80162462013-07-10 11:59:01 -07002753 mdwc->id_state = mdwc->ext_xceiv.id = DWC3_ID_FLOAT;
2754 mdwc->ext_xceiv.otg_capability = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302755 "qcom,otg-capability");
Jack Pham80162462013-07-10 11:59:01 -07002756 mdwc->charger.charging_disabled = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302757 "qcom,charging-disabled");
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302758
Jack Pham80162462013-07-10 11:59:01 -07002759 mdwc->charger.skip_chg_detect = of_property_read_bool(node,
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002760 "qcom,skip-charger-detection");
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302761 /*
2762 * DWC3 has separate IRQ line for OTG events (ID/BSV) and for
2763 * DP and DM linestate transitions during low power mode.
2764 */
Jack Pham80162462013-07-10 11:59:01 -07002765 mdwc->hs_phy_irq = platform_get_irq_byname(pdev, "hs_phy_irq");
2766 if (mdwc->hs_phy_irq < 0) {
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302767 dev_dbg(&pdev->dev, "pget_irq for hs_phy_irq failed\n");
Jack Pham80162462013-07-10 11:59:01 -07002768 mdwc->hs_phy_irq = 0;
Jack Pham0fc12332012-11-19 13:14:22 -08002769 } else {
Jack Pham80162462013-07-10 11:59:01 -07002770 ret = devm_request_irq(&pdev->dev, mdwc->hs_phy_irq,
Jack Pham56a0a632013-03-08 13:18:42 -08002771 msm_dwc3_irq, IRQF_TRIGGER_RISING,
Jack Pham80162462013-07-10 11:59:01 -07002772 "msm_dwc3", mdwc);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302773 if (ret) {
2774 dev_err(&pdev->dev, "irqreq HSPHYINT failed\n");
2775 goto disable_hs_ldo;
2776 }
Jack Pham80162462013-07-10 11:59:01 -07002777 enable_irq_wake(mdwc->hs_phy_irq);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302778 }
Jack Pham0cca9412013-03-08 13:22:42 -08002779
Jack Pham80162462013-07-10 11:59:01 -07002780 if (mdwc->ext_xceiv.otg_capability) {
2781 mdwc->pmic_id_irq =
2782 platform_get_irq_byname(pdev, "pmic_id_irq");
2783 if (mdwc->pmic_id_irq > 0) {
David Keitelad4a0282013-03-19 18:04:27 -07002784 /* check if PMIC ID IRQ is supported */
2785 ret = qpnp_misc_irqs_available(&pdev->dev);
2786
2787 if (ret == -EPROBE_DEFER) {
2788 /* qpnp hasn't probed yet; defer dwc probe */
Jack Pham0cca9412013-03-08 13:22:42 -08002789 goto disable_hs_ldo;
David Keitelad4a0282013-03-19 18:04:27 -07002790 } else if (ret == 0) {
Jack Pham80162462013-07-10 11:59:01 -07002791 mdwc->pmic_id_irq = 0;
David Keitelad4a0282013-03-19 18:04:27 -07002792 } else {
2793 ret = devm_request_irq(&pdev->dev,
Jack Pham80162462013-07-10 11:59:01 -07002794 mdwc->pmic_id_irq,
David Keitelad4a0282013-03-19 18:04:27 -07002795 dwc3_pmic_id_irq,
2796 IRQF_TRIGGER_RISING |
2797 IRQF_TRIGGER_FALLING,
Jack Pham80162462013-07-10 11:59:01 -07002798 "dwc3_msm_pmic_id",
2799 mdwc);
David Keitelad4a0282013-03-19 18:04:27 -07002800 if (ret) {
2801 dev_err(&pdev->dev, "irqreq IDINT failed\n");
2802 goto disable_hs_ldo;
2803 }
Jack Pham9198d9f2013-04-09 17:54:54 -07002804
Manu Gautamf08f7b62013-04-02 16:09:42 +05302805 local_irq_save(flags);
2806 /* Update initial ID state */
Jack Pham80162462013-07-10 11:59:01 -07002807 mdwc->id_state =
2808 !!irq_read_line(mdwc->pmic_id_irq);
2809 if (mdwc->id_state == DWC3_ID_GROUND)
Jack Pham9198d9f2013-04-09 17:54:54 -07002810 queue_work(system_nrt_wq,
Jack Pham80162462013-07-10 11:59:01 -07002811 &mdwc->id_work);
Manu Gautamf08f7b62013-04-02 16:09:42 +05302812 local_irq_restore(flags);
Jack Pham80162462013-07-10 11:59:01 -07002813 enable_irq_wake(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002814 }
David Keitelad4a0282013-03-19 18:04:27 -07002815 }
2816
Jack Pham80162462013-07-10 11:59:01 -07002817 if (mdwc->pmic_id_irq <= 0) {
Jack Pham0cca9412013-03-08 13:22:42 -08002818 /* If no PMIC ID IRQ, use ADC for ID pin detection */
Jack Pham80162462013-07-10 11:59:01 -07002819 queue_work(system_nrt_wq, &mdwc->init_adc_work.work);
Jack Pham0cca9412013-03-08 13:22:42 -08002820 device_create_file(&pdev->dev, &dev_attr_adc_enable);
Jack Pham80162462013-07-10 11:59:01 -07002821 mdwc->pmic_id_irq = 0;
Jack Pham0cca9412013-03-08 13:22:42 -08002822 }
Manu Gautam377821c2012-09-28 16:53:24 +05302823 }
2824
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002825 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2826 if (!res) {
2827 dev_dbg(&pdev->dev, "missing TCSR memory resource\n");
2828 } else {
2829 tcsr = devm_ioremap_nocache(&pdev->dev, res->start,
2830 resource_size(res));
2831 if (!tcsr) {
2832 dev_dbg(&pdev->dev, "tcsr ioremap failed\n");
2833 } else {
2834 /* Enable USB3 on the primary USB port. */
2835 writel_relaxed(0x1, tcsr);
2836 /*
2837 * Ensure that TCSR write is completed before
2838 * USB registers initialization.
2839 */
2840 mb();
2841 }
2842 }
2843
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002844 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2845 if (!res) {
2846 dev_err(&pdev->dev, "missing memory base resource\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302847 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002848 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002849 }
2850
Jack Pham80162462013-07-10 11:59:01 -07002851 mdwc->base = devm_ioremap_nocache(&pdev->dev, res->start,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002852 resource_size(res));
Jack Pham80162462013-07-10 11:59:01 -07002853 if (!mdwc->base) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002854 dev_err(&pdev->dev, "ioremap failed\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302855 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002856 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002857 }
2858
Jack Pham80162462013-07-10 11:59:01 -07002859 mdwc->io_res = res; /* used to calculate chg block offset */
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002860
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302861 if (of_property_read_u32(node, "qcom,dwc-hsphy-init",
Jack Pham80162462013-07-10 11:59:01 -07002862 &mdwc->hsphy_init_seq))
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302863 dev_dbg(&pdev->dev, "unable to read hsphy init seq\n");
Jack Pham80162462013-07-10 11:59:01 -07002864 else if (!mdwc->hsphy_init_seq)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302865 dev_warn(&pdev->dev, "incorrect hsphyinitseq.Using PORvalue\n");
2866
Jack Pham80162462013-07-10 11:59:01 -07002867 dwc3_msm_qscratch_reg_init(mdwc);
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +05302868
Jack Pham80162462013-07-10 11:59:01 -07002869 pm_runtime_set_active(mdwc->dev);
2870 pm_runtime_enable(mdwc->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302871
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002872 if (of_property_read_u32(node, "qcom,dwc-usb3-msm-dbm-eps",
Jack Pham80162462013-07-10 11:59:01 -07002873 &mdwc->dbm_num_eps)) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002874 dev_err(&pdev->dev,
2875 "unable to read platform data num of dbm eps\n");
Jack Pham80162462013-07-10 11:59:01 -07002876 mdwc->dbm_num_eps = DBM_MAX_EPS;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002877 }
2878
Jack Pham80162462013-07-10 11:59:01 -07002879 if (mdwc->dbm_num_eps > DBM_MAX_EPS) {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002880 dev_err(&pdev->dev,
2881 "Driver doesn't support number of DBM EPs. "
2882 "max: %d, dbm_num_eps: %d\n",
Jack Pham80162462013-07-10 11:59:01 -07002883 DBM_MAX_EPS, mdwc->dbm_num_eps);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002884 ret = -ENODEV;
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302885 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002886 }
2887
Manu Gautambb825d72013-03-12 16:25:42 +05302888 /* usb_psy required only for vbus_notifications or charging support */
Jack Pham80162462013-07-10 11:59:01 -07002889 if (mdwc->ext_xceiv.otg_capability ||
2890 !mdwc->charger.charging_disabled) {
2891 mdwc->usb_psy.name = "usb";
2892 mdwc->usb_psy.type = POWER_SUPPLY_TYPE_USB;
2893 mdwc->usb_psy.supplied_to = dwc3_msm_pm_power_supplied_to;
2894 mdwc->usb_psy.num_supplicants = ARRAY_SIZE(
Manu Gautambb825d72013-03-12 16:25:42 +05302895 dwc3_msm_pm_power_supplied_to);
Jack Pham80162462013-07-10 11:59:01 -07002896 mdwc->usb_psy.properties = dwc3_msm_pm_power_props_usb;
2897 mdwc->usb_psy.num_properties =
Manu Gautambb825d72013-03-12 16:25:42 +05302898 ARRAY_SIZE(dwc3_msm_pm_power_props_usb);
Jack Pham80162462013-07-10 11:59:01 -07002899 mdwc->usb_psy.get_property = dwc3_msm_power_get_property_usb;
2900 mdwc->usb_psy.set_property = dwc3_msm_power_set_property_usb;
2901 mdwc->usb_psy.external_power_changed =
Manu Gautambb825d72013-03-12 16:25:42 +05302902 dwc3_msm_external_power_changed;
Pavankumar Kondetifbd4b142013-07-16 11:13:05 +05302903 mdwc->usb_psy.property_is_writeable =
2904 dwc3_msm_property_is_writeable;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302905
Jack Pham80162462013-07-10 11:59:01 -07002906 ret = power_supply_register(&pdev->dev, &mdwc->usb_psy);
Manu Gautambb825d72013-03-12 16:25:42 +05302907 if (ret < 0) {
2908 dev_err(&pdev->dev,
2909 "%s:power_supply_register usb failed\n",
2910 __func__);
2911 goto disable_hs_ldo;
2912 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302913 }
2914
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302915 if (node) {
2916 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2917 if (ret) {
2918 dev_err(&pdev->dev,
2919 "failed to add create dwc3 core\n");
2920 goto put_psupply;
2921 }
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002922 }
2923
Jack Pham80162462013-07-10 11:59:01 -07002924 mdwc->bus_scale_table = msm_bus_cl_get_pdata(pdev);
2925 if (!mdwc->bus_scale_table) {
Manu Gautam2617deb2012-08-31 17:50:06 -07002926 dev_err(&pdev->dev, "bus scaling is disabled\n");
2927 } else {
Jack Pham80162462013-07-10 11:59:01 -07002928 mdwc->bus_perf_client =
2929 msm_bus_scale_register_client(mdwc->bus_scale_table);
Manu Gautam2617deb2012-08-31 17:50:06 -07002930 ret = msm_bus_scale_client_update_request(
Jack Pham80162462013-07-10 11:59:01 -07002931 mdwc->bus_perf_client, 1);
Manu Gautam2617deb2012-08-31 17:50:06 -07002932 if (ret)
2933 dev_err(&pdev->dev, "Failed to vote for bus scaling\n");
2934 }
2935
Jack Pham80162462013-07-10 11:59:01 -07002936 mdwc->otg_xceiv = usb_get_transceiver();
Manu Gautambb825d72013-03-12 16:25:42 +05302937 /* Register with OTG if present, ignore USB2 OTG using other PHY */
Jack Pham80162462013-07-10 11:59:01 -07002938 if (mdwc->otg_xceiv &&
2939 !(mdwc->otg_xceiv->flags & ENABLE_SECONDARY_PHY)) {
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002940 /* Skip charger detection for simulator targets */
Jack Pham80162462013-07-10 11:59:01 -07002941 if (!mdwc->charger.skip_chg_detect) {
2942 mdwc->charger.start_detection = dwc3_start_chg_det;
2943 ret = dwc3_set_charger(mdwc->otg_xceiv->otg,
2944 &mdwc->charger);
2945 if (ret || !mdwc->charger.notify_detection_complete) {
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002946 dev_err(&pdev->dev,
2947 "failed to register charger: %d\n",
2948 ret);
2949 goto put_xcvr;
2950 }
Manu Gautam8c642812012-06-07 10:35:10 +05302951 }
Manu Gautamb5067272012-07-02 09:53:41 +05302952
Jack Pham80162462013-07-10 11:59:01 -07002953 if (mdwc->ext_xceiv.otg_capability)
2954 mdwc->ext_xceiv.ext_block_reset = dwc3_msm_block_reset;
2955 ret = dwc3_set_ext_xceiv(mdwc->otg_xceiv->otg,
2956 &mdwc->ext_xceiv);
2957 if (ret || !mdwc->ext_xceiv.notify_ext_events) {
Manu Gautamb5067272012-07-02 09:53:41 +05302958 dev_err(&pdev->dev, "failed to register xceiver: %d\n",
2959 ret);
2960 goto put_xcvr;
2961 }
Manu Gautam8c642812012-06-07 10:35:10 +05302962 } else {
Manu Gautambb825d72013-03-12 16:25:42 +05302963 dev_dbg(&pdev->dev, "No OTG, DWC3 running in host only mode\n");
Jack Pham80162462013-07-10 11:59:01 -07002964 mdwc->host_mode = 1;
2965 mdwc->vbus_otg = devm_regulator_get(&pdev->dev, "vbus_dwc3");
2966 if (IS_ERR(mdwc->vbus_otg)) {
Manu Gautambb825d72013-03-12 16:25:42 +05302967 dev_dbg(&pdev->dev, "Failed to get vbus regulator\n");
Jack Pham80162462013-07-10 11:59:01 -07002968 mdwc->vbus_otg = 0;
Manu Gautambb825d72013-03-12 16:25:42 +05302969 } else {
Jack Pham80162462013-07-10 11:59:01 -07002970 ret = regulator_enable(mdwc->vbus_otg);
Manu Gautambb825d72013-03-12 16:25:42 +05302971 if (ret) {
Jack Pham80162462013-07-10 11:59:01 -07002972 mdwc->vbus_otg = 0;
Manu Gautambb825d72013-03-12 16:25:42 +05302973 dev_err(&pdev->dev, "Failed to enable vbus_otg\n");
2974 }
2975 }
Jack Pham80162462013-07-10 11:59:01 -07002976 mdwc->otg_xceiv = NULL;
Manu Gautam8c642812012-06-07 10:35:10 +05302977 }
Jack Pham80162462013-07-10 11:59:01 -07002978 if (mdwc->ext_xceiv.otg_capability && mdwc->charger.start_detection) {
2979 ret = dwc3_msm_setup_cdev(mdwc);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302980 if (ret)
2981 dev_err(&pdev->dev, "Fail to setup dwc3 setup cdev\n");
2982 }
Manu Gautam8c642812012-06-07 10:35:10 +05302983
Jack Pham80162462013-07-10 11:59:01 -07002984 device_init_wakeup(mdwc->dev, 1);
2985 pm_stay_awake(mdwc->dev);
2986 dwc3_debugfs_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05302987
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002988 return 0;
2989
Manu Gautam8c642812012-06-07 10:35:10 +05302990put_xcvr:
Jack Pham80162462013-07-10 11:59:01 -07002991 usb_put_transceiver(mdwc->otg_xceiv);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302992put_psupply:
Jack Pham80162462013-07-10 11:59:01 -07002993 if (mdwc->usb_psy.dev)
2994 power_supply_unregister(&mdwc->usb_psy);
Manu Gautam60e01352012-05-29 09:00:34 +05302995disable_hs_ldo:
Jack Pham80162462013-07-10 11:59:01 -07002996 dwc3_hsusb_ldo_enable(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302997free_hs_ldo_init:
Jack Pham80162462013-07-10 11:59:01 -07002998 dwc3_hsusb_ldo_init(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05302999disable_hs_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07003000 regulator_disable(mdwc->hsusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05303001unconfig_hs_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07003002 dwc3_hsusb_config_vddcx(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05303003disable_ss_ldo:
Jack Pham80162462013-07-10 11:59:01 -07003004 dwc3_ssusb_ldo_enable(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05303005free_ss_ldo_init:
Jack Pham80162462013-07-10 11:59:01 -07003006 dwc3_ssusb_ldo_init(mdwc, 0);
Manu Gautam60e01352012-05-29 09:00:34 +05303007disable_ss_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07003008 regulator_disable(mdwc->ssusb_vddcx);
Manu Gautam60e01352012-05-29 09:00:34 +05303009unconfig_ss_vddcx:
Jack Pham80162462013-07-10 11:59:01 -07003010 dwc3_ssusb_config_vddcx(mdwc, 0);
Manu Gautam3e9ad352012-08-16 14:44:47 -07003011disable_ref_clk:
Jack Pham80162462013-07-10 11:59:01 -07003012 clk_disable_unprepare(mdwc->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08003013disable_utmi_clk:
Jack Pham80162462013-07-10 11:59:01 -07003014 clk_disable_unprepare(mdwc->utmi_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07003015disable_sleep_a_clk:
Jack Pham80162462013-07-10 11:59:01 -07003016 clk_disable_unprepare(mdwc->hsphy_sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07003017disable_sleep_clk:
Jack Pham80162462013-07-10 11:59:01 -07003018 clk_disable_unprepare(mdwc->sleep_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07003019disable_iface_clk:
Jack Pham80162462013-07-10 11:59:01 -07003020 clk_disable_unprepare(mdwc->iface_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05303021disable_core_clk:
Jack Pham80162462013-07-10 11:59:01 -07003022 clk_disable_unprepare(mdwc->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05303023disable_xo:
Jack Pham80162462013-07-10 11:59:01 -07003024 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05303025put_xo:
Jack Pham80162462013-07-10 11:59:01 -07003026 clk_put(mdwc->xo_clk);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07003027disable_dwc3_gdsc:
Jack Pham80162462013-07-10 11:59:01 -07003028 dwc3_msm_config_gdsc(mdwc, 0);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003029
3030 return ret;
3031}
3032
3033static int __devexit dwc3_msm_remove(struct platform_device *pdev)
3034{
Jack Pham80162462013-07-10 11:59:01 -07003035 struct dwc3_msm *mdwc = platform_get_drvdata(pdev);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003036
Jack Pham80162462013-07-10 11:59:01 -07003037 if (!mdwc->ext_chg_device) {
3038 device_destroy(mdwc->ext_chg_class, mdwc->ext_chg_dev);
3039 cdev_del(&mdwc->ext_chg_cdev);
3040 class_destroy(mdwc->ext_chg_class);
3041 unregister_chrdev_region(mdwc->ext_chg_dev, 1);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303042 }
3043
Jack Pham80162462013-07-10 11:59:01 -07003044 if (mdwc->id_adc_detect)
Jack Pham0fc12332012-11-19 13:14:22 -08003045 qpnp_adc_tm_usbid_end();
Manu Gautamb5067272012-07-02 09:53:41 +05303046 if (dwc3_debugfs_root)
3047 debugfs_remove_recursive(dwc3_debugfs_root);
Jack Pham80162462013-07-10 11:59:01 -07003048 if (mdwc->otg_xceiv) {
3049 dwc3_start_chg_det(&mdwc->charger, false);
3050 usb_put_transceiver(mdwc->otg_xceiv);
Manu Gautam8c642812012-06-07 10:35:10 +05303051 }
Jack Pham80162462013-07-10 11:59:01 -07003052 if (mdwc->usb_psy.dev)
3053 power_supply_unregister(&mdwc->usb_psy);
3054 if (mdwc->vbus_otg)
3055 regulator_disable(mdwc->vbus_otg);
Jack Pham0fc12332012-11-19 13:14:22 -08003056
Jack Pham80162462013-07-10 11:59:01 -07003057 pm_runtime_disable(mdwc->dev);
3058 device_init_wakeup(mdwc->dev, 0);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003059
Jack Pham80162462013-07-10 11:59:01 -07003060 dwc3_hsusb_ldo_enable(mdwc, 0);
3061 dwc3_hsusb_ldo_init(mdwc, 0);
3062 regulator_disable(mdwc->hsusb_vddcx);
3063 dwc3_hsusb_config_vddcx(mdwc, 0);
3064 dwc3_ssusb_ldo_enable(mdwc, 0);
3065 dwc3_ssusb_ldo_init(mdwc, 0);
3066 regulator_disable(mdwc->ssusb_vddcx);
3067 dwc3_ssusb_config_vddcx(mdwc, 0);
3068 clk_disable_unprepare(mdwc->core_clk);
3069 clk_disable_unprepare(mdwc->iface_clk);
3070 clk_disable_unprepare(mdwc->sleep_clk);
3071 clk_disable_unprepare(mdwc->hsphy_sleep_clk);
3072 clk_disable_unprepare(mdwc->ref_clk);
3073 clk_disable_unprepare(mdwc->xo_clk);
3074 clk_put(mdwc->xo_clk);
Manu Gautam60e01352012-05-29 09:00:34 +05303075
Jack Pham80162462013-07-10 11:59:01 -07003076 dwc3_msm_config_gdsc(mdwc, 0);
Hemant Kumar086bf6b2013-06-10 19:29:27 -07003077
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003078 return 0;
3079}
3080
Manu Gautamb5067272012-07-02 09:53:41 +05303081static int dwc3_msm_pm_suspend(struct device *dev)
3082{
3083 int ret = 0;
3084 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3085
3086 dev_dbg(dev, "dwc3-msm PM suspend\n");
3087
Manu Gautam8d98a572013-01-21 16:34:50 +05303088 flush_delayed_work_sync(&mdwc->resume_work);
3089 if (!atomic_read(&mdwc->in_lpm)) {
3090 dev_err(mdwc->dev, "Abort PM suspend!! (USB is outside LPM)\n");
3091 return -EBUSY;
3092 }
3093
Manu Gautamb5067272012-07-02 09:53:41 +05303094 ret = dwc3_msm_suspend(mdwc);
3095 if (!ret)
3096 atomic_set(&mdwc->pm_suspended, 1);
3097
3098 return ret;
3099}
3100
3101static int dwc3_msm_pm_resume(struct device *dev)
3102{
3103 int ret = 0;
3104 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3105
3106 dev_dbg(dev, "dwc3-msm PM resume\n");
3107
3108 atomic_set(&mdwc->pm_suspended, 0);
3109 if (mdwc->resume_pending) {
3110 mdwc->resume_pending = false;
3111
3112 ret = dwc3_msm_resume(mdwc);
3113 /* Update runtime PM status */
3114 pm_runtime_disable(dev);
3115 pm_runtime_set_active(dev);
3116 pm_runtime_enable(dev);
3117
3118 /* Let OTG know about resume event and update pm_count */
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05303119 if (mdwc->otg_xceiv) {
Manu Gautamb5067272012-07-02 09:53:41 +05303120 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
3121 DWC3_EVENT_PHY_RESUME);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05303122 if (mdwc->ext_xceiv.otg_capability)
3123 mdwc->ext_xceiv.notify_ext_events(
3124 mdwc->otg_xceiv->otg,
3125 DWC3_EVENT_XCEIV_STATE);
3126 }
Manu Gautamb5067272012-07-02 09:53:41 +05303127 }
3128
3129 return ret;
3130}
3131
3132static int dwc3_msm_runtime_idle(struct device *dev)
3133{
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303134 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3135
Manu Gautamb5067272012-07-02 09:53:41 +05303136 dev_dbg(dev, "DWC3-msm runtime idle\n");
3137
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303138 if (mdwc->ext_chg_active) {
3139 dev_dbg(dev, "Deferring LPM\n");
3140 /*
3141 * Charger detection may happen in user space.
3142 * Delay entering LPM by 3 sec. Otherwise we
3143 * have to exit LPM when user space begins
3144 * charger detection.
3145 *
3146 * This timer will be canceled when user space
3147 * votes against LPM by incrementing PM usage
3148 * counter. We enter low power mode when
3149 * PM usage counter is decremented.
3150 */
3151 pm_schedule_suspend(dev, 3000);
3152 return -EAGAIN;
3153 }
3154
Manu Gautamb5067272012-07-02 09:53:41 +05303155 return 0;
3156}
3157
3158static int dwc3_msm_runtime_suspend(struct device *dev)
3159{
3160 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3161
3162 dev_dbg(dev, "DWC3-msm runtime suspend\n");
3163
3164 return dwc3_msm_suspend(mdwc);
3165}
3166
3167static int dwc3_msm_runtime_resume(struct device *dev)
3168{
3169 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3170
3171 dev_dbg(dev, "DWC3-msm runtime resume\n");
3172
3173 return dwc3_msm_resume(mdwc);
3174}
3175
3176static const struct dev_pm_ops dwc3_msm_dev_pm_ops = {
3177 SET_SYSTEM_SLEEP_PM_OPS(dwc3_msm_pm_suspend, dwc3_msm_pm_resume)
3178 SET_RUNTIME_PM_OPS(dwc3_msm_runtime_suspend, dwc3_msm_runtime_resume,
3179 dwc3_msm_runtime_idle)
3180};
3181
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003182static const struct of_device_id of_dwc3_matach[] = {
3183 {
3184 .compatible = "qcom,dwc-usb3-msm",
3185 },
3186 { },
3187};
3188MODULE_DEVICE_TABLE(of, of_dwc3_matach);
3189
3190static struct platform_driver dwc3_msm_driver = {
3191 .probe = dwc3_msm_probe,
3192 .remove = __devexit_p(dwc3_msm_remove),
3193 .driver = {
3194 .name = "msm-dwc3",
Manu Gautamb5067272012-07-02 09:53:41 +05303195 .pm = &dwc3_msm_dev_pm_ops,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003196 .of_match_table = of_dwc3_matach,
3197 },
3198};
3199
Manu Gautam377821c2012-09-28 16:53:24 +05303200MODULE_LICENSE("GPL v2");
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003201MODULE_DESCRIPTION("DesignWare USB3 MSM Glue Layer");
3202
3203static int __devinit dwc3_msm_init(void)
3204{
3205 return platform_driver_register(&dwc3_msm_driver);
3206}
3207module_init(dwc3_msm_init);
3208
3209static void __exit dwc3_msm_exit(void)
3210{
3211 platform_driver_unregister(&dwc3_msm_driver);
3212}
3213module_exit(dwc3_msm_exit);