blob: 3d27274f163dc21953eb97c7c2c595827f356f59 [file] [log] [blame]
Daniel Walkerda6df072010-04-23 16:04:20 -07001/* include/linux/msm_mdp.h
2 *
3 * Copyright (C) 2007 Google Incorporated
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +05304 * Copyright (c) 2012 Code Aurora Forum. All rights reserved.
Daniel Walkerda6df072010-04-23 16:04:20 -07005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef _MSM_MDP_H_
16#define _MSM_MDP_H_
17
18#include <linux/types.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/fb.h>
Daniel Walkerda6df072010-04-23 16:04:20 -070020
21#define MSMFB_IOCTL_MAGIC 'm'
22#define MSMFB_GRP_DISP _IOW(MSMFB_IOCTL_MAGIC, 1, unsigned int)
23#define MSMFB_BLIT _IOW(MSMFB_IOCTL_MAGIC, 2, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070024#define MSMFB_SUSPEND_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 128, unsigned int)
25#define MSMFB_RESUME_SW_REFRESHER _IOW(MSMFB_IOCTL_MAGIC, 129, unsigned int)
26#define MSMFB_CURSOR _IOW(MSMFB_IOCTL_MAGIC, 130, struct fb_cursor)
27#define MSMFB_SET_LUT _IOW(MSMFB_IOCTL_MAGIC, 131, struct fb_cmap)
Carl Vanderlipba093a22011-11-22 13:59:59 -080028#define MSMFB_HISTOGRAM _IOWR(MSMFB_IOCTL_MAGIC, 132, struct mdp_histogram_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029/* new ioctls's for set/get ccs matrix */
30#define MSMFB_GET_CCS_MATRIX _IOWR(MSMFB_IOCTL_MAGIC, 133, struct mdp_ccs)
31#define MSMFB_SET_CCS_MATRIX _IOW(MSMFB_IOCTL_MAGIC, 134, struct mdp_ccs)
32#define MSMFB_OVERLAY_SET _IOWR(MSMFB_IOCTL_MAGIC, 135, \
33 struct mdp_overlay)
34#define MSMFB_OVERLAY_UNSET _IOW(MSMFB_IOCTL_MAGIC, 136, unsigned int)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080035
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#define MSMFB_OVERLAY_PLAY _IOW(MSMFB_IOCTL_MAGIC, 137, \
37 struct msmfb_overlay_data)
Kuogee Hsieh586fd162012-02-14 15:24:16 -080038#define MSMFB_OVERLAY_QUEUE MSMFB_OVERLAY_PLAY
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSMFB_GET_PAGE_PROTECTION _IOR(MSMFB_IOCTL_MAGIC, 138, \
41 struct mdp_page_protection)
42#define MSMFB_SET_PAGE_PROTECTION _IOW(MSMFB_IOCTL_MAGIC, 139, \
43 struct mdp_page_protection)
44#define MSMFB_OVERLAY_GET _IOR(MSMFB_IOCTL_MAGIC, 140, \
45 struct mdp_overlay)
46#define MSMFB_OVERLAY_PLAY_ENABLE _IOW(MSMFB_IOCTL_MAGIC, 141, unsigned int)
47#define MSMFB_OVERLAY_BLT _IOWR(MSMFB_IOCTL_MAGIC, 142, \
48 struct msmfb_overlay_blt)
49#define MSMFB_OVERLAY_BLT_OFFSET _IOW(MSMFB_IOCTL_MAGIC, 143, unsigned int)
Carl Vanderlipba093a22011-11-22 13:59:59 -080050#define MSMFB_HISTOGRAM_START _IOR(MSMFB_IOCTL_MAGIC, 144, \
51 struct mdp_histogram_start_req)
52#define MSMFB_HISTOGRAM_STOP _IOR(MSMFB_IOCTL_MAGIC, 145, unsigned int)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSMFB_NOTIFY_UPDATE _IOW(MSMFB_IOCTL_MAGIC, 146, unsigned int)
54
55#define MSMFB_OVERLAY_3D _IOWR(MSMFB_IOCTL_MAGIC, 147, \
56 struct msmfb_overlay_3d)
57
kuogee hsieh405dc302011-07-21 15:06:59 -070058#define MSMFB_MIXER_INFO _IOWR(MSMFB_IOCTL_MAGIC, 148, \
59 struct msmfb_mixer_info_req)
Nagamalleswararao Ganji0737d652011-10-14 02:02:33 -070060#define MSMFB_OVERLAY_PLAY_WAIT _IOWR(MSMFB_IOCTL_MAGIC, 149, \
61 struct msmfb_overlay_data)
Vinay Kalia27020d12011-10-14 17:50:29 -070062#define MSMFB_WRITEBACK_INIT _IO(MSMFB_IOCTL_MAGIC, 150)
Vinay Kaliae1ba2702011-12-21 16:24:52 -080063#define MSMFB_WRITEBACK_START _IO(MSMFB_IOCTL_MAGIC, 151)
64#define MSMFB_WRITEBACK_STOP _IO(MSMFB_IOCTL_MAGIC, 152)
Vinay Kalia27020d12011-10-14 17:50:29 -070065#define MSMFB_WRITEBACK_QUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 153, \
66 struct msmfb_data)
67#define MSMFB_WRITEBACK_DEQUEUE_BUFFER _IOW(MSMFB_IOCTL_MAGIC, 154, \
68 struct msmfb_data)
69#define MSMFB_WRITEBACK_TERMINATE _IO(MSMFB_IOCTL_MAGIC, 155)
Pravin Tamkhane02a40682011-11-29 14:17:01 -080070#define MSMFB_MDP_PP _IOWR(MSMFB_IOCTL_MAGIC, 156, struct msmfb_mdp_pp)
Padmanabhan Komanduruf3b0c232012-07-27 20:46:06 +053071#define MSMFB_OVERLAY_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 160, unsigned int)
72#define MSMFB_VSYNC_CTRL _IOW(MSMFB_IOCTL_MAGIC, 161, unsigned int)
Ken Zhang5cf85c02012-08-23 19:32:52 -070073#define MSMFB_METADATA_SET _IOW(MSMFB_IOCTL_MAGIC, 162, struct msmfb_metadata)
Kalyan Thota9284a272012-11-02 20:55:30 +053074#define MSMFB_OVERLAY_COMMIT _IO(MSMFB_IOCTL_MAGIC, 163)
Ken Zhang5295d802012-11-07 18:33:16 -050075#define MSMFB_BUFFER_SYNC _IOW(MSMFB_IOCTL_MAGIC, 164, struct mdp_buf_sync)
Ken Zhang4e83b932012-12-02 21:15:47 -050076#define MSMFB_DISPLAY_COMMIT _IOW(MSMFB_IOCTL_MAGIC, 165, \
77 struct mdp_display_commit)
Kuogee Hsieha77eca62012-09-13 13:22:04 -070078
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070079#define FB_TYPE_3D_PANEL 0x10101010
80#define MDP_IMGTYPE2_START 0x10000
81#define MSMFB_DRIVER_VERSION 0xF9E8D701
Daniel Walkerda6df072010-04-23 16:04:20 -070082
83enum {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 NOTIFY_UPDATE_START,
85 NOTIFY_UPDATE_STOP,
86};
87
88enum {
89 MDP_RGB_565, /* RGB 565 planer */
90 MDP_XRGB_8888, /* RGB 888 padded */
91 MDP_Y_CBCR_H2V2, /* Y and CbCr, pseudo planer w/ Cb is in MSB */
Padmanabhan Komandurud9f38b02012-02-02 18:57:03 +053092 MDP_Y_CBCR_H2V2_ADRENO,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 MDP_ARGB_8888, /* ARGB 888 */
94 MDP_RGB_888, /* RGB 888 planer */
95 MDP_Y_CRCB_H2V2, /* Y and CrCb, pseudo planer w/ Cr is in MSB */
96 MDP_YCRYCB_H2V1, /* YCrYCb interleave */
97 MDP_Y_CRCB_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
98 MDP_Y_CBCR_H2V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -070099 MDP_Y_CRCB_H1V2,
100 MDP_Y_CBCR_H1V2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101 MDP_RGBA_8888, /* ARGB 888 */
102 MDP_BGRA_8888, /* ABGR 888 */
103 MDP_RGBX_8888, /* RGBX 888 */
104 MDP_Y_CRCB_H2V2_TILE, /* Y and CrCb, pseudo planer tile */
105 MDP_Y_CBCR_H2V2_TILE, /* Y and CbCr, pseudo planer tile */
106 MDP_Y_CR_CB_H2V2, /* Y, Cr and Cb, planar */
Pradeep Jilagam9b4a6be2011-10-03 17:19:20 +0530107 MDP_Y_CR_CB_GH2V2, /* Y, Cr and Cb, planar aligned to Android YV12 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 MDP_Y_CB_CR_H2V2, /* Y, Cb and Cr, planar */
109 MDP_Y_CRCB_H1V1, /* Y and CrCb, pseduo planer w/ Cr is in MSB */
110 MDP_Y_CBCR_H1V1, /* Y and CbCr, pseduo planer w/ Cb is in MSB */
Adrian Salido-Moreno2b410482011-08-15 10:40:40 -0700111 MDP_YCRCB_H1V1, /* YCrCb interleave */
112 MDP_YCBCR_H1V1, /* YCbCr interleave */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700113 MDP_BGR_565, /* BGR 565 planer */
Adrian Salido-Morenod559ef12012-07-12 20:16:14 -0700114 MDP_BGR_888, /* BGR 888 */
Adrian Salido-Moreno330c0bf2012-08-22 14:15:33 -0700115 MDP_Y_CBCR_H2V2_VENUS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116 MDP_IMGTYPE_LIMIT,
kuogee hsieh1ce7e4c2012-01-13 14:05:54 -0800117 MDP_RGB_BORDERFILL, /* border fill pipe */
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700118 MDP_FB_FORMAT = MDP_IMGTYPE2_START, /* framebuffer format */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119 MDP_IMGTYPE_LIMIT2 /* Non valid image type after this enum */
Daniel Walkerda6df072010-04-23 16:04:20 -0700120};
121
122enum {
123 PMEM_IMG,
124 FB_IMG,
125};
126
Liyuan Lid9736632011-11-11 13:47:59 -0800127enum {
128 HSIC_HUE = 0,
129 HSIC_SAT,
130 HSIC_INT,
131 HSIC_CON,
132 NUM_HSIC_PARAM,
133};
134
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700135#define MDSS_MDP_ROT_ONLY 0x80
Adrian Salido-Morenoe55fa122012-05-29 15:36:08 -0700136#define MDSS_MDP_RIGHT_MIXER 0x100
137
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138/* mdp_blit_req flag values */
139#define MDP_ROT_NOP 0
140#define MDP_FLIP_LR 0x1
141#define MDP_FLIP_UD 0x2
142#define MDP_ROT_90 0x4
143#define MDP_ROT_180 (MDP_FLIP_UD|MDP_FLIP_LR)
144#define MDP_ROT_270 (MDP_ROT_90|MDP_FLIP_UD|MDP_FLIP_LR)
145#define MDP_DITHER 0x8
146#define MDP_BLUR 0x10
147#define MDP_BLEND_FG_PREMULT 0x20000
148#define MDP_DEINTERLACE 0x80000000
149#define MDP_SHARPENING 0x40000000
150#define MDP_NO_DMA_BARRIER_START 0x20000000
151#define MDP_NO_DMA_BARRIER_END 0x10000000
152#define MDP_NO_BLIT 0x08000000
153#define MDP_BLIT_WITH_DMA_BARRIERS 0x000
154#define MDP_BLIT_WITH_NO_DMA_BARRIERS \
155 (MDP_NO_DMA_BARRIER_START | MDP_NO_DMA_BARRIER_END)
156#define MDP_BLIT_SRC_GEM 0x04000000
157#define MDP_BLIT_DST_GEM 0x02000000
158#define MDP_BLIT_NON_CACHED 0x01000000
159#define MDP_OV_PIPE_SHARE 0x00800000
160#define MDP_DEINTERLACE_ODD 0x00400000
161#define MDP_OV_PLAY_NOWAIT 0x00200000
162#define MDP_SOURCE_ROTATED_90 0x00100000
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700163#define MDP_OVERLAY_PP_CFG_EN 0x00080000
Ajay Singh Parmar4c7ccb32012-02-21 12:56:04 +0530164#define MDP_BACKEND_COMPOSITION 0x00040000
Nagamalleswararao Ganji880f8472011-12-14 03:52:28 -0800165#define MDP_BORDERFILL_SUPPORTED 0x00010000
166#define MDP_SECURE_OVERLAY_SESSION 0x00008000
167#define MDP_MEMORY_ID_TYPE_FB 0x00001000
Daniel Walkerda6df072010-04-23 16:04:20 -0700168
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169#define MDP_TRANSP_NOP 0xffffffff
170#define MDP_ALPHA_NOP 0xff
171
172#define MDP_FB_PAGE_PROTECTION_NONCACHED (0)
173#define MDP_FB_PAGE_PROTECTION_WRITECOMBINE (1)
174#define MDP_FB_PAGE_PROTECTION_WRITETHROUGHCACHE (2)
175#define MDP_FB_PAGE_PROTECTION_WRITEBACKCACHE (3)
176#define MDP_FB_PAGE_PROTECTION_WRITEBACKWACACHE (4)
177/* Sentinel: Don't use! */
178#define MDP_FB_PAGE_PROTECTION_INVALID (5)
179/* Count of the number of MDP_FB_PAGE_PROTECTION_... values. */
180#define MDP_NUM_FB_PAGE_PROTECTION_VALUES (5)
Daniel Walkerda6df072010-04-23 16:04:20 -0700181
182struct mdp_rect {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700183 uint32_t x;
184 uint32_t y;
185 uint32_t w;
186 uint32_t h;
Daniel Walkerda6df072010-04-23 16:04:20 -0700187};
188
189struct mdp_img {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190 uint32_t width;
191 uint32_t height;
192 uint32_t format;
193 uint32_t offset;
Daniel Walkerda6df072010-04-23 16:04:20 -0700194 int memory_id; /* the file descriptor */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700195 uint32_t priv;
Daniel Walkerda6df072010-04-23 16:04:20 -0700196};
197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198/*
199 * {3x3} + {3} ccs matrix
200 */
201
202#define MDP_CCS_RGB2YUV 0
203#define MDP_CCS_YUV2RGB 1
204
205#define MDP_CCS_SIZE 9
206#define MDP_BV_SIZE 3
207
208struct mdp_ccs {
209 int direction; /* MDP_CCS_RGB2YUV or YUV2RGB */
210 uint16_t ccs[MDP_CCS_SIZE]; /* 3x3 color coefficients */
211 uint16_t bv[MDP_BV_SIZE]; /* 1x3 bias vector */
212};
213
Nagamalleswararao Ganji4b991722011-01-28 13:24:34 -0800214struct mdp_csc {
215 int id;
216 uint32_t csc_mv[9];
217 uint32_t csc_pre_bv[3];
218 uint32_t csc_post_bv[3];
219 uint32_t csc_pre_lv[6];
220 uint32_t csc_post_lv[6];
221};
222
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223/* The version of the mdp_blit_req structure so that
224 * user applications can selectively decide which functionality
225 * to include
226 */
227
228#define MDP_BLIT_REQ_VERSION 2
229
Daniel Walkerda6df072010-04-23 16:04:20 -0700230struct mdp_blit_req {
231 struct mdp_img src;
232 struct mdp_img dst;
233 struct mdp_rect src_rect;
234 struct mdp_rect dst_rect;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700235 uint32_t alpha;
236 uint32_t transp_mask;
237 uint32_t flags;
238 int sharpening_strength; /* -127 <--> 127, default 64 */
Daniel Walkerda6df072010-04-23 16:04:20 -0700239};
240
241struct mdp_blit_req_list {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 uint32_t count;
Daniel Walkerda6df072010-04-23 16:04:20 -0700243 struct mdp_blit_req req[];
244};
245
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700246#define MSMFB_DATA_VERSION 2
247
248struct msmfb_data {
249 uint32_t offset;
250 int memory_id;
251 int id;
252 uint32_t flags;
253 uint32_t priv;
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800254 uint32_t iova;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700255};
256
257#define MSMFB_NEW_REQUEST -1
258
259struct msmfb_overlay_data {
260 uint32_t id;
261 struct msmfb_data data;
262 uint32_t version_key;
263 struct msmfb_data plane1_data;
264 struct msmfb_data plane2_data;
Adrian Salido-Moreno1857f062012-05-29 17:57:28 -0700265 struct msmfb_data dst_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266};
267
268struct msmfb_img {
269 uint32_t width;
270 uint32_t height;
271 uint32_t format;
272};
273
Vinay Kalia27020d12011-10-14 17:50:29 -0700274#define MSMFB_WRITEBACK_DEQUEUE_BLOCKING 0x1
275struct msmfb_writeback_data {
276 struct msmfb_data buf_info;
277 struct msmfb_img img;
278};
279
Ken Zhang77ce0192012-08-10 11:27:19 -0400280#define MDP_PP_OPS_ENABLE 0x1
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700281#define MDP_PP_OPS_READ 0x2
282#define MDP_PP_OPS_WRITE 0x4
Ken Zhang77ce0192012-08-10 11:27:19 -0400283#define MDP_PP_OPS_DISABLE 0x8
Ken Zhang824758e2012-08-15 11:02:21 -0400284#define MDP_PP_IGC_FLAG_ROM0 0x10
285#define MDP_PP_IGC_FLAG_ROM1 0x20
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700286
287struct mdp_qseed_cfg {
288 uint32_t table_num;
289 uint32_t ops;
290 uint32_t len;
291 uint32_t *data;
292};
293
294struct mdp_qseed_cfg_data {
295 uint32_t block;
296 struct mdp_qseed_cfg qseed_data;
297};
298
299#define MDP_OVERLAY_PP_CSC_CFG 0x1
300#define MDP_OVERLAY_PP_QSEED_CFG 0x2
Ping Li58229242012-11-30 14:05:43 -0500301#define MDP_OVERLAY_PP_PA_CFG 0x4
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700302
303#define MDP_CSC_FLAG_ENABLE 0x1
304#define MDP_CSC_FLAG_YUV_IN 0x2
305#define MDP_CSC_FLAG_YUV_OUT 0x4
306
307struct mdp_csc_cfg {
308 /* flags for enable CSC, toggling RGB,YUV input/output */
309 uint32_t flags;
310 uint32_t csc_mv[9];
311 uint32_t csc_pre_bv[3];
312 uint32_t csc_post_bv[3];
313 uint32_t csc_pre_lv[6];
314 uint32_t csc_post_lv[6];
315};
316
317struct mdp_csc_cfg_data {
318 uint32_t block;
319 struct mdp_csc_cfg csc_data;
320};
321
Ping Li58229242012-11-30 14:05:43 -0500322struct mdp_pa_cfg {
323 uint32_t flags;
324 uint32_t hue_adj;
325 uint32_t sat_adj;
326 uint32_t val_adj;
327 uint32_t cont_adj;
328};
329
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700330struct mdp_overlay_pp_params {
331 uint32_t config_ops;
332 struct mdp_csc_cfg csc_cfg;
333 struct mdp_qseed_cfg qseed_cfg[2];
Ping Li58229242012-11-30 14:05:43 -0500334 struct mdp_pa_cfg pa_cfg;
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700335};
336
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700337struct mdp_overlay {
338 struct msmfb_img src;
339 struct mdp_rect src_rect;
340 struct mdp_rect dst_rect;
341 uint32_t z_order; /* stage number */
342 uint32_t is_fg; /* control alpha & transp */
343 uint32_t alpha;
344 uint32_t transp_mask;
345 uint32_t flags;
346 uint32_t id;
347 uint32_t user_data[8];
Carl Vanderlipdfe57512012-07-23 12:34:47 -0700348 struct mdp_overlay_pp_params overlay_pp_cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700349};
350
351struct msmfb_overlay_3d {
352 uint32_t is_3d;
353 uint32_t width;
354 uint32_t height;
355};
356
357
358struct msmfb_overlay_blt {
359 uint32_t enable;
360 uint32_t offset;
361 uint32_t width;
362 uint32_t height;
363 uint32_t bpp;
364};
365
366struct mdp_histogram {
367 uint32_t frame_cnt;
368 uint32_t bin_cnt;
369 uint32_t *r;
370 uint32_t *g;
371 uint32_t *b;
372};
373
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800374
375/*
376
Ken Zhang6a431632012-08-08 16:46:22 -0400377 mdp_block_type defines the identifiers for pipes in MDP 4.3 and up
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800378
379 MDP_BLOCK_RESERVED is provided for backward compatibility and is
380 deprecated. It corresponds to DMA_P. So MDP_BLOCK_DMA_P should be used
381 instead.
382
Ken Zhang6a431632012-08-08 16:46:22 -0400383 MDP_LOGICAL_BLOCK_DISP_0 identifies the display pipe which fb0 uses,
384 same for others.
385
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800386*/
387
388enum {
389 MDP_BLOCK_RESERVED = 0,
390 MDP_BLOCK_OVERLAY_0,
391 MDP_BLOCK_OVERLAY_1,
392 MDP_BLOCK_VG_1,
393 MDP_BLOCK_VG_2,
394 MDP_BLOCK_RGB_1,
395 MDP_BLOCK_RGB_2,
396 MDP_BLOCK_DMA_P,
397 MDP_BLOCK_DMA_S,
398 MDP_BLOCK_DMA_E,
Pravin Tamkhaneb18c9e22012-04-13 18:29:34 -0700399 MDP_BLOCK_OVERLAY_2,
Ken Zhang6a431632012-08-08 16:46:22 -0400400 MDP_LOGICAL_BLOCK_DISP_0 = 0x1000,
401 MDP_LOGICAL_BLOCK_DISP_1,
402 MDP_LOGICAL_BLOCK_DISP_2,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800403 MDP_BLOCK_MAX,
404};
405
Carl Vanderlipba093a22011-11-22 13:59:59 -0800406/*
407 * mdp_histogram_start_req is used to provide the parameters for
408 * histogram start request
409 */
410
411struct mdp_histogram_start_req {
412 uint32_t block;
413 uint8_t frame_cnt;
414 uint8_t bit_mask;
Carl Vanderlip16316322012-10-08 16:47:34 -0700415 uint16_t num_bins;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800416};
417
418/*
419 * mdp_histogram_data is used to return the histogram data, once
420 * the histogram is done/stopped/cance
421 */
422
423struct mdp_histogram_data {
424 uint32_t block;
Ken Zhang0f523bd2012-08-23 11:14:03 -0400425 uint32_t bin_cnt;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800426 uint32_t *c0;
427 uint32_t *c1;
428 uint32_t *c2;
Carl Vanderlip7b8b6402012-03-01 10:58:03 -0800429 uint32_t *extra_info;
Carl Vanderlipba093a22011-11-22 13:59:59 -0800430};
431
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800432struct mdp_pcc_coeff {
433 uint32_t c, r, g, b, rr, gg, bb, rg, gb, rb, rgb_0, rgb_1;
434};
435
436struct mdp_pcc_cfg_data {
437 uint32_t block;
438 uint32_t ops;
439 struct mdp_pcc_coeff r, g, b;
440};
441
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400442#define MDP_GAMUT_TABLE_NUM 8
443
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800444enum {
445 mdp_lut_igc,
446 mdp_lut_pgc,
447 mdp_lut_hist,
448 mdp_lut_max,
449};
450
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800451struct mdp_igc_lut_data {
452 uint32_t block;
453 uint32_t len, ops;
454 uint32_t *c0_c1_data;
455 uint32_t *c2_data;
456};
457
458struct mdp_ar_gc_lut_data {
459 uint32_t x_start;
460 uint32_t slope;
461 uint32_t offset;
462};
463
464struct mdp_pgc_lut_data {
465 uint32_t block;
466 uint32_t flags;
467 uint8_t num_r_stages;
468 uint8_t num_g_stages;
469 uint8_t num_b_stages;
470 struct mdp_ar_gc_lut_data *r_data;
471 struct mdp_ar_gc_lut_data *g_data;
472 struct mdp_ar_gc_lut_data *b_data;
473};
474
475
476struct mdp_hist_lut_data {
477 uint32_t block;
478 uint32_t ops;
479 uint32_t len;
480 uint32_t *data;
481};
482
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800483struct mdp_lut_cfg_data {
484 uint32_t lut_type;
485 union {
486 struct mdp_igc_lut_data igc_lut_data;
487 struct mdp_pgc_lut_data pgc_lut_data;
488 struct mdp_hist_lut_data hist_lut_data;
489 } data;
490};
491
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700492struct mdp_bl_scale_data {
493 uint32_t min_lvl;
494 uint32_t scale;
495};
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700496
Ken Zhang77ce0192012-08-10 11:27:19 -0400497struct mdp_pa_cfg_data {
498 uint32_t block;
Ping Li58229242012-11-30 14:05:43 -0500499 struct mdp_pa_cfg pa_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400500};
501
Ken Zhang7fb85772012-08-18 14:51:33 -0400502struct mdp_dither_cfg_data {
503 uint32_t block;
504 uint32_t flags;
505 uint32_t g_y_depth;
506 uint32_t r_cr_depth;
507 uint32_t b_cb_depth;
508};
509
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400510struct mdp_gamut_cfg_data {
511 uint32_t block;
512 uint32_t flags;
513 uint32_t gamut_first;
514 uint32_t tbl_size[MDP_GAMUT_TABLE_NUM];
515 uint16_t *r_tbl[MDP_GAMUT_TABLE_NUM];
516 uint16_t *g_tbl[MDP_GAMUT_TABLE_NUM];
517 uint16_t *b_tbl[MDP_GAMUT_TABLE_NUM];
518};
519
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800520enum {
521 mdp_op_pcc_cfg,
522 mdp_op_csc_cfg,
523 mdp_op_lut_cfg,
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700524 mdp_op_qseed_cfg,
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700525 mdp_bl_scale_cfg,
Ken Zhang77ce0192012-08-10 11:27:19 -0400526 mdp_op_pa_cfg,
Ken Zhang7fb85772012-08-18 14:51:33 -0400527 mdp_op_dither_cfg,
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400528 mdp_op_gamut_cfg,
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800529 mdp_op_max,
530};
531
532struct msmfb_mdp_pp {
533 uint32_t op;
534 union {
535 struct mdp_pcc_cfg_data pcc_cfg_data;
536 struct mdp_csc_cfg_data csc_cfg_data;
537 struct mdp_lut_cfg_data lut_cfg_data;
Pravin Tamkhane67726da2012-04-13 11:59:11 -0700538 struct mdp_qseed_cfg_data qseed_cfg_data;
Carl Vanderlipf0fd8e72012-05-03 15:08:20 -0700539 struct mdp_bl_scale_data bl_scale_data;
Ken Zhang77ce0192012-08-10 11:27:19 -0400540 struct mdp_pa_cfg_data pa_cfg_data;
Ken Zhang7fb85772012-08-18 14:51:33 -0400541 struct mdp_dither_cfg_data dither_cfg_data;
Ken Zhangbf5fb4c2012-08-19 14:41:01 -0400542 struct mdp_gamut_cfg_data gamut_cfg_data;
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800543 } data;
544};
545
Ken Zhang5cf85c02012-08-23 19:32:52 -0700546enum {
547 metadata_op_none,
548 metadata_op_base_blend,
549 metadata_op_max
550};
Pravin Tamkhane02a40682011-11-29 14:17:01 -0800551
Ken Zhang5cf85c02012-08-23 19:32:52 -0700552struct mdp_blend_cfg {
553 uint32_t is_premultiplied;
554};
555
556struct msmfb_metadata {
557 uint32_t op;
558 uint32_t flags;
559 union {
560 struct mdp_blend_cfg blend_cfg;
561 } data;
562};
Ken Zhang5295d802012-11-07 18:33:16 -0500563
564#define MDP_MAX_FENCE_FD 10
565#define MDP_BUF_SYNC_FLAG_WAIT 1
566
567struct mdp_buf_sync {
568 uint32_t flags;
569 uint32_t acq_fen_fd_cnt;
570 int *acq_fen_fd;
571 int *rel_fen_fd;
572};
573
Ken Zhang4e83b932012-12-02 21:15:47 -0500574#define MDP_DISPLAY_COMMIT_OVERLAY 1
575
576struct mdp_display_commit {
577 uint32_t flags;
578 uint32_t wait_for_finish;
579 struct fb_var_screeninfo var;
580};
581
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700582struct mdp_page_protection {
583 uint32_t page_protection;
584};
585
kuogee hsieh405dc302011-07-21 15:06:59 -0700586
587struct mdp_mixer_info {
588 int pndx;
589 int pnum;
590 int ptype;
591 int mixer_num;
592 int z_order;
593};
594
595#define MAX_PIPE_PER_MIXER 4
596
597struct msmfb_mixer_info_req {
598 int mixer_num;
599 int cnt;
600 struct mdp_mixer_info info[MAX_PIPE_PER_MIXER];
601};
602
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700603enum {
604 DISPLAY_SUBSYSTEM_ID,
605 ROTATOR_SUBSYSTEM_ID,
606};
kuogee hsieh405dc302011-07-21 15:06:59 -0700607
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700608#ifdef __KERNEL__
Adrian Salido-Moreno00baebf2012-08-03 10:23:20 -0700609int msm_fb_get_iommu_domain(void);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700610/* get the framebuffer physical address information */
Ravishangar Kalyanam6bc448a2012-03-14 11:31:52 -0700611int get_fb_phys_info(unsigned long *start, unsigned long *len, int fb_num,
612 int subsys_id);
Vinay Kalia27020d12011-10-14 17:50:29 -0700613struct fb_info *msm_fb_get_writeback_fb(void);
614int msm_fb_writeback_init(struct fb_info *info);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800615int msm_fb_writeback_start(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700616int msm_fb_writeback_queue_buffer(struct fb_info *info,
617 struct msmfb_data *data);
618int msm_fb_writeback_dequeue_buffer(struct fb_info *info,
619 struct msmfb_data *data);
Vinay Kaliae1ba2702011-12-21 16:24:52 -0800620int msm_fb_writeback_stop(struct fb_info *info);
Vinay Kalia27020d12011-10-14 17:50:29 -0700621int msm_fb_writeback_terminate(struct fb_info *info);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700622#endif
623
624#endif /*_MSM_MDP_H_*/