blob: 09d942aa30d684095497161e73580eaf22ed0fa2 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
Anirudh Ghayal769ebad2013-01-22 08:50:46 +05302 * Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/kernel.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070017#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/slab.h>
19#include <linux/spinlock.h>
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +053020#include <linux/interrupt.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/platform_device.h>
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +053022#include <linux/delay.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/mfd/pm8xxx/core.h>
24#include <linux/mfd/pm8xxx/misc.h>
25
26/* PON CTRL 1 register */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +053027#define REG_PM8XXX_PON_CTRL_1 0x01C
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028
29#define PON_CTRL_1_PULL_UP_MASK 0xE0
30#define PON_CTRL_1_USB_PWR_EN 0x10
31
32#define PON_CTRL_1_WD_EN_MASK 0x08
33#define PON_CTRL_1_WD_EN_RESET 0x08
34#define PON_CTRL_1_WD_EN_PWR_OFF 0x00
35
Anirudh Ghayala4262a32011-11-10 00:02:18 +053036/* PON CNTL registers */
37#define REG_PM8058_PON_CNTL_4 0x098
38#define REG_PM8901_PON_CNTL_4 0x099
39#define REG_PM8018_PON_CNTL_4 0x01E
40#define REG_PM8921_PON_CNTL_4 0x01E
41#define REG_PM8058_PON_CNTL_5 0x07B
42#define REG_PM8901_PON_CNTL_5 0x09A
43#define REG_PM8018_PON_CNTL_5 0x01F
44#define REG_PM8921_PON_CNTL_5 0x01F
45
46#define PON_CTRL_4_RESET_EN_MASK 0x01
47#define PON_CTRL_4_SHUTDOWN_ON_RESET 0x0
48#define PON_CTRL_4_RESTART_ON_RESET 0x1
49#define PON_CTRL_5_HARD_RESET_EN_MASK 0x08
50#define PON_CTRL_5_HARD_RESET_EN 0x08
51#define PON_CTRL_5_HARD_RESET_DIS 0x00
52
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053053/* Regulator master enable addresses */
54#define REG_PM8058_VREG_EN_MSM 0x018
55#define REG_PM8058_VREG_EN_GRP_5_4 0x1C8
56
57/* Regulator control registers for shutdown/reset */
58#define REG_PM8058_S0_CTRL 0x004
59#define REG_PM8058_S1_CTRL 0x005
60#define REG_PM8058_S3_CTRL 0x111
61#define REG_PM8058_L21_CTRL 0x120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#define REG_PM8058_L22_CTRL 0x121
63
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053064#define PM8058_REGULATOR_ENABLE_MASK 0x80
65#define PM8058_REGULATOR_ENABLE 0x80
66#define PM8058_REGULATOR_DISABLE 0x00
67#define PM8058_REGULATOR_PULL_DOWN_MASK 0x40
68#define PM8058_REGULATOR_PULL_DOWN_EN 0x40
69
70/* Buck CTRL register */
71#define PM8058_SMPS_LEGACY_VREF_SEL 0x20
72#define PM8058_SMPS_LEGACY_VPROG_MASK 0x1F
73#define PM8058_SMPS_ADVANCED_BAND_MASK 0xC0
74#define PM8058_SMPS_ADVANCED_BAND_SHIFT 6
75#define PM8058_SMPS_ADVANCED_VPROG_MASK 0x3F
76
77/* Buck TEST2 registers for shutdown/reset */
78#define REG_PM8058_S0_TEST2 0x084
79#define REG_PM8058_S1_TEST2 0x085
80#define REG_PM8058_S3_TEST2 0x11A
81
82#define PM8058_REGULATOR_BANK_WRITE 0x80
83#define PM8058_REGULATOR_BANK_MASK 0x70
84#define PM8058_REGULATOR_BANK_SHIFT 4
85#define PM8058_REGULATOR_BANK_SEL(n) ((n) << PM8058_REGULATOR_BANK_SHIFT)
86
87/* Buck TEST2 register bank 1 */
88#define PM8058_SMPS_LEGACY_VLOW_SEL 0x01
89
90/* Buck TEST2 register bank 7 */
91#define PM8058_SMPS_ADVANCED_MODE_MASK 0x02
92#define PM8058_SMPS_ADVANCED_MODE 0x02
93#define PM8058_SMPS_LEGACY_MODE 0x00
94
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095/* SLEEP CTRL register */
96#define REG_PM8058_SLEEP_CTRL 0x02B
97#define REG_PM8921_SLEEP_CTRL 0x10A
Jay Chokshi86580f22011-10-17 12:27:52 -070098#define REG_PM8018_SLEEP_CTRL 0x10A
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070099
100#define SLEEP_CTRL_SMPL_EN_MASK 0x04
101#define SLEEP_CTRL_SMPL_EN_RESET 0x04
102#define SLEEP_CTRL_SMPL_EN_PWR_OFF 0x00
103
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530104#define SLEEP_CTRL_SMPL_SEL_MASK 0x03
105#define SLEEP_CTRL_SMPL_SEL_MIN 0
106#define SLEEP_CTRL_SMPL_SEL_MAX 3
107
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108/* FTS regulator PMR registers */
109#define REG_PM8901_REGULATOR_S1_PMR 0xA7
110#define REG_PM8901_REGULATOR_S2_PMR 0xA8
111#define REG_PM8901_REGULATOR_S3_PMR 0xA9
112#define REG_PM8901_REGULATOR_S4_PMR 0xAA
113
114#define PM8901_REGULATOR_PMR_STATE_MASK 0x60
115#define PM8901_REGULATOR_PMR_STATE_OFF 0x20
116
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530117/* COINCELL CHG registers */
118#define REG_PM8058_COIN_CHG 0x02F
119#define REG_PM8921_COIN_CHG 0x09C
120#define REG_PM8018_COIN_CHG 0x09C
121
122#define COINCELL_RESISTOR_SHIFT 0x2
123
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530124/* GP TEST register */
125#define REG_PM8XXX_GP_TEST_1 0x07A
126
127/* Stay on configuration */
128#define PM8XXX_STAY_ON_CFG 0x92
129
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530130/* GPIO UART MUX CTRL registers */
131#define REG_PM8XXX_GPIO_MUX_CTRL 0x1CC
132
133#define UART_PATH_SEL_MASK 0x60
134#define UART_PATH_SEL_SHIFT 0x5
135
Willie Ruan5db1f242012-01-30 22:08:04 -0800136#define USB_ID_PU_EN_MASK 0x10 /* PM8921 family only */
137#define USB_ID_PU_EN_SHIFT 4
138
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530139/* Shutdown/restart delays to allow for LDO 7/dVdd regulator load settling. */
140#define PM8901_DELAY_AFTER_REG_DISABLE_MS 4
141#define PM8901_DELAY_BEFORE_SHUTDOWN_MS 8
142
Amy Maloche4c994c92012-02-15 09:56:15 -0800143#define REG_PM8XXX_XO_CNTRL_2 0x114
144#define MP3_1_MASK 0xE0
145#define MP3_2_MASK 0x1C
146#define MP3_1_SHIFT 5
147#define MP3_2_SHIFT 2
148
Anirudh Ghayalba4ea6e2012-05-09 15:59:28 +0530149#define REG_HSED_BIAS0_CNTL2 0xA1
150#define REG_HSED_BIAS1_CNTL2 0x135
151#define REG_HSED_BIAS2_CNTL2 0x138
152#define HSED_EN_MASK 0xC0
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154struct pm8xxx_misc_chip {
155 struct list_head link;
156 struct pm8xxx_misc_platform_data pdata;
157 struct device *dev;
158 enum pm8xxx_version version;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530159 u64 osc_halt_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160};
161
162static LIST_HEAD(pm8xxx_misc_chips);
163static DEFINE_SPINLOCK(pm8xxx_misc_chips_lock);
164
165static int pm8xxx_misc_masked_write(struct pm8xxx_misc_chip *chip, u16 addr,
166 u8 mask, u8 val)
167{
168 int rc;
169 u8 reg;
170
171 rc = pm8xxx_readb(chip->dev->parent, addr, &reg);
172 if (rc) {
173 pr_err("pm8xxx_readb(0x%03X) failed, rc=%d\n", addr, rc);
174 return rc;
175 }
176 reg &= ~mask;
177 reg |= val & mask;
178 rc = pm8xxx_writeb(chip->dev->parent, addr, reg);
179 if (rc)
180 pr_err("pm8xxx_writeb(0x%03X)=0x%02X failed, rc=%d\n", addr,
181 reg, rc);
182 return rc;
183}
184
Anirudh Ghayal769ebad2013-01-22 08:50:46 +0530185/**
186 * pm8xxx_read_register - Read a PMIC register
187 * @addr: PMIC register address
188 * @value: Output parameter which gets the value of the register read.
189 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
190 */
191int pm8xxx_read_register(u16 addr, u8 *value)
192{
193 struct pm8xxx_misc_chip *chip;
194 unsigned long flags;
195 int rc = 0;
196
197 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
198
199 /* Loop over all attached PMICs and call specific functions for them. */
200 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
201 switch (chip->version) {
202 case PM8XXX_VERSION_8921:
203 rc = pm8xxx_readb(chip->dev->parent, addr, value);
204 if (rc) {
205 pr_err("pm8xxx_readb(0x%03X) failed, rc=%d\n",
206 addr, rc);
207 break;
208 }
209 default:
210 break;
211 }
212 }
213
214 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
215
216 return rc;
217}
218EXPORT_SYMBOL_GPL(pm8xxx_read_register);
219
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530220/*
221 * Set an SMPS regulator to be disabled in its CTRL register, but enabled
222 * in the master enable register. Also set it's pull down enable bit.
223 * Take care to make sure that the output voltage doesn't change if switching
224 * from advanced mode to legacy mode.
225 */
226static int
227__pm8058_disable_smps_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
228 u16 ctrl_addr, u16 test2_addr, u16 master_enable_addr,
229 u8 master_enable_bit)
230{
231 int rc = 0;
232 u8 vref_sel, vlow_sel, band, vprog, bank, reg;
233
234 bank = PM8058_REGULATOR_BANK_SEL(7);
235 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
236 if (rc) {
237 pr_err("%s: pm8xxx_writeb(0x%03X) failed: rc=%d\n", __func__,
238 test2_addr, rc);
239 goto done;
240 }
241
242 rc = pm8xxx_readb(chip->dev->parent, test2_addr, &reg);
243 if (rc) {
244 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
245 __func__, test2_addr, rc);
246 goto done;
247 }
248
249 /* Check if in advanced mode. */
250 if ((reg & PM8058_SMPS_ADVANCED_MODE_MASK) ==
251 PM8058_SMPS_ADVANCED_MODE) {
252 /* Determine current output voltage. */
253 rc = pm8xxx_readb(chip->dev->parent, ctrl_addr, &reg);
254 if (rc) {
255 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
256 __func__, ctrl_addr, rc);
257 goto done;
258 }
259
260 band = (reg & PM8058_SMPS_ADVANCED_BAND_MASK)
261 >> PM8058_SMPS_ADVANCED_BAND_SHIFT;
262 switch (band) {
263 case 3:
264 vref_sel = 0;
265 vlow_sel = 0;
266 break;
267 case 2:
268 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
269 vlow_sel = 0;
270 break;
271 case 1:
272 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
273 vlow_sel = PM8058_SMPS_LEGACY_VLOW_SEL;
274 break;
275 default:
276 pr_err("%s: regulator already disabled\n", __func__);
277 return -EPERM;
278 }
279 vprog = (reg & PM8058_SMPS_ADVANCED_VPROG_MASK);
280 /* Round up if fine step is in use. */
281 vprog = (vprog + 1) >> 1;
282 if (vprog > PM8058_SMPS_LEGACY_VPROG_MASK)
283 vprog = PM8058_SMPS_LEGACY_VPROG_MASK;
284
285 /* Set VLOW_SEL bit. */
286 bank = PM8058_REGULATOR_BANK_SEL(1);
287 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
288 if (rc) {
289 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
290 __func__, test2_addr, rc);
291 goto done;
292 }
293
294 rc = pm8xxx_misc_masked_write(chip, test2_addr,
295 PM8058_REGULATOR_BANK_WRITE | PM8058_REGULATOR_BANK_MASK
296 | PM8058_SMPS_LEGACY_VLOW_SEL,
297 PM8058_REGULATOR_BANK_WRITE |
298 PM8058_REGULATOR_BANK_SEL(1) | vlow_sel);
299 if (rc)
300 goto done;
301
302 /* Switch to legacy mode */
303 bank = PM8058_REGULATOR_BANK_SEL(7);
304 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
305 if (rc) {
306 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
307 __func__, test2_addr, rc);
308 goto done;
309 }
310 rc = pm8xxx_misc_masked_write(chip, test2_addr,
311 PM8058_REGULATOR_BANK_WRITE |
312 PM8058_REGULATOR_BANK_MASK |
313 PM8058_SMPS_ADVANCED_MODE_MASK,
314 PM8058_REGULATOR_BANK_WRITE |
315 PM8058_REGULATOR_BANK_SEL(7) |
316 PM8058_SMPS_LEGACY_MODE);
317 if (rc)
318 goto done;
319
320 /* Enable locally, enable pull down, keep voltage the same. */
321 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
322 PM8058_REGULATOR_ENABLE_MASK |
323 PM8058_REGULATOR_PULL_DOWN_MASK |
324 PM8058_SMPS_LEGACY_VREF_SEL |
325 PM8058_SMPS_LEGACY_VPROG_MASK,
326 PM8058_REGULATOR_ENABLE | PM8058_REGULATOR_PULL_DOWN_EN
327 | vref_sel | vprog);
328 if (rc)
329 goto done;
330 }
331
332 /* Enable in master control register. */
333 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
334 master_enable_bit, master_enable_bit);
335 if (rc)
336 goto done;
337
338 /* Disable locally and enable pull down. */
339 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
340 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
341 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
342
343done:
344 return rc;
345}
346
347static int
348__pm8058_disable_ldo_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
349 u16 ctrl_addr, u16 master_enable_addr, u8 master_enable_bit)
350{
351 int rc;
352
353 /* Enable LDO in master control register. */
354 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
355 master_enable_bit, master_enable_bit);
356 if (rc)
357 goto done;
358
359 /* Disable LDO in CTRL register and set pull down */
360 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
361 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
362 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
363
364done:
365 return rc;
366}
367
Jay Chokshi86580f22011-10-17 12:27:52 -0700368static int __pm8018_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
369{
370 int rc;
371
372 /* Enable SMPL if resetting is desired. */
373 rc = pm8xxx_misc_masked_write(chip, REG_PM8018_SLEEP_CTRL,
374 SLEEP_CTRL_SMPL_EN_MASK,
375 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
376 if (rc) {
377 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
378 return rc;
379 }
380
381 /*
382 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
383 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
384 * USB charging is enabled.
385 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530386 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Jay Chokshi86580f22011-10-17 12:27:52 -0700387 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
388 | PON_CTRL_1_WD_EN_MASK,
389 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
390 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
391 if (rc)
392 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
393
394 return rc;
395}
396
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700397static int __pm8058_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
398{
399 int rc;
400
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530401 /* When shutting down, enable active pulldowns on important rails. */
402 if (!reset) {
403 /* Disable SMPS's 0,1,3 locally and set pulldown enable bits. */
404 __pm8058_disable_smps_locally_set_pull_down(chip,
405 REG_PM8058_S0_CTRL, REG_PM8058_S0_TEST2,
406 REG_PM8058_VREG_EN_MSM, BIT(7));
407 __pm8058_disable_smps_locally_set_pull_down(chip,
408 REG_PM8058_S1_CTRL, REG_PM8058_S1_TEST2,
409 REG_PM8058_VREG_EN_MSM, BIT(6));
410 __pm8058_disable_smps_locally_set_pull_down(chip,
411 REG_PM8058_S3_CTRL, REG_PM8058_S3_TEST2,
412 REG_PM8058_VREG_EN_GRP_5_4, BIT(7) | BIT(4));
413 /* Disable LDO 21 locally and set pulldown enable bit. */
414 __pm8058_disable_ldo_locally_set_pull_down(chip,
415 REG_PM8058_L21_CTRL, REG_PM8058_VREG_EN_GRP_5_4,
416 BIT(1));
417 }
418
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700419 /*
420 * Fix-up: Set regulator LDO22 to 1.225 V in high power mode. Leave its
421 * pull-down state intact. This ensures a safe shutdown.
422 */
423 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_L22_CTRL, 0xBF, 0x93);
424 if (rc) {
425 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
426 goto read_write_err;
427 }
428
429 /* Enable SMPL if resetting is desired. */
430 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_SLEEP_CTRL,
431 SLEEP_CTRL_SMPL_EN_MASK,
432 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
433 if (rc) {
434 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
435 goto read_write_err;
436 }
437
438 /*
439 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
440 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
441 * USB charging is enabled.
442 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530443 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700444 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
445 | PON_CTRL_1_WD_EN_MASK,
446 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
447 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
448 if (rc) {
449 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
450 goto read_write_err;
451 }
452
453read_write_err:
454 return rc;
455}
456
457static int __pm8901_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
458{
459 int rc = 0, i;
460 u8 pmr_addr[4] = {
461 REG_PM8901_REGULATOR_S2_PMR,
462 REG_PM8901_REGULATOR_S3_PMR,
463 REG_PM8901_REGULATOR_S4_PMR,
464 REG_PM8901_REGULATOR_S1_PMR,
465 };
466
467 /* Fix-up: Turn off regulators S1, S2, S3, S4 when shutting down. */
468 if (!reset) {
469 for (i = 0; i < 4; i++) {
470 rc = pm8xxx_misc_masked_write(chip, pmr_addr[i],
471 PM8901_REGULATOR_PMR_STATE_MASK,
472 PM8901_REGULATOR_PMR_STATE_OFF);
473 if (rc) {
474 pr_err("pm8xxx_misc_masked_write failed, "
475 "rc=%d\n", rc);
476 goto read_write_err;
477 }
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530478 mdelay(PM8901_DELAY_AFTER_REG_DISABLE_MS);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479 }
480 }
481
482read_write_err:
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530483 mdelay(PM8901_DELAY_BEFORE_SHUTDOWN_MS);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 return rc;
485}
486
487static int __pm8921_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
488{
489 int rc;
490
491 /* Enable SMPL if resetting is desired. */
492 rc = pm8xxx_misc_masked_write(chip, REG_PM8921_SLEEP_CTRL,
493 SLEEP_CTRL_SMPL_EN_MASK,
494 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
495 if (rc) {
496 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
497 goto read_write_err;
498 }
499
500 /*
501 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
502 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
503 * USB charging is enabled.
504 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530505 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700506 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
507 | PON_CTRL_1_WD_EN_MASK,
508 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
509 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
510 if (rc) {
511 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
512 goto read_write_err;
513 }
514
515read_write_err:
516 return rc;
517}
518
519/**
520 * pm8xxx_reset_pwr_off - switch all PM8XXX PMIC chips attached to the system to
521 * either reset or shutdown when they are turned off
522 * @reset: 0 = shudown the PMICs, 1 = shutdown and then restart the PMICs
523 *
524 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
525 */
526int pm8xxx_reset_pwr_off(int reset)
527{
528 struct pm8xxx_misc_chip *chip;
529 unsigned long flags;
530 int rc = 0;
531
532 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
533
534 /* Loop over all attached PMICs and call specific functions for them. */
535 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
536 switch (chip->version) {
Jay Chokshi86580f22011-10-17 12:27:52 -0700537 case PM8XXX_VERSION_8018:
538 rc = __pm8018_reset_pwr_off(chip, reset);
539 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700540 case PM8XXX_VERSION_8058:
541 rc = __pm8058_reset_pwr_off(chip, reset);
542 break;
543 case PM8XXX_VERSION_8901:
544 rc = __pm8901_reset_pwr_off(chip, reset);
545 break;
David Keitel42564832012-05-02 13:58:02 -0700546 case PM8XXX_VERSION_8038:
547 case PM8XXX_VERSION_8917:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700548 case PM8XXX_VERSION_8921:
549 rc = __pm8921_reset_pwr_off(chip, reset);
550 break;
551 default:
552 /* PMIC doesn't have reset_pwr_off; do nothing. */
553 break;
554 }
555 if (rc) {
556 pr_err("reset_pwr_off failed, rc=%d\n", rc);
557 break;
558 }
559 }
560
561 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
562
563 return rc;
564}
565EXPORT_SYMBOL_GPL(pm8xxx_reset_pwr_off);
566
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530567/**
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530568 * pm8xxx_smpl_control - enables/disables SMPL detection
569 * @enable: 0 = shutdown PMIC on power loss, 1 = reset PMIC on power loss
570 *
571 * This function enables or disables the Sudden Momentary Power Loss detection
572 * module. If SMPL detection is enabled, then when a sufficiently long power
573 * loss event occurs, the PMIC will automatically reset itself. If SMPL
574 * detection is disabled, then the PMIC will shutdown when power loss occurs.
575 *
576 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
577 */
578int pm8xxx_smpl_control(int enable)
579{
580 struct pm8xxx_misc_chip *chip;
581 unsigned long flags;
582 int rc = 0;
583
584 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
585
586 /* Loop over all attached PMICs and call specific functions for them. */
587 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
588 switch (chip->version) {
589 case PM8XXX_VERSION_8018:
590 rc = pm8xxx_misc_masked_write(chip,
591 REG_PM8018_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
David Collinsc06e0d62012-02-13 14:42:09 -0800592 (enable ? SLEEP_CTRL_SMPL_EN_RESET
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530593 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
594 break;
595 case PM8XXX_VERSION_8058:
596 rc = pm8xxx_misc_masked_write(chip,
597 REG_PM8058_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
598 (enable ? SLEEP_CTRL_SMPL_EN_RESET
599 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
600 break;
601 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700602 case PM8XXX_VERSION_8917:
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530603 rc = pm8xxx_misc_masked_write(chip,
604 REG_PM8921_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
David Collinsc06e0d62012-02-13 14:42:09 -0800605 (enable ? SLEEP_CTRL_SMPL_EN_RESET
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530606 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
607 break;
608 default:
609 /* PMIC doesn't have reset_pwr_off; do nothing. */
610 break;
611 }
612 if (rc) {
613 pr_err("setting smpl control failed, rc=%d\n", rc);
614 break;
615 }
616 }
617
618 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
619
620 return rc;
621}
622EXPORT_SYMBOL(pm8xxx_smpl_control);
623
624
625/**
626 * pm8xxx_smpl_set_delay - sets the SMPL detection time delay
627 * @delay: enum value corresponding to delay time
628 *
629 * This function sets the time delay of the SMPL detection module. If power
630 * is reapplied within this interval, then the PMIC reset automatically. The
631 * SMPL detection module must be enabled for this delay time to take effect.
632 *
633 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
634 */
635int pm8xxx_smpl_set_delay(enum pm8xxx_smpl_delay delay)
636{
637 struct pm8xxx_misc_chip *chip;
638 unsigned long flags;
639 int rc = 0;
640
641 if (delay < SLEEP_CTRL_SMPL_SEL_MIN
642 || delay > SLEEP_CTRL_SMPL_SEL_MAX) {
643 pr_err("%s: invalid delay specified: %d\n", __func__, delay);
644 return -EINVAL;
645 }
646
647 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
648
649 /* Loop over all attached PMICs and call specific functions for them. */
650 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
651 switch (chip->version) {
652 case PM8XXX_VERSION_8018:
653 rc = pm8xxx_misc_masked_write(chip,
654 REG_PM8018_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
655 delay);
656 break;
657 case PM8XXX_VERSION_8058:
658 rc = pm8xxx_misc_masked_write(chip,
659 REG_PM8058_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
660 delay);
661 break;
662 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700663 case PM8XXX_VERSION_8917:
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530664 rc = pm8xxx_misc_masked_write(chip,
665 REG_PM8921_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
666 delay);
667 break;
668 default:
669 /* PMIC doesn't have reset_pwr_off; do nothing. */
670 break;
671 }
672 if (rc) {
673 pr_err("setting smpl delay failed, rc=%d\n", rc);
674 break;
675 }
676 }
677
678 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
679
680 return rc;
681}
682EXPORT_SYMBOL(pm8xxx_smpl_set_delay);
683
684/**
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530685 * pm8xxx_coincell_chg_config - Disables or enables the coincell charger, and
686 * configures its voltage and resistor settings.
687 * @chg_config: Holds both voltage and resistor values, and a
688 * switch to change the state of charger.
689 * If state is to disable the charger then
690 * both voltage and resistor are disregarded.
691 *
692 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
693 */
694int pm8xxx_coincell_chg_config(struct pm8xxx_coincell_chg *chg_config)
695{
696 struct pm8xxx_misc_chip *chip;
697 unsigned long flags;
698 u8 reg = 0, voltage, resistor;
699 int rc = 0;
700
701 if (chg_config == NULL) {
702 pr_err("chg_config is NULL\n");
703 return -EINVAL;
704 }
705
706 voltage = chg_config->voltage;
707 resistor = chg_config->resistor;
708
Willie Ruan243f4952012-11-15 16:17:29 -0800709 if (resistor > PM8XXX_COINCELL_RESISTOR_800_OHMS) {
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530710 pr_err("Invalid resistor value provided\n");
711 return -EINVAL;
712 }
713
714 if (voltage < PM8XXX_COINCELL_VOLTAGE_3p2V ||
715 (voltage > PM8XXX_COINCELL_VOLTAGE_3p0V &&
716 voltage != PM8XXX_COINCELL_VOLTAGE_2p5V)) {
717 pr_err("Invalid voltage value provided\n");
718 return -EINVAL;
719 }
720
721 if (chg_config->state == PM8XXX_COINCELL_CHG_DISABLE) {
722 reg = 0;
723 } else {
724 reg |= voltage;
725 reg |= (resistor << COINCELL_RESISTOR_SHIFT);
726 }
727
728 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
729
730 /* Loop over all attached PMICs and call specific functions for them. */
731 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
732 switch (chip->version) {
733 case PM8XXX_VERSION_8018:
734 rc = pm8xxx_writeb(chip->dev->parent,
735 REG_PM8018_COIN_CHG, reg);
736 break;
737 case PM8XXX_VERSION_8058:
738 rc = pm8xxx_writeb(chip->dev->parent,
739 REG_PM8058_COIN_CHG, reg);
740 break;
741 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700742 case PM8XXX_VERSION_8917:
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530743 rc = pm8xxx_writeb(chip->dev->parent,
744 REG_PM8921_COIN_CHG, reg);
745 break;
746 default:
747 /* PMIC doesn't have reset_pwr_off; do nothing. */
748 break;
749 }
750 if (rc) {
751 pr_err("coincell chg. config failed, rc=%d\n", rc);
752 break;
753 }
754 }
755
756 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
757
758 return rc;
759}
760EXPORT_SYMBOL(pm8xxx_coincell_chg_config);
761
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530762/**
763 * pm8xxx_watchdog_reset_control - enables/disables watchdog reset detection
764 * @enable: 0 = shutdown when PS_HOLD goes low, 1 = reset when PS_HOLD goes low
765 *
766 * This function enables or disables the PMIC watchdog reset detection feature.
767 * If watchdog reset detection is enabled, then the PMIC will reset itself
768 * when PS_HOLD goes low. If it is not enabled, then the PMIC will shutdown
769 * when PS_HOLD goes low.
770 *
771 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
772 */
773int pm8xxx_watchdog_reset_control(int enable)
774{
775 struct pm8xxx_misc_chip *chip;
776 unsigned long flags;
777 int rc = 0;
778
779 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
780
781 /* Loop over all attached PMICs and call specific functions for them. */
782 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
783 switch (chip->version) {
784 case PM8XXX_VERSION_8018:
785 case PM8XXX_VERSION_8058:
786 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700787 case PM8XXX_VERSION_8917:
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530788 rc = pm8xxx_misc_masked_write(chip,
789 REG_PM8XXX_PON_CTRL_1, PON_CTRL_1_WD_EN_MASK,
790 (enable ? PON_CTRL_1_WD_EN_RESET
791 : PON_CTRL_1_WD_EN_PWR_OFF));
792 break;
793 default:
794 /* WD reset control not supported */
795 break;
796 }
797 if (rc) {
798 pr_err("setting WD reset control failed, rc=%d\n", rc);
799 break;
800 }
801 }
802
803 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
804
805 return rc;
806}
807EXPORT_SYMBOL(pm8xxx_watchdog_reset_control);
808
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530809/**
810 * pm8xxx_stay_on - enables stay_on feature
811 *
812 * PMIC stay-on feature allows PMIC to ignore MSM PS_HOLD=low
813 * signal so that some special functions like debugging could be
814 * performed.
815 *
816 * This feature should not be used in any product release.
817 *
818 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
819 */
820int pm8xxx_stay_on(void)
821{
822 struct pm8xxx_misc_chip *chip;
823 unsigned long flags;
824 int rc = 0;
825
826 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
827
828 /* Loop over all attached PMICs and call specific functions for them. */
829 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
830 switch (chip->version) {
831 case PM8XXX_VERSION_8018:
832 case PM8XXX_VERSION_8058:
833 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700834 case PM8XXX_VERSION_8917:
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530835 rc = pm8xxx_writeb(chip->dev->parent,
836 REG_PM8XXX_GP_TEST_1, PM8XXX_STAY_ON_CFG);
837 break;
838 default:
839 /* stay on not supported */
840 break;
841 }
842 if (rc) {
843 pr_err("stay_on failed failed, rc=%d\n", rc);
844 break;
845 }
846 }
847
848 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
849
850 return rc;
851}
852EXPORT_SYMBOL(pm8xxx_stay_on);
853
Anirudh Ghayala4262a32011-11-10 00:02:18 +0530854static int
855__pm8xxx_hard_reset_config(struct pm8xxx_misc_chip *chip,
856 enum pm8xxx_pon_config config, u16 pon4_addr, u16 pon5_addr)
857{
858 int rc = 0;
859
860 switch (config) {
861 case PM8XXX_DISABLE_HARD_RESET:
862 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
863 PON_CTRL_5_HARD_RESET_EN_MASK,
864 PON_CTRL_5_HARD_RESET_DIS);
865 break;
866 case PM8XXX_SHUTDOWN_ON_HARD_RESET:
867 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
868 PON_CTRL_5_HARD_RESET_EN_MASK,
869 PON_CTRL_5_HARD_RESET_EN);
870 if (!rc) {
871 rc = pm8xxx_misc_masked_write(chip, pon4_addr,
872 PON_CTRL_4_RESET_EN_MASK,
873 PON_CTRL_4_SHUTDOWN_ON_RESET);
874 }
875 break;
876 case PM8XXX_RESTART_ON_HARD_RESET:
877 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
878 PON_CTRL_5_HARD_RESET_EN_MASK,
879 PON_CTRL_5_HARD_RESET_EN);
880 if (!rc) {
881 rc = pm8xxx_misc_masked_write(chip, pon4_addr,
882 PON_CTRL_4_RESET_EN_MASK,
883 PON_CTRL_4_RESTART_ON_RESET);
884 }
885 break;
886 default:
887 rc = -EINVAL;
888 break;
889 }
890 return rc;
891}
892
893/**
894 * pm8xxx_hard_reset_config - Allows different reset configurations
895 *
896 * config = PM8XXX_DISABLE_HARD_RESET to disable hard reset
897 * = PM8XXX_SHUTDOWN_ON_HARD_RESET to turn off the system on hard reset
898 * = PM8XXX_RESTART_ON_HARD_RESET to restart the system on hard reset
899 *
900 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
901 */
902int pm8xxx_hard_reset_config(enum pm8xxx_pon_config config)
903{
904 struct pm8xxx_misc_chip *chip;
905 unsigned long flags;
906 int rc = 0;
907
908 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
909
910 /* Loop over all attached PMICs and call specific functions for them. */
911 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
912 switch (chip->version) {
913 case PM8XXX_VERSION_8018:
914 __pm8xxx_hard_reset_config(chip, config,
915 REG_PM8018_PON_CNTL_4, REG_PM8018_PON_CNTL_5);
916 break;
917 case PM8XXX_VERSION_8058:
918 __pm8xxx_hard_reset_config(chip, config,
919 REG_PM8058_PON_CNTL_4, REG_PM8058_PON_CNTL_5);
920 break;
921 case PM8XXX_VERSION_8901:
922 __pm8xxx_hard_reset_config(chip, config,
923 REG_PM8901_PON_CNTL_4, REG_PM8901_PON_CNTL_5);
924 break;
925 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700926 case PM8XXX_VERSION_8917:
Anirudh Ghayala4262a32011-11-10 00:02:18 +0530927 __pm8xxx_hard_reset_config(chip, config,
928 REG_PM8921_PON_CNTL_4, REG_PM8921_PON_CNTL_5);
929 break;
930 default:
931 /* hard reset config. no supported */
932 break;
933 }
934 if (rc) {
935 pr_err("hard reset config. failed, rc=%d\n", rc);
936 break;
937 }
938 }
939
940 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
941
942 return rc;
943}
944EXPORT_SYMBOL(pm8xxx_hard_reset_config);
945
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530946/* Handle the OSC_HALT interrupt: 32 kHz XTAL oscillator has stopped. */
947static irqreturn_t pm8xxx_osc_halt_isr(int irq, void *data)
948{
949 struct pm8xxx_misc_chip *chip = data;
950 u64 count = 0;
951
952 if (chip) {
953 chip->osc_halt_count++;
954 count = chip->osc_halt_count;
955 }
956
957 pr_crit("%s: OSC_HALT interrupt has triggered, 32 kHz XTAL oscillator"
958 " has halted (%llu)!\n", __func__, count);
959
960 return IRQ_HANDLED;
961}
962
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530963/**
964 * pm8xxx_uart_gpio_mux_ctrl - Mux configuration to select the UART
965 *
966 * @uart_path_sel: Input argument to select either UART1/2/3
967 *
968 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
969 */
970int pm8xxx_uart_gpio_mux_ctrl(enum pm8xxx_uart_path_sel uart_path_sel)
971{
972 struct pm8xxx_misc_chip *chip;
973 unsigned long flags;
974 int rc = 0;
975
976 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
977
978 /* Loop over all attached PMICs and call specific functions for them. */
979 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
980 switch (chip->version) {
981 case PM8XXX_VERSION_8018:
982 case PM8XXX_VERSION_8058:
983 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -0700984 case PM8XXX_VERSION_8917:
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530985 rc = pm8xxx_misc_masked_write(chip,
986 REG_PM8XXX_GPIO_MUX_CTRL, UART_PATH_SEL_MASK,
987 uart_path_sel << UART_PATH_SEL_SHIFT);
988 break;
989 default:
990 /* Functionality not supported */
991 break;
992 }
993 if (rc) {
994 pr_err("uart_gpio_mux_ctrl failed, rc=%d\n", rc);
995 break;
996 }
997 }
998
999 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1000
1001 return rc;
1002}
1003EXPORT_SYMBOL(pm8xxx_uart_gpio_mux_ctrl);
1004
Willie Ruan5db1f242012-01-30 22:08:04 -08001005/**
1006 * pm8xxx_usb_id_pullup - Control a pullup for USB ID
1007 *
1008 * @enable: enable (1) or disable (0) the pullup
1009 *
1010 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
1011 */
1012int pm8xxx_usb_id_pullup(int enable)
1013{
1014 struct pm8xxx_misc_chip *chip;
1015 unsigned long flags;
1016 int rc = -ENXIO;
1017
1018 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1019
1020 /* Loop over all attached PMICs and call specific functions for them. */
1021 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1022 switch (chip->version) {
1023 case PM8XXX_VERSION_8921:
1024 case PM8XXX_VERSION_8922:
1025 case PM8XXX_VERSION_8917:
1026 case PM8XXX_VERSION_8038:
1027 rc = pm8xxx_misc_masked_write(chip,
1028 REG_PM8XXX_GPIO_MUX_CTRL, USB_ID_PU_EN_MASK,
1029 enable << USB_ID_PU_EN_SHIFT);
1030
1031 if (rc)
1032 pr_err("Fail: reg=%x, rc=%d\n",
1033 REG_PM8XXX_GPIO_MUX_CTRL, rc);
1034 break;
1035 default:
1036 /* Functionality not supported */
1037 break;
1038 }
1039 }
1040
1041 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1042
1043 return rc;
1044}
1045EXPORT_SYMBOL(pm8xxx_usb_id_pullup);
1046
David Collins47242722012-01-20 11:34:58 -08001047static int __pm8901_preload_dVdd(struct pm8xxx_misc_chip *chip)
1048{
1049 int rc;
1050
David Collins135f3e02012-04-05 10:15:23 -07001051 /* dVdd preloading is not needed for PMIC PM8901 rev 2.3 and beyond. */
1052 if (pm8xxx_get_revision(chip->dev->parent) >= PM8XXX_REVISION_8901_2p3)
1053 return 0;
1054
David Collins47242722012-01-20 11:34:58 -08001055 rc = pm8xxx_writeb(chip->dev->parent, 0x0BD, 0x0F);
1056 if (rc)
1057 pr_err("pm8xxx_writeb failed for 0x0BD, rc=%d\n", rc);
1058
1059 rc = pm8xxx_writeb(chip->dev->parent, 0x001, 0xB4);
1060 if (rc)
1061 pr_err("pm8xxx_writeb failed for 0x001, rc=%d\n", rc);
1062
1063 pr_info("dVdd preloaded\n");
1064
1065 return rc;
1066}
1067
1068/**
1069 * pm8xxx_preload_dVdd - preload the dVdd regulator during off state.
1070 *
1071 * This can help to reduce fluctuations in the dVdd voltage during startup
1072 * at the cost of additional off state current draw.
1073 *
1074 * This API should only be called if dVdd startup issues are suspected.
1075 *
1076 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
1077 */
1078int pm8xxx_preload_dVdd(void)
1079{
1080 struct pm8xxx_misc_chip *chip;
1081 unsigned long flags;
1082 int rc = 0;
1083
1084 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1085
1086 /* Loop over all attached PMICs and call specific functions for them. */
1087 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1088 switch (chip->version) {
1089 case PM8XXX_VERSION_8901:
1090 rc = __pm8901_preload_dVdd(chip);
1091 break;
1092 default:
1093 /* PMIC doesn't have preload_dVdd; do nothing. */
1094 break;
1095 }
1096 if (rc) {
1097 pr_err("preload_dVdd failed, rc=%d\n", rc);
1098 break;
1099 }
1100 }
1101
1102 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1103
1104 return rc;
1105}
1106EXPORT_SYMBOL_GPL(pm8xxx_preload_dVdd);
1107
Amy Maloche4c994c92012-02-15 09:56:15 -08001108int pm8xxx_aux_clk_control(enum pm8xxx_aux_clk_id clk_id,
1109 enum pm8xxx_aux_clk_div divider, bool enable)
1110{
1111 struct pm8xxx_misc_chip *chip;
1112 unsigned long flags;
1113 u8 clk_mask = 0, value = 0;
1114
1115 if (clk_id == CLK_MP3_1) {
1116 clk_mask = MP3_1_MASK;
1117 value = divider << MP3_1_SHIFT;
1118 } else if (clk_id == CLK_MP3_2) {
1119 clk_mask = MP3_2_MASK;
1120 value = divider << MP3_2_SHIFT;
1121 } else {
1122 pr_err("Invalid clock id of %d\n", clk_id);
1123 return -EINVAL;
1124 }
1125 if (!enable)
1126 value = 0;
1127
1128 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1129
1130 /* Loop over all attached PMICs and call specific functions for them. */
1131 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1132 switch (chip->version) {
1133 case PM8XXX_VERSION_8038:
1134 case PM8XXX_VERSION_8921:
Willie Ruana813d5f2012-05-31 10:21:33 -07001135 case PM8XXX_VERSION_8917:
Amy Maloche4c994c92012-02-15 09:56:15 -08001136 pm8xxx_misc_masked_write(chip,
1137 REG_PM8XXX_XO_CNTRL_2, clk_mask, value);
1138 break;
1139 default:
1140 /* Functionality not supported */
1141 break;
1142 }
1143 }
1144
1145 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1146
1147 return 0;
1148}
1149EXPORT_SYMBOL_GPL(pm8xxx_aux_clk_control);
1150
Anirudh Ghayalba4ea6e2012-05-09 15:59:28 +05301151int pm8xxx_hsed_bias_control(enum pm8xxx_hsed_bias bias, bool enable)
1152{
1153 struct pm8xxx_misc_chip *chip;
1154 unsigned long flags;
1155 int rc = 0;
1156 u16 addr;
1157
1158 switch (bias) {
1159 case PM8XXX_HSED_BIAS0:
1160 addr = REG_HSED_BIAS0_CNTL2;
1161 break;
1162 case PM8XXX_HSED_BIAS1:
1163 addr = REG_HSED_BIAS1_CNTL2;
1164 break;
1165 case PM8XXX_HSED_BIAS2:
1166 addr = REG_HSED_BIAS2_CNTL2;
1167 break;
1168 default:
1169 pr_err("Invalid BIAS line\n");
1170 return -EINVAL;
1171 }
1172
1173 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1174
1175 /* Loop over all attached PMICs and call specific functions for them. */
1176 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1177 switch (chip->version) {
1178 case PM8XXX_VERSION_8058:
1179 case PM8XXX_VERSION_8921:
1180 rc = pm8xxx_misc_masked_write(chip, addr,
1181 HSED_EN_MASK, enable ? HSED_EN_MASK : 0);
1182 if (rc < 0)
1183 pr_err("Enable HSED BIAS failed rc=%d\n", rc);
1184 break;
1185 default:
1186 /* Functionality not supported */
1187 break;
1188 }
1189 }
1190
1191 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1192
1193 return rc;
1194}
1195EXPORT_SYMBOL(pm8xxx_hsed_bias_control);
1196
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001197static int __devinit pm8xxx_misc_probe(struct platform_device *pdev)
1198{
1199 const struct pm8xxx_misc_platform_data *pdata = pdev->dev.platform_data;
1200 struct pm8xxx_misc_chip *chip;
1201 struct pm8xxx_misc_chip *sibling;
1202 struct list_head *prev;
1203 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301204 int rc = 0, irq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205
1206 if (!pdata) {
1207 pr_err("missing platform data\n");
1208 return -EINVAL;
1209 }
1210
1211 chip = kzalloc(sizeof(struct pm8xxx_misc_chip), GFP_KERNEL);
1212 if (!chip) {
1213 pr_err("Cannot allocate %d bytes\n",
1214 sizeof(struct pm8xxx_misc_chip));
1215 return -ENOMEM;
1216 }
1217
1218 chip->dev = &pdev->dev;
1219 chip->version = pm8xxx_get_version(chip->dev->parent);
1220 memcpy(&(chip->pdata), pdata, sizeof(struct pm8xxx_misc_platform_data));
1221
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301222 irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
1223 if (irq > 0) {
1224 rc = request_any_context_irq(irq, pm8xxx_osc_halt_isr,
1225 IRQF_TRIGGER_RISING | IRQF_DISABLED,
1226 "pm8xxx_osc_halt_irq", chip);
1227 if (rc < 0) {
1228 pr_err("%s: request_any_context_irq(%d) FAIL: %d\n",
1229 __func__, irq, rc);
1230 goto fail_irq;
1231 }
1232 }
1233
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234 /* Insert PMICs in priority order (lowest value first). */
1235 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1236 prev = &pm8xxx_misc_chips;
1237 list_for_each_entry(sibling, &pm8xxx_misc_chips, link) {
1238 if (chip->pdata.priority < sibling->pdata.priority)
1239 break;
1240 else
1241 prev = &sibling->link;
1242 }
1243 list_add(&chip->link, prev);
1244 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1245
1246 platform_set_drvdata(pdev, chip);
1247
1248 return rc;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301249
1250fail_irq:
1251 platform_set_drvdata(pdev, NULL);
1252 kfree(chip);
1253 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001254}
1255
1256static int __devexit pm8xxx_misc_remove(struct platform_device *pdev)
1257{
1258 struct pm8xxx_misc_chip *chip = platform_get_drvdata(pdev);
1259 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301260 int irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
1261 if (irq > 0)
1262 free_irq(irq, chip);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001263
1264 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1265 list_del(&chip->link);
1266 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1267
1268 platform_set_drvdata(pdev, NULL);
1269 kfree(chip);
1270
1271 return 0;
1272}
1273
1274static struct platform_driver pm8xxx_misc_driver = {
1275 .probe = pm8xxx_misc_probe,
1276 .remove = __devexit_p(pm8xxx_misc_remove),
1277 .driver = {
1278 .name = PM8XXX_MISC_DEV_NAME,
1279 .owner = THIS_MODULE,
1280 },
1281};
1282
1283static int __init pm8xxx_misc_init(void)
1284{
1285 return platform_driver_register(&pm8xxx_misc_driver);
1286}
1287postcore_initcall(pm8xxx_misc_init);
1288
1289static void __exit pm8xxx_misc_exit(void)
1290{
1291 platform_driver_unregister(&pm8xxx_misc_driver);
1292}
1293module_exit(pm8xxx_misc_exit);
1294
1295MODULE_LICENSE("GPL v2");
1296MODULE_DESCRIPTION("PMIC 8XXX misc driver");
1297MODULE_VERSION("1.0");
1298MODULE_ALIAS("platform:" PM8XXX_MISC_DEV_NAME);