blob: c294121fd69e71e68e84a328c8d8ed63f6e7a65e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900103 PIIX_SIDPR_BAR = 5,
104 PIIX_SIDPR_LEN = 16,
105 PIIX_SIDPR_IDX = 0,
106 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Tejun Heoff0fc142005-12-18 17:17:07 +0900108 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900109 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Tejun Heo800b3992006-12-03 21:34:13 +0900111 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
112 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 PIIX_80C_PRI = (1 << 5) | (1 << 4),
115 PIIX_80C_SEC = (1 << 7) | (1 << 6),
116
Tejun Heod33f58b2006-03-01 01:25:39 +0900117 /* constants for mapping table */
118 P0 = 0, /* port 0 */
119 P1 = 1, /* port 1 */
120 P2 = 2, /* port 2 */
121 P3 = 3, /* port 3 */
122 IDE = -1, /* IDE */
123 NA = -2, /* not avaliable */
124 RV = -3, /* reserved */
125
Greg Felix7b6dbd62005-07-28 15:54:15 -0400126 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900127
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130};
131
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900132enum piix_controller_ids {
133 /* controller IDs */
134 piix_pata_mwdma, /* PIIX3 MWDMA only */
135 piix_pata_33, /* PIIX4 at 33Mhz */
136 ich_pata_33, /* ICH up to UDMA 33 only */
137 ich_pata_66, /* ICH up to 66 Mhz */
138 ich_pata_100, /* ICH up to UDMA 100 */
139 ich5_sata,
140 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900141 ich6m_sata,
142 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900143 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich8m_apple_sata, /* locks up on second port enable */
145 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
147};
148
Tejun Heod33f58b2006-03-01 01:25:39 +0900149struct piix_map_db {
150 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400151 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900152 const int map[][4];
153};
154
Tejun Heod96715c2006-06-29 01:58:28 +0900155struct piix_host_priv {
156 const int *map;
Tejun Heoc7290722008-01-18 18:36:30 +0900157 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900158};
159
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400160static int piix_init_one(struct pci_dev *pdev,
161 const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900162static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400163static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
164static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
165static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100166static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900167static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heoc7290722008-01-18 18:36:30 +0900168static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
169static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
Tejun Heob8b275e2007-07-10 15:55:43 +0900170#ifdef CONFIG_PM
171static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
172static int piix_pci_device_resume(struct pci_dev *pdev);
173#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175static unsigned int in_module_init = 1;
176
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500177static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000178 /* Intel PIIX3 for the 430HX etc */
179 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900180 /* VMware ICH4 */
181 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400182 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
183 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
184 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400185 /* Intel PIIX4 */
186 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
187 /* Intel PIIX4 */
188 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
189 /* Intel PIIX */
190 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel ICH (i810, i815, i840) UDMA 66*/
192 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
193 /* Intel ICH0 : UDMA 33*/
194 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
195 /* Intel ICH2M */
196 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
198 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH3M */
200 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH3 (E7500/1) UDMA 100 */
202 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
204 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700207 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208 /* C-ICH (i810E2) */
209 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400210 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400211 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* ICH6 (and 6) (i915) UDMA 100 */
213 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700215 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400217 /* ICH8 Mobile PATA Controller */
218 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 /* NOTE: The following PCI ids must be kept in sync with the
221 * list in drivers/pci/quirks.c.
222 */
223
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900229 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900231 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900235 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900236 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
237 * Attach iff the controller is in IDE mode. */
238 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900239 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900243 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800244 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800246 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900247 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900249 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900250 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900252 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900253 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900254 /* Mobile SATA Controller IDE (ICH8M) */
255 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900261 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900267 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700268 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900269 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800270 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900271 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800272 /* SATA Controller IDE (ICH10) */
273 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
274 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900275 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 { } /* terminate list */
280};
281
282static struct pci_driver piix_pci_driver = {
283 .name = DRV_NAME,
284 .id_table = piix_pci_tbl,
285 .probe = piix_init_one,
286 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900287#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900288 .suspend = piix_pci_device_suspend,
289 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900290#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Jeff Garzik193515d2005-11-07 00:59:37 -0500293static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900294 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295};
296
Tejun Heo029cfd62008-03-25 12:22:49 +0900297static struct ata_port_operations piix_pata_ops = {
298 .inherits = &ata_bmdma_port_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100299 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900300 .set_piomode = piix_set_piomode,
301 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900302 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900303};
Tejun Heo25f98132008-01-07 19:38:53 +0900304
Tejun Heo029cfd62008-03-25 12:22:49 +0900305static struct ata_port_operations piix_vmw_ops = {
306 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900307 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900308};
309
Tejun Heo029cfd62008-03-25 12:22:49 +0900310static struct ata_port_operations ich_pata_ops = {
311 .inherits = &piix_pata_ops,
312 .cable_detect = ich_pata_cable_detect,
313 .set_dmamode = ich_set_dmamode,
314};
Tejun Heoc7290722008-01-18 18:36:30 +0900315
Tejun Heo029cfd62008-03-25 12:22:49 +0900316static struct ata_port_operations piix_sata_ops = {
317 .inherits = &ata_bmdma_port_ops,
318};
Tejun Heoc7290722008-01-18 18:36:30 +0900319
Tejun Heo029cfd62008-03-25 12:22:49 +0900320static struct ata_port_operations piix_sidpr_sata_ops = {
321 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900322 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900323 .scr_read = piix_sidpr_scr_read,
324 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900325};
326
Tejun Heod96715c2006-06-29 01:58:28 +0900327static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900328 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400329 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900330 .map = {
331 /* PM PS SM SS MAP */
332 { P0, NA, P1, NA }, /* 000b */
333 { P1, NA, P0, NA }, /* 001b */
334 { RV, RV, RV, RV },
335 { RV, RV, RV, RV },
336 { P0, P1, IDE, IDE }, /* 100b */
337 { P1, P0, IDE, IDE }, /* 101b */
338 { IDE, IDE, P0, P1 }, /* 110b */
339 { IDE, IDE, P1, P0 }, /* 111b */
340 },
341};
342
Tejun Heod96715c2006-06-29 01:58:28 +0900343static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900344 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400345 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900346 .map = {
347 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900348 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900349 { IDE, IDE, P1, P3 }, /* 01b */
350 { P0, P2, IDE, IDE }, /* 10b */
351 { RV, RV, RV, RV },
352 },
353};
354
Tejun Heod96715c2006-06-29 01:58:28 +0900355static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900356 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400357 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900358
359 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900360 * it anyway. MAP 01b have been spotted on both ICH6M and
361 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900362 */
363 .map = {
364 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900365 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900366 { IDE, IDE, P1, P3 }, /* 01b */
367 { P0, P2, IDE, IDE }, /* 10b */
368 { RV, RV, RV, RV },
369 },
370};
371
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400372static const struct piix_map_db ich8_map_db = {
373 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900374 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400375 .map = {
376 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700377 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400378 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900379 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400380 { RV, RV, RV, RV },
381 },
382};
383
Tejun Heo00242ec2007-11-19 11:24:25 +0900384static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700385 .mask = 0x3,
386 .port_enable = 0x3,
387 .map = {
388 /* PM PS SM SS MAP */
389 { P0, NA, P1, NA }, /* 00b */
390 { RV, RV, RV, RV }, /* 01b */
391 { RV, RV, RV, RV }, /* 10b */
392 { RV, RV, RV, RV },
393 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700394};
395
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900396static const struct piix_map_db ich8m_apple_map_db = {
397 .mask = 0x3,
398 .port_enable = 0x1,
399 .map = {
400 /* PM PS SM SS MAP */
401 { P0, NA, NA, NA }, /* 00b */
402 { RV, RV, RV, RV },
403 { P0, P2, IDE, IDE }, /* 10b */
404 { RV, RV, RV, RV },
405 },
406};
407
Tejun Heo00242ec2007-11-19 11:24:25 +0900408static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700409 .mask = 0x3,
410 .port_enable = 0x3,
411 .map = {
412 /* PM PS SM SS MAP */
413 { P0, NA, P1, NA }, /* 00b */
414 { RV, RV, RV, RV }, /* 01b */
415 { RV, RV, RV, RV }, /* 10b */
416 { RV, RV, RV, RV },
417 },
418};
419
Tejun Heod96715c2006-06-29 01:58:28 +0900420static const struct piix_map_db *piix_map_db_table[] = {
421 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900422 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900423 [ich6m_sata] = &ich6m_map_db,
424 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900425 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900426 [ich8m_apple_sata] = &ich8m_apple_map_db,
427 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900428};
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900431 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
432 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900433 .flags = PIIX_PATA_FLAGS,
434 .pio_mask = 0x1f, /* pio0-4 */
435 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
436 .port_ops = &piix_pata_ops,
437 },
438
Jeff Garzikec300d92007-09-01 07:17:36 -0400439 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900440 {
Tejun Heob3362f82006-11-10 18:08:10 +0900441 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900442 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400443 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900444 .udma_mask = ATA_UDMA_MASK_40C,
445 .port_ops = &piix_pata_ops,
446 },
447
Jeff Garzikec300d92007-09-01 07:17:36 -0400448 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 {
Tejun Heob3362f82006-11-10 18:08:10 +0900450 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400451 .pio_mask = 0x1f, /* pio 0-4 */
452 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
453 .udma_mask = ATA_UDMA2, /* UDMA33 */
454 .port_ops = &ich_pata_ops,
455 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400456
457 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400458 {
Tejun Heob3362f82006-11-10 18:08:10 +0900459 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400460 .pio_mask = 0x1f, /* pio 0-4 */
461 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
462 .udma_mask = ATA_UDMA4,
463 .port_ops = &ich_pata_ops,
464 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400465
Jeff Garzikec300d92007-09-01 07:17:36 -0400466 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400467 {
Tejun Heob3362f82006-11-10 18:08:10 +0900468 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400471 .udma_mask = ATA_UDMA5, /* udma0-5 */
472 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 },
474
Jeff Garzikec300d92007-09-01 07:17:36 -0400475 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 {
Tejun Heo228c1592006-11-10 18:08:10 +0900477 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 .pio_mask = 0x1f, /* pio0-4 */
479 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400480 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 .port_ops = &piix_sata_ops,
482 },
483
Jeff Garzikec300d92007-09-01 07:17:36 -0400484 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 {
Tejun Heo723159c2008-01-04 18:42:20 +0900486 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 .pio_mask = 0x1f, /* pio0-4 */
488 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400489 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 .port_ops = &piix_sata_ops,
491 },
492
Tejun Heo9c0bf672008-03-26 16:00:58 +0900493 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700494 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900495 .flags = PIIX_SATA_FLAGS,
Jason Gastonc368ca42005-04-16 15:24:44 -0700496 .pio_mask = 0x1f, /* pio0-4 */
497 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400498 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700499 .port_ops = &piix_sata_ops,
500 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900501
Tejun Heo9c0bf672008-03-26 16:00:58 +0900502 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400503 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900504 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400505 .pio_mask = 0x1f, /* pio0-4 */
506 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400507 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400508 .port_ops = &piix_sata_ops,
509 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400510
Tejun Heo00242ec2007-11-19 11:24:25 +0900511 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700512 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900513 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700514 .pio_mask = 0x1f, /* pio0-4 */
515 .mwdma_mask = 0x07, /* mwdma0-2 */
516 .udma_mask = ATA_UDMA6,
517 .port_ops = &piix_sata_ops,
518 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700519
Tejun Heo9c0bf672008-03-26 16:00:58 +0900520 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700521 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900522 .flags = PIIX_SATA_FLAGS,
Jason Gaston8f73a682007-10-11 16:05:15 -0700523 .pio_mask = 0x1f, /* pio0-4 */
524 .mwdma_mask = 0x07, /* mwdma0-2 */
525 .udma_mask = ATA_UDMA6,
526 .port_ops = &piix_sata_ops,
527 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900528
Tejun Heo9c0bf672008-03-26 16:00:58 +0900529 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900530 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900531 .flags = PIIX_SATA_FLAGS,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900532 .pio_mask = 0x1f, /* pio0-4 */
533 .mwdma_mask = 0x07, /* mwdma0-2 */
534 .udma_mask = ATA_UDMA6,
535 .port_ops = &piix_sata_ops,
536 },
537
Tejun Heo25f98132008-01-07 19:38:53 +0900538 [piix_pata_vmw] =
539 {
Tejun Heo25f98132008-01-07 19:38:53 +0900540 .flags = PIIX_PATA_FLAGS,
541 .pio_mask = 0x1f, /* pio0-4 */
542 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
543 .udma_mask = ATA_UDMA_MASK_40C,
544 .port_ops = &piix_vmw_ops,
545 },
546
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547};
548
549static struct pci_bits piix_enable_bits[] = {
550 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
551 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
552};
553
554MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
555MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
556MODULE_LICENSE("GPL");
557MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
558MODULE_VERSION(DRV_VERSION);
559
Alan Coxfc085152006-10-10 14:28:11 -0700560struct ich_laptop {
561 u16 device;
562 u16 subvendor;
563 u16 subdevice;
564};
565
566/*
567 * List of laptops that use short cables rather than 80 wire
568 */
569
570static const struct ich_laptop ich_laptop[] = {
571 /* devid, subvendor, subdev */
572 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000573 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900574 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700575 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400576 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Tejun Heob33620f2007-05-22 11:34:22 +0200577 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200578 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
579 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500580 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Coxfc085152006-10-10 14:28:11 -0700581 /* end marker */
582 { 0, }
583};
584
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100586 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 * @ap: Port for which cable detect info is desired
588 *
589 * Read 80c cable indicator from ATA PCI device's PCI config
590 * register. This register is normally set by firmware (BIOS).
591 *
592 * LOCKING:
593 * None (inherited from caller).
594 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400595
Alan Coxeb4a2c72007-04-11 00:04:20 +0100596static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597{
Jeff Garzikcca39742006-08-24 03:19:22 -0400598 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700599 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 u8 tmp, mask;
601
Alan Coxfc085152006-10-10 14:28:11 -0700602 /* Check for specials - Acer Aspire 5602WLMi */
603 while (lap->device) {
604 if (lap->device == pdev->device &&
605 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400606 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100607 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400608
Alan Coxfc085152006-10-10 14:28:11 -0700609 lap++;
610 }
611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900613 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
615 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100616 return ATA_CBL_PATA40;
617 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}
619
620/**
Tejun Heoccc46722006-05-31 18:28:14 +0900621 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900622 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900623 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 * LOCKING:
626 * None (inherited from caller).
627 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900628static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
Tejun Heocc0680a2007-08-06 18:36:23 +0900630 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400631 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Alan Coxc9619222006-09-26 17:53:38 +0100633 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
634 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900635 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900636}
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638/**
639 * piix_set_piomode - Initialize host controller PATA PIO timings
640 * @ap: Port whose timings we are configuring
641 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 *
643 * Set PIO mode for device, in host controller PCI config space.
644 *
645 * LOCKING:
646 * None (inherited from caller).
647 */
648
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400649static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
651 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400652 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900654 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 unsigned int slave_port = 0x44;
656 u16 master_data;
657 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400658 u8 udma_enable;
659 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400660
Jeff Garzik669a5db2006-08-29 18:12:40 -0400661 /*
662 * See Intel Document 298600-004 for the timing programing rules
663 * for ICH controllers.
664 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 static const /* ISP RTC */
667 u8 timings[][2] = { { 0, 0 },
668 { 0, 0 },
669 { 1, 0 },
670 { 2, 1 },
671 { 2, 3 }, };
672
Jeff Garzik669a5db2006-08-29 18:12:40 -0400673 if (pio >= 2)
674 control |= 1; /* TIME1 enable */
675 if (ata_pio_need_iordy(adev))
676 control |= 2; /* IE enable */
677
Jeff Garzik85cd7252006-08-31 00:03:49 -0400678 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400679 if (adev->class == ATA_DEV_ATA)
680 control |= 4; /* PPE enable */
681
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200682 /* PIO configuration clears DTE unconditionally. It will be
683 * programmed in set_dmamode which is guaranteed to be called
684 * after set_piomode if any DMA mode is available.
685 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 pci_read_config_word(dev, master_port, &master_data);
687 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200688 /* clear TIME1|IE1|PPE1|DTE1 */
689 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200690 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400692 /* enable PPE1, IE1 and TIME1 as needed */
693 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900695 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400696 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200697 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
698 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200700 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
701 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400702 /* Enable PPE, IE and TIME as appropriate */
703 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200704 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 master_data |=
706 (timings[pio][0] << 12) |
707 (timings[pio][1] << 8);
708 }
709 pci_write_config_word(dev, master_port, master_data);
710 if (is_slave)
711 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400712
713 /* Ensure the UDMA bit is off - it will be turned back on if
714 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400715
Jeff Garzik669a5db2006-08-29 18:12:40 -0400716 if (ap->udma_mask) {
717 pci_read_config_byte(dev, 0x48, &udma_enable);
718 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
719 pci_write_config_byte(dev, 0x48, udma_enable);
720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
723/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400724 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400726 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200728 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 *
730 * Set UDMA mode for device, in host controller PCI config space.
731 *
732 * LOCKING:
733 * None (inherited from caller).
734 */
735
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400736static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
Jeff Garzikcca39742006-08-24 03:19:22 -0400738 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400739 u8 master_port = ap->port_no ? 0x42 : 0x40;
740 u16 master_data;
741 u8 speed = adev->dma_mode;
742 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800743 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400744
Jeff Garzik669a5db2006-08-29 18:12:40 -0400745 static const /* ISP RTC */
746 u8 timings[][2] = { { 0, 0 },
747 { 0, 0 },
748 { 1, 0 },
749 { 2, 1 },
750 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Jeff Garzik669a5db2006-08-29 18:12:40 -0400752 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000753 if (ap->udma_mask)
754 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400757 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
758 u16 udma_timing;
759 u16 ideconf;
760 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400761
Jeff Garzik669a5db2006-08-29 18:12:40 -0400762 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400763 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400764 * selection of dividers
765 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400766 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400767 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400768 */
769 u_speed = min(2 - (udma & 1), udma);
770 if (udma == 5)
771 u_clock = 0x1000; /* 100Mhz */
772 else if (udma > 2)
773 u_clock = 1; /* 66Mhz */
774 else
775 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400776
Jeff Garzik669a5db2006-08-29 18:12:40 -0400777 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400778
Jeff Garzik669a5db2006-08-29 18:12:40 -0400779 /* Load the CT/RP selection */
780 pci_read_config_word(dev, 0x4A, &udma_timing);
781 udma_timing &= ~(3 << (4 * devid));
782 udma_timing |= u_speed << (4 * devid);
783 pci_write_config_word(dev, 0x4A, udma_timing);
784
Jeff Garzik85cd7252006-08-31 00:03:49 -0400785 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400786 /* Select a 33/66/100Mhz clock */
787 pci_read_config_word(dev, 0x54, &ideconf);
788 ideconf &= ~(0x1001 << devid);
789 ideconf |= u_clock << devid;
790 /* For ICH or later we should set bit 10 for better
791 performance (WR_PingPong_En) */
792 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400795 /*
796 * MWDMA is driven by the PIO timings. We must also enable
797 * IORDY unconditionally along with TIME1. PPE has already
798 * been set when the PIO timing was set.
799 */
800 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
801 unsigned int control;
802 u8 slave_data;
803 const unsigned int needed_pio[3] = {
804 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
805 };
806 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400807
Jeff Garzik669a5db2006-08-29 18:12:40 -0400808 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400809
Jeff Garzik669a5db2006-08-29 18:12:40 -0400810 /* If the drive MWDMA is faster than it can do PIO then
811 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400812
Jeff Garzik669a5db2006-08-29 18:12:40 -0400813 if (adev->pio_mode < needed_pio[mwdma])
814 /* Enable DMA timing only */
815 control |= 8; /* PIO cycles in PIO0 */
816
817 if (adev->devno) { /* Slave */
818 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
819 master_data |= control << 4;
820 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200821 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 /* Load the matching timing */
823 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
824 pci_write_config_byte(dev, 0x44, slave_data);
825 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400826 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400827 and master timing bits */
828 master_data |= control;
829 master_data |=
830 (timings[pio][0] << 12) |
831 (timings[pio][1] << 8);
832 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200833
834 if (ap->udma_mask) {
835 udma_enable &= ~(1 << devid);
836 pci_write_config_word(dev, master_port, master_data);
837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400839 /* Don't scribble on 0x48 if the controller does not support UDMA */
840 if (ap->udma_mask)
841 pci_write_config_byte(dev, 0x48, udma_enable);
842}
843
844/**
845 * piix_set_dmamode - Initialize host controller PATA DMA timings
846 * @ap: Port whose timings we are configuring
847 * @adev: um
848 *
849 * Set MW/UDMA mode for device, in host controller PCI config space.
850 *
851 * LOCKING:
852 * None (inherited from caller).
853 */
854
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400855static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400856{
857 do_pata_set_dmamode(ap, adev, 0);
858}
859
860/**
861 * ich_set_dmamode - Initialize host controller PATA DMA timings
862 * @ap: Port whose timings we are configuring
863 * @adev: um
864 *
865 * Set MW/UDMA mode for device, in host controller PCI config space.
866 *
867 * LOCKING:
868 * None (inherited from caller).
869 */
870
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400871static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400872{
873 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874}
875
Tejun Heoc7290722008-01-18 18:36:30 +0900876/*
877 * Serial ATA Index/Data Pair Superset Registers access
878 *
879 * Beginning from ICH8, there's a sane way to access SCRs using index
880 * and data register pair located at BAR5. This creates an
881 * interesting problem of mapping two SCRs to one port.
882 *
883 * Although they have separate SCRs, the master and slave aren't
884 * independent enough to be treated as separate links - e.g. softreset
885 * resets both. Also, there's no protocol defined for hard resetting
886 * singled device sharing the virtual port (no defined way to acquire
887 * device signature). This is worked around by merging the SCR values
888 * into one sensible value and requesting follow-up SRST after
889 * hardreset.
890 *
891 * SCR merging is perfomed in nibbles which is the unit contents in
892 * SCRs are organized. If two values are equal, the value is used.
893 * When they differ, merge table which lists precedence of possible
894 * values is consulted and the first match or the last entry when
895 * nothing matches is used. When there's no merge table for the
896 * specific nibble, value from the first port is used.
897 */
898static const int piix_sidx_map[] = {
899 [SCR_STATUS] = 0,
900 [SCR_ERROR] = 2,
901 [SCR_CONTROL] = 1,
902};
903
904static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
905{
906 struct ata_port *ap = dev->link->ap;
907 struct piix_host_priv *hpriv = ap->host->private_data;
908
909 iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
910 hpriv->sidpr + PIIX_SIDPR_IDX);
911}
912
913static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
914{
915 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
916
917 piix_sidpr_sel(dev, reg);
918 return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
919}
920
921static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
922{
923 struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
924
925 piix_sidpr_sel(dev, reg);
926 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
927}
928
Adrian Bunk4a537a52008-01-29 00:10:19 +0200929static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
Tejun Heoc7290722008-01-18 18:36:30 +0900930{
931 u32 val = 0;
932 int i, mi;
933
934 for (i = 0, mi = 0; i < 32 / 4; i++) {
935 u8 c0 = (val0 >> (i * 4)) & 0xf;
936 u8 c1 = (val1 >> (i * 4)) & 0xf;
937 u8 merged = c0;
938 const int *cur;
939
940 /* if no merge preference, assume the first value */
941 cur = merge_tbl[mi];
942 if (!cur)
943 goto done;
944 mi++;
945
946 /* if two values equal, use it */
947 if (c0 == c1)
948 goto done;
949
950 /* choose the first match or the last from the merge table */
951 while (*cur != -1) {
952 if (c0 == *cur || c1 == *cur)
953 break;
954 cur++;
955 }
956 if (*cur == -1)
957 cur--;
958 merged = *cur;
959 done:
960 val |= merged << (i * 4);
961 }
962
963 return val;
964}
965
966static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
967{
968 const int * const sstatus_merge_tbl[] = {
969 /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
970 /* SPD */ (const int []){ 2, 1, 0, -1 },
971 /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
972 NULL,
973 };
974 const int * const scontrol_merge_tbl[] = {
975 /* DET */ (const int []){ 1, 0, 4, 0, -1 },
976 /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
977 /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
978 NULL,
979 };
980 u32 v0, v1;
981
982 if (reg >= ARRAY_SIZE(piix_sidx_map))
983 return -EINVAL;
984
985 if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
986 *val = piix_sidpr_read(&ap->link.device[0], reg);
987 return 0;
988 }
989
990 v0 = piix_sidpr_read(&ap->link.device[0], reg);
991 v1 = piix_sidpr_read(&ap->link.device[1], reg);
992
993 switch (reg) {
994 case SCR_STATUS:
995 *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
996 break;
997 case SCR_ERROR:
998 *val = v0 | v1;
999 break;
1000 case SCR_CONTROL:
1001 *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
1002 break;
1003 }
1004
1005 return 0;
1006}
1007
1008static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
1009{
1010 if (reg >= ARRAY_SIZE(piix_sidx_map))
1011 return -EINVAL;
1012
1013 piix_sidpr_write(&ap->link.device[0], reg, val);
1014
1015 if (ap->flags & ATA_FLAG_SLAVE_POSS)
1016 piix_sidpr_write(&ap->link.device[1], reg, val);
1017
1018 return 0;
1019}
1020
Tejun Heob8b275e2007-07-10 15:55:43 +09001021#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001022static int piix_broken_suspend(void)
1023{
Jeff Garzik18552562007-10-03 15:15:40 -04001024 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001025 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001026 .ident = "TECRA M3",
1027 .matches = {
1028 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1029 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1030 },
1031 },
1032 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001033 .ident = "TECRA M3",
1034 .matches = {
1035 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1036 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1037 },
1038 },
1039 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001040 .ident = "TECRA M4",
1041 .matches = {
1042 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1043 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1044 },
1045 },
1046 {
Tejun Heo040dee52008-06-13 18:05:02 +09001047 .ident = "TECRA M4",
1048 .matches = {
1049 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1050 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1051 },
1052 },
1053 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001054 .ident = "TECRA M5",
1055 .matches = {
1056 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1057 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1058 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001059 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001060 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001061 .ident = "TECRA M6",
1062 .matches = {
1063 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1064 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1065 },
1066 },
1067 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001068 .ident = "TECRA M7",
1069 .matches = {
1070 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1071 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1072 },
1073 },
1074 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001075 .ident = "TECRA A8",
1076 .matches = {
1077 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1078 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1079 },
1080 },
1081 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001082 .ident = "Satellite R20",
1083 .matches = {
1084 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1085 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1086 },
1087 },
1088 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001089 .ident = "Satellite R25",
1090 .matches = {
1091 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1092 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1093 },
1094 },
1095 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001096 .ident = "Satellite U200",
1097 .matches = {
1098 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1099 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1100 },
1101 },
1102 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001103 .ident = "Satellite U200",
1104 .matches = {
1105 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1106 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1107 },
1108 },
1109 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001110 .ident = "Satellite Pro U200",
1111 .matches = {
1112 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1113 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1114 },
1115 },
1116 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001117 .ident = "Satellite U205",
1118 .matches = {
1119 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1120 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1121 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001122 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001123 {
Tejun Heode753e52007-11-12 17:56:24 +09001124 .ident = "SATELLITE U205",
1125 .matches = {
1126 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1127 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1128 },
1129 },
1130 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001131 .ident = "Portege M500",
1132 .matches = {
1133 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1134 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1135 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001136 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001137
1138 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001139 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001140 static const char *oemstrs[] = {
1141 "Tecra M3,",
1142 };
1143 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001144
1145 if (dmi_check_system(sysids))
1146 return 1;
1147
Tejun Heo7abe79c2007-07-27 14:55:07 +09001148 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1149 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1150 return 1;
1151
Tejun Heo8c3832e2007-07-27 14:53:28 +09001152 return 0;
1153}
Tejun Heob8b275e2007-07-10 15:55:43 +09001154
1155static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1156{
1157 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1158 unsigned long flags;
1159 int rc = 0;
1160
1161 rc = ata_host_suspend(host, mesg);
1162 if (rc)
1163 return rc;
1164
1165 /* Some braindamaged ACPI suspend implementations expect the
1166 * controller to be awake on entry; otherwise, it burns cpu
1167 * cycles and power trying to do something to the sleeping
1168 * beauty.
1169 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001170 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001171 pci_save_state(pdev);
1172
1173 /* mark its power state as "unknown", since we don't
1174 * know if e.g. the BIOS will change its device state
1175 * when we suspend.
1176 */
1177 if (pdev->current_state == PCI_D0)
1178 pdev->current_state = PCI_UNKNOWN;
1179
1180 /* tell resume that it's waking up from broken suspend */
1181 spin_lock_irqsave(&host->lock, flags);
1182 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1183 spin_unlock_irqrestore(&host->lock, flags);
1184 } else
1185 ata_pci_device_do_suspend(pdev, mesg);
1186
1187 return 0;
1188}
1189
1190static int piix_pci_device_resume(struct pci_dev *pdev)
1191{
1192 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1193 unsigned long flags;
1194 int rc;
1195
1196 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1197 spin_lock_irqsave(&host->lock, flags);
1198 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1199 spin_unlock_irqrestore(&host->lock, flags);
1200
1201 pci_set_power_state(pdev, PCI_D0);
1202 pci_restore_state(pdev);
1203
1204 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001205 * pci_reenable_device() to avoid affecting the enable
1206 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001207 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001208 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001209 if (rc)
1210 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1211 "device after resume (%d)\n", rc);
1212 } else
1213 rc = ata_pci_device_do_resume(pdev);
1214
1215 if (rc == 0)
1216 ata_host_resume(host);
1217
1218 return rc;
1219}
1220#endif
1221
Tejun Heo25f98132008-01-07 19:38:53 +09001222static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1223{
1224 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1225}
1226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227#define AHCI_PCI_BAR 5
1228#define AHCI_GLOBAL_CTL 0x04
1229#define AHCI_ENABLE (1 << 31)
1230static int piix_disable_ahci(struct pci_dev *pdev)
1231{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001232 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 u32 tmp;
1234 int rc = 0;
1235
1236 /* BUG: pci_enable_device has not yet been called. This
1237 * works because this device is usually set up by BIOS.
1238 */
1239
Jeff Garzik374b1872005-08-30 05:42:52 -04001240 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1241 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001243
Jeff Garzik374b1872005-08-30 05:42:52 -04001244 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 if (!mmio)
1246 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001247
Alan Coxc47a6312007-11-19 14:28:28 +00001248 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 if (tmp & AHCI_ENABLE) {
1250 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001251 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Alan Coxc47a6312007-11-19 14:28:28 +00001253 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 if (tmp & AHCI_ENABLE)
1255 rc = -EIO;
1256 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001257
Jeff Garzik374b1872005-08-30 05:42:52 -04001258 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 return rc;
1260}
1261
1262/**
Alan Coxc621b142005-12-08 19:22:28 +00001263 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001264 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001265 *
Alan Coxc621b142005-12-08 19:22:28 +00001266 * Check for the present of 450NX errata #19 and errata #25. If
1267 * they are found return an error code so we can turn off DMA
1268 */
1269
1270static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1271{
1272 struct pci_dev *pdev = NULL;
1273 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001274 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001275
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001276 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001277 /* Look for 450NX PXB. Check for problem configurations
1278 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001279 pci_read_config_word(pdev, 0x41, &cfg);
1280 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001281 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001282 no_piix_dma = 1;
1283 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001284 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001285 no_piix_dma = 2;
1286 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001287 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001288 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001289 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001290 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1291 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001292}
Alan Coxc621b142005-12-08 19:22:28 +00001293
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001294static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001295 const struct piix_map_db *map_db)
1296{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001297 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001298 u16 pcs, new_pcs;
1299
1300 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1301
1302 new_pcs = pcs | map_db->port_enable;
1303
1304 if (new_pcs != pcs) {
1305 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1306 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1307 msleep(150);
1308 }
1309}
1310
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001311static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1312 struct ata_port_info *pinfo,
1313 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001314{
Al Virob4482a42007-10-14 19:35:40 +01001315 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001316 int i, invalid_map = 0;
1317 u8 map_value;
1318
1319 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1320
1321 map = map_db->map[map_value & map_db->mask];
1322
1323 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1324 for (i = 0; i < 4; i++) {
1325 switch (map[i]) {
1326 case RV:
1327 invalid_map = 1;
1328 printk(" XX");
1329 break;
1330
1331 case NA:
1332 printk(" --");
1333 break;
1334
1335 case IDE:
1336 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001337 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001338 i++;
1339 printk(" IDE IDE");
1340 break;
1341
1342 default:
1343 printk(" P%d", map[i]);
1344 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001345 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001346 break;
1347 }
1348 }
1349 printk(" ]\n");
1350
1351 if (invalid_map)
1352 dev_printk(KERN_ERR, &pdev->dev,
1353 "invalid MAP value %u\n", map_value);
1354
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001355 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001356}
1357
Tejun Heoc7290722008-01-18 18:36:30 +09001358static void __devinit piix_init_sidpr(struct ata_host *host)
1359{
1360 struct pci_dev *pdev = to_pci_dev(host->dev);
1361 struct piix_host_priv *hpriv = host->private_data;
Tejun Heocb6716c2008-05-01 10:03:08 +09001362 struct ata_device *dev0 = &host->ports[0]->link.device[0];
1363 u32 scontrol;
Tejun Heoc7290722008-01-18 18:36:30 +09001364 int i;
1365
1366 /* check for availability */
1367 for (i = 0; i < 4; i++)
1368 if (hpriv->map[i] == IDE)
1369 return;
1370
1371 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
1372 return;
1373
1374 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1375 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
1376 return;
1377
1378 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
1379 return;
1380
1381 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001382
1383 /* SCR access via SIDPR doesn't work on some configurations.
1384 * Give it a test drive by inhibiting power save modes which
1385 * we'll do anyway.
1386 */
1387 scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
1388
1389 /* if IPM is already 3, SCR access is probably working. Don't
1390 * un-inhibit power save modes as BIOS might have inhibited
1391 * them for a reason.
1392 */
1393 if ((scontrol & 0xf00) != 0x300) {
1394 scontrol |= 0x300;
1395 piix_sidpr_write(dev0, SCR_CONTROL, scontrol);
1396 scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
1397
1398 if ((scontrol & 0xf00) != 0x300) {
1399 dev_printk(KERN_INFO, host->dev, "SCR access via "
1400 "SIDPR is available but doesn't work\n");
1401 return;
1402 }
1403 }
1404
Tejun Heoc7290722008-01-18 18:36:30 +09001405 host->ports[0]->ops = &piix_sidpr_sata_ops;
1406 host->ports[1]->ops = &piix_sidpr_sata_ops;
1407}
1408
Tejun Heo43a98f02007-08-23 10:15:18 +09001409static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1410{
Jeff Garzik18552562007-10-03 15:15:40 -04001411 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001412 {
1413 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1414 * isn't used to boot the system which
1415 * disables the channel.
1416 */
1417 .ident = "M570U",
1418 .matches = {
1419 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1420 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1421 },
1422 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001423
1424 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001425 };
1426 u32 iocfg;
1427
1428 if (!dmi_check_system(sysids))
1429 return;
1430
1431 /* The datasheet says that bit 18 is NOOP but certain systems
1432 * seem to use it to disable a channel. Clear the bit on the
1433 * affected systems.
1434 */
1435 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1436 if (iocfg & (1 << 18)) {
1437 dev_printk(KERN_INFO, &pdev->dev,
1438 "applying IOCFG bit18 quirk\n");
1439 iocfg &= ~(1 << 18);
1440 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1441 }
1442}
1443
Alan Coxc621b142005-12-08 19:22:28 +00001444/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 * piix_init_one - Register PIIX ATA PCI device with kernel services
1446 * @pdev: PCI device to register
1447 * @ent: Entry in piix_pci_tbl matching with @pdev
1448 *
1449 * Called from kernel PCI layer. We probe for combined mode (sigh),
1450 * and then hand over control to libata, for it to do the rest.
1451 *
1452 * LOCKING:
1453 * Inherited from PCI layer (may sleep).
1454 *
1455 * RETURNS:
1456 * Zero on success, or -ERRNO value.
1457 */
1458
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001459static int __devinit piix_init_one(struct pci_dev *pdev,
1460 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
1462 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001463 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001464 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001465 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001466 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001467 struct ata_host *host;
1468 struct piix_host_priv *hpriv;
1469 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
1471 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001472 dev_printk(KERN_DEBUG, &pdev->dev,
1473 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
1475 /* no hotplugging support (FIXME) */
1476 if (!in_module_init)
1477 return -ENODEV;
1478
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001479 port_info[0] = piix_port_info[ent->driver_data];
1480 port_info[1] = piix_port_info[ent->driver_data];
1481
1482 port_flags = port_info[0].flags;
1483
1484 /* enable device and prepare host */
1485 rc = pcim_enable_device(pdev);
1486 if (rc)
1487 return rc;
1488
Tejun Heo5016d7d2008-03-26 15:46:58 +09001489 /* ICH6R may be driven by either ata_piix or ahci driver
1490 * regardless of BIOS configuration. Make sure AHCI mode is
1491 * off.
1492 */
1493 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
1494 int rc = piix_disable_ahci(pdev);
1495 if (rc)
1496 return rc;
1497 }
1498
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001499 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001500 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001501 if (!hpriv)
1502 return -ENOMEM;
1503
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001504 if (port_flags & ATA_FLAG_SATA)
1505 hpriv->map = piix_init_sata_map(pdev, port_info,
1506 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Tejun Heo9363c382008-04-07 22:47:16 +09001508 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001509 if (rc)
1510 return rc;
1511 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001512
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001513 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001514 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001515 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heoc7290722008-01-18 18:36:30 +09001516 piix_init_sidpr(host);
1517 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Tejun Heo43a98f02007-08-23 10:15:18 +09001519 /* apply IOCFG bit18 quirk */
1520 piix_iocfg_bit18_quirk(pdev);
1521
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 /* On ICH5, some BIOSen disable the interrupt using the
1523 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1524 * On ICH6, this bit has the same effect, but only when
1525 * MSI is disabled (and it is disabled, as we don't use
1526 * message-signalled interrupts currently).
1527 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001528 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001529 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
Alan Coxc621b142005-12-08 19:22:28 +00001531 if (piix_check_450nx_errata(pdev)) {
1532 /* This writes into the master table but it does not
1533 really matter for this errata as we will apply it to
1534 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001535 host->ports[0]->mwdma_mask = 0;
1536 host->ports[0]->udma_mask = 0;
1537 host->ports[1]->mwdma_mask = 0;
1538 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001539 }
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001540
1541 pci_set_master(pdev);
Tejun Heo9363c382008-04-07 22:47:16 +09001542 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543}
1544
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545static int __init piix_init(void)
1546{
1547 int rc;
1548
Pavel Roskinb7887192006-08-10 18:13:18 +09001549 DPRINTK("pci_register_driver\n");
1550 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 if (rc)
1552 return rc;
1553
1554 in_module_init = 0;
1555
1556 DPRINTK("done\n");
1557 return 0;
1558}
1559
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560static void __exit piix_exit(void)
1561{
1562 pci_unregister_driver(&piix_pci_driver);
1563}
1564
1565module_init(piix_init);
1566module_exit(piix_exit);