blob: 0d8bd19a5345c0f1a8c996512aab9748fbfb4b3f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040097#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400103 PIIX_SCC = 0x0A, /* sub-class code register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Tejun Heod4358042006-03-01 01:25:39 +0900105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
Tejun Heoff0fc142005-12-18 17:17:07 +0900106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Tejun Heo800b3992006-12-03 21:34:13 +0900109 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
110 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 /* combined mode. if set, PATA is channel 0.
113 * if clear, PATA is channel 1.
114 */
Hannes Reinecke6a690df2005-06-28 17:30:38 -0700115 PIIX_PORT_ENABLED = (1 << 0),
116 PIIX_PORT_PRESENT = (1 << 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heo1d076e52006-03-01 01:25:39 +0900121 /* controller IDs */
Tejun Heo00242ec2007-11-19 11:24:25 +0900122 piix_pata_mwdma = 0, /* PIIX3 MWDMA only */
123 piix_pata_33, /* PIIX4 at 33Mhz */
124 ich_pata_33, /* ICH up to UDMA 33 only */
125 ich_pata_66, /* ICH up to 66 Mhz */
126 ich_pata_100, /* ICH up to UDMA 100 */
127 ich5_sata,
128 ich6_sata,
129 ich6_sata_ahci,
130 ich6m_sata_ahci,
131 ich8_sata_ahci,
132 ich8_2port_sata,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900133 ich8m_apple_sata_ahci, /* locks up on second port enable */
Tejun Heo00242ec2007-11-19 11:24:25 +0900134 tolapai_sata_ahci,
Tejun Heo25f98132008-01-07 19:38:53 +0900135 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400136
Tejun Heod33f58b2006-03-01 01:25:39 +0900137 /* constants for mapping table */
138 P0 = 0, /* port 0 */
139 P1 = 1, /* port 1 */
140 P2 = 2, /* port 2 */
141 P3 = 3, /* port 3 */
142 IDE = -1, /* IDE */
143 NA = -2, /* not avaliable */
144 RV = -3, /* reserved */
145
Greg Felix7b6dbd62005-07-28 15:54:15 -0400146 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900147
148 /* host->flags bits */
149 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150};
151
Tejun Heod33f58b2006-03-01 01:25:39 +0900152struct piix_map_db {
153 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400154 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900155 const int map[][4];
156};
157
Tejun Heod96715c2006-06-29 01:58:28 +0900158struct piix_host_priv {
159 const int *map;
160};
161
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400162static int piix_init_one(struct pci_dev *pdev,
163 const struct pci_device_id *ent);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164static void piix_pata_error_handler(struct ata_port *ap);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400165static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
166static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
167static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100168static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900169static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900170#ifdef CONFIG_PM
171static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
172static int piix_pci_device_resume(struct pci_dev *pdev);
173#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175static unsigned int in_module_init = 1;
176
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500177static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000178 /* Intel PIIX3 for the 430HX etc */
179 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900180 /* VMware ICH4 */
181 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400182 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
183 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
184 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400185 /* Intel PIIX4 */
186 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
187 /* Intel PIIX4 */
188 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
189 /* Intel PIIX */
190 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
191 /* Intel ICH (i810, i815, i840) UDMA 66*/
192 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
193 /* Intel ICH0 : UDMA 33*/
194 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
195 /* Intel ICH2M */
196 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
198 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 /* Intel ICH3M */
200 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 /* Intel ICH3 (E7500/1) UDMA 100 */
202 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
204 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700207 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208 /* C-ICH (i810E2) */
209 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400210 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400211 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* ICH6 (and 6) (i915) UDMA 100 */
213 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* ICH7/7-R (i945, i975) UDMA 100*/
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700215 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400217 /* ICH8 Mobile PATA Controller */
218 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 /* NOTE: The following PCI ids must be kept in sync with the
221 * list in drivers/pci/quirks.c.
222 */
223
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900229 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900231 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500235 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
237 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
238 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500239 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heoc6446a42006-10-09 13:23:58 +0900241 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800242 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500243 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800244 /* SATA Controller 1 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400245 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800246 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900247 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800248 /* Mobile SATA Controller IDE (ICH8M) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400249 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900250 /* Mobile SATA Controller IDE (ICH8M), Apple */
251 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* SATA Controller IDE (ICH9) */
253 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
254 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900255 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900257 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900261 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9M) */
263 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700264 /* SATA Controller IDE (Tolapai) */
265 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 { } /* terminate list */
268};
269
270static struct pci_driver piix_pci_driver = {
271 .name = DRV_NAME,
272 .id_table = piix_pci_tbl,
273 .probe = piix_init_one,
274 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900275#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900276 .suspend = piix_pci_device_suspend,
277 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900278#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279};
280
Jeff Garzik193515d2005-11-07 00:59:37 -0500281static struct scsi_host_template piix_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 .module = THIS_MODULE,
283 .name = DRV_NAME,
284 .ioctl = ata_scsi_ioctl,
285 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .can_queue = ATA_DEF_QUEUE,
287 .this_id = ATA_SHT_THIS_ID,
288 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
290 .emulated = ATA_SHT_EMULATED,
291 .use_clustering = ATA_SHT_USE_CLUSTERING,
292 .proc_name = DRV_NAME,
293 .dma_boundary = ATA_DMA_BOUNDARY,
294 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900295 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297};
298
Jeff Garzik057ace52005-10-22 14:27:05 -0400299static const struct ata_port_operations piix_pata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 .set_piomode = piix_set_piomode,
301 .set_dmamode = piix_set_dmamode,
Albert Lee89bad582006-05-26 13:49:18 +0800302 .mode_filter = ata_pci_default_filter,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304 .tf_load = ata_tf_load,
305 .tf_read = ata_tf_read,
306 .check_status = ata_check_status,
307 .exec_command = ata_exec_command,
308 .dev_select = ata_std_dev_select,
309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 .bmdma_setup = ata_bmdma_setup,
311 .bmdma_start = ata_bmdma_start,
312 .bmdma_stop = ata_bmdma_stop,
313 .bmdma_status = ata_bmdma_status,
314 .qc_prep = ata_qc_prep,
315 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900316 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Tejun Heo3f037db2006-05-15 20:58:25 +0900318 .freeze = ata_bmdma_freeze,
319 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900320 .error_handler = piix_pata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900321 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100322 .cable_detect = ata_cable_40wire,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 .irq_handler = ata_interrupt,
325 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900326 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329};
330
Jeff Garzik669a5db2006-08-29 18:12:40 -0400331static const struct ata_port_operations ich_pata_ops = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400332 .set_piomode = piix_set_piomode,
333 .set_dmamode = ich_set_dmamode,
334 .mode_filter = ata_pci_default_filter,
335
336 .tf_load = ata_tf_load,
337 .tf_read = ata_tf_read,
338 .check_status = ata_check_status,
339 .exec_command = ata_exec_command,
340 .dev_select = ata_std_dev_select,
341
342 .bmdma_setup = ata_bmdma_setup,
343 .bmdma_start = ata_bmdma_start,
344 .bmdma_stop = ata_bmdma_stop,
345 .bmdma_status = ata_bmdma_status,
346 .qc_prep = ata_qc_prep,
347 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900348 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349
350 .freeze = ata_bmdma_freeze,
351 .thaw = ata_bmdma_thaw,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100352 .error_handler = piix_pata_error_handler,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400353 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100354 .cable_detect = ich_pata_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355
356 .irq_handler = ata_interrupt,
357 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900358 .irq_on = ata_irq_on,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400359
360 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400361};
362
Jeff Garzik057ace52005-10-22 14:27:05 -0400363static const struct ata_port_operations piix_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 .tf_load = ata_tf_load,
365 .tf_read = ata_tf_read,
366 .check_status = ata_check_status,
367 .exec_command = ata_exec_command,
368 .dev_select = ata_std_dev_select,
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 .bmdma_setup = ata_bmdma_setup,
371 .bmdma_start = ata_bmdma_start,
372 .bmdma_stop = ata_bmdma_stop,
373 .bmdma_status = ata_bmdma_status,
374 .qc_prep = ata_qc_prep,
375 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900376 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Tejun Heo3f037db2006-05-15 20:58:25 +0900378 .freeze = ata_bmdma_freeze,
379 .thaw = ata_bmdma_thaw,
Alan Cox2f91d812007-05-21 15:15:51 +0100380 .error_handler = ata_bmdma_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900381 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 .irq_handler = ata_interrupt,
384 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900385 .irq_on = ata_irq_on,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388};
389
Tejun Heo25f98132008-01-07 19:38:53 +0900390static const struct ata_port_operations piix_vmw_ops = {
391 .set_piomode = piix_set_piomode,
392 .set_dmamode = piix_set_dmamode,
393 .mode_filter = ata_pci_default_filter,
394
395 .tf_load = ata_tf_load,
396 .tf_read = ata_tf_read,
397 .check_status = ata_check_status,
398 .exec_command = ata_exec_command,
399 .dev_select = ata_std_dev_select,
400
401 .bmdma_setup = ata_bmdma_setup,
402 .bmdma_start = ata_bmdma_start,
403 .bmdma_stop = ata_bmdma_stop,
404 .bmdma_status = piix_vmw_bmdma_status,
405 .qc_prep = ata_qc_prep,
406 .qc_issue = ata_qc_issue_prot,
407 .data_xfer = ata_data_xfer,
408
409 .freeze = ata_bmdma_freeze,
410 .thaw = ata_bmdma_thaw,
411 .error_handler = piix_pata_error_handler,
412 .post_internal_cmd = ata_bmdma_post_internal_cmd,
413 .cable_detect = ata_cable_40wire,
414
415 .irq_handler = ata_interrupt,
416 .irq_clear = ata_bmdma_irq_clear,
417 .irq_on = ata_irq_on,
418
419 .port_start = ata_port_start,
420};
421
Tejun Heod96715c2006-06-29 01:58:28 +0900422static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900423 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400424 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900425 .map = {
426 /* PM PS SM SS MAP */
427 { P0, NA, P1, NA }, /* 000b */
428 { P1, NA, P0, NA }, /* 001b */
429 { RV, RV, RV, RV },
430 { RV, RV, RV, RV },
431 { P0, P1, IDE, IDE }, /* 100b */
432 { P1, P0, IDE, IDE }, /* 101b */
433 { IDE, IDE, P0, P1 }, /* 110b */
434 { IDE, IDE, P1, P0 }, /* 111b */
435 },
436};
437
Tejun Heod96715c2006-06-29 01:58:28 +0900438static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900439 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400440 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900441 .map = {
442 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900443 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900444 { IDE, IDE, P1, P3 }, /* 01b */
445 { P0, P2, IDE, IDE }, /* 10b */
446 { RV, RV, RV, RV },
447 },
448};
449
Tejun Heod96715c2006-06-29 01:58:28 +0900450static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900451 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400452 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900453
454 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900455 * it anyway. MAP 01b have been spotted on both ICH6M and
456 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900457 */
458 .map = {
459 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900460 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900461 { IDE, IDE, P1, P3 }, /* 01b */
462 { P0, P2, IDE, IDE }, /* 10b */
463 { RV, RV, RV, RV },
464 },
465};
466
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400467static const struct piix_map_db ich8_map_db = {
468 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900469 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400470 .map = {
471 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700472 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400473 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900474 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400475 { RV, RV, RV, RV },
476 },
477};
478
Tejun Heo00242ec2007-11-19 11:24:25 +0900479static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700480 .mask = 0x3,
481 .port_enable = 0x3,
482 .map = {
483 /* PM PS SM SS MAP */
484 { P0, NA, P1, NA }, /* 00b */
485 { RV, RV, RV, RV }, /* 01b */
486 { RV, RV, RV, RV }, /* 10b */
487 { RV, RV, RV, RV },
488 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700489};
490
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900491static const struct piix_map_db ich8m_apple_map_db = {
492 .mask = 0x3,
493 .port_enable = 0x1,
494 .map = {
495 /* PM PS SM SS MAP */
496 { P0, NA, NA, NA }, /* 00b */
497 { RV, RV, RV, RV },
498 { P0, P2, IDE, IDE }, /* 10b */
499 { RV, RV, RV, RV },
500 },
501};
502
Tejun Heo00242ec2007-11-19 11:24:25 +0900503static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700504 .mask = 0x3,
505 .port_enable = 0x3,
506 .map = {
507 /* PM PS SM SS MAP */
508 { P0, NA, P1, NA }, /* 00b */
509 { RV, RV, RV, RV }, /* 01b */
510 { RV, RV, RV, RV }, /* 10b */
511 { RV, RV, RV, RV },
512 },
513};
514
Tejun Heod96715c2006-06-29 01:58:28 +0900515static const struct piix_map_db *piix_map_db_table[] = {
516 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900517 [ich6_sata] = &ich6_map_db,
518 [ich6_sata_ahci] = &ich6_map_db,
519 [ich6m_sata_ahci] = &ich6m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400520 [ich8_sata_ahci] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900521 [ich8_2port_sata] = &ich8_2port_map_db,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900522 [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700523 [tolapai_sata_ahci] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900524};
525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900527 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
528 {
529 .sht = &piix_sht,
530 .flags = PIIX_PATA_FLAGS,
531 .pio_mask = 0x1f, /* pio0-4 */
532 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
533 .port_ops = &piix_pata_ops,
534 },
535
Jeff Garzikec300d92007-09-01 07:17:36 -0400536 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900537 {
538 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900539 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900540 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400541 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900542 .udma_mask = ATA_UDMA_MASK_40C,
543 .port_ops = &piix_pata_ops,
544 },
545
Jeff Garzikec300d92007-09-01 07:17:36 -0400546 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 {
548 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900549 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400550 .pio_mask = 0x1f, /* pio 0-4 */
551 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
552 .udma_mask = ATA_UDMA2, /* UDMA33 */
553 .port_ops = &ich_pata_ops,
554 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400555
556 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400557 {
558 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900559 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400560 .pio_mask = 0x1f, /* pio 0-4 */
561 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
562 .udma_mask = ATA_UDMA4,
563 .port_ops = &ich_pata_ops,
564 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400565
Jeff Garzikec300d92007-09-01 07:17:36 -0400566 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400567 {
568 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900569 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400572 .udma_mask = ATA_UDMA5, /* udma0-5 */
573 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 },
575
Jeff Garzikec300d92007-09-01 07:17:36 -0400576 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 {
578 .sht = &piix_sht,
Tejun Heo228c1592006-11-10 18:08:10 +0900579 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 .pio_mask = 0x1f, /* pio0-4 */
581 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400582 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 .port_ops = &piix_sata_ops,
584 },
585
Jeff Garzikec300d92007-09-01 07:17:36 -0400586 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 {
588 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900589 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 .pio_mask = 0x1f, /* pio0-4 */
591 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400592 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 .port_ops = &piix_sata_ops,
594 },
595
Jeff Garzikec300d92007-09-01 07:17:36 -0400596 [ich6_sata_ahci] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700597 {
598 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900599 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900600 PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700601 .pio_mask = 0x1f, /* pio0-4 */
602 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400603 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700604 .port_ops = &piix_sata_ops,
605 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900606
Jeff Garzikec300d92007-09-01 07:17:36 -0400607 [ich6m_sata_ahci] =
Tejun Heo1d076e52006-03-01 01:25:39 +0900608 {
609 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900610 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900611 PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900612 .pio_mask = 0x1f, /* pio0-4 */
613 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400614 .udma_mask = ATA_UDMA6,
Tejun Heo1d076e52006-03-01 01:25:39 +0900615 .port_ops = &piix_sata_ops,
616 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400617
Jeff Garzikec300d92007-09-01 07:17:36 -0400618 [ich8_sata_ahci] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400619 {
620 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900621 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400622 PIIX_FLAG_AHCI,
623 .pio_mask = 0x1f, /* pio0-4 */
624 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400625 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400626 .port_ops = &piix_sata_ops,
627 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400628
Tejun Heo00242ec2007-11-19 11:24:25 +0900629 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700630 {
631 .sht = &piix_sht,
632 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
633 PIIX_FLAG_AHCI,
634 .pio_mask = 0x1f, /* pio0-4 */
635 .mwdma_mask = 0x07, /* mwdma0-2 */
636 .udma_mask = ATA_UDMA6,
637 .port_ops = &piix_sata_ops,
638 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700639
Tejun Heo00242ec2007-11-19 11:24:25 +0900640 [tolapai_sata_ahci] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700641 {
642 .sht = &piix_sht,
643 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
644 PIIX_FLAG_AHCI,
645 .pio_mask = 0x1f, /* pio0-4 */
646 .mwdma_mask = 0x07, /* mwdma0-2 */
647 .udma_mask = ATA_UDMA6,
648 .port_ops = &piix_sata_ops,
649 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900650
651 [ich8m_apple_sata_ahci] =
652 {
653 .sht = &piix_sht,
654 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
655 PIIX_FLAG_AHCI,
656 .pio_mask = 0x1f, /* pio0-4 */
657 .mwdma_mask = 0x07, /* mwdma0-2 */
658 .udma_mask = ATA_UDMA6,
659 .port_ops = &piix_sata_ops,
660 },
661
Tejun Heo25f98132008-01-07 19:38:53 +0900662 [piix_pata_vmw] =
663 {
664 .sht = &piix_sht,
665 .flags = PIIX_PATA_FLAGS,
666 .pio_mask = 0x1f, /* pio0-4 */
667 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
668 .udma_mask = ATA_UDMA_MASK_40C,
669 .port_ops = &piix_vmw_ops,
670 },
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672};
673
674static struct pci_bits piix_enable_bits[] = {
675 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
676 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
677};
678
679MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
680MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
681MODULE_LICENSE("GPL");
682MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
683MODULE_VERSION(DRV_VERSION);
684
Alan Coxfc085152006-10-10 14:28:11 -0700685struct ich_laptop {
686 u16 device;
687 u16 subvendor;
688 u16 subdevice;
689};
690
691/*
692 * List of laptops that use short cables rather than 80 wire
693 */
694
695static const struct ich_laptop ich_laptop[] = {
696 /* devid, subvendor, subdev */
697 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000698 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900699 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700700 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400701 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
Tejun Heob33620f2007-05-22 11:34:22 +0200702 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Alan Coxfc085152006-10-10 14:28:11 -0700703 /* end marker */
704 { 0, }
705};
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100708 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 * @ap: Port for which cable detect info is desired
710 *
711 * Read 80c cable indicator from ATA PCI device's PCI config
712 * register. This register is normally set by firmware (BIOS).
713 *
714 * LOCKING:
715 * None (inherited from caller).
716 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400717
Alan Coxeb4a2c72007-04-11 00:04:20 +0100718static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
Jeff Garzikcca39742006-08-24 03:19:22 -0400720 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700721 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 u8 tmp, mask;
723
Alan Coxfc085152006-10-10 14:28:11 -0700724 /* Check for specials - Acer Aspire 5602WLMi */
725 while (lap->device) {
726 if (lap->device == pdev->device &&
727 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400728 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100729 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400730
Alan Coxfc085152006-10-10 14:28:11 -0700731 lap++;
732 }
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900735 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
737 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100738 return ATA_CBL_PATA40;
739 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740}
741
742/**
Tejun Heoccc46722006-05-31 18:28:14 +0900743 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900744 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900745 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 * LOCKING:
748 * None (inherited from caller).
749 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900750static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751{
Tejun Heocc0680a2007-08-06 18:36:23 +0900752 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400753 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Alan Coxc9619222006-09-26 17:53:38 +0100755 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
756 return -ENOENT;
Tejun Heocc0680a2007-08-06 18:36:23 +0900757 return ata_std_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900758}
759
760static void piix_pata_error_handler(struct ata_port *ap)
761{
762 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
763 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764}
765
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766/**
767 * piix_set_piomode - Initialize host controller PATA PIO timings
768 * @ap: Port whose timings we are configuring
769 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 *
771 * Set PIO mode for device, in host controller PCI config space.
772 *
773 * LOCKING:
774 * None (inherited from caller).
775 */
776
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400777static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778{
779 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400780 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900782 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 unsigned int slave_port = 0x44;
784 u16 master_data;
785 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400786 u8 udma_enable;
787 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400788
Jeff Garzik669a5db2006-08-29 18:12:40 -0400789 /*
790 * See Intel Document 298600-004 for the timing programing rules
791 * for ICH controllers.
792 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 static const /* ISP RTC */
795 u8 timings[][2] = { { 0, 0 },
796 { 0, 0 },
797 { 1, 0 },
798 { 2, 1 },
799 { 2, 3 }, };
800
Jeff Garzik669a5db2006-08-29 18:12:40 -0400801 if (pio >= 2)
802 control |= 1; /* TIME1 enable */
803 if (ata_pio_need_iordy(adev))
804 control |= 2; /* IE enable */
805
Jeff Garzik85cd7252006-08-31 00:03:49 -0400806 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400807 if (adev->class == ATA_DEV_ATA)
808 control |= 4; /* PPE enable */
809
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200810 /* PIO configuration clears DTE unconditionally. It will be
811 * programmed in set_dmamode which is guaranteed to be called
812 * after set_piomode if any DMA mode is available.
813 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 pci_read_config_word(dev, master_port, &master_data);
815 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200816 /* clear TIME1|IE1|PPE1|DTE1 */
817 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400818 /* Enable SITRE (seperate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400820 /* enable PPE1, IE1 and TIME1 as needed */
821 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900823 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200825 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
826 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200828 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
829 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400830 /* Enable PPE, IE and TIME as appropriate */
831 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200832 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 master_data |=
834 (timings[pio][0] << 12) |
835 (timings[pio][1] << 8);
836 }
837 pci_write_config_word(dev, master_port, master_data);
838 if (is_slave)
839 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400840
841 /* Ensure the UDMA bit is off - it will be turned back on if
842 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400843
Jeff Garzik669a5db2006-08-29 18:12:40 -0400844 if (ap->udma_mask) {
845 pci_read_config_byte(dev, 0x48, &udma_enable);
846 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
847 pci_write_config_byte(dev, 0x48, udma_enable);
848 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849}
850
851/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400852 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400854 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200856 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 *
858 * Set UDMA mode for device, in host controller PCI config space.
859 *
860 * LOCKING:
861 * None (inherited from caller).
862 */
863
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400864static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
Jeff Garzikcca39742006-08-24 03:19:22 -0400866 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400867 u8 master_port = ap->port_no ? 0x42 : 0x40;
868 u16 master_data;
869 u8 speed = adev->dma_mode;
870 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800871 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400872
Jeff Garzik669a5db2006-08-29 18:12:40 -0400873 static const /* ISP RTC */
874 u8 timings[][2] = { { 0, 0 },
875 { 0, 0 },
876 { 1, 0 },
877 { 2, 1 },
878 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Jeff Garzik669a5db2006-08-29 18:12:40 -0400880 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000881 if (ap->udma_mask)
882 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400885 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
886 u16 udma_timing;
887 u16 ideconf;
888 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400889
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400891 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400892 * selection of dividers
893 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400894 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400895 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400896 */
897 u_speed = min(2 - (udma & 1), udma);
898 if (udma == 5)
899 u_clock = 0x1000; /* 100Mhz */
900 else if (udma > 2)
901 u_clock = 1; /* 66Mhz */
902 else
903 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400904
Jeff Garzik669a5db2006-08-29 18:12:40 -0400905 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400906
Jeff Garzik669a5db2006-08-29 18:12:40 -0400907 /* Load the CT/RP selection */
908 pci_read_config_word(dev, 0x4A, &udma_timing);
909 udma_timing &= ~(3 << (4 * devid));
910 udma_timing |= u_speed << (4 * devid);
911 pci_write_config_word(dev, 0x4A, udma_timing);
912
Jeff Garzik85cd7252006-08-31 00:03:49 -0400913 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400914 /* Select a 33/66/100Mhz clock */
915 pci_read_config_word(dev, 0x54, &ideconf);
916 ideconf &= ~(0x1001 << devid);
917 ideconf |= u_clock << devid;
918 /* For ICH or later we should set bit 10 for better
919 performance (WR_PingPong_En) */
920 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400923 /*
924 * MWDMA is driven by the PIO timings. We must also enable
925 * IORDY unconditionally along with TIME1. PPE has already
926 * been set when the PIO timing was set.
927 */
928 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
929 unsigned int control;
930 u8 slave_data;
931 const unsigned int needed_pio[3] = {
932 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
933 };
934 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400935
Jeff Garzik669a5db2006-08-29 18:12:40 -0400936 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400937
Jeff Garzik669a5db2006-08-29 18:12:40 -0400938 /* If the drive MWDMA is faster than it can do PIO then
939 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400940
Jeff Garzik669a5db2006-08-29 18:12:40 -0400941 if (adev->pio_mode < needed_pio[mwdma])
942 /* Enable DMA timing only */
943 control |= 8; /* PIO cycles in PIO0 */
944
945 if (adev->devno) { /* Slave */
946 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
947 master_data |= control << 4;
948 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200949 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400950 /* Load the matching timing */
951 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
952 pci_write_config_byte(dev, 0x44, slave_data);
953 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400954 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400955 and master timing bits */
956 master_data |= control;
957 master_data |=
958 (timings[pio][0] << 12) |
959 (timings[pio][1] << 8);
960 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200961
962 if (ap->udma_mask) {
963 udma_enable &= ~(1 << devid);
964 pci_write_config_word(dev, master_port, master_data);
965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400967 /* Don't scribble on 0x48 if the controller does not support UDMA */
968 if (ap->udma_mask)
969 pci_write_config_byte(dev, 0x48, udma_enable);
970}
971
972/**
973 * piix_set_dmamode - Initialize host controller PATA DMA timings
974 * @ap: Port whose timings we are configuring
975 * @adev: um
976 *
977 * Set MW/UDMA mode for device, in host controller PCI config space.
978 *
979 * LOCKING:
980 * None (inherited from caller).
981 */
982
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400983static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400984{
985 do_pata_set_dmamode(ap, adev, 0);
986}
987
988/**
989 * ich_set_dmamode - Initialize host controller PATA DMA timings
990 * @ap: Port whose timings we are configuring
991 * @adev: um
992 *
993 * Set MW/UDMA mode for device, in host controller PCI config space.
994 *
995 * LOCKING:
996 * None (inherited from caller).
997 */
998
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400999static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -04001000{
1001 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002}
1003
Tejun Heob8b275e2007-07-10 15:55:43 +09001004#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001005static int piix_broken_suspend(void)
1006{
Jeff Garzik18552562007-10-03 15:15:40 -04001007 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001008 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001009 .ident = "TECRA M3",
1010 .matches = {
1011 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1012 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1013 },
1014 },
1015 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001016 .ident = "TECRA M3",
1017 .matches = {
1018 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1019 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1020 },
1021 },
1022 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001023 .ident = "TECRA M4",
1024 .matches = {
1025 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1026 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1027 },
1028 },
1029 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001030 .ident = "TECRA M5",
1031 .matches = {
1032 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1033 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1034 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001035 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001036 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001037 .ident = "TECRA M6",
1038 .matches = {
1039 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1040 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1041 },
1042 },
1043 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001044 .ident = "TECRA M7",
1045 .matches = {
1046 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1047 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1048 },
1049 },
1050 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001051 .ident = "TECRA A8",
1052 .matches = {
1053 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1054 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1055 },
1056 },
1057 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001058 .ident = "Satellite R20",
1059 .matches = {
1060 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1061 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1062 },
1063 },
1064 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001065 .ident = "Satellite R25",
1066 .matches = {
1067 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1068 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1069 },
1070 },
1071 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001072 .ident = "Satellite U200",
1073 .matches = {
1074 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1075 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1076 },
1077 },
1078 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001079 .ident = "Satellite U200",
1080 .matches = {
1081 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1082 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1083 },
1084 },
1085 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001086 .ident = "Satellite Pro U200",
1087 .matches = {
1088 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1089 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1090 },
1091 },
1092 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001093 .ident = "Satellite U205",
1094 .matches = {
1095 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1096 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1097 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001098 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001099 {
Tejun Heode753e52007-11-12 17:56:24 +09001100 .ident = "SATELLITE U205",
1101 .matches = {
1102 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1103 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1104 },
1105 },
1106 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001107 .ident = "Portege M500",
1108 .matches = {
1109 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1110 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1111 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001112 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001113
1114 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001115 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001116 static const char *oemstrs[] = {
1117 "Tecra M3,",
1118 };
1119 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001120
1121 if (dmi_check_system(sysids))
1122 return 1;
1123
Tejun Heo7abe79c2007-07-27 14:55:07 +09001124 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1125 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1126 return 1;
1127
Tejun Heo8c3832e2007-07-27 14:53:28 +09001128 return 0;
1129}
Tejun Heob8b275e2007-07-10 15:55:43 +09001130
1131static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1132{
1133 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1134 unsigned long flags;
1135 int rc = 0;
1136
1137 rc = ata_host_suspend(host, mesg);
1138 if (rc)
1139 return rc;
1140
1141 /* Some braindamaged ACPI suspend implementations expect the
1142 * controller to be awake on entry; otherwise, it burns cpu
1143 * cycles and power trying to do something to the sleeping
1144 * beauty.
1145 */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001146 if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001147 pci_save_state(pdev);
1148
1149 /* mark its power state as "unknown", since we don't
1150 * know if e.g. the BIOS will change its device state
1151 * when we suspend.
1152 */
1153 if (pdev->current_state == PCI_D0)
1154 pdev->current_state = PCI_UNKNOWN;
1155
1156 /* tell resume that it's waking up from broken suspend */
1157 spin_lock_irqsave(&host->lock, flags);
1158 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1159 spin_unlock_irqrestore(&host->lock, flags);
1160 } else
1161 ata_pci_device_do_suspend(pdev, mesg);
1162
1163 return 0;
1164}
1165
1166static int piix_pci_device_resume(struct pci_dev *pdev)
1167{
1168 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1169 unsigned long flags;
1170 int rc;
1171
1172 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1173 spin_lock_irqsave(&host->lock, flags);
1174 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1175 spin_unlock_irqrestore(&host->lock, flags);
1176
1177 pci_set_power_state(pdev, PCI_D0);
1178 pci_restore_state(pdev);
1179
1180 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001181 * pci_reenable_device() to avoid affecting the enable
1182 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001183 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001184 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001185 if (rc)
1186 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1187 "device after resume (%d)\n", rc);
1188 } else
1189 rc = ata_pci_device_do_resume(pdev);
1190
1191 if (rc == 0)
1192 ata_host_resume(host);
1193
1194 return rc;
1195}
1196#endif
1197
Tejun Heo25f98132008-01-07 19:38:53 +09001198static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1199{
1200 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1201}
1202
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203#define AHCI_PCI_BAR 5
1204#define AHCI_GLOBAL_CTL 0x04
1205#define AHCI_ENABLE (1 << 31)
1206static int piix_disable_ahci(struct pci_dev *pdev)
1207{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001208 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 u32 tmp;
1210 int rc = 0;
1211
1212 /* BUG: pci_enable_device has not yet been called. This
1213 * works because this device is usually set up by BIOS.
1214 */
1215
Jeff Garzik374b1872005-08-30 05:42:52 -04001216 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1217 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001219
Jeff Garzik374b1872005-08-30 05:42:52 -04001220 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 if (!mmio)
1222 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001223
Alan Coxc47a6312007-11-19 14:28:28 +00001224 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 if (tmp & AHCI_ENABLE) {
1226 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001227 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Alan Coxc47a6312007-11-19 14:28:28 +00001229 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 if (tmp & AHCI_ENABLE)
1231 rc = -EIO;
1232 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001233
Jeff Garzik374b1872005-08-30 05:42:52 -04001234 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 return rc;
1236}
1237
1238/**
Alan Coxc621b142005-12-08 19:22:28 +00001239 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001240 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001241 *
Alan Coxc621b142005-12-08 19:22:28 +00001242 * Check for the present of 450NX errata #19 and errata #25. If
1243 * they are found return an error code so we can turn off DMA
1244 */
1245
1246static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1247{
1248 struct pci_dev *pdev = NULL;
1249 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001250 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001251
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001252 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001253 /* Look for 450NX PXB. Check for problem configurations
1254 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001255 pci_read_config_word(pdev, 0x41, &cfg);
1256 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001257 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001258 no_piix_dma = 1;
1259 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001260 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001261 no_piix_dma = 2;
1262 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001263 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001264 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001265 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001266 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1267 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001268}
Alan Coxc621b142005-12-08 19:22:28 +00001269
Jeff Garzikea35d292006-07-11 11:48:50 -04001270static void __devinit piix_init_pcs(struct pci_dev *pdev,
Tejun Heo9dd9c162006-08-22 21:15:58 +09001271 struct ata_port_info *pinfo,
Jeff Garzikea35d292006-07-11 11:48:50 -04001272 const struct piix_map_db *map_db)
1273{
1274 u16 pcs, new_pcs;
1275
1276 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1277
1278 new_pcs = pcs | map_db->port_enable;
1279
1280 if (new_pcs != pcs) {
1281 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1282 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1283 msleep(150);
1284 }
1285}
1286
Tejun Heod33f58b2006-03-01 01:25:39 +09001287static void __devinit piix_init_sata_map(struct pci_dev *pdev,
Tejun Heod96715c2006-06-29 01:58:28 +09001288 struct ata_port_info *pinfo,
1289 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001290{
Tejun Heod96715c2006-06-29 01:58:28 +09001291 struct piix_host_priv *hpriv = pinfo[0].private_data;
Al Virob4482a42007-10-14 19:35:40 +01001292 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001293 int i, invalid_map = 0;
1294 u8 map_value;
1295
1296 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1297
1298 map = map_db->map[map_value & map_db->mask];
1299
1300 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1301 for (i = 0; i < 4; i++) {
1302 switch (map[i]) {
1303 case RV:
1304 invalid_map = 1;
1305 printk(" XX");
1306 break;
1307
1308 case NA:
1309 printk(" --");
1310 break;
1311
1312 case IDE:
1313 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001314 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heof814b752006-08-05 03:59:13 +09001315 pinfo[i / 2].private_data = hpriv;
Tejun Heod33f58b2006-03-01 01:25:39 +09001316 i++;
1317 printk(" IDE IDE");
1318 break;
1319
1320 default:
1321 printk(" P%d", map[i]);
1322 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001323 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001324 break;
1325 }
1326 }
1327 printk(" ]\n");
1328
1329 if (invalid_map)
1330 dev_printk(KERN_ERR, &pdev->dev,
1331 "invalid MAP value %u\n", map_value);
1332
Tejun Heod96715c2006-06-29 01:58:28 +09001333 hpriv->map = map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001334}
1335
Tejun Heo43a98f02007-08-23 10:15:18 +09001336static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
1337{
Jeff Garzik18552562007-10-03 15:15:40 -04001338 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001339 {
1340 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1341 * isn't used to boot the system which
1342 * disables the channel.
1343 */
1344 .ident = "M570U",
1345 .matches = {
1346 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1347 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1348 },
1349 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001350
1351 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001352 };
1353 u32 iocfg;
1354
1355 if (!dmi_check_system(sysids))
1356 return;
1357
1358 /* The datasheet says that bit 18 is NOOP but certain systems
1359 * seem to use it to disable a channel. Clear the bit on the
1360 * affected systems.
1361 */
1362 pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
1363 if (iocfg & (1 << 18)) {
1364 dev_printk(KERN_INFO, &pdev->dev,
1365 "applying IOCFG bit18 quirk\n");
1366 iocfg &= ~(1 << 18);
1367 pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
1368 }
1369}
1370
Alan Coxc621b142005-12-08 19:22:28 +00001371/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 * piix_init_one - Register PIIX ATA PCI device with kernel services
1373 * @pdev: PCI device to register
1374 * @ent: Entry in piix_pci_tbl matching with @pdev
1375 *
1376 * Called from kernel PCI layer. We probe for combined mode (sigh),
1377 * and then hand over control to libata, for it to do the rest.
1378 *
1379 * LOCKING:
1380 * Inherited from PCI layer (may sleep).
1381 *
1382 * RETURNS:
1383 * Zero on success, or -ERRNO value.
1384 */
1385
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001386static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387{
1388 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001389 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001390 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001391 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heod96715c2006-06-29 01:58:28 +09001392 struct piix_host_priv *hpriv;
Jeff Garzikcca39742006-08-24 03:19:22 -04001393 unsigned long port_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
1395 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001396 dev_printk(KERN_DEBUG, &pdev->dev,
1397 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
1399 /* no hotplugging support (FIXME) */
1400 if (!in_module_init)
1401 return -ENODEV;
1402
Tejun Heo24dc5f32007-01-20 16:00:28 +09001403 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001404 if (!hpriv)
1405 return -ENOMEM;
1406
Tejun Heod33f58b2006-03-01 01:25:39 +09001407 port_info[0] = piix_port_info[ent->driver_data];
1408 port_info[1] = piix_port_info[ent->driver_data];
Tejun Heod96715c2006-06-29 01:58:28 +09001409 port_info[0].private_data = hpriv;
1410 port_info[1].private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
Jeff Garzikcca39742006-08-24 03:19:22 -04001412 port_flags = port_info[0].flags;
Tejun Heoff0fc142005-12-18 17:17:07 +09001413
Jeff Garzikcca39742006-08-24 03:19:22 -04001414 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001415 u8 tmp;
1416 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1417 if (tmp == PIIX_AHCI_DEVICE) {
1418 int rc = piix_disable_ahci(pdev);
1419 if (rc)
1420 return rc;
1421 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 }
1423
Tejun Heod33f58b2006-03-01 01:25:39 +09001424 /* Initialize SATA map */
Jeff Garzikcca39742006-08-24 03:19:22 -04001425 if (port_flags & ATA_FLAG_SATA) {
Tejun Heod96715c2006-06-29 01:58:28 +09001426 piix_init_sata_map(pdev, port_info,
1427 piix_map_db_table[ent->driver_data]);
Tejun Heo9dd9c162006-08-22 21:15:58 +09001428 piix_init_pcs(pdev, port_info,
1429 piix_map_db_table[ent->driver_data]);
Jeff Garzikea35d292006-07-11 11:48:50 -04001430 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
Tejun Heo43a98f02007-08-23 10:15:18 +09001432 /* apply IOCFG bit18 quirk */
1433 piix_iocfg_bit18_quirk(pdev);
1434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 /* On ICH5, some BIOSen disable the interrupt using the
1436 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1437 * On ICH6, this bit has the same effect, but only when
1438 * MSI is disabled (and it is disabled, as we don't use
1439 * message-signalled interrupts currently).
1440 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001441 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001442 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443
Alan Coxc621b142005-12-08 19:22:28 +00001444 if (piix_check_450nx_errata(pdev)) {
1445 /* This writes into the master table but it does not
1446 really matter for this errata as we will apply it to
1447 all the PIIX devices on the board */
Tejun Heod33f58b2006-03-01 01:25:39 +09001448 port_info[0].mwdma_mask = 0;
1449 port_info[0].udma_mask = 0;
1450 port_info[1].mwdma_mask = 0;
1451 port_info[1].udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001452 }
Tejun Heo1626aeb2007-05-04 12:43:58 +02001453 return ata_pci_init_one(pdev, ppi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454}
1455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456static int __init piix_init(void)
1457{
1458 int rc;
1459
Pavel Roskinb7887192006-08-10 18:13:18 +09001460 DPRINTK("pci_register_driver\n");
1461 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 if (rc)
1463 return rc;
1464
1465 in_module_init = 0;
1466
1467 DPRINTK("done\n");
1468 return 0;
1469}
1470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471static void __exit piix_exit(void)
1472{
1473 pci_unregister_driver(&piix_pci_driver);
1474}
1475
1476module_init(piix_init);
1477module_exit(piix_exit);