blob: 3b8037441a99dd8e52bec5cc128315352a83cbc1 [file] [log] [blame]
Olav Haugana2eee312012-12-04 12:52:02 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Patrick Dalyfc479532013-02-05 11:57:18 -080022#include <linux/regulator/consumer.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070023
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -070027#include <mach/clock-generic.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070028
29#include "clock-local2.h"
30#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070031#include "clock-rpm.h"
32#include "clock-voter.h"
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -070033#include "clock-mdss-8974.h"
Matt Wagantall33d01f52012-02-23 23:27:44 -080034#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070035
36enum {
37 GCC_BASE,
38 MMSS_BASE,
39 LPASS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070040 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070041 N_BASES,
42};
43
44static void __iomem *virt_bases[N_BASES];
45
46#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
47#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
48#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
Junjie Wu5e905ea2013-06-07 15:47:20 -070069#define GPLL4_MODE_REG 0x1DC0
70#define GPLL4_L_REG 0x1DC4
71#define GPLL4_M_REG 0x1DC8
72#define GPLL4_N_REG 0x1DCC
73#define GPLL4_USER_CTL_REG 0x1DD0
74#define GPLL4_CONFIG_CTL_REG 0x1DD4
75#define GPLL4_TEST_CTL_REG 0x1DD8
76#define GPLL4_STATUS_REG 0x1DDC
77
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070078#define MMPLL0_MODE_REG 0x0000
79#define MMPLL0_L_REG 0x0004
80#define MMPLL0_M_REG 0x0008
81#define MMPLL0_N_REG 0x000C
82#define MMPLL0_USER_CTL_REG 0x0010
83#define MMPLL0_CONFIG_CTL_REG 0x0014
84#define MMPLL0_TEST_CTL_REG 0x0018
85#define MMPLL0_STATUS_REG 0x001C
86
87#define MMPLL1_MODE_REG 0x0040
88#define MMPLL1_L_REG 0x0044
89#define MMPLL1_M_REG 0x0048
90#define MMPLL1_N_REG 0x004C
91#define MMPLL1_USER_CTL_REG 0x0050
92#define MMPLL1_CONFIG_CTL_REG 0x0054
93#define MMPLL1_TEST_CTL_REG 0x0058
94#define MMPLL1_STATUS_REG 0x005C
95
96#define MMPLL3_MODE_REG 0x0080
97#define MMPLL3_L_REG 0x0084
98#define MMPLL3_M_REG 0x0088
99#define MMPLL3_N_REG 0x008C
100#define MMPLL3_USER_CTL_REG 0x0090
101#define MMPLL3_CONFIG_CTL_REG 0x0094
102#define MMPLL3_TEST_CTL_REG 0x0098
103#define MMPLL3_STATUS_REG 0x009C
104
105#define LPAPLL_MODE_REG 0x0000
106#define LPAPLL_L_REG 0x0004
107#define LPAPLL_M_REG 0x0008
108#define LPAPLL_N_REG 0x000C
109#define LPAPLL_USER_CTL_REG 0x0010
110#define LPAPLL_CONFIG_CTL_REG 0x0014
111#define LPAPLL_TEST_CTL_REG 0x0018
112#define LPAPLL_STATUS_REG 0x001C
113
114#define GCC_DEBUG_CLK_CTL_REG 0x1880
115#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
116#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
117#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700118#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define APCS_GPLL_ENA_VOTE_REG 0x1480
120#define MMSS_PLL_VOTE_APCS_REG 0x0100
121#define MMSS_DEBUG_CLK_CTL_REG 0x0900
122#define LPASS_DEBUG_CLK_CTL_REG 0x29000
123#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
124
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700125#define GLB_CLK_DIAG_REG 0x001C
Matt Wagantall0976c4c2013-02-07 17:12:43 -0800126#define L2_CBCR_REG 0x004C
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700127
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700128#define USB30_MASTER_CMD_RCGR 0x03D4
129#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
130#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
131#define USB_HSIC_CMD_RCGR 0x0440
132#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
133#define USB_HS_SYSTEM_CMD_RCGR 0x0490
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -0700134#define SYS_NOC_USB3_AXI_CBCR 0x0108
135#define USB30_SLEEP_CBCR 0x03CC
136#define USB2A_PHY_SLEEP_CBCR 0x04AC
137#define USB2B_PHY_SLEEP_CBCR 0x04B4
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700138#define SDCC1_APPS_CMD_RCGR 0x04D0
139#define SDCC2_APPS_CMD_RCGR 0x0510
140#define SDCC3_APPS_CMD_RCGR 0x0550
141#define SDCC4_APPS_CMD_RCGR 0x0590
142#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800143#define BLSP1_QUP1_I2C_APPS_CMD_RCGR 0x0660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700144#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
145#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800146#define BLSP1_QUP2_I2C_APPS_CMD_RCGR 0x06E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700147#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
148#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800149#define BLSP1_QUP3_I2C_APPS_CMD_RCGR 0x0760
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700150#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
151#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800152#define BLSP1_QUP4_I2C_APPS_CMD_RCGR 0x07E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700153#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
154#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800155#define BLSP1_QUP5_I2C_APPS_CMD_RCGR 0x0860
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700156#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
157#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800158#define BLSP1_QUP6_I2C_APPS_CMD_RCGR 0x08E0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700159#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
160#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800161#define BLSP2_QUP1_I2C_APPS_CMD_RCGR 0x09A0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700162#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
163#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800164#define BLSP2_QUP2_I2C_APPS_CMD_RCGR 0x0A20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700165#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
166#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800167#define BLSP2_QUP3_I2C_APPS_CMD_RCGR 0x0AA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700168#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
169#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800170#define BLSP2_QUP4_I2C_APPS_CMD_RCGR 0x0B20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700171#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
172#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800173#define BLSP2_QUP5_I2C_APPS_CMD_RCGR 0x0BA0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700174#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
175#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800176#define BLSP2_QUP6_I2C_APPS_CMD_RCGR 0x0C20
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700177#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
178#define PDM2_CMD_RCGR 0x0CD0
179#define TSIF_REF_CMD_RCGR 0x0D90
180#define CE1_CMD_RCGR 0x1050
181#define CE2_CMD_RCGR 0x1090
182#define GP1_CMD_RCGR 0x1904
183#define GP2_CMD_RCGR 0x1944
184#define GP3_CMD_RCGR 0x1984
185#define LPAIF_SPKR_CMD_RCGR 0xA000
186#define LPAIF_PRI_CMD_RCGR 0xB000
187#define LPAIF_SEC_CMD_RCGR 0xC000
188#define LPAIF_TER_CMD_RCGR 0xD000
189#define LPAIF_QUAD_CMD_RCGR 0xE000
190#define LPAIF_PCM0_CMD_RCGR 0xF000
191#define LPAIF_PCM1_CMD_RCGR 0x10000
192#define RESAMPLER_CMD_RCGR 0x11000
193#define SLIMBUS_CMD_RCGR 0x12000
194#define LPAIF_PCMOE_CMD_RCGR 0x13000
195#define AHBFABRIC_CMD_RCGR 0x18000
196#define VCODEC0_CMD_RCGR 0x1000
197#define PCLK0_CMD_RCGR 0x2000
198#define PCLK1_CMD_RCGR 0x2020
199#define MDP_CMD_RCGR 0x2040
200#define EXTPCLK_CMD_RCGR 0x2060
201#define VSYNC_CMD_RCGR 0x2080
202#define EDPPIXEL_CMD_RCGR 0x20A0
203#define EDPLINK_CMD_RCGR 0x20C0
204#define EDPAUX_CMD_RCGR 0x20E0
205#define HDMI_CMD_RCGR 0x2100
206#define BYTE0_CMD_RCGR 0x2120
207#define BYTE1_CMD_RCGR 0x2140
208#define ESC0_CMD_RCGR 0x2160
209#define ESC1_CMD_RCGR 0x2180
210#define CSI0PHYTIMER_CMD_RCGR 0x3000
211#define CSI1PHYTIMER_CMD_RCGR 0x3030
212#define CSI2PHYTIMER_CMD_RCGR 0x3060
213#define CSI0_CMD_RCGR 0x3090
214#define CSI1_CMD_RCGR 0x3100
215#define CSI2_CMD_RCGR 0x3160
216#define CSI3_CMD_RCGR 0x31C0
217#define CCI_CMD_RCGR 0x3300
218#define MCLK0_CMD_RCGR 0x3360
219#define MCLK1_CMD_RCGR 0x3390
220#define MCLK2_CMD_RCGR 0x33C0
221#define MCLK3_CMD_RCGR 0x33F0
222#define MMSS_GP0_CMD_RCGR 0x3420
223#define MMSS_GP1_CMD_RCGR 0x3450
224#define JPEG0_CMD_RCGR 0x3500
225#define JPEG1_CMD_RCGR 0x3520
226#define JPEG2_CMD_RCGR 0x3540
227#define VFE0_CMD_RCGR 0x3600
228#define VFE1_CMD_RCGR 0x3620
229#define CPP_CMD_RCGR 0x3640
230#define GFX3D_CMD_RCGR 0x4000
231#define RBCPR_CMD_RCGR 0x4060
232#define AHB_CMD_RCGR 0x5000
233#define AXI_CMD_RCGR 0x5040
234#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700235#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700236
237#define MMSS_BCR 0x0240
238#define USB_30_BCR 0x03C0
239#define USB3_PHY_BCR 0x03FC
240#define USB_HS_HSIC_BCR 0x0400
241#define USB_HS_BCR 0x0480
242#define SDCC1_BCR 0x04C0
243#define SDCC2_BCR 0x0500
244#define SDCC3_BCR 0x0540
245#define SDCC4_BCR 0x0580
246#define BLSP1_BCR 0x05C0
247#define BLSP1_QUP1_BCR 0x0640
248#define BLSP1_UART1_BCR 0x0680
249#define BLSP1_QUP2_BCR 0x06C0
250#define BLSP1_UART2_BCR 0x0700
251#define BLSP1_QUP3_BCR 0x0740
252#define BLSP1_UART3_BCR 0x0780
253#define BLSP1_QUP4_BCR 0x07C0
254#define BLSP1_UART4_BCR 0x0800
255#define BLSP1_QUP5_BCR 0x0840
256#define BLSP1_UART5_BCR 0x0880
257#define BLSP1_QUP6_BCR 0x08C0
258#define BLSP1_UART6_BCR 0x0900
259#define BLSP2_BCR 0x0940
260#define BLSP2_QUP1_BCR 0x0980
261#define BLSP2_UART1_BCR 0x09C0
262#define BLSP2_QUP2_BCR 0x0A00
263#define BLSP2_UART2_BCR 0x0A40
264#define BLSP2_QUP3_BCR 0x0A80
265#define BLSP2_UART3_BCR 0x0AC0
266#define BLSP2_QUP4_BCR 0x0B00
267#define BLSP2_UART4_BCR 0x0B40
268#define BLSP2_QUP5_BCR 0x0B80
269#define BLSP2_UART5_BCR 0x0BC0
270#define BLSP2_QUP6_BCR 0x0C00
271#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700272#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700273#define PDM_BCR 0x0CC0
274#define PRNG_BCR 0x0D00
275#define BAM_DMA_BCR 0x0D40
276#define TSIF_BCR 0x0D80
277#define CE1_BCR 0x1040
278#define CE2_BCR 0x1080
279#define AUDIO_CORE_BCR 0x4000
280#define VENUS0_BCR 0x1020
281#define MDSS_BCR 0x2300
282#define CAMSS_PHY0_BCR 0x3020
283#define CAMSS_PHY1_BCR 0x3050
284#define CAMSS_PHY2_BCR 0x3080
285#define CAMSS_CSI0_BCR 0x30B0
286#define CAMSS_CSI0PHY_BCR 0x30C0
287#define CAMSS_CSI0RDI_BCR 0x30D0
288#define CAMSS_CSI0PIX_BCR 0x30E0
289#define CAMSS_CSI1_BCR 0x3120
290#define CAMSS_CSI1PHY_BCR 0x3130
291#define CAMSS_CSI1RDI_BCR 0x3140
292#define CAMSS_CSI1PIX_BCR 0x3150
293#define CAMSS_CSI2_BCR 0x3180
294#define CAMSS_CSI2PHY_BCR 0x3190
295#define CAMSS_CSI2RDI_BCR 0x31A0
296#define CAMSS_CSI2PIX_BCR 0x31B0
297#define CAMSS_CSI3_BCR 0x31E0
298#define CAMSS_CSI3PHY_BCR 0x31F0
299#define CAMSS_CSI3RDI_BCR 0x3200
300#define CAMSS_CSI3PIX_BCR 0x3210
301#define CAMSS_ISPIF_BCR 0x3220
302#define CAMSS_CCI_BCR 0x3340
303#define CAMSS_MCLK0_BCR 0x3380
304#define CAMSS_MCLK1_BCR 0x33B0
305#define CAMSS_MCLK2_BCR 0x33E0
306#define CAMSS_MCLK3_BCR 0x3410
307#define CAMSS_GP0_BCR 0x3440
308#define CAMSS_GP1_BCR 0x3470
309#define CAMSS_TOP_BCR 0x3480
310#define CAMSS_MICRO_BCR 0x3490
311#define CAMSS_JPEG_BCR 0x35A0
312#define CAMSS_VFE_BCR 0x36A0
313#define CAMSS_CSI_VFE0_BCR 0x3700
314#define CAMSS_CSI_VFE1_BCR 0x3710
315#define OCMEMNOC_BCR 0x50B0
316#define MMSSNOCAHB_BCR 0x5020
317#define MMSSNOCAXI_BCR 0x5060
318#define OXILI_GFX3D_CBCR 0x4028
319#define OXILICX_AHB_CBCR 0x403C
320#define OXILICX_AXI_CBCR 0x4038
321#define OXILI_BCR 0x4020
322#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700323#define LPASS_Q6SS_BCR 0x6000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700324
325#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
326#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
327#define MMSS_NOC_CFG_AHB_CBCR 0x024C
328
329#define USB30_MASTER_CBCR 0x03C8
330#define USB30_MOCK_UTMI_CBCR 0x03D0
331#define USB_HSIC_AHB_CBCR 0x0408
332#define USB_HSIC_SYSTEM_CBCR 0x040C
333#define USB_HSIC_CBCR 0x0410
334#define USB_HSIC_IO_CAL_CBCR 0x0414
335#define USB_HS_SYSTEM_CBCR 0x0484
336#define USB_HS_AHB_CBCR 0x0488
337#define SDCC1_APPS_CBCR 0x04C4
338#define SDCC1_AHB_CBCR 0x04C8
Junjie Wu2d6fd552013-06-28 12:33:48 -0700339#define SDCC1_CDCCAL_SLEEP_CBCR 0x04E4
340#define SDCC1_CDCCAL_FF_CBCR 0x04E8
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700341#define SDCC2_APPS_CBCR 0x0504
342#define SDCC2_AHB_CBCR 0x0508
343#define SDCC3_APPS_CBCR 0x0544
344#define SDCC3_AHB_CBCR 0x0548
345#define SDCC4_APPS_CBCR 0x0584
346#define SDCC4_AHB_CBCR 0x0588
347#define BLSP1_AHB_CBCR 0x05C4
348#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
349#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
350#define BLSP1_UART1_APPS_CBCR 0x0684
351#define BLSP1_UART1_SIM_CBCR 0x0688
352#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
353#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
354#define BLSP1_UART2_APPS_CBCR 0x0704
355#define BLSP1_UART2_SIM_CBCR 0x0708
356#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
357#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
358#define BLSP1_UART3_APPS_CBCR 0x0784
359#define BLSP1_UART3_SIM_CBCR 0x0788
360#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
361#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
362#define BLSP1_UART4_APPS_CBCR 0x0804
363#define BLSP1_UART4_SIM_CBCR 0x0808
364#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
365#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
366#define BLSP1_UART5_APPS_CBCR 0x0884
367#define BLSP1_UART5_SIM_CBCR 0x0888
368#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
369#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
370#define BLSP1_UART6_APPS_CBCR 0x0904
371#define BLSP1_UART6_SIM_CBCR 0x0908
372#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700373#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700374#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
375#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
376#define BLSP2_UART1_APPS_CBCR 0x09C4
377#define BLSP2_UART1_SIM_CBCR 0x09C8
378#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
379#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
380#define BLSP2_UART2_APPS_CBCR 0x0A44
381#define BLSP2_UART2_SIM_CBCR 0x0A48
382#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
383#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
384#define BLSP2_UART3_APPS_CBCR 0x0AC4
385#define BLSP2_UART3_SIM_CBCR 0x0AC8
386#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
387#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
388#define BLSP2_UART4_APPS_CBCR 0x0B44
389#define BLSP2_UART4_SIM_CBCR 0x0B48
390#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
391#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
392#define BLSP2_UART5_APPS_CBCR 0x0BC4
393#define BLSP2_UART5_SIM_CBCR 0x0BC8
394#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
395#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
396#define BLSP2_UART6_APPS_CBCR 0x0C44
397#define BLSP2_UART6_SIM_CBCR 0x0C48
398#define PDM_AHB_CBCR 0x0CC4
399#define PDM_XO4_CBCR 0x0CC8
400#define PDM2_CBCR 0x0CCC
401#define PRNG_AHB_CBCR 0x0D04
402#define BAM_DMA_AHB_CBCR 0x0D44
403#define TSIF_AHB_CBCR 0x0D84
404#define TSIF_REF_CBCR 0x0D88
405#define MSG_RAM_AHB_CBCR 0x0E44
406#define CE1_CBCR 0x1044
407#define CE1_AXI_CBCR 0x1048
408#define CE1_AHB_CBCR 0x104C
409#define CE2_CBCR 0x1084
410#define CE2_AXI_CBCR 0x1088
411#define CE2_AHB_CBCR 0x108C
412#define GCC_AHB_CBCR 0x10C0
413#define GP1_CBCR 0x1900
414#define GP2_CBCR 0x1940
415#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700416#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700417#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700418#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
419#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
420#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
421#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
422#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
423#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
424#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
425#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
426#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
427#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
428#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
429#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
430#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
431#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
432#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
433#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
434#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
435#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
436#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
437#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
438#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
439#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
440#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
441#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
442#define VENUS0_VCODEC0_CBCR 0x1028
443#define VENUS0_AHB_CBCR 0x1030
444#define VENUS0_AXI_CBCR 0x1034
445#define VENUS0_OCMEMNOC_CBCR 0x1038
446#define MDSS_AHB_CBCR 0x2308
447#define MDSS_HDMI_AHB_CBCR 0x230C
448#define MDSS_AXI_CBCR 0x2310
449#define MDSS_PCLK0_CBCR 0x2314
450#define MDSS_PCLK1_CBCR 0x2318
451#define MDSS_MDP_CBCR 0x231C
452#define MDSS_MDP_LUT_CBCR 0x2320
453#define MDSS_EXTPCLK_CBCR 0x2324
454#define MDSS_VSYNC_CBCR 0x2328
455#define MDSS_EDPPIXEL_CBCR 0x232C
456#define MDSS_EDPLINK_CBCR 0x2330
457#define MDSS_EDPAUX_CBCR 0x2334
458#define MDSS_HDMI_CBCR 0x2338
459#define MDSS_BYTE0_CBCR 0x233C
460#define MDSS_BYTE1_CBCR 0x2340
461#define MDSS_ESC0_CBCR 0x2344
462#define MDSS_ESC1_CBCR 0x2348
463#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
464#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
465#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
466#define CAMSS_CSI0_CBCR 0x30B4
467#define CAMSS_CSI0_AHB_CBCR 0x30BC
468#define CAMSS_CSI0PHY_CBCR 0x30C4
469#define CAMSS_CSI0RDI_CBCR 0x30D4
470#define CAMSS_CSI0PIX_CBCR 0x30E4
471#define CAMSS_CSI1_CBCR 0x3124
472#define CAMSS_CSI1_AHB_CBCR 0x3128
473#define CAMSS_CSI1PHY_CBCR 0x3134
474#define CAMSS_CSI1RDI_CBCR 0x3144
475#define CAMSS_CSI1PIX_CBCR 0x3154
476#define CAMSS_CSI2_CBCR 0x3184
477#define CAMSS_CSI2_AHB_CBCR 0x3188
478#define CAMSS_CSI2PHY_CBCR 0x3194
479#define CAMSS_CSI2RDI_CBCR 0x31A4
480#define CAMSS_CSI2PIX_CBCR 0x31B4
481#define CAMSS_CSI3_CBCR 0x31E4
482#define CAMSS_CSI3_AHB_CBCR 0x31E8
483#define CAMSS_CSI3PHY_CBCR 0x31F4
484#define CAMSS_CSI3RDI_CBCR 0x3204
485#define CAMSS_CSI3PIX_CBCR 0x3214
486#define CAMSS_ISPIF_AHB_CBCR 0x3224
487#define CAMSS_CCI_CCI_CBCR 0x3344
488#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
489#define CAMSS_MCLK0_CBCR 0x3384
490#define CAMSS_MCLK1_CBCR 0x33B4
491#define CAMSS_MCLK2_CBCR 0x33E4
492#define CAMSS_MCLK3_CBCR 0x3414
493#define CAMSS_GP0_CBCR 0x3444
494#define CAMSS_GP1_CBCR 0x3474
495#define CAMSS_TOP_AHB_CBCR 0x3484
496#define CAMSS_MICRO_AHB_CBCR 0x3494
497#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
498#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
499#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
500#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
501#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
502#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
503#define CAMSS_VFE_VFE0_CBCR 0x36A8
504#define CAMSS_VFE_VFE1_CBCR 0x36AC
505#define CAMSS_VFE_CPP_CBCR 0x36B0
506#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
507#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
508#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
509#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
510#define CAMSS_CSI_VFE0_CBCR 0x3704
511#define CAMSS_CSI_VFE1_CBCR 0x3714
512#define MMSS_MMSSNOC_AXI_CBCR 0x506C
513#define MMSS_MMSSNOC_AHB_CBCR 0x5024
514#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
515#define MMSS_MISC_AHB_CBCR 0x502C
516#define MMSS_S0_AXI_CBCR 0x5064
517#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700518#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
519#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700520#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700521#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutla97ac3342012-08-21 12:55:13 -0700522#define AUDIO_WRAPPER_BR_CBCR 0x24000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700523#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700524#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525
526#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
527#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
528
529/* Mux source select values */
530#define cxo_source_val 0
531#define gpll0_source_val 1
532#define gpll1_source_val 2
Junjie Wu5e905ea2013-06-07 15:47:20 -0700533#define gpll4_source_val 5
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700534#define gnd_source_val 5
535#define mmpll0_mm_source_val 1
536#define mmpll1_mm_source_val 2
537#define mmpll3_mm_source_val 3
538#define gpll0_mm_source_val 5
539#define cxo_mm_source_val 0
540#define mm_gnd_source_val 6
541#define gpll1_hsic_source_val 4
542#define cxo_lpass_source_val 0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543#define gpll0_lpass_source_val 5
544#define edppll_270_mm_source_val 4
545#define edppll_350_mm_source_val 4
546#define dsipll_750_mm_source_val 1
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -0700547#define dsipll0_byte_mm_source_val 1
548#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700549#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700550
Vikram Mulukutlad3dca652012-11-19 11:04:13 -0800551#define F_GCC_GND \
552 { \
553 .freq_hz = 0, \
554 .m_val = 0, \
555 .n_val = 0, \
556 .div_src_val = BVAL(4, 0, 1) | BVAL(10, 8, gnd_source_val), \
557 }
558
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559#define F(f, s, div, m, n) \
560 { \
561 .freq_hz = (f), \
562 .src_clk = &s##_clk_src.c, \
563 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700564 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700565 .d_val = ~(n),\
566 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
567 | BVAL(10, 8, s##_source_val), \
568 }
569
570#define F_MM(f, s, div, m, n) \
571 { \
572 .freq_hz = (f), \
573 .src_clk = &s##_clk_src.c, \
574 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700575 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700576 .d_val = ~(n),\
577 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
578 | BVAL(10, 8, s##_mm_source_val), \
579 }
580
Vikram Mulukutla86b76342012-08-15 16:22:09 -0700581#define F_HDMI(f, s, div, m, n) \
582 { \
583 .freq_hz = (f), \
584 .src_clk = &s##_clk_src, \
585 .m_val = (m), \
586 .n_val = ~((n)-(m)) * !!(n), \
587 .d_val = ~(n),\
588 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
589 | BVAL(10, 8, s##_mm_source_val), \
590 }
591
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700592#define F_MDSS(f, s, div, m, n) \
593 { \
594 .freq_hz = (f), \
595 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700596 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597 .d_val = ~(n),\
598 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
599 | BVAL(10, 8, s##_mm_source_val), \
600 }
601
602#define F_HSIC(f, s, div, m, n) \
603 { \
604 .freq_hz = (f), \
605 .src_clk = &s##_clk_src.c, \
606 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700607 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608 .d_val = ~(n),\
609 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
610 | BVAL(10, 8, s##_hsic_source_val), \
611 }
612
613#define F_LPASS(f, s, div, m, n) \
614 { \
615 .freq_hz = (f), \
616 .src_clk = &s##_clk_src.c, \
617 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700618 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619 .d_val = ~(n),\
620 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
621 | BVAL(10, 8, s##_lpass_source_val), \
622 }
623
624#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700625 .vdd_class = &vdd_dig, \
626 .fmax = (unsigned long[VDD_DIG_NUM]) { \
627 [VDD_DIG_##l1] = (f1), \
628 }, \
629 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700631 .vdd_class = &vdd_dig, \
632 .fmax = (unsigned long[VDD_DIG_NUM]) { \
633 [VDD_DIG_##l1] = (f1), \
634 [VDD_DIG_##l2] = (f2), \
635 }, \
636 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700637#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan55e959d2012-10-15 22:16:04 -0700638 .vdd_class = &vdd_dig, \
639 .fmax = (unsigned long[VDD_DIG_NUM]) { \
640 [VDD_DIG_##l1] = (f1), \
641 [VDD_DIG_##l2] = (f2), \
642 [VDD_DIG_##l3] = (f3), \
643 }, \
644 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700645
646enum vdd_dig_levels {
647 VDD_DIG_NONE,
648 VDD_DIG_LOW,
649 VDD_DIG_NOMINAL,
Saravana Kannan55e959d2012-10-15 22:16:04 -0700650 VDD_DIG_HIGH,
651 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700652};
653
Junjie Wubb5a79e2013-05-15 13:12:39 -0700654static int vdd_corner[] = {
655 RPM_REGULATOR_CORNER_NONE, /* VDD_DIG_NONE */
656 RPM_REGULATOR_CORNER_SVS_SOC, /* VDD_DIG_LOW */
657 RPM_REGULATOR_CORNER_NORMAL, /* VDD_DIG_NOMINAL */
658 RPM_REGULATOR_CORNER_SUPER_TURBO, /* VDD_DIG_HIGH */
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700659};
660
Patrick Daly653c0b52013-04-16 17:18:28 -0700661static DEFINE_VDD_REGULATORS(vdd_dig, VDD_DIG_NUM, 1, vdd_corner, NULL);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700662
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700663#define RPM_MISC_CLK_TYPE 0x306b6c63
664#define RPM_BUS_CLK_TYPE 0x316b6c63
665#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700666
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700667#define RPM_SMD_KEY_ENABLE 0x62616E45
668
669#define CXO_ID 0x0
670#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700671
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700672#define PNOC_ID 0x0
673#define SNOC_ID 0x1
674#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700675#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700676
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700677#define BIMC_ID 0x0
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700678#define OXILI_ID 0x1
679#define OCMEM_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700680
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700681#define D0_ID 1
682#define D1_ID 2
Vikram Mulukutlab5a70392013-01-07 11:53:43 -0800683#define A0_ID 4
684#define A1_ID 5
685#define A2_ID 6
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700686#define DIFF_CLK_ID 7
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800687#define DIV_CLK1_ID 11
688#define DIV_CLK2_ID 12
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700689
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700690DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
691DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
692DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700693DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
694 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700695
696DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
697DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
698 NULL);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700699DEFINE_CLK_RPM_SMD(gfx3d_clk_src, gfx3d_a_clk_src, RPM_MEM_CLK_TYPE, OXILI_ID,
700 NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700701
702DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
703 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700704DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700705
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700706DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
707DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
708DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
709DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
710DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -0800711DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk1, div_a_clk1, DIV_CLK1_ID);
712DEFINE_CLK_RPM_SMD_XO_BUFFER(div_clk2, div_a_clk2, DIV_CLK2_ID);
Vikram Mulukutla02ea7112012-08-29 12:06:11 -0700713DEFINE_CLK_RPM_SMD_XO_BUFFER(diff_clk, diff_a_clk, DIFF_CLK_ID);
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700714
715DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
716DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
717DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
718DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
719DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
720
Vikram Mulukutlaff4df612013-06-25 17:29:56 -0700721static unsigned int soft_vote_gpll0;
722
723static struct pll_vote_clk gpll0_ao_clk_src = {
724 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
725 .en_mask = BIT(0),
726 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
727 .status_mask = BIT(17),
728 .soft_vote = &soft_vote_gpll0,
729 .soft_vote_mask = PLL_SOFT_VOTE_ACPU,
730 .base = &virt_bases[GCC_BASE],
731 .c = {
732 .parent = &cxo_a_clk_src.c,
733 .rate = 600000000,
734 .dbg_name = "gpll0_ao_clk_src",
735 .ops = &clk_ops_pll_acpu_vote,
736 CLK_INIT(gpll0_ao_clk_src.c),
737 },
738};
739
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700740static struct pll_vote_clk gpll0_clk_src = {
741 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Tianyi Gou41c1a502013-03-21 10:50:55 -0700742 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700743 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
744 .status_mask = BIT(17),
Vikram Mulukutlaff4df612013-06-25 17:29:56 -0700745 .soft_vote = &soft_vote_gpll0,
746 .soft_vote_mask = PLL_SOFT_VOTE_PRIMARY,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700747 .base = &virt_bases[GCC_BASE],
748 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700749 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700750 .rate = 600000000,
751 .dbg_name = "gpll0_clk_src",
Vikram Mulukutlaff4df612013-06-25 17:29:56 -0700752 .ops = &clk_ops_pll_acpu_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700753 CLK_INIT(gpll0_clk_src.c),
754 },
755};
756
757static struct pll_vote_clk gpll1_clk_src = {
758 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
759 .en_mask = BIT(1),
760 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
761 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700762 .base = &virt_bases[GCC_BASE],
763 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700764 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700765 .rate = 480000000,
766 .dbg_name = "gpll1_clk_src",
767 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700768 CLK_INIT(gpll1_clk_src.c),
769 },
770};
771
Junjie Wu5e905ea2013-06-07 15:47:20 -0700772static struct pll_vote_clk gpll4_clk_src = {
773 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
774 .en_mask = BIT(4),
775 .status_reg = (void __iomem *)GPLL4_STATUS_REG,
776 .status_mask = BIT(17),
777 .base = &virt_bases[GCC_BASE],
778 .c = {
779 .parent = &cxo_clk_src.c,
780 .rate = 800000000,
781 .dbg_name = "gpll4_clk_src",
782 .ops = &clk_ops_pll_vote,
783 CLK_INIT(gpll4_clk_src.c),
784 },
785};
786
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700787static struct pll_vote_clk mmpll0_clk_src = {
788 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
789 .en_mask = BIT(0),
790 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
791 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700792 .base = &virt_bases[MMSS_BASE],
793 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700794 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700795 .dbg_name = "mmpll0_clk_src",
796 .rate = 800000000,
797 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700798 CLK_INIT(mmpll0_clk_src.c),
799 },
800};
801
802static struct pll_vote_clk mmpll1_clk_src = {
803 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
804 .en_mask = BIT(1),
805 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
806 .status_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700807 .base = &virt_bases[MMSS_BASE],
808 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700809 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700810 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700811 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700812 .ops = &clk_ops_pll_vote,
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800813 /* May be reassigned at runtime; alloc memory at compile time */
814 VDD_DIG_FMAX_MAP1(LOW, 846000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700815 CLK_INIT(mmpll1_clk_src.c),
816 },
817};
818
819static struct pll_clk mmpll3_clk_src = {
820 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
821 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700822 .base = &virt_bases[MMSS_BASE],
823 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -0700824 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700825 .dbg_name = "mmpll3_clk_src",
Vikram Mulukutla293c4692013-01-03 15:09:47 -0800826 .rate = 820000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700827 .ops = &clk_ops_local_pll,
828 CLK_INIT(mmpll3_clk_src.c),
829 },
830};
831
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700832static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
833static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
834static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
835static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
836static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
837static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
838
839static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
840static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
841static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla1e6127d2012-08-21 21:05:24 -0700842static DEFINE_CLK_VOTER(oxili_gfx3d_clk_src, &gfx3d_clk_src.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700843static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
844static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700845static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700846
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -0700847static DEFINE_CLK_VOTER(pnoc_keepalive_a_clk, &pnoc_a_clk.c, LONG_MAX);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700848static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700849
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800850static DEFINE_CLK_BRANCH_VOTER(cxo_otg_clk, &cxo_clk_src.c);
851static DEFINE_CLK_BRANCH_VOTER(cxo_pil_lpass_clk, &cxo_clk_src.c);
852static DEFINE_CLK_BRANCH_VOTER(cxo_pil_mss_clk, &cxo_clk_src.c);
853static DEFINE_CLK_BRANCH_VOTER(cxo_wlan_clk, &cxo_clk_src.c);
854static DEFINE_CLK_BRANCH_VOTER(cxo_pil_pronto_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530855static DEFINE_CLK_BRANCH_VOTER(cxo_dwc3_clk, &cxo_clk_src.c);
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +0530856static DEFINE_CLK_BRANCH_VOTER(cxo_ehci_host_clk, &cxo_clk_src.c);
Vikram Mulukutlaae4ae302013-04-24 12:00:28 -0700857static DEFINE_CLK_BRANCH_VOTER(cxo_lpm_clk, &cxo_clk_src.c);
Vikram Mulukutla510f7492013-02-04 11:59:52 -0800858
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700859static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
860 F(125000000, gpll0, 1, 5, 24),
861 F_END
862};
863
864static struct rcg_clk usb30_master_clk_src = {
865 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
866 .set_rate = set_rate_mnd,
867 .freq_tbl = ftbl_gcc_usb30_master_clk,
868 .current_freq = &rcg_dummy_freq,
869 .base = &virt_bases[GCC_BASE],
870 .c = {
871 .dbg_name = "usb30_master_clk_src",
872 .ops = &clk_ops_rcg_mnd,
873 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
874 CLK_INIT(usb30_master_clk_src.c),
875 },
876};
877
878static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
879 F( 960000, cxo, 10, 1, 2),
880 F( 4800000, cxo, 4, 0, 0),
881 F( 9600000, cxo, 2, 0, 0),
882 F(15000000, gpll0, 10, 1, 4),
883 F(19200000, cxo, 1, 0, 0),
884 F(25000000, gpll0, 12, 1, 2),
885 F(50000000, gpll0, 12, 0, 0),
886 F_END
887};
888
889static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
890 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
891 .set_rate = set_rate_mnd,
892 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
893 .current_freq = &rcg_dummy_freq,
894 .base = &virt_bases[GCC_BASE],
895 .c = {
896 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
897 .ops = &clk_ops_rcg_mnd,
898 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
899 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
900 },
901};
902
903static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
904 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
905 .set_rate = set_rate_mnd,
906 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
907 .current_freq = &rcg_dummy_freq,
908 .base = &virt_bases[GCC_BASE],
909 .c = {
910 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
911 .ops = &clk_ops_rcg_mnd,
912 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
913 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
914 },
915};
916
917static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
918 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
919 .set_rate = set_rate_mnd,
920 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
921 .current_freq = &rcg_dummy_freq,
922 .base = &virt_bases[GCC_BASE],
923 .c = {
924 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
925 .ops = &clk_ops_rcg_mnd,
926 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
927 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
928 },
929};
930
931static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
932 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
933 .set_rate = set_rate_mnd,
934 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
935 .current_freq = &rcg_dummy_freq,
936 .base = &virt_bases[GCC_BASE],
937 .c = {
938 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
939 .ops = &clk_ops_rcg_mnd,
940 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
941 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
942 },
943};
944
945static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
946 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
947 .set_rate = set_rate_mnd,
948 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
949 .current_freq = &rcg_dummy_freq,
950 .base = &virt_bases[GCC_BASE],
951 .c = {
952 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
953 .ops = &clk_ops_rcg_mnd,
954 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
955 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
956 },
957};
958
959static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
960 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
961 .set_rate = set_rate_mnd,
962 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
963 .current_freq = &rcg_dummy_freq,
964 .base = &virt_bases[GCC_BASE],
965 .c = {
966 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
967 .ops = &clk_ops_rcg_mnd,
968 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
969 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
970 },
971};
972
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800973static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
Vikram Mulukutla49bce0a22013-04-17 12:42:56 -0700974 F(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -0800975 F(50000000, gpll0, 12, 0, 0),
976 F_END
977};
978
979static struct rcg_clk blsp1_qup1_i2c_apps_clk_src = {
980 .cmd_rcgr_reg = BLSP1_QUP1_I2C_APPS_CMD_RCGR,
981 .set_rate = set_rate_hid,
982 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
983 .current_freq = &rcg_dummy_freq,
984 .base = &virt_bases[GCC_BASE],
985 .c = {
986 .dbg_name = "blsp1_qup1_i2c_apps_clk_src",
987 .ops = &clk_ops_rcg,
988 VDD_DIG_FMAX_MAP1(LOW, 50000000),
989 CLK_INIT(blsp1_qup1_i2c_apps_clk_src.c),
990 },
991};
992
993static struct rcg_clk blsp1_qup2_i2c_apps_clk_src = {
994 .cmd_rcgr_reg = BLSP1_QUP2_I2C_APPS_CMD_RCGR,
995 .set_rate = set_rate_hid,
996 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
997 .current_freq = &rcg_dummy_freq,
998 .base = &virt_bases[GCC_BASE],
999 .c = {
1000 .dbg_name = "blsp1_qup2_i2c_apps_clk_src",
1001 .ops = &clk_ops_rcg,
1002 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1003 CLK_INIT(blsp1_qup2_i2c_apps_clk_src.c),
1004 },
1005};
1006
1007static struct rcg_clk blsp1_qup3_i2c_apps_clk_src = {
1008 .cmd_rcgr_reg = BLSP1_QUP3_I2C_APPS_CMD_RCGR,
1009 .set_rate = set_rate_hid,
1010 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1011 .current_freq = &rcg_dummy_freq,
1012 .base = &virt_bases[GCC_BASE],
1013 .c = {
1014 .dbg_name = "blsp1_qup3_i2c_apps_clk_src",
1015 .ops = &clk_ops_rcg,
1016 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1017 CLK_INIT(blsp1_qup3_i2c_apps_clk_src.c),
1018 },
1019};
1020
1021static struct rcg_clk blsp1_qup4_i2c_apps_clk_src = {
1022 .cmd_rcgr_reg = BLSP1_QUP4_I2C_APPS_CMD_RCGR,
1023 .set_rate = set_rate_hid,
1024 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1025 .current_freq = &rcg_dummy_freq,
1026 .base = &virt_bases[GCC_BASE],
1027 .c = {
1028 .dbg_name = "blsp1_qup4_i2c_apps_clk_src",
1029 .ops = &clk_ops_rcg,
1030 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1031 CLK_INIT(blsp1_qup4_i2c_apps_clk_src.c),
1032 },
1033};
1034
1035static struct rcg_clk blsp1_qup5_i2c_apps_clk_src = {
1036 .cmd_rcgr_reg = BLSP1_QUP5_I2C_APPS_CMD_RCGR,
1037 .set_rate = set_rate_hid,
1038 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1039 .current_freq = &rcg_dummy_freq,
1040 .base = &virt_bases[GCC_BASE],
1041 .c = {
1042 .dbg_name = "blsp1_qup5_i2c_apps_clk_src",
1043 .ops = &clk_ops_rcg,
1044 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1045 CLK_INIT(blsp1_qup5_i2c_apps_clk_src.c),
1046 },
1047};
1048
1049static struct rcg_clk blsp1_qup6_i2c_apps_clk_src = {
1050 .cmd_rcgr_reg = BLSP1_QUP6_I2C_APPS_CMD_RCGR,
1051 .set_rate = set_rate_hid,
1052 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1053 .current_freq = &rcg_dummy_freq,
1054 .base = &virt_bases[GCC_BASE],
1055 .c = {
1056 .dbg_name = "blsp1_qup6_i2c_apps_clk_src",
1057 .ops = &clk_ops_rcg,
1058 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1059 CLK_INIT(blsp1_qup6_i2c_apps_clk_src.c),
1060 },
1061};
1062
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001063static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
Vikram Mulukutlad3dca652012-11-19 11:04:13 -08001064 F_GCC_GND,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001065 F( 3686400, gpll0, 1, 96, 15625),
1066 F( 7372800, gpll0, 1, 192, 15625),
1067 F(14745600, gpll0, 1, 384, 15625),
1068 F(16000000, gpll0, 5, 2, 15),
1069 F(19200000, cxo, 1, 0, 0),
1070 F(24000000, gpll0, 5, 1, 5),
1071 F(32000000, gpll0, 1, 4, 75),
1072 F(40000000, gpll0, 15, 0, 0),
1073 F(46400000, gpll0, 1, 29, 375),
1074 F(48000000, gpll0, 12.5, 0, 0),
1075 F(51200000, gpll0, 1, 32, 375),
1076 F(56000000, gpll0, 1, 7, 75),
1077 F(58982400, gpll0, 1, 1536, 15625),
1078 F(60000000, gpll0, 10, 0, 0),
Vikram Mulukutlaa89c9ec2013-01-08 18:39:02 -08001079 F(63160000, gpll0, 9.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001080 F_END
1081};
1082
1083static struct rcg_clk blsp1_uart1_apps_clk_src = {
1084 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
1085 .set_rate = set_rate_mnd,
1086 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1087 .current_freq = &rcg_dummy_freq,
1088 .base = &virt_bases[GCC_BASE],
1089 .c = {
1090 .dbg_name = "blsp1_uart1_apps_clk_src",
1091 .ops = &clk_ops_rcg_mnd,
1092 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1093 CLK_INIT(blsp1_uart1_apps_clk_src.c),
1094 },
1095};
1096
1097static struct rcg_clk blsp1_uart2_apps_clk_src = {
1098 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
1099 .set_rate = set_rate_mnd,
1100 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1101 .current_freq = &rcg_dummy_freq,
1102 .base = &virt_bases[GCC_BASE],
1103 .c = {
1104 .dbg_name = "blsp1_uart2_apps_clk_src",
1105 .ops = &clk_ops_rcg_mnd,
1106 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1107 CLK_INIT(blsp1_uart2_apps_clk_src.c),
1108 },
1109};
1110
1111static struct rcg_clk blsp1_uart3_apps_clk_src = {
1112 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
1113 .set_rate = set_rate_mnd,
1114 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1115 .current_freq = &rcg_dummy_freq,
1116 .base = &virt_bases[GCC_BASE],
1117 .c = {
1118 .dbg_name = "blsp1_uart3_apps_clk_src",
1119 .ops = &clk_ops_rcg_mnd,
1120 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1121 CLK_INIT(blsp1_uart3_apps_clk_src.c),
1122 },
1123};
1124
1125static struct rcg_clk blsp1_uart4_apps_clk_src = {
1126 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
1127 .set_rate = set_rate_mnd,
1128 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1129 .current_freq = &rcg_dummy_freq,
1130 .base = &virt_bases[GCC_BASE],
1131 .c = {
1132 .dbg_name = "blsp1_uart4_apps_clk_src",
1133 .ops = &clk_ops_rcg_mnd,
1134 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1135 CLK_INIT(blsp1_uart4_apps_clk_src.c),
1136 },
1137};
1138
1139static struct rcg_clk blsp1_uart5_apps_clk_src = {
1140 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
1141 .set_rate = set_rate_mnd,
1142 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1143 .current_freq = &rcg_dummy_freq,
1144 .base = &virt_bases[GCC_BASE],
1145 .c = {
1146 .dbg_name = "blsp1_uart5_apps_clk_src",
1147 .ops = &clk_ops_rcg_mnd,
1148 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1149 CLK_INIT(blsp1_uart5_apps_clk_src.c),
1150 },
1151};
1152
1153static struct rcg_clk blsp1_uart6_apps_clk_src = {
1154 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1155 .set_rate = set_rate_mnd,
1156 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1157 .current_freq = &rcg_dummy_freq,
1158 .base = &virt_bases[GCC_BASE],
1159 .c = {
1160 .dbg_name = "blsp1_uart6_apps_clk_src",
1161 .ops = &clk_ops_rcg_mnd,
1162 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1163 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1164 },
1165};
1166
1167static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1168 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1169 .set_rate = set_rate_mnd,
1170 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1171 .current_freq = &rcg_dummy_freq,
1172 .base = &virt_bases[GCC_BASE],
1173 .c = {
1174 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1175 .ops = &clk_ops_rcg_mnd,
1176 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1177 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1178 },
1179};
1180
1181static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1182 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1183 .set_rate = set_rate_mnd,
1184 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1185 .current_freq = &rcg_dummy_freq,
1186 .base = &virt_bases[GCC_BASE],
1187 .c = {
1188 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1189 .ops = &clk_ops_rcg_mnd,
1190 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1191 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1192 },
1193};
1194
1195static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1196 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1197 .set_rate = set_rate_mnd,
1198 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1199 .current_freq = &rcg_dummy_freq,
1200 .base = &virt_bases[GCC_BASE],
1201 .c = {
1202 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1203 .ops = &clk_ops_rcg_mnd,
1204 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1205 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1206 },
1207};
1208
1209static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1210 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1211 .set_rate = set_rate_mnd,
1212 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1213 .current_freq = &rcg_dummy_freq,
1214 .base = &virt_bases[GCC_BASE],
1215 .c = {
1216 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1217 .ops = &clk_ops_rcg_mnd,
1218 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1219 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1220 },
1221};
1222
1223static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1224 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1225 .set_rate = set_rate_mnd,
1226 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1227 .current_freq = &rcg_dummy_freq,
1228 .base = &virt_bases[GCC_BASE],
1229 .c = {
1230 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1231 .ops = &clk_ops_rcg_mnd,
1232 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1233 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1234 },
1235};
1236
1237static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1238 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1239 .set_rate = set_rate_mnd,
1240 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1241 .current_freq = &rcg_dummy_freq,
1242 .base = &virt_bases[GCC_BASE],
1243 .c = {
1244 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1245 .ops = &clk_ops_rcg_mnd,
1246 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1247 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1248 },
1249};
1250
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08001251static struct rcg_clk blsp2_qup1_i2c_apps_clk_src = {
1252 .cmd_rcgr_reg = BLSP2_QUP1_I2C_APPS_CMD_RCGR,
1253 .set_rate = set_rate_hid,
1254 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1255 .current_freq = &rcg_dummy_freq,
1256 .base = &virt_bases[GCC_BASE],
1257 .c = {
1258 .dbg_name = "blsp2_qup1_i2c_apps_clk_src",
1259 .ops = &clk_ops_rcg,
1260 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1261 CLK_INIT(blsp2_qup1_i2c_apps_clk_src.c),
1262 },
1263};
1264
1265static struct rcg_clk blsp2_qup2_i2c_apps_clk_src = {
1266 .cmd_rcgr_reg = BLSP2_QUP2_I2C_APPS_CMD_RCGR,
1267 .set_rate = set_rate_hid,
1268 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1269 .current_freq = &rcg_dummy_freq,
1270 .base = &virt_bases[GCC_BASE],
1271 .c = {
1272 .dbg_name = "blsp2_qup2_i2c_apps_clk_src",
1273 .ops = &clk_ops_rcg,
1274 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1275 CLK_INIT(blsp2_qup2_i2c_apps_clk_src.c),
1276 },
1277};
1278
1279static struct rcg_clk blsp2_qup3_i2c_apps_clk_src = {
1280 .cmd_rcgr_reg = BLSP2_QUP3_I2C_APPS_CMD_RCGR,
1281 .set_rate = set_rate_hid,
1282 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1283 .current_freq = &rcg_dummy_freq,
1284 .base = &virt_bases[GCC_BASE],
1285 .c = {
1286 .dbg_name = "blsp2_qup3_i2c_apps_clk_src",
1287 .ops = &clk_ops_rcg,
1288 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1289 CLK_INIT(blsp2_qup3_i2c_apps_clk_src.c),
1290 },
1291};
1292
1293static struct rcg_clk blsp2_qup4_i2c_apps_clk_src = {
1294 .cmd_rcgr_reg = BLSP2_QUP4_I2C_APPS_CMD_RCGR,
1295 .set_rate = set_rate_hid,
1296 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1297 .current_freq = &rcg_dummy_freq,
1298 .base = &virt_bases[GCC_BASE],
1299 .c = {
1300 .dbg_name = "blsp2_qup4_i2c_apps_clk_src",
1301 .ops = &clk_ops_rcg,
1302 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1303 CLK_INIT(blsp2_qup4_i2c_apps_clk_src.c),
1304 },
1305};
1306
1307static struct rcg_clk blsp2_qup5_i2c_apps_clk_src = {
1308 .cmd_rcgr_reg = BLSP2_QUP5_I2C_APPS_CMD_RCGR,
1309 .set_rate = set_rate_hid,
1310 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1311 .current_freq = &rcg_dummy_freq,
1312 .base = &virt_bases[GCC_BASE],
1313 .c = {
1314 .dbg_name = "blsp2_qup5_i2c_apps_clk_src",
1315 .ops = &clk_ops_rcg,
1316 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1317 CLK_INIT(blsp2_qup5_i2c_apps_clk_src.c),
1318 },
1319};
1320
1321static struct rcg_clk blsp2_qup6_i2c_apps_clk_src = {
1322 .cmd_rcgr_reg = BLSP2_QUP6_I2C_APPS_CMD_RCGR,
1323 .set_rate = set_rate_hid,
1324 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
1325 .current_freq = &rcg_dummy_freq,
1326 .base = &virt_bases[GCC_BASE],
1327 .c = {
1328 .dbg_name = "blsp2_qup6_i2c_apps_clk_src",
1329 .ops = &clk_ops_rcg,
1330 VDD_DIG_FMAX_MAP1(LOW, 50000000),
1331 CLK_INIT(blsp2_qup6_i2c_apps_clk_src.c),
1332 },
1333};
1334
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001335static struct rcg_clk blsp2_uart1_apps_clk_src = {
1336 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1337 .set_rate = set_rate_mnd,
1338 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1339 .current_freq = &rcg_dummy_freq,
1340 .base = &virt_bases[GCC_BASE],
1341 .c = {
1342 .dbg_name = "blsp2_uart1_apps_clk_src",
1343 .ops = &clk_ops_rcg_mnd,
1344 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1345 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1346 },
1347};
1348
1349static struct rcg_clk blsp2_uart2_apps_clk_src = {
1350 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1351 .set_rate = set_rate_mnd,
1352 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1353 .current_freq = &rcg_dummy_freq,
1354 .base = &virt_bases[GCC_BASE],
1355 .c = {
1356 .dbg_name = "blsp2_uart2_apps_clk_src",
1357 .ops = &clk_ops_rcg_mnd,
1358 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1359 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1360 },
1361};
1362
1363static struct rcg_clk blsp2_uart3_apps_clk_src = {
1364 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1365 .set_rate = set_rate_mnd,
1366 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1367 .current_freq = &rcg_dummy_freq,
1368 .base = &virt_bases[GCC_BASE],
1369 .c = {
1370 .dbg_name = "blsp2_uart3_apps_clk_src",
1371 .ops = &clk_ops_rcg_mnd,
1372 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1373 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1374 },
1375};
1376
1377static struct rcg_clk blsp2_uart4_apps_clk_src = {
1378 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1379 .set_rate = set_rate_mnd,
1380 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1381 .current_freq = &rcg_dummy_freq,
1382 .base = &virt_bases[GCC_BASE],
1383 .c = {
1384 .dbg_name = "blsp2_uart4_apps_clk_src",
1385 .ops = &clk_ops_rcg_mnd,
1386 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1387 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1388 },
1389};
1390
1391static struct rcg_clk blsp2_uart5_apps_clk_src = {
1392 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1393 .set_rate = set_rate_mnd,
1394 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1395 .current_freq = &rcg_dummy_freq,
1396 .base = &virt_bases[GCC_BASE],
1397 .c = {
1398 .dbg_name = "blsp2_uart5_apps_clk_src",
1399 .ops = &clk_ops_rcg_mnd,
1400 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1401 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1402 },
1403};
1404
1405static struct rcg_clk blsp2_uart6_apps_clk_src = {
1406 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1407 .set_rate = set_rate_mnd,
1408 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1409 .current_freq = &rcg_dummy_freq,
1410 .base = &virt_bases[GCC_BASE],
1411 .c = {
1412 .dbg_name = "blsp2_uart6_apps_clk_src",
1413 .ops = &clk_ops_rcg_mnd,
1414 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1415 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1416 },
1417};
1418
1419static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1420 F( 50000000, gpll0, 12, 0, 0),
1421 F(100000000, gpll0, 6, 0, 0),
1422 F_END
1423};
1424
Junjie Wube6cea12013-06-20 10:34:09 -07001425static struct clk_freq_tbl ftbl_gcc_ce1_pro_clk[] = {
Junjie Wu5e905ea2013-06-07 15:47:20 -07001426 F( 50000000, gpll0, 12, 0, 0),
1427 F( 75000000, gpll0, 8, 0, 0),
1428 F(100000000, gpll0, 6, 0, 0),
1429 F(150000000, gpll0, 4, 0, 0),
1430 F_END
1431};
1432
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001433static struct rcg_clk ce1_clk_src = {
1434 .cmd_rcgr_reg = CE1_CMD_RCGR,
1435 .set_rate = set_rate_hid,
1436 .freq_tbl = ftbl_gcc_ce1_clk,
1437 .current_freq = &rcg_dummy_freq,
1438 .base = &virt_bases[GCC_BASE],
1439 .c = {
1440 .dbg_name = "ce1_clk_src",
1441 .ops = &clk_ops_rcg,
1442 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1443 CLK_INIT(ce1_clk_src.c),
1444 },
1445};
1446
1447static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1448 F( 50000000, gpll0, 12, 0, 0),
1449 F(100000000, gpll0, 6, 0, 0),
1450 F_END
1451};
1452
Junjie Wube6cea12013-06-20 10:34:09 -07001453static struct clk_freq_tbl ftbl_gcc_ce2_pro_clk[] = {
Junjie Wu5e905ea2013-06-07 15:47:20 -07001454 F( 50000000, gpll0, 12, 0, 0),
1455 F( 75000000, gpll0, 8, 0, 0),
1456 F(100000000, gpll0, 6, 0, 0),
1457 F(150000000, gpll0, 4, 0, 0),
1458 F_END
1459};
1460
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001461static struct rcg_clk ce2_clk_src = {
1462 .cmd_rcgr_reg = CE2_CMD_RCGR,
1463 .set_rate = set_rate_hid,
1464 .freq_tbl = ftbl_gcc_ce2_clk,
1465 .current_freq = &rcg_dummy_freq,
1466 .base = &virt_bases[GCC_BASE],
1467 .c = {
1468 .dbg_name = "ce2_clk_src",
1469 .ops = &clk_ops_rcg,
1470 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1471 CLK_INIT(ce2_clk_src.c),
1472 },
1473};
1474
1475static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
Vikram Mulukutla2ee07052013-02-19 15:52:06 -08001476 F( 4800000, cxo, 4, 0, 0),
1477 F( 6000000, gpll0, 10, 1, 10),
1478 F( 6750000, gpll0, 1, 1, 89),
1479 F( 8000000, gpll0, 15, 1, 5),
1480 F( 9600000, cxo, 2, 0, 0),
1481 F(16000000, gpll0, 1, 2, 75),
1482 F(19200000, cxo, 1, 0, 0),
1483 F(24000000, gpll0, 5, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001484 F_END
1485};
1486
1487static struct rcg_clk gp1_clk_src = {
1488 .cmd_rcgr_reg = GP1_CMD_RCGR,
1489 .set_rate = set_rate_mnd,
1490 .freq_tbl = ftbl_gcc_gp_clk,
1491 .current_freq = &rcg_dummy_freq,
1492 .base = &virt_bases[GCC_BASE],
1493 .c = {
1494 .dbg_name = "gp1_clk_src",
1495 .ops = &clk_ops_rcg_mnd,
1496 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1497 CLK_INIT(gp1_clk_src.c),
1498 },
1499};
1500
1501static struct rcg_clk gp2_clk_src = {
1502 .cmd_rcgr_reg = GP2_CMD_RCGR,
1503 .set_rate = set_rate_mnd,
1504 .freq_tbl = ftbl_gcc_gp_clk,
1505 .current_freq = &rcg_dummy_freq,
1506 .base = &virt_bases[GCC_BASE],
1507 .c = {
1508 .dbg_name = "gp2_clk_src",
1509 .ops = &clk_ops_rcg_mnd,
1510 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1511 CLK_INIT(gp2_clk_src.c),
1512 },
1513};
1514
1515static struct rcg_clk gp3_clk_src = {
1516 .cmd_rcgr_reg = GP3_CMD_RCGR,
1517 .set_rate = set_rate_mnd,
1518 .freq_tbl = ftbl_gcc_gp_clk,
1519 .current_freq = &rcg_dummy_freq,
1520 .base = &virt_bases[GCC_BASE],
1521 .c = {
1522 .dbg_name = "gp3_clk_src",
1523 .ops = &clk_ops_rcg_mnd,
1524 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1525 CLK_INIT(gp3_clk_src.c),
1526 },
1527};
1528
1529static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1530 F(60000000, gpll0, 10, 0, 0),
1531 F_END
1532};
1533
1534static struct rcg_clk pdm2_clk_src = {
1535 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1536 .set_rate = set_rate_hid,
1537 .freq_tbl = ftbl_gcc_pdm2_clk,
1538 .current_freq = &rcg_dummy_freq,
1539 .base = &virt_bases[GCC_BASE],
1540 .c = {
1541 .dbg_name = "pdm2_clk_src",
1542 .ops = &clk_ops_rcg,
1543 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1544 CLK_INIT(pdm2_clk_src.c),
1545 },
1546};
1547
Junjie Wu5e905ea2013-06-07 15:47:20 -07001548static struct clk_freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001549 F( 144000, cxo, 16, 3, 25),
1550 F( 400000, cxo, 12, 1, 4),
1551 F( 20000000, gpll0, 15, 1, 2),
1552 F( 25000000, gpll0, 12, 1, 2),
1553 F( 50000000, gpll0, 12, 0, 0),
1554 F(100000000, gpll0, 6, 0, 0),
1555 F(200000000, gpll0, 3, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07001556 F(400000000, gpll4, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001557 F_END
1558};
1559
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001560static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1561 F( 400000, cxo, 12, 1, 4),
1562 F( 19200000, cxo, 1, 0, 0),
1563 F_END
1564};
1565
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001566static struct rcg_clk sdcc1_apps_clk_src = {
1567 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1568 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001569 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001570 .current_freq = &rcg_dummy_freq,
1571 .base = &virt_bases[GCC_BASE],
1572 .c = {
1573 .dbg_name = "sdcc1_apps_clk_src",
1574 .ops = &clk_ops_rcg_mnd,
1575 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1576 CLK_INIT(sdcc1_apps_clk_src.c),
1577 },
1578};
1579
1580static struct rcg_clk sdcc2_apps_clk_src = {
1581 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1582 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001583 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001584 .current_freq = &rcg_dummy_freq,
1585 .base = &virt_bases[GCC_BASE],
1586 .c = {
1587 .dbg_name = "sdcc2_apps_clk_src",
1588 .ops = &clk_ops_rcg_mnd,
1589 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1590 CLK_INIT(sdcc2_apps_clk_src.c),
1591 },
1592};
1593
1594static struct rcg_clk sdcc3_apps_clk_src = {
1595 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1596 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001597 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001598 .current_freq = &rcg_dummy_freq,
1599 .base = &virt_bases[GCC_BASE],
1600 .c = {
1601 .dbg_name = "sdcc3_apps_clk_src",
1602 .ops = &clk_ops_rcg_mnd,
1603 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1604 CLK_INIT(sdcc3_apps_clk_src.c),
1605 },
1606};
1607
1608static struct rcg_clk sdcc4_apps_clk_src = {
1609 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1610 .set_rate = set_rate_mnd,
Junjie Wu5e905ea2013-06-07 15:47:20 -07001611 .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001612 .current_freq = &rcg_dummy_freq,
1613 .base = &virt_bases[GCC_BASE],
1614 .c = {
1615 .dbg_name = "sdcc4_apps_clk_src",
1616 .ops = &clk_ops_rcg_mnd,
1617 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1618 CLK_INIT(sdcc4_apps_clk_src.c),
1619 },
1620};
1621
1622static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1623 F(105000, cxo, 2, 1, 91),
1624 F_END
1625};
1626
1627static struct rcg_clk tsif_ref_clk_src = {
1628 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1629 .set_rate = set_rate_mnd,
1630 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1631 .current_freq = &rcg_dummy_freq,
1632 .base = &virt_bases[GCC_BASE],
1633 .c = {
1634 .dbg_name = "tsif_ref_clk_src",
1635 .ops = &clk_ops_rcg_mnd,
1636 VDD_DIG_FMAX_MAP1(LOW, 105500),
1637 CLK_INIT(tsif_ref_clk_src.c),
1638 },
1639};
1640
1641static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1642 F(60000000, gpll0, 10, 0, 0),
1643 F_END
1644};
1645
1646static struct rcg_clk usb30_mock_utmi_clk_src = {
1647 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1648 .set_rate = set_rate_hid,
1649 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1650 .current_freq = &rcg_dummy_freq,
1651 .base = &virt_bases[GCC_BASE],
1652 .c = {
1653 .dbg_name = "usb30_mock_utmi_clk_src",
1654 .ops = &clk_ops_rcg,
1655 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1656 CLK_INIT(usb30_mock_utmi_clk_src.c),
1657 },
1658};
1659
1660static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1661 F(75000000, gpll0, 8, 0, 0),
1662 F_END
1663};
1664
1665static struct rcg_clk usb_hs_system_clk_src = {
1666 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1667 .set_rate = set_rate_hid,
1668 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1669 .current_freq = &rcg_dummy_freq,
1670 .base = &virt_bases[GCC_BASE],
1671 .c = {
1672 .dbg_name = "usb_hs_system_clk_src",
1673 .ops = &clk_ops_rcg,
1674 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1675 CLK_INIT(usb_hs_system_clk_src.c),
1676 },
1677};
1678
1679static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1680 F_HSIC(480000000, gpll1, 1, 0, 0),
1681 F_END
1682};
1683
1684static struct rcg_clk usb_hsic_clk_src = {
1685 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1686 .set_rate = set_rate_hid,
1687 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1688 .current_freq = &rcg_dummy_freq,
1689 .base = &virt_bases[GCC_BASE],
1690 .c = {
1691 .dbg_name = "usb_hsic_clk_src",
1692 .ops = &clk_ops_rcg,
1693 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1694 CLK_INIT(usb_hsic_clk_src.c),
1695 },
1696};
1697
1698static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1699 F(9600000, cxo, 2, 0, 0),
1700 F_END
1701};
1702
1703static struct rcg_clk usb_hsic_io_cal_clk_src = {
1704 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1705 .set_rate = set_rate_hid,
1706 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1707 .current_freq = &rcg_dummy_freq,
1708 .base = &virt_bases[GCC_BASE],
1709 .c = {
1710 .dbg_name = "usb_hsic_io_cal_clk_src",
1711 .ops = &clk_ops_rcg,
1712 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1713 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1714 },
1715};
1716
1717static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1718 F(75000000, gpll0, 8, 0, 0),
1719 F_END
1720};
1721
1722static struct rcg_clk usb_hsic_system_clk_src = {
1723 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1724 .set_rate = set_rate_hid,
1725 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1726 .current_freq = &rcg_dummy_freq,
1727 .base = &virt_bases[GCC_BASE],
1728 .c = {
1729 .dbg_name = "usb_hsic_system_clk_src",
1730 .ops = &clk_ops_rcg,
1731 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1732 CLK_INIT(usb_hsic_system_clk_src.c),
1733 },
1734};
1735
1736static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1737 .cbcr_reg = BAM_DMA_AHB_CBCR,
1738 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1739 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001740 .base = &virt_bases[GCC_BASE],
1741 .c = {
1742 .dbg_name = "gcc_bam_dma_ahb_clk",
1743 .ops = &clk_ops_vote,
1744 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1745 },
1746};
1747
1748static struct local_vote_clk gcc_blsp1_ahb_clk = {
1749 .cbcr_reg = BLSP1_AHB_CBCR,
1750 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1751 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001752 .base = &virt_bases[GCC_BASE],
1753 .c = {
1754 .dbg_name = "gcc_blsp1_ahb_clk",
1755 .ops = &clk_ops_vote,
1756 CLK_INIT(gcc_blsp1_ahb_clk.c),
1757 },
1758};
1759
1760static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1761 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001762 .base = &virt_bases[GCC_BASE],
1763 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001764 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001765 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1766 .ops = &clk_ops_branch,
1767 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1768 },
1769};
1770
1771static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1772 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001773 .base = &virt_bases[GCC_BASE],
1774 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001775 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001776 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1777 .ops = &clk_ops_branch,
1778 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1779 },
1780};
1781
1782static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1783 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001784 .base = &virt_bases[GCC_BASE],
1785 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001786 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001787 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1788 .ops = &clk_ops_branch,
1789 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1790 },
1791};
1792
1793static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1794 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001795 .base = &virt_bases[GCC_BASE],
1796 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001797 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001798 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1799 .ops = &clk_ops_branch,
1800 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1801 },
1802};
1803
1804static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1805 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001806 .base = &virt_bases[GCC_BASE],
1807 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001808 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001809 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1810 .ops = &clk_ops_branch,
1811 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1812 },
1813};
1814
1815static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1816 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001817 .base = &virt_bases[GCC_BASE],
1818 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001819 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001820 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1821 .ops = &clk_ops_branch,
1822 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1823 },
1824};
1825
1826static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1827 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001828 .base = &virt_bases[GCC_BASE],
1829 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001830 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001831 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1832 .ops = &clk_ops_branch,
1833 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1834 },
1835};
1836
1837static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1838 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001839 .base = &virt_bases[GCC_BASE],
1840 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001841 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001842 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1843 .ops = &clk_ops_branch,
1844 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1845 },
1846};
1847
1848static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1849 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001850 .base = &virt_bases[GCC_BASE],
1851 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001852 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001853 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1854 .ops = &clk_ops_branch,
1855 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1856 },
1857};
1858
1859static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1860 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001861 .base = &virt_bases[GCC_BASE],
1862 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001863 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001864 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1865 .ops = &clk_ops_branch,
1866 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1867 },
1868};
1869
1870static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1871 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001872 .base = &virt_bases[GCC_BASE],
1873 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001874 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001875 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1876 .ops = &clk_ops_branch,
1877 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1878 },
1879};
1880
1881static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1882 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001885 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001886 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1887 .ops = &clk_ops_branch,
1888 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1889 },
1890};
1891
1892static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1893 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001894 .base = &virt_bases[GCC_BASE],
1895 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001896 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001897 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1898 .ops = &clk_ops_branch,
1899 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1900 },
1901};
1902
1903static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1904 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001905 .base = &virt_bases[GCC_BASE],
1906 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001907 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001908 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1909 .ops = &clk_ops_branch,
1910 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1911 },
1912};
1913
1914static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1915 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001916 .base = &virt_bases[GCC_BASE],
1917 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001918 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001919 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1920 .ops = &clk_ops_branch,
1921 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1922 },
1923};
1924
1925static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1926 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001927 .base = &virt_bases[GCC_BASE],
1928 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001929 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001930 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1931 .ops = &clk_ops_branch,
1932 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1933 },
1934};
1935
1936static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1937 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001938 .base = &virt_bases[GCC_BASE],
1939 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001940 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001941 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1942 .ops = &clk_ops_branch,
1943 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1944 },
1945};
1946
1947static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1948 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001949 .base = &virt_bases[GCC_BASE],
1950 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001951 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001952 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1953 .ops = &clk_ops_branch,
1954 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1955 },
1956};
1957
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001958static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1959 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1960 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1961 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001962 .base = &virt_bases[GCC_BASE],
1963 .c = {
1964 .dbg_name = "gcc_boot_rom_ahb_clk",
1965 .ops = &clk_ops_vote,
1966 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1967 },
1968};
1969
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001970static struct local_vote_clk gcc_blsp2_ahb_clk = {
1971 .cbcr_reg = BLSP2_AHB_CBCR,
1972 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1973 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001974 .base = &virt_bases[GCC_BASE],
1975 .c = {
1976 .dbg_name = "gcc_blsp2_ahb_clk",
1977 .ops = &clk_ops_vote,
1978 CLK_INIT(gcc_blsp2_ahb_clk.c),
1979 },
1980};
1981
1982static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1983 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001984 .base = &virt_bases[GCC_BASE],
1985 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001986 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001987 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1988 .ops = &clk_ops_branch,
1989 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1990 },
1991};
1992
1993static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1994 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001995 .base = &virt_bases[GCC_BASE],
1996 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07001997 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001998 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1999 .ops = &clk_ops_branch,
2000 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
2001 },
2002};
2003
2004static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
2005 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002006 .base = &virt_bases[GCC_BASE],
2007 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002008 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
2010 .ops = &clk_ops_branch,
2011 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
2012 },
2013};
2014
2015static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
2016 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002017 .base = &virt_bases[GCC_BASE],
2018 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002019 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
2021 .ops = &clk_ops_branch,
2022 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
2023 },
2024};
2025
2026static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
2027 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002028 .base = &virt_bases[GCC_BASE],
2029 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002030 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
2032 .ops = &clk_ops_branch,
2033 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
2034 },
2035};
2036
2037static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
2038 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002039 .base = &virt_bases[GCC_BASE],
2040 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002041 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
2043 .ops = &clk_ops_branch,
2044 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
2045 },
2046};
2047
2048static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
2049 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002050 .base = &virt_bases[GCC_BASE],
2051 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002052 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
2054 .ops = &clk_ops_branch,
2055 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
2056 },
2057};
2058
2059static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
2060 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002061 .base = &virt_bases[GCC_BASE],
2062 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002063 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
2065 .ops = &clk_ops_branch,
2066 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
2067 },
2068};
2069
2070static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
2071 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002072 .base = &virt_bases[GCC_BASE],
2073 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002074 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
2076 .ops = &clk_ops_branch,
2077 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
2078 },
2079};
2080
2081static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
2082 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002083 .base = &virt_bases[GCC_BASE],
2084 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002085 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
2087 .ops = &clk_ops_branch,
2088 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
2089 },
2090};
2091
2092static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
2093 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002094 .base = &virt_bases[GCC_BASE],
2095 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002096 .parent = &cxo_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
2098 .ops = &clk_ops_branch,
2099 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
2100 },
2101};
2102
2103static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
2104 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002105 .base = &virt_bases[GCC_BASE],
2106 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002107 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
2109 .ops = &clk_ops_branch,
2110 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
2111 },
2112};
2113
2114static struct branch_clk gcc_blsp2_uart1_apps_clk = {
2115 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002116 .base = &virt_bases[GCC_BASE],
2117 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002118 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002119 .dbg_name = "gcc_blsp2_uart1_apps_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
2122 },
2123};
2124
2125static struct branch_clk gcc_blsp2_uart2_apps_clk = {
2126 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002127 .base = &virt_bases[GCC_BASE],
2128 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002129 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002130 .dbg_name = "gcc_blsp2_uart2_apps_clk",
2131 .ops = &clk_ops_branch,
2132 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
2133 },
2134};
2135
2136static struct branch_clk gcc_blsp2_uart3_apps_clk = {
2137 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002138 .base = &virt_bases[GCC_BASE],
2139 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002140 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002141 .dbg_name = "gcc_blsp2_uart3_apps_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
2144 },
2145};
2146
2147static struct branch_clk gcc_blsp2_uart4_apps_clk = {
2148 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002149 .base = &virt_bases[GCC_BASE],
2150 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002151 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002152 .dbg_name = "gcc_blsp2_uart4_apps_clk",
2153 .ops = &clk_ops_branch,
2154 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
2155 },
2156};
2157
2158static struct branch_clk gcc_blsp2_uart5_apps_clk = {
2159 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002160 .base = &virt_bases[GCC_BASE],
2161 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002162 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002163 .dbg_name = "gcc_blsp2_uart5_apps_clk",
2164 .ops = &clk_ops_branch,
2165 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
2166 },
2167};
2168
2169static struct branch_clk gcc_blsp2_uart6_apps_clk = {
2170 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002171 .base = &virt_bases[GCC_BASE],
2172 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002173 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002174 .dbg_name = "gcc_blsp2_uart6_apps_clk",
2175 .ops = &clk_ops_branch,
2176 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
2177 },
2178};
2179
2180static struct local_vote_clk gcc_ce1_clk = {
2181 .cbcr_reg = CE1_CBCR,
2182 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2183 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002184 .base = &virt_bases[GCC_BASE],
2185 .c = {
2186 .dbg_name = "gcc_ce1_clk",
2187 .ops = &clk_ops_vote,
2188 CLK_INIT(gcc_ce1_clk.c),
2189 },
2190};
2191
2192static struct local_vote_clk gcc_ce1_ahb_clk = {
2193 .cbcr_reg = CE1_AHB_CBCR,
2194 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2195 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002196 .base = &virt_bases[GCC_BASE],
2197 .c = {
2198 .dbg_name = "gcc_ce1_ahb_clk",
2199 .ops = &clk_ops_vote,
2200 CLK_INIT(gcc_ce1_ahb_clk.c),
2201 },
2202};
2203
2204static struct local_vote_clk gcc_ce1_axi_clk = {
2205 .cbcr_reg = CE1_AXI_CBCR,
2206 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2207 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002208 .base = &virt_bases[GCC_BASE],
2209 .c = {
2210 .dbg_name = "gcc_ce1_axi_clk",
2211 .ops = &clk_ops_vote,
2212 CLK_INIT(gcc_ce1_axi_clk.c),
2213 },
2214};
2215
2216static struct local_vote_clk gcc_ce2_clk = {
2217 .cbcr_reg = CE2_CBCR,
2218 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2219 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002220 .base = &virt_bases[GCC_BASE],
2221 .c = {
2222 .dbg_name = "gcc_ce2_clk",
2223 .ops = &clk_ops_vote,
2224 CLK_INIT(gcc_ce2_clk.c),
2225 },
2226};
2227
2228static struct local_vote_clk gcc_ce2_ahb_clk = {
2229 .cbcr_reg = CE2_AHB_CBCR,
2230 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2231 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002232 .base = &virt_bases[GCC_BASE],
2233 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002234 .dbg_name = "gcc_ce2_ahb_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002235 .ops = &clk_ops_vote,
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002236 CLK_INIT(gcc_ce2_ahb_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002237 },
2238};
2239
2240static struct local_vote_clk gcc_ce2_axi_clk = {
2241 .cbcr_reg = CE2_AXI_CBCR,
2242 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2243 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002244 .base = &virt_bases[GCC_BASE],
2245 .c = {
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07002246 .dbg_name = "gcc_ce2_axi_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002247 .ops = &clk_ops_vote,
2248 CLK_INIT(gcc_ce2_axi_clk.c),
2249 },
2250};
2251
2252static struct branch_clk gcc_gp1_clk = {
2253 .cbcr_reg = GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002254 .base = &virt_bases[GCC_BASE],
2255 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002256 .parent = &gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002257 .dbg_name = "gcc_gp1_clk",
2258 .ops = &clk_ops_branch,
2259 CLK_INIT(gcc_gp1_clk.c),
2260 },
2261};
2262
2263static struct branch_clk gcc_gp2_clk = {
2264 .cbcr_reg = GP2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002265 .base = &virt_bases[GCC_BASE],
2266 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002267 .parent = &gp2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002268 .dbg_name = "gcc_gp2_clk",
2269 .ops = &clk_ops_branch,
2270 CLK_INIT(gcc_gp2_clk.c),
2271 },
2272};
2273
2274static struct branch_clk gcc_gp3_clk = {
2275 .cbcr_reg = GP3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002276 .base = &virt_bases[GCC_BASE],
2277 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002278 .parent = &gp3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002279 .dbg_name = "gcc_gp3_clk",
2280 .ops = &clk_ops_branch,
2281 CLK_INIT(gcc_gp3_clk.c),
2282 },
2283};
2284
2285static struct branch_clk gcc_pdm2_clk = {
2286 .cbcr_reg = PDM2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002287 .base = &virt_bases[GCC_BASE],
2288 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002289 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002290 .dbg_name = "gcc_pdm2_clk",
2291 .ops = &clk_ops_branch,
2292 CLK_INIT(gcc_pdm2_clk.c),
2293 },
2294};
2295
2296static struct branch_clk gcc_pdm_ahb_clk = {
2297 .cbcr_reg = PDM_AHB_CBCR,
2298 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002299 .base = &virt_bases[GCC_BASE],
2300 .c = {
2301 .dbg_name = "gcc_pdm_ahb_clk",
2302 .ops = &clk_ops_branch,
2303 CLK_INIT(gcc_pdm_ahb_clk.c),
2304 },
2305};
2306
2307static struct local_vote_clk gcc_prng_ahb_clk = {
2308 .cbcr_reg = PRNG_AHB_CBCR,
2309 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2310 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002311 .base = &virt_bases[GCC_BASE],
2312 .c = {
2313 .dbg_name = "gcc_prng_ahb_clk",
2314 .ops = &clk_ops_vote,
2315 CLK_INIT(gcc_prng_ahb_clk.c),
2316 },
2317};
2318
2319static struct branch_clk gcc_sdcc1_ahb_clk = {
2320 .cbcr_reg = SDCC1_AHB_CBCR,
2321 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002322 .base = &virt_bases[GCC_BASE],
2323 .c = {
2324 .dbg_name = "gcc_sdcc1_ahb_clk",
2325 .ops = &clk_ops_branch,
2326 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2327 },
2328};
2329
2330static struct branch_clk gcc_sdcc1_apps_clk = {
2331 .cbcr_reg = SDCC1_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002332 .base = &virt_bases[GCC_BASE],
2333 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002334 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002335 .dbg_name = "gcc_sdcc1_apps_clk",
2336 .ops = &clk_ops_branch,
2337 CLK_INIT(gcc_sdcc1_apps_clk.c),
2338 },
2339};
2340
Junjie Wu2d6fd552013-06-28 12:33:48 -07002341static struct branch_clk gcc_sdcc1_cdccal_ff_clk = {
2342 .cbcr_reg = SDCC1_CDCCAL_FF_CBCR,
2343 .base = &virt_bases[GCC_BASE],
2344 .c = {
2345 .parent = &cxo_clk_src.c,
2346 .dbg_name = "gcc_sdcc1_cdccal_ff_clk",
2347 .ops = &clk_ops_branch,
2348 CLK_INIT(gcc_sdcc1_cdccal_ff_clk.c),
2349 },
2350};
2351
2352static struct branch_clk gcc_sdcc1_cdccal_sleep_clk = {
2353 .cbcr_reg = SDCC1_CDCCAL_SLEEP_CBCR,
2354 .has_sibling = 1,
2355 .base = &virt_bases[GCC_BASE],
2356 .c = {
2357 .dbg_name = "gcc_sdcc1_cdccal_sleep_clk",
2358 .ops = &clk_ops_branch,
2359 CLK_INIT(gcc_sdcc1_cdccal_sleep_clk.c),
2360 },
2361};
2362
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002363static struct branch_clk gcc_sdcc2_ahb_clk = {
2364 .cbcr_reg = SDCC2_AHB_CBCR,
2365 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002366 .base = &virt_bases[GCC_BASE],
2367 .c = {
2368 .dbg_name = "gcc_sdcc2_ahb_clk",
2369 .ops = &clk_ops_branch,
2370 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2371 },
2372};
2373
2374static struct branch_clk gcc_sdcc2_apps_clk = {
2375 .cbcr_reg = SDCC2_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002376 .base = &virt_bases[GCC_BASE],
2377 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002378 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002379 .dbg_name = "gcc_sdcc2_apps_clk",
2380 .ops = &clk_ops_branch,
2381 CLK_INIT(gcc_sdcc2_apps_clk.c),
2382 },
2383};
2384
2385static struct branch_clk gcc_sdcc3_ahb_clk = {
2386 .cbcr_reg = SDCC3_AHB_CBCR,
2387 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002388 .base = &virt_bases[GCC_BASE],
2389 .c = {
2390 .dbg_name = "gcc_sdcc3_ahb_clk",
2391 .ops = &clk_ops_branch,
2392 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2393 },
2394};
2395
2396static struct branch_clk gcc_sdcc3_apps_clk = {
2397 .cbcr_reg = SDCC3_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002398 .base = &virt_bases[GCC_BASE],
2399 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002400 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002401 .dbg_name = "gcc_sdcc3_apps_clk",
2402 .ops = &clk_ops_branch,
2403 CLK_INIT(gcc_sdcc3_apps_clk.c),
2404 },
2405};
2406
2407static struct branch_clk gcc_sdcc4_ahb_clk = {
2408 .cbcr_reg = SDCC4_AHB_CBCR,
2409 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002410 .base = &virt_bases[GCC_BASE],
2411 .c = {
2412 .dbg_name = "gcc_sdcc4_ahb_clk",
2413 .ops = &clk_ops_branch,
2414 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2415 },
2416};
2417
2418static struct branch_clk gcc_sdcc4_apps_clk = {
2419 .cbcr_reg = SDCC4_APPS_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002420 .base = &virt_bases[GCC_BASE],
2421 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002422 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002423 .dbg_name = "gcc_sdcc4_apps_clk",
2424 .ops = &clk_ops_branch,
2425 CLK_INIT(gcc_sdcc4_apps_clk.c),
2426 },
2427};
2428
2429static struct branch_clk gcc_tsif_ahb_clk = {
2430 .cbcr_reg = TSIF_AHB_CBCR,
2431 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002432 .base = &virt_bases[GCC_BASE],
2433 .c = {
2434 .dbg_name = "gcc_tsif_ahb_clk",
2435 .ops = &clk_ops_branch,
2436 CLK_INIT(gcc_tsif_ahb_clk.c),
2437 },
2438};
2439
2440static struct branch_clk gcc_tsif_ref_clk = {
2441 .cbcr_reg = TSIF_REF_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002442 .base = &virt_bases[GCC_BASE],
2443 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002444 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002445 .dbg_name = "gcc_tsif_ref_clk",
2446 .ops = &clk_ops_branch,
2447 CLK_INIT(gcc_tsif_ref_clk.c),
2448 },
2449};
2450
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002451struct branch_clk gcc_sys_noc_usb3_axi_clk = {
2452 .cbcr_reg = SYS_NOC_USB3_AXI_CBCR,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002453 .has_sibling = 1,
2454 .base = &virt_bases[GCC_BASE],
2455 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002456 .parent = &usb30_master_clk_src.c,
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002457 .dbg_name = "gcc_sys_noc_usb3_axi_clk",
2458 .ops = &clk_ops_branch,
2459 CLK_INIT(gcc_sys_noc_usb3_axi_clk.c),
2460 },
2461};
2462
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002463static struct branch_clk gcc_usb30_master_clk = {
2464 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002465 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002466 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002467 .base = &virt_bases[GCC_BASE],
2468 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002469 .parent = &usb30_master_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002470 .dbg_name = "gcc_usb30_master_clk",
2471 .ops = &clk_ops_branch,
2472 CLK_INIT(gcc_usb30_master_clk.c),
Vikram Mulukutla9e3512c2012-09-28 13:53:52 -07002473 .depends = &gcc_sys_noc_usb3_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002474 },
2475};
2476
2477static struct branch_clk gcc_usb30_mock_utmi_clk = {
2478 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002479 .base = &virt_bases[GCC_BASE],
2480 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002481 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002482 .dbg_name = "gcc_usb30_mock_utmi_clk",
2483 .ops = &clk_ops_branch,
2484 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2485 },
2486};
2487
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07002488struct branch_clk gcc_usb30_sleep_clk = {
2489 .cbcr_reg = USB30_SLEEP_CBCR,
2490 .has_sibling = 1,
2491 .base = &virt_bases[GCC_BASE],
2492 .c = {
2493 .dbg_name = "gcc_usb30_sleep_clk",
2494 .ops = &clk_ops_branch,
2495 CLK_INIT(gcc_usb30_sleep_clk.c),
2496 },
2497};
2498
2499struct branch_clk gcc_usb2a_phy_sleep_clk = {
2500 .cbcr_reg = USB2A_PHY_SLEEP_CBCR,
2501 .has_sibling = 1,
2502 .base = &virt_bases[GCC_BASE],
2503 .c = {
2504 .dbg_name = "gcc_usb2a_phy_sleep_clk",
2505 .ops = &clk_ops_branch,
2506 CLK_INIT(gcc_usb2a_phy_sleep_clk.c),
2507 },
2508};
2509
2510struct branch_clk gcc_usb2b_phy_sleep_clk = {
2511 .cbcr_reg = USB2B_PHY_SLEEP_CBCR,
2512 .has_sibling = 1,
2513 .base = &virt_bases[GCC_BASE],
2514 .c = {
2515 .dbg_name = "gcc_usb2b_phy_sleep_clk",
2516 .ops = &clk_ops_branch,
2517 CLK_INIT(gcc_usb2b_phy_sleep_clk.c),
2518 },
2519};
2520
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002521static struct branch_clk gcc_usb_hs_ahb_clk = {
2522 .cbcr_reg = USB_HS_AHB_CBCR,
2523 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002524 .base = &virt_bases[GCC_BASE],
2525 .c = {
2526 .dbg_name = "gcc_usb_hs_ahb_clk",
2527 .ops = &clk_ops_branch,
2528 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2529 },
2530};
2531
2532static struct branch_clk gcc_usb_hs_system_clk = {
2533 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002534 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002535 .base = &virt_bases[GCC_BASE],
2536 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002537 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002538 .dbg_name = "gcc_usb_hs_system_clk",
2539 .ops = &clk_ops_branch,
2540 CLK_INIT(gcc_usb_hs_system_clk.c),
2541 },
2542};
2543
2544static struct branch_clk gcc_usb_hsic_ahb_clk = {
2545 .cbcr_reg = USB_HSIC_AHB_CBCR,
2546 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002547 .base = &virt_bases[GCC_BASE],
2548 .c = {
2549 .dbg_name = "gcc_usb_hsic_ahb_clk",
2550 .ops = &clk_ops_branch,
2551 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2552 },
2553};
2554
2555static struct branch_clk gcc_usb_hsic_clk = {
2556 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002557 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002558 .base = &virt_bases[GCC_BASE],
2559 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002560 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002561 .dbg_name = "gcc_usb_hsic_clk",
2562 .ops = &clk_ops_branch,
2563 CLK_INIT(gcc_usb_hsic_clk.c),
2564 },
2565};
2566
2567static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2568 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002569 .base = &virt_bases[GCC_BASE],
2570 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002571 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002572 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2573 .ops = &clk_ops_branch,
2574 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2575 },
2576};
2577
2578static struct branch_clk gcc_usb_hsic_system_clk = {
2579 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
Vikram Mulukutla66fe3382012-12-10 20:23:34 -08002580 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002581 .base = &virt_bases[GCC_BASE],
2582 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07002583 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002584 .dbg_name = "gcc_usb_hsic_system_clk",
2585 .ops = &clk_ops_branch,
2586 CLK_INIT(gcc_usb_hsic_system_clk.c),
2587 },
2588};
2589
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002590struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2591 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2592 .has_sibling = 1,
2593 .base = &virt_bases[GCC_BASE],
2594 .c = {
2595 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2596 .ops = &clk_ops_branch,
2597 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2598 },
2599};
2600
2601struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2602 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2603 .has_sibling = 1,
2604 .base = &virt_bases[GCC_BASE],
2605 .c = {
2606 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2607 .ops = &clk_ops_branch,
2608 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2609 },
2610};
2611
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002612static struct branch_clk gcc_mss_cfg_ahb_clk = {
2613 .cbcr_reg = MSS_CFG_AHB_CBCR,
2614 .has_sibling = 1,
2615 .base = &virt_bases[GCC_BASE],
2616 .c = {
2617 .dbg_name = "gcc_mss_cfg_ahb_clk",
2618 .ops = &clk_ops_branch,
2619 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2620 },
2621};
2622
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002623static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2624 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2625 .has_sibling = 1,
2626 .base = &virt_bases[GCC_BASE],
2627 .c = {
2628 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2629 .ops = &clk_ops_branch,
2630 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2631 },
2632};
2633
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002634static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002635 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002636 F_MM( 37500000, gpll0, 16, 0, 0),
2637 F_MM( 50000000, gpll0, 12, 0, 0),
2638 F_MM( 75000000, gpll0, 8, 0, 0),
2639 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002640 F_MM(150000000, gpll0, 4, 0, 0),
2641 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002642 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002643 F_END
2644};
2645
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002646static struct clk_freq_tbl ftbl_mmss_axi_v2_clk[] = {
2647 F_MM( 19200000, cxo, 1, 0, 0),
2648 F_MM( 37500000, gpll0, 16, 0, 0),
2649 F_MM( 50000000, gpll0, 12, 0, 0),
2650 F_MM( 75000000, gpll0, 8, 0, 0),
2651 F_MM(100000000, gpll0, 6, 0, 0),
2652 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002653 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002654 F_MM(400000000, mmpll0, 2, 0, 0),
2655 F_MM(466800000, mmpll1, 2.5, 0, 0),
2656 F_END
2657};
2658
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002659static struct rcg_clk axi_clk_src = {
2660 .cmd_rcgr_reg = 0x5040,
2661 .set_rate = set_rate_hid,
2662 .freq_tbl = ftbl_mmss_axi_clk,
2663 .current_freq = &rcg_dummy_freq,
2664 .base = &virt_bases[MMSS_BASE],
2665 .c = {
2666 .dbg_name = "axi_clk_src",
2667 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002668 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutla9f588e82012-08-31 20:46:30 -07002669 HIGH, 400000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002670 CLK_INIT(axi_clk_src.c),
2671 },
2672};
2673
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002674static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2675 F_MM( 19200000, cxo, 1, 0, 0),
Vikram Mulukutla694fafd2012-09-20 19:24:22 -07002676 F_MM( 37500000, gpll0, 16, 0, 0),
2677 F_MM( 50000000, gpll0, 12, 0, 0),
2678 F_MM( 75000000, gpll0, 8, 0, 0),
2679 F_MM(100000000, gpll0, 6, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002680 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002681 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002682 F_MM(400000000, mmpll0, 2, 0, 0),
2683 F_END
2684};
2685
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002686static struct clk_freq_tbl ftbl_ocmemnoc_v2_clk[] = {
2687 F_MM( 19200000, cxo, 1, 0, 0),
2688 F_MM( 37500000, gpll0, 16, 0, 0),
2689 F_MM( 50000000, gpll0, 12, 0, 0),
2690 F_MM( 75000000, gpll0, 8, 0, 0),
2691 F_MM(100000000, gpll0, 6, 0, 0),
2692 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08002693 F_MM(291750000, mmpll1, 4, 0, 0),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08002694 F_MM(400000000, mmpll0, 2, 0, 0),
2695 F_END
2696};
2697
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002698struct rcg_clk ocmemnoc_clk_src = {
2699 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2700 .set_rate = set_rate_hid,
2701 .freq_tbl = ftbl_ocmemnoc_clk,
2702 .current_freq = &rcg_dummy_freq,
2703 .base = &virt_bases[MMSS_BASE],
2704 .c = {
2705 .dbg_name = "ocmemnoc_clk_src",
2706 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002707 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002708 HIGH, 400000000),
2709 CLK_INIT(ocmemnoc_clk_src.c),
2710 },
2711};
2712
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002713static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2714 F_MM(100000000, gpll0, 6, 0, 0),
2715 F_MM(200000000, mmpll0, 4, 0, 0),
2716 F_END
2717};
2718
2719static struct rcg_clk csi0_clk_src = {
2720 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2721 .set_rate = set_rate_hid,
2722 .freq_tbl = ftbl_camss_csi0_3_clk,
2723 .current_freq = &rcg_dummy_freq,
2724 .base = &virt_bases[MMSS_BASE],
2725 .c = {
2726 .dbg_name = "csi0_clk_src",
2727 .ops = &clk_ops_rcg,
2728 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2729 CLK_INIT(csi0_clk_src.c),
2730 },
2731};
2732
2733static struct rcg_clk csi1_clk_src = {
2734 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2735 .set_rate = set_rate_hid,
2736 .freq_tbl = ftbl_camss_csi0_3_clk,
2737 .current_freq = &rcg_dummy_freq,
2738 .base = &virt_bases[MMSS_BASE],
2739 .c = {
2740 .dbg_name = "csi1_clk_src",
2741 .ops = &clk_ops_rcg,
2742 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2743 CLK_INIT(csi1_clk_src.c),
2744 },
2745};
2746
2747static struct rcg_clk csi2_clk_src = {
2748 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2749 .set_rate = set_rate_hid,
2750 .freq_tbl = ftbl_camss_csi0_3_clk,
2751 .current_freq = &rcg_dummy_freq,
2752 .base = &virt_bases[MMSS_BASE],
2753 .c = {
2754 .dbg_name = "csi2_clk_src",
2755 .ops = &clk_ops_rcg,
2756 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2757 CLK_INIT(csi2_clk_src.c),
2758 },
2759};
2760
2761static struct rcg_clk csi3_clk_src = {
2762 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2763 .set_rate = set_rate_hid,
2764 .freq_tbl = ftbl_camss_csi0_3_clk,
2765 .current_freq = &rcg_dummy_freq,
2766 .base = &virt_bases[MMSS_BASE],
2767 .c = {
2768 .dbg_name = "csi3_clk_src",
2769 .ops = &clk_ops_rcg,
2770 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2771 CLK_INIT(csi3_clk_src.c),
2772 },
2773};
2774
2775static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2776 F_MM( 37500000, gpll0, 16, 0, 0),
2777 F_MM( 50000000, gpll0, 12, 0, 0),
2778 F_MM( 60000000, gpll0, 10, 0, 0),
2779 F_MM( 80000000, gpll0, 7.5, 0, 0),
2780 F_MM(100000000, gpll0, 6, 0, 0),
2781 F_MM(109090000, gpll0, 5.5, 0, 0),
2782 F_MM(150000000, gpll0, 4, 0, 0),
2783 F_MM(200000000, gpll0, 3, 0, 0),
2784 F_MM(228570000, mmpll0, 3.5, 0, 0),
2785 F_MM(266670000, mmpll0, 3, 0, 0),
2786 F_MM(320000000, mmpll0, 2.5, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07002787 F_MM(465000000, mmpll3, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002788 F_END
2789};
2790
2791static struct rcg_clk vfe0_clk_src = {
2792 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2793 .set_rate = set_rate_hid,
2794 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2795 .current_freq = &rcg_dummy_freq,
2796 .base = &virt_bases[MMSS_BASE],
2797 .c = {
2798 .dbg_name = "vfe0_clk_src",
2799 .ops = &clk_ops_rcg,
2800 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2801 HIGH, 320000000),
2802 CLK_INIT(vfe0_clk_src.c),
2803 },
2804};
2805
2806static struct rcg_clk vfe1_clk_src = {
2807 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2808 .set_rate = set_rate_hid,
2809 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2810 .current_freq = &rcg_dummy_freq,
2811 .base = &virt_bases[MMSS_BASE],
2812 .c = {
2813 .dbg_name = "vfe1_clk_src",
2814 .ops = &clk_ops_rcg,
2815 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2816 HIGH, 320000000),
2817 CLK_INIT(vfe1_clk_src.c),
2818 },
2819};
2820
2821static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2822 F_MM( 37500000, gpll0, 16, 0, 0),
2823 F_MM( 60000000, gpll0, 10, 0, 0),
2824 F_MM( 75000000, gpll0, 8, 0, 0),
2825 F_MM( 85710000, gpll0, 7, 0, 0),
2826 F_MM(100000000, gpll0, 6, 0, 0),
2827 F_MM(133330000, mmpll0, 6, 0, 0),
2828 F_MM(160000000, mmpll0, 5, 0, 0),
2829 F_MM(200000000, mmpll0, 4, 0, 0),
Vikram Mulukutla0c6143b2012-12-11 12:16:32 -08002830 F_MM(240000000, gpll0, 2.5, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002831 F_MM(266670000, mmpll0, 3, 0, 0),
2832 F_MM(320000000, mmpll0, 2.5, 0, 0),
2833 F_END
2834};
2835
2836static struct rcg_clk mdp_clk_src = {
2837 .cmd_rcgr_reg = MDP_CMD_RCGR,
2838 .set_rate = set_rate_hid,
2839 .freq_tbl = ftbl_mdss_mdp_clk,
2840 .current_freq = &rcg_dummy_freq,
2841 .base = &virt_bases[MMSS_BASE],
2842 .c = {
2843 .dbg_name = "mdp_clk_src",
2844 .ops = &clk_ops_rcg,
2845 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2846 HIGH, 320000000),
2847 CLK_INIT(mdp_clk_src.c),
2848 },
2849};
2850
2851static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2852 F_MM(19200000, cxo, 1, 0, 0),
2853 F_END
2854};
2855
2856static struct rcg_clk cci_clk_src = {
2857 .cmd_rcgr_reg = CCI_CMD_RCGR,
2858 .set_rate = set_rate_hid,
2859 .freq_tbl = ftbl_camss_cci_cci_clk,
2860 .current_freq = &rcg_dummy_freq,
2861 .base = &virt_bases[MMSS_BASE],
2862 .c = {
2863 .dbg_name = "cci_clk_src",
2864 .ops = &clk_ops_rcg,
2865 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2866 CLK_INIT(cci_clk_src.c),
2867 },
2868};
2869
2870static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2871 F_MM( 10000, cxo, 16, 1, 120),
2872 F_MM( 20000, cxo, 16, 1, 50),
2873 F_MM( 6000000, gpll0, 10, 1, 10),
2874 F_MM(12000000, gpll0, 10, 1, 5),
2875 F_MM(13000000, gpll0, 10, 13, 60),
2876 F_MM(24000000, gpll0, 5, 1, 5),
2877 F_END
2878};
2879
2880static struct rcg_clk mmss_gp0_clk_src = {
2881 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2882 .set_rate = set_rate_mnd,
2883 .freq_tbl = ftbl_camss_gp0_1_clk,
2884 .current_freq = &rcg_dummy_freq,
2885 .base = &virt_bases[MMSS_BASE],
2886 .c = {
2887 .dbg_name = "mmss_gp0_clk_src",
2888 .ops = &clk_ops_rcg_mnd,
2889 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2890 CLK_INIT(mmss_gp0_clk_src.c),
2891 },
2892};
2893
2894static struct rcg_clk mmss_gp1_clk_src = {
2895 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2896 .set_rate = set_rate_mnd,
2897 .freq_tbl = ftbl_camss_gp0_1_clk,
2898 .current_freq = &rcg_dummy_freq,
2899 .base = &virt_bases[MMSS_BASE],
2900 .c = {
2901 .dbg_name = "mmss_gp1_clk_src",
2902 .ops = &clk_ops_rcg_mnd,
2903 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2904 CLK_INIT(mmss_gp1_clk_src.c),
2905 },
2906};
2907
2908static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2909 F_MM( 75000000, gpll0, 8, 0, 0),
2910 F_MM(150000000, gpll0, 4, 0, 0),
2911 F_MM(200000000, gpll0, 3, 0, 0),
2912 F_MM(228570000, mmpll0, 3.5, 0, 0),
2913 F_MM(266670000, mmpll0, 3, 0, 0),
2914 F_MM(320000000, mmpll0, 2.5, 0, 0),
2915 F_END
2916};
2917
2918static struct rcg_clk jpeg0_clk_src = {
2919 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2920 .set_rate = set_rate_hid,
2921 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2922 .current_freq = &rcg_dummy_freq,
2923 .base = &virt_bases[MMSS_BASE],
2924 .c = {
2925 .dbg_name = "jpeg0_clk_src",
2926 .ops = &clk_ops_rcg,
2927 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2928 HIGH, 320000000),
2929 CLK_INIT(jpeg0_clk_src.c),
2930 },
2931};
2932
2933static struct rcg_clk jpeg1_clk_src = {
2934 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2935 .set_rate = set_rate_hid,
2936 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2937 .current_freq = &rcg_dummy_freq,
2938 .base = &virt_bases[MMSS_BASE],
2939 .c = {
2940 .dbg_name = "jpeg1_clk_src",
2941 .ops = &clk_ops_rcg,
2942 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2943 HIGH, 320000000),
2944 CLK_INIT(jpeg1_clk_src.c),
2945 },
2946};
2947
2948static struct rcg_clk jpeg2_clk_src = {
2949 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2950 .set_rate = set_rate_hid,
2951 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2952 .current_freq = &rcg_dummy_freq,
2953 .base = &virt_bases[MMSS_BASE],
2954 .c = {
2955 .dbg_name = "jpeg2_clk_src",
2956 .ops = &clk_ops_rcg,
2957 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2958 HIGH, 320000000),
2959 CLK_INIT(jpeg2_clk_src.c),
2960 },
2961};
2962
2963static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
Vikram Mulukutla7dc75022012-08-23 16:50:56 -07002964 F_MM(19200000, cxo, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002965 F_MM(66670000, gpll0, 9, 0, 0),
2966 F_END
2967};
2968
Junjie Wube6cea12013-06-20 10:34:09 -07002969static struct clk_freq_tbl ftbl_camss_mclk0_3_pro_clk[] = {
Junjie Wu5e905ea2013-06-07 15:47:20 -07002970 F_MM( 4800000, cxo, 4, 0, 0),
2971 F_MM( 6000000, gpll0, 10, 1, 10),
2972 F_MM( 8000000, gpll0, 15, 1, 5),
2973 F_MM( 9600000, cxo, 2, 0, 0),
Junjie Wube6cea12013-06-20 10:34:09 -07002974 F_MM(16000000, gpll0, 12.5, 1, 3),
Junjie Wu5e905ea2013-06-07 15:47:20 -07002975 F_MM(19200000, cxo, 1, 0, 0),
2976 F_MM(24000000, gpll0, 5, 1, 5),
2977 F_MM(32000000, mmpll0, 5, 1, 5),
2978 F_MM(48000000, gpll0, 12.5, 0, 0),
2979 F_MM(64000000, mmpll0, 12.5, 0, 0),
2980 F_MM(66670000, gpll0, 9, 0, 0),
2981 F_END
2982};
2983
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002984static struct rcg_clk mclk0_clk_src = {
2985 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2986 .set_rate = set_rate_hid,
2987 .freq_tbl = ftbl_camss_mclk0_3_clk,
2988 .current_freq = &rcg_dummy_freq,
2989 .base = &virt_bases[MMSS_BASE],
2990 .c = {
2991 .dbg_name = "mclk0_clk_src",
2992 .ops = &clk_ops_rcg,
2993 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2994 CLK_INIT(mclk0_clk_src.c),
2995 },
2996};
2997
2998static struct rcg_clk mclk1_clk_src = {
2999 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
3000 .set_rate = set_rate_hid,
3001 .freq_tbl = ftbl_camss_mclk0_3_clk,
3002 .current_freq = &rcg_dummy_freq,
3003 .base = &virt_bases[MMSS_BASE],
3004 .c = {
3005 .dbg_name = "mclk1_clk_src",
3006 .ops = &clk_ops_rcg,
3007 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3008 CLK_INIT(mclk1_clk_src.c),
3009 },
3010};
3011
3012static struct rcg_clk mclk2_clk_src = {
3013 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
3014 .set_rate = set_rate_hid,
3015 .freq_tbl = ftbl_camss_mclk0_3_clk,
3016 .current_freq = &rcg_dummy_freq,
3017 .base = &virt_bases[MMSS_BASE],
3018 .c = {
3019 .dbg_name = "mclk2_clk_src",
3020 .ops = &clk_ops_rcg,
3021 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3022 CLK_INIT(mclk2_clk_src.c),
3023 },
3024};
3025
3026static struct rcg_clk mclk3_clk_src = {
3027 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
3028 .set_rate = set_rate_hid,
3029 .freq_tbl = ftbl_camss_mclk0_3_clk,
3030 .current_freq = &rcg_dummy_freq,
3031 .base = &virt_bases[MMSS_BASE],
3032 .c = {
3033 .dbg_name = "mclk3_clk_src",
3034 .ops = &clk_ops_rcg,
3035 VDD_DIG_FMAX_MAP1(LOW, 66670000),
3036 CLK_INIT(mclk3_clk_src.c),
3037 },
3038};
3039
3040static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
3041 F_MM(100000000, gpll0, 6, 0, 0),
3042 F_MM(200000000, mmpll0, 4, 0, 0),
3043 F_END
3044};
3045
3046static struct rcg_clk csi0phytimer_clk_src = {
3047 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
3048 .set_rate = set_rate_hid,
3049 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3050 .current_freq = &rcg_dummy_freq,
3051 .base = &virt_bases[MMSS_BASE],
3052 .c = {
3053 .dbg_name = "csi0phytimer_clk_src",
3054 .ops = &clk_ops_rcg,
3055 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3056 CLK_INIT(csi0phytimer_clk_src.c),
3057 },
3058};
3059
3060static struct rcg_clk csi1phytimer_clk_src = {
3061 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
3062 .set_rate = set_rate_hid,
3063 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3064 .current_freq = &rcg_dummy_freq,
3065 .base = &virt_bases[MMSS_BASE],
3066 .c = {
3067 .dbg_name = "csi1phytimer_clk_src",
3068 .ops = &clk_ops_rcg,
3069 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3070 CLK_INIT(csi1phytimer_clk_src.c),
3071 },
3072};
3073
3074static struct rcg_clk csi2phytimer_clk_src = {
3075 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
3076 .set_rate = set_rate_hid,
3077 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
3078 .current_freq = &rcg_dummy_freq,
3079 .base = &virt_bases[MMSS_BASE],
3080 .c = {
3081 .dbg_name = "csi2phytimer_clk_src",
3082 .ops = &clk_ops_rcg,
3083 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
3084 CLK_INIT(csi2phytimer_clk_src.c),
3085 },
3086};
3087
3088static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
3089 F_MM(150000000, gpll0, 4, 0, 0),
3090 F_MM(266670000, mmpll0, 3, 0, 0),
3091 F_MM(320000000, mmpll0, 2.5, 0, 0),
Junjie Wu5e905ea2013-06-07 15:47:20 -07003092 F_MM(465000000, mmpll3, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003093 F_END
3094};
3095
3096static struct rcg_clk cpp_clk_src = {
3097 .cmd_rcgr_reg = CPP_CMD_RCGR,
3098 .set_rate = set_rate_hid,
3099 .freq_tbl = ftbl_camss_vfe_cpp_clk,
3100 .current_freq = &rcg_dummy_freq,
3101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "cpp_clk_src",
3104 .ops = &clk_ops_rcg,
3105 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3106 HIGH, 320000000),
3107 CLK_INIT(cpp_clk_src.c),
3108 },
3109};
3110
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003111static struct clk_freq_tbl byte_freq_tbl[] = {
3112 {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003113 .src_clk = &byte_clk_src_8974.c,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003114 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
3115 },
3116 F_END
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003117};
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003118
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003119static struct rcg_clk byte0_clk_src = {
3120 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003121 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003122 .base = &virt_bases[MMSS_BASE],
3123 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003124 .parent = &byte_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .dbg_name = "byte0_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003126 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003127 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3128 HIGH, 188000000),
3129 CLK_INIT(byte0_clk_src.c),
3130 },
3131};
3132
3133static struct rcg_clk byte1_clk_src = {
3134 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003135 .current_freq = byte_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003138 .parent = &byte_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003139 .dbg_name = "byte1_clk_src",
Vikram Mulukutlafe0f5a52012-08-16 16:51:08 -07003140 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003141 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
3142 HIGH, 188000000),
3143 CLK_INIT(byte1_clk_src.c),
3144 },
3145};
3146
3147static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
3148 F_MM(19200000, cxo, 1, 0, 0),
3149 F_END
3150};
3151
3152static struct rcg_clk edpaux_clk_src = {
3153 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
3154 .set_rate = set_rate_hid,
3155 .freq_tbl = ftbl_mdss_edpaux_clk,
3156 .current_freq = &rcg_dummy_freq,
3157 .base = &virt_bases[MMSS_BASE],
3158 .c = {
3159 .dbg_name = "edpaux_clk_src",
3160 .ops = &clk_ops_rcg,
3161 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3162 CLK_INIT(edpaux_clk_src.c),
3163 },
3164};
3165
3166static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
Asaf Penso6b5251b2012-10-11 12:27:03 -07003167 F_MDSS(162000000, edppll_270, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003168 F_MDSS(270000000, edppll_270, 11, 0, 0),
3169 F_END
3170};
3171
3172static struct rcg_clk edplink_clk_src = {
3173 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
3174 .set_rate = set_rate_hid,
3175 .freq_tbl = ftbl_mdss_edplink_clk,
3176 .current_freq = &rcg_dummy_freq,
3177 .base = &virt_bases[MMSS_BASE],
3178 .c = {
3179 .dbg_name = "edplink_clk_src",
3180 .ops = &clk_ops_rcg,
3181 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
3182 CLK_INIT(edplink_clk_src.c),
3183 },
3184};
3185
3186static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
Asaf Penso56084db2012-11-15 20:14:54 +02003187 F_MDSS(138500000, edppll_350, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003188 F_MDSS(350000000, edppll_350, 11, 0, 0),
3189 F_END
3190};
3191
3192static struct rcg_clk edppixel_clk_src = {
3193 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
3194 .set_rate = set_rate_mnd,
3195 .freq_tbl = ftbl_mdss_edppixel_clk,
3196 .current_freq = &rcg_dummy_freq,
3197 .base = &virt_bases[MMSS_BASE],
3198 .c = {
3199 .dbg_name = "edppixel_clk_src",
3200 .ops = &clk_ops_rcg_mnd,
3201 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
3202 CLK_INIT(edppixel_clk_src.c),
3203 },
3204};
3205
3206static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
3207 F_MM(19200000, cxo, 1, 0, 0),
3208 F_END
3209};
3210
3211static struct rcg_clk esc0_clk_src = {
3212 .cmd_rcgr_reg = ESC0_CMD_RCGR,
3213 .set_rate = set_rate_hid,
3214 .freq_tbl = ftbl_mdss_esc0_1_clk,
3215 .current_freq = &rcg_dummy_freq,
3216 .base = &virt_bases[MMSS_BASE],
3217 .c = {
3218 .dbg_name = "esc0_clk_src",
3219 .ops = &clk_ops_rcg,
3220 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3221 CLK_INIT(esc0_clk_src.c),
3222 },
3223};
3224
3225static struct rcg_clk esc1_clk_src = {
3226 .cmd_rcgr_reg = ESC1_CMD_RCGR,
3227 .set_rate = set_rate_hid,
3228 .freq_tbl = ftbl_mdss_esc0_1_clk,
3229 .current_freq = &rcg_dummy_freq,
3230 .base = &virt_bases[MMSS_BASE],
3231 .c = {
3232 .dbg_name = "esc1_clk_src",
3233 .ops = &clk_ops_rcg,
3234 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3235 CLK_INIT(esc1_clk_src.c),
3236 },
3237};
3238
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003239static int hdmi_pll_clk_enable(struct clk *c)
3240{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003241 return hdmi_pll_enable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003242}
3243
3244static void hdmi_pll_clk_disable(struct clk *c)
3245{
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003246 hdmi_pll_disable();
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003247}
3248
3249static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
3250{
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003251 return hdmi_pll_set_rate(rate);
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003252}
3253
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003254static struct clk_ops clk_ops_hdmi_pll = {
3255 .enable = hdmi_pll_clk_enable,
3256 .disable = hdmi_pll_clk_disable,
3257 .set_rate = hdmi_pll_clk_set_rate,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003258};
3259
3260static struct clk hdmipll_clk_src = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003261 .parent = &cxo_clk_src.c,
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003262 .dbg_name = "hdmipll_clk_src",
3263 .ops = &clk_ops_hdmi_pll,
3264 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003265};
3266
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003268 /*
3269 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3270 * registers. This entry allows the HDMI driver to switch the cached
3271 * rate to zero before suspend and back to the real rate after resume.
3272 */
3273 F_HDMI( 0, hdmipll, 1, 0, 0),
3274 F_HDMI( 25200000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003275 F_HDMI( 27000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003276 F_HDMI( 27030000, hdmipll, 1, 0, 0),
Manoj Rao6c1d2792013-05-08 11:59:38 -07003277 F_HDMI( 65000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003278 F_HDMI( 74250000, hdmipll, 1, 0, 0),
Manoj Rao6c1d2792013-05-08 11:59:38 -07003279 F_HDMI(108000000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003280 F_HDMI(148500000, hdmipll, 1, 0, 0),
Ujwal Patele698fae2012-11-29 14:04:33 -08003281 F_HDMI(268500000, hdmipll, 1, 0, 0),
Vikram Mulukutla86b76342012-08-15 16:22:09 -07003282 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003283 F_END
3284};
3285
3286static struct rcg_clk extpclk_clk_src = {
3287 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003288 .freq_tbl = ftbl_mdss_extpclk_clk,
3289 .current_freq = &rcg_dummy_freq,
3290 .base = &virt_bases[MMSS_BASE],
3291 .c = {
3292 .dbg_name = "extpclk_clk_src",
Vikram Mulukutla5acd7932012-11-29 14:20:34 -08003293 .ops = &clk_ops_rcg_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003294 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3295 CLK_INIT(extpclk_clk_src.c),
3296 },
3297};
3298
3299static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3300 F_MDSS(19200000, cxo, 1, 0, 0),
3301 F_END
3302};
3303
3304static struct rcg_clk hdmi_clk_src = {
3305 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3306 .set_rate = set_rate_hid,
3307 .freq_tbl = ftbl_mdss_hdmi_clk,
3308 .current_freq = &rcg_dummy_freq,
3309 .base = &virt_bases[MMSS_BASE],
3310 .c = {
3311 .dbg_name = "hdmi_clk_src",
3312 .ops = &clk_ops_rcg,
3313 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3314 CLK_INIT(hdmi_clk_src.c),
3315 },
3316};
3317
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07003318struct clk_ops clk_ops_pixel_clock;
3319
3320static long round_rate_pixel(struct clk *clk, unsigned long rate)
3321{
3322 int frac_num[] = {3, 2, 4, 1};
3323 int frac_den[] = {8, 9, 9, 1};
3324 int delta = 100000;
3325 int i;
3326
3327 for (i = 0; i < ARRAY_SIZE(frac_num); i++) {
3328 unsigned long request = (rate * frac_den[i]) / frac_num[i];
3329 unsigned long src_rate;
3330
3331 src_rate = clk_round_rate(clk->parent, request);
3332 if ((src_rate < (request - delta)) ||
3333 (src_rate > (request + delta)))
3334 continue;
3335
3336 return (src_rate * frac_num[i]) / frac_den[i];
3337 }
3338
3339 return -EINVAL;
3340}
3341
3342
3343static int set_rate_pixel(struct clk *clk, unsigned long rate)
3344{
3345 struct rcg_clk *rcg = to_rcg_clk(clk);
3346 struct clk_freq_tbl *pixel_freq = rcg->current_freq;
3347 int frac_num[] = {3, 2, 4, 1};
3348 int frac_den[] = {8, 9, 9, 1};
3349 int delta = 100000;
3350 int i, rc;
3351
3352 for (i = 0; i < ARRAY_SIZE(frac_num); i++) {
3353 unsigned long request = (rate * frac_den[i]) / frac_num[i];
3354 unsigned long src_rate;
3355
3356 src_rate = clk_round_rate(clk->parent, request);
3357 if ((src_rate < (request - delta)) ||
3358 (src_rate > (request + delta)))
3359 continue;
3360
3361 rc = clk_set_rate(clk->parent, src_rate);
3362 if (rc)
3363 return rc;
3364
3365 pixel_freq->div_src_val &= ~BM(4, 0);
3366 if (frac_den[i] == frac_num[i]) {
3367 pixel_freq->m_val = 0;
3368 pixel_freq->n_val = 0;
3369 } else {
3370 pixel_freq->m_val = frac_num[i];
3371 pixel_freq->n_val = ~(frac_den[i] - frac_num[i]);
3372 pixel_freq->d_val = ~frac_den[i];
3373 }
3374 set_rate_mnd(rcg, pixel_freq);
3375 return 0;
3376 }
3377 return -EINVAL;
3378}
3379
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003380static struct clk_freq_tbl pixel_freq_tbl[] = {
3381 {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003382 .src_clk = &pixel_clk_src_8974.c,
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07003383 .div_src_val = BVAL(10, 8, dsipll0_pixel_mm_source_val)
3384 | BVAL(4, 0, 0),
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003385 },
3386 F_END
Patrick Dalyadeeb472013-03-06 21:22:32 -08003387};
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003388
3389static struct rcg_clk pclk0_clk_src = {
3390 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003391 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003392 .base = &virt_bases[MMSS_BASE],
3393 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003394 .parent = &pixel_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003395 .dbg_name = "pclk0_clk_src",
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003396 .ops = &clk_ops_pixel_clock,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003397 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3398 CLK_INIT(pclk0_clk_src.c),
3399 },
3400};
3401
3402static struct rcg_clk pclk1_clk_src = {
3403 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaae13f3c2013-03-20 18:03:29 -07003404 .current_freq = pixel_freq_tbl,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003405 .base = &virt_bases[MMSS_BASE],
3406 .c = {
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003407 .parent = &pixel_clk_src_8974.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .dbg_name = "pclk1_clk_src",
Vikram Mulukutla81e17e52013-05-02 20:31:51 -07003409 .ops = &clk_ops_pixel_clock,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003410 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3411 CLK_INIT(pclk1_clk_src.c),
3412 },
3413};
3414
3415static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3416 F_MDSS(19200000, cxo, 1, 0, 0),
3417 F_END
3418};
3419
3420static struct rcg_clk vsync_clk_src = {
3421 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3422 .set_rate = set_rate_hid,
3423 .freq_tbl = ftbl_mdss_vsync_clk,
3424 .current_freq = &rcg_dummy_freq,
3425 .base = &virt_bases[MMSS_BASE],
3426 .c = {
3427 .dbg_name = "vsync_clk_src",
3428 .ops = &clk_ops_rcg,
3429 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3430 CLK_INIT(vsync_clk_src.c),
3431 },
3432};
3433
3434static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3435 F_MM( 50000000, gpll0, 12, 0, 0),
3436 F_MM(100000000, gpll0, 6, 0, 0),
3437 F_MM(133330000, mmpll0, 6, 0, 0),
3438 F_MM(200000000, mmpll0, 4, 0, 0),
3439 F_MM(266670000, mmpll0, 3, 0, 0),
3440 F_MM(410000000, mmpll3, 2, 0, 0),
3441 F_END
3442};
3443
Vikram Mulukutla293c4692013-01-03 15:09:47 -08003444static struct clk_freq_tbl ftbl_venus0_vcodec0_v2_clk[] = {
3445 F_MM( 50000000, gpll0, 12, 0, 0),
3446 F_MM(100000000, gpll0, 6, 0, 0),
3447 F_MM(133330000, mmpll0, 6, 0, 0),
3448 F_MM(200000000, mmpll0, 4, 0, 0),
3449 F_MM(266670000, mmpll0, 3, 0, 0),
3450 F_MM(465000000, mmpll3, 2, 0, 0),
3451 F_END
3452};
3453
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454static struct rcg_clk vcodec0_clk_src = {
3455 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3456 .set_rate = set_rate_mnd,
3457 .freq_tbl = ftbl_venus0_vcodec0_clk,
3458 .current_freq = &rcg_dummy_freq,
3459 .base = &virt_bases[MMSS_BASE],
3460 .c = {
3461 .dbg_name = "vcodec0_clk_src",
3462 .ops = &clk_ops_rcg_mnd,
3463 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3464 HIGH, 410000000),
3465 CLK_INIT(vcodec0_clk_src.c),
3466 },
3467};
3468
3469static struct branch_clk camss_cci_cci_ahb_clk = {
3470 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003471 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003472 .base = &virt_bases[MMSS_BASE],
3473 .c = {
3474 .dbg_name = "camss_cci_cci_ahb_clk",
3475 .ops = &clk_ops_branch,
3476 CLK_INIT(camss_cci_cci_ahb_clk.c),
3477 },
3478};
3479
3480static struct branch_clk camss_cci_cci_clk = {
3481 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003482 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003483 .base = &virt_bases[MMSS_BASE],
3484 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003485 .parent = &cci_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003486 .dbg_name = "camss_cci_cci_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(camss_cci_cci_clk.c),
3489 },
3490};
3491
3492static struct branch_clk camss_csi0_ahb_clk = {
3493 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003495 .base = &virt_bases[MMSS_BASE],
3496 .c = {
3497 .dbg_name = "camss_csi0_ahb_clk",
3498 .ops = &clk_ops_branch,
3499 CLK_INIT(camss_csi0_ahb_clk.c),
3500 },
3501};
3502
3503static struct branch_clk camss_csi0_clk = {
3504 .cbcr_reg = CAMSS_CSI0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003505 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003506 .base = &virt_bases[MMSS_BASE],
3507 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003508 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003509 .dbg_name = "camss_csi0_clk",
3510 .ops = &clk_ops_branch,
3511 CLK_INIT(camss_csi0_clk.c),
3512 },
3513};
3514
3515static struct branch_clk camss_csi0phy_clk = {
3516 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003518 .base = &virt_bases[MMSS_BASE],
3519 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003520 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003521 .dbg_name = "camss_csi0phy_clk",
3522 .ops = &clk_ops_branch,
3523 CLK_INIT(camss_csi0phy_clk.c),
3524 },
3525};
3526
3527static struct branch_clk camss_csi0pix_clk = {
3528 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003530 .base = &virt_bases[MMSS_BASE],
3531 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003532 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .dbg_name = "camss_csi0pix_clk",
3534 .ops = &clk_ops_branch,
3535 CLK_INIT(camss_csi0pix_clk.c),
3536 },
3537};
3538
3539static struct branch_clk camss_csi0rdi_clk = {
3540 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .base = &virt_bases[MMSS_BASE],
3543 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003544 .parent = &csi0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003545 .dbg_name = "camss_csi0rdi_clk",
3546 .ops = &clk_ops_branch,
3547 CLK_INIT(camss_csi0rdi_clk.c),
3548 },
3549};
3550
3551static struct branch_clk camss_csi1_ahb_clk = {
3552 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003554 .base = &virt_bases[MMSS_BASE],
3555 .c = {
3556 .dbg_name = "camss_csi1_ahb_clk",
3557 .ops = &clk_ops_branch,
3558 CLK_INIT(camss_csi1_ahb_clk.c),
3559 },
3560};
3561
3562static struct branch_clk camss_csi1_clk = {
3563 .cbcr_reg = CAMSS_CSI1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003564 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003565 .base = &virt_bases[MMSS_BASE],
3566 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003567 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003568 .dbg_name = "camss_csi1_clk",
3569 .ops = &clk_ops_branch,
3570 CLK_INIT(camss_csi1_clk.c),
3571 },
3572};
3573
3574static struct branch_clk camss_csi1phy_clk = {
3575 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003577 .base = &virt_bases[MMSS_BASE],
3578 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003579 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003580 .dbg_name = "camss_csi1phy_clk",
3581 .ops = &clk_ops_branch,
3582 CLK_INIT(camss_csi1phy_clk.c),
3583 },
3584};
3585
3586static struct branch_clk camss_csi1pix_clk = {
3587 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003588 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003589 .base = &virt_bases[MMSS_BASE],
3590 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003591 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003592 .dbg_name = "camss_csi1pix_clk",
3593 .ops = &clk_ops_branch,
3594 CLK_INIT(camss_csi1pix_clk.c),
3595 },
3596};
3597
3598static struct branch_clk camss_csi1rdi_clk = {
3599 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003601 .base = &virt_bases[MMSS_BASE],
3602 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003603 .parent = &csi1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003604 .dbg_name = "camss_csi1rdi_clk",
3605 .ops = &clk_ops_branch,
3606 CLK_INIT(camss_csi1rdi_clk.c),
3607 },
3608};
3609
3610static struct branch_clk camss_csi2_ahb_clk = {
3611 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003613 .base = &virt_bases[MMSS_BASE],
3614 .c = {
3615 .dbg_name = "camss_csi2_ahb_clk",
3616 .ops = &clk_ops_branch,
3617 CLK_INIT(camss_csi2_ahb_clk.c),
3618 },
3619};
3620
3621static struct branch_clk camss_csi2_clk = {
3622 .cbcr_reg = CAMSS_CSI2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003623 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .base = &virt_bases[MMSS_BASE],
3625 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003626 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003627 .dbg_name = "camss_csi2_clk",
3628 .ops = &clk_ops_branch,
3629 CLK_INIT(camss_csi2_clk.c),
3630 },
3631};
3632
3633static struct branch_clk camss_csi2phy_clk = {
3634 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003635 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003636 .base = &virt_bases[MMSS_BASE],
3637 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003638 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003639 .dbg_name = "camss_csi2phy_clk",
3640 .ops = &clk_ops_branch,
3641 CLK_INIT(camss_csi2phy_clk.c),
3642 },
3643};
3644
3645static struct branch_clk camss_csi2pix_clk = {
3646 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003647 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003648 .base = &virt_bases[MMSS_BASE],
3649 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003650 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003651 .dbg_name = "camss_csi2pix_clk",
3652 .ops = &clk_ops_branch,
3653 CLK_INIT(camss_csi2pix_clk.c),
3654 },
3655};
3656
3657static struct branch_clk camss_csi2rdi_clk = {
3658 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003660 .base = &virt_bases[MMSS_BASE],
3661 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003662 .parent = &csi2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .dbg_name = "camss_csi2rdi_clk",
3664 .ops = &clk_ops_branch,
3665 CLK_INIT(camss_csi2rdi_clk.c),
3666 },
3667};
3668
3669static struct branch_clk camss_csi3_ahb_clk = {
3670 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003672 .base = &virt_bases[MMSS_BASE],
3673 .c = {
3674 .dbg_name = "camss_csi3_ahb_clk",
3675 .ops = &clk_ops_branch,
3676 CLK_INIT(camss_csi3_ahb_clk.c),
3677 },
3678};
3679
3680static struct branch_clk camss_csi3_clk = {
3681 .cbcr_reg = CAMSS_CSI3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003682 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003683 .base = &virt_bases[MMSS_BASE],
3684 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003685 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003686 .dbg_name = "camss_csi3_clk",
3687 .ops = &clk_ops_branch,
3688 CLK_INIT(camss_csi3_clk.c),
3689 },
3690};
3691
3692static struct branch_clk camss_csi3phy_clk = {
3693 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003694 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003695 .base = &virt_bases[MMSS_BASE],
3696 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003697 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003698 .dbg_name = "camss_csi3phy_clk",
3699 .ops = &clk_ops_branch,
3700 CLK_INIT(camss_csi3phy_clk.c),
3701 },
3702};
3703
3704static struct branch_clk camss_csi3pix_clk = {
3705 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003706 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003707 .base = &virt_bases[MMSS_BASE],
3708 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003709 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003710 .dbg_name = "camss_csi3pix_clk",
3711 .ops = &clk_ops_branch,
3712 CLK_INIT(camss_csi3pix_clk.c),
3713 },
3714};
3715
3716static struct branch_clk camss_csi3rdi_clk = {
3717 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003718 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003719 .base = &virt_bases[MMSS_BASE],
3720 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003721 .parent = &csi3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003722 .dbg_name = "camss_csi3rdi_clk",
3723 .ops = &clk_ops_branch,
3724 CLK_INIT(camss_csi3rdi_clk.c),
3725 },
3726};
3727
3728static struct branch_clk camss_csi_vfe0_clk = {
3729 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003730 .bcr_reg = CAMSS_CSI_VFE0_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003732 .base = &virt_bases[MMSS_BASE],
3733 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003734 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003735 .dbg_name = "camss_csi_vfe0_clk",
3736 .ops = &clk_ops_branch,
3737 CLK_INIT(camss_csi_vfe0_clk.c),
3738 },
3739};
3740
3741static struct branch_clk camss_csi_vfe1_clk = {
3742 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003743 .bcr_reg = CAMSS_CSI_VFE1_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003744 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .base = &virt_bases[MMSS_BASE],
3746 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003747 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003748 .dbg_name = "camss_csi_vfe1_clk",
3749 .ops = &clk_ops_branch,
3750 CLK_INIT(camss_csi_vfe1_clk.c),
3751 },
3752};
3753
3754static struct branch_clk camss_gp0_clk = {
3755 .cbcr_reg = CAMSS_GP0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .base = &virt_bases[MMSS_BASE],
3758 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003759 .parent = &mmss_gp0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003760 .dbg_name = "camss_gp0_clk",
3761 .ops = &clk_ops_branch,
3762 CLK_INIT(camss_gp0_clk.c),
3763 },
3764};
3765
3766static struct branch_clk camss_gp1_clk = {
3767 .cbcr_reg = CAMSS_GP1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003768 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003769 .base = &virt_bases[MMSS_BASE],
3770 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003771 .parent = &mmss_gp1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003772 .dbg_name = "camss_gp1_clk",
3773 .ops = &clk_ops_branch,
3774 CLK_INIT(camss_gp1_clk.c),
3775 },
3776};
3777
3778static struct branch_clk camss_ispif_ahb_clk = {
3779 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003780 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .base = &virt_bases[MMSS_BASE],
3782 .c = {
3783 .dbg_name = "camss_ispif_ahb_clk",
3784 .ops = &clk_ops_branch,
3785 CLK_INIT(camss_ispif_ahb_clk.c),
3786 },
3787};
3788
3789static struct branch_clk camss_jpeg_jpeg0_clk = {
3790 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003791 .bcr_reg = CAMSS_JPEG_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003792 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003793 .base = &virt_bases[MMSS_BASE],
3794 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003795 .parent = &jpeg0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003796 .dbg_name = "camss_jpeg_jpeg0_clk",
3797 .ops = &clk_ops_branch,
3798 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3799 },
3800};
3801
3802static struct branch_clk camss_jpeg_jpeg1_clk = {
3803 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003804 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003805 .base = &virt_bases[MMSS_BASE],
3806 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003807 .parent = &jpeg1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003808 .dbg_name = "camss_jpeg_jpeg1_clk",
3809 .ops = &clk_ops_branch,
3810 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3811 },
3812};
3813
3814static struct branch_clk camss_jpeg_jpeg2_clk = {
3815 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003816 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817 .base = &virt_bases[MMSS_BASE],
3818 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003819 .parent = &jpeg2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820 .dbg_name = "camss_jpeg_jpeg2_clk",
3821 .ops = &clk_ops_branch,
3822 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3823 },
3824};
3825
3826static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3827 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003828 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003829 .base = &virt_bases[MMSS_BASE],
3830 .c = {
3831 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3832 .ops = &clk_ops_branch,
3833 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3834 },
3835};
3836
3837static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3838 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003839 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003840 .base = &virt_bases[MMSS_BASE],
3841 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003842 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3844 .ops = &clk_ops_branch,
3845 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3846 },
3847};
3848
3849static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3850 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
3851 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003852 .base = &virt_bases[MMSS_BASE],
3853 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003854 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003855 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3856 .ops = &clk_ops_branch,
3857 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3858 },
3859};
3860
3861static struct branch_clk camss_mclk0_clk = {
3862 .cbcr_reg = CAMSS_MCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003863 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003864 .base = &virt_bases[MMSS_BASE],
3865 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003866 .parent = &mclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003867 .dbg_name = "camss_mclk0_clk",
3868 .ops = &clk_ops_branch,
3869 CLK_INIT(camss_mclk0_clk.c),
3870 },
3871};
3872
3873static struct branch_clk camss_mclk1_clk = {
3874 .cbcr_reg = CAMSS_MCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003875 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876 .base = &virt_bases[MMSS_BASE],
3877 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003878 .parent = &mclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003879 .dbg_name = "camss_mclk1_clk",
3880 .ops = &clk_ops_branch,
3881 CLK_INIT(camss_mclk1_clk.c),
3882 },
3883};
3884
3885static struct branch_clk camss_mclk2_clk = {
3886 .cbcr_reg = CAMSS_MCLK2_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003887 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .base = &virt_bases[MMSS_BASE],
3889 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003890 .parent = &mclk2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003891 .dbg_name = "camss_mclk2_clk",
3892 .ops = &clk_ops_branch,
3893 CLK_INIT(camss_mclk2_clk.c),
3894 },
3895};
3896
3897static struct branch_clk camss_mclk3_clk = {
3898 .cbcr_reg = CAMSS_MCLK3_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003899 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003900 .base = &virt_bases[MMSS_BASE],
3901 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003902 .parent = &mclk3_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003903 .dbg_name = "camss_mclk3_clk",
3904 .ops = &clk_ops_branch,
3905 CLK_INIT(camss_mclk3_clk.c),
3906 },
3907};
3908
3909static struct branch_clk camss_micro_ahb_clk = {
3910 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003911 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003912 .base = &virt_bases[MMSS_BASE],
3913 .c = {
3914 .dbg_name = "camss_micro_ahb_clk",
3915 .ops = &clk_ops_branch,
3916 CLK_INIT(camss_micro_ahb_clk.c),
3917 },
3918};
3919
3920static struct branch_clk camss_phy0_csi0phytimer_clk = {
3921 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003922 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003923 .base = &virt_bases[MMSS_BASE],
3924 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003925 .parent = &csi0phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003926 .dbg_name = "camss_phy0_csi0phytimer_clk",
3927 .ops = &clk_ops_branch,
3928 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3929 },
3930};
3931
3932static struct branch_clk camss_phy1_csi1phytimer_clk = {
3933 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003934 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003935 .base = &virt_bases[MMSS_BASE],
3936 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003937 .parent = &csi1phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003938 .dbg_name = "camss_phy1_csi1phytimer_clk",
3939 .ops = &clk_ops_branch,
3940 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3941 },
3942};
3943
3944static struct branch_clk camss_phy2_csi2phytimer_clk = {
3945 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003946 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003947 .base = &virt_bases[MMSS_BASE],
3948 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003949 .parent = &csi2phytimer_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003950 .dbg_name = "camss_phy2_csi2phytimer_clk",
3951 .ops = &clk_ops_branch,
3952 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3953 },
3954};
3955
3956static struct branch_clk camss_top_ahb_clk = {
3957 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003958 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003959 .base = &virt_bases[MMSS_BASE],
3960 .c = {
3961 .dbg_name = "camss_top_ahb_clk",
3962 .ops = &clk_ops_branch,
3963 CLK_INIT(camss_top_ahb_clk.c),
3964 },
3965};
3966
3967static struct branch_clk camss_vfe_cpp_ahb_clk = {
3968 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003969 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003970 .base = &virt_bases[MMSS_BASE],
3971 .c = {
3972 .dbg_name = "camss_vfe_cpp_ahb_clk",
3973 .ops = &clk_ops_branch,
3974 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3975 },
3976};
3977
3978static struct branch_clk camss_vfe_cpp_clk = {
3979 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003980 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003981 .base = &virt_bases[MMSS_BASE],
3982 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003983 .parent = &cpp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003984 .dbg_name = "camss_vfe_cpp_clk",
3985 .ops = &clk_ops_branch,
3986 CLK_INIT(camss_vfe_cpp_clk.c),
3987 },
3988};
3989
3990static struct branch_clk camss_vfe_vfe0_clk = {
3991 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07003992 .bcr_reg = CAMSS_VFE_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003993 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003994 .base = &virt_bases[MMSS_BASE],
3995 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07003996 .parent = &vfe0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003997 .dbg_name = "camss_vfe_vfe0_clk",
3998 .ops = &clk_ops_branch,
3999 CLK_INIT(camss_vfe_vfe0_clk.c),
4000 },
4001};
4002
4003static struct branch_clk camss_vfe_vfe1_clk = {
4004 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004005 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004006 .base = &virt_bases[MMSS_BASE],
4007 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004008 .parent = &vfe1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004009 .dbg_name = "camss_vfe_vfe1_clk",
4010 .ops = &clk_ops_branch,
4011 CLK_INIT(camss_vfe_vfe1_clk.c),
4012 },
4013};
4014
4015static struct branch_clk camss_vfe_vfe_ahb_clk = {
4016 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004017 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004018 .base = &virt_bases[MMSS_BASE],
4019 .c = {
4020 .dbg_name = "camss_vfe_vfe_ahb_clk",
4021 .ops = &clk_ops_branch,
4022 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
4023 },
4024};
4025
4026static struct branch_clk camss_vfe_vfe_axi_clk = {
4027 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004028 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004029 .base = &virt_bases[MMSS_BASE],
4030 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004031 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004032 .dbg_name = "camss_vfe_vfe_axi_clk",
4033 .ops = &clk_ops_branch,
4034 CLK_INIT(camss_vfe_vfe_axi_clk.c),
4035 },
4036};
4037
4038static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
4039 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
4040 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004041 .base = &virt_bases[MMSS_BASE],
4042 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004043 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004044 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
4045 .ops = &clk_ops_branch,
4046 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
4047 },
4048};
4049
4050static struct branch_clk mdss_ahb_clk = {
4051 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004052 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004053 .base = &virt_bases[MMSS_BASE],
4054 .c = {
4055 .dbg_name = "mdss_ahb_clk",
4056 .ops = &clk_ops_branch,
4057 CLK_INIT(mdss_ahb_clk.c),
4058 },
4059};
4060
4061static struct branch_clk mdss_axi_clk = {
4062 .cbcr_reg = MDSS_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004064 .base = &virt_bases[MMSS_BASE],
4065 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004066 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004067 .dbg_name = "mdss_axi_clk",
4068 .ops = &clk_ops_branch,
4069 CLK_INIT(mdss_axi_clk.c),
4070 },
4071};
4072
4073static struct branch_clk mdss_byte0_clk = {
4074 .cbcr_reg = MDSS_BYTE0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004076 .base = &virt_bases[MMSS_BASE],
4077 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004078 .parent = &byte0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 .dbg_name = "mdss_byte0_clk",
4080 .ops = &clk_ops_branch,
4081 CLK_INIT(mdss_byte0_clk.c),
4082 },
4083};
4084
4085static struct branch_clk mdss_byte1_clk = {
4086 .cbcr_reg = MDSS_BYTE1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004087 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004088 .base = &virt_bases[MMSS_BASE],
4089 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004090 .parent = &byte1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004091 .dbg_name = "mdss_byte1_clk",
4092 .ops = &clk_ops_branch,
4093 CLK_INIT(mdss_byte1_clk.c),
4094 },
4095};
4096
4097static struct branch_clk mdss_edpaux_clk = {
4098 .cbcr_reg = MDSS_EDPAUX_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004099 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004100 .base = &virt_bases[MMSS_BASE],
4101 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004102 .parent = &edpaux_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004103 .dbg_name = "mdss_edpaux_clk",
4104 .ops = &clk_ops_branch,
4105 CLK_INIT(mdss_edpaux_clk.c),
4106 },
4107};
4108
4109static struct branch_clk mdss_edplink_clk = {
4110 .cbcr_reg = MDSS_EDPLINK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004111 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004112 .base = &virt_bases[MMSS_BASE],
4113 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004114 .parent = &edplink_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004115 .dbg_name = "mdss_edplink_clk",
4116 .ops = &clk_ops_branch,
4117 CLK_INIT(mdss_edplink_clk.c),
4118 },
4119};
4120
4121static struct branch_clk mdss_edppixel_clk = {
4122 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004123 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004124 .base = &virt_bases[MMSS_BASE],
4125 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004126 .parent = &edppixel_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004127 .dbg_name = "mdss_edppixel_clk",
4128 .ops = &clk_ops_branch,
4129 CLK_INIT(mdss_edppixel_clk.c),
4130 },
4131};
4132
4133static struct branch_clk mdss_esc0_clk = {
4134 .cbcr_reg = MDSS_ESC0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004135 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004136 .base = &virt_bases[MMSS_BASE],
4137 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004138 .parent = &esc0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004139 .dbg_name = "mdss_esc0_clk",
4140 .ops = &clk_ops_branch,
4141 CLK_INIT(mdss_esc0_clk.c),
4142 },
4143};
4144
4145static struct branch_clk mdss_esc1_clk = {
4146 .cbcr_reg = MDSS_ESC1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004147 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004148 .base = &virt_bases[MMSS_BASE],
4149 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004150 .parent = &esc1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004151 .dbg_name = "mdss_esc1_clk",
4152 .ops = &clk_ops_branch,
4153 CLK_INIT(mdss_esc1_clk.c),
4154 },
4155};
4156
4157static struct branch_clk mdss_extpclk_clk = {
4158 .cbcr_reg = MDSS_EXTPCLK_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004159 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004160 .base = &virt_bases[MMSS_BASE],
4161 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004162 .parent = &extpclk_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004163 .dbg_name = "mdss_extpclk_clk",
4164 .ops = &clk_ops_branch,
4165 CLK_INIT(mdss_extpclk_clk.c),
4166 },
4167};
4168
4169static struct branch_clk mdss_hdmi_ahb_clk = {
4170 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004172 .base = &virt_bases[MMSS_BASE],
4173 .c = {
4174 .dbg_name = "mdss_hdmi_ahb_clk",
4175 .ops = &clk_ops_branch,
4176 CLK_INIT(mdss_hdmi_ahb_clk.c),
4177 },
4178};
4179
4180static struct branch_clk mdss_hdmi_clk = {
4181 .cbcr_reg = MDSS_HDMI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004182 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004183 .base = &virt_bases[MMSS_BASE],
4184 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004185 .parent = &hdmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004186 .dbg_name = "mdss_hdmi_clk",
4187 .ops = &clk_ops_branch,
4188 CLK_INIT(mdss_hdmi_clk.c),
4189 },
4190};
4191
4192static struct branch_clk mdss_mdp_clk = {
4193 .cbcr_reg = MDSS_MDP_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07004194 .bcr_reg = MDSS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004196 .base = &virt_bases[MMSS_BASE],
4197 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004198 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004199 .dbg_name = "mdss_mdp_clk",
4200 .ops = &clk_ops_branch,
4201 CLK_INIT(mdss_mdp_clk.c),
4202 },
4203};
4204
4205static struct branch_clk mdss_mdp_lut_clk = {
4206 .cbcr_reg = MDSS_MDP_LUT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004207 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004208 .base = &virt_bases[MMSS_BASE],
4209 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004210 .parent = &mdp_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004211 .dbg_name = "mdss_mdp_lut_clk",
4212 .ops = &clk_ops_branch,
4213 CLK_INIT(mdss_mdp_lut_clk.c),
4214 },
4215};
4216
4217static struct branch_clk mdss_pclk0_clk = {
4218 .cbcr_reg = MDSS_PCLK0_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004219 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004220 .base = &virt_bases[MMSS_BASE],
4221 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004222 .parent = &pclk0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004223 .dbg_name = "mdss_pclk0_clk",
4224 .ops = &clk_ops_branch,
4225 CLK_INIT(mdss_pclk0_clk.c),
4226 },
4227};
4228
4229static struct branch_clk mdss_pclk1_clk = {
4230 .cbcr_reg = MDSS_PCLK1_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004231 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004232 .base = &virt_bases[MMSS_BASE],
4233 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004234 .parent = &pclk1_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004235 .dbg_name = "mdss_pclk1_clk",
4236 .ops = &clk_ops_branch,
4237 CLK_INIT(mdss_pclk1_clk.c),
4238 },
4239};
4240
4241static struct branch_clk mdss_vsync_clk = {
4242 .cbcr_reg = MDSS_VSYNC_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004243 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004244 .base = &virt_bases[MMSS_BASE],
4245 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004246 .parent = &vsync_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004247 .dbg_name = "mdss_vsync_clk",
4248 .ops = &clk_ops_branch,
4249 CLK_INIT(mdss_vsync_clk.c),
4250 },
4251};
4252
4253static struct branch_clk mmss_misc_ahb_clk = {
4254 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004255 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004256 .base = &virt_bases[MMSS_BASE],
4257 .c = {
4258 .dbg_name = "mmss_misc_ahb_clk",
4259 .ops = &clk_ops_branch,
4260 CLK_INIT(mmss_misc_ahb_clk.c),
4261 },
4262};
4263
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004264static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
4265 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004266 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004267 .base = &virt_bases[MMSS_BASE],
4268 .c = {
4269 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
4270 .ops = &clk_ops_branch,
4271 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
4272 },
4273};
4274
4275static struct branch_clk mmss_mmssnoc_axi_clk = {
4276 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004277 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004278 .base = &virt_bases[MMSS_BASE],
4279 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004280 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004281 .dbg_name = "mmss_mmssnoc_axi_clk",
4282 .ops = &clk_ops_branch,
4283 CLK_INIT(mmss_mmssnoc_axi_clk.c),
4284 },
4285};
4286
4287static struct branch_clk mmss_s0_axi_clk = {
4288 .cbcr_reg = MMSS_S0_AXI_CBCR,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004289 /* The bus driver needs set_rate to go through to the parent */
4290 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004291 .base = &virt_bases[MMSS_BASE],
4292 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004293 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004294 .dbg_name = "mmss_s0_axi_clk",
4295 .ops = &clk_ops_branch,
4296 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07004297 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004298 },
4299};
4300
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004301struct branch_clk ocmemnoc_clk = {
4302 .cbcr_reg = OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004303 .has_sibling = 0,
4304 .bcr_reg = 0x50b0,
4305 .base = &virt_bases[MMSS_BASE],
4306 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004307 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004308 .dbg_name = "ocmemnoc_clk",
4309 .ops = &clk_ops_branch,
4310 CLK_INIT(ocmemnoc_clk.c),
4311 },
4312};
4313
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004314struct branch_clk ocmemcx_ocmemnoc_clk = {
4315 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004316 .has_sibling = 1,
4317 .base = &virt_bases[MMSS_BASE],
4318 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004319 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004320 .dbg_name = "ocmemcx_ocmemnoc_clk",
4321 .ops = &clk_ops_branch,
4322 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
4323 },
4324};
4325
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004326static struct branch_clk venus0_ahb_clk = {
4327 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004328 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004329 .base = &virt_bases[MMSS_BASE],
4330 .c = {
4331 .dbg_name = "venus0_ahb_clk",
4332 .ops = &clk_ops_branch,
4333 CLK_INIT(venus0_ahb_clk.c),
4334 },
4335};
4336
4337static struct branch_clk venus0_axi_clk = {
4338 .cbcr_reg = VENUS0_AXI_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004339 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004340 .base = &virt_bases[MMSS_BASE],
4341 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004342 .parent = &axi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004343 .dbg_name = "venus0_axi_clk",
4344 .ops = &clk_ops_branch,
4345 CLK_INIT(venus0_axi_clk.c),
4346 },
4347};
4348
4349static struct branch_clk venus0_ocmemnoc_clk = {
4350 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
4351 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004352 .base = &virt_bases[MMSS_BASE],
4353 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004354 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004355 .dbg_name = "venus0_ocmemnoc_clk",
4356 .ops = &clk_ops_branch,
4357 CLK_INIT(venus0_ocmemnoc_clk.c),
4358 },
4359};
4360
4361static struct branch_clk venus0_vcodec0_clk = {
4362 .cbcr_reg = VENUS0_VCODEC0_CBCR,
Matt Wagantallfe4f6982013-05-20 13:36:20 -07004363 .bcr_reg = VENUS0_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004364 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004365 .base = &virt_bases[MMSS_BASE],
4366 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004367 .parent = &vcodec0_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004368 .dbg_name = "venus0_vcodec0_clk",
4369 .ops = &clk_ops_branch,
4370 CLK_INIT(venus0_vcodec0_clk.c),
4371 },
4372};
4373
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004374static struct branch_clk oxilicx_axi_clk = {
4375 .cbcr_reg = OXILICX_AXI_CBCR,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004376 .has_sibling = 1,
4377 .base = &virt_bases[MMSS_BASE],
4378 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004379 .parent = &axi_clk_src.c,
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004380 .dbg_name = "oxilicx_axi_clk",
4381 .ops = &clk_ops_branch,
4382 CLK_INIT(oxilicx_axi_clk.c),
4383 },
4384};
4385
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004386static struct branch_clk oxili_gfx3d_clk = {
4387 .cbcr_reg = OXILI_GFX3D_CBCR,
Matt Wagantall9b69cfa2013-07-03 19:24:53 -07004388 .bcr_reg = OXILI_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004389 .base = &virt_bases[MMSS_BASE],
4390 .c = {
Saravana Kannan7a6532e2012-10-18 20:51:13 -07004391 .parent = &oxili_gfx3d_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004392 .dbg_name = "oxili_gfx3d_clk",
4393 .ops = &clk_ops_branch,
4394 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004395 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004396 },
4397};
4398
4399static struct branch_clk oxilicx_ahb_clk = {
4400 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004401 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004402 .base = &virt_bases[MMSS_BASE],
4403 .c = {
4404 .dbg_name = "oxilicx_ahb_clk",
4405 .ops = &clk_ops_branch,
4406 CLK_INIT(oxilicx_ahb_clk.c),
4407 },
4408};
4409
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004410static struct branch_clk q6ss_ahb_lfabif_clk = {
4411 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4412 .has_sibling = 1,
4413 .base = &virt_bases[LPASS_BASE],
4414 .c = {
4415 .dbg_name = "q6ss_ahb_lfabif_clk",
4416 .ops = &clk_ops_branch,
4417 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4418 },
4419};
4420
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004421
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004422static struct branch_clk gcc_lpass_q6_axi_clk = {
4423 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4424 .has_sibling = 1,
4425 .base = &virt_bases[GCC_BASE],
4426 .c = {
4427 .dbg_name = "gcc_lpass_q6_axi_clk",
4428 .ops = &clk_ops_branch,
4429 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4430 },
4431};
4432
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004433static struct branch_clk q6ss_xo_clk = {
4434 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4435 .bcr_reg = LPASS_Q6SS_BCR,
4436 .has_sibling = 1,
4437 .base = &virt_bases[LPASS_BASE],
4438 .c = {
4439 .dbg_name = "q6ss_xo_clk",
4440 .ops = &clk_ops_branch,
4441 CLK_INIT(q6ss_xo_clk.c),
4442 },
4443};
4444
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004445static struct branch_clk q6ss_ahbm_clk = {
4446 .cbcr_reg = Q6SS_AHBM_CBCR,
4447 .has_sibling = 1,
4448 .base = &virt_bases[LPASS_BASE],
4449 .c = {
4450 .dbg_name = "q6ss_ahbm_clk",
4451 .ops = &clk_ops_branch,
4452 CLK_INIT(q6ss_ahbm_clk.c),
4453 },
4454};
4455
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004456static DEFINE_CLK_MEASURE(l2_m_clk);
4457static DEFINE_CLK_MEASURE(krait0_m_clk);
4458static DEFINE_CLK_MEASURE(krait1_m_clk);
4459static DEFINE_CLK_MEASURE(krait2_m_clk);
4460static DEFINE_CLK_MEASURE(krait3_m_clk);
4461
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004462#ifdef CONFIG_DEBUG_FS
4463
4464struct measure_mux_entry {
4465 struct clk *c;
4466 int base;
4467 u32 debug_mux;
4468};
4469
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004470enum {
4471 M_ACPU0 = 0,
4472 M_ACPU1,
4473 M_ACPU2,
4474 M_ACPU3,
4475 M_L2,
4476};
4477
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004478struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004479 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4480 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4481 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4482 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004483 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004484 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4485 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
Junjie Wu2d6fd552013-06-28 12:33:48 -07004486 {&gcc_sdcc1_cdccal_sleep_clk.c, GCC_BASE, 0x006a},
4487 {&gcc_sdcc1_cdccal_ff_clk.c, GCC_BASE, 0x006b},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004488 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4489 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4490 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4491 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4492 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4493 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4494 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4495 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4496 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4497 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4498 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4499 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4500 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4501 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4502 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4503 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4504 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4505 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4506 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4507 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4508 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4509 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4510 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4511 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4512 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4513 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4514 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4515 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4516 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4517 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4518 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004519 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004520 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4521 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4522 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4523 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4524 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4525 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4526 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4527 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4528 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4529 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4530 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4531 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4532 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4533 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4534 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4535 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4536 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4537 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4538 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4539 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4540 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4541 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4542 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4543 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4544 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4545 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4546 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4547 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4548 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07004549 {&gcc_usb30_sleep_clk.c, GCC_BASE, 0x0051},
4550 {&gcc_usb2a_phy_sleep_clk.c, GCC_BASE, 0x0063},
4551 {&gcc_usb2b_phy_sleep_clk.c, GCC_BASE, 0x0064},
4552 {&gcc_sys_noc_usb3_axi_clk.c, GCC_BASE, 0x0001},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004553 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4554 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004555 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004556 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlab5294732012-10-15 14:21:47 -07004557 {&cnoc_clk.c, GCC_BASE, 0x0008},
4558 {&pnoc_clk.c, GCC_BASE, 0x0010},
4559 {&snoc_clk.c, GCC_BASE, 0x0000},
4560 {&bimc_clk.c, GCC_BASE, 0x0155},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004561 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004562 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004563 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004564 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4565 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4566 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4567 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4568 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4569 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4570 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4571 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4572 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4573 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4574 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4575 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4576 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4577 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4578 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4579 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4580 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4581 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4582 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4583 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4584 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4585 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4586 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4587 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4588 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4589 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4590 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4591 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4592 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4593 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4594 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4595 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4596 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4597 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4598 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4599 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4600 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4601 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4602 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4603 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4604 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4605 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4606 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4607 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4608 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4609 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4610 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4611 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4612 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004613 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4614 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4615 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4616 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4617 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4618 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4619 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4620 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4621 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4622 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004623 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4624 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4625 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4626 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4627 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4628 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4629 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4630 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4631 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4632 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4633 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4634 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4635 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4636 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4637 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4638 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4639 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004640 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4641 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004642 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004643
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004644 {&krait0_m_clk, APCS_BASE, M_ACPU0},
4645 {&krait1_m_clk, APCS_BASE, M_ACPU1},
4646 {&krait2_m_clk, APCS_BASE, M_ACPU2},
4647 {&krait3_m_clk, APCS_BASE, M_ACPU3},
4648 {&l2_m_clk, APCS_BASE, M_L2},
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004649
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004650 {&dummy_clk, N_BASES, 0x0000},
4651};
4652
4653static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4654{
4655 struct measure_clk *clk = to_measure_clk(c);
4656 unsigned long flags;
4657 u32 regval, clk_sel, i;
4658
4659 if (!parent)
4660 return -EINVAL;
4661
4662 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4663 if (measure_mux[i].c == parent)
4664 break;
4665
4666 if (measure_mux[i].c == &dummy_clk)
4667 return -EINVAL;
4668
4669 spin_lock_irqsave(&local_clock_reg_lock, flags);
4670 /*
4671 * Program the test vector, measurement period (sample_ticks)
4672 * and scaling multiplier.
4673 */
4674 clk->sample_ticks = 0x10000;
4675 clk->multiplier = 1;
4676
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004677 switch (measure_mux[i].base) {
4678
4679 case GCC_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004680 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004681 clk_sel = measure_mux[i].debug_mux;
4682 break;
4683
4684 case MMSS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004685 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004686 clk_sel = 0x02C;
4687 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4688 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4689
4690 /* Activate debug clock output */
4691 regval |= BIT(16);
4692 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4693 break;
4694
4695 case LPASS_BASE:
Vikram Mulukutlaae7cfdb2012-08-10 15:30:21 -07004696 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
Vikram Mulukutla93537012012-08-08 14:44:33 -07004697 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004698 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4699 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4700
4701 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004702 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004703 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4704 break;
4705
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004706 case APCS_BASE:
4707 clk->multiplier = 4;
4708 clk_sel = 0x16A;
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004709
Junjie Wube6cea12013-06-20 10:34:09 -07004710 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1 &&
4711 cpu_is_msm8974()) {
Matt Wagantall0976c4c2013-02-07 17:12:43 -08004712 if (measure_mux[i].debug_mux == M_L2)
4713 regval = BIT(7)|BIT(0);
4714 else
4715 regval = BIT(7)|(measure_mux[i].debug_mux << 3);
4716 } else {
4717 if (measure_mux[i].debug_mux == M_L2)
4718 regval = BIT(12);
4719 else
4720 regval = measure_mux[i].debug_mux << 8;
4721 writel_relaxed(BIT(0), APCS_REG_BASE(L2_CBCR_REG));
4722 }
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004723 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4724 break;
4725
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004726 default:
4727 return -EINVAL;
4728 }
4729
4730 /* Set debug mux clock index */
4731 regval = BVAL(8, 0, clk_sel);
4732 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4733
4734 /* Activate debug clock output */
4735 regval |= BIT(16);
4736 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4737
4738 /* Make sure test vector is set before starting measurements. */
4739 mb();
4740 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4741
4742 return 0;
4743}
4744
4745/* Sample clock for 'ticks' reference clock ticks. */
4746static u32 run_measurement(unsigned ticks)
4747{
4748 /* Stop counters and set the XO4 counter start value. */
4749 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4750
4751 /* Wait for timer to become ready. */
4752 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4753 BIT(25)) != 0)
4754 cpu_relax();
4755
4756 /* Run measurement and wait for completion. */
4757 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4758 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4759 BIT(25)) == 0)
4760 cpu_relax();
4761
4762 /* Return measured ticks. */
4763 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4764 BM(24, 0);
4765}
4766
4767/*
4768 * Perform a hardware rate measurement for a given clock.
4769 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4770 */
4771static unsigned long measure_clk_get_rate(struct clk *c)
4772{
4773 unsigned long flags;
4774 u32 gcc_xo4_reg_backup;
4775 u64 raw_count_short, raw_count_full;
4776 struct measure_clk *clk = to_measure_clk(c);
4777 unsigned ret;
4778
4779 ret = clk_prepare_enable(&cxo_clk_src.c);
4780 if (ret) {
4781 pr_warning("CXO clock failed to enable. Can't measure\n");
4782 return 0;
4783 }
4784
4785 spin_lock_irqsave(&local_clock_reg_lock, flags);
4786
4787 /* Enable CXO/4 and RINGOSC branch. */
4788 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4789 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4790
4791 /*
4792 * The ring oscillator counter will not reset if the measured clock
4793 * is not running. To detect this, run a short measurement before
4794 * the full measurement. If the raw results of the two are the same
4795 * then the clock must be off.
4796 */
4797
4798 /* Run a short measurement. (~1 ms) */
4799 raw_count_short = run_measurement(0x1000);
4800 /* Run a full measurement. (~14 ms) */
4801 raw_count_full = run_measurement(clk->sample_ticks);
4802
4803 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4804
4805 /* Return 0 if the clock is off. */
4806 if (raw_count_full == raw_count_short) {
4807 ret = 0;
4808 } else {
4809 /* Compute rate in Hz. */
4810 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4811 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4812 ret = (raw_count_full * clk->multiplier);
4813 }
4814
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004815 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004816 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4817
4818 clk_disable_unprepare(&cxo_clk_src.c);
4819
4820 return ret;
4821}
4822#else /* !CONFIG_DEBUG_FS */
4823static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4824{
4825 return -EINVAL;
4826}
4827
4828static unsigned long measure_clk_get_rate(struct clk *clk)
4829{
4830 return 0;
4831}
4832#endif /* CONFIG_DEBUG_FS */
4833
Matt Wagantallae053222012-05-14 19:42:07 -07004834static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004835 .set_parent = measure_clk_set_parent,
4836 .get_rate = measure_clk_get_rate,
4837};
4838
4839static struct measure_clk measure_clk = {
4840 .c = {
4841 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004842 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004843 CLK_INIT(measure_clk.c),
4844 },
4845 .multiplier = 1,
4846};
4847
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004848
4849static struct clk_lookup msm_clocks_8974_rumi[] = {
4850 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4851 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004852 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4853 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004854 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4855 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004856 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4857 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004858 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
Tianyi Gou7fea5da2012-12-06 15:56:31 -08004859 CLK_DUMMY("xo", XO_CLK, "fb21b000.qcom,pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004860 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4861 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004862 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4863 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4864 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4865 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4866 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4867 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4868 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4869 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4870 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4871 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4872 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4873 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4874 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4875 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4876 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4877 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4878 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4879 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4880 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4881 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4882 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4883 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
Olav Haugan5bec5192013-01-21 17:59:17 -08004884 CLK_DUMMY("iface_clk", NULL, "fda64000.qcom,iommu", OFF),
4885 CLK_DUMMY("core_clk", NULL, "fda64000.qcom,iommu", OFF),
4886 CLK_DUMMY("alt_core_clk", NULL, "fda64000.qcom,iommu", OFF),
4887 CLK_DUMMY("iface_clk", NULL, "fda44000.qcom,iommu", OFF),
4888 CLK_DUMMY("core_clk", NULL, "fda44000.qcom,iommu", OFF),
4889 CLK_DUMMY("alt_core_clk", NULL, "fda44000.qcom,iommu", OFF),
4890 CLK_DUMMY("iface_clk", NULL, "fd928000.qcom,iommu", OFF),
4891 CLK_DUMMY("core_clk", NULL, "fd928000.qcom,iommu", oFF),
4892 CLK_DUMMY("core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4893 CLK_DUMMY("iface_clk", NULL, "fdb10000.qcom,iommu", OFF),
4894 CLK_DUMMY("alt_core_clk", NULL, "fdb10000.qcom,iommu", OFF),
4895 CLK_DUMMY("iface_clk", NULL, "fdc84000.qcom,iommu", OFF),
4896 CLK_DUMMY("alt_core_clk", NULL, "fdc84000.qcom,iommu", oFF),
4897 CLK_DUMMY("core_clk", NULL, "fdc84000.qcom,iommu", oFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004898};
4899
Junjie Wua043bb22013-06-17 11:14:23 -07004900static struct clk_lookup msm_clocks_8974ac_only[] __initdata = {
4901 CLK_LOOKUP("gpll4", gpll4_clk_src.c, ""),
Junjie Wu2584f442013-07-01 09:47:22 -07004902 CLK_LOOKUP("sleep_clk", gcc_sdcc1_cdccal_sleep_clk.c, "msm_sdcc.1"),
4903 CLK_LOOKUP("cal_clk", gcc_sdcc1_cdccal_ff_clk.c, "msm_sdcc.1"),
Junjie Wua043bb22013-06-17 11:14:23 -07004904};
4905
4906static struct clk_lookup msm_clocks_8974_common[] __initdata = {
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004907 CLK_LOOKUP("xo", cxo_otg_clk.c, "msm_otg"),
4908 CLK_LOOKUP("xo", cxo_pil_lpass_clk.c, "fe200000.qcom,lpass"),
4909 CLK_LOOKUP("xo", cxo_pil_mss_clk.c, "fc880000.qcom,mss"),
4910 CLK_LOOKUP("xo", cxo_wlan_clk.c, "fb000000.qcom,wcnss-wlan"),
Patrick Daly87958452013-03-18 18:34:52 -07004911 CLK_LOOKUP("rf_clk", cxo_a2.c, "fb000000.qcom,wcnss-wlan"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004912 CLK_LOOKUP("xo", cxo_pil_pronto_clk.c, "fb21b000.qcom,pronto"),
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05304913 CLK_LOOKUP("xo", cxo_dwc3_clk.c, "msm_dwc3"),
Vijayavardhan Vennapusa3c959c02013-03-04 10:34:16 +05304914 CLK_LOOKUP("xo", cxo_ehci_host_clk.c, "msm_ehci_host"),
Vikram Mulukutlaae4ae302013-04-24 12:00:28 -07004915 CLK_LOOKUP("xo", cxo_lpm_clk.c, "fc4281d0.qcom,mpm"),
Vikram Mulukutla510f7492013-02-04 11:59:52 -08004916
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004917 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4918
Vikram Mulukutlaff4df612013-06-25 17:29:56 -07004919 CLK_LOOKUP("gpll0", gpll0_clk_src.c, ""),
4920 CLK_LOOKUP("gpll0_ao", gpll0_ao_clk_src.c, ""),
4921
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004922 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004923 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004924 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9924000.i2c"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004925 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Asaf Penso2b1a6242013-04-09 17:25:56 -07004926 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, "f9923000.i2c"),
4927 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.i2c"),
Amy Malochebc7e9672012-08-15 10:30:40 -07004928 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, "f9924000.i2c"),
4929 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, ""),
Subbaraman Narayanamurthy3f93ab12012-08-17 19:39:47 -07004930 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, "f9923000.spi"),
4931 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f9923000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004932 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4933 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4934 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4935 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4936 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4937 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4938 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4939 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4940 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004941 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004942 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004943 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4944 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4945 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4946
Sagar Dharia8a73da92012-08-11 16:41:25 -06004947 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004948 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004949 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304950 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995d000.uart"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004951 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4952 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4953 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4954 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004955 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004956 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004957 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, ""),
Sagar Dharia8a73da92012-08-11 16:41:25 -06004958 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, "f9967000.i2c"),
Sagar Dhariae0bb6502012-08-10 20:25:51 -06004959 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, "f9966000.spi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004960 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4961 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4962 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Saket Saurabhf34322b2013-01-15 11:57:25 +05304963 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, "f995d000.uart"),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004964 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004965 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4966 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4967 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4968 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4969
Vikram Mulukutla3f580f82012-09-04 15:22:42 -07004970 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004971 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4972 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4973 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4974 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4975 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4976 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4977
Mona Hossainb43e94b2012-05-07 08:52:06 -07004978 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4979 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4980 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4981 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4982
4983 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4984 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4985 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4986 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4987
Ramesh Masavarapuff377032012-09-14 12:11:32 -07004988 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
4989 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
4990 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
4991 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
4992
Mona Hossainc92629e2013-04-01 13:37:46 -07004993 CLK_LOOKUP("ce_drv_core_clk", gcc_ce2_clk.c, "qseecom"),
4994 CLK_LOOKUP("ce_drv_iface_clk", gcc_ce2_ahb_clk.c, "qseecom"),
4995 CLK_LOOKUP("ce_drv_bus_clk", gcc_ce2_axi_clk.c, "qseecom"),
4996 CLK_LOOKUP("ce_drv_core_clk_src", ce2_clk_src.c, "qseecom"),
4997
Hariprasad Dhalinarasimha005f0a52013-05-20 17:19:08 -07004998 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "mcd"),
4999 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "mcd"),
5000 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "mcd"),
5001 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "mcd"),
5002
Patrick Daly1dbfa292013-03-13 14:47:33 -07005003 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "scm"),
5004 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "scm"),
5005 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "scm"),
5006 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "scm"),
5007
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005008 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
5009 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
5010 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
5011
5012 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
5013 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
5014 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
5015
5016 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
5017 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
5018 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
5019 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
5020 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
5021 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
5022 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
5023 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
5024
Liron Kuch59339922013-01-01 18:29:47 +02005025 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
5026 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005027
Manu Gautam1fd82ac2012-08-22 10:27:36 -07005028 CLK_LOOKUP("mem_clk", gcc_usb30_master_clk.c, "usb_bam"),
5029 CLK_LOOKUP("mem_iface_clk", gcc_sys_noc_usb3_axi_clk.c, "usb_bam"),
Manu Gautam51be9712012-06-06 14:54:52 +05305030 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5031 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005032 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_dwc3"),
Gagan Macf095ded2012-10-16 16:37:39 -06005033 CLK_LOOKUP("iface_clk", gcc_sys_noc_usb3_axi_clk.c, "msm_usb3"),
Vikram Mulukutla3b98a6d2012-08-15 20:35:25 -07005034 CLK_LOOKUP("sleep_clk", gcc_usb30_sleep_clk.c, "msm_dwc3"),
5035 CLK_LOOKUP("sleep_a_clk", gcc_usb2a_phy_sleep_clk.c, "msm_dwc3"),
5036 CLK_LOOKUP("sleep_b_clk", gcc_usb2b_phy_sleep_clk.c, "msm_dwc3"),
Vikram Mulukutla02ea7112012-08-29 12:06:11 -07005037 CLK_LOOKUP("ref_clk", diff_clk.c, "msm_dwc3"),
Manu Gautam51be9712012-06-06 14:54:52 +05305038 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5039 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5040 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5041 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5042 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5043 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Banajit Goswamiac80ec12013-03-11 16:54:48 -07005044 CLK_LOOKUP("osr_clk", div_clk1.c, "msm-dai-q6-dev.16384"),
Vikram Mulukutla8cb2bb52012-11-14 11:23:49 -08005045 CLK_LOOKUP("ref_clk", div_clk2.c, "msm_smsc_hub"),
Vijayavardhan Vennapusa1f5da0b2013-01-08 20:03:57 +05305046 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_ehci_host"),
5047 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_ehci_host"),
5048 CLK_LOOKUP("sleep_clk", gcc_usb2b_phy_sleep_clk.c, "msm_ehci_host"),
Amy Maloche527acc42012-12-07 18:40:54 -08005049 CLK_LOOKUP("pwm_clk", div_clk2.c, "0-0048"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005050
5051 /* Multimedia clocks */
5052 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005053 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
Vikram Mulukutlabc59ee82012-11-07 18:22:36 -08005054 CLK_LOOKUP("bus_clk", mmssnoc_ahb_clk.c, ""),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005055 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, "fd923400.qcom,mdss_edp"),
5056 CLK_LOOKUP("pixel_clk", mdss_edppixel_clk.c, "fd923400.qcom,mdss_edp"),
5057 CLK_LOOKUP("link_clk", mdss_edplink_clk.c, "fd923400.qcom,mdss_edp"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005058 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005059 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005060 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005061 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, "fd922e00.qcom,mdss_dsi"),
Aravind Venkateswaran6b6d9c42013-05-06 16:10:03 -07005062 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922800.qcom,mdss_dsi"),
5063 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922e00.qcom,mdss_dsi"),
5064 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "fd922800.qcom,mdss_dsi"),
5065 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "fd922e00.qcom,mdss_dsi"),
Chandan Uddaraju09adf322012-08-16 02:55:23 -07005066 CLK_LOOKUP("pixel_clk", mdss_pclk0_clk.c, "fd922800.qcom,mdss_dsi"),
Chandan Uddarajufcd5ef42012-12-11 10:36:39 -08005067 CLK_LOOKUP("pixel_clk", mdss_pclk1_clk.c, "fd922e00.qcom,mdss_dsi"),
Ujwal Patel9faae9a2012-09-10 19:00:02 -07005068 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd922100.qcom,hdmi_tx"),
5069 CLK_LOOKUP("alt_iface_clk", mdss_hdmi_ahb_clk.c,
5070 "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005071 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patelb89a77e2013-05-03 08:34:03 -07005072 CLK_LOOKUP("mdp_core_clk", mdss_mdp_clk.c, "fd922100.qcom,hdmi_tx"),
Ujwal Patel7232cde2012-08-13 22:50:13 -07005073 CLK_LOOKUP("extp_clk", mdss_extpclk_clk.c, "fd922100.qcom,hdmi_tx"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005074 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5075 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5076 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5077 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005078
5079 /* MM sensor clocks */
Xu Hand4fbf022013-08-30 14:29:01 -07005080 CLK_LOOKUP("cam_src_clk", mmss_gp0_clk_src.c, "6e.qcom,camera"),
5081 CLK_LOOKUP("cam_src_clk", mmss_gp0_clk_src.c, "20.qcom,camera"),
5082 CLK_LOOKUP("cam_src_clk", gp1_clk_src.c, "6c.qcom,camera"),
5083 CLK_LOOKUP("cam_src_clk", mmss_gp1_clk_src.c, "90.qcom,camera"),
5084 CLK_LOOKUP("cam_clk", camss_gp0_clk.c, "6e.qcom,camera"),
5085 CLK_LOOKUP("cam_clk", camss_gp0_clk.c, "20.qcom,camera"),
5086 CLK_LOOKUP("cam_clk", gcc_gp1_clk.c, "6c.qcom,camera"),
5087 CLK_LOOKUP("cam_clk", camss_gp1_clk.c, "90.qcom,camera"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005088 CLK_LOOKUP("cam_clk", camss_mclk1_clk.c, ""),
5089 CLK_LOOKUP("cam_clk", camss_mclk2_clk.c, ""),
5090 CLK_LOOKUP("cam_clk", camss_mclk3_clk.c, ""),
5091 CLK_LOOKUP("cam_gp0_src_clk", mmss_gp0_clk_src.c, ""),
5092 CLK_LOOKUP("cam_gp1_src_clk", mmss_gp1_clk_src.c, ""),
5093 CLK_LOOKUP("cam_gp0_clk", camss_gp0_clk.c, ""),
5094 CLK_LOOKUP("cam_gp1_clk", camss_gp1_clk.c, ""),
5095 /* CCI clocks */
5096 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5097 "fda0c000.qcom,cci"),
5098 CLK_LOOKUP("cci_ahb_clk", camss_cci_cci_ahb_clk.c, "fda0c000.qcom,cci"),
5099 CLK_LOOKUP("cci_src_clk", cci_clk_src.c, "fda0c000.qcom,cci"),
5100 CLK_LOOKUP("cci_clk", camss_cci_cci_clk.c, "fda0c000.qcom,cci"),
5101 /* CSIPHY clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08005102 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5103 "fda0ac00.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005104 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5105 "fda0ac00.qcom,csiphy"),
5106 CLK_LOOKUP("csiphy_timer_src_clk", csi0phytimer_clk_src.c,
5107 "fda0ac00.qcom,csiphy"),
5108 CLK_LOOKUP("csiphy_timer_clk", camss_phy0_csi0phytimer_clk.c,
5109 "fda0ac00.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08005110 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5111 "fda0b000.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005112 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5113 "fda0b000.qcom,csiphy"),
5114 CLK_LOOKUP("csiphy_timer_src_clk", csi1phytimer_clk_src.c,
5115 "fda0b000.qcom,csiphy"),
5116 CLK_LOOKUP("csiphy_timer_clk", camss_phy1_csi1phytimer_clk.c,
5117 "fda0b000.qcom,csiphy"),
Shuzhen Wang65765c22013-01-08 14:37:15 -08005118 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5119 "fda0b400.qcom,csiphy"),
Kevin Chanb4b5f862012-08-23 14:34:33 -07005120 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5121 "fda0b400.qcom,csiphy"),
5122 CLK_LOOKUP("csiphy_timer_src_clk", csi2phytimer_clk_src.c,
5123 "fda0b400.qcom,csiphy"),
5124 CLK_LOOKUP("csiphy_timer_clk", camss_phy2_csi2phytimer_clk.c,
5125 "fda0b400.qcom,csiphy"),
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005126
Kevin Chanb4b5f862012-08-23 14:34:33 -07005127 /* CSID clocks */
Shuzhen Wang65765c22013-01-08 14:37:15 -08005128 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005129 "fda08000.qcom,csid"),
5130 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5131 "fda08000.qcom,csid"),
5132 CLK_LOOKUP("csi_ahb_clk", camss_csi0_ahb_clk.c,
5133 "fda08000.qcom,csid"),
5134 CLK_LOOKUP("csi_src_clk", csi0_clk_src.c,
5135 "fda08000.qcom,csid"),
5136 CLK_LOOKUP("csi_phy_clk", camss_csi0phy_clk.c,
5137 "fda08000.qcom,csid"),
5138 CLK_LOOKUP("csi_clk", camss_csi0_clk.c,
5139 "fda08000.qcom,csid"),
5140 CLK_LOOKUP("csi_pix_clk", camss_csi0pix_clk.c,
5141 "fda08000.qcom,csid"),
5142 CLK_LOOKUP("csi_rdi_clk", camss_csi0rdi_clk.c,
5143 "fda08000.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005144
Shuzhen Wang65765c22013-01-08 14:37:15 -08005145 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005146 "fda08400.qcom,csid"),
5147 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5148 "fda08400.qcom,csid"),
5149 CLK_LOOKUP("csi_ahb_clk", camss_csi1_ahb_clk.c,
5150 "fda08400.qcom,csid"),
5151 CLK_LOOKUP("csi_src_clk", csi1_clk_src.c,
5152 "fda08400.qcom,csid"),
5153 CLK_LOOKUP("csi_phy_clk", camss_csi1phy_clk.c,
5154 "fda08400.qcom,csid"),
5155 CLK_LOOKUP("csi_clk", camss_csi1_clk.c,
5156 "fda08400.qcom,csid"),
5157 CLK_LOOKUP("csi_pix_clk", camss_csi1pix_clk.c,
5158 "fda08400.qcom,csid"),
5159 CLK_LOOKUP("csi_rdi_clk", camss_csi1rdi_clk.c,
5160 "fda08400.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005161
Shuzhen Wang65765c22013-01-08 14:37:15 -08005162 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005163 "fda08800.qcom,csid"),
5164 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5165 "fda08800.qcom,csid"),
5166 CLK_LOOKUP("csi_ahb_clk", camss_csi2_ahb_clk.c,
5167 "fda08800.qcom,csid"),
5168 CLK_LOOKUP("csi_src_clk", csi2_clk_src.c,
5169 "fda08800.qcom,csid"),
5170 CLK_LOOKUP("csi_phy_clk", camss_csi2phy_clk.c,
5171 "fda08800.qcom,csid"),
5172 CLK_LOOKUP("csi_clk", camss_csi2_clk.c,
5173 "fda08800.qcom,csid"),
5174 CLK_LOOKUP("csi_pix_clk", camss_csi2pix_clk.c,
5175 "fda08800.qcom,csid"),
5176 CLK_LOOKUP("csi_rdi_clk", camss_csi2rdi_clk.c,
5177 "fda08800.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005178
Shuzhen Wang65765c22013-01-08 14:37:15 -08005179 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
Evgeniy Borisov4de53312013-03-27 05:14:41 -07005180 "fda08c00.qcom,csid"),
5181 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5182 "fda08c00.qcom,csid"),
5183 CLK_LOOKUP("csi_ahb_clk", camss_csi3_ahb_clk.c,
5184 "fda08c00.qcom,csid"),
5185 CLK_LOOKUP("csi_src_clk", csi3_clk_src.c,
5186 "fda08c00.qcom,csid"),
5187 CLK_LOOKUP("csi_phy_clk", camss_csi3phy_clk.c,
5188 "fda08c00.qcom,csid"),
5189 CLK_LOOKUP("csi_clk", camss_csi3_clk.c,
5190 "fda08c00.qcom,csid"),
5191 CLK_LOOKUP("csi_pix_clk", camss_csi3pix_clk.c,
5192 "fda08c00.qcom,csid"),
5193 CLK_LOOKUP("csi_rdi_clk", camss_csi3rdi_clk.c,
5194 "fda08c00.qcom,csid"),
Sreesudhan Ramakrish Ramkumar4f9d27f2012-08-28 23:51:38 -07005195
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005196 /* ISPIF clocks */
Vladislav Hristovb5820152013-04-09 13:37:53 -07005197 CLK_LOOKUP("ispif_ahb_clk", camss_ispif_ahb_clk.c,
5198 "fda0a000.qcom,ispif"),
Kevin Chan1d5fd4a2013-01-11 14:08:14 -08005199
Petar Sivenov457edcb2013-07-11 13:00:43 -07005200 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, "fda0a000.qcom,ispif"),
5201 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c,
5202 "fda0a000.qcom,ispif"),
5203 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c,
5204 "fda0a000.qcom,ispif"),
5205 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, "fda0a000.qcom,ispif"),
5206 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c,
5207 "fda0a000.qcom,ispif"),
5208 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c,
5209 "fda0a000.qcom,ispif"),
5210 CLK_LOOKUP("csi0_src_clk", csi0_clk_src.c,
5211 "fda0a000.qcom,ispif"),
5212 CLK_LOOKUP("csi0_clk", camss_csi0_clk.c,
5213 "fda0a000.qcom,ispif"),
5214 CLK_LOOKUP("csi0_pix_clk", camss_csi0pix_clk.c,
5215 "fda0a000.qcom,ispif"),
5216 CLK_LOOKUP("csi0_rdi_clk", camss_csi0rdi_clk.c,
5217 "fda0a000.qcom,ispif"),
5218
Kevin Chanb4b5f862012-08-23 14:34:33 -07005219 /*VFE clocks*/
5220 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5221 "fda10000.qcom,vfe"),
5222 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda10000.qcom,vfe"),
5223 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5224 "fda10000.qcom,vfe"),
5225 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe0_clk.c,
5226 "fda10000.qcom,vfe"),
5227 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda10000.qcom,vfe"),
5228 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda10000.qcom,vfe"),
5229 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5230 "fda10000.qcom,vfe"),
5231 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5232 "fda14000.qcom,vfe"),
5233 CLK_LOOKUP("vfe_clk_src", vfe1_clk_src.c, "fda14000.qcom,vfe"),
5234 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe1_clk.c,
5235 "fda14000.qcom,vfe"),
5236 CLK_LOOKUP("camss_csi_vfe_clk", camss_csi_vfe1_clk.c,
5237 "fda14000.qcom,vfe"),
5238 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda14000.qcom,vfe"),
5239 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, "fda14000.qcom,vfe"),
5240 CLK_LOOKUP("alt_bus_clk", camss_vfe_vfe_ocmemnoc_clk.c,
5241 "fda14000.qcom,vfe"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005242 /*Jpeg Clocks*/
5243 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, "fda1c000.qcom,jpeg"),
5244 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, "fda20000.qcom,jpeg"),
5245 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, "fda24000.qcom,jpeg"),
5246 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5247 "fda1c000.qcom,jpeg"),
5248 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5249 "fda20000.qcom,jpeg"),
5250 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5251 "fda24000.qcom,jpeg"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005252 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5253 "fda64000.qcom,iommu"),
5254 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5255 "fda64000.qcom,iommu"),
Olav Haugana2eee312012-12-04 12:52:02 -08005256 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda64000.qcom,iommu"),
Ashwini Raoef0ff762012-08-28 16:36:45 -07005257 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda1c000.qcom,jpeg"),
5258 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda20000.qcom,jpeg"),
5259 CLK_LOOKUP("bus_clk0", camss_jpeg_jpeg_axi_clk.c, "fda24000.qcom,jpeg"),
5260 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5261 "fda1c000.qcom,jpeg"),
5262 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5263 "fda20000.qcom,jpeg"),
5264 CLK_LOOKUP("alt_bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c,
5265 "fda24000.qcom,jpeg"),
5266 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5267 "fda1c000.qcom,jpeg"),
5268 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5269 "fda20000.qcom,jpeg"),
5270 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5271 "fda24000.qcom,jpeg"),
Sreesudhan Ramakrish Ramkumar9f79f602012-11-21 18:26:40 -08005272 CLK_LOOKUP("micro_iface_clk", camss_micro_ahb_clk.c,
5273 "fda04000.qcom,cpp"),
5274 CLK_LOOKUP("camss_top_ahb_clk", camss_top_ahb_clk.c,
5275 "fda04000.qcom,cpp"),
5276 CLK_LOOKUP("cpp_iface_clk", camss_vfe_cpp_ahb_clk.c,
5277 "fda04000.qcom,cpp"),
5278 CLK_LOOKUP("cpp_core_clk", camss_vfe_cpp_clk.c, "fda04000.qcom,cpp"),
5279 CLK_LOOKUP("cpp_bus_clk", camss_vfe_vfe_axi_clk.c, "fda04000.qcom,cpp"),
5280 CLK_LOOKUP("vfe_clk_src", vfe0_clk_src.c, "fda04000.qcom,cpp"),
5281 CLK_LOOKUP("camss_vfe_vfe_clk", camss_vfe_vfe0_clk.c,
5282 "fda04000.qcom,cpp"),
5283 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda04000.qcom,cpp"),
5284
5285
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005286 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
Olav Haugana2eee312012-12-04 12:52:02 -08005287 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, "fda44000.qcom,iommu"),
5288 CLK_LOOKUP("core_clk", camss_vfe_vfe_axi_clk.c, "fda44000.qcom,iommu"),
5289 CLK_LOOKUP("alt_core_clk", camss_top_ahb_clk.c, "fda44000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005290 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Asaf Penso6b5251b2012-10-11 12:27:03 -07005291 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd923400.qcom,mdss_edp"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005292 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5293 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005294 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005295 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5296 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005297 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5298 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005299 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5300 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005301 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005302 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5303 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005304 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005305 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005306 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5307 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005308 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5309 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5310 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5311 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5312 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005313 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5314 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5315 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5316 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005317
Matt Wagantall5900b7b2013-04-11 15:45:17 -07005318 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fd8c1024.qcom,gdsc"),
5319 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "fd8c2304.qcom,gdsc"),
5320 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "fd8c2304.qcom,gdsc"),
5321 CLK_LOOKUP("core0_clk", camss_jpeg_jpeg0_clk.c, "fd8c35a4.qcom,gdsc"),
5322 CLK_LOOKUP("core1_clk", camss_jpeg_jpeg1_clk.c, "fd8c35a4.qcom,gdsc"),
5323 CLK_LOOKUP("core2_clk", camss_jpeg_jpeg2_clk.c, "fd8c35a4.qcom,gdsc"),
5324 CLK_LOOKUP("core0_clk", camss_vfe_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5325 CLK_LOOKUP("core1_clk", camss_vfe_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5326 CLK_LOOKUP("csi0_clk", camss_csi_vfe0_clk.c, "fd8c36a4.qcom,gdsc"),
5327 CLK_LOOKUP("csi1_clk", camss_csi_vfe1_clk.c, "fd8c36a4.qcom,gdsc"),
5328 CLK_LOOKUP("cpp_clk", camss_vfe_cpp_clk.c, "fd8c36a4.qcom,gdsc"),
Matt Wagantall3ef52422013-04-10 20:29:19 -07005329 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fd8c4024.qcom,gdsc"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005330
5331 /* LPASS clocks */
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005332 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "fc880000.qcom,mss"),
5333 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "fc880000.qcom,mss"),
5334 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "fc880000.qcom,mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005335
Tianyi Gou7fea5da2012-12-06 15:56:31 -08005336 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "fe200000.qcom,lpass"),
5337 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "fe200000.qcom,lpass"),
5338 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "fe200000.qcom,lpass"),
5339 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "fe200000.qcom,lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005340 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005341
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005342 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -07005343 CLK_LOOKUP("bus_clk", pnoc_keepalive_a_clk.c, ""),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005344
5345 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5346 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5347 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5348 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5349 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5350 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5351 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5352 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5353 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5354 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5355
5356 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5357 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5358 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5359 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5360 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5361 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5362 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5363 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5364 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5365 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5366 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5367 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5368 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005369 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5370 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005371 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5372 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005373
Pratik Pateld8204a12013-02-07 18:36:55 -08005374 /* CoreSight clocks */
5375 CLK_LOOKUP("core_clk", qdss_clk.c, "fc322000.tmc"),
5376 CLK_LOOKUP("core_clk", qdss_clk.c, "fc318000.tpiu"),
5377 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31c000.replicator"),
5378 CLK_LOOKUP("core_clk", qdss_clk.c, "fc307000.tmc"),
5379 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31b000.funnel"),
5380 CLK_LOOKUP("core_clk", qdss_clk.c, "fc319000.funnel"),
5381 CLK_LOOKUP("core_clk", qdss_clk.c, "fc31a000.funnel"),
5382 CLK_LOOKUP("core_clk", qdss_clk.c, "fc345000.funnel"),
5383 CLK_LOOKUP("core_clk", qdss_clk.c, "fc364000.funnel"),
5384 CLK_LOOKUP("core_clk", qdss_clk.c, "fc321000.stm"),
5385 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33c000.etm"),
5386 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33d000.etm"),
5387 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33e000.etm"),
5388 CLK_LOOKUP("core_clk", qdss_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005389 CLK_LOOKUP("core_clk", qdss_clk.c, "fc308000.cti"),
5390 CLK_LOOKUP("core_clk", qdss_clk.c, "fc309000.cti"),
5391 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30a000.cti"),
5392 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30b000.cti"),
5393 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30c000.cti"),
5394 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30d000.cti"),
5395 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30e000.cti"),
5396 CLK_LOOKUP("core_clk", qdss_clk.c, "fc30f000.cti"),
5397 CLK_LOOKUP("core_clk", qdss_clk.c, "fc310000.cti"),
5398 CLK_LOOKUP("core_clk", qdss_clk.c, "fc340000.cti"),
5399 CLK_LOOKUP("core_clk", qdss_clk.c, "fc341000.cti"),
5400 CLK_LOOKUP("core_clk", qdss_clk.c, "fc342000.cti"),
5401 CLK_LOOKUP("core_clk", qdss_clk.c, "fc343000.cti"),
5402 CLK_LOOKUP("core_clk", qdss_clk.c, "fc344000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005403 CLK_LOOKUP("core_clk", qdss_clk.c, "fdf30018.hwevent"),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005404
Pratik Pateld8204a12013-02-07 18:36:55 -08005405 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc322000.tmc"),
5406 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc318000.tpiu"),
5407 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31c000.replicator"),
5408 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc307000.tmc"),
5409 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31b000.funnel"),
5410 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc319000.funnel"),
5411 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc31a000.funnel"),
5412 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc345000.funnel"),
5413 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc364000.funnel"),
5414 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc321000.stm"),
5415 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33c000.etm"),
5416 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33d000.etm"),
5417 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33e000.etm"),
5418 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc33f000.etm"),
Pratik Patel6bcbe7b2013-02-08 11:54:28 -08005419 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc308000.cti"),
5420 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc309000.cti"),
5421 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30a000.cti"),
5422 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30b000.cti"),
5423 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30c000.cti"),
5424 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30d000.cti"),
5425 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30e000.cti"),
5426 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc30f000.cti"),
5427 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc310000.cti"),
5428 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc340000.cti"),
5429 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc341000.cti"),
5430 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc342000.cti"),
5431 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc343000.cti"),
5432 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fc344000.cti"),
Aparna Das9392ffe2013-04-02 14:08:40 -07005433 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "fdf30018.hwevent"),
5434
5435 CLK_LOOKUP("core_mmss_clk", mmss_misc_ahb_clk.c, "fdf30018.hwevent"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005436
5437 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5438 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5439 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5440 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5441 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07005442
5443 /* DSI PLL clocks */
5444 CLK_LOOKUP("", dsi_vco_clk_8974.c, ""),
5445 CLK_LOOKUP("", analog_postdiv_clk_8974.c, ""),
5446 CLK_LOOKUP("", indirect_path_div2_clk_8974.c, ""),
5447 CLK_LOOKUP("", pixel_clk_src_8974.c, ""),
5448 CLK_LOOKUP("", byte_mux_8974.c, ""),
5449 CLK_LOOKUP("", byte_clk_src_8974.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005450};
5451
Junjie Wua043bb22013-06-17 11:14:23 -07005452static struct clk_lookup msm_clocks_8974[ARRAY_SIZE(msm_clocks_8974_common)
5453 + ARRAY_SIZE(msm_clocks_8974ac_only)];
5454
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005455static struct pll_config_regs mmpll0_regs __initdata = {
5456 .l_reg = (void __iomem *)MMPLL0_L_REG,
5457 .m_reg = (void __iomem *)MMPLL0_M_REG,
5458 .n_reg = (void __iomem *)MMPLL0_N_REG,
5459 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5460 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5461 .base = &virt_bases[MMSS_BASE],
5462};
5463
5464/* MMPLL0 at 800 MHz, main output enabled. */
5465static struct pll_config mmpll0_config __initdata = {
5466 .l = 0x29,
5467 .m = 0x2,
5468 .n = 0x3,
5469 .vco_val = 0x0,
5470 .vco_mask = BM(21, 20),
5471 .pre_div_val = 0x0,
5472 .pre_div_mask = BM(14, 12),
5473 .post_div_val = 0x0,
5474 .post_div_mask = BM(9, 8),
5475 .mn_ena_val = BIT(24),
5476 .mn_ena_mask = BIT(24),
5477 .main_output_val = BIT(0),
5478 .main_output_mask = BIT(0),
5479};
5480
5481static struct pll_config_regs mmpll1_regs __initdata = {
5482 .l_reg = (void __iomem *)MMPLL1_L_REG,
5483 .m_reg = (void __iomem *)MMPLL1_M_REG,
5484 .n_reg = (void __iomem *)MMPLL1_N_REG,
5485 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5486 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5487 .base = &virt_bases[MMSS_BASE],
5488};
5489
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005490/* MMPLL1 at 846 MHz, main output enabled. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005491static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005492 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005493 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005494 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005495 .vco_val = 0x0,
5496 .vco_mask = BM(21, 20),
5497 .pre_div_val = 0x0,
5498 .pre_div_mask = BM(14, 12),
5499 .post_div_val = 0x0,
5500 .post_div_mask = BM(9, 8),
5501 .mn_ena_val = BIT(24),
5502 .mn_ena_mask = BIT(24),
5503 .main_output_val = BIT(0),
5504 .main_output_mask = BIT(0),
5505};
5506
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005507/* MMPLL1 at 1167 MHz, main output enabled. */
5508static struct pll_config mmpll1_v2_config __initdata = {
5509 .l = 60,
5510 .m = 25,
5511 .n = 32,
5512 .vco_val = 0x0,
5513 .vco_mask = BM(21, 20),
5514 .pre_div_val = 0x0,
5515 .pre_div_mask = BM(14, 12),
5516 .post_div_val = 0x0,
5517 .post_div_mask = BM(9, 8),
5518 .mn_ena_val = BIT(24),
5519 .mn_ena_mask = BIT(24),
5520 .main_output_val = BIT(0),
5521 .main_output_mask = BIT(0),
5522};
5523
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005524static struct pll_config_regs mmpll3_regs __initdata = {
5525 .l_reg = (void __iomem *)MMPLL3_L_REG,
5526 .m_reg = (void __iomem *)MMPLL3_M_REG,
5527 .n_reg = (void __iomem *)MMPLL3_N_REG,
5528 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5529 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5530 .base = &virt_bases[MMSS_BASE],
5531};
5532
5533/* MMPLL3 at 820 MHz, main output enabled. */
5534static struct pll_config mmpll3_config __initdata = {
5535 .l = 0x2A,
5536 .m = 0x11,
5537 .n = 0x18,
5538 .vco_val = 0x0,
5539 .vco_mask = BM(21, 20),
5540 .pre_div_val = 0x0,
5541 .pre_div_mask = BM(14, 12),
5542 .post_div_val = 0x0,
5543 .post_div_mask = BM(9, 8),
5544 .mn_ena_val = BIT(24),
5545 .mn_ena_mask = BIT(24),
5546 .main_output_val = BIT(0),
5547 .main_output_mask = BIT(0),
5548};
5549
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005550/* MMPLL3 at 930 MHz, main output enabled. */
5551static struct pll_config mmpll3_v2_config __initdata = {
5552 .l = 48,
5553 .m = 7,
5554 .n = 16,
5555 .vco_val = 0x0,
5556 .vco_mask = BM(21, 20),
5557 .pre_div_val = 0x0,
5558 .pre_div_mask = BM(14, 12),
5559 .post_div_val = 0x0,
5560 .post_div_mask = BM(9, 8),
5561 .mn_ena_val = BIT(24),
5562 .mn_ena_mask = BIT(24),
5563 .main_output_val = BIT(0),
5564 .main_output_mask = BIT(0),
Junjie Wube6cea12013-06-20 10:34:09 -07005565 .aux_output_val = BIT(1),
5566 .aux_output_mask = BIT(1),
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005567};
5568
Junjie Wube6cea12013-06-20 10:34:09 -07005569#define cpu_is_msm8974pro() (cpu_is_msm8974pro_aa() || cpu_is_msm8974pro_ab() \
5570 || cpu_is_msm8974pro_ac())
5571
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005572static void __init reg_init(void)
5573{
Vikram Mulukutla6cce1552013-02-12 19:08:59 -08005574 u32 regval;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005575
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005576 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005577
Junjie Wube6cea12013-06-20 10:34:09 -07005578 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2
5579 || cpu_is_msm8974pro()) {
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005580 configure_sr_hpm_lp_pll(&mmpll1_v2_config, &mmpll1_regs, 1);
5581 configure_sr_hpm_lp_pll(&mmpll3_v2_config, &mmpll3_regs, 0);
5582 } else {
5583 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5584 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5585 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005586
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005587 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5588 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5589 regval |= BIT(0);
5590 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5591
5592 /*
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005593 * V2 requires additional votes to allow the LPASS and MMSS
5594 * controllers to use GPLL0.
5595 */
Junjie Wube6cea12013-06-20 10:34:09 -07005596 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2
5597 || cpu_is_msm8974pro()) {
Vikram Mulukutla4e2a89c2013-02-06 22:39:38 -08005598 regval = readl_relaxed(
5599 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5600 writel_relaxed(regval | BIT(26) | BIT(25),
5601 GCC_REG_BASE(APCS_CLOCK_BRANCH_ENA_VOTE));
5602 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005603}
5604
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005605static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005606{
Junjie Wube6cea12013-06-20 10:34:09 -07005607 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2
5608 || cpu_is_msm8974pro()) {
Vikram Mulukutla66cabd32013-02-22 11:05:13 -08005609 clk_set_rate(&axi_clk_src.c, 291750000);
5610 clk_set_rate(&ocmemnoc_clk_src.c, 291750000);
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005611 } else {
5612 clk_set_rate(&axi_clk_src.c, 282000000);
5613 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
5614 }
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005615
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005616 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005617 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5618 * source. Sleep set vote is 0.
5619 */
5620 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5621 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5622
5623 /*
Badhri Jagan Sridharan69dfc002013-06-21 15:38:07 -07005624 * Hold an active set vote for the PNOC AHB source. Sleep set vote is 0.
5625 */
5626 clk_set_rate(&pnoc_keepalive_a_clk.c, 19200000);
5627 clk_prepare_enable(&pnoc_keepalive_a_clk.c);
5628
5629 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005630 * Hold an active set vote for CXO; this is because CXO is expected
5631 * to remain on whenever CPUs aren't power collapsed.
5632 */
5633 clk_prepare_enable(&cxo_a_clk_src.c);
5634
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005635 /*
5636 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5637 * the bus driver is ready.
5638 */
5639 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5640 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5641
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005642 /* Set rates for single-rate clocks. */
5643 clk_set_rate(&usb30_master_clk_src.c,
5644 usb30_master_clk_src.freq_tbl[0].freq_hz);
5645 clk_set_rate(&tsif_ref_clk_src.c,
5646 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5647 clk_set_rate(&usb_hs_system_clk_src.c,
5648 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5649 clk_set_rate(&usb_hsic_clk_src.c,
5650 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5651 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5652 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5653 clk_set_rate(&usb_hsic_system_clk_src.c,
5654 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5655 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5656 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5657 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5658 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5659 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5660 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5661 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5662 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5663 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5664 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5665 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5666 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005667}
5668
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005669#define GCC_CC_PHYS 0xFC400000
5670#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005671
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005672#define MMSS_CC_PHYS 0xFD8C0000
5673#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005674
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005675#define LPASS_CC_PHYS 0xFE000000
5676#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005677
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005678#define APCS_GCC_CC_PHYS 0xF9011000
5679#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005680
Vikram Mulukutlaa57e6e42013-01-23 16:58:08 -08005681static struct clk *qup_i2c_clks[][2] __initdata = {
5682 {&gcc_blsp1_qup1_i2c_apps_clk.c, &blsp1_qup1_i2c_apps_clk_src.c,},
5683 {&gcc_blsp1_qup2_i2c_apps_clk.c, &blsp1_qup2_i2c_apps_clk_src.c,},
5684 {&gcc_blsp1_qup3_i2c_apps_clk.c, &blsp1_qup3_i2c_apps_clk_src.c,},
5685 {&gcc_blsp1_qup4_i2c_apps_clk.c, &blsp1_qup4_i2c_apps_clk_src.c,},
5686 {&gcc_blsp1_qup5_i2c_apps_clk.c, &blsp1_qup5_i2c_apps_clk_src.c,},
5687 {&gcc_blsp1_qup6_i2c_apps_clk.c, &blsp1_qup6_i2c_apps_clk_src.c,},
5688 {&gcc_blsp2_qup1_i2c_apps_clk.c, &blsp2_qup1_i2c_apps_clk_src.c,},
5689 {&gcc_blsp2_qup2_i2c_apps_clk.c, &blsp2_qup2_i2c_apps_clk_src.c,},
5690 {&gcc_blsp2_qup3_i2c_apps_clk.c, &blsp2_qup3_i2c_apps_clk_src.c,},
5691 {&gcc_blsp2_qup4_i2c_apps_clk.c, &blsp2_qup4_i2c_apps_clk_src.c,},
5692 {&gcc_blsp2_qup5_i2c_apps_clk.c, &blsp2_qup5_i2c_apps_clk_src.c,},
5693 {&gcc_blsp2_qup6_i2c_apps_clk.c, &blsp2_qup6_i2c_apps_clk_src.c,},
5694};
5695
Junjie Wu5e905ea2013-06-07 15:47:20 -07005696/* v1 to v2 clock changes */
5697static void __init msm8974_v2_clock_override(void)
5698{
5699 int i;
5700
5701 mmpll3_clk_src.c.rate = 930000000;
5702 mmpll1_clk_src.c.rate = 1167000000;
5703 mmpll1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 1167000000;
5704
5705 ocmemnoc_clk_src.freq_tbl = ftbl_ocmemnoc_v2_clk;
5706 ocmemnoc_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
5707
5708 axi_clk_src.freq_tbl = ftbl_mmss_axi_v2_clk;
5709 axi_clk_src.c.fmax[VDD_DIG_NOMINAL] = 291750000;
5710 axi_clk_src.c.fmax[VDD_DIG_HIGH] = 466800000;
5711
5712 vcodec0_clk_src.freq_tbl = ftbl_venus0_vcodec0_v2_clk;
5713 vcodec0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5714
5715 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 240000000;
5716
5717 /* The parent of each of the QUP I2C clocks is an RCG on V2 */
5718 for (i = 0; i < ARRAY_SIZE(qup_i2c_clks); i++)
5719 qup_i2c_clks[i][0]->parent = qup_i2c_clks[i][1];
5720}
5721
Junjie Wube6cea12013-06-20 10:34:09 -07005722/* v2 to pro clock changes */
5723static void __init msm8974_pro_clock_override(void)
Junjie Wu5e905ea2013-06-07 15:47:20 -07005724{
5725 ce1_clk_src.c.fmax[VDD_DIG_LOW] = 75000000;
5726 ce1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 150000000;
Junjie Wube6cea12013-06-20 10:34:09 -07005727 ce1_clk_src.freq_tbl = ftbl_gcc_ce1_pro_clk;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005728 ce2_clk_src.c.fmax[VDD_DIG_LOW] = 75000000;
5729 ce2_clk_src.c.fmax[VDD_DIG_NOMINAL] = 150000000;
Junjie Wube6cea12013-06-20 10:34:09 -07005730 ce2_clk_src.freq_tbl = ftbl_gcc_ce2_pro_clk;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005731
Junjie Wube6cea12013-06-20 10:34:09 -07005732 if (cpu_is_msm8974pro_ac()) {
5733 sdcc1_apps_clk_src.c.fmax[VDD_DIG_LOW] = 200000000;
5734 sdcc1_apps_clk_src.c.fmax[VDD_DIG_NOMINAL] = 400000000;
5735 }
Junjie Wu5e905ea2013-06-07 15:47:20 -07005736
5737 vfe0_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5738 vfe0_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005739 vfe1_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5740 vfe1_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005741 cpp_clk_src.c.fmax[VDD_DIG_LOW] = 150000000;
5742 cpp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 320000000;
Junjie Wube6cea12013-06-20 10:34:09 -07005743
5744 if (cpu_is_msm8974pro_ab() || cpu_is_msm8974pro_ac()) {
5745 vfe0_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5746 vfe1_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5747 cpp_clk_src.c.fmax[VDD_DIG_HIGH] = 465000000;
5748 } else if (cpu_is_msm8974pro_aa()) {
5749 vfe0_clk_src.c.fmax[VDD_DIG_HIGH] = 320000000;
5750 vfe1_clk_src.c.fmax[VDD_DIG_HIGH] = 320000000;
5751 cpp_clk_src.c.fmax[VDD_DIG_HIGH] = 320000000;
5752 }
Junjie Wu5e905ea2013-06-07 15:47:20 -07005753
5754 mdp_clk_src.c.fmax[VDD_DIG_NOMINAL] = 266670000;
5755
Junjie Wube6cea12013-06-20 10:34:09 -07005756 mclk0_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
5757 mclk1_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
5758 mclk2_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
5759 mclk3_clk_src.freq_tbl = ftbl_camss_mclk0_3_pro_clk;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005760 mclk0_clk_src.set_rate = set_rate_mnd;
5761 mclk1_clk_src.set_rate = set_rate_mnd;
5762 mclk2_clk_src.set_rate = set_rate_mnd;
5763 mclk3_clk_src.set_rate = set_rate_mnd;
Junjie Wua043bb22013-06-17 11:14:23 -07005764 mclk0_clk_src.c.ops = &clk_ops_rcg_mnd;
5765 mclk1_clk_src.c.ops = &clk_ops_rcg_mnd;
5766 mclk2_clk_src.c.ops = &clk_ops_rcg_mnd;
5767 mclk3_clk_src.c.ops = &clk_ops_rcg_mnd;
Junjie Wu5e905ea2013-06-07 15:47:20 -07005768}
5769
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005770static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005771{
5772 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5773 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005774 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005775
5776 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5777 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005778 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005779
5780 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5781 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005782 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005783
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005784 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5785 if (!virt_bases[APCS_BASE])
5786 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5787
Vikram Mulukutla6da35d32012-07-18 13:55:31 -07005788 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005789
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005790 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5791 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005792 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005793
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005794 enable_rpm_scaling();
5795
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005796 reg_init();
Vikram Mulukutla293c4692013-01-03 15:09:47 -08005797
Junjie Wua043bb22013-06-17 11:14:23 -07005798 memcpy(msm_clocks_8974, msm_clocks_8974_common,
5799 sizeof(msm_clocks_8974_common));
5800 msm8974_clock_init_data.size -= ARRAY_SIZE(msm_clocks_8974ac_only);
5801
Junjie Wu5e905ea2013-06-07 15:47:20 -07005802 /* version specific changes */
Junjie Wube6cea12013-06-20 10:34:09 -07005803 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 2
5804 || cpu_is_msm8974pro())
Junjie Wu5e905ea2013-06-07 15:47:20 -07005805 msm8974_v2_clock_override();
Junjie Wube6cea12013-06-20 10:34:09 -07005806 if (cpu_is_msm8974pro()) {
5807 msm8974_pro_clock_override();
Junjie Wua043bb22013-06-17 11:14:23 -07005808 memcpy(msm_clocks_8974 + ARRAY_SIZE(msm_clocks_8974_common),
5809 msm_clocks_8974ac_only, sizeof(msm_clocks_8974ac_only));
5810 msm8974_clock_init_data.size +=
5811 ARRAY_SIZE(msm_clocks_8974ac_only);
5812 }
Siddhartha Agrawal4b0d5a62013-02-25 23:23:41 -08005813
Vikram Mulukutla4c93ce72013-05-02 20:16:49 -07005814 clk_ops_pixel_clock = clk_ops_pixel;
5815 clk_ops_pixel_clock.set_rate = set_rate_pixel;
5816 clk_ops_pixel_clock.round_rate = round_rate_pixel;
5817
Patrick Dalyadeeb472013-03-06 21:22:32 -08005818 /*
5819 * MDSS needs the ahb clock and needs to init before we register the
5820 * lookup table.
5821 */
5822 mdss_clk_ctrl_pre_init(&mdss_ahb_clk.c);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005823}
5824
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005825static void __init msm8974_rumi_clock_pre_init(void)
5826{
5827 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5828 if (!virt_bases[GCC_BASE])
5829 panic("clock-8974: Unable to ioremap GCC memory!");
5830
5831 /* SDCC clocks are partially emulated in the RUMI */
5832 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5833 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5834 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5835 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5836
Patrick Dalyebc26bc2013-02-05 11:49:07 -08005837 vdd_dig.regulator[0] = regulator_get(NULL, "vdd_dig");
5838 if (IS_ERR(vdd_dig.regulator[0]))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005839 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005840}
5841
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005842struct clock_init_data msm8974_clock_init_data __initdata = {
5843 .table = msm_clocks_8974,
5844 .size = ARRAY_SIZE(msm_clocks_8974),
5845 .pre_init = msm8974_clock_pre_init,
5846 .post_init = msm8974_clock_post_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005847};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005848
5849struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5850 .table = msm_clocks_8974_rumi,
5851 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5852 .pre_init = msm8974_rumi_clock_pre_init,
5853};