blob: 75179bff06016a6ae68cb35baf0ecf7cd0337b82 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
18#define ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Ian Rogers107c31e2014-01-23 20:55:29 -080020#include "arm_lir.h"
Mathieu Chartierb666f482015-02-18 14:33:14 -080021#include "base/arena_containers.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080022#include "base/logging.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070023#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024
25namespace art {
26
Andreas Gampe0b9203e2015-01-22 20:39:27 -080027struct CompilationUnit;
28
Ian Rogerse2143c02014-03-28 08:47:16 -070029class ArmMir2Lir FINAL : public Mir2Lir {
Zheng Xu5667fdb2014-10-23 18:29:55 +080030 protected:
Zheng Xu5667fdb2014-10-23 18:29:55 +080031 // Inherited class for ARM backend.
32 class InToRegStorageArmMapper FINAL : public InToRegStorageMapper {
33 public:
34 InToRegStorageArmMapper()
35 : cur_core_reg_(0), cur_fp_reg_(0), cur_fp_double_reg_(0) {
36 }
37
Serguei Katkov717a3e42014-11-13 17:19:42 +060038 RegStorage GetNextReg(ShortyArg arg) OVERRIDE;
Zheng Xu5667fdb2014-10-23 18:29:55 +080039
Serguei Katkov717a3e42014-11-13 17:19:42 +060040 virtual void Reset() OVERRIDE {
41 cur_core_reg_ = 0;
42 cur_fp_reg_ = 0;
43 cur_fp_double_reg_ = 0;
44 }
Zheng Xu5667fdb2014-10-23 18:29:55 +080045
46 private:
Serguei Katkov717a3e42014-11-13 17:19:42 +060047 size_t cur_core_reg_;
48 size_t cur_fp_reg_;
49 size_t cur_fp_double_reg_;
Zheng Xu5667fdb2014-10-23 18:29:55 +080050 };
51
Serguei Katkov717a3e42014-11-13 17:19:42 +060052 InToRegStorageArmMapper in_to_reg_storage_arm_mapper_;
53 InToRegStorageMapper* GetResetedInToRegStorageMapper() OVERRIDE {
54 in_to_reg_storage_arm_mapper_.Reset();
55 return &in_to_reg_storage_arm_mapper_;
56 }
Zheng Xu5667fdb2014-10-23 18:29:55 +080057
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 public:
59 ArmMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
60
61 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070062 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080063 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070064 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Ningsheng Jian675e09b2014-10-23 13:48:36 +080065 void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
66 int32_t constant) OVERRIDE;
67 void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
68 int64_t constant) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080069 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070070 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010071 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000072 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080073 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010074 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080075 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
76 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko3bf7c602014-05-07 14:55:43 +010077 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000078 OpSize size, VolatileKind is_volatile) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080079 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010080 OpSize size) OVERRIDE;
Vladimir Markobf535be2014-11-19 18:52:35 +000081
82 /// @copydoc Mir2Lir::UnconditionallyMarkGCCard(RegStorage)
83 void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070084
85 // Required for target - register utilities.
Zheng Xu5667fdb2014-10-23 18:29:55 +080086 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
87 RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) OVERRIDE {
88 if (wide_kind == kWide) {
89 DCHECK((kArg0 <= reg && reg < kArg3) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
90 RegStorage ret_reg = RegStorage::MakeRegPair(TargetReg(reg),
91 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
92 if (ret_reg.IsFloat()) {
93 // Regard double as double, be consistent with register allocation.
94 ret_reg = As64BitFloatReg(ret_reg);
95 }
96 return ret_reg;
97 } else {
98 return TargetReg(reg);
99 }
100 }
101
Zheng Xu5667fdb2014-10-23 18:29:55 +0800102 RegLocation GetReturnAlt() OVERRIDE;
103 RegLocation GetReturnWideAlt() OVERRIDE;
104 RegLocation LocCReturn() OVERRIDE;
105 RegLocation LocCReturnRef() OVERRIDE;
106 RegLocation LocCReturnDouble() OVERRIDE;
107 RegLocation LocCReturnFloat() OVERRIDE;
108 RegLocation LocCReturnWide() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100109 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000111 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -0700114 void MarkPreservedSingle(int v_reg, RegStorage reg);
115 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 void CompilerInitializeRegAlloc();
117
118 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700119 void AssembleLIR();
Vladimir Marko306f0172014-01-07 18:21:20 +0000120 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
buzbeeb48819d2013-09-14 16:15:25 -0700121 int AssignInsnOffsets();
122 void AssignOffsets();
Vladimir Marko306f0172014-01-07 18:21:20 +0000123 static uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100124 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
125 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
126 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 const char* GetTargetInstFmt(int opcode);
128 const char* GetTargetInstName(int opcode);
129 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100130 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700132 size_t GetInsnSize(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 bool IsUnconditionalBranch(LIR* lir);
134
Vladimir Marko674744e2014-04-24 15:18:26 +0100135 // Get the register class for load/store of a field.
136 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
137
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138 // Required for target - Dalvik-level generators.
Andreas Gampec76c6142014-08-04 16:30:03 -0700139 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700140 RegLocation rl_src2, int flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700142 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
144 RegLocation rl_index, RegLocation rl_dest, int scale);
Ian Rogersa9a82542013-10-04 11:17:26 -0700145 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
146 RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700148 RegLocation rl_src1, RegLocation rl_shift, int flags);
buzbee2700f7e2014-03-07 09:46:20 -0800149 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
150 RegLocation rl_src2);
151 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
152 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
154 RegLocation rl_src2);
155 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100156 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
157 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000158 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100159 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000161 bool GenInlinedPeek(CallInfo* info, OpSize size);
162 bool GenInlinedPoke(CallInfo* info, OpSize size);
Zheng Xu947717a2014-08-07 14:05:23 +0800163 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800164 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
165 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700167 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700168 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
169 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800170 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
172 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
173 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampe90969af2014-07-15 23:02:11 -0700174 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
175 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700176 RegisterClass dest_reg_class) OVERRIDE;
Andreas Gampeb14329f2014-05-15 11:16:06 -0700177 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
179 void GenMonitorExit(int opt_flags, RegLocation rl_src);
180 void GenMoveException(RegLocation rl_dest);
181 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800182 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700183 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
184 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
Andreas Gampe48971b32014-08-06 10:09:01 -0700185 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
186 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Ningsheng Jiana262f772014-11-25 16:48:07 +0800187 void GenMaddMsubInt(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
188 RegLocation rl_src3, bool is_sub);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189
190 // Required for target - single operation generators.
191 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800192 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
193 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700194 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800195 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
196 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700197 LIR* OpIT(ConditionCode cond, const char* guide);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700198 void UpdateIT(LIR* it, const char* new_guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700199 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800200 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
201 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
202 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700203 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800204 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
205 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
buzbee2700f7e2014-03-07 09:46:20 -0800206 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
207 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
208 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
209 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
210 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
211 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700212 LIR* OpTestSuspend(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800213 LIR* OpVldm(RegStorage r_base, int count);
214 LIR* OpVstm(RegStorage r_base, int count);
buzbee2700f7e2014-03-07 09:46:20 -0800215 void OpRegCopyWide(RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100217 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800218 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Ian Rogerse2143c02014-03-28 08:47:16 -0700219 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
220 int shift);
221 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222 static const ArmEncodingMap EncodingMap[kArmLast];
223 int EncodeShift(int code, int amount);
224 int ModifiedImmediate(uint32_t value);
225 ArmConditionCode ArmConditionEncoding(ConditionCode code);
Vladimir Markoa29f6982014-11-25 16:32:34 +0000226 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
227 bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) OVERRIDE;
228 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
229 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
230 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
buzbeeb5860fb2014-06-21 15:31:01 -0700231 RegStorage AllocPreservedDouble(int s_reg);
232 RegStorage AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700233
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700234 bool WideGPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700235 return false; // Wide GPRs are formed by pairing.
236 }
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700237 bool WideFPRsAreAliases() const OVERRIDE {
Serguei Katkov59a42af2014-07-05 00:55:46 +0700238 return false; // Wide FPRs are formed by pairing.
239 }
240
Vladimir Markof4da6752014-08-01 19:04:18 +0100241 NextCallInsn GetNextSDCallInsn() OVERRIDE;
242
243 /*
244 * @brief Generate a relative call to the method that will be patched at link time.
245 * @param target_method The MethodReference of the method to be invoked.
246 * @param type How the method will be invoked.
247 * @returns Call instruction
248 */
249 LIR* CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
250
251 /*
252 * @brief Generate the actual call insn based on the method info.
253 * @param method_info the lowering info for the method call.
254 * @returns Call instruction
255 */
256 LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) OVERRIDE;
257
258 /*
259 * @brief Handle ARM specific literals.
260 */
261 void InstallLiteralPools() OVERRIDE;
262
Andreas Gampe98430592014-07-27 19:44:50 -0700263 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
Serban Constantinescu63999682014-07-15 17:44:21 +0100264 size_t GetInstructionOffset(LIR* lir);
Andreas Gampe98430592014-07-27 19:44:50 -0700265
Ningsheng Jiana262f772014-11-25 16:48:07 +0800266 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) OVERRIDE;
267
Andreas Gamped500b532015-01-16 22:09:55 -0800268 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
269 RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
270
Brian Carlstrom7940e442013-07-12 13:46:57 -0700271 private:
Andreas Gampec76c6142014-08-04 16:30:03 -0700272 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
273 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
274 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700275 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1, int64_t val,
276 ConditionCode ccode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700277 LIR* LoadFPConstantValue(int r_dest, int value);
Vladimir Marko37573972014-06-16 10:32:25 +0100278 LIR* LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
279 int displacement, RegStorage r_src_dest,
280 RegStorage r_work = RegStorage::InvalidReg());
buzbeeb48819d2013-09-14 16:15:25 -0700281 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
282 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
283 void AssignDataOffsets();
buzbee2700f7e2014-03-07 09:46:20 -0800284 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700285 bool is_div, int flags) OVERRIDE;
286 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div) OVERRIDE;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800287 struct EasyMultiplyOp {
Ian Rogerse2143c02014-03-28 08:47:16 -0700288 OpKind op;
289 uint32_t shift;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800290 };
Ian Rogerse2143c02014-03-28 08:47:16 -0700291 bool GetEasyMultiplyOp(int lit, EasyMultiplyOp* op);
292 bool GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops);
293 void GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100294
295 static constexpr ResourceMask GetRegMaskArm(RegStorage reg);
296 static constexpr ResourceMask EncodeArmRegList(int reg_list);
297 static constexpr ResourceMask EncodeArmRegFpcsList(int reg_list);
Vladimir Markof4da6752014-08-01 19:04:18 +0100298
299 ArenaVector<LIR*> call_method_insns_;
Zheng Xu5667fdb2014-10-23 18:29:55 +0800300
301 /**
302 * @brief Given float register pair, returns Solo64 float register.
303 * @param reg #RegStorage containing a float register pair (e.g. @c s2 and @c s3).
304 * @return A Solo64 float mapping to the register pair (e.g. @c d1).
305 */
306 static RegStorage As64BitFloatReg(RegStorage reg) {
307 DCHECK(reg.IsFloat());
308
309 RegStorage low = reg.GetLow();
310 RegStorage high = reg.GetHigh();
311 DCHECK((low.GetRegNum() % 2 == 0) && (low.GetRegNum() + 1 == high.GetRegNum()));
312
313 return RegStorage::FloatSolo64(low.GetRegNum() / 2);
314 }
315
316 /**
317 * @brief Given Solo64 float register, returns float register pair.
318 * @param reg #RegStorage containing a Solo64 float register (e.g. @c d1).
319 * @return A float register pair mapping to the Solo64 float pair (e.g. @c s2 and s3).
320 */
321 static RegStorage As64BitFloatRegPair(RegStorage reg) {
322 DCHECK(reg.IsDouble() && reg.Is64BitSolo());
323
324 int reg_num = reg.GetRegNum();
325 return RegStorage::MakeRegPair(RegStorage::FloatSolo32(reg_num * 2),
326 RegStorage::FloatSolo32(reg_num * 2 + 1));
327 }
328
Serguei Katkov717a3e42014-11-13 17:19:42 +0600329 int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700330};
331
332} // namespace art
333
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700334#endif // ART_COMPILER_DEX_QUICK_ARM_CODEGEN_ARM_H_