blob: 4b1de4b21ed19e31f3b06c14ba12905b6082e9da [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000024#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "dex/backend.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "driver/compiler_driver.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080027#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "safe_map.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000029#include "utils/arena_allocator.h"
30#include "utils/growable_array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031
32namespace art {
33
buzbee0d829482013-10-11 15:24:55 -070034/*
35 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
36 * add type safety (see runtime/offsets.h).
37 */
38typedef uint32_t DexOffset; // Dex offset in code units.
39typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
40typedef uint32_t CodeOffset; // Native code offset in bytes.
41
Brian Carlstrom7940e442013-07-12 13:46:57 -070042// Set to 1 to measure cost of suspend check.
43#define NO_SUSPEND 0
44
45#define IS_BINARY_OP (1ULL << kIsBinaryOp)
46#define IS_BRANCH (1ULL << kIsBranch)
47#define IS_IT (1ULL << kIsIT)
48#define IS_LOAD (1ULL << kMemLoad)
49#define IS_QUAD_OP (1ULL << kIsQuadOp)
50#define IS_QUIN_OP (1ULL << kIsQuinOp)
51#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
52#define IS_STORE (1ULL << kMemStore)
53#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
54#define IS_UNARY_OP (1ULL << kIsUnaryOp)
55#define NEEDS_FIXUP (1ULL << kPCRelFixup)
56#define NO_OPERAND (1ULL << kNoOperand)
57#define REG_DEF0 (1ULL << kRegDef0)
58#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080059#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070060#define REG_DEFA (1ULL << kRegDefA)
61#define REG_DEFD (1ULL << kRegDefD)
62#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
63#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
64#define REG_DEF_LIST0 (1ULL << kRegDefList0)
65#define REG_DEF_LIST1 (1ULL << kRegDefList1)
66#define REG_DEF_LR (1ULL << kRegDefLR)
67#define REG_DEF_SP (1ULL << kRegDefSP)
68#define REG_USE0 (1ULL << kRegUse0)
69#define REG_USE1 (1ULL << kRegUse1)
70#define REG_USE2 (1ULL << kRegUse2)
71#define REG_USE3 (1ULL << kRegUse3)
72#define REG_USE4 (1ULL << kRegUse4)
73#define REG_USEA (1ULL << kRegUseA)
74#define REG_USEC (1ULL << kRegUseC)
75#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000076#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070077#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
78#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
79#define REG_USE_LIST0 (1ULL << kRegUseList0)
80#define REG_USE_LIST1 (1ULL << kRegUseList1)
81#define REG_USE_LR (1ULL << kRegUseLR)
82#define REG_USE_PC (1ULL << kRegUsePC)
83#define REG_USE_SP (1ULL << kRegUseSP)
84#define SETS_CCODES (1ULL << kSetsCCodes)
85#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070086#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070087#define REG_USE_LO (1ULL << kUseLo)
88#define REG_USE_HI (1ULL << kUseHi)
89#define REG_DEF_LO (1ULL << kDefLo)
90#define REG_DEF_HI (1ULL << kDefHi)
Brian Carlstrom7940e442013-07-12 13:46:57 -070091
92// Common combo register usage patterns.
93#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +010094#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070095#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
96#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
97#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
98#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +000099#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
101#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
102#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
103#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
104#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
105#define REG_USE012 (REG_USE01 | REG_USE2)
106#define REG_USE014 (REG_USE01 | REG_USE4)
107#define REG_USE01 (REG_USE0 | REG_USE1)
108#define REG_USE02 (REG_USE0 | REG_USE2)
109#define REG_USE12 (REG_USE1 | REG_USE2)
110#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000111#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112
buzbee695d13a2014-04-19 13:32:20 -0700113// TODO: #includes need a cleanup
114#ifndef INVALID_SREG
115#define INVALID_SREG (-1)
116#endif
117
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118struct BasicBlock;
119struct CallInfo;
120struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000121struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700122struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700123struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124struct RegLocation;
125struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000126class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127class MIRGraph;
128class Mir2Lir;
129
130typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
131 const MethodReference& target_method,
132 uint32_t method_idx, uintptr_t direct_code,
133 uintptr_t direct_method, InvokeType type);
134
135typedef std::vector<uint8_t> CodeBuffer;
136
buzbeeb48819d2013-09-14 16:15:25 -0700137struct UseDefMasks {
138 uint64_t use_mask; // Resource mask for use.
139 uint64_t def_mask; // Resource mask for def.
140};
141
142struct AssemblyInfo {
143 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700144};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145
146struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700147 CodeOffset offset; // Offset of this instruction.
148 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700149 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 LIR* next;
151 LIR* prev;
152 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700154 unsigned int alias_info:17; // For Dalvik register disambiguation.
155 bool is_nop:1; // LIR is optimized away.
156 unsigned int size:4; // Note: size of encoded instruction is in bytes.
157 bool use_def_invalid:1; // If true, masks should not be used.
158 unsigned int generation:1; // Used to track visitation state during fixup pass.
159 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700161 union {
buzbee0d829482013-10-11 15:24:55 -0700162 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000163 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700164 } u;
buzbee0d829482013-10-11 15:24:55 -0700165 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166};
167
168// Target-specific initialization.
169Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
170 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100171Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
172 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
174 ArenaAllocator* const arena);
175Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
176 ArenaAllocator* const arena);
177
178// Utility macros to traverse the LIR list.
179#define NEXT_LIR(lir) (lir->next)
180#define PREV_LIR(lir) (lir->prev)
181
182// Defines for alias_info (tracks Dalvik register references).
183#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700184#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700185#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
186#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
187
188// Common resource macros.
189#define ENCODE_CCODE (1ULL << kCCode)
190#define ENCODE_FP_STATUS (1ULL << kFPStatus)
191
192// Abstract memory locations.
193#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
194#define ENCODE_LITERAL (1ULL << kLiteral)
195#define ENCODE_HEAP_REF (1ULL << kHeapRef)
196#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
197
198#define ENCODE_ALL (~0ULL)
199#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
200 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700201
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800202#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
203#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
204 do { \
205 low_reg = both_regs & 0xff; \
206 high_reg = (both_regs >> 8) & 0xff; \
207 } while (false)
208
buzbeec729a6b2013-09-14 16:04:31 -0700209// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
210#define STARTING_DOUBLE_SREG 0x10000
211
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700212// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700213#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
214#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
215#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
216#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
217#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218
219class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700220 public:
buzbee0d829482013-10-11 15:24:55 -0700221 /*
222 * Auxiliary information describing the location of data embedded in the Dalvik
223 * byte code stream.
224 */
225 struct EmbeddedData {
226 CodeOffset offset; // Code offset of data block.
227 const uint16_t* table; // Original dex data.
228 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700229 };
230
buzbee0d829482013-10-11 15:24:55 -0700231 struct FillArrayData : EmbeddedData {
232 int32_t size;
233 };
234
235 struct SwitchTable : EmbeddedData {
236 LIR* anchor; // Reference instruction for relative offsets.
237 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238 };
239
240 /* Static register use counts */
241 struct RefCounts {
242 int count;
243 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700244 };
245
246 /*
buzbee091cc402014-03-31 10:14:40 -0700247 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
248 * and native register storage. The primary purpose is to reuse previuosly
249 * loaded values, if possible, and otherwise to keep the value in register
250 * storage as long as possible.
251 *
252 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
253 * this register (or pair). For example, a 64-bit register containing a 32-bit
254 * Dalvik value would have wide_value==false even though the storage container itself
255 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
256 * would have wide_value==true (and additionally would have its partner field set to the
257 * other half whose wide_value field would also be true.
258 *
259 * NOTE 2: In the case of a register pair, you can determine which of the partners
260 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
261 *
262 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
263 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
264 * value, and the s_reg of the high word is implied (s_reg + 1).
265 *
266 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
267 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
268 * If is_temp==true and live==false, no other fields have
269 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
270 * and def_end describe the relationship between the temp register/register pair and
271 * the Dalvik value[s] described by s_reg/s_reg+1.
272 *
273 * The fields used_storage, master_storage and storage_mask are used to track allocation
274 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
275 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
276 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
277 * change once initialized. The "used_storage" field tracks current allocation status.
278 * Although each record contains this field, only the field from the largest member of
279 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
280 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
281 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
282 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
283 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
284 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
285 *
286 * For an X86 vector register example, storage_mask would be:
287 * 0x00000001 for 32-bit view of xmm1
288 * 0x00000003 for 64-bit view of xmm1
289 * 0x0000000f for 128-bit view of xmm1
290 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
291 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
292 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
293 *
294 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
295 * to treat xmm registers:
296 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
297 * o This more closely matches reality, but means you'd need to be able to get
298 * to the associated RegisterInfo struct to figure out how it's being used.
299 * o This is how 64-bit core registers will be used - always 64 bits, but the
300 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
301 * 2. View the xmm registers based on contents.
302 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
303 * be a k64BitVector.
304 * o Note that the two uses above would be considered distinct registers (but with
305 * the aliasing mechanism, we could detect interference).
306 * o This is how aliased double and single float registers will be handled on
307 * Arm and MIPS.
308 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
309 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700310 */
buzbee091cc402014-03-31 10:14:40 -0700311 class RegisterInfo {
312 public:
313 RegisterInfo(RegStorage r, uint64_t mask = ENCODE_ALL);
314 ~RegisterInfo() {}
315 static void* operator new(size_t size, ArenaAllocator* arena) {
316 return arena->Alloc(size, kArenaAllocRegAlloc);
317 }
318
319 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
320 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
321 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
322 RegStorage GetReg() { return reg_; }
323 void SetReg(RegStorage reg) { reg_ = reg; }
324 bool IsTemp() { return is_temp_; }
325 void SetIsTemp(bool val) { is_temp_ = val; }
326 bool IsWide() { return wide_value_; }
327 void SetIsWide(bool val) { wide_value_ = val; }
328 bool IsLive() { return live_; }
329 void SetIsLive(bool val) { live_ = val; }
330 bool IsDirty() { return dirty_; }
331 void SetIsDirty(bool val) { dirty_ = val; }
332 RegStorage Partner() { return partner_; }
333 void SetPartner(RegStorage partner) { partner_ = partner; }
334 int SReg() { return s_reg_; }
335 void SetSReg(int s_reg) { s_reg_ = s_reg; }
336 uint64_t DefUseMask() { return def_use_mask_; }
337 void SetDefUseMask(uint64_t def_use_mask) { def_use_mask_ = def_use_mask; }
338 RegisterInfo* Master() { return master_; }
339 void SetMaster(RegisterInfo* master) { master_ = master; }
340 uint32_t StorageMask() { return storage_mask_; }
341 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
342 LIR* DefStart() { return def_start_; }
343 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
344 LIR* DefEnd() { return def_end_; }
345 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
346 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
347
348
349 private:
350 RegStorage reg_;
351 bool is_temp_; // Can allocate as temp?
352 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
353 bool live_; // Is there an associated SSA name?
354 bool dirty_; // If live, is it dirty?
355 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
356 int s_reg_; // Name of live value.
357 uint64_t def_use_mask_; // Resources for this element.
358 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
359 RegisterInfo* master_; // Pointer to controlling storage mask.
360 uint32_t storage_mask_; // Track allocation of sub-units.
361 LIR *def_start_; // Starting inst in last def sequence.
362 LIR *def_end_; // Ending inst in last def sequence.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363 };
364
buzbee091cc402014-03-31 10:14:40 -0700365 class RegisterPool {
366 public:
367 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena, const std::vector<RegStorage>& core_regs,
368 const std::vector<RegStorage>& sp_regs, const std::vector<RegStorage>& dp_regs,
369 const std::vector<RegStorage>& reserved_regs,
370 const std::vector<RegStorage>& core_temps,
371 const std::vector<RegStorage>& sp_temps,
372 const std::vector<RegStorage>& dp_temps);
373 ~RegisterPool() {}
374 static void* operator new(size_t size, ArenaAllocator* arena) {
375 return arena->Alloc(size, kArenaAllocRegAlloc);
376 }
377 void ResetNextTemp() {
378 next_core_reg_ = 0;
379 next_sp_reg_ = 0;
380 next_dp_reg_ = 0;
381 }
382 GrowableArray<RegisterInfo*> core_regs_;
383 int next_core_reg_;
384 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
385 int next_sp_reg_;
386 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
387 int next_dp_reg_;
388
389 private:
390 Mir2Lir* const m2l_;
391 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700392
393 struct PromotionMap {
394 RegLocationType core_location:3;
395 uint8_t core_reg;
396 RegLocationType fp_location:3;
397 uint8_t FpReg;
398 bool first_in_pair;
399 };
400
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800401 //
402 // Slow paths. This object is used generate a sequence of code that is executed in the
403 // slow path. For example, resolving a string or class is slow as it will only be executed
404 // once (after that it is resolved and doesn't need to be done again). We want slow paths
405 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
406 // branch over them.
407 //
408 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
409 // the Compile() function that will be called near the end of the code generated by the
410 // method.
411 //
412 // The basic flow for a slow path is:
413 //
414 // CMP reg, #value
415 // BEQ fromfast
416 // cont:
417 // ...
418 // fast path code
419 // ...
420 // more code
421 // ...
422 // RETURN
423 ///
424 // fromfast:
425 // ...
426 // slow path code
427 // ...
428 // B cont
429 //
430 // So you see we need two labels and two branches. The first branch (called fromfast) is
431 // the conditional branch to the slow path code. The second label (called cont) is used
432 // as an unconditional branch target for getting back to the code after the slow path
433 // has completed.
434 //
435
436 class LIRSlowPath {
437 public:
438 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
439 LIR* cont = nullptr) :
440 m2l_(m2l), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
441 }
442 virtual ~LIRSlowPath() {}
443 virtual void Compile() = 0;
444
445 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000446 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800447 }
448
449 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700450 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800451
452 Mir2Lir* const m2l_;
453 const DexOffset current_dex_pc_;
454 LIR* const fromfast_;
455 LIR* const cont_;
456 };
457
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700458 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459
460 int32_t s4FromSwitchData(const void* switch_data) {
461 return *reinterpret_cast<const int32_t*>(switch_data);
462 }
463
buzbee091cc402014-03-31 10:14:40 -0700464 /*
465 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
466 * it was introduced, it was intended to be a quick best guess of type without having to
467 * take the time to do type analysis. Currently, though, we have a much better idea of
468 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
469 * just use our knowledge of type to select the most appropriate register class?
470 */
471 RegisterClass RegClassBySize(OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700473 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700474 }
475
476 size_t CodeBufferSizeInBytes() {
477 return code_buffer_.size() / sizeof(code_buffer_[0]);
478 }
479
Vladimir Marko306f0172014-01-07 18:21:20 +0000480 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700481 return (opcode < 0);
482 }
483
buzbee0d829482013-10-11 15:24:55 -0700484 /*
485 * LIR operands are 32-bit integers. Sometimes, (especially for managing
486 * instructions which require PC-relative fixups), we need the operands to carry
487 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
488 * hold that index in the operand array.
489 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
490 * may be worth conditionally-compiling a set of identity functions here.
491 */
492 uint32_t WrapPointer(void* pointer) {
493 uint32_t res = pointer_storage_.Size();
494 pointer_storage_.Insert(pointer);
495 return res;
496 }
497
498 void* UnwrapPointer(size_t index) {
499 return pointer_storage_.Get(index);
500 }
501
502 // strdup(), but allocates from the arena.
503 char* ArenaStrdup(const char* str) {
504 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000505 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700506 if (res != NULL) {
507 strncpy(res, str, len);
508 }
509 return res;
510 }
511
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 // Shared by all targets - implemented in codegen_util.cc
513 void AppendLIR(LIR* lir);
514 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
515 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
516
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800517 /**
518 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
519 * to place in a frame.
520 * @return Returns the maximum number of compiler temporaries.
521 */
522 size_t GetMaxPossibleCompilerTemps() const;
523
524 /**
525 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
526 * @return Returns the size in bytes for space needed for compiler temporary spill region.
527 */
528 size_t GetNumBytesForCompilerTempSpillRegion();
529
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800530 DexOffset GetCurrentDexPc() const {
531 return current_dalvik_offset_;
532 }
533
Brian Carlstrom7940e442013-07-12 13:46:57 -0700534 int ComputeFrameSize();
535 virtual void Materialize();
536 virtual CompiledMethod* GetCompiledMethod();
537 void MarkSafepointPC(LIR* inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700539 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
540 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
541 void SetupRegMask(uint64_t* mask, int reg);
542 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
543 void DumpPromotionMap();
544 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700545 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700546 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
547 LIR* NewLIR0(int opcode);
548 LIR* NewLIR1(int opcode, int dest);
549 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800550 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700551 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
552 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
553 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
554 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
555 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
556 LIR* AddWordData(LIR* *constant_list_p, int value);
557 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
558 void ProcessSwitchTables();
559 void DumpSparseSwitchTable(const uint16_t* table);
560 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700561 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700563 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700564 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
565 bool IsInexpensiveConstant(RegLocation rl_src);
566 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000567 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800568 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 void InstallSwitchTables();
570 void InstallFillArrayData();
571 bool VerifyCatchEntries();
572 void CreateMappingTables();
573 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700574 int AssignLiteralOffset(CodeOffset offset);
575 int AssignSwitchTablesOffset(CodeOffset offset);
576 int AssignFillArrayDataOffset(CodeOffset offset);
577 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
578 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
579 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
buzbee2700f7e2014-03-07 09:46:20 -0800580 // Handle bookkeeping to convert a wide RegLocation to a narow RegLocation. No code generated.
581 RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700582
583 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800584 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700585 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
586 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
587 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588
589 // Shared by all targets - implemented in ralloc_util.cc
590 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700591 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592 void SimpleRegAlloc();
593 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700594 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
595 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700596 void DumpCoreRegPool();
597 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700598 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700599 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800600 void Clobber(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700601 void ClobberSRegBody(GrowableArray<RegisterInfo*>* regs, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 void ClobberSReg(int s_reg);
603 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800604 void RecordCorePromotion(RegStorage reg, int s_reg);
605 RegStorage AllocPreservedCoreReg(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700606 void RecordSinglePromotion(RegStorage reg, int s_reg);
607 void RecordDoublePromotion(RegStorage reg, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800608 RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700609 virtual RegStorage AllocPreservedDouble(int s_reg);
610 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
buzbee2700f7e2014-03-07 09:46:20 -0800611 RegStorage AllocFreeTemp();
612 RegStorage AllocTemp();
buzbee091cc402014-03-31 10:14:40 -0700613 RegStorage AllocTempSingle();
614 RegStorage AllocTempDouble();
615 void FlushReg(RegStorage reg);
616 void FlushRegWide(RegStorage reg);
617 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
618 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800619 void FreeTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700620 bool IsLive(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700621 bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700622 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800623 bool IsDirty(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800624 void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800625 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700626 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
628 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
629 RegLocation WideToNarrow(RegLocation rl);
630 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700631 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 void ResetDefTracking();
633 void ClobberAllRegs();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800634 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800636 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700637 void MarkLive(RegLocation loc);
638 void MarkLiveReg(RegStorage reg, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800639 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800640 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700641 void MarkWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 void MarkClean(RegLocation loc);
643 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800644 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700645 bool CheckCorePoolSanity();
646 RegLocation UpdateLoc(RegLocation loc);
buzbee091cc402014-03-31 10:14:40 -0700647 RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800649
650 /**
651 * @brief Used to load register location into a typed temporary or pair of temporaries.
652 * @see EvalLoc
653 * @param loc The register location to load from.
654 * @param reg_class Type of register needed.
655 * @param update Whether the liveness information should be updated.
656 * @return Returns the properly typed temporary in physical register pairs.
657 */
buzbee091cc402014-03-31 10:14:40 -0700658 RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800659
660 /**
661 * @brief Used to load register location into a typed temporary.
662 * @param loc The register location to load from.
663 * @param reg_class Type of register needed.
664 * @param update Whether the liveness information should be updated.
665 * @return Returns the properly typed temporary in physical register.
666 */
buzbee091cc402014-03-31 10:14:40 -0700667 RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800668
buzbeec729a6b2013-09-14 16:04:31 -0700669 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700670 void DumpCounts(const RefCounts* arr, int size, const char* msg);
671 void DoPromotion();
672 int VRegOffset(int v_reg);
673 int SRegOffset(int s_reg);
674 RegLocation GetReturnWide(bool is_double);
675 RegLocation GetReturn(bool is_float);
buzbee091cc402014-03-31 10:14:40 -0700676 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677
678 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700679 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
buzbee11b63d12013-08-27 07:34:17 -0700680 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 RegLocation rl_src, RegLocation rl_dest, int lit);
682 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800683 void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700685 void GenDivZeroException();
686 // c_code holds condition code that's generated from testing divisor against 0.
687 void GenDivZeroCheck(ConditionCode c_code);
688 // reg holds divisor.
689 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700690 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
691 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700692 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800693 void MarkPossibleNullPointerException(int opt_flags);
694 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800695 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
696 LIR* GenImmedCheck(ConditionCode c_code, RegStorage reg, int imm_val, ThrowKind kind);
697 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700698 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700699 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
700 RegLocation rl_src2, LIR* taken, LIR* fall_through);
701 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
702 LIR* taken, LIR* fall_through);
703 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
704 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
705 RegLocation rl_src);
706 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
707 RegLocation rl_src);
708 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000709 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000711 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700712 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000713 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700714 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000715 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700717 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
718 RegLocation rl_src);
719
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
721 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
722 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
723 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800724 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
725 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
727 RegLocation rl_src1, RegLocation rl_src2);
728 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
729 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
731 RegLocation rl_src, int lit);
732 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
733 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700734 void GenConversionCall(ThreadOffset<4> func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 RegLocation rl_src);
736 void GenSuspendTest(int opt_flags);
737 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800738
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000739 // This will be overridden by x86 implementation.
740 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800741 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
742 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743
744 // Shared by all targets - implemented in gen_invoke.cc.
Dave Allisond6ed6422014-04-09 23:36:15 +0000745 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset, bool safepoint_pc,
746 bool use_link = true);
747 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
Mingyao Yang42894562014-04-07 12:42:16 -0700748 void CallRuntimeHelper(ThreadOffset<4> helper_offset, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700749 void CallRuntimeHelperImm(ThreadOffset<4> helper_offset, int arg0, bool safepoint_pc);
750 void CallRuntimeHelperReg(ThreadOffset<4> helper_offset, RegStorage arg0, bool safepoint_pc);
751 void CallRuntimeHelperRegLocation(ThreadOffset<4> helper_offset, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700752 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700753 void CallRuntimeHelperImmImm(ThreadOffset<4> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700755 void CallRuntimeHelperImmRegLocation(ThreadOffset<4> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 RegLocation arg1, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700757 void CallRuntimeHelperRegLocationImm(ThreadOffset<4> helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700758 int arg1, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700759 void CallRuntimeHelperImmReg(ThreadOffset<4> helper_offset, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700760 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700761 void CallRuntimeHelperRegImm(ThreadOffset<4> helper_offset, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700762 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700763 void CallRuntimeHelperImmMethod(ThreadOffset<4> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700764 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700765 void CallRuntimeHelperRegMethod(ThreadOffset<4> helper_offset, RegStorage arg0,
766 bool safepoint_pc);
767 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset<4> helper_offset, RegStorage arg0,
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800768 RegLocation arg2, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700769 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset<4> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700770 RegLocation arg0, RegLocation arg1,
771 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700772 void CallRuntimeHelperRegReg(ThreadOffset<4> helper_offset, RegStorage arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700774 void CallRuntimeHelperRegRegImm(ThreadOffset<4> helper_offset, RegStorage arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700775 int arg2, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700776 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset<4> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700777 RegLocation arg2, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700778 void CallRuntimeHelperImmMethodImm(ThreadOffset<4> helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700780 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<4> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 int arg0, RegLocation arg1, RegLocation arg2,
782 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700783 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<4> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700784 RegLocation arg0, RegLocation arg1,
785 RegLocation arg2,
786 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000788 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100789 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
791 NextCallInsn next_call_insn,
792 const MethodReference& target_method,
793 uint32_t vtable_idx,
794 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
795 bool skip_this);
796 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
797 NextCallInsn next_call_insn,
798 const MethodReference& target_method,
799 uint32_t vtable_idx,
800 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
801 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800802
803 /**
804 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700805 * @details This is needed during generation of inline intrinsics because it finds destination
806 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800807 * either the physical register or the target of move-result.
808 * @param info Information about the invoke.
809 * @return Returns the destination location.
810 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800812
813 /**
814 * @brief Used to determine the wide register location of destination.
815 * @see InlineTarget
816 * @param info Information about the invoke.
817 * @return Returns the destination location.
818 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700819 RegLocation InlineTargetWide(CallInfo* info);
820
821 bool GenInlinedCharAt(CallInfo* info);
822 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000823 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824 bool GenInlinedAbsInt(CallInfo* info);
825 bool GenInlinedAbsLong(CallInfo* info);
Yixin Shoudbb17e32014-02-07 05:09:30 -0800826 bool GenInlinedAbsFloat(CallInfo* info);
827 bool GenInlinedAbsDouble(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 bool GenInlinedFloatCvt(CallInfo* info);
829 bool GenInlinedDoubleCvt(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800830 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831 bool GenInlinedStringCompareTo(CallInfo* info);
832 bool GenInlinedCurrentThread(CallInfo* info);
833 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
834 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
835 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100836 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 NextCallInsn next_call_insn,
838 const MethodReference& target_method,
839 uint32_t vtable_idx,
840 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
841 bool skip_this);
842
843 // Shared by all targets - implemented in gen_loadstore.cc.
844 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800845 void LoadCurrMethodDirect(RegStorage r_tgt);
846 LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700847 // Natural word size.
848 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100849 return LoadBaseDisp(r_base, displacement, r_dest, kWord);
buzbee695d13a2014-04-19 13:32:20 -0700850 }
851 // Load 32 bits, regardless of target.
852 LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100853 return LoadBaseDisp(r_base, displacement, r_dest, k32);
buzbee695d13a2014-04-19 13:32:20 -0700854 }
855 // Load a reference at base + displacement and decompress into register.
856 LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100857 return LoadBaseDisp(r_base, displacement, r_dest, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700858 }
859 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700861 // Load Dalvik value with 64-bit memory storage.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700862 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700863 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
buzbee2700f7e2014-03-07 09:46:20 -0800864 void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700865 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
buzbee2700f7e2014-03-07 09:46:20 -0800866 void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700867 // Load Dalvik value with 64-bit memory storage.
buzbee2700f7e2014-03-07 09:46:20 -0800868 void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700869 // Load Dalvik value with 64-bit memory storage.
buzbee2700f7e2014-03-07 09:46:20 -0800870 void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700871 // Store an item of natural word size.
872 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
873 return StoreBaseDisp(r_base, displacement, r_src, kWord);
874 }
875 // Store an uncompressed reference into a compressed 32-bit container.
876 LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src) {
877 return StoreBaseDisp(r_base, displacement, r_src, kReference);
878 }
879 // Store 32 bits, regardless of target.
880 LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
881 return StoreBaseDisp(r_base, displacement, r_src, k32);
882 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800883
884 /**
885 * @brief Used to do the final store in the destination as per bytecode semantics.
886 * @param rl_dest The destination dalvik register location.
887 * @param rl_src The source register location. Can be either physical register or dalvik register.
888 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800890
891 /**
892 * @brief Used to do the final store in a wide destination as per bytecode semantics.
893 * @see StoreValue
894 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700895 * @param rl_src The source register location. Can be either physical register or dalvik
896 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800897 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
899
Mark Mendelle02d48f2014-01-15 11:19:23 -0800900 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800901 * @brief Used to do the final store to a destination as per bytecode semantics.
902 * @see StoreValue
903 * @param rl_dest The destination dalvik register location.
904 * @param rl_src The source register location. It must be kLocPhysReg
905 *
906 * This is used for x86 two operand computations, where we have computed the correct
907 * register value that now needs to be properly registered. This is used to avoid an
908 * extra register copy that would result if StoreValue was called.
909 */
910 void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
911
912 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -0800913 * @brief Used to do the final store in a wide destination as per bytecode semantics.
914 * @see StoreValueWide
915 * @param rl_dest The destination dalvik register location.
916 * @param rl_src The source register location. It must be kLocPhysReg
917 *
918 * This is used for x86 two operand computations, where we have computed the correct
919 * register values that now need to be properly registered. This is used to avoid an
920 * extra pair of register copies that would result if StoreValueWide was called.
921 */
922 void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
923
Brian Carlstrom7940e442013-07-12 13:46:57 -0700924 // Shared by all targets - implemented in mir_to_lir.cc.
925 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
926 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
927 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800928 bool SpecialMIR2LIR(const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700929 void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -0700930 // Update LIR for verbose listings.
931 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700932
Mark Mendell55d0eac2014-02-06 11:02:52 -0800933 /*
934 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700935 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800936 * @param type How the method will be invoked.
937 * @param register that will contain the code address.
938 * @note register will be passed to TargetReg to get physical register.
939 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700940 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800941 SpecialTargetRegister symbolic_reg);
942
943 /*
944 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700945 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800946 * @param type How the method will be invoked.
947 * @param register that will contain the code address.
948 * @note register will be passed to TargetReg to get physical register.
949 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700950 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800951 SpecialTargetRegister symbolic_reg);
952
953 /*
954 * @brief Load the Class* of a Dex Class type into the register.
955 * @param type How the method will be invoked.
956 * @param register that will contain the code address.
957 * @note register will be passed to TargetReg to get physical register.
958 */
959 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
960
Mark Mendell766e9292014-01-27 07:55:47 -0800961 // Routines that work for the generic case, but may be overriden by target.
962 /*
963 * @brief Compare memory to immediate, and branch if condition true.
964 * @param cond The condition code that when true will branch to the target.
965 * @param temp_reg A temporary register that can be used if compare to memory is not
966 * supported by the architecture.
967 * @param base_reg The register holding the base address.
968 * @param offset The offset from the base.
969 * @param check_value The immediate to compare to.
970 * @returns The branch instruction that was generated.
971 */
buzbee2700f7e2014-03-07 09:46:20 -0800972 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800973 int offset, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700974
975 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700976 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -0700978 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -0800979 virtual LIR* CheckSuspendUsingLoad() = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700980 virtual RegStorage LoadHelper(ThreadOffset<4> offset) = 0;
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100981 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
982 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800983 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
984 int scale, OpSize size) = 0;
985 virtual LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100986 int displacement, RegStorage r_dest, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800987 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
988 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
989 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
990 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800991 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
992 int scale, OpSize size) = 0;
993 virtual LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100994 int displacement, RegStorage r_src, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800995 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700996
997 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -0800998 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class) = 0;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000999 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001000 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
1001 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001002 virtual RegLocation GetReturnAlt() = 0;
1003 virtual RegLocation GetReturnWideAlt() = 0;
1004 virtual RegLocation LocCReturn() = 0;
1005 virtual RegLocation LocCReturnDouble() = 0;
1006 virtual RegLocation LocCReturnFloat() = 0;
1007 virtual RegLocation LocCReturnWide() = 0;
buzbee091cc402014-03-31 10:14:40 -07001008 virtual uint64_t GetRegMaskCommon(RegStorage reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001009 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001010 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 virtual void FreeCallTemps() = 0;
1012 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
1013 virtual void LockCallTemps() = 0;
buzbee091cc402014-03-31 10:14:40 -07001014 virtual void MarkPreservedSingle(int v_reg, RegStorage reg) = 0;
1015 virtual void MarkPreservedDouble(int v_reg, RegStorage reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001016 virtual void CompilerInitializeRegAlloc() = 0;
1017
1018 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001019 virtual void AssembleLIR() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001020 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
buzbeeb48819d2013-09-14 16:15:25 -07001021 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001022 virtual const char* GetTargetInstFmt(int opcode) = 0;
1023 virtual const char* GetTargetInstName(int opcode) = 0;
1024 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
1025 virtual uint64_t GetPCUseDefEncoding() = 0;
1026 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
1027 virtual int GetInsnSize(LIR* lir) = 0;
1028 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1029
1030 // Required for target - Dalvik-level generators.
1031 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1032 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001033 virtual void GenMulLong(Instruction::Code,
1034 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001035 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001036 virtual void GenAddLong(Instruction::Code,
1037 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001038 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001039 virtual void GenAndLong(Instruction::Code,
1040 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 RegLocation rl_src2) = 0;
1042 virtual void GenArithOpDouble(Instruction::Code opcode,
1043 RegLocation rl_dest, RegLocation rl_src1,
1044 RegLocation rl_src2) = 0;
1045 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1046 RegLocation rl_src1, RegLocation rl_src2) = 0;
1047 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1048 RegLocation rl_src1, RegLocation rl_src2) = 0;
1049 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1050 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001051 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001052
1053 /**
1054 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1055 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1056 * that applies on integers. The generated code will write the smallest or largest value
1057 * directly into the destination register as specified by the invoke information.
1058 * @param info Information about the invoke.
1059 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
1060 * @return Returns true if successfully generated
1061 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001063
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001065 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1066 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001067 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001068 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001069 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001070 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001071 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001072 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001073 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001074 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001075 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001076 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001077 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001078 /*
1079 * @brief Generate an integer div or rem operation by a literal.
1080 * @param rl_dest Destination Location.
1081 * @param rl_src1 Numerator Location.
1082 * @param rl_src2 Divisor Location.
1083 * @param is_div 'true' if this is a division, 'false' for a remainder.
1084 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1085 */
1086 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1087 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1088 /*
1089 * @brief Generate an integer div or rem operation by a literal.
1090 * @param rl_dest Destination Location.
1091 * @param rl_src Numerator Location.
1092 * @param lit Divisor.
1093 * @param is_div 'true' if this is a division, 'false' for a remainder.
1094 */
buzbee2700f7e2014-03-07 09:46:20 -08001095 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1096 bool is_div) = 0;
1097 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001098
1099 /**
1100 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001101 * @details This is used for generating DivideByZero checks when divisor is held in two
1102 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001103 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001104 */
Mingyao Yange643a172014-04-08 11:02:52 -07001105 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001106
buzbee2700f7e2014-03-07 09:46:20 -08001107 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001108 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001109 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1110 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001111 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001112
1113 /**
1114 * @brief Lowers the kMirOpSelect MIR into LIR.
1115 * @param bb The basic block in which the MIR is from.
1116 * @param mir The MIR whose opcode is kMirOpSelect.
1117 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001118 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001119
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001120 /**
1121 * @brief Used to generate a memory barrier in an architecture specific way.
1122 * @details The last generated LIR will be considered for use as barrier. Namely,
1123 * if the last LIR can be updated in a way where it will serve the semantics of
1124 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1125 * that can keep the semantics.
1126 * @param barrier_kind The kind of memory barrier to generate.
1127 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001128 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001129
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001131 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1132 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001133 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1134 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001135 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1136 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001137 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1138 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1139 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001140 RegLocation rl_index, RegLocation rl_src, int scale,
1141 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001142 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1143 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001144
1145 // Required for target - single operation generators.
1146 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001147 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1148 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1149 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001150 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001151 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1152 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001153 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001154 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001155 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1156 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1157 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001158 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001159 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1160 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
1161 virtual LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) = 0;
1162 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001163
1164 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001165 * @brief Used to generate an LIR that does a load from mem to reg.
1166 * @param r_dest The destination physical register.
1167 * @param r_base The base physical register for memory operand.
1168 * @param offset The displacement for memory operand.
1169 * @param move_type Specification on the move desired (size, alignment, register kind).
1170 * @return Returns the generate move LIR.
1171 */
buzbee2700f7e2014-03-07 09:46:20 -08001172 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1173 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001174
1175 /**
1176 * @brief Used to generate an LIR that does a store from reg to mem.
1177 * @param r_base The base physical register for memory operand.
1178 * @param offset The displacement for memory operand.
1179 * @param r_src The destination physical register.
1180 * @param bytes_to_move The number of bytes to move.
1181 * @param is_aligned Whether the memory location is known to be aligned.
1182 * @return Returns the generate move LIR.
1183 */
buzbee2700f7e2014-03-07 09:46:20 -08001184 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1185 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001186
1187 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001188 * @brief Used for generating a conditional register to register operation.
1189 * @param op The opcode kind.
1190 * @param cc The condition code that when true will perform the opcode.
1191 * @param r_dest The destination physical register.
1192 * @param r_src The source physical register.
1193 * @return Returns the newly created LIR or null in case of creation failure.
1194 */
buzbee2700f7e2014-03-07 09:46:20 -08001195 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001196
buzbee2700f7e2014-03-07 09:46:20 -08001197 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1198 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1199 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001200 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001201 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001202 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1203 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
1204 virtual void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale,
1205 int offset) = 0;
1206 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001207 virtual void OpTlsCmp(ThreadOffset<4> offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001208 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1209 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1210 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1211 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1212
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001213 // May be optimized by targets.
1214 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1215 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1216
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001218 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001219
1220 protected:
1221 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1222
1223 CompilationUnit* GetCompilationUnit() {
1224 return cu_;
1225 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001226 /*
1227 * @brief Returns the index of the lowest set bit in 'x'.
1228 * @param x Value to be examined.
1229 * @returns The bit number of the lowest bit set in the value.
1230 */
1231 int32_t LowestSetBit(uint64_t x);
1232 /*
1233 * @brief Is this value a power of two?
1234 * @param x Value to be examined.
1235 * @returns 'true' if only 1 bit is set in the value.
1236 */
1237 bool IsPowerOfTwo(uint64_t x);
1238 /*
1239 * @brief Do these SRs overlap?
1240 * @param rl_op1 One RegLocation
1241 * @param rl_op2 The other RegLocation
1242 * @return 'true' if the VR pairs overlap
1243 *
1244 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1245 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1246 * dex, we'll want to make this case illegal.
1247 */
1248 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001249
Mark Mendelle02d48f2014-01-15 11:19:23 -08001250 /*
1251 * @brief Force a location (in a register) into a temporary register
1252 * @param loc location of result
1253 * @returns update location
1254 */
1255 RegLocation ForceTemp(RegLocation loc);
1256
1257 /*
1258 * @brief Force a wide location (in registers) into temporary registers
1259 * @param loc location of result
1260 * @returns update location
1261 */
1262 RegLocation ForceTempWide(RegLocation loc);
1263
Vladimir Marko455759b2014-05-06 20:49:36 +01001264 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1265 return wide ? k64 : ref ? kReference : k32;
1266 }
1267
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001268 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1269 RegLocation rl_dest, RegLocation rl_src);
1270
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001271 void AddSlowPath(LIRSlowPath* slowpath);
1272
Mark Mendell6607d972014-02-10 06:54:18 -08001273 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1274 bool type_known_abstract, bool use_declaring_class,
1275 bool can_assume_type_is_in_dex_cache,
1276 uint32_t type_idx, RegLocation rl_dest,
1277 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001278 /*
1279 * @brief Generate the debug_frame FDE information if possible.
1280 * @returns pointer to vector containg CFE information, or NULL.
1281 */
1282 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001284 /**
1285 * @brief Used to insert marker that can be used to associate MIR with LIR.
1286 * @details Only inserts marker if verbosity is enabled.
1287 * @param mir The mir that is currently being generated.
1288 */
1289 void GenPrintLabel(MIR* mir);
1290
1291 /**
1292 * @brief Used to generate return sequence when there is no frame.
1293 * @details Assumes that the return registers have already been populated.
1294 */
1295 virtual void GenSpecialExitSequence() = 0;
1296
1297 /**
1298 * @brief Used to generate code for special methods that are known to be
1299 * small enough to work in frameless mode.
1300 * @param bb The basic block of the first MIR.
1301 * @param mir The first MIR of the special method.
1302 * @param special Information about the special method.
1303 * @return Returns whether or not this was handled successfully. Returns false
1304 * if caller should punt to normal MIR2LIR conversion.
1305 */
1306 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1307
Mark Mendell6607d972014-02-10 06:54:18 -08001308 private:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001309 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001310 void SetCurrentDexPc(DexOffset dexpc) {
1311 current_dalvik_offset_ = dexpc;
1312 }
1313
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001314 /**
1315 * @brief Used to lock register if argument at in_position was passed that way.
1316 * @details Does nothing if the argument is passed via stack.
1317 * @param in_position The argument number whose register to lock.
1318 * @param wide Whether the argument is wide.
1319 */
1320 void LockArg(int in_position, bool wide = false);
1321
1322 /**
1323 * @brief Used to load VR argument to a physical register.
1324 * @details The load is only done if the argument is not already in physical register.
1325 * LockArg must have been previously called.
1326 * @param in_position The argument number to load.
1327 * @param wide Whether the argument is 64-bit or not.
1328 * @return Returns the register (or register pair) for the loaded argument.
1329 */
buzbee2700f7e2014-03-07 09:46:20 -08001330 RegStorage LoadArg(int in_position, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001331
1332 /**
1333 * @brief Used to load a VR argument directly to a specified register location.
1334 * @param in_position The argument number to place in register.
1335 * @param rl_dest The register location where to place argument.
1336 */
1337 void LoadArgDirect(int in_position, RegLocation rl_dest);
1338
1339 /**
1340 * @brief Used to generate LIR for special getter method.
1341 * @param mir The mir that represents the iget.
1342 * @param special Information about the special getter method.
1343 * @return Returns whether LIR was successfully generated.
1344 */
1345 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1346
1347 /**
1348 * @brief Used to generate LIR for special setter method.
1349 * @param mir The mir that represents the iput.
1350 * @param special Information about the special setter method.
1351 * @return Returns whether LIR was successfully generated.
1352 */
1353 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1354
1355 /**
1356 * @brief Used to generate LIR for special return-args method.
1357 * @param mir The mir that represents the return of argument.
1358 * @param special Information about the special return-args method.
1359 * @return Returns whether LIR was successfully generated.
1360 */
1361 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1362
Mingyao Yang42894562014-04-07 12:42:16 -07001363 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001364
Mingyao Yang80365d92014-04-18 12:10:58 -07001365 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1366 // kArg2 as temp.
1367 void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1368
Brian Carlstrom7940e442013-07-12 13:46:57 -07001369 public:
1370 // TODO: add accessors for these.
1371 LIR* literal_list_; // Constants.
1372 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001373 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001375 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376
1377 protected:
1378 CompilationUnit* const cu_;
1379 MIRGraph* const mir_graph_;
1380 GrowableArray<SwitchTable*> switch_tables_;
1381 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001382 GrowableArray<RegisterInfo*> tempreg_info_;
1383 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001384 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001385 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1386 CodeOffset data_offset_; // starting offset of literal pool.
1387 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001388 LIR* block_label_list_;
1389 PromotionMap* promotion_map_;
1390 /*
1391 * TODO: The code generation utilities don't have a built-in
1392 * mechanism to propagate the original Dalvik opcode address to the
1393 * associated generated instructions. For the trace compiler, this wasn't
1394 * necessary because the interpreter handled all throws and debugging
1395 * requests. For now we'll handle this by placing the Dalvik offset
1396 * in the CompilationUnit struct before codegen for each instruction.
1397 * The low-level LIR creation utilites will pull it from here. Rework this.
1398 */
buzbee0d829482013-10-11 15:24:55 -07001399 DexOffset current_dalvik_offset_;
1400 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001401 RegisterPool* reg_pool_;
1402 /*
1403 * Sanity checking for the register temp tracking. The same ssa
1404 * name should never be associated with one temp register per
1405 * instruction compilation.
1406 */
1407 int live_sreg_;
1408 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001409 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001410 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001411 std::vector<uint32_t> core_vmap_table_;
1412 std::vector<uint32_t> fp_vmap_table_;
1413 std::vector<uint8_t> native_gc_map_;
1414 int num_core_spills_;
1415 int num_fp_spills_;
1416 int frame_size_;
1417 unsigned int core_spill_mask_;
1418 unsigned int fp_spill_mask_;
1419 LIR* first_lir_insn_;
1420 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001421
1422 GrowableArray<LIRSlowPath*> slow_paths_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001423}; // Class Mir2Lir
1424
1425} // namespace art
1426
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001427#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_