blob: c8349413e88df7c88815af74f736fec1d57dfe24 [file] [log] [blame]
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01001/*
Summer Qin60a23fd2018-03-02 15:51:14 +08002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Roberto Vargas638b0342018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
16# if defined(IMAGE_BL31) && RESET_TO_BL31
17# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
21
Dan Handleyf8b0b222015-03-19 19:22:44 +000022#include <arm_def.h>
23#include <board_arm_def.h>
24#include <board_css_def.h>
25#include <common_def.h>
26#include <css_def.h>
Qixiang Xu9b1eae92017-10-13 09:23:42 +080027#if TRUSTED_BOARD_BOOT
28#include <mbedtls_config.h>
29#endif
Dan Handleyf8b0b222015-03-19 19:22:44 +000030#include <soc_css_def.h>
31#include <tzc400.h>
32#include <v2m_def.h>
Sandrine Bailleuxedfda102014-07-17 09:56:29 +010033#include "../juno_def.h"
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010034
Soby Mathew01080472016-02-01 14:04:34 +000035/* Required platform porting definitions */
Soby Mathew5f3a6032015-05-08 10:18:59 +010036/* Juno supports system power domain */
37#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
38#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew01080472016-02-01 14:04:34 +000039 JUNO_CLUSTER_COUNT + \
Soby Mathew5f3a6032015-05-08 10:18:59 +010040 PLATFORM_CORE_COUNT)
Soby Mathew01080472016-02-01 14:04:34 +000041#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
42 JUNO_CLUSTER1_CORE_COUNT)
43
Soby Mathewe60f2af2017-05-10 11:50:30 +010044/* Cryptocell HW Base address */
45#define PLAT_CRYPTOCELL_BASE 0x60050000
46
Dan Handleyf8b0b222015-03-19 19:22:44 +000047/*
Soby Mathew5f3a6032015-05-08 10:18:59 +010048 * Other platform porting definitions are provided by included headers
Dan Handleyf8b0b222015-03-19 19:22:44 +000049 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010050
Dan Handleyf8b0b222015-03-19 19:22:44 +000051/*
52 * Required ARM standard platform porting definitions
53 */
Soby Mathew01080472016-02-01 14:04:34 +000054#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010055
Dan Handleyf8b0b222015-03-19 19:22:44 +000056/* Use the bypass address */
57#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010058
Roberto Vargas638b0342018-01-05 16:00:05 +000059/* virtual address used by dynamic mem_protect for chunk_base */
60#define PLAT_ARM_MEM_PROTEC_VA_FRAME 0xc0000000
61
Dan Handleyf8b0b222015-03-19 19:22:44 +000062/*
63 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
64 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
65 * flash
66 */
Juan Castillo01df3c12015-01-07 13:49:59 +000067#if TRUSTED_BOARD_BOOT
Dan Handleyf8b0b222015-03-19 19:22:44 +000068#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
69#else
70#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
Juan Castillo01df3c12015-01-07 13:49:59 +000071#endif /* TRUSTED_BOARD_BOOT */
72
Vikram Kanigiric64a0442016-01-20 15:57:35 +000073/*
Antonio Nino Diaz02899702016-07-25 12:04:31 +010074 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigiric64a0442016-01-20 15:57:35 +000075 * defined for ARM development platforms.
76 */
Antonio Nino Diaz02899702016-07-25 12:04:31 +010077#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigiric64a0442016-01-20 15:57:35 +000078/*
79 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
80 * plat_arm_mmap array defined for each BL stage.
81 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090082#ifdef IMAGE_BL1
Vikram Kanigiric64a0442016-01-20 15:57:35 +000083# define PLAT_ARM_MMAP_ENTRIES 7
84# define MAX_XLAT_TABLES 4
85#endif
86
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090087#ifdef IMAGE_BL2
Summer Qin54661cd2017-04-24 16:49:28 +010088#ifdef SPD_opteed
Roberto Vargasb09ba052017-08-08 11:27:20 +010089# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasf1454032017-08-03 09:16:43 +010090# define MAX_XLAT_TABLES 5
Summer Qin54661cd2017-04-24 16:49:28 +010091#else
Roberto Vargasb09ba052017-08-08 11:27:20 +010092# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigiric64a0442016-01-20 15:57:35 +000093# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +000094#endif
Summer Qin54661cd2017-04-24 16:49:28 +010095#endif
Vikram Kanigiric64a0442016-01-20 15:57:35 +000096
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090097#ifdef IMAGE_BL2U
Vikram Kanigiric64a0442016-01-20 15:57:35 +000098# define PLAT_ARM_MMAP_ENTRIES 4
99# define MAX_XLAT_TABLES 3
100#endif
101
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900102#ifdef IMAGE_BL31
Roberto Vargasb09ba052017-08-08 11:27:20 +0100103# define PLAT_ARM_MMAP_ENTRIES 7
Roberto Vargasf1454032017-08-03 09:16:43 +0100104# define MAX_XLAT_TABLES 3
Vikram Kanigiric64a0442016-01-20 15:57:35 +0000105#endif
106
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900107#ifdef IMAGE_BL32
Roberto Vargas638b0342018-01-05 16:00:05 +0000108# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar6f249342016-11-14 12:00:41 +0000109# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +0000110#endif
111
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100112/*
113 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
114 * plus a little space for growth.
115 */
116#if TRUSTED_BOARD_BOOT
Qixiang Xuddfd38e2017-08-24 14:28:08 +0800117# define PLAT_ARM_MAX_BL1_RW_SIZE 0xA000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100118#else
119# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
120#endif
121
122/*
123 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
124 * little space for growth.
125 */
126#if TRUSTED_BOARD_BOOT
Qixiang Xu9b1eae92017-10-13 09:23:42 +0800127#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Amit Daniel Kachhap83a23762018-03-23 11:56:23 +0530128# define PLAT_ARM_MAX_BL2_SIZE 0x20000
129#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
130# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
Qixiang Xu9b1eae92017-10-13 09:23:42 +0800131#else
Amit Daniel Kachhap83a23762018-03-23 11:56:23 +0530132# define PLAT_ARM_MAX_BL2_SIZE 0x1C000
Qixiang Xu9b1eae92017-10-13 09:23:42 +0800133#endif
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100134#else
Amit Daniel Kachhap83a23762018-03-23 11:56:23 +0530135# define PLAT_ARM_MAX_BL2_SIZE 0xE000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100136#endif
137
138/*
139 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
140 * little space for growth.
Qixiang Xuddfd38e2017-08-24 14:28:08 +0800141 * SCP_BL2 image is loaded into the space BL31 -> BL1_RW_BASE.
142 * For TBB use case, PLAT_ARM_MAX_BL1_RW_SIZE has been increased and therefore
143 * PLAT_ARM_MAX_BL31_SIZE has been increased to ensure SCP_BL2 has the same
144 * space available.
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100145 */
Qixiang Xuddfd38e2017-08-24 14:28:08 +0800146#define PLAT_ARM_MAX_BL31_SIZE 0x1E000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100147
Soby Mathew5744e872017-11-14 14:10:10 +0000148#if JUNO_AARCH32_EL3_RUNTIME
149/*
150 * PLAT_ARM_MAX_BL32_SIZE is calculated for SP_MIN as the AArch32 Secure
151 * Payload. We also need to take care of SCP_BL2 size as well, as the SCP_BL2
152 * is loaded into the space BL32 -> BL1_RW_BASE
153 */
154# define PLAT_ARM_MAX_BL32_SIZE 0x1E000
155#endif
156
Soby Mathewbea363a2017-08-22 14:06:19 +0100157/*
158 * Since free SRAM space is scant, enable the ASSERTION message size
159 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
160 */
161#define PLAT_LOG_LEVEL_ASSERT 40
162
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100163#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100164
Dan Handleyf8b0b222015-03-19 19:22:44 +0000165/* CCI related constants */
166#define PLAT_ARM_CCI_BASE 0x2c090000
167#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
168#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
169
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000170/* System timer related constants */
171#define PLAT_ARM_NSTIMER_FRAME_ID 1
172
Dan Handleyf8b0b222015-03-19 19:22:44 +0000173/* TZC related constants */
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000174#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000175#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
176 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
177 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
178 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
179 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
180 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
181 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
182 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
183 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
184 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
185 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo1217d282014-11-07 09:44:58 +0000186
187/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000188 * Required ARM CSS based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000189 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100190
Dan Handleyf8b0b222015-03-19 19:22:44 +0000191/* GIC related constants (no GICR in GIC-400) */
Achin Gupta27573c52015-11-03 14:18:34 +0000192#define PLAT_ARM_GICD_BASE 0x2c010000
193#define PLAT_ARM_GICC_BASE 0x2c02f000
194#define PLAT_ARM_GICH_BASE 0x2c04f000
195#define PLAT_ARM_GICV_BASE 0x2c06f000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000196
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000197/* MHU related constants */
198#define PLAT_CSS_MHU_BASE 0x2b1f0000
199
Achin Gupta27573c52015-11-03 14:18:34 +0000200/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000201 * Base address of the first memory region used for communication between AP
202 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew18e279e2017-06-12 12:37:10 +0100203 */
204#if !CSS_USE_SCMI_SDS_DRIVER
205/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000206 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
207 * means the SCP/AP configuration data gets overwritten when the AP initiates
208 * communication with the SCP. The configuration data is expected to be a
209 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
210 * which CPU is the primary, according to the shift and mask definitions below.
211 */
212#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
213#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
214#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew18e279e2017-06-12 12:37:10 +0100215#endif
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000216
217/*
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100218 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
219 * SCP_BL2 size plus a little space for growth.
220 */
Soby Mathew6c401f32017-06-13 17:59:17 +0100221#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100222
223/*
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000224 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
225 * SCP_BL2U size plus a little space for growth.
226 */
Soby Mathew6c401f32017-06-13 17:59:17 +0100227#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000228
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100229#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
230 CSS_G1S_IRQ_PROPS(grp), \
231 ARM_G1S_IRQ_PROPS(grp), \
232 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
233 grp, GIC_INTR_CFG_LEVEL), \
234 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
235 grp, GIC_INTR_CFG_LEVEL), \
236 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
237 grp, GIC_INTR_CFG_LEVEL), \
238 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
239 grp, GIC_INTR_CFG_LEVEL), \
240 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
241 grp, GIC_INTR_CFG_LEVEL), \
242 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
243 grp, GIC_INTR_CFG_LEVEL), \
244 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
245 grp, GIC_INTR_CFG_LEVEL), \
246 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
247 grp, GIC_INTR_CFG_LEVEL)
Dan Handleyf8b0b222015-03-19 19:22:44 +0000248
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100249#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta27573c52015-11-03 14:18:34 +0000250
Juan Castillo1217d282014-11-07 09:44:58 +0000251/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000252 * Required ARM CSS SoC based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000253 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100254
Dan Handleyf8b0b222015-03-19 19:22:44 +0000255/* CSS SoC NIC-400 Global Programmers View (GPV) */
256#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100257
Jeenu Viswambharan7bdf0c12017-12-08 10:38:24 +0000258#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
259#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
260
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100261#endif /* __PLATFORM_DEF_H__ */