blob: 557ba1f1f578646e4dc18b6c7379e012bc460892 [file] [log] [blame]
Alex Deucher09361392015-04-20 12:04:22 -04001/*
2 * Copyright © 2014 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
Emil Velikova30da8e2015-08-07 17:20:51 +010022 *
Alex Deucher09361392015-04-20 12:04:22 -040023 */
24
25#ifndef _AMDGPU_INTERNAL_H_
26#define _AMDGPU_INTERNAL_H_
27
28#ifdef HAVE_CONFIG_H
29#include "config.h"
30#endif
31
32#include <assert.h>
33#include <pthread.h>
Emil Velikovb4718182015-08-07 16:54:29 +010034
35#include "libdrm_macros.h"
Alex Deucher09361392015-04-20 12:04:22 -040036#include "xf86atomic.h"
37#include "amdgpu.h"
38#include "util_double_list.h"
39
40#define AMDGPU_CS_MAX_RINGS 8
monk.liu2f2c8ac2015-04-23 13:18:59 +080041/* do not use below macro if b is not power of 2 aligned value */
Jack Xiao74547792015-05-07 16:07:03 +080042#define __round_mask(x, y) ((__typeof__(x))((y)-1))
43#define ROUND_UP(x, y) ((((x)-1) | __round_mask(x, y))+1)
44#define ROUND_DOWN(x, y) ((x) & ~__round_mask(x, y))
Alex Deucher09361392015-04-20 12:04:22 -040045
Jammy Zhou241cf6d2015-05-13 01:14:11 +080046#define AMDGPU_INVALID_VA_ADDRESS 0xffffffffffffffff
47
Alex Deucher09361392015-04-20 12:04:22 -040048struct amdgpu_bo_va_hole {
49 struct list_head list;
50 uint64_t offset;
51 uint64_t size;
52};
53
54struct amdgpu_bo_va_mgr {
55 /* the start virtual address */
56 uint64_t va_offset;
Jammy Zhou241cf6d2015-05-13 01:14:11 +080057 uint64_t va_max;
Alex Deucher09361392015-04-20 12:04:22 -040058 struct list_head va_holes;
59 pthread_mutex_t bo_va_mutex;
60 uint32_t va_alignment;
61};
62
Sabre Shao23fab592015-07-09 13:50:36 +080063struct amdgpu_va {
64 amdgpu_device_handle dev;
65 uint64_t address;
66 uint64_t size;
67 enum amdgpu_gpu_va_range range;
Jammy Zhouffa305d2015-08-17 11:09:08 +080068 struct amdgpu_bo_va_mgr *vamgr;
Sabre Shao23fab592015-07-09 13:50:36 +080069};
70
Alex Deucher09361392015-04-20 12:04:22 -040071struct amdgpu_device {
72 atomic_t refcount;
73 int fd;
74 int flink_fd;
75 unsigned major_version;
76 unsigned minor_version;
77
78 /** List of buffer handles. Protected by bo_table_mutex. */
79 struct util_hash_table *bo_handles;
80 /** List of buffer GEM flink names. Protected by bo_table_mutex. */
81 struct util_hash_table *bo_flink_names;
Alex Deucher09361392015-04-20 12:04:22 -040082 /** This protects all hash tables. */
83 pthread_mutex_t bo_table_mutex;
Alex Deucher09361392015-04-20 12:04:22 -040084 struct drm_amdgpu_info_device dev_info;
85 struct amdgpu_gpu_info info;
Jammy Zhouffa305d2015-08-17 11:09:08 +080086 /** The global VA manager for the whole virtual address space */
Ken Wang322d02d2015-05-21 17:21:21 +080087 struct amdgpu_bo_va_mgr *vamgr;
Jammy Zhouffa305d2015-08-17 11:09:08 +080088 /** The VA manager for the 32bit address space */
89 struct amdgpu_bo_va_mgr *vamgr_32;
Alex Deucher09361392015-04-20 12:04:22 -040090};
91
92struct amdgpu_bo {
93 atomic_t refcount;
94 struct amdgpu_device *dev;
95
96 uint64_t alloc_size;
Alex Deucher09361392015-04-20 12:04:22 -040097
98 uint32_t handle;
99 uint32_t flink_name;
100
101 pthread_mutex_t cpu_access_mutex;
102 void *cpu_ptr;
103 int cpu_map_count;
104};
105
Christian König6dc2eaf2015-04-22 14:52:34 +0200106struct amdgpu_bo_list {
107 struct amdgpu_device *dev;
108
109 uint32_t handle;
110};
111
Alex Deucher09361392015-04-20 12:04:22 -0400112struct amdgpu_context {
Christian König9c2afff2015-04-22 12:21:13 +0200113 struct amdgpu_device *dev;
Marek Olšák6afadea2016-01-12 22:13:07 +0100114 /** Mutex for accessing fences and to maintain command submissions
115 in good sequence. */
116 pthread_mutex_t sequence_mutex;
Alex Deucher09361392015-04-20 12:04:22 -0400117 /* context id*/
118 uint32_t id;
Marek Olšák6afadea2016-01-12 22:13:07 +0100119 uint64_t last_seq[AMDGPU_HW_IP_NUM][AMDGPU_HW_IP_INSTANCE_MAX_COUNT][AMDGPU_CS_MAX_RINGS];
120 struct list_head sem_list[AMDGPU_HW_IP_NUM][AMDGPU_HW_IP_INSTANCE_MAX_COUNT][AMDGPU_CS_MAX_RINGS];
121};
122
123/**
124 * Structure describing sw semaphore based on scheduler
125 *
126 */
127struct amdgpu_semaphore {
128 atomic_t refcount;
129 struct list_head list;
130 struct amdgpu_cs_fence signal_fence;
Alex Deucher09361392015-04-20 12:04:22 -0400131};
132
Alex Deucher09361392015-04-20 12:04:22 -0400133/**
134 * Functions.
135 */
136
Emil Velikovbddf4df2015-08-07 17:09:35 +0100137drm_private void amdgpu_bo_free_internal(amdgpu_bo_handle bo);
Alex Deucher09361392015-04-20 12:04:22 -0400138
Jammy Zhouffa305d2015-08-17 11:09:08 +0800139drm_private void amdgpu_vamgr_init(struct amdgpu_bo_va_mgr *mgr, uint64_t start,
140 uint64_t max, uint64_t alignment);
141
142drm_private void amdgpu_vamgr_deinit(struct amdgpu_bo_va_mgr *mgr);
143
Emil Velikovb4718182015-08-07 16:54:29 +0100144drm_private uint64_t
145amdgpu_vamgr_find_va(struct amdgpu_bo_va_mgr *mgr, uint64_t size,
146 uint64_t alignment, uint64_t base_required);
Alex Deucher09361392015-04-20 12:04:22 -0400147
Emil Velikovb4718182015-08-07 16:54:29 +0100148drm_private void
149amdgpu_vamgr_free_va(struct amdgpu_bo_va_mgr *mgr, uint64_t va, uint64_t size);
Alex Deucher09361392015-04-20 12:04:22 -0400150
Emil Velikovbddf4df2015-08-07 17:09:35 +0100151drm_private int amdgpu_query_gpu_info_init(amdgpu_device_handle dev);
Alex Deucher09361392015-04-20 12:04:22 -0400152
Emil Velikovbddf4df2015-08-07 17:09:35 +0100153drm_private uint64_t amdgpu_cs_calculate_timeout(uint64_t timeout);
Alex Deucher09361392015-04-20 12:04:22 -0400154
155/**
156 * Inline functions.
157 */
158
159/**
160 * Increment src and decrement dst as if we were updating references
161 * for an assignment between 2 pointers of some objects.
162 *
163 * \return true if dst is 0
164 */
165static inline bool update_references(atomic_t *dst, atomic_t *src)
166{
167 if (dst != src) {
168 /* bump src first */
169 if (src) {
170 assert(atomic_read(src) > 0);
171 atomic_inc(src);
172 }
173 if (dst) {
174 assert(atomic_read(dst) > 0);
175 return atomic_dec_and_test(dst);
176 }
177 }
178 return false;
179}
180
181/**
182 * Assignment between two amdgpu_bo pointers with reference counting.
183 *
184 * Usage:
185 * struct amdgpu_bo *dst = ... , *src = ...;
186 *
187 * dst = src;
188 * // No reference counting. Only use this when you need to move
189 * // a reference from one pointer to another.
190 *
191 * amdgpu_bo_reference(&dst, src);
192 * // Reference counters are updated. dst is decremented and src is
193 * // incremented. dst is freed if its reference counter is 0.
194 */
195static inline void amdgpu_bo_reference(struct amdgpu_bo **dst,
196 struct amdgpu_bo *src)
197{
198 if (update_references(&(*dst)->refcount, &src->refcount))
199 amdgpu_bo_free_internal(*dst);
200 *dst = src;
201}
202
Alex Deucher09361392015-04-20 12:04:22 -0400203#endif